i82365.c revision 1.24 1 1.24 thorpej /* $NetBSD: i82365.c,v 1.24 1999/07/06 21:44:10 thorpej Exp $ */
2 1.2 thorpej
3 1.2 thorpej #define PCICDEBUG
4 1.2 thorpej
5 1.2 thorpej /*
6 1.2 thorpej * Copyright (c) 1997 Marc Horowitz. All rights reserved.
7 1.2 thorpej *
8 1.2 thorpej * Redistribution and use in source and binary forms, with or without
9 1.2 thorpej * modification, are permitted provided that the following conditions
10 1.2 thorpej * are met:
11 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
12 1.2 thorpej * notice, this list of conditions and the following disclaimer.
13 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
14 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
15 1.2 thorpej * documentation and/or other materials provided with the distribution.
16 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
17 1.2 thorpej * must display the following acknowledgement:
18 1.2 thorpej * This product includes software developed by Marc Horowitz.
19 1.2 thorpej * 4. The name of the author may not be used to endorse or promote products
20 1.2 thorpej * derived from this software without specific prior written permission.
21 1.2 thorpej *
22 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.2 thorpej */
33 1.2 thorpej
34 1.2 thorpej #include <sys/types.h>
35 1.2 thorpej #include <sys/param.h>
36 1.2 thorpej #include <sys/systm.h>
37 1.2 thorpej #include <sys/device.h>
38 1.2 thorpej #include <sys/extent.h>
39 1.20 msaitoh #include <sys/kernel.h>
40 1.2 thorpej #include <sys/malloc.h>
41 1.14 thorpej #include <sys/kthread.h>
42 1.2 thorpej
43 1.2 thorpej #include <vm/vm.h>
44 1.2 thorpej
45 1.2 thorpej #include <machine/bus.h>
46 1.2 thorpej #include <machine/intr.h>
47 1.2 thorpej
48 1.2 thorpej #include <dev/pcmcia/pcmciareg.h>
49 1.2 thorpej #include <dev/pcmcia/pcmciavar.h>
50 1.2 thorpej
51 1.2 thorpej #include <dev/ic/i82365reg.h>
52 1.2 thorpej #include <dev/ic/i82365var.h>
53 1.2 thorpej
54 1.5 enami #include "locators.h"
55 1.5 enami
56 1.2 thorpej #ifdef PCICDEBUG
57 1.2 thorpej int pcic_debug = 0;
58 1.2 thorpej #define DPRINTF(arg) if (pcic_debug) printf arg;
59 1.2 thorpej #else
60 1.2 thorpej #define DPRINTF(arg)
61 1.2 thorpej #endif
62 1.2 thorpej
63 1.2 thorpej #define PCIC_VENDOR_UNKNOWN 0
64 1.2 thorpej #define PCIC_VENDOR_I82365SLR0 1
65 1.2 thorpej #define PCIC_VENDOR_I82365SLR1 2
66 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD6710 3
67 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD672X 4
68 1.2 thorpej
69 1.2 thorpej /*
70 1.2 thorpej * Individual drivers will allocate their own memory and io regions. Memory
71 1.2 thorpej * regions must be a multiple of 4k, aligned on a 4k boundary.
72 1.2 thorpej */
73 1.2 thorpej
74 1.2 thorpej #define PCIC_MEM_ALIGN PCIC_MEM_PAGESIZE
75 1.2 thorpej
76 1.2 thorpej void pcic_attach_socket __P((struct pcic_handle *));
77 1.2 thorpej void pcic_init_socket __P((struct pcic_handle *));
78 1.2 thorpej
79 1.2 thorpej int pcic_submatch __P((struct device *, struct cfdata *, void *));
80 1.2 thorpej int pcic_print __P((void *arg, const char *pnp));
81 1.2 thorpej int pcic_intr_socket __P((struct pcic_handle *));
82 1.2 thorpej
83 1.2 thorpej void pcic_attach_card __P((struct pcic_handle *));
84 1.15 thorpej void pcic_detach_card __P((struct pcic_handle *, int));
85 1.15 thorpej void pcic_deactivate_card __P((struct pcic_handle *));
86 1.2 thorpej
87 1.2 thorpej void pcic_chip_do_mem_map __P((struct pcic_handle *, int));
88 1.2 thorpej void pcic_chip_do_io_map __P((struct pcic_handle *, int));
89 1.2 thorpej
90 1.14 thorpej void pcic_create_event_thread __P((void *));
91 1.14 thorpej void pcic_event_thread __P((void *));
92 1.14 thorpej
93 1.14 thorpej void pcic_queue_event __P((struct pcic_handle *, int));
94 1.14 thorpej
95 1.8 marc static void pcic_wait_ready __P((struct pcic_handle *));
96 1.8 marc
97 1.2 thorpej int
98 1.2 thorpej pcic_ident_ok(ident)
99 1.2 thorpej int ident;
100 1.2 thorpej {
101 1.2 thorpej /* this is very empirical and heuristic */
102 1.2 thorpej
103 1.2 thorpej if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
104 1.2 thorpej return (0);
105 1.2 thorpej
106 1.2 thorpej if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
107 1.2 thorpej #ifdef DIAGNOSTIC
108 1.2 thorpej printf("pcic: does not support memory and I/O cards, "
109 1.2 thorpej "ignored (ident=%0x)\n", ident);
110 1.2 thorpej #endif
111 1.2 thorpej return (0);
112 1.2 thorpej }
113 1.2 thorpej return (1);
114 1.2 thorpej }
115 1.2 thorpej
116 1.2 thorpej int
117 1.2 thorpej pcic_vendor(h)
118 1.2 thorpej struct pcic_handle *h;
119 1.2 thorpej {
120 1.2 thorpej int reg;
121 1.2 thorpej
122 1.2 thorpej /*
123 1.2 thorpej * the chip_id of the cirrus toggles between 11 and 00 after a write.
124 1.2 thorpej * weird.
125 1.2 thorpej */
126 1.2 thorpej
127 1.2 thorpej pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
128 1.2 thorpej reg = pcic_read(h, -1);
129 1.2 thorpej
130 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
131 1.2 thorpej PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
132 1.2 thorpej reg = pcic_read(h, -1);
133 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
134 1.2 thorpej if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
135 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD672X);
136 1.2 thorpej else
137 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD6710);
138 1.2 thorpej }
139 1.2 thorpej }
140 1.2 thorpej
141 1.2 thorpej reg = pcic_read(h, PCIC_IDENT);
142 1.2 thorpej
143 1.2 thorpej if ((reg & PCIC_IDENT_REV_MASK) == PCIC_IDENT_REV_I82365SLR0)
144 1.2 thorpej return (PCIC_VENDOR_I82365SLR0);
145 1.2 thorpej else
146 1.2 thorpej return (PCIC_VENDOR_I82365SLR1);
147 1.2 thorpej
148 1.2 thorpej return (PCIC_VENDOR_UNKNOWN);
149 1.2 thorpej }
150 1.2 thorpej
151 1.2 thorpej char *
152 1.2 thorpej pcic_vendor_to_string(vendor)
153 1.2 thorpej int vendor;
154 1.2 thorpej {
155 1.2 thorpej switch (vendor) {
156 1.2 thorpej case PCIC_VENDOR_I82365SLR0:
157 1.2 thorpej return ("Intel 82365SL Revision 0");
158 1.2 thorpej case PCIC_VENDOR_I82365SLR1:
159 1.2 thorpej return ("Intel 82365SL Revision 1");
160 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD6710:
161 1.2 thorpej return ("Cirrus PD6710");
162 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD672X:
163 1.2 thorpej return ("Cirrus PD672X");
164 1.2 thorpej }
165 1.2 thorpej
166 1.2 thorpej return ("Unknown controller");
167 1.2 thorpej }
168 1.2 thorpej
169 1.2 thorpej void
170 1.2 thorpej pcic_attach(sc)
171 1.2 thorpej struct pcic_softc *sc;
172 1.2 thorpej {
173 1.2 thorpej int vendor, count, i, reg;
174 1.2 thorpej
175 1.2 thorpej /* now check for each controller/socket */
176 1.2 thorpej
177 1.2 thorpej /*
178 1.2 thorpej * this could be done with a loop, but it would violate the
179 1.2 thorpej * abstraction
180 1.2 thorpej */
181 1.2 thorpej
182 1.2 thorpej count = 0;
183 1.2 thorpej
184 1.2 thorpej DPRINTF(("pcic ident regs:"));
185 1.2 thorpej
186 1.2 thorpej sc->handle[0].sc = sc;
187 1.2 thorpej sc->handle[0].sock = C0SA;
188 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[0], PCIC_IDENT))) {
189 1.2 thorpej sc->handle[0].flags = PCIC_FLAG_SOCKETP;
190 1.2 thorpej count++;
191 1.2 thorpej } else {
192 1.2 thorpej sc->handle[0].flags = 0;
193 1.2 thorpej }
194 1.20 msaitoh sc->handle[0].laststate = PCIC_LASTSTATE_EMPTY;
195 1.2 thorpej
196 1.2 thorpej DPRINTF((" 0x%02x", reg));
197 1.2 thorpej
198 1.2 thorpej sc->handle[1].sc = sc;
199 1.2 thorpej sc->handle[1].sock = C0SB;
200 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[1], PCIC_IDENT))) {
201 1.2 thorpej sc->handle[1].flags = PCIC_FLAG_SOCKETP;
202 1.2 thorpej count++;
203 1.2 thorpej } else {
204 1.2 thorpej sc->handle[1].flags = 0;
205 1.2 thorpej }
206 1.20 msaitoh sc->handle[1].laststate = PCIC_LASTSTATE_EMPTY;
207 1.2 thorpej
208 1.2 thorpej DPRINTF((" 0x%02x", reg));
209 1.2 thorpej
210 1.17 nathanw /*
211 1.17 nathanw * The CL-PD6729 has only one controller and always returns 0
212 1.17 nathanw * if you try to read from the second one. Maybe pcic_ident_ok
213 1.17 nathanw * shouldn't accept 0?
214 1.17 nathanw */
215 1.2 thorpej sc->handle[2].sc = sc;
216 1.2 thorpej sc->handle[2].sock = C1SA;
217 1.17 nathanw if (pcic_vendor(&sc->handle[0]) != PCIC_VENDOR_CIRRUS_PD672X ||
218 1.17 nathanw pcic_read(&sc->handle[2], PCIC_IDENT) != 0) {
219 1.17 nathanw if (pcic_ident_ok(reg = pcic_read(&sc->handle[2],
220 1.17 nathanw PCIC_IDENT))) {
221 1.17 nathanw sc->handle[2].flags = PCIC_FLAG_SOCKETP;
222 1.17 nathanw count++;
223 1.17 nathanw } else {
224 1.17 nathanw sc->handle[2].flags = 0;
225 1.17 nathanw }
226 1.20 msaitoh sc->handle[2].laststate = PCIC_LASTSTATE_EMPTY;
227 1.17 nathanw
228 1.17 nathanw DPRINTF((" 0x%02x", reg));
229 1.2 thorpej
230 1.17 nathanw sc->handle[3].sc = sc;
231 1.17 nathanw sc->handle[3].sock = C1SB;
232 1.17 nathanw if (pcic_ident_ok(reg = pcic_read(&sc->handle[3],
233 1.17 nathanw PCIC_IDENT))) {
234 1.17 nathanw sc->handle[3].flags = PCIC_FLAG_SOCKETP;
235 1.17 nathanw count++;
236 1.17 nathanw } else {
237 1.17 nathanw sc->handle[3].flags = 0;
238 1.17 nathanw }
239 1.20 msaitoh sc->handle[3].laststate = PCIC_LASTSTATE_EMPTY;
240 1.2 thorpej
241 1.17 nathanw DPRINTF((" 0x%02x\n", reg));
242 1.21 marc } else {
243 1.21 marc sc->handle[2].flags = 0;
244 1.21 marc sc->handle[3].flags = 0;
245 1.2 thorpej }
246 1.2 thorpej
247 1.2 thorpej if (count == 0)
248 1.2 thorpej panic("pcic_attach: attach found no sockets");
249 1.2 thorpej
250 1.2 thorpej /* establish the interrupt */
251 1.2 thorpej
252 1.2 thorpej /* XXX block interrupts? */
253 1.2 thorpej
254 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++) {
255 1.2 thorpej /*
256 1.2 thorpej * this should work, but w/o it, setting tty flags hangs at
257 1.2 thorpej * boot time.
258 1.2 thorpej */
259 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
260 1.2 thorpej {
261 1.21 marc SIMPLEQ_INIT(&sc->handle[i].events);
262 1.2 thorpej pcic_write(&sc->handle[i], PCIC_CSC_INTR, 0);
263 1.2 thorpej pcic_read(&sc->handle[i], PCIC_CSC);
264 1.2 thorpej }
265 1.2 thorpej }
266 1.2 thorpej
267 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) ||
268 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP)) {
269 1.2 thorpej vendor = pcic_vendor(&sc->handle[0]);
270 1.2 thorpej
271 1.2 thorpej printf("%s: controller 0 (%s) has ", sc->dev.dv_xname,
272 1.2 thorpej pcic_vendor_to_string(vendor));
273 1.2 thorpej
274 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) &&
275 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP))
276 1.2 thorpej printf("sockets A and B\n");
277 1.2 thorpej else if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
278 1.2 thorpej printf("socket A only\n");
279 1.2 thorpej else
280 1.2 thorpej printf("socket B only\n");
281 1.2 thorpej
282 1.2 thorpej if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
283 1.2 thorpej sc->handle[0].vendor = vendor;
284 1.2 thorpej if (sc->handle[1].flags & PCIC_FLAG_SOCKETP)
285 1.2 thorpej sc->handle[1].vendor = vendor;
286 1.2 thorpej }
287 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) ||
288 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP)) {
289 1.2 thorpej vendor = pcic_vendor(&sc->handle[2]);
290 1.2 thorpej
291 1.2 thorpej printf("%s: controller 1 (%s) has ", sc->dev.dv_xname,
292 1.2 thorpej pcic_vendor_to_string(vendor));
293 1.2 thorpej
294 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) &&
295 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP))
296 1.2 thorpej printf("sockets A and B\n");
297 1.2 thorpej else if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
298 1.2 thorpej printf("socket A only\n");
299 1.2 thorpej else
300 1.2 thorpej printf("socket B only\n");
301 1.2 thorpej
302 1.2 thorpej if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
303 1.2 thorpej sc->handle[2].vendor = vendor;
304 1.2 thorpej if (sc->handle[3].flags & PCIC_FLAG_SOCKETP)
305 1.2 thorpej sc->handle[3].vendor = vendor;
306 1.2 thorpej }
307 1.2 thorpej }
308 1.2 thorpej
309 1.2 thorpej void
310 1.2 thorpej pcic_attach_sockets(sc)
311 1.2 thorpej struct pcic_softc *sc;
312 1.2 thorpej {
313 1.2 thorpej int i;
314 1.2 thorpej
315 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
316 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
317 1.2 thorpej pcic_attach_socket(&sc->handle[i]);
318 1.2 thorpej }
319 1.2 thorpej
320 1.2 thorpej void
321 1.2 thorpej pcic_attach_socket(h)
322 1.2 thorpej struct pcic_handle *h;
323 1.2 thorpej {
324 1.2 thorpej struct pcmciabus_attach_args paa;
325 1.2 thorpej
326 1.2 thorpej /* initialize the rest of the handle */
327 1.2 thorpej
328 1.14 thorpej h->shutdown = 0;
329 1.2 thorpej h->memalloc = 0;
330 1.2 thorpej h->ioalloc = 0;
331 1.2 thorpej h->ih_irq = 0;
332 1.2 thorpej
333 1.2 thorpej /* now, config one pcmcia device per socket */
334 1.2 thorpej
335 1.2 thorpej paa.pct = (pcmcia_chipset_tag_t) h->sc->pct;
336 1.2 thorpej paa.pch = (pcmcia_chipset_handle_t) h;
337 1.2 thorpej paa.iobase = h->sc->iobase;
338 1.2 thorpej paa.iosize = h->sc->iosize;
339 1.2 thorpej
340 1.2 thorpej h->pcmcia = config_found_sm(&h->sc->dev, &paa, pcic_print,
341 1.2 thorpej pcic_submatch);
342 1.2 thorpej
343 1.2 thorpej /* if there's actually a pcmcia device attached, initialize the slot */
344 1.2 thorpej
345 1.2 thorpej if (h->pcmcia)
346 1.2 thorpej pcic_init_socket(h);
347 1.2 thorpej }
348 1.2 thorpej
349 1.2 thorpej void
350 1.14 thorpej pcic_create_event_thread(arg)
351 1.14 thorpej void *arg;
352 1.14 thorpej {
353 1.14 thorpej struct pcic_handle *h = arg;
354 1.14 thorpej const char *cs;
355 1.14 thorpej
356 1.14 thorpej switch (h->sock) {
357 1.14 thorpej case C0SA:
358 1.14 thorpej cs = "0,0";
359 1.14 thorpej break;
360 1.14 thorpej case C0SB:
361 1.14 thorpej cs = "0,1";
362 1.14 thorpej break;
363 1.14 thorpej case C1SA:
364 1.14 thorpej cs = "1,0";
365 1.14 thorpej break;
366 1.14 thorpej case C1SB:
367 1.14 thorpej cs = "1,1";
368 1.14 thorpej break;
369 1.14 thorpej default:
370 1.14 thorpej panic("pcic_create_event_thread: unknown pcic socket");
371 1.14 thorpej }
372 1.14 thorpej
373 1.24 thorpej if (kthread_create1(pcic_event_thread, h, &h->event_thread,
374 1.14 thorpej "%s,%s", h->sc->dev.dv_xname, cs)) {
375 1.14 thorpej printf("%s: unable to create event thread for sock 0x%02x\n",
376 1.14 thorpej h->sc->dev.dv_xname, h->sock);
377 1.14 thorpej panic("pcic_create_event_thread");
378 1.14 thorpej }
379 1.14 thorpej }
380 1.14 thorpej
381 1.14 thorpej void
382 1.14 thorpej pcic_event_thread(arg)
383 1.14 thorpej void *arg;
384 1.14 thorpej {
385 1.14 thorpej struct pcic_handle *h = arg;
386 1.14 thorpej struct pcic_event *pe;
387 1.14 thorpej int s;
388 1.14 thorpej
389 1.14 thorpej while (h->shutdown == 0) {
390 1.14 thorpej s = splhigh();
391 1.14 thorpej if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
392 1.14 thorpej splx(s);
393 1.14 thorpej (void) tsleep(&h->events, PWAIT, "pcicev", 0);
394 1.14 thorpej continue;
395 1.20 msaitoh } else {
396 1.20 msaitoh splx(s);
397 1.20 msaitoh /* sleep .25s to be enqueued chatterling interrupts */
398 1.20 msaitoh (void) tsleep((caddr_t)pcic_event_thread, PWAIT, "pcicss", hz/4);
399 1.14 thorpej }
400 1.20 msaitoh s = splhigh();
401 1.14 thorpej SIMPLEQ_REMOVE_HEAD(&h->events, pe, pe_q);
402 1.14 thorpej splx(s);
403 1.14 thorpej
404 1.14 thorpej switch (pe->pe_type) {
405 1.14 thorpej case PCIC_EVENT_INSERTION:
406 1.20 msaitoh s = splhigh();
407 1.20 msaitoh while (1) {
408 1.20 msaitoh struct pcic_event *pe1, *pe2;
409 1.20 msaitoh
410 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
411 1.20 msaitoh break;
412 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_REMOVAL)
413 1.20 msaitoh break;
414 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
415 1.20 msaitoh break;
416 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_INSERTION) {
417 1.20 msaitoh SIMPLEQ_REMOVE_HEAD(&h->events, pe1, pe_q);
418 1.20 msaitoh free(pe1, M_TEMP);
419 1.20 msaitoh SIMPLEQ_REMOVE_HEAD(&h->events, pe2, pe_q);
420 1.20 msaitoh free(pe2, M_TEMP);
421 1.20 msaitoh }
422 1.20 msaitoh }
423 1.20 msaitoh splx(s);
424 1.20 msaitoh
425 1.14 thorpej DPRINTF(("%s: insertion event\n", h->sc->dev.dv_xname));
426 1.14 thorpej pcic_attach_card(h);
427 1.14 thorpej break;
428 1.14 thorpej
429 1.14 thorpej case PCIC_EVENT_REMOVAL:
430 1.20 msaitoh s = splhigh();
431 1.20 msaitoh while (1) {
432 1.20 msaitoh struct pcic_event *pe1, *pe2;
433 1.20 msaitoh
434 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
435 1.20 msaitoh break;
436 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_INSERTION)
437 1.20 msaitoh break;
438 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
439 1.20 msaitoh break;
440 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
441 1.20 msaitoh SIMPLEQ_REMOVE_HEAD(&h->events, pe1, pe_q);
442 1.20 msaitoh free(pe1, M_TEMP);
443 1.20 msaitoh SIMPLEQ_REMOVE_HEAD(&h->events, pe2, pe_q);
444 1.20 msaitoh free(pe2, M_TEMP);
445 1.20 msaitoh }
446 1.20 msaitoh }
447 1.20 msaitoh splx(s);
448 1.20 msaitoh
449 1.14 thorpej DPRINTF(("%s: removal event\n", h->sc->dev.dv_xname));
450 1.15 thorpej pcic_detach_card(h, DETACH_FORCE);
451 1.14 thorpej break;
452 1.14 thorpej
453 1.14 thorpej default:
454 1.14 thorpej panic("pcic_event_thread: unknown event %d",
455 1.14 thorpej pe->pe_type);
456 1.14 thorpej }
457 1.14 thorpej free(pe, M_TEMP);
458 1.14 thorpej }
459 1.14 thorpej
460 1.14 thorpej h->event_thread = NULL;
461 1.14 thorpej
462 1.14 thorpej /* In case parent is waiting for us to exit. */
463 1.14 thorpej wakeup(h->sc);
464 1.14 thorpej
465 1.14 thorpej kthread_exit(0);
466 1.14 thorpej }
467 1.14 thorpej
468 1.14 thorpej void
469 1.2 thorpej pcic_init_socket(h)
470 1.2 thorpej struct pcic_handle *h;
471 1.2 thorpej {
472 1.2 thorpej int reg;
473 1.2 thorpej
474 1.14 thorpej /*
475 1.14 thorpej * queue creation of a kernel thread to handle insert/removal events.
476 1.14 thorpej */
477 1.14 thorpej #ifdef DIAGNOSTIC
478 1.14 thorpej if (h->event_thread != NULL)
479 1.14 thorpej panic("pcic_attach_socket: event thread");
480 1.14 thorpej #endif
481 1.24 thorpej kthread_create(pcic_create_event_thread, h);
482 1.14 thorpej
483 1.2 thorpej /* set up the card to interrupt on card detect */
484 1.2 thorpej
485 1.2 thorpej pcic_write(h, PCIC_CSC_INTR, (h->sc->irq << PCIC_CSC_INTR_IRQ_SHIFT) |
486 1.2 thorpej PCIC_CSC_INTR_CD_ENABLE);
487 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
488 1.2 thorpej pcic_read(h, PCIC_CSC);
489 1.2 thorpej
490 1.2 thorpej /* unsleep the cirrus controller */
491 1.2 thorpej
492 1.2 thorpej if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
493 1.2 thorpej (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
494 1.2 thorpej reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
495 1.2 thorpej if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
496 1.2 thorpej DPRINTF(("%s: socket %02x was suspended\n",
497 1.2 thorpej h->sc->dev.dv_xname, h->sock));
498 1.2 thorpej reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
499 1.2 thorpej pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
500 1.2 thorpej }
501 1.2 thorpej }
502 1.2 thorpej /* if there's a card there, then attach it. */
503 1.2 thorpej
504 1.2 thorpej reg = pcic_read(h, PCIC_IF_STATUS);
505 1.2 thorpej
506 1.2 thorpej if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
507 1.20 msaitoh PCIC_IF_STATUS_CARDDETECT_PRESENT) {
508 1.2 thorpej pcic_attach_card(h);
509 1.20 msaitoh h->laststate = PCIC_LASTSTATE_PRESENT;
510 1.20 msaitoh } else {
511 1.20 msaitoh h->laststate = PCIC_LASTSTATE_EMPTY;
512 1.20 msaitoh }
513 1.2 thorpej }
514 1.2 thorpej
515 1.2 thorpej int
516 1.2 thorpej pcic_submatch(parent, cf, aux)
517 1.2 thorpej struct device *parent;
518 1.2 thorpej struct cfdata *cf;
519 1.2 thorpej void *aux;
520 1.2 thorpej {
521 1.2 thorpej
522 1.3 enami struct pcmciabus_attach_args *paa = aux;
523 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
524 1.2 thorpej
525 1.2 thorpej switch (h->sock) {
526 1.2 thorpej case C0SA:
527 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
528 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
529 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
530 1.2 thorpej return 0;
531 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
532 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
533 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
534 1.2 thorpej return 0;
535 1.2 thorpej
536 1.2 thorpej break;
537 1.2 thorpej case C0SB:
538 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
539 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
540 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
541 1.2 thorpej return 0;
542 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
543 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
544 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
545 1.2 thorpej return 0;
546 1.2 thorpej
547 1.2 thorpej break;
548 1.2 thorpej case C1SA:
549 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
550 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
551 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
552 1.2 thorpej return 0;
553 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
554 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
555 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
556 1.2 thorpej return 0;
557 1.2 thorpej
558 1.2 thorpej break;
559 1.2 thorpej case C1SB:
560 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
561 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
562 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
563 1.2 thorpej return 0;
564 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
565 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
566 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
567 1.2 thorpej return 0;
568 1.2 thorpej
569 1.2 thorpej break;
570 1.2 thorpej default:
571 1.2 thorpej panic("unknown pcic socket");
572 1.2 thorpej }
573 1.2 thorpej
574 1.2 thorpej return ((*cf->cf_attach->ca_match)(parent, cf, aux));
575 1.2 thorpej }
576 1.2 thorpej
577 1.2 thorpej int
578 1.2 thorpej pcic_print(arg, pnp)
579 1.2 thorpej void *arg;
580 1.2 thorpej const char *pnp;
581 1.2 thorpej {
582 1.3 enami struct pcmciabus_attach_args *paa = arg;
583 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
584 1.2 thorpej
585 1.2 thorpej /* Only "pcmcia"s can attach to "pcic"s... easy. */
586 1.2 thorpej if (pnp)
587 1.2 thorpej printf("pcmcia at %s", pnp);
588 1.2 thorpej
589 1.2 thorpej switch (h->sock) {
590 1.2 thorpej case C0SA:
591 1.2 thorpej printf(" controller 0 socket 0");
592 1.2 thorpej break;
593 1.2 thorpej case C0SB:
594 1.2 thorpej printf(" controller 0 socket 1");
595 1.2 thorpej break;
596 1.2 thorpej case C1SA:
597 1.2 thorpej printf(" controller 1 socket 0");
598 1.2 thorpej break;
599 1.2 thorpej case C1SB:
600 1.2 thorpej printf(" controller 1 socket 1");
601 1.2 thorpej break;
602 1.2 thorpej default:
603 1.2 thorpej panic("unknown pcic socket");
604 1.2 thorpej }
605 1.2 thorpej
606 1.2 thorpej return (UNCONF);
607 1.2 thorpej }
608 1.2 thorpej
609 1.2 thorpej int
610 1.2 thorpej pcic_intr(arg)
611 1.2 thorpej void *arg;
612 1.2 thorpej {
613 1.3 enami struct pcic_softc *sc = arg;
614 1.2 thorpej int i, ret = 0;
615 1.2 thorpej
616 1.2 thorpej DPRINTF(("%s: intr\n", sc->dev.dv_xname));
617 1.2 thorpej
618 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
619 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
620 1.2 thorpej ret += pcic_intr_socket(&sc->handle[i]);
621 1.2 thorpej
622 1.2 thorpej return (ret ? 1 : 0);
623 1.2 thorpej }
624 1.2 thorpej
625 1.2 thorpej int
626 1.2 thorpej pcic_intr_socket(h)
627 1.2 thorpej struct pcic_handle *h;
628 1.2 thorpej {
629 1.2 thorpej int cscreg;
630 1.2 thorpej
631 1.2 thorpej cscreg = pcic_read(h, PCIC_CSC);
632 1.2 thorpej
633 1.2 thorpej cscreg &= (PCIC_CSC_GPI |
634 1.2 thorpej PCIC_CSC_CD |
635 1.2 thorpej PCIC_CSC_READY |
636 1.2 thorpej PCIC_CSC_BATTWARN |
637 1.2 thorpej PCIC_CSC_BATTDEAD);
638 1.2 thorpej
639 1.2 thorpej if (cscreg & PCIC_CSC_GPI) {
640 1.2 thorpej DPRINTF(("%s: %02x GPI\n", h->sc->dev.dv_xname, h->sock));
641 1.2 thorpej }
642 1.2 thorpej if (cscreg & PCIC_CSC_CD) {
643 1.2 thorpej int statreg;
644 1.2 thorpej
645 1.2 thorpej statreg = pcic_read(h, PCIC_IF_STATUS);
646 1.2 thorpej
647 1.2 thorpej DPRINTF(("%s: %02x CD %x\n", h->sc->dev.dv_xname, h->sock,
648 1.2 thorpej statreg));
649 1.2 thorpej
650 1.2 thorpej if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
651 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT) {
652 1.20 msaitoh if (h->laststate != PCIC_LASTSTATE_PRESENT) {
653 1.14 thorpej DPRINTF(("%s: enqueing INSERTION event\n",
654 1.20 msaitoh h->sc->dev.dv_xname));
655 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_INSERTION);
656 1.14 thorpej }
657 1.20 msaitoh h->laststate = PCIC_LASTSTATE_PRESENT;
658 1.2 thorpej } else {
659 1.20 msaitoh if (h->laststate == PCIC_LASTSTATE_PRESENT) {
660 1.15 thorpej /* Deactivate the card now. */
661 1.15 thorpej DPRINTF(("%s: deactivating card\n",
662 1.20 msaitoh h->sc->dev.dv_xname));
663 1.15 thorpej pcic_deactivate_card(h);
664 1.15 thorpej
665 1.14 thorpej DPRINTF(("%s: enqueing REMOVAL event\n",
666 1.20 msaitoh h->sc->dev.dv_xname));
667 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_REMOVAL);
668 1.14 thorpej }
669 1.20 msaitoh h->laststate = ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) == 0)
670 1.20 msaitoh ? PCIC_LASTSTATE_EMPTY : PCIC_LASTSTATE_HALF;
671 1.2 thorpej }
672 1.2 thorpej }
673 1.2 thorpej if (cscreg & PCIC_CSC_READY) {
674 1.2 thorpej DPRINTF(("%s: %02x READY\n", h->sc->dev.dv_xname, h->sock));
675 1.2 thorpej /* shouldn't happen */
676 1.2 thorpej }
677 1.2 thorpej if (cscreg & PCIC_CSC_BATTWARN) {
678 1.2 thorpej DPRINTF(("%s: %02x BATTWARN\n", h->sc->dev.dv_xname, h->sock));
679 1.2 thorpej }
680 1.2 thorpej if (cscreg & PCIC_CSC_BATTDEAD) {
681 1.2 thorpej DPRINTF(("%s: %02x BATTDEAD\n", h->sc->dev.dv_xname, h->sock));
682 1.2 thorpej }
683 1.2 thorpej return (cscreg ? 1 : 0);
684 1.14 thorpej }
685 1.14 thorpej
686 1.14 thorpej void
687 1.14 thorpej pcic_queue_event(h, event)
688 1.14 thorpej struct pcic_handle *h;
689 1.14 thorpej int event;
690 1.14 thorpej {
691 1.14 thorpej struct pcic_event *pe;
692 1.14 thorpej int s;
693 1.14 thorpej
694 1.14 thorpej pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
695 1.14 thorpej if (pe == NULL)
696 1.14 thorpej panic("pcic_queue_event: can't allocate event");
697 1.14 thorpej
698 1.14 thorpej pe->pe_type = event;
699 1.14 thorpej s = splhigh();
700 1.14 thorpej SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
701 1.14 thorpej splx(s);
702 1.14 thorpej wakeup(&h->events);
703 1.2 thorpej }
704 1.2 thorpej
705 1.2 thorpej void
706 1.2 thorpej pcic_attach_card(h)
707 1.2 thorpej struct pcic_handle *h;
708 1.2 thorpej {
709 1.15 thorpej
710 1.20 msaitoh if (!(h->flags & PCIC_FLAG_CARDP)) {
711 1.20 msaitoh /* call the MI attach function */
712 1.20 msaitoh pcmcia_card_attach(h->pcmcia);
713 1.2 thorpej
714 1.20 msaitoh h->flags |= PCIC_FLAG_CARDP;
715 1.20 msaitoh } else {
716 1.20 msaitoh DPRINTF(("pcic_attach_card: already attached"));
717 1.20 msaitoh }
718 1.2 thorpej }
719 1.2 thorpej
720 1.2 thorpej void
721 1.15 thorpej pcic_detach_card(h, flags)
722 1.2 thorpej struct pcic_handle *h;
723 1.15 thorpej int flags; /* DETACH_* */
724 1.2 thorpej {
725 1.15 thorpej
726 1.20 msaitoh if (h->flags & PCIC_FLAG_CARDP) {
727 1.20 msaitoh h->flags &= ~PCIC_FLAG_CARDP;
728 1.2 thorpej
729 1.20 msaitoh /* call the MI detach function */
730 1.20 msaitoh pcmcia_card_detach(h->pcmcia, flags);
731 1.20 msaitoh } else {
732 1.20 msaitoh DPRINTF(("pcic_detach_card: already detached"));
733 1.20 msaitoh }
734 1.15 thorpej }
735 1.15 thorpej
736 1.15 thorpej void
737 1.15 thorpej pcic_deactivate_card(h)
738 1.15 thorpej struct pcic_handle *h;
739 1.15 thorpej {
740 1.2 thorpej
741 1.15 thorpej /* call the MI deactivate function */
742 1.15 thorpej pcmcia_card_deactivate(h->pcmcia);
743 1.2 thorpej
744 1.2 thorpej /* power down the socket */
745 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
746 1.2 thorpej
747 1.15 thorpej /* reset the socket */
748 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
749 1.2 thorpej }
750 1.2 thorpej
751 1.2 thorpej int
752 1.2 thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
753 1.2 thorpej pcmcia_chipset_handle_t pch;
754 1.2 thorpej bus_size_t size;
755 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
756 1.2 thorpej {
757 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
758 1.2 thorpej bus_space_handle_t memh;
759 1.2 thorpej bus_addr_t addr;
760 1.2 thorpej bus_size_t sizepg;
761 1.2 thorpej int i, mask, mhandle;
762 1.2 thorpej
763 1.2 thorpej /* out of sc->memh, allocate as many pages as necessary */
764 1.2 thorpej
765 1.2 thorpej /* convert size to PCIC pages */
766 1.2 thorpej sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
767 1.19 christos if (sizepg > PCIC_MAX_MEM_PAGES)
768 1.19 christos return (1);
769 1.2 thorpej
770 1.2 thorpej mask = (1 << sizepg) - 1;
771 1.2 thorpej
772 1.2 thorpej addr = 0; /* XXX gcc -Wuninitialized */
773 1.2 thorpej mhandle = 0; /* XXX gcc -Wuninitialized */
774 1.2 thorpej
775 1.19 christos for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
776 1.2 thorpej if ((h->sc->subregionmask & (mask << i)) == (mask << i)) {
777 1.2 thorpej if (bus_space_subregion(h->sc->memt, h->sc->memh,
778 1.2 thorpej i * PCIC_MEM_PAGESIZE,
779 1.2 thorpej sizepg * PCIC_MEM_PAGESIZE, &memh))
780 1.2 thorpej return (1);
781 1.2 thorpej mhandle = mask << i;
782 1.2 thorpej addr = h->sc->membase + (i * PCIC_MEM_PAGESIZE);
783 1.2 thorpej h->sc->subregionmask &= ~(mhandle);
784 1.19 christos pcmhp->memt = h->sc->memt;
785 1.19 christos pcmhp->memh = memh;
786 1.19 christos pcmhp->addr = addr;
787 1.19 christos pcmhp->size = size;
788 1.19 christos pcmhp->mhandle = mhandle;
789 1.19 christos pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
790 1.19 christos return (0);
791 1.2 thorpej }
792 1.2 thorpej }
793 1.2 thorpej
794 1.19 christos return (1);
795 1.2 thorpej }
796 1.2 thorpej
797 1.2 thorpej void
798 1.2 thorpej pcic_chip_mem_free(pch, pcmhp)
799 1.2 thorpej pcmcia_chipset_handle_t pch;
800 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
801 1.2 thorpej {
802 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
803 1.2 thorpej
804 1.2 thorpej h->sc->subregionmask |= pcmhp->mhandle;
805 1.2 thorpej }
806 1.2 thorpej
807 1.2 thorpej static struct mem_map_index_st {
808 1.2 thorpej int sysmem_start_lsb;
809 1.2 thorpej int sysmem_start_msb;
810 1.2 thorpej int sysmem_stop_lsb;
811 1.2 thorpej int sysmem_stop_msb;
812 1.2 thorpej int cardmem_lsb;
813 1.2 thorpej int cardmem_msb;
814 1.2 thorpej int memenable;
815 1.2 thorpej } mem_map_index[] = {
816 1.2 thorpej {
817 1.2 thorpej PCIC_SYSMEM_ADDR0_START_LSB,
818 1.2 thorpej PCIC_SYSMEM_ADDR0_START_MSB,
819 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_LSB,
820 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_MSB,
821 1.2 thorpej PCIC_CARDMEM_ADDR0_LSB,
822 1.2 thorpej PCIC_CARDMEM_ADDR0_MSB,
823 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM0,
824 1.2 thorpej },
825 1.2 thorpej {
826 1.2 thorpej PCIC_SYSMEM_ADDR1_START_LSB,
827 1.2 thorpej PCIC_SYSMEM_ADDR1_START_MSB,
828 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_LSB,
829 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_MSB,
830 1.2 thorpej PCIC_CARDMEM_ADDR1_LSB,
831 1.2 thorpej PCIC_CARDMEM_ADDR1_MSB,
832 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM1,
833 1.2 thorpej },
834 1.2 thorpej {
835 1.2 thorpej PCIC_SYSMEM_ADDR2_START_LSB,
836 1.2 thorpej PCIC_SYSMEM_ADDR2_START_MSB,
837 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_LSB,
838 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_MSB,
839 1.2 thorpej PCIC_CARDMEM_ADDR2_LSB,
840 1.2 thorpej PCIC_CARDMEM_ADDR2_MSB,
841 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM2,
842 1.2 thorpej },
843 1.2 thorpej {
844 1.2 thorpej PCIC_SYSMEM_ADDR3_START_LSB,
845 1.2 thorpej PCIC_SYSMEM_ADDR3_START_MSB,
846 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_LSB,
847 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_MSB,
848 1.2 thorpej PCIC_CARDMEM_ADDR3_LSB,
849 1.2 thorpej PCIC_CARDMEM_ADDR3_MSB,
850 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM3,
851 1.2 thorpej },
852 1.2 thorpej {
853 1.2 thorpej PCIC_SYSMEM_ADDR4_START_LSB,
854 1.2 thorpej PCIC_SYSMEM_ADDR4_START_MSB,
855 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_LSB,
856 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_MSB,
857 1.2 thorpej PCIC_CARDMEM_ADDR4_LSB,
858 1.2 thorpej PCIC_CARDMEM_ADDR4_MSB,
859 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM4,
860 1.2 thorpej },
861 1.2 thorpej };
862 1.2 thorpej
863 1.2 thorpej void
864 1.2 thorpej pcic_chip_do_mem_map(h, win)
865 1.2 thorpej struct pcic_handle *h;
866 1.2 thorpej int win;
867 1.2 thorpej {
868 1.2 thorpej int reg;
869 1.2 thorpej
870 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_lsb,
871 1.2 thorpej (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
872 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_msb,
873 1.2 thorpej ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
874 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK));
875 1.2 thorpej
876 1.2 thorpej #if 0
877 1.2 thorpej /* XXX do I want 16 bit all the time? */
878 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT;
879 1.2 thorpej #endif
880 1.2 thorpej
881 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
882 1.2 thorpej ((h->mem[win].addr + h->mem[win].size) >>
883 1.2 thorpej PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
884 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_msb,
885 1.2 thorpej (((h->mem[win].addr + h->mem[win].size) >>
886 1.2 thorpej (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
887 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
888 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
889 1.2 thorpej
890 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_lsb,
891 1.2 thorpej (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
892 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_msb,
893 1.2 thorpej ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
894 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
895 1.2 thorpej ((h->mem[win].kind == PCMCIA_MEM_ATTR) ?
896 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
897 1.2 thorpej
898 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
899 1.2 thorpej reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
900 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
901 1.21 marc
902 1.21 marc delay(100);
903 1.2 thorpej
904 1.2 thorpej #ifdef PCICDEBUG
905 1.2 thorpej {
906 1.2 thorpej int r1, r2, r3, r4, r5, r6;
907 1.2 thorpej
908 1.2 thorpej r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
909 1.2 thorpej r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
910 1.2 thorpej r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
911 1.2 thorpej r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
912 1.2 thorpej r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
913 1.2 thorpej r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
914 1.2 thorpej
915 1.2 thorpej DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
916 1.2 thorpej "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
917 1.2 thorpej }
918 1.2 thorpej #endif
919 1.2 thorpej }
920 1.2 thorpej
921 1.2 thorpej int
922 1.2 thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
923 1.2 thorpej pcmcia_chipset_handle_t pch;
924 1.2 thorpej int kind;
925 1.2 thorpej bus_addr_t card_addr;
926 1.2 thorpej bus_size_t size;
927 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
928 1.2 thorpej bus_addr_t *offsetp;
929 1.2 thorpej int *windowp;
930 1.2 thorpej {
931 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
932 1.2 thorpej bus_addr_t busaddr;
933 1.2 thorpej long card_offset;
934 1.2 thorpej int i, win;
935 1.2 thorpej
936 1.2 thorpej win = -1;
937 1.2 thorpej for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
938 1.2 thorpej i++) {
939 1.2 thorpej if ((h->memalloc & (1 << i)) == 0) {
940 1.2 thorpej win = i;
941 1.2 thorpej h->memalloc |= (1 << i);
942 1.2 thorpej break;
943 1.2 thorpej }
944 1.2 thorpej }
945 1.2 thorpej
946 1.2 thorpej if (win == -1)
947 1.2 thorpej return (1);
948 1.2 thorpej
949 1.2 thorpej *windowp = win;
950 1.2 thorpej
951 1.2 thorpej /* XXX this is pretty gross */
952 1.2 thorpej
953 1.2 thorpej if (h->sc->memt != pcmhp->memt)
954 1.2 thorpej panic("pcic_chip_mem_map memt is bogus");
955 1.2 thorpej
956 1.2 thorpej busaddr = pcmhp->addr;
957 1.2 thorpej
958 1.2 thorpej /*
959 1.2 thorpej * compute the address offset to the pcmcia address space for the
960 1.2 thorpej * pcic. this is intentionally signed. The masks and shifts below
961 1.2 thorpej * will cause TRT to happen in the pcic registers. Deal with making
962 1.2 thorpej * sure the address is aligned, and return the alignment offset.
963 1.2 thorpej */
964 1.2 thorpej
965 1.2 thorpej *offsetp = card_addr % PCIC_MEM_ALIGN;
966 1.2 thorpej card_addr -= *offsetp;
967 1.2 thorpej
968 1.2 thorpej DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
969 1.2 thorpej "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
970 1.2 thorpej (u_long) card_addr));
971 1.2 thorpej
972 1.2 thorpej /*
973 1.2 thorpej * include the offset in the size, and decrement size by one, since
974 1.2 thorpej * the hw wants start/stop
975 1.2 thorpej */
976 1.2 thorpej size += *offsetp - 1;
977 1.2 thorpej
978 1.2 thorpej card_offset = (((long) card_addr) - ((long) busaddr));
979 1.2 thorpej
980 1.2 thorpej h->mem[win].addr = busaddr;
981 1.2 thorpej h->mem[win].size = size;
982 1.2 thorpej h->mem[win].offset = card_offset;
983 1.2 thorpej h->mem[win].kind = kind;
984 1.2 thorpej
985 1.2 thorpej pcic_chip_do_mem_map(h, win);
986 1.2 thorpej
987 1.2 thorpej return (0);
988 1.2 thorpej }
989 1.2 thorpej
990 1.2 thorpej void
991 1.2 thorpej pcic_chip_mem_unmap(pch, window)
992 1.2 thorpej pcmcia_chipset_handle_t pch;
993 1.2 thorpej int window;
994 1.2 thorpej {
995 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
996 1.2 thorpej int reg;
997 1.2 thorpej
998 1.2 thorpej if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
999 1.2 thorpej panic("pcic_chip_mem_unmap: window out of range");
1000 1.2 thorpej
1001 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1002 1.2 thorpej reg &= ~mem_map_index[window].memenable;
1003 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1004 1.2 thorpej
1005 1.2 thorpej h->memalloc &= ~(1 << window);
1006 1.2 thorpej }
1007 1.2 thorpej
1008 1.2 thorpej int
1009 1.2 thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
1010 1.2 thorpej pcmcia_chipset_handle_t pch;
1011 1.2 thorpej bus_addr_t start;
1012 1.2 thorpej bus_size_t size;
1013 1.2 thorpej bus_size_t align;
1014 1.2 thorpej struct pcmcia_io_handle *pcihp;
1015 1.2 thorpej {
1016 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1017 1.2 thorpej bus_space_tag_t iot;
1018 1.2 thorpej bus_space_handle_t ioh;
1019 1.2 thorpej bus_addr_t ioaddr;
1020 1.2 thorpej int flags = 0;
1021 1.2 thorpej
1022 1.2 thorpej /*
1023 1.2 thorpej * Allocate some arbitrary I/O space.
1024 1.2 thorpej */
1025 1.2 thorpej
1026 1.2 thorpej iot = h->sc->iot;
1027 1.2 thorpej
1028 1.2 thorpej if (start) {
1029 1.2 thorpej ioaddr = start;
1030 1.2 thorpej if (bus_space_map(iot, start, size, 0, &ioh))
1031 1.2 thorpej return (1);
1032 1.2 thorpej DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
1033 1.2 thorpej (u_long) ioaddr, (u_long) size));
1034 1.2 thorpej } else {
1035 1.2 thorpej flags |= PCMCIA_IO_ALLOCATED;
1036 1.2 thorpej if (bus_space_alloc(iot, h->sc->iobase,
1037 1.2 thorpej h->sc->iobase + h->sc->iosize, size, align, 0, 0,
1038 1.2 thorpej &ioaddr, &ioh))
1039 1.2 thorpej return (1);
1040 1.2 thorpej DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
1041 1.2 thorpej (u_long) ioaddr, (u_long) size));
1042 1.2 thorpej }
1043 1.2 thorpej
1044 1.2 thorpej pcihp->iot = iot;
1045 1.2 thorpej pcihp->ioh = ioh;
1046 1.2 thorpej pcihp->addr = ioaddr;
1047 1.2 thorpej pcihp->size = size;
1048 1.2 thorpej pcihp->flags = flags;
1049 1.2 thorpej
1050 1.2 thorpej return (0);
1051 1.2 thorpej }
1052 1.2 thorpej
1053 1.2 thorpej void
1054 1.2 thorpej pcic_chip_io_free(pch, pcihp)
1055 1.2 thorpej pcmcia_chipset_handle_t pch;
1056 1.2 thorpej struct pcmcia_io_handle *pcihp;
1057 1.2 thorpej {
1058 1.2 thorpej bus_space_tag_t iot = pcihp->iot;
1059 1.2 thorpej bus_space_handle_t ioh = pcihp->ioh;
1060 1.2 thorpej bus_size_t size = pcihp->size;
1061 1.2 thorpej
1062 1.2 thorpej if (pcihp->flags & PCMCIA_IO_ALLOCATED)
1063 1.2 thorpej bus_space_free(iot, ioh, size);
1064 1.2 thorpej else
1065 1.2 thorpej bus_space_unmap(iot, ioh, size);
1066 1.2 thorpej }
1067 1.2 thorpej
1068 1.2 thorpej
1069 1.2 thorpej static struct io_map_index_st {
1070 1.2 thorpej int start_lsb;
1071 1.2 thorpej int start_msb;
1072 1.2 thorpej int stop_lsb;
1073 1.2 thorpej int stop_msb;
1074 1.2 thorpej int ioenable;
1075 1.2 thorpej int ioctlmask;
1076 1.2 thorpej int ioctlbits[3]; /* indexed by PCMCIA_WIDTH_* */
1077 1.2 thorpej } io_map_index[] = {
1078 1.2 thorpej {
1079 1.2 thorpej PCIC_IOADDR0_START_LSB,
1080 1.2 thorpej PCIC_IOADDR0_START_MSB,
1081 1.2 thorpej PCIC_IOADDR0_STOP_LSB,
1082 1.2 thorpej PCIC_IOADDR0_STOP_MSB,
1083 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO0,
1084 1.2 thorpej PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
1085 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
1086 1.2 thorpej {
1087 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_CARD,
1088 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1089 1.6 enami PCIC_IOCTL_IO0_DATASIZE_8BIT,
1090 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1091 1.6 enami PCIC_IOCTL_IO0_DATASIZE_16BIT,
1092 1.2 thorpej },
1093 1.2 thorpej },
1094 1.2 thorpej {
1095 1.2 thorpej PCIC_IOADDR1_START_LSB,
1096 1.2 thorpej PCIC_IOADDR1_START_MSB,
1097 1.2 thorpej PCIC_IOADDR1_STOP_LSB,
1098 1.2 thorpej PCIC_IOADDR1_STOP_MSB,
1099 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO1,
1100 1.2 thorpej PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
1101 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
1102 1.2 thorpej {
1103 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_CARD,
1104 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1105 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_8BIT,
1106 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1107 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_16BIT,
1108 1.2 thorpej },
1109 1.2 thorpej },
1110 1.2 thorpej };
1111 1.2 thorpej
1112 1.2 thorpej void
1113 1.2 thorpej pcic_chip_do_io_map(h, win)
1114 1.2 thorpej struct pcic_handle *h;
1115 1.2 thorpej int win;
1116 1.2 thorpej {
1117 1.2 thorpej int reg;
1118 1.2 thorpej
1119 1.2 thorpej DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
1120 1.2 thorpej win, (long) h->io[win].addr, (long) h->io[win].size,
1121 1.2 thorpej h->io[win].width * 8));
1122 1.2 thorpej
1123 1.2 thorpej pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
1124 1.2 thorpej pcic_write(h, io_map_index[win].start_msb,
1125 1.2 thorpej (h->io[win].addr >> 8) & 0xff);
1126 1.2 thorpej
1127 1.2 thorpej pcic_write(h, io_map_index[win].stop_lsb,
1128 1.2 thorpej (h->io[win].addr + h->io[win].size - 1) & 0xff);
1129 1.2 thorpej pcic_write(h, io_map_index[win].stop_msb,
1130 1.2 thorpej ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
1131 1.2 thorpej
1132 1.2 thorpej reg = pcic_read(h, PCIC_IOCTL);
1133 1.2 thorpej reg &= ~io_map_index[win].ioctlmask;
1134 1.2 thorpej reg |= io_map_index[win].ioctlbits[h->io[win].width];
1135 1.2 thorpej pcic_write(h, PCIC_IOCTL, reg);
1136 1.2 thorpej
1137 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1138 1.2 thorpej reg |= io_map_index[win].ioenable;
1139 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1140 1.2 thorpej }
1141 1.2 thorpej
1142 1.2 thorpej int
1143 1.2 thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
1144 1.2 thorpej pcmcia_chipset_handle_t pch;
1145 1.2 thorpej int width;
1146 1.2 thorpej bus_addr_t offset;
1147 1.2 thorpej bus_size_t size;
1148 1.2 thorpej struct pcmcia_io_handle *pcihp;
1149 1.2 thorpej int *windowp;
1150 1.2 thorpej {
1151 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1152 1.2 thorpej bus_addr_t ioaddr = pcihp->addr + offset;
1153 1.4 enami int i, win;
1154 1.4 enami #ifdef PCICDEBUG
1155 1.2 thorpej static char *width_names[] = { "auto", "io8", "io16" };
1156 1.4 enami #endif
1157 1.2 thorpej
1158 1.2 thorpej /* XXX Sanity check offset/size. */
1159 1.2 thorpej
1160 1.2 thorpej win = -1;
1161 1.2 thorpej for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
1162 1.2 thorpej if ((h->ioalloc & (1 << i)) == 0) {
1163 1.2 thorpej win = i;
1164 1.2 thorpej h->ioalloc |= (1 << i);
1165 1.2 thorpej break;
1166 1.2 thorpej }
1167 1.2 thorpej }
1168 1.2 thorpej
1169 1.2 thorpej if (win == -1)
1170 1.2 thorpej return (1);
1171 1.2 thorpej
1172 1.2 thorpej *windowp = win;
1173 1.2 thorpej
1174 1.2 thorpej /* XXX this is pretty gross */
1175 1.2 thorpej
1176 1.2 thorpej if (h->sc->iot != pcihp->iot)
1177 1.2 thorpej panic("pcic_chip_io_map iot is bogus");
1178 1.2 thorpej
1179 1.2 thorpej DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
1180 1.2 thorpej win, width_names[width], (u_long) ioaddr, (u_long) size));
1181 1.2 thorpej
1182 1.2 thorpej /* XXX wtf is this doing here? */
1183 1.2 thorpej
1184 1.2 thorpej printf(" port 0x%lx", (u_long) ioaddr);
1185 1.2 thorpej if (size > 1)
1186 1.2 thorpej printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
1187 1.2 thorpej
1188 1.2 thorpej h->io[win].addr = ioaddr;
1189 1.2 thorpej h->io[win].size = size;
1190 1.2 thorpej h->io[win].width = width;
1191 1.2 thorpej
1192 1.2 thorpej pcic_chip_do_io_map(h, win);
1193 1.2 thorpej
1194 1.2 thorpej return (0);
1195 1.2 thorpej }
1196 1.2 thorpej
1197 1.2 thorpej void
1198 1.2 thorpej pcic_chip_io_unmap(pch, window)
1199 1.2 thorpej pcmcia_chipset_handle_t pch;
1200 1.2 thorpej int window;
1201 1.2 thorpej {
1202 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1203 1.2 thorpej int reg;
1204 1.2 thorpej
1205 1.2 thorpej if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
1206 1.2 thorpej panic("pcic_chip_io_unmap: window out of range");
1207 1.2 thorpej
1208 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1209 1.2 thorpej reg &= ~io_map_index[window].ioenable;
1210 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1211 1.2 thorpej
1212 1.2 thorpej h->ioalloc &= ~(1 << window);
1213 1.8 marc }
1214 1.8 marc
1215 1.8 marc static void
1216 1.8 marc pcic_wait_ready(h)
1217 1.8 marc struct pcic_handle *h;
1218 1.8 marc {
1219 1.8 marc int i;
1220 1.8 marc
1221 1.8 marc for (i = 0; i < 10000; i++) {
1222 1.8 marc if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1223 1.8 marc return;
1224 1.8 marc delay(500);
1225 1.8 marc #ifdef PCICDEBUG
1226 1.8 marc if (pcic_debug) {
1227 1.8 marc if ((i>5000) && (i%100 == 99))
1228 1.8 marc printf(".");
1229 1.8 marc }
1230 1.8 marc #endif
1231 1.8 marc }
1232 1.8 marc
1233 1.8 marc #ifdef DIAGNOSTIC
1234 1.11 mycroft printf("pcic_wait_ready: ready never happened, status = %02x\n",
1235 1.11 mycroft pcic_read(h, PCIC_IF_STATUS));
1236 1.8 marc #endif
1237 1.2 thorpej }
1238 1.2 thorpej
1239 1.2 thorpej void
1240 1.2 thorpej pcic_chip_socket_enable(pch)
1241 1.2 thorpej pcmcia_chipset_handle_t pch;
1242 1.2 thorpej {
1243 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1244 1.2 thorpej int cardtype, reg, win;
1245 1.2 thorpej
1246 1.2 thorpej /* this bit is mostly stolen from pcic_attach_card */
1247 1.2 thorpej
1248 1.2 thorpej /* power down the socket to reset it, clear the card reset pin */
1249 1.2 thorpej
1250 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1251 1.2 thorpej
1252 1.9 enami /*
1253 1.9 enami * wait 300ms until power fails (Tpf). Then, wait 100ms since
1254 1.9 enami * we are changing Vcc (Toff).
1255 1.9 enami */
1256 1.9 enami delay((300 + 100) * 1000);
1257 1.9 enami
1258 1.22 mycroft #ifdef VADEM_POWER_HACK
1259 1.22 mycroft bus_space_write_1(h->sc->iot, h->sc->ioh, PCIC_REG_INDEX, 0x0e);
1260 1.22 mycroft bus_space_write_1(h->sc->iot, h->sc->ioh, PCIC_REG_INDEX, 0x37);
1261 1.22 mycroft printf("prcr = %02x\n", pcic_read(h, 0x02));
1262 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1263 1.22 mycroft printf("DANGER WILL ROBINSON! Changing voltage select!\n");
1264 1.22 mycroft pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
1265 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1266 1.22 mycroft #endif
1267 1.22 mycroft
1268 1.2 thorpej /* power up the socket */
1269 1.2 thorpej
1270 1.12 msaitoh pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV
1271 1.12 msaitoh | PCIC_PWRCTL_PWR_ENABLE);
1272 1.9 enami
1273 1.9 enami /*
1274 1.9 enami * wait 100ms until power raise (Tpr) and 20ms to become
1275 1.9 enami * stable (Tsu(Vcc)).
1276 1.12 msaitoh *
1277 1.12 msaitoh * some machines require some more time to be settled
1278 1.20 msaitoh * (300ms is added here).
1279 1.9 enami */
1280 1.20 msaitoh delay((100 + 20 + 300) * 1000);
1281 1.9 enami
1282 1.12 msaitoh pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_OE
1283 1.12 msaitoh | PCIC_PWRCTL_PWR_ENABLE);
1284 1.12 msaitoh pcic_write(h, PCIC_INTR, 0);
1285 1.2 thorpej
1286 1.9 enami /*
1287 1.9 enami * hold RESET at least 10us.
1288 1.9 enami */
1289 1.9 enami delay(10);
1290 1.9 enami
1291 1.2 thorpej /* clear the reset flag */
1292 1.2 thorpej
1293 1.2 thorpej pcic_write(h, PCIC_INTR, PCIC_INTR_RESET);
1294 1.2 thorpej
1295 1.2 thorpej /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
1296 1.2 thorpej
1297 1.2 thorpej delay(20000);
1298 1.2 thorpej
1299 1.2 thorpej /* wait for the chip to finish initializing */
1300 1.20 msaitoh
1301 1.20 msaitoh #ifdef DIAGNOSTIC
1302 1.20 msaitoh reg = pcic_read(h, PCIC_IF_STATUS);
1303 1.20 msaitoh if (!(reg & PCIC_IF_STATUS_POWERACTIVE)) {
1304 1.20 msaitoh printf("pcic_chip_socket_enable: status %x", reg);
1305 1.20 msaitoh }
1306 1.20 msaitoh #endif
1307 1.2 thorpej
1308 1.2 thorpej pcic_wait_ready(h);
1309 1.2 thorpej
1310 1.2 thorpej /* zero out the address windows */
1311 1.2 thorpej
1312 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1313 1.2 thorpej
1314 1.2 thorpej /* set the card type */
1315 1.2 thorpej
1316 1.2 thorpej cardtype = pcmcia_card_gettype(h->pcmcia);
1317 1.2 thorpej
1318 1.2 thorpej reg = pcic_read(h, PCIC_INTR);
1319 1.23 mycroft reg &= ~(PCIC_INTR_CARDTYPE_MASK | PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
1320 1.2 thorpej reg |= ((cardtype == PCMCIA_IFTYPE_IO) ?
1321 1.2 thorpej PCIC_INTR_CARDTYPE_IO :
1322 1.2 thorpej PCIC_INTR_CARDTYPE_MEM);
1323 1.23 mycroft reg |= h->ih_irq;
1324 1.2 thorpej pcic_write(h, PCIC_INTR, reg);
1325 1.2 thorpej
1326 1.2 thorpej DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
1327 1.2 thorpej h->sc->dev.dv_xname, h->sock,
1328 1.2 thorpej ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
1329 1.2 thorpej
1330 1.2 thorpej /* reinstall all the memory and io mappings */
1331 1.2 thorpej
1332 1.2 thorpej for (win = 0; win < PCIC_MEM_WINS; win++)
1333 1.2 thorpej if (h->memalloc & (1 << win))
1334 1.2 thorpej pcic_chip_do_mem_map(h, win);
1335 1.2 thorpej
1336 1.2 thorpej for (win = 0; win < PCIC_IO_WINS; win++)
1337 1.2 thorpej if (h->ioalloc & (1 << win))
1338 1.2 thorpej pcic_chip_do_io_map(h, win);
1339 1.2 thorpej }
1340 1.2 thorpej
1341 1.2 thorpej void
1342 1.2 thorpej pcic_chip_socket_disable(pch)
1343 1.2 thorpej pcmcia_chipset_handle_t pch;
1344 1.2 thorpej {
1345 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1346 1.2 thorpej
1347 1.2 thorpej DPRINTF(("pcic_chip_socket_disable\n"));
1348 1.2 thorpej
1349 1.2 thorpej /* power down the socket */
1350 1.2 thorpej
1351 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1352 1.9 enami
1353 1.9 enami /*
1354 1.9 enami * wait 300ms until power fails (Tpf).
1355 1.9 enami */
1356 1.9 enami delay(300 * 1000);
1357 1.2 thorpej }
1358