i82365.c revision 1.63 1 1.63 lukem /* $NetBSD: i82365.c,v 1.63 2001/11/13 13:14:38 lukem Exp $ */
2 1.2 thorpej
3 1.2 thorpej /*
4 1.33 chopps * Copyright (c) 2000 Christian E. Hopps. All rights reserved.
5 1.2 thorpej * Copyright (c) 1997 Marc Horowitz. All rights reserved.
6 1.2 thorpej *
7 1.2 thorpej * Redistribution and use in source and binary forms, with or without
8 1.2 thorpej * modification, are permitted provided that the following conditions
9 1.2 thorpej * are met:
10 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.2 thorpej * notice, this list of conditions and the following disclaimer.
12 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.2 thorpej * documentation and/or other materials provided with the distribution.
15 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
16 1.2 thorpej * must display the following acknowledgement:
17 1.2 thorpej * This product includes software developed by Marc Horowitz.
18 1.2 thorpej * 4. The name of the author may not be used to endorse or promote products
19 1.2 thorpej * derived from this software without specific prior written permission.
20 1.2 thorpej *
21 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.2 thorpej */
32 1.63 lukem
33 1.63 lukem #include <sys/cdefs.h>
34 1.63 lukem __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.63 2001/11/13 13:14:38 lukem Exp $");
35 1.63 lukem
36 1.63 lukem #define PCICDEBUG
37 1.2 thorpej
38 1.2 thorpej #include <sys/types.h>
39 1.2 thorpej #include <sys/param.h>
40 1.2 thorpej #include <sys/systm.h>
41 1.2 thorpej #include <sys/device.h>
42 1.2 thorpej #include <sys/extent.h>
43 1.20 msaitoh #include <sys/kernel.h>
44 1.2 thorpej #include <sys/malloc.h>
45 1.14 thorpej #include <sys/kthread.h>
46 1.2 thorpej
47 1.2 thorpej #include <machine/bus.h>
48 1.2 thorpej #include <machine/intr.h>
49 1.2 thorpej
50 1.2 thorpej #include <dev/pcmcia/pcmciareg.h>
51 1.2 thorpej #include <dev/pcmcia/pcmciavar.h>
52 1.2 thorpej
53 1.2 thorpej #include <dev/ic/i82365reg.h>
54 1.2 thorpej #include <dev/ic/i82365var.h>
55 1.2 thorpej
56 1.5 enami #include "locators.h"
57 1.5 enami
58 1.2 thorpej #ifdef PCICDEBUG
59 1.2 thorpej int pcic_debug = 0;
60 1.2 thorpej #define DPRINTF(arg) if (pcic_debug) printf arg;
61 1.2 thorpej #else
62 1.2 thorpej #define DPRINTF(arg)
63 1.2 thorpej #endif
64 1.2 thorpej
65 1.2 thorpej /*
66 1.2 thorpej * Individual drivers will allocate their own memory and io regions. Memory
67 1.2 thorpej * regions must be a multiple of 4k, aligned on a 4k boundary.
68 1.2 thorpej */
69 1.2 thorpej
70 1.2 thorpej #define PCIC_MEM_ALIGN PCIC_MEM_PAGESIZE
71 1.2 thorpej
72 1.2 thorpej void pcic_attach_socket __P((struct pcic_handle *));
73 1.33 chopps void pcic_attach_socket_finish __P((struct pcic_handle *));
74 1.2 thorpej
75 1.2 thorpej int pcic_submatch __P((struct device *, struct cfdata *, void *));
76 1.2 thorpej int pcic_print __P((void *arg, const char *pnp));
77 1.2 thorpej int pcic_intr_socket __P((struct pcic_handle *));
78 1.33 chopps void pcic_poll_intr __P((void *));
79 1.2 thorpej
80 1.2 thorpej void pcic_attach_card __P((struct pcic_handle *));
81 1.15 thorpej void pcic_detach_card __P((struct pcic_handle *, int));
82 1.15 thorpej void pcic_deactivate_card __P((struct pcic_handle *));
83 1.2 thorpej
84 1.2 thorpej void pcic_chip_do_mem_map __P((struct pcic_handle *, int));
85 1.2 thorpej void pcic_chip_do_io_map __P((struct pcic_handle *, int));
86 1.2 thorpej
87 1.14 thorpej void pcic_create_event_thread __P((void *));
88 1.14 thorpej void pcic_event_thread __P((void *));
89 1.14 thorpej
90 1.14 thorpej void pcic_queue_event __P((struct pcic_handle *, int));
91 1.26 sommerfe void pcic_power __P((int, void *));
92 1.14 thorpej
93 1.8 marc static void pcic_wait_ready __P((struct pcic_handle *));
94 1.30 enami static void pcic_delay __P((struct pcic_handle *, int, const char *));
95 1.8 marc
96 1.25 haya static u_int8_t st_pcic_read __P((struct pcic_handle *, int));
97 1.25 haya static void st_pcic_write __P((struct pcic_handle *, int, u_int8_t));
98 1.25 haya
99 1.2 thorpej int
100 1.2 thorpej pcic_ident_ok(ident)
101 1.2 thorpej int ident;
102 1.2 thorpej {
103 1.2 thorpej /* this is very empirical and heuristic */
104 1.2 thorpej
105 1.2 thorpej if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
106 1.2 thorpej return (0);
107 1.2 thorpej
108 1.2 thorpej if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
109 1.2 thorpej #ifdef DIAGNOSTIC
110 1.2 thorpej printf("pcic: does not support memory and I/O cards, "
111 1.2 thorpej "ignored (ident=%0x)\n", ident);
112 1.2 thorpej #endif
113 1.2 thorpej return (0);
114 1.2 thorpej }
115 1.2 thorpej return (1);
116 1.2 thorpej }
117 1.2 thorpej
118 1.2 thorpej int
119 1.2 thorpej pcic_vendor(h)
120 1.2 thorpej struct pcic_handle *h;
121 1.2 thorpej {
122 1.2 thorpej int reg;
123 1.2 thorpej
124 1.2 thorpej /*
125 1.2 thorpej * the chip_id of the cirrus toggles between 11 and 00 after a write.
126 1.2 thorpej * weird.
127 1.2 thorpej */
128 1.2 thorpej
129 1.2 thorpej pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
130 1.2 thorpej reg = pcic_read(h, -1);
131 1.2 thorpej
132 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
133 1.2 thorpej PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
134 1.2 thorpej reg = pcic_read(h, -1);
135 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
136 1.2 thorpej if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
137 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD672X);
138 1.2 thorpej else
139 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD6710);
140 1.2 thorpej }
141 1.2 thorpej }
142 1.2 thorpej
143 1.2 thorpej reg = pcic_read(h, PCIC_IDENT);
144 1.2 thorpej
145 1.2 thorpej if ((reg & PCIC_IDENT_REV_MASK) == PCIC_IDENT_REV_I82365SLR0)
146 1.2 thorpej return (PCIC_VENDOR_I82365SLR0);
147 1.2 thorpej else
148 1.2 thorpej return (PCIC_VENDOR_I82365SLR1);
149 1.2 thorpej
150 1.2 thorpej return (PCIC_VENDOR_UNKNOWN);
151 1.2 thorpej }
152 1.2 thorpej
153 1.2 thorpej char *
154 1.2 thorpej pcic_vendor_to_string(vendor)
155 1.2 thorpej int vendor;
156 1.2 thorpej {
157 1.2 thorpej switch (vendor) {
158 1.2 thorpej case PCIC_VENDOR_I82365SLR0:
159 1.2 thorpej return ("Intel 82365SL Revision 0");
160 1.2 thorpej case PCIC_VENDOR_I82365SLR1:
161 1.2 thorpej return ("Intel 82365SL Revision 1");
162 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD6710:
163 1.2 thorpej return ("Cirrus PD6710");
164 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD672X:
165 1.2 thorpej return ("Cirrus PD672X");
166 1.2 thorpej }
167 1.2 thorpej
168 1.2 thorpej return ("Unknown controller");
169 1.2 thorpej }
170 1.2 thorpej
171 1.2 thorpej void
172 1.2 thorpej pcic_attach(sc)
173 1.2 thorpej struct pcic_softc *sc;
174 1.2 thorpej {
175 1.54 mycroft int i, reg, chip, socket, intr;
176 1.54 mycroft struct pcic_handle *h;
177 1.2 thorpej
178 1.33 chopps DPRINTF(("pcic ident regs:"));
179 1.2 thorpej
180 1.53 thorpej lockinit(&sc->sc_pcic_lock, PWAIT, "pciclk", 0, 0);
181 1.53 thorpej
182 1.33 chopps /* find and configure for the available sockets */
183 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++) {
184 1.54 mycroft h = &sc->handle[i];
185 1.33 chopps chip = i / 2;
186 1.33 chopps socket = i % 2;
187 1.54 mycroft
188 1.54 mycroft h->ph_parent = (struct device *)sc;
189 1.54 mycroft h->chip = chip;
190 1.54 mycroft h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
191 1.54 mycroft h->laststate = PCIC_LASTSTATE_EMPTY;
192 1.35 enami /* initialize pcic_read and pcic_write functions */
193 1.54 mycroft h->ph_read = st_pcic_read;
194 1.54 mycroft h->ph_write = st_pcic_write;
195 1.54 mycroft h->ph_bus_t = sc->iot;
196 1.54 mycroft h->ph_bus_h = sc->ioh;
197 1.54 mycroft
198 1.33 chopps /* need to read vendor -- for cirrus to report no xtra chip */
199 1.33 chopps if (socket == 0)
200 1.54 mycroft h->vendor = (h+1)->vendor = pcic_vendor(h);
201 1.54 mycroft
202 1.59 cgd /*
203 1.59 cgd * During the socket probe, read the ident register twice.
204 1.59 cgd * I don't understand why, but sometimes the clone chips
205 1.59 cgd * in hpcmips boxes read all-0s the first time. -- mycroft
206 1.59 cgd */
207 1.58 mycroft reg = pcic_read(h, PCIC_IDENT);
208 1.54 mycroft reg = pcic_read(h, PCIC_IDENT);
209 1.55 augustss DPRINTF(("ident reg 0x%02x\n", reg));
210 1.54 mycroft if (pcic_ident_ok(reg))
211 1.54 mycroft h->flags = PCIC_FLAG_SOCKETP;
212 1.54 mycroft else
213 1.54 mycroft h->flags = 0;
214 1.2 thorpej }
215 1.2 thorpej
216 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++) {
217 1.54 mycroft h = &sc->handle[i];
218 1.54 mycroft
219 1.54 mycroft if (h->flags & PCIC_FLAG_SOCKETP) {
220 1.54 mycroft SIMPLEQ_INIT(&h->events);
221 1.33 chopps
222 1.33 chopps /* disable interrupts -- for now */
223 1.54 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
224 1.54 mycroft intr = pcic_read(h, PCIC_INTR);
225 1.33 chopps DPRINTF(("intr was 0x%02x\n", intr));
226 1.33 chopps intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE |
227 1.33 chopps PCIC_INTR_IRQ_MASK);
228 1.54 mycroft pcic_write(h, PCIC_INTR, intr);
229 1.54 mycroft (void) pcic_read(h, PCIC_CSC);
230 1.2 thorpej }
231 1.2 thorpej }
232 1.2 thorpej
233 1.33 chopps /* print detected info */
234 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
235 1.54 mycroft h = &sc->handle[i];
236 1.33 chopps chip = i / 2;
237 1.2 thorpej
238 1.33 chopps printf("%s: controller %d (%s) has ", sc->dev.dv_xname, chip,
239 1.33 chopps pcic_vendor_to_string(sc->handle[i].vendor));
240 1.2 thorpej
241 1.54 mycroft if ((h->flags & PCIC_FLAG_SOCKETP) &&
242 1.54 mycroft ((h+1)->flags & PCIC_FLAG_SOCKETP))
243 1.2 thorpej printf("sockets A and B\n");
244 1.54 mycroft else if (h->flags & PCIC_FLAG_SOCKETP)
245 1.2 thorpej printf("socket A only\n");
246 1.54 mycroft else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
247 1.54 mycroft printf("socket B only\n");
248 1.2 thorpej else
249 1.54 mycroft printf("no sockets\n");
250 1.2 thorpej }
251 1.2 thorpej }
252 1.2 thorpej
253 1.33 chopps /*
254 1.33 chopps * attach the sockets before we know what interrupts we have
255 1.33 chopps */
256 1.2 thorpej void
257 1.2 thorpej pcic_attach_sockets(sc)
258 1.2 thorpej struct pcic_softc *sc;
259 1.2 thorpej {
260 1.2 thorpej int i;
261 1.2 thorpej
262 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
263 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
264 1.2 thorpej pcic_attach_socket(&sc->handle[i]);
265 1.2 thorpej }
266 1.2 thorpej
267 1.2 thorpej void
268 1.49 enami pcic_power(why, arg)
269 1.26 sommerfe int why;
270 1.26 sommerfe void *arg;
271 1.26 sommerfe {
272 1.26 sommerfe struct pcic_handle *h = (struct pcic_handle *)arg;
273 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
274 1.33 chopps int reg;
275 1.33 chopps
276 1.33 chopps DPRINTF(("%s: power: why %d\n", h->ph_parent->dv_xname, why));
277 1.26 sommerfe
278 1.26 sommerfe if (h->flags & PCIC_FLAG_SOCKETP) {
279 1.26 sommerfe if ((why == PWR_RESUME) &&
280 1.26 sommerfe (pcic_read(h, PCIC_CSC_INTR) == 0)) {
281 1.26 sommerfe #ifdef PCICDEBUG
282 1.26 sommerfe char bitbuf[64];
283 1.26 sommerfe #endif
284 1.33 chopps reg = PCIC_CSC_INTR_CD_ENABLE;
285 1.33 chopps if (sc->irq != -1)
286 1.33 chopps reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
287 1.33 chopps pcic_write(h, PCIC_CSC_INTR, reg);
288 1.26 sommerfe DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
289 1.26 sommerfe sc->dev.dv_xname,
290 1.26 sommerfe bitmask_snprintf(pcic_read(h, PCIC_CSC_INTR),
291 1.26 sommerfe PCIC_CSC_INTR_FORMAT,
292 1.26 sommerfe bitbuf, sizeof(bitbuf))));
293 1.26 sommerfe }
294 1.42 itojun
295 1.42 itojun /*
296 1.42 itojun * check for card insertion or removal during suspend period.
297 1.42 itojun * XXX: the code can't cope with card swap (remove then insert).
298 1.42 itojun * how can we detect such situation?
299 1.42 itojun */
300 1.42 itojun if (why == PWR_RESUME)
301 1.42 itojun (void)pcic_intr_socket(h);
302 1.26 sommerfe }
303 1.26 sommerfe }
304 1.26 sommerfe
305 1.26 sommerfe
306 1.33 chopps /*
307 1.33 chopps * attach a socket -- we don't know about irqs yet
308 1.33 chopps */
309 1.26 sommerfe void
310 1.2 thorpej pcic_attach_socket(h)
311 1.2 thorpej struct pcic_handle *h;
312 1.2 thorpej {
313 1.2 thorpej struct pcmciabus_attach_args paa;
314 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
315 1.2 thorpej
316 1.2 thorpej /* initialize the rest of the handle */
317 1.2 thorpej
318 1.14 thorpej h->shutdown = 0;
319 1.2 thorpej h->memalloc = 0;
320 1.2 thorpej h->ioalloc = 0;
321 1.2 thorpej h->ih_irq = 0;
322 1.2 thorpej
323 1.2 thorpej /* now, config one pcmcia device per socket */
324 1.2 thorpej
325 1.25 haya paa.paa_busname = "pcmcia";
326 1.25 haya paa.pct = (pcmcia_chipset_tag_t) sc->pct;
327 1.2 thorpej paa.pch = (pcmcia_chipset_handle_t) h;
328 1.25 haya paa.iobase = sc->iobase;
329 1.25 haya paa.iosize = sc->iosize;
330 1.2 thorpej
331 1.33 chopps h->pcmcia = config_found_sm(&sc->dev, &paa, pcic_print, pcic_submatch);
332 1.50 mycroft if (h->pcmcia == NULL) {
333 1.50 mycroft h->flags &= ~PCIC_FLAG_SOCKETP;
334 1.33 chopps return;
335 1.50 mycroft }
336 1.2 thorpej
337 1.33 chopps /*
338 1.33 chopps * queue creation of a kernel thread to handle insert/removal events.
339 1.33 chopps */
340 1.33 chopps #ifdef DIAGNOSTIC
341 1.33 chopps if (h->event_thread != NULL)
342 1.33 chopps panic("pcic_attach_socket: event thread");
343 1.33 chopps #endif
344 1.33 chopps config_pending_incr();
345 1.33 chopps kthread_create(pcic_create_event_thread, h);
346 1.33 chopps }
347 1.2 thorpej
348 1.33 chopps /*
349 1.33 chopps * now finish attaching the sockets, we are ready to allocate
350 1.33 chopps * interrupts
351 1.33 chopps */
352 1.33 chopps void
353 1.33 chopps pcic_attach_sockets_finish(sc)
354 1.33 chopps struct pcic_softc *sc;
355 1.33 chopps {
356 1.33 chopps int i;
357 1.33 chopps
358 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++)
359 1.51 mycroft if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
360 1.33 chopps pcic_attach_socket_finish(&sc->handle[i]);
361 1.33 chopps }
362 1.33 chopps
363 1.33 chopps /*
364 1.33 chopps * finishing attaching the socket. Interrupts may now be on
365 1.33 chopps * if so expects the pcic interrupt to be blocked
366 1.33 chopps */
367 1.33 chopps void
368 1.33 chopps pcic_attach_socket_finish(h)
369 1.33 chopps struct pcic_handle *h;
370 1.33 chopps {
371 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
372 1.52 mycroft int reg, intr;
373 1.33 chopps
374 1.46 nathanw DPRINTF(("%s: attach finish socket %ld\n", h->ph_parent->dv_xname,
375 1.46 nathanw (long) (h - &sc->handle[0])));
376 1.51 mycroft
377 1.33 chopps /*
378 1.33 chopps * Set up a powerhook to ensure it continues to interrupt on
379 1.33 chopps * card detect even after suspend.
380 1.33 chopps * (this works around a bug seen in suspend-to-disk on the
381 1.33 chopps * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
382 1.33 chopps */
383 1.33 chopps powerhook_establish(pcic_power, h);
384 1.33 chopps
385 1.33 chopps /* enable interrupts on card detect, poll for them if no irq avail */
386 1.33 chopps reg = PCIC_CSC_INTR_CD_ENABLE;
387 1.57 thorpej if (sc->irq == -1) {
388 1.57 thorpej if (sc->poll_established == 0) {
389 1.57 thorpej callout_init(&sc->poll_ch);
390 1.57 thorpej callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
391 1.57 thorpej sc->poll_established = 1;
392 1.57 thorpej }
393 1.57 thorpej } else
394 1.33 chopps reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
395 1.33 chopps pcic_write(h, PCIC_CSC_INTR, reg);
396 1.33 chopps
397 1.33 chopps /* steer above mgmt interrupt to configured place */
398 1.52 mycroft intr = pcic_read(h, PCIC_INTR);
399 1.52 mycroft intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
400 1.52 mycroft pcic_write(h, PCIC_INTR, intr);
401 1.52 mycroft
402 1.52 mycroft /* power down the socket */
403 1.52 mycroft pcic_write(h, PCIC_PWRCTL, 0);
404 1.52 mycroft
405 1.52 mycroft /* zero out the address windows */
406 1.52 mycroft pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
407 1.33 chopps
408 1.33 chopps /* clear possible card detect interrupt */
409 1.33 chopps pcic_read(h, PCIC_CSC);
410 1.33 chopps
411 1.33 chopps DPRINTF(("%s: attach finish vendor 0x%02x\n", h->ph_parent->dv_xname,
412 1.33 chopps h->vendor));
413 1.33 chopps
414 1.33 chopps /* unsleep the cirrus controller */
415 1.33 chopps if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
416 1.33 chopps (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
417 1.33 chopps reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
418 1.33 chopps if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
419 1.33 chopps DPRINTF(("%s: socket %02x was suspended\n",
420 1.35 enami h->ph_parent->dv_xname, h->sock));
421 1.33 chopps reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
422 1.33 chopps pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
423 1.33 chopps }
424 1.33 chopps }
425 1.33 chopps
426 1.33 chopps /* if there's a card there, then attach it. */
427 1.33 chopps reg = pcic_read(h, PCIC_IF_STATUS);
428 1.33 chopps if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
429 1.33 chopps PCIC_IF_STATUS_CARDDETECT_PRESENT) {
430 1.33 chopps pcic_queue_event(h, PCIC_EVENT_INSERTION);
431 1.33 chopps h->laststate = PCIC_LASTSTATE_PRESENT;
432 1.33 chopps } else {
433 1.33 chopps h->laststate = PCIC_LASTSTATE_EMPTY;
434 1.33 chopps }
435 1.2 thorpej }
436 1.2 thorpej
437 1.2 thorpej void
438 1.14 thorpej pcic_create_event_thread(arg)
439 1.14 thorpej void *arg;
440 1.14 thorpej {
441 1.14 thorpej struct pcic_handle *h = arg;
442 1.14 thorpej const char *cs;
443 1.14 thorpej
444 1.14 thorpej switch (h->sock) {
445 1.14 thorpej case C0SA:
446 1.14 thorpej cs = "0,0";
447 1.14 thorpej break;
448 1.14 thorpej case C0SB:
449 1.14 thorpej cs = "0,1";
450 1.14 thorpej break;
451 1.14 thorpej case C1SA:
452 1.14 thorpej cs = "1,0";
453 1.14 thorpej break;
454 1.14 thorpej case C1SB:
455 1.14 thorpej cs = "1,1";
456 1.14 thorpej break;
457 1.14 thorpej default:
458 1.14 thorpej panic("pcic_create_event_thread: unknown pcic socket");
459 1.14 thorpej }
460 1.14 thorpej
461 1.24 thorpej if (kthread_create1(pcic_event_thread, h, &h->event_thread,
462 1.25 haya "%s,%s", h->ph_parent->dv_xname, cs)) {
463 1.14 thorpej printf("%s: unable to create event thread for sock 0x%02x\n",
464 1.25 haya h->ph_parent->dv_xname, h->sock);
465 1.14 thorpej panic("pcic_create_event_thread");
466 1.14 thorpej }
467 1.14 thorpej }
468 1.14 thorpej
469 1.14 thorpej void
470 1.14 thorpej pcic_event_thread(arg)
471 1.14 thorpej void *arg;
472 1.14 thorpej {
473 1.14 thorpej struct pcic_handle *h = arg;
474 1.14 thorpej struct pcic_event *pe;
475 1.29 enami int s, first = 1;
476 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
477 1.14 thorpej
478 1.14 thorpej while (h->shutdown == 0) {
479 1.53 thorpej /*
480 1.53 thorpej * Serialize event processing on the PCIC. We may
481 1.53 thorpej * sleep while we hold this lock.
482 1.53 thorpej */
483 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_EXCLUSIVE, NULL);
484 1.53 thorpej
485 1.14 thorpej s = splhigh();
486 1.14 thorpej if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
487 1.14 thorpej splx(s);
488 1.29 enami if (first) {
489 1.29 enami first = 0;
490 1.29 enami config_pending_decr();
491 1.29 enami }
492 1.53 thorpej /*
493 1.53 thorpej * No events to process; release the PCIC lock.
494 1.53 thorpej */
495 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
496 1.14 thorpej (void) tsleep(&h->events, PWAIT, "pcicev", 0);
497 1.14 thorpej continue;
498 1.20 msaitoh } else {
499 1.20 msaitoh splx(s);
500 1.20 msaitoh /* sleep .25s to be enqueued chatterling interrupts */
501 1.35 enami (void) tsleep((caddr_t)pcic_event_thread, PWAIT,
502 1.35 enami "pcicss", hz/4);
503 1.14 thorpej }
504 1.20 msaitoh s = splhigh();
505 1.14 thorpej SIMPLEQ_REMOVE_HEAD(&h->events, pe, pe_q);
506 1.14 thorpej splx(s);
507 1.14 thorpej
508 1.14 thorpej switch (pe->pe_type) {
509 1.14 thorpej case PCIC_EVENT_INSERTION:
510 1.20 msaitoh s = splhigh();
511 1.20 msaitoh while (1) {
512 1.20 msaitoh struct pcic_event *pe1, *pe2;
513 1.20 msaitoh
514 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
515 1.20 msaitoh break;
516 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_REMOVAL)
517 1.20 msaitoh break;
518 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
519 1.20 msaitoh break;
520 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_INSERTION) {
521 1.35 enami SIMPLEQ_REMOVE_HEAD(&h->events, pe1,
522 1.35 enami pe_q);
523 1.20 msaitoh free(pe1, M_TEMP);
524 1.35 enami SIMPLEQ_REMOVE_HEAD(&h->events, pe2,
525 1.35 enami pe_q);
526 1.20 msaitoh free(pe2, M_TEMP);
527 1.20 msaitoh }
528 1.20 msaitoh }
529 1.20 msaitoh splx(s);
530 1.20 msaitoh
531 1.35 enami DPRINTF(("%s: insertion event\n",
532 1.35 enami h->ph_parent->dv_xname));
533 1.14 thorpej pcic_attach_card(h);
534 1.14 thorpej break;
535 1.14 thorpej
536 1.14 thorpej case PCIC_EVENT_REMOVAL:
537 1.20 msaitoh s = splhigh();
538 1.20 msaitoh while (1) {
539 1.20 msaitoh struct pcic_event *pe1, *pe2;
540 1.20 msaitoh
541 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
542 1.20 msaitoh break;
543 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_INSERTION)
544 1.20 msaitoh break;
545 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
546 1.20 msaitoh break;
547 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
548 1.35 enami SIMPLEQ_REMOVE_HEAD(&h->events, pe1,
549 1.35 enami pe_q);
550 1.20 msaitoh free(pe1, M_TEMP);
551 1.35 enami SIMPLEQ_REMOVE_HEAD(&h->events, pe2,
552 1.35 enami pe_q);
553 1.20 msaitoh free(pe2, M_TEMP);
554 1.20 msaitoh }
555 1.20 msaitoh }
556 1.20 msaitoh splx(s);
557 1.20 msaitoh
558 1.35 enami DPRINTF(("%s: removal event\n",
559 1.35 enami h->ph_parent->dv_xname));
560 1.15 thorpej pcic_detach_card(h, DETACH_FORCE);
561 1.14 thorpej break;
562 1.14 thorpej
563 1.14 thorpej default:
564 1.14 thorpej panic("pcic_event_thread: unknown event %d",
565 1.14 thorpej pe->pe_type);
566 1.14 thorpej }
567 1.14 thorpej free(pe, M_TEMP);
568 1.53 thorpej
569 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
570 1.14 thorpej }
571 1.14 thorpej
572 1.14 thorpej h->event_thread = NULL;
573 1.14 thorpej
574 1.14 thorpej /* In case parent is waiting for us to exit. */
575 1.25 haya wakeup(sc);
576 1.14 thorpej
577 1.14 thorpej kthread_exit(0);
578 1.14 thorpej }
579 1.14 thorpej
580 1.2 thorpej int
581 1.2 thorpej pcic_submatch(parent, cf, aux)
582 1.2 thorpej struct device *parent;
583 1.2 thorpej struct cfdata *cf;
584 1.2 thorpej void *aux;
585 1.2 thorpej {
586 1.2 thorpej
587 1.3 enami struct pcmciabus_attach_args *paa = aux;
588 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
589 1.2 thorpej
590 1.2 thorpej switch (h->sock) {
591 1.2 thorpej case C0SA:
592 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
593 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
594 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
595 1.2 thorpej return 0;
596 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
597 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
598 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
599 1.2 thorpej return 0;
600 1.2 thorpej
601 1.2 thorpej break;
602 1.2 thorpej case C0SB:
603 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
604 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
605 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
606 1.2 thorpej return 0;
607 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
608 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
609 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
610 1.2 thorpej return 0;
611 1.2 thorpej
612 1.2 thorpej break;
613 1.2 thorpej case C1SA:
614 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
615 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
616 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
617 1.2 thorpej return 0;
618 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
619 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
620 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
621 1.2 thorpej return 0;
622 1.2 thorpej
623 1.2 thorpej break;
624 1.2 thorpej case C1SB:
625 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
626 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
627 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
628 1.2 thorpej return 0;
629 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
630 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
631 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
632 1.2 thorpej return 0;
633 1.2 thorpej
634 1.2 thorpej break;
635 1.2 thorpej default:
636 1.2 thorpej panic("unknown pcic socket");
637 1.2 thorpej }
638 1.2 thorpej
639 1.2 thorpej return ((*cf->cf_attach->ca_match)(parent, cf, aux));
640 1.2 thorpej }
641 1.2 thorpej
642 1.2 thorpej int
643 1.2 thorpej pcic_print(arg, pnp)
644 1.2 thorpej void *arg;
645 1.2 thorpej const char *pnp;
646 1.2 thorpej {
647 1.3 enami struct pcmciabus_attach_args *paa = arg;
648 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
649 1.2 thorpej
650 1.2 thorpej /* Only "pcmcia"s can attach to "pcic"s... easy. */
651 1.2 thorpej if (pnp)
652 1.2 thorpej printf("pcmcia at %s", pnp);
653 1.2 thorpej
654 1.2 thorpej switch (h->sock) {
655 1.2 thorpej case C0SA:
656 1.2 thorpej printf(" controller 0 socket 0");
657 1.2 thorpej break;
658 1.2 thorpej case C0SB:
659 1.2 thorpej printf(" controller 0 socket 1");
660 1.2 thorpej break;
661 1.2 thorpej case C1SA:
662 1.2 thorpej printf(" controller 1 socket 0");
663 1.2 thorpej break;
664 1.2 thorpej case C1SB:
665 1.2 thorpej printf(" controller 1 socket 1");
666 1.2 thorpej break;
667 1.2 thorpej default:
668 1.2 thorpej panic("unknown pcic socket");
669 1.2 thorpej }
670 1.2 thorpej
671 1.2 thorpej return (UNCONF);
672 1.2 thorpej }
673 1.2 thorpej
674 1.33 chopps void
675 1.33 chopps pcic_poll_intr(arg)
676 1.33 chopps void *arg;
677 1.33 chopps {
678 1.33 chopps struct pcic_softc *sc;
679 1.33 chopps int i, s;
680 1.33 chopps
681 1.33 chopps s = spltty();
682 1.33 chopps sc = arg;
683 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++)
684 1.33 chopps if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
685 1.33 chopps (void)pcic_intr_socket(&sc->handle[i]);
686 1.57 thorpej callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
687 1.33 chopps splx(s);
688 1.33 chopps }
689 1.33 chopps
690 1.2 thorpej int
691 1.2 thorpej pcic_intr(arg)
692 1.2 thorpej void *arg;
693 1.2 thorpej {
694 1.3 enami struct pcic_softc *sc = arg;
695 1.2 thorpej int i, ret = 0;
696 1.2 thorpej
697 1.2 thorpej DPRINTF(("%s: intr\n", sc->dev.dv_xname));
698 1.2 thorpej
699 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
700 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
701 1.2 thorpej ret += pcic_intr_socket(&sc->handle[i]);
702 1.2 thorpej
703 1.2 thorpej return (ret ? 1 : 0);
704 1.2 thorpej }
705 1.2 thorpej
706 1.2 thorpej int
707 1.2 thorpej pcic_intr_socket(h)
708 1.2 thorpej struct pcic_handle *h;
709 1.2 thorpej {
710 1.2 thorpej int cscreg;
711 1.2 thorpej
712 1.2 thorpej cscreg = pcic_read(h, PCIC_CSC);
713 1.2 thorpej
714 1.2 thorpej cscreg &= (PCIC_CSC_GPI |
715 1.2 thorpej PCIC_CSC_CD |
716 1.2 thorpej PCIC_CSC_READY |
717 1.2 thorpej PCIC_CSC_BATTWARN |
718 1.2 thorpej PCIC_CSC_BATTDEAD);
719 1.2 thorpej
720 1.2 thorpej if (cscreg & PCIC_CSC_GPI) {
721 1.25 haya DPRINTF(("%s: %02x GPI\n", h->ph_parent->dv_xname, h->sock));
722 1.2 thorpej }
723 1.2 thorpej if (cscreg & PCIC_CSC_CD) {
724 1.2 thorpej int statreg;
725 1.2 thorpej
726 1.2 thorpej statreg = pcic_read(h, PCIC_IF_STATUS);
727 1.2 thorpej
728 1.25 haya DPRINTF(("%s: %02x CD %x\n", h->ph_parent->dv_xname, h->sock,
729 1.2 thorpej statreg));
730 1.2 thorpej
731 1.2 thorpej if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
732 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT) {
733 1.20 msaitoh if (h->laststate != PCIC_LASTSTATE_PRESENT) {
734 1.14 thorpej DPRINTF(("%s: enqueing INSERTION event\n",
735 1.25 haya h->ph_parent->dv_xname));
736 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_INSERTION);
737 1.14 thorpej }
738 1.20 msaitoh h->laststate = PCIC_LASTSTATE_PRESENT;
739 1.2 thorpej } else {
740 1.20 msaitoh if (h->laststate == PCIC_LASTSTATE_PRESENT) {
741 1.15 thorpej /* Deactivate the card now. */
742 1.15 thorpej DPRINTF(("%s: deactivating card\n",
743 1.25 haya h->ph_parent->dv_xname));
744 1.15 thorpej pcic_deactivate_card(h);
745 1.15 thorpej
746 1.14 thorpej DPRINTF(("%s: enqueing REMOVAL event\n",
747 1.25 haya h->ph_parent->dv_xname));
748 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_REMOVAL);
749 1.14 thorpej }
750 1.35 enami h->laststate =
751 1.35 enami ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) == 0) ?
752 1.35 enami PCIC_LASTSTATE_EMPTY : PCIC_LASTSTATE_HALF;
753 1.2 thorpej }
754 1.2 thorpej }
755 1.2 thorpej if (cscreg & PCIC_CSC_READY) {
756 1.25 haya DPRINTF(("%s: %02x READY\n", h->ph_parent->dv_xname, h->sock));
757 1.2 thorpej /* shouldn't happen */
758 1.2 thorpej }
759 1.2 thorpej if (cscreg & PCIC_CSC_BATTWARN) {
760 1.35 enami DPRINTF(("%s: %02x BATTWARN\n", h->ph_parent->dv_xname,
761 1.35 enami h->sock));
762 1.2 thorpej }
763 1.2 thorpej if (cscreg & PCIC_CSC_BATTDEAD) {
764 1.35 enami DPRINTF(("%s: %02x BATTDEAD\n", h->ph_parent->dv_xname,
765 1.35 enami h->sock));
766 1.2 thorpej }
767 1.2 thorpej return (cscreg ? 1 : 0);
768 1.14 thorpej }
769 1.14 thorpej
770 1.14 thorpej void
771 1.14 thorpej pcic_queue_event(h, event)
772 1.14 thorpej struct pcic_handle *h;
773 1.14 thorpej int event;
774 1.14 thorpej {
775 1.14 thorpej struct pcic_event *pe;
776 1.14 thorpej int s;
777 1.14 thorpej
778 1.14 thorpej pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
779 1.14 thorpej if (pe == NULL)
780 1.14 thorpej panic("pcic_queue_event: can't allocate event");
781 1.14 thorpej
782 1.14 thorpej pe->pe_type = event;
783 1.14 thorpej s = splhigh();
784 1.14 thorpej SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
785 1.14 thorpej splx(s);
786 1.14 thorpej wakeup(&h->events);
787 1.2 thorpej }
788 1.2 thorpej
789 1.2 thorpej void
790 1.2 thorpej pcic_attach_card(h)
791 1.2 thorpej struct pcic_handle *h;
792 1.2 thorpej {
793 1.15 thorpej
794 1.20 msaitoh if (!(h->flags & PCIC_FLAG_CARDP)) {
795 1.20 msaitoh /* call the MI attach function */
796 1.20 msaitoh pcmcia_card_attach(h->pcmcia);
797 1.2 thorpej
798 1.20 msaitoh h->flags |= PCIC_FLAG_CARDP;
799 1.20 msaitoh } else {
800 1.20 msaitoh DPRINTF(("pcic_attach_card: already attached"));
801 1.20 msaitoh }
802 1.2 thorpej }
803 1.2 thorpej
804 1.2 thorpej void
805 1.15 thorpej pcic_detach_card(h, flags)
806 1.2 thorpej struct pcic_handle *h;
807 1.15 thorpej int flags; /* DETACH_* */
808 1.2 thorpej {
809 1.15 thorpej
810 1.20 msaitoh if (h->flags & PCIC_FLAG_CARDP) {
811 1.20 msaitoh h->flags &= ~PCIC_FLAG_CARDP;
812 1.2 thorpej
813 1.20 msaitoh /* call the MI detach function */
814 1.20 msaitoh pcmcia_card_detach(h->pcmcia, flags);
815 1.20 msaitoh } else {
816 1.20 msaitoh DPRINTF(("pcic_detach_card: already detached"));
817 1.20 msaitoh }
818 1.15 thorpej }
819 1.15 thorpej
820 1.15 thorpej void
821 1.15 thorpej pcic_deactivate_card(h)
822 1.15 thorpej struct pcic_handle *h;
823 1.15 thorpej {
824 1.2 thorpej
825 1.15 thorpej /* call the MI deactivate function */
826 1.15 thorpej pcmcia_card_deactivate(h->pcmcia);
827 1.2 thorpej
828 1.2 thorpej /* power down the socket */
829 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
830 1.2 thorpej
831 1.15 thorpej /* reset the socket */
832 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
833 1.2 thorpej }
834 1.2 thorpej
835 1.2 thorpej int
836 1.2 thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
837 1.2 thorpej pcmcia_chipset_handle_t pch;
838 1.2 thorpej bus_size_t size;
839 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
840 1.2 thorpej {
841 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
842 1.2 thorpej bus_space_handle_t memh;
843 1.2 thorpej bus_addr_t addr;
844 1.2 thorpej bus_size_t sizepg;
845 1.2 thorpej int i, mask, mhandle;
846 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
847 1.2 thorpej
848 1.2 thorpej /* out of sc->memh, allocate as many pages as necessary */
849 1.2 thorpej
850 1.2 thorpej /* convert size to PCIC pages */
851 1.2 thorpej sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
852 1.19 christos if (sizepg > PCIC_MAX_MEM_PAGES)
853 1.19 christos return (1);
854 1.2 thorpej
855 1.2 thorpej mask = (1 << sizepg) - 1;
856 1.2 thorpej
857 1.2 thorpej addr = 0; /* XXX gcc -Wuninitialized */
858 1.2 thorpej mhandle = 0; /* XXX gcc -Wuninitialized */
859 1.2 thorpej
860 1.19 christos for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
861 1.25 haya if ((sc->subregionmask & (mask << i)) == (mask << i)) {
862 1.25 haya if (bus_space_subregion(sc->memt, sc->memh,
863 1.2 thorpej i * PCIC_MEM_PAGESIZE,
864 1.2 thorpej sizepg * PCIC_MEM_PAGESIZE, &memh))
865 1.2 thorpej return (1);
866 1.2 thorpej mhandle = mask << i;
867 1.25 haya addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
868 1.25 haya sc->subregionmask &= ~(mhandle);
869 1.25 haya pcmhp->memt = sc->memt;
870 1.19 christos pcmhp->memh = memh;
871 1.19 christos pcmhp->addr = addr;
872 1.19 christos pcmhp->size = size;
873 1.19 christos pcmhp->mhandle = mhandle;
874 1.19 christos pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
875 1.19 christos return (0);
876 1.2 thorpej }
877 1.2 thorpej }
878 1.2 thorpej
879 1.19 christos return (1);
880 1.2 thorpej }
881 1.2 thorpej
882 1.2 thorpej void
883 1.2 thorpej pcic_chip_mem_free(pch, pcmhp)
884 1.2 thorpej pcmcia_chipset_handle_t pch;
885 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
886 1.2 thorpej {
887 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
888 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
889 1.2 thorpej
890 1.25 haya sc->subregionmask |= pcmhp->mhandle;
891 1.2 thorpej }
892 1.2 thorpej
893 1.62 jdolecek static const struct mem_map_index_st {
894 1.2 thorpej int sysmem_start_lsb;
895 1.2 thorpej int sysmem_start_msb;
896 1.2 thorpej int sysmem_stop_lsb;
897 1.2 thorpej int sysmem_stop_msb;
898 1.2 thorpej int cardmem_lsb;
899 1.2 thorpej int cardmem_msb;
900 1.2 thorpej int memenable;
901 1.2 thorpej } mem_map_index[] = {
902 1.2 thorpej {
903 1.2 thorpej PCIC_SYSMEM_ADDR0_START_LSB,
904 1.2 thorpej PCIC_SYSMEM_ADDR0_START_MSB,
905 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_LSB,
906 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_MSB,
907 1.2 thorpej PCIC_CARDMEM_ADDR0_LSB,
908 1.2 thorpej PCIC_CARDMEM_ADDR0_MSB,
909 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM0,
910 1.2 thorpej },
911 1.2 thorpej {
912 1.2 thorpej PCIC_SYSMEM_ADDR1_START_LSB,
913 1.2 thorpej PCIC_SYSMEM_ADDR1_START_MSB,
914 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_LSB,
915 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_MSB,
916 1.2 thorpej PCIC_CARDMEM_ADDR1_LSB,
917 1.2 thorpej PCIC_CARDMEM_ADDR1_MSB,
918 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM1,
919 1.2 thorpej },
920 1.2 thorpej {
921 1.2 thorpej PCIC_SYSMEM_ADDR2_START_LSB,
922 1.2 thorpej PCIC_SYSMEM_ADDR2_START_MSB,
923 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_LSB,
924 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_MSB,
925 1.2 thorpej PCIC_CARDMEM_ADDR2_LSB,
926 1.2 thorpej PCIC_CARDMEM_ADDR2_MSB,
927 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM2,
928 1.2 thorpej },
929 1.2 thorpej {
930 1.2 thorpej PCIC_SYSMEM_ADDR3_START_LSB,
931 1.2 thorpej PCIC_SYSMEM_ADDR3_START_MSB,
932 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_LSB,
933 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_MSB,
934 1.2 thorpej PCIC_CARDMEM_ADDR3_LSB,
935 1.2 thorpej PCIC_CARDMEM_ADDR3_MSB,
936 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM3,
937 1.2 thorpej },
938 1.2 thorpej {
939 1.2 thorpej PCIC_SYSMEM_ADDR4_START_LSB,
940 1.2 thorpej PCIC_SYSMEM_ADDR4_START_MSB,
941 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_LSB,
942 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_MSB,
943 1.2 thorpej PCIC_CARDMEM_ADDR4_LSB,
944 1.2 thorpej PCIC_CARDMEM_ADDR4_MSB,
945 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM4,
946 1.2 thorpej },
947 1.2 thorpej };
948 1.2 thorpej
949 1.2 thorpej void
950 1.2 thorpej pcic_chip_do_mem_map(h, win)
951 1.2 thorpej struct pcic_handle *h;
952 1.2 thorpej int win;
953 1.2 thorpej {
954 1.2 thorpej int reg;
955 1.28 joda int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
956 1.35 enami int mem8 =
957 1.47 chopps (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
958 1.47 chopps || (kind == PCMCIA_MEM_ATTR);
959 1.28 joda
960 1.33 chopps DPRINTF(("mem8 %d\n", mem8));
961 1.33 chopps /* mem8 = 1; */
962 1.33 chopps
963 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_lsb,
964 1.2 thorpej (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
965 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_msb,
966 1.2 thorpej ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
967 1.43 joda PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
968 1.44 enami (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
969 1.2 thorpej
970 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
971 1.2 thorpej ((h->mem[win].addr + h->mem[win].size) >>
972 1.2 thorpej PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
973 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_msb,
974 1.2 thorpej (((h->mem[win].addr + h->mem[win].size) >>
975 1.2 thorpej (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
976 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
977 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
978 1.2 thorpej
979 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_lsb,
980 1.2 thorpej (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
981 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_msb,
982 1.2 thorpej ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
983 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
984 1.28 joda ((kind == PCMCIA_MEM_ATTR) ?
985 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
986 1.2 thorpej
987 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
988 1.43 joda reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
989 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
990 1.21 marc
991 1.21 marc delay(100);
992 1.2 thorpej
993 1.2 thorpej #ifdef PCICDEBUG
994 1.2 thorpej {
995 1.2 thorpej int r1, r2, r3, r4, r5, r6;
996 1.2 thorpej
997 1.2 thorpej r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
998 1.2 thorpej r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
999 1.2 thorpej r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
1000 1.2 thorpej r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
1001 1.2 thorpej r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
1002 1.2 thorpej r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
1003 1.2 thorpej
1004 1.2 thorpej DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
1005 1.2 thorpej "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
1006 1.2 thorpej }
1007 1.2 thorpej #endif
1008 1.2 thorpej }
1009 1.2 thorpej
1010 1.2 thorpej int
1011 1.2 thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
1012 1.2 thorpej pcmcia_chipset_handle_t pch;
1013 1.2 thorpej int kind;
1014 1.2 thorpej bus_addr_t card_addr;
1015 1.2 thorpej bus_size_t size;
1016 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
1017 1.2 thorpej bus_addr_t *offsetp;
1018 1.2 thorpej int *windowp;
1019 1.2 thorpej {
1020 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1021 1.2 thorpej bus_addr_t busaddr;
1022 1.2 thorpej long card_offset;
1023 1.2 thorpej int i, win;
1024 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1025 1.2 thorpej
1026 1.2 thorpej win = -1;
1027 1.2 thorpej for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
1028 1.2 thorpej i++) {
1029 1.2 thorpej if ((h->memalloc & (1 << i)) == 0) {
1030 1.2 thorpej win = i;
1031 1.2 thorpej h->memalloc |= (1 << i);
1032 1.2 thorpej break;
1033 1.2 thorpej }
1034 1.2 thorpej }
1035 1.2 thorpej
1036 1.2 thorpej if (win == -1)
1037 1.2 thorpej return (1);
1038 1.2 thorpej
1039 1.2 thorpej *windowp = win;
1040 1.2 thorpej
1041 1.2 thorpej /* XXX this is pretty gross */
1042 1.2 thorpej
1043 1.25 haya if (sc->memt != pcmhp->memt)
1044 1.2 thorpej panic("pcic_chip_mem_map memt is bogus");
1045 1.2 thorpej
1046 1.2 thorpej busaddr = pcmhp->addr;
1047 1.2 thorpej
1048 1.2 thorpej /*
1049 1.2 thorpej * compute the address offset to the pcmcia address space for the
1050 1.2 thorpej * pcic. this is intentionally signed. The masks and shifts below
1051 1.2 thorpej * will cause TRT to happen in the pcic registers. Deal with making
1052 1.2 thorpej * sure the address is aligned, and return the alignment offset.
1053 1.2 thorpej */
1054 1.2 thorpej
1055 1.2 thorpej *offsetp = card_addr % PCIC_MEM_ALIGN;
1056 1.2 thorpej card_addr -= *offsetp;
1057 1.2 thorpej
1058 1.2 thorpej DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
1059 1.2 thorpej "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
1060 1.2 thorpej (u_long) card_addr));
1061 1.2 thorpej
1062 1.2 thorpej /*
1063 1.2 thorpej * include the offset in the size, and decrement size by one, since
1064 1.2 thorpej * the hw wants start/stop
1065 1.2 thorpej */
1066 1.2 thorpej size += *offsetp - 1;
1067 1.2 thorpej
1068 1.2 thorpej card_offset = (((long) card_addr) - ((long) busaddr));
1069 1.2 thorpej
1070 1.2 thorpej h->mem[win].addr = busaddr;
1071 1.2 thorpej h->mem[win].size = size;
1072 1.2 thorpej h->mem[win].offset = card_offset;
1073 1.2 thorpej h->mem[win].kind = kind;
1074 1.2 thorpej
1075 1.2 thorpej pcic_chip_do_mem_map(h, win);
1076 1.2 thorpej
1077 1.2 thorpej return (0);
1078 1.2 thorpej }
1079 1.2 thorpej
1080 1.2 thorpej void
1081 1.2 thorpej pcic_chip_mem_unmap(pch, window)
1082 1.2 thorpej pcmcia_chipset_handle_t pch;
1083 1.2 thorpej int window;
1084 1.2 thorpej {
1085 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1086 1.2 thorpej int reg;
1087 1.2 thorpej
1088 1.2 thorpej if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
1089 1.2 thorpej panic("pcic_chip_mem_unmap: window out of range");
1090 1.2 thorpej
1091 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1092 1.2 thorpej reg &= ~mem_map_index[window].memenable;
1093 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1094 1.2 thorpej
1095 1.2 thorpej h->memalloc &= ~(1 << window);
1096 1.2 thorpej }
1097 1.2 thorpej
1098 1.2 thorpej int
1099 1.2 thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
1100 1.2 thorpej pcmcia_chipset_handle_t pch;
1101 1.2 thorpej bus_addr_t start;
1102 1.2 thorpej bus_size_t size;
1103 1.2 thorpej bus_size_t align;
1104 1.2 thorpej struct pcmcia_io_handle *pcihp;
1105 1.2 thorpej {
1106 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1107 1.2 thorpej bus_space_tag_t iot;
1108 1.2 thorpej bus_space_handle_t ioh;
1109 1.2 thorpej bus_addr_t ioaddr;
1110 1.2 thorpej int flags = 0;
1111 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1112 1.2 thorpej
1113 1.2 thorpej /*
1114 1.2 thorpej * Allocate some arbitrary I/O space.
1115 1.2 thorpej */
1116 1.2 thorpej
1117 1.25 haya iot = sc->iot;
1118 1.2 thorpej
1119 1.2 thorpej if (start) {
1120 1.2 thorpej ioaddr = start;
1121 1.2 thorpej if (bus_space_map(iot, start, size, 0, &ioh))
1122 1.2 thorpej return (1);
1123 1.2 thorpej DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
1124 1.2 thorpej (u_long) ioaddr, (u_long) size));
1125 1.2 thorpej } else {
1126 1.2 thorpej flags |= PCMCIA_IO_ALLOCATED;
1127 1.25 haya if (bus_space_alloc(iot, sc->iobase,
1128 1.25 haya sc->iobase + sc->iosize, size, align, 0, 0,
1129 1.2 thorpej &ioaddr, &ioh))
1130 1.2 thorpej return (1);
1131 1.2 thorpej DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
1132 1.2 thorpej (u_long) ioaddr, (u_long) size));
1133 1.2 thorpej }
1134 1.2 thorpej
1135 1.2 thorpej pcihp->iot = iot;
1136 1.2 thorpej pcihp->ioh = ioh;
1137 1.2 thorpej pcihp->addr = ioaddr;
1138 1.2 thorpej pcihp->size = size;
1139 1.2 thorpej pcihp->flags = flags;
1140 1.2 thorpej
1141 1.2 thorpej return (0);
1142 1.2 thorpej }
1143 1.2 thorpej
1144 1.2 thorpej void
1145 1.2 thorpej pcic_chip_io_free(pch, pcihp)
1146 1.2 thorpej pcmcia_chipset_handle_t pch;
1147 1.2 thorpej struct pcmcia_io_handle *pcihp;
1148 1.2 thorpej {
1149 1.2 thorpej bus_space_tag_t iot = pcihp->iot;
1150 1.2 thorpej bus_space_handle_t ioh = pcihp->ioh;
1151 1.2 thorpej bus_size_t size = pcihp->size;
1152 1.2 thorpej
1153 1.2 thorpej if (pcihp->flags & PCMCIA_IO_ALLOCATED)
1154 1.2 thorpej bus_space_free(iot, ioh, size);
1155 1.2 thorpej else
1156 1.2 thorpej bus_space_unmap(iot, ioh, size);
1157 1.2 thorpej }
1158 1.2 thorpej
1159 1.2 thorpej
1160 1.62 jdolecek static const struct io_map_index_st {
1161 1.2 thorpej int start_lsb;
1162 1.2 thorpej int start_msb;
1163 1.2 thorpej int stop_lsb;
1164 1.2 thorpej int stop_msb;
1165 1.2 thorpej int ioenable;
1166 1.2 thorpej int ioctlmask;
1167 1.2 thorpej int ioctlbits[3]; /* indexed by PCMCIA_WIDTH_* */
1168 1.2 thorpej } io_map_index[] = {
1169 1.2 thorpej {
1170 1.2 thorpej PCIC_IOADDR0_START_LSB,
1171 1.2 thorpej PCIC_IOADDR0_START_MSB,
1172 1.2 thorpej PCIC_IOADDR0_STOP_LSB,
1173 1.2 thorpej PCIC_IOADDR0_STOP_MSB,
1174 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO0,
1175 1.2 thorpej PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
1176 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
1177 1.2 thorpej {
1178 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_CARD,
1179 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1180 1.6 enami PCIC_IOCTL_IO0_DATASIZE_8BIT,
1181 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1182 1.6 enami PCIC_IOCTL_IO0_DATASIZE_16BIT,
1183 1.2 thorpej },
1184 1.2 thorpej },
1185 1.2 thorpej {
1186 1.2 thorpej PCIC_IOADDR1_START_LSB,
1187 1.2 thorpej PCIC_IOADDR1_START_MSB,
1188 1.2 thorpej PCIC_IOADDR1_STOP_LSB,
1189 1.2 thorpej PCIC_IOADDR1_STOP_MSB,
1190 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO1,
1191 1.2 thorpej PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
1192 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
1193 1.2 thorpej {
1194 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_CARD,
1195 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1196 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_8BIT,
1197 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1198 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_16BIT,
1199 1.2 thorpej },
1200 1.2 thorpej },
1201 1.2 thorpej };
1202 1.2 thorpej
1203 1.2 thorpej void
1204 1.2 thorpej pcic_chip_do_io_map(h, win)
1205 1.2 thorpej struct pcic_handle *h;
1206 1.2 thorpej int win;
1207 1.2 thorpej {
1208 1.2 thorpej int reg;
1209 1.2 thorpej
1210 1.2 thorpej DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
1211 1.2 thorpej win, (long) h->io[win].addr, (long) h->io[win].size,
1212 1.2 thorpej h->io[win].width * 8));
1213 1.2 thorpej
1214 1.2 thorpej pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
1215 1.2 thorpej pcic_write(h, io_map_index[win].start_msb,
1216 1.2 thorpej (h->io[win].addr >> 8) & 0xff);
1217 1.2 thorpej
1218 1.2 thorpej pcic_write(h, io_map_index[win].stop_lsb,
1219 1.2 thorpej (h->io[win].addr + h->io[win].size - 1) & 0xff);
1220 1.2 thorpej pcic_write(h, io_map_index[win].stop_msb,
1221 1.2 thorpej ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
1222 1.2 thorpej
1223 1.2 thorpej reg = pcic_read(h, PCIC_IOCTL);
1224 1.2 thorpej reg &= ~io_map_index[win].ioctlmask;
1225 1.2 thorpej reg |= io_map_index[win].ioctlbits[h->io[win].width];
1226 1.2 thorpej pcic_write(h, PCIC_IOCTL, reg);
1227 1.2 thorpej
1228 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1229 1.2 thorpej reg |= io_map_index[win].ioenable;
1230 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1231 1.2 thorpej }
1232 1.2 thorpej
1233 1.2 thorpej int
1234 1.2 thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
1235 1.2 thorpej pcmcia_chipset_handle_t pch;
1236 1.2 thorpej int width;
1237 1.2 thorpej bus_addr_t offset;
1238 1.2 thorpej bus_size_t size;
1239 1.2 thorpej struct pcmcia_io_handle *pcihp;
1240 1.2 thorpej int *windowp;
1241 1.2 thorpej {
1242 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1243 1.2 thorpej bus_addr_t ioaddr = pcihp->addr + offset;
1244 1.4 enami int i, win;
1245 1.4 enami #ifdef PCICDEBUG
1246 1.2 thorpej static char *width_names[] = { "auto", "io8", "io16" };
1247 1.4 enami #endif
1248 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1249 1.2 thorpej
1250 1.2 thorpej /* XXX Sanity check offset/size. */
1251 1.2 thorpej
1252 1.2 thorpej win = -1;
1253 1.2 thorpej for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
1254 1.2 thorpej if ((h->ioalloc & (1 << i)) == 0) {
1255 1.2 thorpej win = i;
1256 1.2 thorpej h->ioalloc |= (1 << i);
1257 1.2 thorpej break;
1258 1.2 thorpej }
1259 1.2 thorpej }
1260 1.2 thorpej
1261 1.2 thorpej if (win == -1)
1262 1.2 thorpej return (1);
1263 1.2 thorpej
1264 1.2 thorpej *windowp = win;
1265 1.2 thorpej
1266 1.2 thorpej /* XXX this is pretty gross */
1267 1.2 thorpej
1268 1.25 haya if (sc->iot != pcihp->iot)
1269 1.2 thorpej panic("pcic_chip_io_map iot is bogus");
1270 1.2 thorpej
1271 1.2 thorpej DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
1272 1.2 thorpej win, width_names[width], (u_long) ioaddr, (u_long) size));
1273 1.2 thorpej
1274 1.2 thorpej /* XXX wtf is this doing here? */
1275 1.2 thorpej
1276 1.2 thorpej printf(" port 0x%lx", (u_long) ioaddr);
1277 1.2 thorpej if (size > 1)
1278 1.2 thorpej printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
1279 1.2 thorpej
1280 1.2 thorpej h->io[win].addr = ioaddr;
1281 1.2 thorpej h->io[win].size = size;
1282 1.2 thorpej h->io[win].width = width;
1283 1.2 thorpej
1284 1.2 thorpej pcic_chip_do_io_map(h, win);
1285 1.2 thorpej
1286 1.2 thorpej return (0);
1287 1.2 thorpej }
1288 1.2 thorpej
1289 1.2 thorpej void
1290 1.2 thorpej pcic_chip_io_unmap(pch, window)
1291 1.2 thorpej pcmcia_chipset_handle_t pch;
1292 1.2 thorpej int window;
1293 1.2 thorpej {
1294 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1295 1.2 thorpej int reg;
1296 1.2 thorpej
1297 1.2 thorpej if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
1298 1.2 thorpej panic("pcic_chip_io_unmap: window out of range");
1299 1.2 thorpej
1300 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1301 1.2 thorpej reg &= ~io_map_index[window].ioenable;
1302 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1303 1.2 thorpej
1304 1.2 thorpej h->ioalloc &= ~(1 << window);
1305 1.8 marc }
1306 1.8 marc
1307 1.8 marc static void
1308 1.8 marc pcic_wait_ready(h)
1309 1.8 marc struct pcic_handle *h;
1310 1.8 marc {
1311 1.8 marc int i;
1312 1.8 marc
1313 1.31 chopps /* wait an initial 10ms for quick cards */
1314 1.31 chopps if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1315 1.31 chopps return;
1316 1.36 enami pcic_delay(h, 10, "pccwr0");
1317 1.31 chopps for (i = 0; i < 50; i++) {
1318 1.8 marc if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1319 1.8 marc return;
1320 1.31 chopps /* wait .1s (100ms) each iteration now */
1321 1.36 enami pcic_delay(h, 100, "pccwr1");
1322 1.8 marc #ifdef PCICDEBUG
1323 1.8 marc if (pcic_debug) {
1324 1.35 enami if ((i > 20) && (i % 100 == 99))
1325 1.8 marc printf(".");
1326 1.8 marc }
1327 1.8 marc #endif
1328 1.8 marc }
1329 1.8 marc
1330 1.8 marc #ifdef DIAGNOSTIC
1331 1.11 mycroft printf("pcic_wait_ready: ready never happened, status = %02x\n",
1332 1.11 mycroft pcic_read(h, PCIC_IF_STATUS));
1333 1.8 marc #endif
1334 1.2 thorpej }
1335 1.2 thorpej
1336 1.30 enami /*
1337 1.30 enami * Perform long (msec order) delay.
1338 1.30 enami */
1339 1.30 enami static void
1340 1.36 enami pcic_delay(h, timo, wmesg)
1341 1.30 enami struct pcic_handle *h;
1342 1.30 enami int timo; /* in ms. must not be zero */
1343 1.36 enami const char *wmesg;
1344 1.30 enami {
1345 1.30 enami
1346 1.30 enami #ifdef DIAGNOSTIC
1347 1.30 enami if (timo <= 0) {
1348 1.30 enami printf("called with timeout %d\n", timo);
1349 1.30 enami panic("pcic_delay");
1350 1.30 enami }
1351 1.30 enami if (curproc == NULL) {
1352 1.30 enami printf("called in interrupt context\n");
1353 1.30 enami panic("pcic_delay");
1354 1.30 enami }
1355 1.30 enami if (h->event_thread == NULL) {
1356 1.30 enami printf("no event thread\n");
1357 1.30 enami panic("pcic_delay");
1358 1.30 enami }
1359 1.30 enami #endif
1360 1.48 dbj DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
1361 1.49 enami wmesg, h->event_thread, timo));
1362 1.40 enami tsleep(pcic_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
1363 1.30 enami }
1364 1.30 enami
1365 1.2 thorpej void
1366 1.2 thorpej pcic_chip_socket_enable(pch)
1367 1.2 thorpej pcmcia_chipset_handle_t pch;
1368 1.2 thorpej {
1369 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1370 1.38 chopps int cardtype, win, intr, pwr;
1371 1.37 enami #if defined(DIAGNOSTIC) || defined(PCICDEBUG)
1372 1.34 chopps int reg;
1373 1.34 chopps #endif
1374 1.2 thorpej
1375 1.41 chopps #ifdef DIAGNOSTIC
1376 1.41 chopps if (h->flags & PCIC_FLAG_ENABLED)
1377 1.61 mycroft printf("pcic_chip_socket_enable: enabling twice\n");
1378 1.41 chopps #endif
1379 1.41 chopps
1380 1.38 chopps /* disable interrupts */
1381 1.39 enami intr = pcic_read(h, PCIC_INTR);
1382 1.38 chopps intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
1383 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1384 1.2 thorpej
1385 1.2 thorpej /* power down the socket to reset it, clear the card reset pin */
1386 1.38 chopps pwr = 0;
1387 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1388 1.2 thorpej
1389 1.9 enami /*
1390 1.9 enami * wait 300ms until power fails (Tpf). Then, wait 100ms since
1391 1.9 enami * we are changing Vcc (Toff).
1392 1.9 enami */
1393 1.30 enami pcic_delay(h, 300 + 100, "pccen0");
1394 1.9 enami
1395 1.22 mycroft #ifdef VADEM_POWER_HACK
1396 1.25 haya bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
1397 1.25 haya bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
1398 1.22 mycroft printf("prcr = %02x\n", pcic_read(h, 0x02));
1399 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1400 1.22 mycroft printf("DANGER WILL ROBINSON! Changing voltage select!\n");
1401 1.22 mycroft pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
1402 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1403 1.22 mycroft #endif
1404 1.2 thorpej /* power up the socket */
1405 1.61 mycroft pwr |= PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
1406 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1407 1.9 enami
1408 1.9 enami /*
1409 1.9 enami * wait 100ms until power raise (Tpr) and 20ms to become
1410 1.9 enami * stable (Tsu(Vcc)).
1411 1.12 msaitoh *
1412 1.12 msaitoh * some machines require some more time to be settled
1413 1.20 msaitoh * (300ms is added here).
1414 1.9 enami */
1415 1.30 enami pcic_delay(h, 100 + 20 + 300, "pccen1");
1416 1.38 chopps pwr |= PCIC_PWRCTL_OE;
1417 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1418 1.38 chopps
1419 1.38 chopps /* now make sure we have reset# active */
1420 1.38 chopps intr &= ~PCIC_INTR_RESET;
1421 1.38 chopps pcic_write(h, PCIC_INTR, intr);
1422 1.9 enami
1423 1.35 enami pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV |
1424 1.61 mycroft PCIC_PWRCTL_OE | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC);
1425 1.9 enami /*
1426 1.38 chopps * hold RESET at least 10us, this is a min allow for slop in
1427 1.38 chopps * delay routine.
1428 1.9 enami */
1429 1.38 chopps delay(20);
1430 1.9 enami
1431 1.2 thorpej /* clear the reset flag */
1432 1.34 chopps intr |= PCIC_INTR_RESET;
1433 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1434 1.2 thorpej
1435 1.2 thorpej /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
1436 1.30 enami pcic_delay(h, 20, "pccen2");
1437 1.2 thorpej
1438 1.20 msaitoh #ifdef DIAGNOSTIC
1439 1.20 msaitoh reg = pcic_read(h, PCIC_IF_STATUS);
1440 1.20 msaitoh if (!(reg & PCIC_IF_STATUS_POWERACTIVE)) {
1441 1.61 mycroft printf("pcic_chip_socket_enable: status %x\n", reg);
1442 1.20 msaitoh }
1443 1.20 msaitoh #endif
1444 1.38 chopps /* wait for the chip to finish initializing */
1445 1.2 thorpej pcic_wait_ready(h);
1446 1.2 thorpej
1447 1.2 thorpej /* zero out the address windows */
1448 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1449 1.2 thorpej
1450 1.34 chopps /* set the card type and enable the interrupt */
1451 1.2 thorpej cardtype = pcmcia_card_gettype(h->pcmcia);
1452 1.34 chopps intr |= ((cardtype == PCMCIA_IFTYPE_IO) ?
1453 1.35 enami PCIC_INTR_CARDTYPE_IO : PCIC_INTR_CARDTYPE_MEM);
1454 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1455 1.2 thorpej
1456 1.2 thorpej DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
1457 1.35 enami h->ph_parent->dv_xname, h->sock,
1458 1.35 enami ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
1459 1.2 thorpej
1460 1.2 thorpej /* reinstall all the memory and io mappings */
1461 1.2 thorpej for (win = 0; win < PCIC_MEM_WINS; win++)
1462 1.2 thorpej if (h->memalloc & (1 << win))
1463 1.2 thorpej pcic_chip_do_mem_map(h, win);
1464 1.2 thorpej for (win = 0; win < PCIC_IO_WINS; win++)
1465 1.2 thorpej if (h->ioalloc & (1 << win))
1466 1.2 thorpej pcic_chip_do_io_map(h, win);
1467 1.34 chopps
1468 1.41 chopps h->flags |= PCIC_FLAG_ENABLED;
1469 1.41 chopps
1470 1.34 chopps /* finally enable the interrupt */
1471 1.34 chopps intr |= h->ih_irq;
1472 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1473 1.2 thorpej }
1474 1.2 thorpej
1475 1.2 thorpej void
1476 1.2 thorpej pcic_chip_socket_disable(pch)
1477 1.2 thorpej pcmcia_chipset_handle_t pch;
1478 1.2 thorpej {
1479 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1480 1.38 chopps int intr;
1481 1.2 thorpej
1482 1.2 thorpej DPRINTF(("pcic_chip_socket_disable\n"));
1483 1.38 chopps
1484 1.38 chopps /* disable interrupts */
1485 1.39 enami intr = pcic_read(h, PCIC_INTR);
1486 1.38 chopps intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
1487 1.38 chopps pcic_write(h, PCIC_INTR, intr);
1488 1.2 thorpej
1489 1.2 thorpej /* power down the socket */
1490 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1491 1.52 mycroft
1492 1.52 mycroft /* zero out the address windows */
1493 1.52 mycroft pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1494 1.41 chopps
1495 1.41 chopps h->flags &= ~PCIC_FLAG_ENABLED;
1496 1.25 haya }
1497 1.25 haya
1498 1.25 haya static u_int8_t
1499 1.25 haya st_pcic_read(h, idx)
1500 1.27 sommerfe struct pcic_handle *h;
1501 1.27 sommerfe int idx;
1502 1.25 haya {
1503 1.35 enami
1504 1.27 sommerfe if (idx != -1)
1505 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
1506 1.27 sommerfe h->sock + idx);
1507 1.35 enami return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
1508 1.25 haya }
1509 1.25 haya
1510 1.25 haya static void
1511 1.25 haya st_pcic_write(h, idx, data)
1512 1.27 sommerfe struct pcic_handle *h;
1513 1.27 sommerfe int idx;
1514 1.27 sommerfe u_int8_t data;
1515 1.27 sommerfe {
1516 1.35 enami
1517 1.27 sommerfe if (idx != -1)
1518 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
1519 1.27 sommerfe h->sock + idx);
1520 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
1521 1.2 thorpej }
1522