i82365.c revision 1.73 1 1.73 mycroft /* $NetBSD: i82365.c,v 1.73 2003/09/02 22:44:08 mycroft Exp $ */
2 1.2 thorpej
3 1.2 thorpej /*
4 1.33 chopps * Copyright (c) 2000 Christian E. Hopps. All rights reserved.
5 1.2 thorpej * Copyright (c) 1997 Marc Horowitz. All rights reserved.
6 1.2 thorpej *
7 1.2 thorpej * Redistribution and use in source and binary forms, with or without
8 1.2 thorpej * modification, are permitted provided that the following conditions
9 1.2 thorpej * are met:
10 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.2 thorpej * notice, this list of conditions and the following disclaimer.
12 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.2 thorpej * documentation and/or other materials provided with the distribution.
15 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
16 1.2 thorpej * must display the following acknowledgement:
17 1.2 thorpej * This product includes software developed by Marc Horowitz.
18 1.2 thorpej * 4. The name of the author may not be used to endorse or promote products
19 1.2 thorpej * derived from this software without specific prior written permission.
20 1.2 thorpej *
21 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.2 thorpej */
32 1.63 lukem
33 1.63 lukem #include <sys/cdefs.h>
34 1.73 mycroft __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.73 2003/09/02 22:44:08 mycroft Exp $");
35 1.63 lukem
36 1.63 lukem #define PCICDEBUG
37 1.2 thorpej
38 1.2 thorpej #include <sys/param.h>
39 1.2 thorpej #include <sys/systm.h>
40 1.2 thorpej #include <sys/device.h>
41 1.2 thorpej #include <sys/extent.h>
42 1.20 msaitoh #include <sys/kernel.h>
43 1.2 thorpej #include <sys/malloc.h>
44 1.14 thorpej #include <sys/kthread.h>
45 1.2 thorpej
46 1.2 thorpej #include <machine/bus.h>
47 1.2 thorpej #include <machine/intr.h>
48 1.2 thorpej
49 1.2 thorpej #include <dev/pcmcia/pcmciareg.h>
50 1.2 thorpej #include <dev/pcmcia/pcmciavar.h>
51 1.2 thorpej
52 1.2 thorpej #include <dev/ic/i82365reg.h>
53 1.2 thorpej #include <dev/ic/i82365var.h>
54 1.2 thorpej
55 1.5 enami #include "locators.h"
56 1.5 enami
57 1.2 thorpej #ifdef PCICDEBUG
58 1.2 thorpej int pcic_debug = 0;
59 1.2 thorpej #define DPRINTF(arg) if (pcic_debug) printf arg;
60 1.2 thorpej #else
61 1.2 thorpej #define DPRINTF(arg)
62 1.2 thorpej #endif
63 1.2 thorpej
64 1.2 thorpej /*
65 1.2 thorpej * Individual drivers will allocate their own memory and io regions. Memory
66 1.2 thorpej * regions must be a multiple of 4k, aligned on a 4k boundary.
67 1.2 thorpej */
68 1.2 thorpej
69 1.2 thorpej #define PCIC_MEM_ALIGN PCIC_MEM_PAGESIZE
70 1.2 thorpej
71 1.2 thorpej void pcic_attach_socket __P((struct pcic_handle *));
72 1.33 chopps void pcic_attach_socket_finish __P((struct pcic_handle *));
73 1.2 thorpej
74 1.2 thorpej int pcic_submatch __P((struct device *, struct cfdata *, void *));
75 1.2 thorpej int pcic_print __P((void *arg, const char *pnp));
76 1.2 thorpej int pcic_intr_socket __P((struct pcic_handle *));
77 1.33 chopps void pcic_poll_intr __P((void *));
78 1.2 thorpej
79 1.2 thorpej void pcic_attach_card __P((struct pcic_handle *));
80 1.15 thorpej void pcic_detach_card __P((struct pcic_handle *, int));
81 1.15 thorpej void pcic_deactivate_card __P((struct pcic_handle *));
82 1.2 thorpej
83 1.2 thorpej void pcic_chip_do_mem_map __P((struct pcic_handle *, int));
84 1.2 thorpej void pcic_chip_do_io_map __P((struct pcic_handle *, int));
85 1.2 thorpej
86 1.14 thorpej void pcic_create_event_thread __P((void *));
87 1.14 thorpej void pcic_event_thread __P((void *));
88 1.14 thorpej
89 1.14 thorpej void pcic_queue_event __P((struct pcic_handle *, int));
90 1.26 sommerfe void pcic_power __P((int, void *));
91 1.14 thorpej
92 1.8 marc static void pcic_wait_ready __P((struct pcic_handle *));
93 1.30 enami static void pcic_delay __P((struct pcic_handle *, int, const char *));
94 1.8 marc
95 1.25 haya static u_int8_t st_pcic_read __P((struct pcic_handle *, int));
96 1.25 haya static void st_pcic_write __P((struct pcic_handle *, int, u_int8_t));
97 1.25 haya
98 1.2 thorpej int
99 1.2 thorpej pcic_ident_ok(ident)
100 1.2 thorpej int ident;
101 1.2 thorpej {
102 1.2 thorpej /* this is very empirical and heuristic */
103 1.2 thorpej
104 1.2 thorpej if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
105 1.2 thorpej return (0);
106 1.2 thorpej
107 1.2 thorpej if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
108 1.2 thorpej #ifdef DIAGNOSTIC
109 1.2 thorpej printf("pcic: does not support memory and I/O cards, "
110 1.2 thorpej "ignored (ident=%0x)\n", ident);
111 1.2 thorpej #endif
112 1.2 thorpej return (0);
113 1.2 thorpej }
114 1.2 thorpej return (1);
115 1.2 thorpej }
116 1.2 thorpej
117 1.2 thorpej int
118 1.2 thorpej pcic_vendor(h)
119 1.2 thorpej struct pcic_handle *h;
120 1.2 thorpej {
121 1.2 thorpej int reg;
122 1.69 takemura int vendor;
123 1.2 thorpej
124 1.2 thorpej /*
125 1.2 thorpej * the chip_id of the cirrus toggles between 11 and 00 after a write.
126 1.2 thorpej * weird.
127 1.2 thorpej */
128 1.2 thorpej
129 1.2 thorpej pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
130 1.2 thorpej reg = pcic_read(h, -1);
131 1.2 thorpej
132 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
133 1.2 thorpej PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
134 1.2 thorpej reg = pcic_read(h, -1);
135 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
136 1.2 thorpej if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
137 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD672X);
138 1.2 thorpej else
139 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD6710);
140 1.2 thorpej }
141 1.2 thorpej }
142 1.2 thorpej
143 1.2 thorpej reg = pcic_read(h, PCIC_IDENT);
144 1.2 thorpej
145 1.69 takemura switch (reg) {
146 1.69 takemura case PCIC_IDENT_ID_INTEL0:
147 1.69 takemura vendor = PCIC_VENDOR_I82365SLR0;
148 1.69 takemura break;
149 1.69 takemura case PCIC_IDENT_ID_INTEL1:
150 1.69 takemura vendor = PCIC_VENDOR_I82365SLR1;
151 1.69 takemura break;
152 1.69 takemura case PCIC_IDENT_ID_INTEL2:
153 1.69 takemura vendor = PCIC_VENDOR_I82365SL_DF;
154 1.69 takemura break;
155 1.69 takemura case PCIC_IDENT_ID_IBM1:
156 1.69 takemura case PCIC_IDENT_ID_IBM2:
157 1.69 takemura vendor = PCIC_VENDOR_IBM;
158 1.69 takemura break;
159 1.69 takemura case PCIC_IDENT_ID_IBM3:
160 1.69 takemura vendor = PCIC_VENDOR_IBM_KING;
161 1.69 takemura break;
162 1.69 takemura default:
163 1.69 takemura vendor = PCIC_VENDOR_UNKNOWN;
164 1.69 takemura break;
165 1.69 takemura }
166 1.69 takemura
167 1.69 takemura if (vendor == PCIC_VENDOR_I82365SLR0 ||
168 1.69 takemura vendor == PCIC_VENDOR_I82365SLR1) {
169 1.69 takemura /*
170 1.69 takemura * check for Ricoh RF5C[23]96
171 1.69 takemura */
172 1.69 takemura reg = pcic_read(h, PCIC_RICOH_REG_CHIP_ID);
173 1.69 takemura switch (reg) {
174 1.69 takemura case PCIC_RICOH_CHIP_ID_5C296:
175 1.69 takemura vendor = PCIC_VENDOR_RICOH_5C296;
176 1.69 takemura break;
177 1.69 takemura case PCIC_RICOH_CHIP_ID_5C396:
178 1.69 takemura vendor = PCIC_VENDOR_RICOH_5C396;
179 1.69 takemura break;
180 1.69 takemura default:
181 1.69 takemura break;
182 1.69 takemura }
183 1.69 takemura }
184 1.69 takemura
185 1.69 takemura return ( vendor );
186 1.2 thorpej }
187 1.2 thorpej
188 1.2 thorpej char *
189 1.2 thorpej pcic_vendor_to_string(vendor)
190 1.2 thorpej int vendor;
191 1.2 thorpej {
192 1.2 thorpej switch (vendor) {
193 1.2 thorpej case PCIC_VENDOR_I82365SLR0:
194 1.2 thorpej return ("Intel 82365SL Revision 0");
195 1.2 thorpej case PCIC_VENDOR_I82365SLR1:
196 1.2 thorpej return ("Intel 82365SL Revision 1");
197 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD6710:
198 1.2 thorpej return ("Cirrus PD6710");
199 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD672X:
200 1.2 thorpej return ("Cirrus PD672X");
201 1.69 takemura case PCIC_VENDOR_I82365SL_DF:
202 1.69 takemura return ("Intel 82365SL-DF");
203 1.69 takemura case PCIC_VENDOR_RICOH_5C296:
204 1.69 takemura return ("Ricoh RF5C296");
205 1.69 takemura case PCIC_VENDOR_RICOH_5C396:
206 1.69 takemura return ("Ricoh RF5C396");
207 1.69 takemura case PCIC_VENDOR_IBM:
208 1.69 takemura return ("IBM PCIC");
209 1.69 takemura case PCIC_VENDOR_IBM_KING:
210 1.69 takemura return ("IBM KING");
211 1.2 thorpej }
212 1.2 thorpej
213 1.2 thorpej return ("Unknown controller");
214 1.2 thorpej }
215 1.2 thorpej
216 1.2 thorpej void
217 1.2 thorpej pcic_attach(sc)
218 1.2 thorpej struct pcic_softc *sc;
219 1.2 thorpej {
220 1.54 mycroft int i, reg, chip, socket, intr;
221 1.54 mycroft struct pcic_handle *h;
222 1.2 thorpej
223 1.33 chopps DPRINTF(("pcic ident regs:"));
224 1.2 thorpej
225 1.53 thorpej lockinit(&sc->sc_pcic_lock, PWAIT, "pciclk", 0, 0);
226 1.53 thorpej
227 1.33 chopps /* find and configure for the available sockets */
228 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++) {
229 1.54 mycroft h = &sc->handle[i];
230 1.33 chopps chip = i / 2;
231 1.33 chopps socket = i % 2;
232 1.54 mycroft
233 1.54 mycroft h->ph_parent = (struct device *)sc;
234 1.54 mycroft h->chip = chip;
235 1.54 mycroft h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
236 1.54 mycroft h->laststate = PCIC_LASTSTATE_EMPTY;
237 1.35 enami /* initialize pcic_read and pcic_write functions */
238 1.54 mycroft h->ph_read = st_pcic_read;
239 1.54 mycroft h->ph_write = st_pcic_write;
240 1.54 mycroft h->ph_bus_t = sc->iot;
241 1.54 mycroft h->ph_bus_h = sc->ioh;
242 1.54 mycroft
243 1.33 chopps /* need to read vendor -- for cirrus to report no xtra chip */
244 1.33 chopps if (socket == 0)
245 1.54 mycroft h->vendor = (h+1)->vendor = pcic_vendor(h);
246 1.54 mycroft
247 1.59 cgd /*
248 1.59 cgd * During the socket probe, read the ident register twice.
249 1.59 cgd * I don't understand why, but sometimes the clone chips
250 1.59 cgd * in hpcmips boxes read all-0s the first time. -- mycroft
251 1.59 cgd */
252 1.58 mycroft reg = pcic_read(h, PCIC_IDENT);
253 1.54 mycroft reg = pcic_read(h, PCIC_IDENT);
254 1.55 augustss DPRINTF(("ident reg 0x%02x\n", reg));
255 1.54 mycroft if (pcic_ident_ok(reg))
256 1.54 mycroft h->flags = PCIC_FLAG_SOCKETP;
257 1.54 mycroft else
258 1.54 mycroft h->flags = 0;
259 1.2 thorpej }
260 1.2 thorpej
261 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++) {
262 1.54 mycroft h = &sc->handle[i];
263 1.54 mycroft
264 1.54 mycroft if (h->flags & PCIC_FLAG_SOCKETP) {
265 1.54 mycroft SIMPLEQ_INIT(&h->events);
266 1.33 chopps
267 1.33 chopps /* disable interrupts -- for now */
268 1.54 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
269 1.54 mycroft intr = pcic_read(h, PCIC_INTR);
270 1.33 chopps DPRINTF(("intr was 0x%02x\n", intr));
271 1.33 chopps intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE |
272 1.33 chopps PCIC_INTR_IRQ_MASK);
273 1.54 mycroft pcic_write(h, PCIC_INTR, intr);
274 1.54 mycroft (void) pcic_read(h, PCIC_CSC);
275 1.2 thorpej }
276 1.2 thorpej }
277 1.2 thorpej
278 1.33 chopps /* print detected info */
279 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
280 1.54 mycroft h = &sc->handle[i];
281 1.33 chopps chip = i / 2;
282 1.2 thorpej
283 1.72 thorpej aprint_normal("%s: controller %d (%s) has ", sc->dev.dv_xname,
284 1.72 thorpej chip, pcic_vendor_to_string(sc->handle[i].vendor));
285 1.2 thorpej
286 1.54 mycroft if ((h->flags & PCIC_FLAG_SOCKETP) &&
287 1.54 mycroft ((h+1)->flags & PCIC_FLAG_SOCKETP))
288 1.72 thorpej aprint_normal("sockets A and B\n");
289 1.54 mycroft else if (h->flags & PCIC_FLAG_SOCKETP)
290 1.72 thorpej aprint_normal("socket A only\n");
291 1.54 mycroft else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
292 1.72 thorpej aprint_normal("socket B only\n");
293 1.2 thorpej else
294 1.72 thorpej aprint_normal("no sockets\n");
295 1.2 thorpej }
296 1.2 thorpej }
297 1.2 thorpej
298 1.33 chopps /*
299 1.33 chopps * attach the sockets before we know what interrupts we have
300 1.33 chopps */
301 1.2 thorpej void
302 1.2 thorpej pcic_attach_sockets(sc)
303 1.2 thorpej struct pcic_softc *sc;
304 1.2 thorpej {
305 1.2 thorpej int i;
306 1.2 thorpej
307 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
308 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
309 1.2 thorpej pcic_attach_socket(&sc->handle[i]);
310 1.2 thorpej }
311 1.2 thorpej
312 1.2 thorpej void
313 1.49 enami pcic_power(why, arg)
314 1.26 sommerfe int why;
315 1.26 sommerfe void *arg;
316 1.26 sommerfe {
317 1.26 sommerfe struct pcic_handle *h = (struct pcic_handle *)arg;
318 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
319 1.33 chopps int reg;
320 1.33 chopps
321 1.33 chopps DPRINTF(("%s: power: why %d\n", h->ph_parent->dv_xname, why));
322 1.26 sommerfe
323 1.26 sommerfe if (h->flags & PCIC_FLAG_SOCKETP) {
324 1.26 sommerfe if ((why == PWR_RESUME) &&
325 1.26 sommerfe (pcic_read(h, PCIC_CSC_INTR) == 0)) {
326 1.26 sommerfe #ifdef PCICDEBUG
327 1.26 sommerfe char bitbuf[64];
328 1.26 sommerfe #endif
329 1.33 chopps reg = PCIC_CSC_INTR_CD_ENABLE;
330 1.33 chopps if (sc->irq != -1)
331 1.33 chopps reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
332 1.33 chopps pcic_write(h, PCIC_CSC_INTR, reg);
333 1.26 sommerfe DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
334 1.26 sommerfe sc->dev.dv_xname,
335 1.26 sommerfe bitmask_snprintf(pcic_read(h, PCIC_CSC_INTR),
336 1.26 sommerfe PCIC_CSC_INTR_FORMAT,
337 1.26 sommerfe bitbuf, sizeof(bitbuf))));
338 1.26 sommerfe }
339 1.42 itojun
340 1.42 itojun /*
341 1.42 itojun * check for card insertion or removal during suspend period.
342 1.42 itojun * XXX: the code can't cope with card swap (remove then insert).
343 1.42 itojun * how can we detect such situation?
344 1.42 itojun */
345 1.42 itojun if (why == PWR_RESUME)
346 1.42 itojun (void)pcic_intr_socket(h);
347 1.26 sommerfe }
348 1.26 sommerfe }
349 1.26 sommerfe
350 1.26 sommerfe
351 1.33 chopps /*
352 1.33 chopps * attach a socket -- we don't know about irqs yet
353 1.33 chopps */
354 1.26 sommerfe void
355 1.2 thorpej pcic_attach_socket(h)
356 1.2 thorpej struct pcic_handle *h;
357 1.2 thorpej {
358 1.2 thorpej struct pcmciabus_attach_args paa;
359 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
360 1.2 thorpej
361 1.2 thorpej /* initialize the rest of the handle */
362 1.2 thorpej
363 1.14 thorpej h->shutdown = 0;
364 1.2 thorpej h->memalloc = 0;
365 1.2 thorpej h->ioalloc = 0;
366 1.2 thorpej h->ih_irq = 0;
367 1.2 thorpej
368 1.2 thorpej /* now, config one pcmcia device per socket */
369 1.2 thorpej
370 1.25 haya paa.paa_busname = "pcmcia";
371 1.25 haya paa.pct = (pcmcia_chipset_tag_t) sc->pct;
372 1.2 thorpej paa.pch = (pcmcia_chipset_handle_t) h;
373 1.25 haya paa.iobase = sc->iobase;
374 1.25 haya paa.iosize = sc->iosize;
375 1.2 thorpej
376 1.33 chopps h->pcmcia = config_found_sm(&sc->dev, &paa, pcic_print, pcic_submatch);
377 1.50 mycroft if (h->pcmcia == NULL) {
378 1.50 mycroft h->flags &= ~PCIC_FLAG_SOCKETP;
379 1.33 chopps return;
380 1.50 mycroft }
381 1.2 thorpej
382 1.33 chopps /*
383 1.33 chopps * queue creation of a kernel thread to handle insert/removal events.
384 1.33 chopps */
385 1.33 chopps #ifdef DIAGNOSTIC
386 1.33 chopps if (h->event_thread != NULL)
387 1.33 chopps panic("pcic_attach_socket: event thread");
388 1.33 chopps #endif
389 1.33 chopps config_pending_incr();
390 1.33 chopps kthread_create(pcic_create_event_thread, h);
391 1.33 chopps }
392 1.2 thorpej
393 1.33 chopps /*
394 1.33 chopps * now finish attaching the sockets, we are ready to allocate
395 1.33 chopps * interrupts
396 1.33 chopps */
397 1.33 chopps void
398 1.33 chopps pcic_attach_sockets_finish(sc)
399 1.33 chopps struct pcic_softc *sc;
400 1.33 chopps {
401 1.33 chopps int i;
402 1.33 chopps
403 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++)
404 1.51 mycroft if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
405 1.33 chopps pcic_attach_socket_finish(&sc->handle[i]);
406 1.33 chopps }
407 1.33 chopps
408 1.33 chopps /*
409 1.33 chopps * finishing attaching the socket. Interrupts may now be on
410 1.33 chopps * if so expects the pcic interrupt to be blocked
411 1.33 chopps */
412 1.33 chopps void
413 1.33 chopps pcic_attach_socket_finish(h)
414 1.33 chopps struct pcic_handle *h;
415 1.33 chopps {
416 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
417 1.52 mycroft int reg, intr;
418 1.33 chopps
419 1.46 nathanw DPRINTF(("%s: attach finish socket %ld\n", h->ph_parent->dv_xname,
420 1.46 nathanw (long) (h - &sc->handle[0])));
421 1.51 mycroft
422 1.33 chopps /*
423 1.33 chopps * Set up a powerhook to ensure it continues to interrupt on
424 1.33 chopps * card detect even after suspend.
425 1.33 chopps * (this works around a bug seen in suspend-to-disk on the
426 1.33 chopps * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
427 1.33 chopps */
428 1.33 chopps powerhook_establish(pcic_power, h);
429 1.33 chopps
430 1.33 chopps /* enable interrupts on card detect, poll for them if no irq avail */
431 1.33 chopps reg = PCIC_CSC_INTR_CD_ENABLE;
432 1.57 thorpej if (sc->irq == -1) {
433 1.57 thorpej if (sc->poll_established == 0) {
434 1.57 thorpej callout_init(&sc->poll_ch);
435 1.57 thorpej callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
436 1.57 thorpej sc->poll_established = 1;
437 1.57 thorpej }
438 1.57 thorpej } else
439 1.33 chopps reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
440 1.33 chopps pcic_write(h, PCIC_CSC_INTR, reg);
441 1.33 chopps
442 1.33 chopps /* steer above mgmt interrupt to configured place */
443 1.52 mycroft intr = pcic_read(h, PCIC_INTR);
444 1.52 mycroft intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
445 1.73 mycroft if (sc->irq == 0)
446 1.73 mycroft intr |= PCIC_INTR_ENABLE;
447 1.52 mycroft pcic_write(h, PCIC_INTR, intr);
448 1.52 mycroft
449 1.52 mycroft /* power down the socket */
450 1.52 mycroft pcic_write(h, PCIC_PWRCTL, 0);
451 1.52 mycroft
452 1.52 mycroft /* zero out the address windows */
453 1.52 mycroft pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
454 1.33 chopps
455 1.33 chopps /* clear possible card detect interrupt */
456 1.33 chopps pcic_read(h, PCIC_CSC);
457 1.33 chopps
458 1.33 chopps DPRINTF(("%s: attach finish vendor 0x%02x\n", h->ph_parent->dv_xname,
459 1.33 chopps h->vendor));
460 1.33 chopps
461 1.33 chopps /* unsleep the cirrus controller */
462 1.33 chopps if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
463 1.33 chopps (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
464 1.33 chopps reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
465 1.33 chopps if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
466 1.33 chopps DPRINTF(("%s: socket %02x was suspended\n",
467 1.35 enami h->ph_parent->dv_xname, h->sock));
468 1.33 chopps reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
469 1.33 chopps pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
470 1.33 chopps }
471 1.33 chopps }
472 1.33 chopps
473 1.33 chopps /* if there's a card there, then attach it. */
474 1.33 chopps reg = pcic_read(h, PCIC_IF_STATUS);
475 1.33 chopps if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
476 1.33 chopps PCIC_IF_STATUS_CARDDETECT_PRESENT) {
477 1.33 chopps pcic_queue_event(h, PCIC_EVENT_INSERTION);
478 1.33 chopps h->laststate = PCIC_LASTSTATE_PRESENT;
479 1.33 chopps } else {
480 1.33 chopps h->laststate = PCIC_LASTSTATE_EMPTY;
481 1.33 chopps }
482 1.2 thorpej }
483 1.2 thorpej
484 1.2 thorpej void
485 1.14 thorpej pcic_create_event_thread(arg)
486 1.14 thorpej void *arg;
487 1.14 thorpej {
488 1.14 thorpej struct pcic_handle *h = arg;
489 1.14 thorpej const char *cs;
490 1.14 thorpej
491 1.14 thorpej switch (h->sock) {
492 1.14 thorpej case C0SA:
493 1.14 thorpej cs = "0,0";
494 1.14 thorpej break;
495 1.14 thorpej case C0SB:
496 1.14 thorpej cs = "0,1";
497 1.14 thorpej break;
498 1.14 thorpej case C1SA:
499 1.14 thorpej cs = "1,0";
500 1.14 thorpej break;
501 1.14 thorpej case C1SB:
502 1.14 thorpej cs = "1,1";
503 1.14 thorpej break;
504 1.14 thorpej default:
505 1.14 thorpej panic("pcic_create_event_thread: unknown pcic socket");
506 1.14 thorpej }
507 1.14 thorpej
508 1.24 thorpej if (kthread_create1(pcic_event_thread, h, &h->event_thread,
509 1.25 haya "%s,%s", h->ph_parent->dv_xname, cs)) {
510 1.14 thorpej printf("%s: unable to create event thread for sock 0x%02x\n",
511 1.25 haya h->ph_parent->dv_xname, h->sock);
512 1.14 thorpej panic("pcic_create_event_thread");
513 1.14 thorpej }
514 1.14 thorpej }
515 1.14 thorpej
516 1.14 thorpej void
517 1.14 thorpej pcic_event_thread(arg)
518 1.14 thorpej void *arg;
519 1.14 thorpej {
520 1.14 thorpej struct pcic_handle *h = arg;
521 1.14 thorpej struct pcic_event *pe;
522 1.29 enami int s, first = 1;
523 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
524 1.14 thorpej
525 1.14 thorpej while (h->shutdown == 0) {
526 1.53 thorpej /*
527 1.53 thorpej * Serialize event processing on the PCIC. We may
528 1.53 thorpej * sleep while we hold this lock.
529 1.53 thorpej */
530 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_EXCLUSIVE, NULL);
531 1.53 thorpej
532 1.14 thorpej s = splhigh();
533 1.14 thorpej if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
534 1.14 thorpej splx(s);
535 1.29 enami if (first) {
536 1.29 enami first = 0;
537 1.29 enami config_pending_decr();
538 1.29 enami }
539 1.53 thorpej /*
540 1.53 thorpej * No events to process; release the PCIC lock.
541 1.53 thorpej */
542 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
543 1.14 thorpej (void) tsleep(&h->events, PWAIT, "pcicev", 0);
544 1.14 thorpej continue;
545 1.20 msaitoh } else {
546 1.20 msaitoh splx(s);
547 1.20 msaitoh /* sleep .25s to be enqueued chatterling interrupts */
548 1.35 enami (void) tsleep((caddr_t)pcic_event_thread, PWAIT,
549 1.35 enami "pcicss", hz/4);
550 1.14 thorpej }
551 1.20 msaitoh s = splhigh();
552 1.66 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
553 1.14 thorpej splx(s);
554 1.14 thorpej
555 1.14 thorpej switch (pe->pe_type) {
556 1.14 thorpej case PCIC_EVENT_INSERTION:
557 1.20 msaitoh s = splhigh();
558 1.20 msaitoh while (1) {
559 1.20 msaitoh struct pcic_event *pe1, *pe2;
560 1.20 msaitoh
561 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
562 1.20 msaitoh break;
563 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_REMOVAL)
564 1.20 msaitoh break;
565 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
566 1.20 msaitoh break;
567 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_INSERTION) {
568 1.66 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
569 1.20 msaitoh free(pe1, M_TEMP);
570 1.66 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
571 1.20 msaitoh free(pe2, M_TEMP);
572 1.20 msaitoh }
573 1.20 msaitoh }
574 1.20 msaitoh splx(s);
575 1.20 msaitoh
576 1.35 enami DPRINTF(("%s: insertion event\n",
577 1.35 enami h->ph_parent->dv_xname));
578 1.14 thorpej pcic_attach_card(h);
579 1.14 thorpej break;
580 1.14 thorpej
581 1.14 thorpej case PCIC_EVENT_REMOVAL:
582 1.20 msaitoh s = splhigh();
583 1.20 msaitoh while (1) {
584 1.20 msaitoh struct pcic_event *pe1, *pe2;
585 1.20 msaitoh
586 1.20 msaitoh if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
587 1.20 msaitoh break;
588 1.20 msaitoh if (pe1->pe_type != PCIC_EVENT_INSERTION)
589 1.20 msaitoh break;
590 1.20 msaitoh if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
591 1.20 msaitoh break;
592 1.20 msaitoh if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
593 1.66 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
594 1.20 msaitoh free(pe1, M_TEMP);
595 1.66 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
596 1.20 msaitoh free(pe2, M_TEMP);
597 1.20 msaitoh }
598 1.20 msaitoh }
599 1.20 msaitoh splx(s);
600 1.20 msaitoh
601 1.35 enami DPRINTF(("%s: removal event\n",
602 1.35 enami h->ph_parent->dv_xname));
603 1.15 thorpej pcic_detach_card(h, DETACH_FORCE);
604 1.14 thorpej break;
605 1.14 thorpej
606 1.14 thorpej default:
607 1.14 thorpej panic("pcic_event_thread: unknown event %d",
608 1.14 thorpej pe->pe_type);
609 1.14 thorpej }
610 1.14 thorpej free(pe, M_TEMP);
611 1.53 thorpej
612 1.53 thorpej (void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
613 1.14 thorpej }
614 1.14 thorpej
615 1.14 thorpej h->event_thread = NULL;
616 1.14 thorpej
617 1.14 thorpej /* In case parent is waiting for us to exit. */
618 1.25 haya wakeup(sc);
619 1.14 thorpej
620 1.14 thorpej kthread_exit(0);
621 1.14 thorpej }
622 1.14 thorpej
623 1.2 thorpej int
624 1.2 thorpej pcic_submatch(parent, cf, aux)
625 1.2 thorpej struct device *parent;
626 1.2 thorpej struct cfdata *cf;
627 1.2 thorpej void *aux;
628 1.2 thorpej {
629 1.2 thorpej
630 1.3 enami struct pcmciabus_attach_args *paa = aux;
631 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
632 1.2 thorpej
633 1.2 thorpej switch (h->sock) {
634 1.2 thorpej case C0SA:
635 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
636 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
637 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
638 1.2 thorpej return 0;
639 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
640 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
641 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
642 1.2 thorpej return 0;
643 1.2 thorpej
644 1.2 thorpej break;
645 1.2 thorpej case C0SB:
646 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
647 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
648 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
649 1.2 thorpej return 0;
650 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
651 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
652 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
653 1.2 thorpej return 0;
654 1.2 thorpej
655 1.2 thorpej break;
656 1.2 thorpej case C1SA:
657 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
658 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
659 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
660 1.2 thorpej return 0;
661 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
662 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
663 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 0)
664 1.2 thorpej return 0;
665 1.2 thorpej
666 1.2 thorpej break;
667 1.2 thorpej case C1SB:
668 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
669 1.16 thorpej PCMCIABUSCF_CONTROLLER_DEFAULT &&
670 1.16 thorpej cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
671 1.2 thorpej return 0;
672 1.16 thorpej if (cf->cf_loc[PCMCIABUSCF_SOCKET] !=
673 1.16 thorpej PCMCIABUSCF_SOCKET_DEFAULT &&
674 1.16 thorpej cf->cf_loc[PCMCIABUSCF_SOCKET] != 1)
675 1.2 thorpej return 0;
676 1.2 thorpej
677 1.2 thorpej break;
678 1.2 thorpej default:
679 1.2 thorpej panic("unknown pcic socket");
680 1.2 thorpej }
681 1.2 thorpej
682 1.67 thorpej return (config_match(parent, cf, aux));
683 1.2 thorpej }
684 1.2 thorpej
685 1.2 thorpej int
686 1.2 thorpej pcic_print(arg, pnp)
687 1.2 thorpej void *arg;
688 1.2 thorpej const char *pnp;
689 1.2 thorpej {
690 1.3 enami struct pcmciabus_attach_args *paa = arg;
691 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
692 1.2 thorpej
693 1.2 thorpej /* Only "pcmcia"s can attach to "pcic"s... easy. */
694 1.2 thorpej if (pnp)
695 1.70 thorpej aprint_normal("pcmcia at %s", pnp);
696 1.2 thorpej
697 1.2 thorpej switch (h->sock) {
698 1.2 thorpej case C0SA:
699 1.70 thorpej aprint_normal(" controller 0 socket 0");
700 1.2 thorpej break;
701 1.2 thorpej case C0SB:
702 1.70 thorpej aprint_normal(" controller 0 socket 1");
703 1.2 thorpej break;
704 1.2 thorpej case C1SA:
705 1.70 thorpej aprint_normal(" controller 1 socket 0");
706 1.2 thorpej break;
707 1.2 thorpej case C1SB:
708 1.70 thorpej aprint_normal(" controller 1 socket 1");
709 1.2 thorpej break;
710 1.2 thorpej default:
711 1.2 thorpej panic("unknown pcic socket");
712 1.2 thorpej }
713 1.2 thorpej
714 1.2 thorpej return (UNCONF);
715 1.2 thorpej }
716 1.2 thorpej
717 1.33 chopps void
718 1.33 chopps pcic_poll_intr(arg)
719 1.33 chopps void *arg;
720 1.33 chopps {
721 1.33 chopps struct pcic_softc *sc;
722 1.33 chopps int i, s;
723 1.33 chopps
724 1.33 chopps s = spltty();
725 1.33 chopps sc = arg;
726 1.33 chopps for (i = 0; i < PCIC_NSLOTS; i++)
727 1.33 chopps if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
728 1.33 chopps (void)pcic_intr_socket(&sc->handle[i]);
729 1.57 thorpej callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
730 1.33 chopps splx(s);
731 1.33 chopps }
732 1.33 chopps
733 1.2 thorpej int
734 1.2 thorpej pcic_intr(arg)
735 1.2 thorpej void *arg;
736 1.2 thorpej {
737 1.3 enami struct pcic_softc *sc = arg;
738 1.2 thorpej int i, ret = 0;
739 1.2 thorpej
740 1.2 thorpej DPRINTF(("%s: intr\n", sc->dev.dv_xname));
741 1.2 thorpej
742 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
743 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
744 1.2 thorpej ret += pcic_intr_socket(&sc->handle[i]);
745 1.2 thorpej
746 1.2 thorpej return (ret ? 1 : 0);
747 1.2 thorpej }
748 1.2 thorpej
749 1.2 thorpej int
750 1.2 thorpej pcic_intr_socket(h)
751 1.2 thorpej struct pcic_handle *h;
752 1.2 thorpej {
753 1.2 thorpej int cscreg;
754 1.2 thorpej
755 1.2 thorpej cscreg = pcic_read(h, PCIC_CSC);
756 1.2 thorpej
757 1.2 thorpej cscreg &= (PCIC_CSC_GPI |
758 1.2 thorpej PCIC_CSC_CD |
759 1.2 thorpej PCIC_CSC_READY |
760 1.2 thorpej PCIC_CSC_BATTWARN |
761 1.2 thorpej PCIC_CSC_BATTDEAD);
762 1.2 thorpej
763 1.2 thorpej if (cscreg & PCIC_CSC_GPI) {
764 1.25 haya DPRINTF(("%s: %02x GPI\n", h->ph_parent->dv_xname, h->sock));
765 1.2 thorpej }
766 1.2 thorpej if (cscreg & PCIC_CSC_CD) {
767 1.2 thorpej int statreg;
768 1.2 thorpej
769 1.2 thorpej statreg = pcic_read(h, PCIC_IF_STATUS);
770 1.2 thorpej
771 1.25 haya DPRINTF(("%s: %02x CD %x\n", h->ph_parent->dv_xname, h->sock,
772 1.2 thorpej statreg));
773 1.2 thorpej
774 1.2 thorpej if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
775 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT) {
776 1.20 msaitoh if (h->laststate != PCIC_LASTSTATE_PRESENT) {
777 1.14 thorpej DPRINTF(("%s: enqueing INSERTION event\n",
778 1.25 haya h->ph_parent->dv_xname));
779 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_INSERTION);
780 1.14 thorpej }
781 1.20 msaitoh h->laststate = PCIC_LASTSTATE_PRESENT;
782 1.2 thorpej } else {
783 1.20 msaitoh if (h->laststate == PCIC_LASTSTATE_PRESENT) {
784 1.15 thorpej /* Deactivate the card now. */
785 1.15 thorpej DPRINTF(("%s: deactivating card\n",
786 1.25 haya h->ph_parent->dv_xname));
787 1.15 thorpej pcic_deactivate_card(h);
788 1.15 thorpej
789 1.14 thorpej DPRINTF(("%s: enqueing REMOVAL event\n",
790 1.25 haya h->ph_parent->dv_xname));
791 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_REMOVAL);
792 1.14 thorpej }
793 1.35 enami h->laststate =
794 1.35 enami ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) == 0) ?
795 1.35 enami PCIC_LASTSTATE_EMPTY : PCIC_LASTSTATE_HALF;
796 1.2 thorpej }
797 1.2 thorpej }
798 1.2 thorpej if (cscreg & PCIC_CSC_READY) {
799 1.25 haya DPRINTF(("%s: %02x READY\n", h->ph_parent->dv_xname, h->sock));
800 1.2 thorpej /* shouldn't happen */
801 1.2 thorpej }
802 1.2 thorpej if (cscreg & PCIC_CSC_BATTWARN) {
803 1.35 enami DPRINTF(("%s: %02x BATTWARN\n", h->ph_parent->dv_xname,
804 1.35 enami h->sock));
805 1.2 thorpej }
806 1.2 thorpej if (cscreg & PCIC_CSC_BATTDEAD) {
807 1.35 enami DPRINTF(("%s: %02x BATTDEAD\n", h->ph_parent->dv_xname,
808 1.35 enami h->sock));
809 1.2 thorpej }
810 1.2 thorpej return (cscreg ? 1 : 0);
811 1.14 thorpej }
812 1.14 thorpej
813 1.14 thorpej void
814 1.14 thorpej pcic_queue_event(h, event)
815 1.14 thorpej struct pcic_handle *h;
816 1.14 thorpej int event;
817 1.14 thorpej {
818 1.14 thorpej struct pcic_event *pe;
819 1.14 thorpej int s;
820 1.14 thorpej
821 1.14 thorpej pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
822 1.14 thorpej if (pe == NULL)
823 1.14 thorpej panic("pcic_queue_event: can't allocate event");
824 1.14 thorpej
825 1.14 thorpej pe->pe_type = event;
826 1.14 thorpej s = splhigh();
827 1.14 thorpej SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
828 1.14 thorpej splx(s);
829 1.14 thorpej wakeup(&h->events);
830 1.2 thorpej }
831 1.2 thorpej
832 1.2 thorpej void
833 1.2 thorpej pcic_attach_card(h)
834 1.2 thorpej struct pcic_handle *h;
835 1.2 thorpej {
836 1.15 thorpej
837 1.20 msaitoh if (!(h->flags & PCIC_FLAG_CARDP)) {
838 1.20 msaitoh /* call the MI attach function */
839 1.20 msaitoh pcmcia_card_attach(h->pcmcia);
840 1.2 thorpej
841 1.20 msaitoh h->flags |= PCIC_FLAG_CARDP;
842 1.20 msaitoh } else {
843 1.20 msaitoh DPRINTF(("pcic_attach_card: already attached"));
844 1.20 msaitoh }
845 1.2 thorpej }
846 1.2 thorpej
847 1.2 thorpej void
848 1.15 thorpej pcic_detach_card(h, flags)
849 1.2 thorpej struct pcic_handle *h;
850 1.15 thorpej int flags; /* DETACH_* */
851 1.2 thorpej {
852 1.15 thorpej
853 1.20 msaitoh if (h->flags & PCIC_FLAG_CARDP) {
854 1.20 msaitoh h->flags &= ~PCIC_FLAG_CARDP;
855 1.2 thorpej
856 1.20 msaitoh /* call the MI detach function */
857 1.20 msaitoh pcmcia_card_detach(h->pcmcia, flags);
858 1.20 msaitoh } else {
859 1.20 msaitoh DPRINTF(("pcic_detach_card: already detached"));
860 1.20 msaitoh }
861 1.15 thorpej }
862 1.15 thorpej
863 1.15 thorpej void
864 1.15 thorpej pcic_deactivate_card(h)
865 1.15 thorpej struct pcic_handle *h;
866 1.15 thorpej {
867 1.2 thorpej
868 1.15 thorpej /* call the MI deactivate function */
869 1.15 thorpej pcmcia_card_deactivate(h->pcmcia);
870 1.2 thorpej
871 1.2 thorpej /* power down the socket */
872 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
873 1.2 thorpej
874 1.15 thorpej /* reset the socket */
875 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
876 1.2 thorpej }
877 1.2 thorpej
878 1.2 thorpej int
879 1.2 thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
880 1.2 thorpej pcmcia_chipset_handle_t pch;
881 1.2 thorpej bus_size_t size;
882 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
883 1.2 thorpej {
884 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
885 1.2 thorpej bus_space_handle_t memh;
886 1.2 thorpej bus_addr_t addr;
887 1.2 thorpej bus_size_t sizepg;
888 1.2 thorpej int i, mask, mhandle;
889 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
890 1.2 thorpej
891 1.2 thorpej /* out of sc->memh, allocate as many pages as necessary */
892 1.2 thorpej
893 1.2 thorpej /* convert size to PCIC pages */
894 1.2 thorpej sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
895 1.19 christos if (sizepg > PCIC_MAX_MEM_PAGES)
896 1.19 christos return (1);
897 1.2 thorpej
898 1.2 thorpej mask = (1 << sizepg) - 1;
899 1.2 thorpej
900 1.2 thorpej addr = 0; /* XXX gcc -Wuninitialized */
901 1.2 thorpej mhandle = 0; /* XXX gcc -Wuninitialized */
902 1.2 thorpej
903 1.19 christos for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
904 1.25 haya if ((sc->subregionmask & (mask << i)) == (mask << i)) {
905 1.25 haya if (bus_space_subregion(sc->memt, sc->memh,
906 1.2 thorpej i * PCIC_MEM_PAGESIZE,
907 1.2 thorpej sizepg * PCIC_MEM_PAGESIZE, &memh))
908 1.2 thorpej return (1);
909 1.2 thorpej mhandle = mask << i;
910 1.25 haya addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
911 1.25 haya sc->subregionmask &= ~(mhandle);
912 1.25 haya pcmhp->memt = sc->memt;
913 1.19 christos pcmhp->memh = memh;
914 1.19 christos pcmhp->addr = addr;
915 1.19 christos pcmhp->size = size;
916 1.19 christos pcmhp->mhandle = mhandle;
917 1.19 christos pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
918 1.19 christos return (0);
919 1.2 thorpej }
920 1.2 thorpej }
921 1.2 thorpej
922 1.19 christos return (1);
923 1.2 thorpej }
924 1.2 thorpej
925 1.2 thorpej void
926 1.2 thorpej pcic_chip_mem_free(pch, pcmhp)
927 1.2 thorpej pcmcia_chipset_handle_t pch;
928 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
929 1.2 thorpej {
930 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
931 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
932 1.2 thorpej
933 1.25 haya sc->subregionmask |= pcmhp->mhandle;
934 1.2 thorpej }
935 1.2 thorpej
936 1.62 jdolecek static const struct mem_map_index_st {
937 1.2 thorpej int sysmem_start_lsb;
938 1.2 thorpej int sysmem_start_msb;
939 1.2 thorpej int sysmem_stop_lsb;
940 1.2 thorpej int sysmem_stop_msb;
941 1.2 thorpej int cardmem_lsb;
942 1.2 thorpej int cardmem_msb;
943 1.2 thorpej int memenable;
944 1.2 thorpej } mem_map_index[] = {
945 1.2 thorpej {
946 1.2 thorpej PCIC_SYSMEM_ADDR0_START_LSB,
947 1.2 thorpej PCIC_SYSMEM_ADDR0_START_MSB,
948 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_LSB,
949 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_MSB,
950 1.2 thorpej PCIC_CARDMEM_ADDR0_LSB,
951 1.2 thorpej PCIC_CARDMEM_ADDR0_MSB,
952 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM0,
953 1.2 thorpej },
954 1.2 thorpej {
955 1.2 thorpej PCIC_SYSMEM_ADDR1_START_LSB,
956 1.2 thorpej PCIC_SYSMEM_ADDR1_START_MSB,
957 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_LSB,
958 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_MSB,
959 1.2 thorpej PCIC_CARDMEM_ADDR1_LSB,
960 1.2 thorpej PCIC_CARDMEM_ADDR1_MSB,
961 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM1,
962 1.2 thorpej },
963 1.2 thorpej {
964 1.2 thorpej PCIC_SYSMEM_ADDR2_START_LSB,
965 1.2 thorpej PCIC_SYSMEM_ADDR2_START_MSB,
966 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_LSB,
967 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_MSB,
968 1.2 thorpej PCIC_CARDMEM_ADDR2_LSB,
969 1.2 thorpej PCIC_CARDMEM_ADDR2_MSB,
970 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM2,
971 1.2 thorpej },
972 1.2 thorpej {
973 1.2 thorpej PCIC_SYSMEM_ADDR3_START_LSB,
974 1.2 thorpej PCIC_SYSMEM_ADDR3_START_MSB,
975 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_LSB,
976 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_MSB,
977 1.2 thorpej PCIC_CARDMEM_ADDR3_LSB,
978 1.2 thorpej PCIC_CARDMEM_ADDR3_MSB,
979 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM3,
980 1.2 thorpej },
981 1.2 thorpej {
982 1.2 thorpej PCIC_SYSMEM_ADDR4_START_LSB,
983 1.2 thorpej PCIC_SYSMEM_ADDR4_START_MSB,
984 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_LSB,
985 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_MSB,
986 1.2 thorpej PCIC_CARDMEM_ADDR4_LSB,
987 1.2 thorpej PCIC_CARDMEM_ADDR4_MSB,
988 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM4,
989 1.2 thorpej },
990 1.2 thorpej };
991 1.2 thorpej
992 1.2 thorpej void
993 1.2 thorpej pcic_chip_do_mem_map(h, win)
994 1.2 thorpej struct pcic_handle *h;
995 1.2 thorpej int win;
996 1.2 thorpej {
997 1.2 thorpej int reg;
998 1.28 joda int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
999 1.35 enami int mem8 =
1000 1.47 chopps (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
1001 1.47 chopps || (kind == PCMCIA_MEM_ATTR);
1002 1.28 joda
1003 1.33 chopps DPRINTF(("mem8 %d\n", mem8));
1004 1.33 chopps /* mem8 = 1; */
1005 1.33 chopps
1006 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_lsb,
1007 1.2 thorpej (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
1008 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_msb,
1009 1.2 thorpej ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
1010 1.43 joda PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
1011 1.44 enami (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
1012 1.2 thorpej
1013 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
1014 1.2 thorpej ((h->mem[win].addr + h->mem[win].size) >>
1015 1.2 thorpej PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
1016 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_msb,
1017 1.2 thorpej (((h->mem[win].addr + h->mem[win].size) >>
1018 1.2 thorpej (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
1019 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
1020 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
1021 1.2 thorpej
1022 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_lsb,
1023 1.2 thorpej (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
1024 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_msb,
1025 1.2 thorpej ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
1026 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
1027 1.28 joda ((kind == PCMCIA_MEM_ATTR) ?
1028 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
1029 1.2 thorpej
1030 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1031 1.43 joda reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
1032 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1033 1.21 marc
1034 1.21 marc delay(100);
1035 1.2 thorpej
1036 1.2 thorpej #ifdef PCICDEBUG
1037 1.2 thorpej {
1038 1.2 thorpej int r1, r2, r3, r4, r5, r6;
1039 1.2 thorpej
1040 1.2 thorpej r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
1041 1.2 thorpej r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
1042 1.2 thorpej r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
1043 1.2 thorpej r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
1044 1.2 thorpej r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
1045 1.2 thorpej r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
1046 1.2 thorpej
1047 1.2 thorpej DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
1048 1.2 thorpej "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
1049 1.2 thorpej }
1050 1.2 thorpej #endif
1051 1.2 thorpej }
1052 1.2 thorpej
1053 1.2 thorpej int
1054 1.2 thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
1055 1.2 thorpej pcmcia_chipset_handle_t pch;
1056 1.2 thorpej int kind;
1057 1.2 thorpej bus_addr_t card_addr;
1058 1.2 thorpej bus_size_t size;
1059 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
1060 1.65 soren bus_size_t *offsetp;
1061 1.2 thorpej int *windowp;
1062 1.2 thorpej {
1063 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1064 1.2 thorpej bus_addr_t busaddr;
1065 1.2 thorpej long card_offset;
1066 1.2 thorpej int i, win;
1067 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1068 1.2 thorpej
1069 1.2 thorpej win = -1;
1070 1.2 thorpej for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
1071 1.2 thorpej i++) {
1072 1.2 thorpej if ((h->memalloc & (1 << i)) == 0) {
1073 1.2 thorpej win = i;
1074 1.2 thorpej h->memalloc |= (1 << i);
1075 1.2 thorpej break;
1076 1.2 thorpej }
1077 1.2 thorpej }
1078 1.2 thorpej
1079 1.2 thorpej if (win == -1)
1080 1.2 thorpej return (1);
1081 1.2 thorpej
1082 1.2 thorpej *windowp = win;
1083 1.2 thorpej
1084 1.2 thorpej /* XXX this is pretty gross */
1085 1.2 thorpej
1086 1.25 haya if (sc->memt != pcmhp->memt)
1087 1.2 thorpej panic("pcic_chip_mem_map memt is bogus");
1088 1.2 thorpej
1089 1.2 thorpej busaddr = pcmhp->addr;
1090 1.2 thorpej
1091 1.2 thorpej /*
1092 1.2 thorpej * compute the address offset to the pcmcia address space for the
1093 1.2 thorpej * pcic. this is intentionally signed. The masks and shifts below
1094 1.2 thorpej * will cause TRT to happen in the pcic registers. Deal with making
1095 1.2 thorpej * sure the address is aligned, and return the alignment offset.
1096 1.2 thorpej */
1097 1.2 thorpej
1098 1.2 thorpej *offsetp = card_addr % PCIC_MEM_ALIGN;
1099 1.2 thorpej card_addr -= *offsetp;
1100 1.2 thorpej
1101 1.2 thorpej DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
1102 1.2 thorpej "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
1103 1.2 thorpej (u_long) card_addr));
1104 1.2 thorpej
1105 1.2 thorpej /*
1106 1.2 thorpej * include the offset in the size, and decrement size by one, since
1107 1.2 thorpej * the hw wants start/stop
1108 1.2 thorpej */
1109 1.2 thorpej size += *offsetp - 1;
1110 1.2 thorpej
1111 1.2 thorpej card_offset = (((long) card_addr) - ((long) busaddr));
1112 1.2 thorpej
1113 1.2 thorpej h->mem[win].addr = busaddr;
1114 1.2 thorpej h->mem[win].size = size;
1115 1.2 thorpej h->mem[win].offset = card_offset;
1116 1.2 thorpej h->mem[win].kind = kind;
1117 1.2 thorpej
1118 1.2 thorpej pcic_chip_do_mem_map(h, win);
1119 1.2 thorpej
1120 1.2 thorpej return (0);
1121 1.2 thorpej }
1122 1.2 thorpej
1123 1.2 thorpej void
1124 1.2 thorpej pcic_chip_mem_unmap(pch, window)
1125 1.2 thorpej pcmcia_chipset_handle_t pch;
1126 1.2 thorpej int window;
1127 1.2 thorpej {
1128 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1129 1.2 thorpej int reg;
1130 1.2 thorpej
1131 1.2 thorpej if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
1132 1.2 thorpej panic("pcic_chip_mem_unmap: window out of range");
1133 1.2 thorpej
1134 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1135 1.2 thorpej reg &= ~mem_map_index[window].memenable;
1136 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1137 1.2 thorpej
1138 1.2 thorpej h->memalloc &= ~(1 << window);
1139 1.2 thorpej }
1140 1.2 thorpej
1141 1.2 thorpej int
1142 1.2 thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
1143 1.2 thorpej pcmcia_chipset_handle_t pch;
1144 1.2 thorpej bus_addr_t start;
1145 1.2 thorpej bus_size_t size;
1146 1.2 thorpej bus_size_t align;
1147 1.2 thorpej struct pcmcia_io_handle *pcihp;
1148 1.2 thorpej {
1149 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1150 1.2 thorpej bus_space_tag_t iot;
1151 1.2 thorpej bus_space_handle_t ioh;
1152 1.2 thorpej bus_addr_t ioaddr;
1153 1.2 thorpej int flags = 0;
1154 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1155 1.2 thorpej
1156 1.2 thorpej /*
1157 1.2 thorpej * Allocate some arbitrary I/O space.
1158 1.2 thorpej */
1159 1.2 thorpej
1160 1.25 haya iot = sc->iot;
1161 1.2 thorpej
1162 1.2 thorpej if (start) {
1163 1.2 thorpej ioaddr = start;
1164 1.2 thorpej if (bus_space_map(iot, start, size, 0, &ioh))
1165 1.2 thorpej return (1);
1166 1.2 thorpej DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
1167 1.2 thorpej (u_long) ioaddr, (u_long) size));
1168 1.2 thorpej } else {
1169 1.2 thorpej flags |= PCMCIA_IO_ALLOCATED;
1170 1.25 haya if (bus_space_alloc(iot, sc->iobase,
1171 1.25 haya sc->iobase + sc->iosize, size, align, 0, 0,
1172 1.2 thorpej &ioaddr, &ioh))
1173 1.2 thorpej return (1);
1174 1.2 thorpej DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
1175 1.2 thorpej (u_long) ioaddr, (u_long) size));
1176 1.2 thorpej }
1177 1.2 thorpej
1178 1.2 thorpej pcihp->iot = iot;
1179 1.2 thorpej pcihp->ioh = ioh;
1180 1.2 thorpej pcihp->addr = ioaddr;
1181 1.2 thorpej pcihp->size = size;
1182 1.2 thorpej pcihp->flags = flags;
1183 1.2 thorpej
1184 1.2 thorpej return (0);
1185 1.2 thorpej }
1186 1.2 thorpej
1187 1.2 thorpej void
1188 1.2 thorpej pcic_chip_io_free(pch, pcihp)
1189 1.2 thorpej pcmcia_chipset_handle_t pch;
1190 1.2 thorpej struct pcmcia_io_handle *pcihp;
1191 1.2 thorpej {
1192 1.2 thorpej bus_space_tag_t iot = pcihp->iot;
1193 1.2 thorpej bus_space_handle_t ioh = pcihp->ioh;
1194 1.2 thorpej bus_size_t size = pcihp->size;
1195 1.2 thorpej
1196 1.2 thorpej if (pcihp->flags & PCMCIA_IO_ALLOCATED)
1197 1.2 thorpej bus_space_free(iot, ioh, size);
1198 1.2 thorpej else
1199 1.2 thorpej bus_space_unmap(iot, ioh, size);
1200 1.2 thorpej }
1201 1.2 thorpej
1202 1.2 thorpej
1203 1.62 jdolecek static const struct io_map_index_st {
1204 1.2 thorpej int start_lsb;
1205 1.2 thorpej int start_msb;
1206 1.2 thorpej int stop_lsb;
1207 1.2 thorpej int stop_msb;
1208 1.2 thorpej int ioenable;
1209 1.2 thorpej int ioctlmask;
1210 1.2 thorpej int ioctlbits[3]; /* indexed by PCMCIA_WIDTH_* */
1211 1.2 thorpej } io_map_index[] = {
1212 1.2 thorpej {
1213 1.2 thorpej PCIC_IOADDR0_START_LSB,
1214 1.2 thorpej PCIC_IOADDR0_START_MSB,
1215 1.2 thorpej PCIC_IOADDR0_STOP_LSB,
1216 1.2 thorpej PCIC_IOADDR0_STOP_MSB,
1217 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO0,
1218 1.2 thorpej PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
1219 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
1220 1.2 thorpej {
1221 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_CARD,
1222 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1223 1.6 enami PCIC_IOCTL_IO0_DATASIZE_8BIT,
1224 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1225 1.6 enami PCIC_IOCTL_IO0_DATASIZE_16BIT,
1226 1.2 thorpej },
1227 1.2 thorpej },
1228 1.2 thorpej {
1229 1.2 thorpej PCIC_IOADDR1_START_LSB,
1230 1.2 thorpej PCIC_IOADDR1_START_MSB,
1231 1.2 thorpej PCIC_IOADDR1_STOP_LSB,
1232 1.2 thorpej PCIC_IOADDR1_STOP_MSB,
1233 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO1,
1234 1.2 thorpej PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
1235 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
1236 1.2 thorpej {
1237 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_CARD,
1238 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1239 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_8BIT,
1240 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1241 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_16BIT,
1242 1.2 thorpej },
1243 1.2 thorpej },
1244 1.2 thorpej };
1245 1.2 thorpej
1246 1.2 thorpej void
1247 1.2 thorpej pcic_chip_do_io_map(h, win)
1248 1.2 thorpej struct pcic_handle *h;
1249 1.2 thorpej int win;
1250 1.2 thorpej {
1251 1.2 thorpej int reg;
1252 1.2 thorpej
1253 1.2 thorpej DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
1254 1.2 thorpej win, (long) h->io[win].addr, (long) h->io[win].size,
1255 1.2 thorpej h->io[win].width * 8));
1256 1.2 thorpej
1257 1.2 thorpej pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
1258 1.2 thorpej pcic_write(h, io_map_index[win].start_msb,
1259 1.2 thorpej (h->io[win].addr >> 8) & 0xff);
1260 1.2 thorpej
1261 1.2 thorpej pcic_write(h, io_map_index[win].stop_lsb,
1262 1.2 thorpej (h->io[win].addr + h->io[win].size - 1) & 0xff);
1263 1.2 thorpej pcic_write(h, io_map_index[win].stop_msb,
1264 1.2 thorpej ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
1265 1.2 thorpej
1266 1.2 thorpej reg = pcic_read(h, PCIC_IOCTL);
1267 1.2 thorpej reg &= ~io_map_index[win].ioctlmask;
1268 1.2 thorpej reg |= io_map_index[win].ioctlbits[h->io[win].width];
1269 1.2 thorpej pcic_write(h, PCIC_IOCTL, reg);
1270 1.2 thorpej
1271 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1272 1.2 thorpej reg |= io_map_index[win].ioenable;
1273 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1274 1.2 thorpej }
1275 1.2 thorpej
1276 1.2 thorpej int
1277 1.2 thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
1278 1.2 thorpej pcmcia_chipset_handle_t pch;
1279 1.2 thorpej int width;
1280 1.2 thorpej bus_addr_t offset;
1281 1.2 thorpej bus_size_t size;
1282 1.2 thorpej struct pcmcia_io_handle *pcihp;
1283 1.2 thorpej int *windowp;
1284 1.2 thorpej {
1285 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1286 1.2 thorpej bus_addr_t ioaddr = pcihp->addr + offset;
1287 1.4 enami int i, win;
1288 1.4 enami #ifdef PCICDEBUG
1289 1.2 thorpej static char *width_names[] = { "auto", "io8", "io16" };
1290 1.4 enami #endif
1291 1.35 enami struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
1292 1.2 thorpej
1293 1.2 thorpej /* XXX Sanity check offset/size. */
1294 1.2 thorpej
1295 1.2 thorpej win = -1;
1296 1.2 thorpej for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
1297 1.2 thorpej if ((h->ioalloc & (1 << i)) == 0) {
1298 1.2 thorpej win = i;
1299 1.2 thorpej h->ioalloc |= (1 << i);
1300 1.2 thorpej break;
1301 1.2 thorpej }
1302 1.2 thorpej }
1303 1.2 thorpej
1304 1.2 thorpej if (win == -1)
1305 1.2 thorpej return (1);
1306 1.2 thorpej
1307 1.2 thorpej *windowp = win;
1308 1.2 thorpej
1309 1.2 thorpej /* XXX this is pretty gross */
1310 1.2 thorpej
1311 1.25 haya if (sc->iot != pcihp->iot)
1312 1.2 thorpej panic("pcic_chip_io_map iot is bogus");
1313 1.2 thorpej
1314 1.2 thorpej DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
1315 1.2 thorpej win, width_names[width], (u_long) ioaddr, (u_long) size));
1316 1.2 thorpej
1317 1.2 thorpej /* XXX wtf is this doing here? */
1318 1.2 thorpej
1319 1.2 thorpej printf(" port 0x%lx", (u_long) ioaddr);
1320 1.2 thorpej if (size > 1)
1321 1.2 thorpej printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
1322 1.2 thorpej
1323 1.2 thorpej h->io[win].addr = ioaddr;
1324 1.2 thorpej h->io[win].size = size;
1325 1.2 thorpej h->io[win].width = width;
1326 1.2 thorpej
1327 1.2 thorpej pcic_chip_do_io_map(h, win);
1328 1.2 thorpej
1329 1.2 thorpej return (0);
1330 1.2 thorpej }
1331 1.2 thorpej
1332 1.2 thorpej void
1333 1.2 thorpej pcic_chip_io_unmap(pch, window)
1334 1.2 thorpej pcmcia_chipset_handle_t pch;
1335 1.2 thorpej int window;
1336 1.2 thorpej {
1337 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1338 1.2 thorpej int reg;
1339 1.2 thorpej
1340 1.2 thorpej if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
1341 1.2 thorpej panic("pcic_chip_io_unmap: window out of range");
1342 1.2 thorpej
1343 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1344 1.2 thorpej reg &= ~io_map_index[window].ioenable;
1345 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1346 1.2 thorpej
1347 1.2 thorpej h->ioalloc &= ~(1 << window);
1348 1.8 marc }
1349 1.8 marc
1350 1.8 marc static void
1351 1.8 marc pcic_wait_ready(h)
1352 1.8 marc struct pcic_handle *h;
1353 1.8 marc {
1354 1.8 marc int i;
1355 1.8 marc
1356 1.31 chopps /* wait an initial 10ms for quick cards */
1357 1.31 chopps if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1358 1.31 chopps return;
1359 1.36 enami pcic_delay(h, 10, "pccwr0");
1360 1.31 chopps for (i = 0; i < 50; i++) {
1361 1.8 marc if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1362 1.8 marc return;
1363 1.31 chopps /* wait .1s (100ms) each iteration now */
1364 1.36 enami pcic_delay(h, 100, "pccwr1");
1365 1.8 marc #ifdef PCICDEBUG
1366 1.8 marc if (pcic_debug) {
1367 1.35 enami if ((i > 20) && (i % 100 == 99))
1368 1.8 marc printf(".");
1369 1.8 marc }
1370 1.8 marc #endif
1371 1.8 marc }
1372 1.8 marc
1373 1.8 marc #ifdef DIAGNOSTIC
1374 1.11 mycroft printf("pcic_wait_ready: ready never happened, status = %02x\n",
1375 1.11 mycroft pcic_read(h, PCIC_IF_STATUS));
1376 1.8 marc #endif
1377 1.2 thorpej }
1378 1.2 thorpej
1379 1.30 enami /*
1380 1.30 enami * Perform long (msec order) delay.
1381 1.30 enami */
1382 1.30 enami static void
1383 1.36 enami pcic_delay(h, timo, wmesg)
1384 1.30 enami struct pcic_handle *h;
1385 1.30 enami int timo; /* in ms. must not be zero */
1386 1.36 enami const char *wmesg;
1387 1.30 enami {
1388 1.30 enami
1389 1.30 enami #ifdef DIAGNOSTIC
1390 1.30 enami if (timo <= 0) {
1391 1.30 enami printf("called with timeout %d\n", timo);
1392 1.30 enami panic("pcic_delay");
1393 1.30 enami }
1394 1.71 thorpej if (curlwp == NULL) {
1395 1.30 enami printf("called in interrupt context\n");
1396 1.30 enami panic("pcic_delay");
1397 1.30 enami }
1398 1.30 enami if (h->event_thread == NULL) {
1399 1.30 enami printf("no event thread\n");
1400 1.30 enami panic("pcic_delay");
1401 1.30 enami }
1402 1.30 enami #endif
1403 1.48 dbj DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
1404 1.49 enami wmesg, h->event_thread, timo));
1405 1.40 enami tsleep(pcic_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
1406 1.30 enami }
1407 1.30 enami
1408 1.2 thorpej void
1409 1.2 thorpej pcic_chip_socket_enable(pch)
1410 1.2 thorpej pcmcia_chipset_handle_t pch;
1411 1.2 thorpej {
1412 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1413 1.38 chopps int cardtype, win, intr, pwr;
1414 1.69 takemura int vcc_3v, regtmp;
1415 1.37 enami #if defined(DIAGNOSTIC) || defined(PCICDEBUG)
1416 1.34 chopps int reg;
1417 1.34 chopps #endif
1418 1.2 thorpej
1419 1.41 chopps #ifdef DIAGNOSTIC
1420 1.41 chopps if (h->flags & PCIC_FLAG_ENABLED)
1421 1.61 mycroft printf("pcic_chip_socket_enable: enabling twice\n");
1422 1.41 chopps #endif
1423 1.41 chopps
1424 1.38 chopps /* disable interrupts */
1425 1.39 enami intr = pcic_read(h, PCIC_INTR);
1426 1.73 mycroft intr &= ~PCIC_INTR_IRQ_MASK;
1427 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1428 1.2 thorpej
1429 1.2 thorpej /* power down the socket to reset it, clear the card reset pin */
1430 1.38 chopps pwr = 0;
1431 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1432 1.2 thorpej
1433 1.9 enami /*
1434 1.9 enami * wait 300ms until power fails (Tpf). Then, wait 100ms since
1435 1.9 enami * we are changing Vcc (Toff).
1436 1.9 enami */
1437 1.30 enami pcic_delay(h, 300 + 100, "pccen0");
1438 1.69 takemura
1439 1.69 takemura /*
1440 1.69 takemura * power hack for RICOH RF5C[23]96
1441 1.69 takemura */
1442 1.69 takemura switch( h->vendor ) {
1443 1.69 takemura case PCIC_VENDOR_RICOH_5C296:
1444 1.69 takemura case PCIC_VENDOR_RICOH_5C396:
1445 1.69 takemura vcc_3v = 0;
1446 1.69 takemura regtmp = pcic_read(h, PCIC_CARD_DETECT);
1447 1.69 takemura if(regtmp & PCIC_CARD_DETECT_GPI_ENABLE) {
1448 1.69 takemura DPRINTF(("\nGPI is enabled. Can't sense VS1\n"));
1449 1.69 takemura } else {
1450 1.69 takemura regtmp = pcic_read(h, PCIC_IF_STATUS) ;
1451 1.69 takemura vcc_3v = (regtmp & PCIC_IF_STATUS_GPI) ? 1 : 0;
1452 1.69 takemura DPRINTF(("\n5VDET = %s\n",
1453 1.69 takemura vcc_3v ? "1 (3.3V)" : "0 (5V)"));
1454 1.69 takemura }
1455 1.69 takemura
1456 1.69 takemura regtmp = pcic_read(h, PCIC_RICOH_REG_MCR2);
1457 1.69 takemura regtmp &= ~PCIC_RICOH_MCR2_VCC_SEL_MASK;
1458 1.69 takemura if(vcc_3v) {
1459 1.69 takemura regtmp |= PCIC_RICOH_MCR2_VCC_SEL_3V;
1460 1.69 takemura } else {
1461 1.69 takemura regtmp |= PCIC_RICOH_MCR2_VCC_SEL_5V;
1462 1.69 takemura }
1463 1.69 takemura pcic_write(h, PCIC_RICOH_REG_MCR2, regtmp);
1464 1.69 takemura break;
1465 1.69 takemura default:
1466 1.69 takemura break;
1467 1.69 takemura }
1468 1.9 enami
1469 1.22 mycroft #ifdef VADEM_POWER_HACK
1470 1.25 haya bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
1471 1.25 haya bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
1472 1.22 mycroft printf("prcr = %02x\n", pcic_read(h, 0x02));
1473 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1474 1.22 mycroft printf("DANGER WILL ROBINSON! Changing voltage select!\n");
1475 1.22 mycroft pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
1476 1.22 mycroft printf("cvsr = %02x\n", pcic_read(h, 0x2f));
1477 1.22 mycroft #endif
1478 1.2 thorpej /* power up the socket */
1479 1.61 mycroft pwr |= PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
1480 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1481 1.9 enami
1482 1.9 enami /*
1483 1.9 enami * wait 100ms until power raise (Tpr) and 20ms to become
1484 1.9 enami * stable (Tsu(Vcc)).
1485 1.12 msaitoh *
1486 1.12 msaitoh * some machines require some more time to be settled
1487 1.20 msaitoh * (300ms is added here).
1488 1.9 enami */
1489 1.30 enami pcic_delay(h, 100 + 20 + 300, "pccen1");
1490 1.38 chopps pwr |= PCIC_PWRCTL_OE;
1491 1.38 chopps pcic_write(h, PCIC_PWRCTL, pwr);
1492 1.38 chopps
1493 1.38 chopps /* now make sure we have reset# active */
1494 1.38 chopps intr &= ~PCIC_INTR_RESET;
1495 1.38 chopps pcic_write(h, PCIC_INTR, intr);
1496 1.9 enami
1497 1.35 enami pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV |
1498 1.61 mycroft PCIC_PWRCTL_OE | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC);
1499 1.9 enami /*
1500 1.38 chopps * hold RESET at least 10us, this is a min allow for slop in
1501 1.38 chopps * delay routine.
1502 1.9 enami */
1503 1.38 chopps delay(20);
1504 1.9 enami
1505 1.2 thorpej /* clear the reset flag */
1506 1.34 chopps intr |= PCIC_INTR_RESET;
1507 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1508 1.2 thorpej
1509 1.2 thorpej /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
1510 1.30 enami pcic_delay(h, 20, "pccen2");
1511 1.2 thorpej
1512 1.68 simonb #if defined(DIAGNOSTIC) || defined(PCICDEBUG)
1513 1.68 simonb reg = pcic_read(h, PCIC_IF_STATUS);
1514 1.68 simonb #endif
1515 1.20 msaitoh #ifdef DIAGNOSTIC
1516 1.20 msaitoh if (!(reg & PCIC_IF_STATUS_POWERACTIVE)) {
1517 1.61 mycroft printf("pcic_chip_socket_enable: status %x\n", reg);
1518 1.20 msaitoh }
1519 1.20 msaitoh #endif
1520 1.38 chopps /* wait for the chip to finish initializing */
1521 1.2 thorpej pcic_wait_ready(h);
1522 1.2 thorpej
1523 1.2 thorpej /* zero out the address windows */
1524 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1525 1.2 thorpej
1526 1.34 chopps /* set the card type and enable the interrupt */
1527 1.2 thorpej cardtype = pcmcia_card_gettype(h->pcmcia);
1528 1.34 chopps intr |= ((cardtype == PCMCIA_IFTYPE_IO) ?
1529 1.35 enami PCIC_INTR_CARDTYPE_IO : PCIC_INTR_CARDTYPE_MEM);
1530 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1531 1.2 thorpej
1532 1.2 thorpej DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
1533 1.35 enami h->ph_parent->dv_xname, h->sock,
1534 1.35 enami ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
1535 1.2 thorpej
1536 1.2 thorpej /* reinstall all the memory and io mappings */
1537 1.2 thorpej for (win = 0; win < PCIC_MEM_WINS; win++)
1538 1.2 thorpej if (h->memalloc & (1 << win))
1539 1.2 thorpej pcic_chip_do_mem_map(h, win);
1540 1.2 thorpej for (win = 0; win < PCIC_IO_WINS; win++)
1541 1.2 thorpej if (h->ioalloc & (1 << win))
1542 1.2 thorpej pcic_chip_do_io_map(h, win);
1543 1.34 chopps
1544 1.41 chopps h->flags |= PCIC_FLAG_ENABLED;
1545 1.41 chopps
1546 1.34 chopps /* finally enable the interrupt */
1547 1.34 chopps intr |= h->ih_irq;
1548 1.34 chopps pcic_write(h, PCIC_INTR, intr);
1549 1.2 thorpej }
1550 1.2 thorpej
1551 1.2 thorpej void
1552 1.2 thorpej pcic_chip_socket_disable(pch)
1553 1.2 thorpej pcmcia_chipset_handle_t pch;
1554 1.2 thorpej {
1555 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1556 1.38 chopps int intr;
1557 1.2 thorpej
1558 1.2 thorpej DPRINTF(("pcic_chip_socket_disable\n"));
1559 1.38 chopps
1560 1.38 chopps /* disable interrupts */
1561 1.39 enami intr = pcic_read(h, PCIC_INTR);
1562 1.73 mycroft intr &= ~PCIC_INTR_IRQ_MASK;
1563 1.38 chopps pcic_write(h, PCIC_INTR, intr);
1564 1.2 thorpej
1565 1.2 thorpej /* power down the socket */
1566 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1567 1.52 mycroft
1568 1.52 mycroft /* zero out the address windows */
1569 1.52 mycroft pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1570 1.41 chopps
1571 1.41 chopps h->flags &= ~PCIC_FLAG_ENABLED;
1572 1.25 haya }
1573 1.25 haya
1574 1.25 haya static u_int8_t
1575 1.25 haya st_pcic_read(h, idx)
1576 1.27 sommerfe struct pcic_handle *h;
1577 1.27 sommerfe int idx;
1578 1.25 haya {
1579 1.35 enami
1580 1.27 sommerfe if (idx != -1)
1581 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
1582 1.27 sommerfe h->sock + idx);
1583 1.35 enami return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
1584 1.25 haya }
1585 1.25 haya
1586 1.25 haya static void
1587 1.25 haya st_pcic_write(h, idx, data)
1588 1.27 sommerfe struct pcic_handle *h;
1589 1.27 sommerfe int idx;
1590 1.27 sommerfe u_int8_t data;
1591 1.27 sommerfe {
1592 1.35 enami
1593 1.27 sommerfe if (idx != -1)
1594 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
1595 1.27 sommerfe h->sock + idx);
1596 1.27 sommerfe bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
1597 1.2 thorpej }
1598