Home | History | Annotate | Line # | Download | only in ic
i82365.c revision 1.80
      1  1.80   mycroft /*	$NetBSD: i82365.c,v 1.80 2004/08/11 00:18:18 mycroft Exp $	*/
      2   1.2   thorpej 
      3   1.2   thorpej /*
      4  1.33    chopps  * Copyright (c) 2000 Christian E. Hopps.  All rights reserved.
      5   1.2   thorpej  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
      6   1.2   thorpej  *
      7   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
      8   1.2   thorpej  * modification, are permitted provided that the following conditions
      9   1.2   thorpej  * are met:
     10   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     11   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     12   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     14   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     15   1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     16   1.2   thorpej  *    must display the following acknowledgement:
     17   1.2   thorpej  *	This product includes software developed by Marc Horowitz.
     18   1.2   thorpej  * 4. The name of the author may not be used to endorse or promote products
     19   1.2   thorpej  *    derived from this software without specific prior written permission.
     20   1.2   thorpej  *
     21   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.2   thorpej  */
     32  1.63     lukem 
     33  1.63     lukem #include <sys/cdefs.h>
     34  1.80   mycroft __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.80 2004/08/11 00:18:18 mycroft Exp $");
     35  1.63     lukem 
     36  1.63     lukem #define	PCICDEBUG
     37   1.2   thorpej 
     38   1.2   thorpej #include <sys/param.h>
     39   1.2   thorpej #include <sys/systm.h>
     40   1.2   thorpej #include <sys/device.h>
     41   1.2   thorpej #include <sys/extent.h>
     42  1.20   msaitoh #include <sys/kernel.h>
     43   1.2   thorpej #include <sys/malloc.h>
     44  1.14   thorpej #include <sys/kthread.h>
     45   1.2   thorpej 
     46   1.2   thorpej #include <machine/bus.h>
     47   1.2   thorpej #include <machine/intr.h>
     48   1.2   thorpej 
     49   1.2   thorpej #include <dev/pcmcia/pcmciareg.h>
     50   1.2   thorpej #include <dev/pcmcia/pcmciavar.h>
     51   1.2   thorpej 
     52   1.2   thorpej #include <dev/ic/i82365reg.h>
     53   1.2   thorpej #include <dev/ic/i82365var.h>
     54   1.2   thorpej 
     55   1.2   thorpej #ifdef PCICDEBUG
     56   1.2   thorpej int	pcic_debug = 0;
     57   1.2   thorpej #define	DPRINTF(arg) if (pcic_debug) printf arg;
     58   1.2   thorpej #else
     59   1.2   thorpej #define	DPRINTF(arg)
     60   1.2   thorpej #endif
     61   1.2   thorpej 
     62   1.2   thorpej /*
     63   1.2   thorpej  * Individual drivers will allocate their own memory and io regions. Memory
     64   1.2   thorpej  * regions must be a multiple of 4k, aligned on a 4k boundary.
     65   1.2   thorpej  */
     66   1.2   thorpej 
     67   1.2   thorpej #define	PCIC_MEM_ALIGN	PCIC_MEM_PAGESIZE
     68   1.2   thorpej 
     69   1.2   thorpej void	pcic_attach_socket __P((struct pcic_handle *));
     70  1.33    chopps void	pcic_attach_socket_finish __P((struct pcic_handle *));
     71   1.2   thorpej 
     72   1.2   thorpej int	pcic_submatch __P((struct device *, struct cfdata *, void *));
     73   1.2   thorpej int	pcic_print  __P((void *arg, const char *pnp));
     74   1.2   thorpej int	pcic_intr_socket __P((struct pcic_handle *));
     75  1.33    chopps void	pcic_poll_intr __P((void *));
     76   1.2   thorpej 
     77   1.2   thorpej void	pcic_attach_card __P((struct pcic_handle *));
     78  1.15   thorpej void	pcic_detach_card __P((struct pcic_handle *, int));
     79  1.15   thorpej void	pcic_deactivate_card __P((struct pcic_handle *));
     80   1.2   thorpej 
     81   1.2   thorpej void	pcic_chip_do_mem_map __P((struct pcic_handle *, int));
     82   1.2   thorpej void	pcic_chip_do_io_map __P((struct pcic_handle *, int));
     83   1.2   thorpej 
     84  1.14   thorpej void	pcic_create_event_thread __P((void *));
     85  1.14   thorpej void	pcic_event_thread __P((void *));
     86  1.14   thorpej 
     87  1.14   thorpej void	pcic_queue_event __P((struct pcic_handle *, int));
     88  1.26  sommerfe void	pcic_power __P((int, void *));
     89  1.14   thorpej 
     90   1.8      marc static void	pcic_wait_ready __P((struct pcic_handle *));
     91  1.30     enami static void	pcic_delay __P((struct pcic_handle *, int, const char *));
     92   1.8      marc 
     93  1.25      haya static u_int8_t st_pcic_read __P((struct pcic_handle *, int));
     94  1.25      haya static void st_pcic_write __P((struct pcic_handle *, int, u_int8_t));
     95  1.25      haya 
     96   1.2   thorpej int
     97   1.2   thorpej pcic_ident_ok(ident)
     98   1.2   thorpej 	int ident;
     99   1.2   thorpej {
    100   1.2   thorpej 	/* this is very empirical and heuristic */
    101   1.2   thorpej 
    102   1.2   thorpej 	if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
    103   1.2   thorpej 		return (0);
    104   1.2   thorpej 
    105  1.75   mycroft 	if ((ident & PCIC_IDENT_REV_MASK) == 0)
    106  1.75   mycroft 		return (0);
    107  1.75   mycroft 
    108   1.2   thorpej 	if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
    109   1.2   thorpej #ifdef DIAGNOSTIC
    110   1.2   thorpej 		printf("pcic: does not support memory and I/O cards, "
    111   1.2   thorpej 		    "ignored (ident=%0x)\n", ident);
    112   1.2   thorpej #endif
    113   1.2   thorpej 		return (0);
    114   1.2   thorpej 	}
    115  1.75   mycroft 
    116   1.2   thorpej 	return (1);
    117   1.2   thorpej }
    118   1.2   thorpej 
    119   1.2   thorpej int
    120   1.2   thorpej pcic_vendor(h)
    121   1.2   thorpej 	struct pcic_handle *h;
    122   1.2   thorpej {
    123   1.2   thorpej 	int reg;
    124  1.69  takemura 	int vendor;
    125   1.2   thorpej 
    126  1.75   mycroft 	reg = pcic_read(h, PCIC_IDENT);
    127   1.2   thorpej 
    128  1.75   mycroft 	if ((reg & PCIC_IDENT_REV_MASK) == 0)
    129  1.75   mycroft 		return (PCIC_VENDOR_NONE);
    130   1.2   thorpej 
    131  1.69  takemura 	switch (reg) {
    132  1.75   mycroft 	case 0x00:
    133  1.75   mycroft 	case 0xff:
    134  1.75   mycroft 		return (PCIC_VENDOR_NONE);
    135  1.69  takemura 	case PCIC_IDENT_ID_INTEL0:
    136  1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR0;
    137  1.69  takemura 		break;
    138  1.69  takemura 	case PCIC_IDENT_ID_INTEL1:
    139  1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR1;
    140  1.69  takemura 		break;
    141  1.69  takemura 	case PCIC_IDENT_ID_INTEL2:
    142  1.69  takemura 		vendor = PCIC_VENDOR_I82365SL_DF;
    143  1.69  takemura 		break;
    144  1.69  takemura 	case PCIC_IDENT_ID_IBM1:
    145  1.69  takemura 	case PCIC_IDENT_ID_IBM2:
    146  1.69  takemura 		vendor = PCIC_VENDOR_IBM;
    147  1.69  takemura 		break;
    148  1.69  takemura 	case PCIC_IDENT_ID_IBM3:
    149  1.69  takemura 		vendor = PCIC_VENDOR_IBM_KING;
    150  1.69  takemura 		break;
    151  1.69  takemura 	default:
    152  1.69  takemura 		vendor = PCIC_VENDOR_UNKNOWN;
    153  1.69  takemura 		break;
    154  1.69  takemura 	}
    155  1.69  takemura 
    156  1.69  takemura 	if (vendor == PCIC_VENDOR_I82365SLR0 ||
    157  1.69  takemura 	    vendor == PCIC_VENDOR_I82365SLR1) {
    158  1.69  takemura 		/*
    159  1.75   mycroft 		 * Check for Cirrus PD67xx.
    160  1.75   mycroft 		 * the chip_id of the cirrus toggles between 11 and 00 after a
    161  1.75   mycroft 		 * write.  weird.
    162  1.75   mycroft 		 */
    163  1.75   mycroft 		pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
    164  1.75   mycroft 		reg = pcic_read(h, -1);
    165  1.75   mycroft 		if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
    166  1.75   mycroft 		    PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
    167  1.75   mycroft 			reg = pcic_read(h, -1);
    168  1.75   mycroft 			if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0)
    169  1.75   mycroft 				return (PCIC_VENDOR_CIRRUS_PD67XX);
    170  1.75   mycroft 		}
    171  1.75   mycroft 
    172  1.75   mycroft 		/*
    173  1.69  takemura 		 * check for Ricoh RF5C[23]96
    174  1.69  takemura 		 */
    175  1.69  takemura 		reg = pcic_read(h, PCIC_RICOH_REG_CHIP_ID);
    176  1.69  takemura 		switch (reg) {
    177  1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C296:
    178  1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C296);
    179  1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C396:
    180  1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C396);
    181  1.69  takemura 		}
    182  1.69  takemura 	}
    183  1.69  takemura 
    184  1.75   mycroft 	return (vendor);
    185   1.2   thorpej }
    186   1.2   thorpej 
    187   1.2   thorpej char *
    188   1.2   thorpej pcic_vendor_to_string(vendor)
    189   1.2   thorpej 	int vendor;
    190   1.2   thorpej {
    191   1.2   thorpej 	switch (vendor) {
    192   1.2   thorpej 	case PCIC_VENDOR_I82365SLR0:
    193   1.2   thorpej 		return ("Intel 82365SL Revision 0");
    194   1.2   thorpej 	case PCIC_VENDOR_I82365SLR1:
    195   1.2   thorpej 		return ("Intel 82365SL Revision 1");
    196  1.75   mycroft 	case PCIC_VENDOR_CIRRUS_PD67XX:
    197  1.75   mycroft 		return ("Cirrus PD6710/2X");
    198  1.69  takemura 	case PCIC_VENDOR_I82365SL_DF:
    199  1.69  takemura 		return ("Intel 82365SL-DF");
    200  1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
    201  1.69  takemura 		return ("Ricoh RF5C296");
    202  1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
    203  1.69  takemura 		return ("Ricoh RF5C396");
    204  1.69  takemura 	case PCIC_VENDOR_IBM:
    205  1.69  takemura 		return ("IBM PCIC");
    206  1.69  takemura 	case PCIC_VENDOR_IBM_KING:
    207  1.69  takemura 		return ("IBM KING");
    208   1.2   thorpej 	}
    209   1.2   thorpej 
    210   1.2   thorpej 	return ("Unknown controller");
    211   1.2   thorpej }
    212   1.2   thorpej 
    213   1.2   thorpej void
    214   1.2   thorpej pcic_attach(sc)
    215   1.2   thorpej 	struct pcic_softc *sc;
    216   1.2   thorpej {
    217  1.75   mycroft 	int i, reg, chip, socket;
    218  1.54   mycroft 	struct pcic_handle *h;
    219   1.2   thorpej 
    220  1.33    chopps 	DPRINTF(("pcic ident regs:"));
    221   1.2   thorpej 
    222  1.53   thorpej 	lockinit(&sc->sc_pcic_lock, PWAIT, "pciclk", 0, 0);
    223  1.53   thorpej 
    224  1.33    chopps 	/* find and configure for the available sockets */
    225  1.33    chopps 	for (i = 0; i < PCIC_NSLOTS; i++) {
    226  1.54   mycroft 		h = &sc->handle[i];
    227  1.33    chopps 		chip = i / 2;
    228  1.33    chopps 		socket = i % 2;
    229  1.54   mycroft 
    230  1.54   mycroft 		h->ph_parent = (struct device *)sc;
    231  1.54   mycroft 		h->chip = chip;
    232  1.54   mycroft 		h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
    233  1.54   mycroft 		h->laststate = PCIC_LASTSTATE_EMPTY;
    234  1.35     enami 		/* initialize pcic_read and pcic_write functions */
    235  1.54   mycroft 		h->ph_read = st_pcic_read;
    236  1.54   mycroft 		h->ph_write = st_pcic_write;
    237  1.54   mycroft 		h->ph_bus_t = sc->iot;
    238  1.54   mycroft 		h->ph_bus_h = sc->ioh;
    239  1.75   mycroft 		h->flags = 0;
    240  1.54   mycroft 
    241  1.33    chopps 		/* need to read vendor -- for cirrus to report no xtra chip */
    242  1.33    chopps 		if (socket == 0)
    243  1.54   mycroft 			h->vendor = (h+1)->vendor = pcic_vendor(h);
    244  1.54   mycroft 
    245  1.75   mycroft 		switch (h->vendor) {
    246  1.75   mycroft 		case PCIC_VENDOR_NONE:
    247  1.75   mycroft 			/* no chip */
    248  1.75   mycroft 			continue;
    249  1.75   mycroft 		case PCIC_VENDOR_CIRRUS_PD67XX:
    250  1.75   mycroft 			reg = pcic_read(h, PCIC_CIRRUS_CHIP_INFO);
    251  1.75   mycroft 			if (socket == 0 ||
    252  1.75   mycroft 			    (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS))
    253  1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    254  1.75   mycroft 			break;
    255  1.75   mycroft 		default:
    256  1.75   mycroft 			/*
    257  1.75   mycroft 			 * During the socket probe, read the ident register
    258  1.75   mycroft 			 * twice.  I don't understand why, but sometimes the
    259  1.75   mycroft 			 * clone chips in hpcmips boxes read all-0s the first
    260  1.75   mycroft 			 * time. -- mycroft
    261  1.75   mycroft 			 */
    262  1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    263  1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    264  1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    265  1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    266  1.75   mycroft 			if (pcic_ident_ok(reg))
    267  1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    268  1.75   mycroft 			break;
    269  1.75   mycroft 		}
    270   1.2   thorpej 	}
    271   1.2   thorpej 
    272   1.2   thorpej 	for (i = 0; i < PCIC_NSLOTS; i++) {
    273  1.54   mycroft 		h = &sc->handle[i];
    274  1.54   mycroft 
    275  1.54   mycroft 		if (h->flags & PCIC_FLAG_SOCKETP) {
    276  1.54   mycroft 			SIMPLEQ_INIT(&h->events);
    277  1.33    chopps 
    278  1.75   mycroft 			/* disable interrupts and leave socket in reset */
    279  1.54   mycroft 			pcic_write(h, PCIC_CSC_INTR, 0);
    280  1.75   mycroft 			pcic_write(h, PCIC_INTR, 0);
    281  1.54   mycroft 			(void) pcic_read(h, PCIC_CSC);
    282   1.2   thorpej 		}
    283   1.2   thorpej 	}
    284   1.2   thorpej 
    285  1.33    chopps 	/* print detected info */
    286  1.33    chopps 	for (i = 0; i < PCIC_NSLOTS; i += 2) {
    287  1.54   mycroft 		h = &sc->handle[i];
    288  1.33    chopps 		chip = i / 2;
    289   1.2   thorpej 
    290  1.75   mycroft 		if (h->vendor == PCIC_VENDOR_NONE)
    291  1.75   mycroft 			continue;
    292  1.75   mycroft 
    293  1.72   thorpej 		aprint_normal("%s: controller %d (%s) has ", sc->dev.dv_xname,
    294  1.72   thorpej 		    chip, pcic_vendor_to_string(sc->handle[i].vendor));
    295   1.2   thorpej 
    296  1.54   mycroft 		if ((h->flags & PCIC_FLAG_SOCKETP) &&
    297  1.54   mycroft 		    ((h+1)->flags & PCIC_FLAG_SOCKETP))
    298  1.72   thorpej 			aprint_normal("sockets A and B\n");
    299  1.54   mycroft 		else if (h->flags & PCIC_FLAG_SOCKETP)
    300  1.72   thorpej 			aprint_normal("socket A only\n");
    301  1.54   mycroft 		else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
    302  1.72   thorpej 			aprint_normal("socket B only\n");
    303   1.2   thorpej 		else
    304  1.72   thorpej 			aprint_normal("no sockets\n");
    305   1.2   thorpej 	}
    306   1.2   thorpej }
    307   1.2   thorpej 
    308  1.33    chopps /*
    309  1.33    chopps  * attach the sockets before we know what interrupts we have
    310  1.33    chopps  */
    311   1.2   thorpej void
    312   1.2   thorpej pcic_attach_sockets(sc)
    313   1.2   thorpej 	struct pcic_softc *sc;
    314   1.2   thorpej {
    315   1.2   thorpej 	int i;
    316   1.2   thorpej 
    317   1.2   thorpej 	for (i = 0; i < PCIC_NSLOTS; i++)
    318   1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    319   1.2   thorpej 			pcic_attach_socket(&sc->handle[i]);
    320   1.2   thorpej }
    321   1.2   thorpej 
    322   1.2   thorpej void
    323  1.49     enami pcic_power(why, arg)
    324  1.26  sommerfe 	int why;
    325  1.26  sommerfe 	void *arg;
    326  1.26  sommerfe {
    327  1.26  sommerfe 	struct pcic_handle *h = (struct pcic_handle *)arg;
    328  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    329  1.33    chopps 	int reg;
    330  1.33    chopps 
    331  1.33    chopps 	DPRINTF(("%s: power: why %d\n", h->ph_parent->dv_xname, why));
    332  1.26  sommerfe 
    333  1.26  sommerfe 	if (h->flags & PCIC_FLAG_SOCKETP) {
    334  1.26  sommerfe 		if ((why == PWR_RESUME) &&
    335  1.26  sommerfe 		    (pcic_read(h, PCIC_CSC_INTR) == 0)) {
    336  1.26  sommerfe #ifdef PCICDEBUG
    337  1.26  sommerfe 			char bitbuf[64];
    338  1.26  sommerfe #endif
    339  1.33    chopps 			reg = PCIC_CSC_INTR_CD_ENABLE;
    340  1.33    chopps 			if (sc->irq != -1)
    341  1.33    chopps 			    reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    342  1.33    chopps 			pcic_write(h, PCIC_CSC_INTR, reg);
    343  1.26  sommerfe 			DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
    344  1.26  sommerfe 			    sc->dev.dv_xname,
    345  1.26  sommerfe 			    bitmask_snprintf(pcic_read(h, PCIC_CSC_INTR),
    346  1.26  sommerfe 				PCIC_CSC_INTR_FORMAT,
    347  1.26  sommerfe 				bitbuf, sizeof(bitbuf))));
    348  1.26  sommerfe 		}
    349  1.42    itojun 
    350  1.42    itojun 		/*
    351  1.42    itojun 		 * check for card insertion or removal during suspend period.
    352  1.42    itojun 		 * XXX: the code can't cope with card swap (remove then insert).
    353  1.42    itojun 		 * how can we detect such situation?
    354  1.42    itojun 		 */
    355  1.42    itojun 		if (why == PWR_RESUME)
    356  1.42    itojun 			(void)pcic_intr_socket(h);
    357  1.26  sommerfe 	}
    358  1.26  sommerfe }
    359  1.26  sommerfe 
    360  1.26  sommerfe 
    361  1.33    chopps /*
    362  1.33    chopps  * attach a socket -- we don't know about irqs yet
    363  1.33    chopps  */
    364  1.26  sommerfe void
    365   1.2   thorpej pcic_attach_socket(h)
    366   1.2   thorpej 	struct pcic_handle *h;
    367   1.2   thorpej {
    368   1.2   thorpej 	struct pcmciabus_attach_args paa;
    369  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    370   1.2   thorpej 
    371   1.2   thorpej 	/* initialize the rest of the handle */
    372   1.2   thorpej 
    373  1.14   thorpej 	h->shutdown = 0;
    374   1.2   thorpej 	h->memalloc = 0;
    375   1.2   thorpej 	h->ioalloc = 0;
    376   1.2   thorpej 	h->ih_irq = 0;
    377   1.2   thorpej 
    378   1.2   thorpej 	/* now, config one pcmcia device per socket */
    379   1.2   thorpej 
    380  1.25      haya 	paa.paa_busname = "pcmcia";
    381  1.25      haya 	paa.pct = (pcmcia_chipset_tag_t) sc->pct;
    382   1.2   thorpej 	paa.pch = (pcmcia_chipset_handle_t) h;
    383  1.25      haya 	paa.iobase = sc->iobase;
    384  1.25      haya 	paa.iosize = sc->iosize;
    385   1.2   thorpej 
    386  1.33    chopps 	h->pcmcia = config_found_sm(&sc->dev, &paa, pcic_print, pcic_submatch);
    387  1.50   mycroft 	if (h->pcmcia == NULL) {
    388  1.50   mycroft 		h->flags &= ~PCIC_FLAG_SOCKETP;
    389  1.33    chopps 		return;
    390  1.50   mycroft 	}
    391   1.2   thorpej 
    392  1.33    chopps 	/*
    393  1.33    chopps 	 * queue creation of a kernel thread to handle insert/removal events.
    394  1.33    chopps 	 */
    395  1.33    chopps #ifdef DIAGNOSTIC
    396  1.33    chopps 	if (h->event_thread != NULL)
    397  1.33    chopps 		panic("pcic_attach_socket: event thread");
    398  1.33    chopps #endif
    399  1.33    chopps 	config_pending_incr();
    400  1.33    chopps 	kthread_create(pcic_create_event_thread, h);
    401  1.33    chopps }
    402   1.2   thorpej 
    403  1.33    chopps /*
    404  1.33    chopps  * now finish attaching the sockets, we are ready to allocate
    405  1.33    chopps  * interrupts
    406  1.33    chopps  */
    407  1.33    chopps void
    408  1.33    chopps pcic_attach_sockets_finish(sc)
    409  1.33    chopps 	struct pcic_softc *sc;
    410  1.33    chopps {
    411  1.33    chopps 	int i;
    412  1.33    chopps 
    413  1.33    chopps 	for (i = 0; i < PCIC_NSLOTS; i++)
    414  1.51   mycroft 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    415  1.33    chopps 			pcic_attach_socket_finish(&sc->handle[i]);
    416  1.33    chopps }
    417  1.33    chopps 
    418  1.33    chopps /*
    419  1.33    chopps  * finishing attaching the socket.  Interrupts may now be on
    420  1.33    chopps  * if so expects the pcic interrupt to be blocked
    421  1.33    chopps  */
    422  1.33    chopps void
    423  1.33    chopps pcic_attach_socket_finish(h)
    424  1.33    chopps 	struct pcic_handle *h;
    425  1.33    chopps {
    426  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    427  1.52   mycroft 	int reg, intr;
    428  1.33    chopps 
    429  1.46   nathanw 	DPRINTF(("%s: attach finish socket %ld\n", h->ph_parent->dv_xname,
    430  1.46   nathanw 	    (long) (h - &sc->handle[0])));
    431  1.51   mycroft 
    432  1.33    chopps 	/*
    433  1.33    chopps 	 * Set up a powerhook to ensure it continues to interrupt on
    434  1.33    chopps 	 * card detect even after suspend.
    435  1.33    chopps 	 * (this works around a bug seen in suspend-to-disk on the
    436  1.33    chopps 	 * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
    437  1.33    chopps 	 */
    438  1.33    chopps 	powerhook_establish(pcic_power, h);
    439  1.33    chopps 
    440  1.33    chopps 	/* enable interrupts on card detect, poll for them if no irq avail */
    441  1.33    chopps 	reg = PCIC_CSC_INTR_CD_ENABLE;
    442  1.57   thorpej 	if (sc->irq == -1) {
    443  1.57   thorpej 		if (sc->poll_established == 0) {
    444  1.57   thorpej 			callout_init(&sc->poll_ch);
    445  1.57   thorpej 			callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    446  1.57   thorpej 			sc->poll_established = 1;
    447  1.57   thorpej 		}
    448  1.57   thorpej 	} else
    449  1.33    chopps 		reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    450  1.33    chopps 	pcic_write(h, PCIC_CSC_INTR, reg);
    451  1.33    chopps 
    452  1.33    chopps 	/* steer above mgmt interrupt to configured place */
    453  1.52   mycroft 	intr = pcic_read(h, PCIC_INTR);
    454  1.52   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
    455  1.73   mycroft 	if (sc->irq == 0)
    456  1.73   mycroft 		intr |= PCIC_INTR_ENABLE;
    457  1.52   mycroft 	pcic_write(h, PCIC_INTR, intr);
    458  1.52   mycroft 
    459  1.52   mycroft 	/* power down the socket */
    460  1.52   mycroft 	pcic_write(h, PCIC_PWRCTL, 0);
    461  1.52   mycroft 
    462  1.52   mycroft 	/* zero out the address windows */
    463  1.52   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
    464  1.33    chopps 
    465  1.33    chopps 	/* clear possible card detect interrupt */
    466  1.33    chopps 	pcic_read(h, PCIC_CSC);
    467  1.33    chopps 
    468  1.33    chopps 	DPRINTF(("%s: attach finish vendor 0x%02x\n", h->ph_parent->dv_xname,
    469  1.33    chopps 	    h->vendor));
    470  1.33    chopps 
    471  1.33    chopps 	/* unsleep the cirrus controller */
    472  1.75   mycroft 	if (h->vendor == PCIC_VENDOR_CIRRUS_PD67XX) {
    473  1.33    chopps 		reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
    474  1.33    chopps 		if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
    475  1.33    chopps 			DPRINTF(("%s: socket %02x was suspended\n",
    476  1.35     enami 			    h->ph_parent->dv_xname, h->sock));
    477  1.33    chopps 			reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
    478  1.33    chopps 			pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
    479  1.33    chopps 		}
    480  1.33    chopps 	}
    481  1.33    chopps 
    482  1.33    chopps 	/* if there's a card there, then attach it. */
    483  1.33    chopps 	reg = pcic_read(h, PCIC_IF_STATUS);
    484  1.33    chopps 	if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    485  1.33    chopps 	    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    486  1.33    chopps 		pcic_queue_event(h, PCIC_EVENT_INSERTION);
    487  1.33    chopps 		h->laststate = PCIC_LASTSTATE_PRESENT;
    488  1.33    chopps 	} else {
    489  1.33    chopps 		h->laststate = PCIC_LASTSTATE_EMPTY;
    490  1.33    chopps 	}
    491   1.2   thorpej }
    492   1.2   thorpej 
    493   1.2   thorpej void
    494  1.14   thorpej pcic_create_event_thread(arg)
    495  1.14   thorpej 	void *arg;
    496  1.14   thorpej {
    497  1.14   thorpej 	struct pcic_handle *h = arg;
    498  1.14   thorpej 	const char *cs;
    499  1.14   thorpej 
    500  1.14   thorpej 	switch (h->sock) {
    501  1.14   thorpej 	case C0SA:
    502  1.14   thorpej 		cs = "0,0";
    503  1.14   thorpej 		break;
    504  1.14   thorpej 	case C0SB:
    505  1.14   thorpej 		cs = "0,1";
    506  1.14   thorpej 		break;
    507  1.14   thorpej 	case C1SA:
    508  1.14   thorpej 		cs = "1,0";
    509  1.14   thorpej 		break;
    510  1.14   thorpej 	case C1SB:
    511  1.14   thorpej 		cs = "1,1";
    512  1.14   thorpej 		break;
    513  1.14   thorpej 	default:
    514  1.14   thorpej 		panic("pcic_create_event_thread: unknown pcic socket");
    515  1.14   thorpej 	}
    516  1.14   thorpej 
    517  1.24   thorpej 	if (kthread_create1(pcic_event_thread, h, &h->event_thread,
    518  1.25      haya 	    "%s,%s", h->ph_parent->dv_xname, cs)) {
    519  1.14   thorpej 		printf("%s: unable to create event thread for sock 0x%02x\n",
    520  1.25      haya 		    h->ph_parent->dv_xname, h->sock);
    521  1.14   thorpej 		panic("pcic_create_event_thread");
    522  1.14   thorpej 	}
    523  1.14   thorpej }
    524  1.14   thorpej 
    525  1.14   thorpej void
    526  1.14   thorpej pcic_event_thread(arg)
    527  1.14   thorpej 	void *arg;
    528  1.14   thorpej {
    529  1.14   thorpej 	struct pcic_handle *h = arg;
    530  1.14   thorpej 	struct pcic_event *pe;
    531  1.29     enami 	int s, first = 1;
    532  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    533  1.14   thorpej 
    534  1.14   thorpej 	while (h->shutdown == 0) {
    535  1.53   thorpej 		/*
    536  1.53   thorpej 		 * Serialize event processing on the PCIC.  We may
    537  1.53   thorpej 		 * sleep while we hold this lock.
    538  1.53   thorpej 		 */
    539  1.53   thorpej 		(void) lockmgr(&sc->sc_pcic_lock, LK_EXCLUSIVE, NULL);
    540  1.53   thorpej 
    541  1.14   thorpej 		s = splhigh();
    542  1.14   thorpej 		if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
    543  1.14   thorpej 			splx(s);
    544  1.29     enami 			if (first) {
    545  1.29     enami 				first = 0;
    546  1.29     enami 				config_pending_decr();
    547  1.29     enami 			}
    548  1.53   thorpej 			/*
    549  1.53   thorpej 			 * No events to process; release the PCIC lock.
    550  1.53   thorpej 			 */
    551  1.53   thorpej 			(void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
    552  1.14   thorpej 			(void) tsleep(&h->events, PWAIT, "pcicev", 0);
    553  1.14   thorpej 			continue;
    554  1.20   msaitoh 		} else {
    555  1.20   msaitoh 			splx(s);
    556  1.20   msaitoh 			/* sleep .25s to be enqueued chatterling interrupts */
    557  1.35     enami 			(void) tsleep((caddr_t)pcic_event_thread, PWAIT,
    558  1.35     enami 			    "pcicss", hz/4);
    559  1.14   thorpej 		}
    560  1.20   msaitoh 		s = splhigh();
    561  1.66     lukem 		SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    562  1.14   thorpej 		splx(s);
    563  1.14   thorpej 
    564  1.14   thorpej 		switch (pe->pe_type) {
    565  1.14   thorpej 		case PCIC_EVENT_INSERTION:
    566  1.20   msaitoh 			s = splhigh();
    567  1.20   msaitoh 			while (1) {
    568  1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    569  1.20   msaitoh 
    570  1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    571  1.20   msaitoh 					break;
    572  1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_REMOVAL)
    573  1.20   msaitoh 					break;
    574  1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    575  1.20   msaitoh 					break;
    576  1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_INSERTION) {
    577  1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    578  1.20   msaitoh 					free(pe1, M_TEMP);
    579  1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    580  1.20   msaitoh 					free(pe2, M_TEMP);
    581  1.20   msaitoh 				}
    582  1.20   msaitoh 			}
    583  1.20   msaitoh 			splx(s);
    584  1.20   msaitoh 
    585  1.35     enami 			DPRINTF(("%s: insertion event\n",
    586  1.35     enami 			    h->ph_parent->dv_xname));
    587  1.14   thorpej 			pcic_attach_card(h);
    588  1.14   thorpej 			break;
    589  1.14   thorpej 
    590  1.14   thorpej 		case PCIC_EVENT_REMOVAL:
    591  1.20   msaitoh 			s = splhigh();
    592  1.20   msaitoh 			while (1) {
    593  1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    594  1.20   msaitoh 
    595  1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    596  1.20   msaitoh 					break;
    597  1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_INSERTION)
    598  1.20   msaitoh 					break;
    599  1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    600  1.20   msaitoh 					break;
    601  1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
    602  1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    603  1.20   msaitoh 					free(pe1, M_TEMP);
    604  1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    605  1.20   msaitoh 					free(pe2, M_TEMP);
    606  1.20   msaitoh 				}
    607  1.20   msaitoh 			}
    608  1.20   msaitoh 			splx(s);
    609  1.20   msaitoh 
    610  1.35     enami 			DPRINTF(("%s: removal event\n",
    611  1.35     enami 			    h->ph_parent->dv_xname));
    612  1.15   thorpej 			pcic_detach_card(h, DETACH_FORCE);
    613  1.14   thorpej 			break;
    614  1.14   thorpej 
    615  1.14   thorpej 		default:
    616  1.14   thorpej 			panic("pcic_event_thread: unknown event %d",
    617  1.14   thorpej 			    pe->pe_type);
    618  1.14   thorpej 		}
    619  1.14   thorpej 		free(pe, M_TEMP);
    620  1.53   thorpej 
    621  1.53   thorpej 		(void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
    622  1.14   thorpej 	}
    623  1.14   thorpej 
    624  1.14   thorpej 	h->event_thread = NULL;
    625  1.14   thorpej 
    626  1.14   thorpej 	/* In case parent is waiting for us to exit. */
    627  1.25      haya 	wakeup(sc);
    628  1.14   thorpej 
    629  1.14   thorpej 	kthread_exit(0);
    630  1.14   thorpej }
    631  1.14   thorpej 
    632   1.2   thorpej int
    633   1.2   thorpej pcic_submatch(parent, cf, aux)
    634   1.2   thorpej 	struct device *parent;
    635   1.2   thorpej 	struct cfdata *cf;
    636   1.2   thorpej 	void *aux;
    637   1.2   thorpej {
    638   1.2   thorpej 
    639   1.3     enami 	struct pcmciabus_attach_args *paa = aux;
    640   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    641   1.2   thorpej 
    642   1.2   thorpej 	switch (h->sock) {
    643   1.2   thorpej 	case C0SA:
    644  1.78   thorpej 		if (cf->pcmciabuscf_controller !=
    645  1.16   thorpej 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    646  1.78   thorpej 		    cf->pcmciabuscf_controller != 0)
    647   1.2   thorpej 			return 0;
    648  1.78   thorpej 		if (cf->pcmciabuscf_socket !=
    649  1.16   thorpej 		    PCMCIABUSCF_SOCKET_DEFAULT &&
    650  1.78   thorpej 		    cf->pcmciabuscf_socket != 0)
    651   1.2   thorpej 			return 0;
    652   1.2   thorpej 
    653   1.2   thorpej 		break;
    654   1.2   thorpej 	case C0SB:
    655  1.78   thorpej 		if (cf->pcmciabuscf_controller !=
    656  1.16   thorpej 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    657  1.78   thorpej 		    cf->pcmciabuscf_controller != 0)
    658   1.2   thorpej 			return 0;
    659  1.78   thorpej 		if (cf->pcmciabuscf_socket !=
    660  1.16   thorpej 		    PCMCIABUSCF_SOCKET_DEFAULT &&
    661  1.78   thorpej 		    cf->pcmciabuscf_socket != 1)
    662   1.2   thorpej 			return 0;
    663   1.2   thorpej 
    664   1.2   thorpej 		break;
    665   1.2   thorpej 	case C1SA:
    666  1.78   thorpej 		if (cf->pcmciabuscf_controller !=
    667  1.16   thorpej 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    668  1.78   thorpej 		    cf->pcmciabuscf_controller != 1)
    669   1.2   thorpej 			return 0;
    670  1.78   thorpej 		if (cf->pcmciabuscf_socket !=
    671  1.16   thorpej 		    PCMCIABUSCF_SOCKET_DEFAULT &&
    672  1.78   thorpej 		    cf->pcmciabuscf_socket != 0)
    673   1.2   thorpej 			return 0;
    674   1.2   thorpej 
    675   1.2   thorpej 		break;
    676   1.2   thorpej 	case C1SB:
    677  1.78   thorpej 		if (cf->pcmciabuscf_controller !=
    678  1.16   thorpej 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    679  1.78   thorpej 		    cf->pcmciabuscf_controller != 1)
    680   1.2   thorpej 			return 0;
    681  1.78   thorpej 		if (cf->pcmciabuscf_socket !=
    682  1.16   thorpej 		    PCMCIABUSCF_SOCKET_DEFAULT &&
    683  1.78   thorpej 		    cf->pcmciabuscf_socket != 1)
    684   1.2   thorpej 			return 0;
    685   1.2   thorpej 
    686   1.2   thorpej 		break;
    687   1.2   thorpej 	default:
    688   1.2   thorpej 		panic("unknown pcic socket");
    689   1.2   thorpej 	}
    690   1.2   thorpej 
    691  1.67   thorpej 	return (config_match(parent, cf, aux));
    692   1.2   thorpej }
    693   1.2   thorpej 
    694   1.2   thorpej int
    695   1.2   thorpej pcic_print(arg, pnp)
    696   1.2   thorpej 	void *arg;
    697   1.2   thorpej 	const char *pnp;
    698   1.2   thorpej {
    699   1.3     enami 	struct pcmciabus_attach_args *paa = arg;
    700   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    701   1.2   thorpej 
    702   1.2   thorpej 	/* Only "pcmcia"s can attach to "pcic"s... easy. */
    703   1.2   thorpej 	if (pnp)
    704  1.70   thorpej 		aprint_normal("pcmcia at %s", pnp);
    705   1.2   thorpej 
    706   1.2   thorpej 	switch (h->sock) {
    707   1.2   thorpej 	case C0SA:
    708  1.70   thorpej 		aprint_normal(" controller 0 socket 0");
    709   1.2   thorpej 		break;
    710   1.2   thorpej 	case C0SB:
    711  1.70   thorpej 		aprint_normal(" controller 0 socket 1");
    712   1.2   thorpej 		break;
    713   1.2   thorpej 	case C1SA:
    714  1.70   thorpej 		aprint_normal(" controller 1 socket 0");
    715   1.2   thorpej 		break;
    716   1.2   thorpej 	case C1SB:
    717  1.70   thorpej 		aprint_normal(" controller 1 socket 1");
    718   1.2   thorpej 		break;
    719   1.2   thorpej 	default:
    720   1.2   thorpej 		panic("unknown pcic socket");
    721   1.2   thorpej 	}
    722   1.2   thorpej 
    723   1.2   thorpej 	return (UNCONF);
    724   1.2   thorpej }
    725   1.2   thorpej 
    726  1.33    chopps void
    727  1.33    chopps pcic_poll_intr(arg)
    728  1.33    chopps 	void *arg;
    729  1.33    chopps {
    730  1.33    chopps 	struct pcic_softc *sc;
    731  1.33    chopps 	int i, s;
    732  1.33    chopps 
    733  1.33    chopps 	s = spltty();
    734  1.33    chopps 	sc = arg;
    735  1.33    chopps 	for (i = 0; i < PCIC_NSLOTS; i++)
    736  1.33    chopps 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    737  1.33    chopps 			(void)pcic_intr_socket(&sc->handle[i]);
    738  1.57   thorpej 	callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    739  1.33    chopps 	splx(s);
    740  1.33    chopps }
    741  1.33    chopps 
    742   1.2   thorpej int
    743   1.2   thorpej pcic_intr(arg)
    744   1.2   thorpej 	void *arg;
    745   1.2   thorpej {
    746   1.3     enami 	struct pcic_softc *sc = arg;
    747   1.2   thorpej 	int i, ret = 0;
    748   1.2   thorpej 
    749   1.2   thorpej 	DPRINTF(("%s: intr\n", sc->dev.dv_xname));
    750   1.2   thorpej 
    751   1.2   thorpej 	for (i = 0; i < PCIC_NSLOTS; i++)
    752   1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    753   1.2   thorpej 			ret += pcic_intr_socket(&sc->handle[i]);
    754   1.2   thorpej 
    755   1.2   thorpej 	return (ret ? 1 : 0);
    756   1.2   thorpej }
    757   1.2   thorpej 
    758   1.2   thorpej int
    759   1.2   thorpej pcic_intr_socket(h)
    760   1.2   thorpej 	struct pcic_handle *h;
    761   1.2   thorpej {
    762   1.2   thorpej 	int cscreg;
    763   1.2   thorpej 
    764   1.2   thorpej 	cscreg = pcic_read(h, PCIC_CSC);
    765   1.2   thorpej 
    766   1.2   thorpej 	cscreg &= (PCIC_CSC_GPI |
    767   1.2   thorpej 		   PCIC_CSC_CD |
    768   1.2   thorpej 		   PCIC_CSC_READY |
    769   1.2   thorpej 		   PCIC_CSC_BATTWARN |
    770   1.2   thorpej 		   PCIC_CSC_BATTDEAD);
    771   1.2   thorpej 
    772   1.2   thorpej 	if (cscreg & PCIC_CSC_GPI) {
    773  1.25      haya 		DPRINTF(("%s: %02x GPI\n", h->ph_parent->dv_xname, h->sock));
    774   1.2   thorpej 	}
    775   1.2   thorpej 	if (cscreg & PCIC_CSC_CD) {
    776   1.2   thorpej 		int statreg;
    777   1.2   thorpej 
    778   1.2   thorpej 		statreg = pcic_read(h, PCIC_IF_STATUS);
    779   1.2   thorpej 
    780  1.25      haya 		DPRINTF(("%s: %02x CD %x\n", h->ph_parent->dv_xname, h->sock,
    781   1.2   thorpej 		    statreg));
    782   1.2   thorpej 
    783   1.2   thorpej 		if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    784   1.2   thorpej 		    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    785  1.20   msaitoh 			if (h->laststate != PCIC_LASTSTATE_PRESENT) {
    786  1.14   thorpej 				DPRINTF(("%s: enqueing INSERTION event\n",
    787  1.25      haya 					 h->ph_parent->dv_xname));
    788  1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_INSERTION);
    789  1.14   thorpej 			}
    790  1.20   msaitoh 			h->laststate = PCIC_LASTSTATE_PRESENT;
    791   1.2   thorpej 		} else {
    792  1.20   msaitoh 			if (h->laststate == PCIC_LASTSTATE_PRESENT) {
    793  1.15   thorpej 				/* Deactivate the card now. */
    794  1.15   thorpej 				DPRINTF(("%s: deactivating card\n",
    795  1.25      haya 					 h->ph_parent->dv_xname));
    796  1.15   thorpej 				pcic_deactivate_card(h);
    797  1.15   thorpej 
    798  1.14   thorpej 				DPRINTF(("%s: enqueing REMOVAL event\n",
    799  1.25      haya 					 h->ph_parent->dv_xname));
    800  1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_REMOVAL);
    801  1.14   thorpej 			}
    802  1.35     enami 			h->laststate =
    803  1.35     enami 			    ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) == 0) ?
    804  1.35     enami 			    PCIC_LASTSTATE_EMPTY : PCIC_LASTSTATE_HALF;
    805   1.2   thorpej 		}
    806   1.2   thorpej 	}
    807   1.2   thorpej 	if (cscreg & PCIC_CSC_READY) {
    808  1.25      haya 		DPRINTF(("%s: %02x READY\n", h->ph_parent->dv_xname, h->sock));
    809   1.2   thorpej 		/* shouldn't happen */
    810   1.2   thorpej 	}
    811   1.2   thorpej 	if (cscreg & PCIC_CSC_BATTWARN) {
    812  1.35     enami 		DPRINTF(("%s: %02x BATTWARN\n", h->ph_parent->dv_xname,
    813  1.35     enami 		    h->sock));
    814   1.2   thorpej 	}
    815   1.2   thorpej 	if (cscreg & PCIC_CSC_BATTDEAD) {
    816  1.35     enami 		DPRINTF(("%s: %02x BATTDEAD\n", h->ph_parent->dv_xname,
    817  1.35     enami 		    h->sock));
    818   1.2   thorpej 	}
    819   1.2   thorpej 	return (cscreg ? 1 : 0);
    820  1.14   thorpej }
    821  1.14   thorpej 
    822  1.14   thorpej void
    823  1.14   thorpej pcic_queue_event(h, event)
    824  1.14   thorpej 	struct pcic_handle *h;
    825  1.14   thorpej 	int event;
    826  1.14   thorpej {
    827  1.14   thorpej 	struct pcic_event *pe;
    828  1.14   thorpej 	int s;
    829  1.14   thorpej 
    830  1.14   thorpej 	pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
    831  1.14   thorpej 	if (pe == NULL)
    832  1.14   thorpej 		panic("pcic_queue_event: can't allocate event");
    833  1.14   thorpej 
    834  1.14   thorpej 	pe->pe_type = event;
    835  1.14   thorpej 	s = splhigh();
    836  1.14   thorpej 	SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
    837  1.14   thorpej 	splx(s);
    838  1.14   thorpej 	wakeup(&h->events);
    839   1.2   thorpej }
    840   1.2   thorpej 
    841   1.2   thorpej void
    842   1.2   thorpej pcic_attach_card(h)
    843   1.2   thorpej 	struct pcic_handle *h;
    844   1.2   thorpej {
    845  1.15   thorpej 
    846  1.20   msaitoh 	if (!(h->flags & PCIC_FLAG_CARDP)) {
    847  1.20   msaitoh 		/* call the MI attach function */
    848  1.20   msaitoh 		pcmcia_card_attach(h->pcmcia);
    849   1.2   thorpej 
    850  1.20   msaitoh 		h->flags |= PCIC_FLAG_CARDP;
    851  1.20   msaitoh 	} else {
    852  1.20   msaitoh 		DPRINTF(("pcic_attach_card: already attached"));
    853  1.20   msaitoh 	}
    854   1.2   thorpej }
    855   1.2   thorpej 
    856   1.2   thorpej void
    857  1.15   thorpej pcic_detach_card(h, flags)
    858   1.2   thorpej 	struct pcic_handle *h;
    859  1.15   thorpej 	int flags;		/* DETACH_* */
    860   1.2   thorpej {
    861  1.15   thorpej 
    862  1.20   msaitoh 	if (h->flags & PCIC_FLAG_CARDP) {
    863  1.20   msaitoh 		h->flags &= ~PCIC_FLAG_CARDP;
    864   1.2   thorpej 
    865  1.20   msaitoh 		/* call the MI detach function */
    866  1.20   msaitoh 		pcmcia_card_detach(h->pcmcia, flags);
    867  1.20   msaitoh 	} else {
    868  1.20   msaitoh 		DPRINTF(("pcic_detach_card: already detached"));
    869  1.20   msaitoh 	}
    870  1.15   thorpej }
    871  1.15   thorpej 
    872  1.15   thorpej void
    873  1.15   thorpej pcic_deactivate_card(h)
    874  1.15   thorpej 	struct pcic_handle *h;
    875  1.15   thorpej {
    876  1.74   mycroft 	int intr;
    877   1.2   thorpej 
    878  1.15   thorpej 	/* call the MI deactivate function */
    879  1.15   thorpej 	pcmcia_card_deactivate(h->pcmcia);
    880   1.2   thorpej 
    881   1.2   thorpej 	/* power down the socket */
    882   1.2   thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
    883   1.2   thorpej 
    884  1.15   thorpej 	/* reset the socket */
    885  1.74   mycroft 	intr = pcic_read(h, PCIC_INTR);
    886  1.74   mycroft 	intr &= PCIC_INTR_ENABLE;
    887  1.74   mycroft 	pcic_write(h, PCIC_INTR, intr);
    888   1.2   thorpej }
    889   1.2   thorpej 
    890   1.2   thorpej int
    891   1.2   thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
    892   1.2   thorpej 	pcmcia_chipset_handle_t pch;
    893   1.2   thorpej 	bus_size_t size;
    894   1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    895   1.2   thorpej {
    896   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    897   1.2   thorpej 	bus_space_handle_t memh;
    898   1.2   thorpej 	bus_addr_t addr;
    899   1.2   thorpej 	bus_size_t sizepg;
    900   1.2   thorpej 	int i, mask, mhandle;
    901  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    902   1.2   thorpej 
    903   1.2   thorpej 	/* out of sc->memh, allocate as many pages as necessary */
    904   1.2   thorpej 
    905   1.2   thorpej 	/* convert size to PCIC pages */
    906   1.2   thorpej 	sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
    907  1.19  christos 	if (sizepg > PCIC_MAX_MEM_PAGES)
    908  1.19  christos 		return (1);
    909   1.2   thorpej 
    910   1.2   thorpej 	mask = (1 << sizepg) - 1;
    911   1.2   thorpej 
    912   1.2   thorpej 	addr = 0;		/* XXX gcc -Wuninitialized */
    913   1.2   thorpej 	mhandle = 0;		/* XXX gcc -Wuninitialized */
    914   1.2   thorpej 
    915  1.19  christos 	for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
    916  1.25      haya 		if ((sc->subregionmask & (mask << i)) == (mask << i)) {
    917  1.25      haya 			if (bus_space_subregion(sc->memt, sc->memh,
    918   1.2   thorpej 			    i * PCIC_MEM_PAGESIZE,
    919   1.2   thorpej 			    sizepg * PCIC_MEM_PAGESIZE, &memh))
    920   1.2   thorpej 				return (1);
    921   1.2   thorpej 			mhandle = mask << i;
    922  1.25      haya 			addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
    923  1.25      haya 			sc->subregionmask &= ~(mhandle);
    924  1.25      haya 			pcmhp->memt = sc->memt;
    925  1.19  christos 			pcmhp->memh = memh;
    926  1.19  christos 			pcmhp->addr = addr;
    927  1.19  christos 			pcmhp->size = size;
    928  1.19  christos 			pcmhp->mhandle = mhandle;
    929  1.19  christos 			pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
    930  1.19  christos 			return (0);
    931   1.2   thorpej 		}
    932   1.2   thorpej 	}
    933   1.2   thorpej 
    934  1.19  christos 	return (1);
    935   1.2   thorpej }
    936   1.2   thorpej 
    937   1.2   thorpej void
    938   1.2   thorpej pcic_chip_mem_free(pch, pcmhp)
    939   1.2   thorpej 	pcmcia_chipset_handle_t pch;
    940   1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    941   1.2   thorpej {
    942   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    943  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    944   1.2   thorpej 
    945  1.25      haya 	sc->subregionmask |= pcmhp->mhandle;
    946   1.2   thorpej }
    947   1.2   thorpej 
    948  1.62  jdolecek static const struct mem_map_index_st {
    949   1.2   thorpej 	int	sysmem_start_lsb;
    950   1.2   thorpej 	int	sysmem_start_msb;
    951   1.2   thorpej 	int	sysmem_stop_lsb;
    952   1.2   thorpej 	int	sysmem_stop_msb;
    953   1.2   thorpej 	int	cardmem_lsb;
    954   1.2   thorpej 	int	cardmem_msb;
    955   1.2   thorpej 	int	memenable;
    956   1.2   thorpej } mem_map_index[] = {
    957   1.2   thorpej 	{
    958   1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_LSB,
    959   1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_MSB,
    960   1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_LSB,
    961   1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_MSB,
    962   1.2   thorpej 		PCIC_CARDMEM_ADDR0_LSB,
    963   1.2   thorpej 		PCIC_CARDMEM_ADDR0_MSB,
    964   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM0,
    965   1.2   thorpej 	},
    966   1.2   thorpej 	{
    967   1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_LSB,
    968   1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_MSB,
    969   1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_LSB,
    970   1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_MSB,
    971   1.2   thorpej 		PCIC_CARDMEM_ADDR1_LSB,
    972   1.2   thorpej 		PCIC_CARDMEM_ADDR1_MSB,
    973   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM1,
    974   1.2   thorpej 	},
    975   1.2   thorpej 	{
    976   1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_LSB,
    977   1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_MSB,
    978   1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_LSB,
    979   1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_MSB,
    980   1.2   thorpej 		PCIC_CARDMEM_ADDR2_LSB,
    981   1.2   thorpej 		PCIC_CARDMEM_ADDR2_MSB,
    982   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM2,
    983   1.2   thorpej 	},
    984   1.2   thorpej 	{
    985   1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_LSB,
    986   1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_MSB,
    987   1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_LSB,
    988   1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_MSB,
    989   1.2   thorpej 		PCIC_CARDMEM_ADDR3_LSB,
    990   1.2   thorpej 		PCIC_CARDMEM_ADDR3_MSB,
    991   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM3,
    992   1.2   thorpej 	},
    993   1.2   thorpej 	{
    994   1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_LSB,
    995   1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_MSB,
    996   1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_LSB,
    997   1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_MSB,
    998   1.2   thorpej 		PCIC_CARDMEM_ADDR4_LSB,
    999   1.2   thorpej 		PCIC_CARDMEM_ADDR4_MSB,
   1000   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM4,
   1001   1.2   thorpej 	},
   1002   1.2   thorpej };
   1003   1.2   thorpej 
   1004   1.2   thorpej void
   1005   1.2   thorpej pcic_chip_do_mem_map(h, win)
   1006   1.2   thorpej 	struct pcic_handle *h;
   1007   1.2   thorpej 	int win;
   1008   1.2   thorpej {
   1009   1.2   thorpej 	int reg;
   1010  1.28      joda 	int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   1011  1.35     enami 	int mem8 =
   1012  1.47    chopps 	    (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   1013  1.47    chopps 	    || (kind == PCMCIA_MEM_ATTR);
   1014  1.28      joda 
   1015  1.33    chopps 	DPRINTF(("mem8 %d\n", mem8));
   1016  1.33    chopps 	/* mem8 = 1; */
   1017  1.33    chopps 
   1018   1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_lsb,
   1019   1.2   thorpej 	    (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
   1020   1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_msb,
   1021   1.2   thorpej 	    ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
   1022  1.43      joda 	    PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
   1023  1.44     enami 	    (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
   1024   1.2   thorpej 
   1025   1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
   1026   1.2   thorpej 	    ((h->mem[win].addr + h->mem[win].size) >>
   1027   1.2   thorpej 	    PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
   1028   1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_msb,
   1029   1.2   thorpej 	    (((h->mem[win].addr + h->mem[win].size) >>
   1030   1.2   thorpej 	    (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
   1031   1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
   1032   1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
   1033   1.2   thorpej 
   1034   1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_lsb,
   1035   1.2   thorpej 	    (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
   1036   1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_msb,
   1037   1.2   thorpej 	    ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
   1038   1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
   1039  1.28      joda 	    ((kind == PCMCIA_MEM_ATTR) ?
   1040   1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
   1041   1.2   thorpej 
   1042   1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1043  1.43      joda 	reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
   1044   1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1045  1.21      marc 
   1046  1.21      marc 	delay(100);
   1047   1.2   thorpej 
   1048   1.2   thorpej #ifdef PCICDEBUG
   1049   1.2   thorpej 	{
   1050   1.2   thorpej 		int r1, r2, r3, r4, r5, r6;
   1051   1.2   thorpej 
   1052   1.2   thorpej 		r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
   1053   1.2   thorpej 		r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
   1054   1.2   thorpej 		r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
   1055   1.2   thorpej 		r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
   1056   1.2   thorpej 		r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
   1057   1.2   thorpej 		r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
   1058   1.2   thorpej 
   1059   1.2   thorpej 		DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
   1060   1.2   thorpej 		    "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
   1061   1.2   thorpej 	}
   1062   1.2   thorpej #endif
   1063   1.2   thorpej }
   1064   1.2   thorpej 
   1065   1.2   thorpej int
   1066   1.2   thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
   1067   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1068   1.2   thorpej 	int kind;
   1069   1.2   thorpej 	bus_addr_t card_addr;
   1070   1.2   thorpej 	bus_size_t size;
   1071   1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
   1072  1.65     soren 	bus_size_t *offsetp;
   1073   1.2   thorpej 	int *windowp;
   1074   1.2   thorpej {
   1075   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1076   1.2   thorpej 	bus_addr_t busaddr;
   1077   1.2   thorpej 	long card_offset;
   1078   1.2   thorpej 	int i, win;
   1079  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1080   1.2   thorpej 
   1081   1.2   thorpej 	win = -1;
   1082   1.2   thorpej 	for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
   1083   1.2   thorpej 	    i++) {
   1084   1.2   thorpej 		if ((h->memalloc & (1 << i)) == 0) {
   1085   1.2   thorpej 			win = i;
   1086   1.2   thorpej 			h->memalloc |= (1 << i);
   1087   1.2   thorpej 			break;
   1088   1.2   thorpej 		}
   1089   1.2   thorpej 	}
   1090   1.2   thorpej 
   1091   1.2   thorpej 	if (win == -1)
   1092   1.2   thorpej 		return (1);
   1093   1.2   thorpej 
   1094   1.2   thorpej 	*windowp = win;
   1095   1.2   thorpej 
   1096   1.2   thorpej 	/* XXX this is pretty gross */
   1097   1.2   thorpej 
   1098  1.25      haya 	if (sc->memt != pcmhp->memt)
   1099   1.2   thorpej 		panic("pcic_chip_mem_map memt is bogus");
   1100   1.2   thorpej 
   1101   1.2   thorpej 	busaddr = pcmhp->addr;
   1102   1.2   thorpej 
   1103   1.2   thorpej 	/*
   1104   1.2   thorpej 	 * compute the address offset to the pcmcia address space for the
   1105   1.2   thorpej 	 * pcic.  this is intentionally signed.  The masks and shifts below
   1106   1.2   thorpej 	 * will cause TRT to happen in the pcic registers.  Deal with making
   1107   1.2   thorpej 	 * sure the address is aligned, and return the alignment offset.
   1108   1.2   thorpej 	 */
   1109   1.2   thorpej 
   1110   1.2   thorpej 	*offsetp = card_addr % PCIC_MEM_ALIGN;
   1111   1.2   thorpej 	card_addr -= *offsetp;
   1112   1.2   thorpej 
   1113   1.2   thorpej 	DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
   1114   1.2   thorpej 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   1115   1.2   thorpej 	    (u_long) card_addr));
   1116   1.2   thorpej 
   1117   1.2   thorpej 	/*
   1118   1.2   thorpej 	 * include the offset in the size, and decrement size by one, since
   1119   1.2   thorpej 	 * the hw wants start/stop
   1120   1.2   thorpej 	 */
   1121   1.2   thorpej 	size += *offsetp - 1;
   1122   1.2   thorpej 
   1123   1.2   thorpej 	card_offset = (((long) card_addr) - ((long) busaddr));
   1124   1.2   thorpej 
   1125   1.2   thorpej 	h->mem[win].addr = busaddr;
   1126   1.2   thorpej 	h->mem[win].size = size;
   1127   1.2   thorpej 	h->mem[win].offset = card_offset;
   1128   1.2   thorpej 	h->mem[win].kind = kind;
   1129   1.2   thorpej 
   1130   1.2   thorpej 	pcic_chip_do_mem_map(h, win);
   1131   1.2   thorpej 
   1132   1.2   thorpej 	return (0);
   1133   1.2   thorpej }
   1134   1.2   thorpej 
   1135   1.2   thorpej void
   1136   1.2   thorpej pcic_chip_mem_unmap(pch, window)
   1137   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1138   1.2   thorpej 	int window;
   1139   1.2   thorpej {
   1140   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1141   1.2   thorpej 	int reg;
   1142   1.2   thorpej 
   1143   1.2   thorpej 	if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
   1144   1.2   thorpej 		panic("pcic_chip_mem_unmap: window out of range");
   1145   1.2   thorpej 
   1146   1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1147   1.2   thorpej 	reg &= ~mem_map_index[window].memenable;
   1148   1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1149   1.2   thorpej 
   1150   1.2   thorpej 	h->memalloc &= ~(1 << window);
   1151   1.2   thorpej }
   1152   1.2   thorpej 
   1153   1.2   thorpej int
   1154   1.2   thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
   1155   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1156   1.2   thorpej 	bus_addr_t start;
   1157   1.2   thorpej 	bus_size_t size;
   1158   1.2   thorpej 	bus_size_t align;
   1159   1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1160   1.2   thorpej {
   1161   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1162   1.2   thorpej 	bus_space_tag_t iot;
   1163   1.2   thorpej 	bus_space_handle_t ioh;
   1164   1.2   thorpej 	bus_addr_t ioaddr;
   1165   1.2   thorpej 	int flags = 0;
   1166  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1167   1.2   thorpej 
   1168   1.2   thorpej 	/*
   1169   1.2   thorpej 	 * Allocate some arbitrary I/O space.
   1170   1.2   thorpej 	 */
   1171   1.2   thorpej 
   1172  1.25      haya 	iot = sc->iot;
   1173   1.2   thorpej 
   1174   1.2   thorpej 	if (start) {
   1175   1.2   thorpej 		ioaddr = start;
   1176   1.2   thorpej 		if (bus_space_map(iot, start, size, 0, &ioh))
   1177   1.2   thorpej 			return (1);
   1178   1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
   1179   1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1180   1.2   thorpej 	} else {
   1181   1.2   thorpej 		flags |= PCMCIA_IO_ALLOCATED;
   1182  1.25      haya 		if (bus_space_alloc(iot, sc->iobase,
   1183  1.25      haya 		    sc->iobase + sc->iosize, size, align, 0, 0,
   1184   1.2   thorpej 		    &ioaddr, &ioh))
   1185   1.2   thorpej 			return (1);
   1186   1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
   1187   1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1188   1.2   thorpej 	}
   1189   1.2   thorpej 
   1190   1.2   thorpej 	pcihp->iot = iot;
   1191   1.2   thorpej 	pcihp->ioh = ioh;
   1192   1.2   thorpej 	pcihp->addr = ioaddr;
   1193   1.2   thorpej 	pcihp->size = size;
   1194   1.2   thorpej 	pcihp->flags = flags;
   1195   1.2   thorpej 
   1196   1.2   thorpej 	return (0);
   1197   1.2   thorpej }
   1198   1.2   thorpej 
   1199   1.2   thorpej void
   1200   1.2   thorpej pcic_chip_io_free(pch, pcihp)
   1201   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1202   1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1203   1.2   thorpej {
   1204   1.2   thorpej 	bus_space_tag_t iot = pcihp->iot;
   1205   1.2   thorpej 	bus_space_handle_t ioh = pcihp->ioh;
   1206   1.2   thorpej 	bus_size_t size = pcihp->size;
   1207   1.2   thorpej 
   1208   1.2   thorpej 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   1209   1.2   thorpej 		bus_space_free(iot, ioh, size);
   1210   1.2   thorpej 	else
   1211   1.2   thorpej 		bus_space_unmap(iot, ioh, size);
   1212   1.2   thorpej }
   1213   1.2   thorpej 
   1214   1.2   thorpej 
   1215  1.62  jdolecek static const struct io_map_index_st {
   1216   1.2   thorpej 	int	start_lsb;
   1217   1.2   thorpej 	int	start_msb;
   1218   1.2   thorpej 	int	stop_lsb;
   1219   1.2   thorpej 	int	stop_msb;
   1220   1.2   thorpej 	int	ioenable;
   1221   1.2   thorpej 	int	ioctlmask;
   1222   1.2   thorpej 	int	ioctlbits[3];		/* indexed by PCMCIA_WIDTH_* */
   1223   1.2   thorpej }               io_map_index[] = {
   1224   1.2   thorpej 	{
   1225   1.2   thorpej 		PCIC_IOADDR0_START_LSB,
   1226   1.2   thorpej 		PCIC_IOADDR0_START_MSB,
   1227   1.2   thorpej 		PCIC_IOADDR0_STOP_LSB,
   1228   1.2   thorpej 		PCIC_IOADDR0_STOP_MSB,
   1229   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO0,
   1230   1.2   thorpej 		PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   1231   1.2   thorpej 		PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
   1232   1.2   thorpej 		{
   1233   1.2   thorpej 			PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   1234   1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1235   1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   1236   1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1237   1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   1238   1.2   thorpej 		},
   1239   1.2   thorpej 	},
   1240   1.2   thorpej 	{
   1241   1.2   thorpej 		PCIC_IOADDR1_START_LSB,
   1242   1.2   thorpej 		PCIC_IOADDR1_START_MSB,
   1243   1.2   thorpej 		PCIC_IOADDR1_STOP_LSB,
   1244   1.2   thorpej 		PCIC_IOADDR1_STOP_MSB,
   1245   1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO1,
   1246   1.2   thorpej 		PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   1247   1.2   thorpej 		PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
   1248   1.2   thorpej 		{
   1249   1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_CARD,
   1250   1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1251   1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_8BIT,
   1252   1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1253   1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_16BIT,
   1254   1.2   thorpej 		},
   1255   1.2   thorpej 	},
   1256   1.2   thorpej };
   1257   1.2   thorpej 
   1258   1.2   thorpej void
   1259   1.2   thorpej pcic_chip_do_io_map(h, win)
   1260   1.2   thorpej 	struct pcic_handle *h;
   1261   1.2   thorpej 	int win;
   1262   1.2   thorpej {
   1263   1.2   thorpej 	int reg;
   1264   1.2   thorpej 
   1265   1.2   thorpej 	DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
   1266   1.2   thorpej 	    win, (long) h->io[win].addr, (long) h->io[win].size,
   1267   1.2   thorpej 	    h->io[win].width * 8));
   1268   1.2   thorpej 
   1269   1.2   thorpej 	pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
   1270   1.2   thorpej 	pcic_write(h, io_map_index[win].start_msb,
   1271   1.2   thorpej 	    (h->io[win].addr >> 8) & 0xff);
   1272   1.2   thorpej 
   1273   1.2   thorpej 	pcic_write(h, io_map_index[win].stop_lsb,
   1274   1.2   thorpej 	    (h->io[win].addr + h->io[win].size - 1) & 0xff);
   1275   1.2   thorpej 	pcic_write(h, io_map_index[win].stop_msb,
   1276   1.2   thorpej 	    ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
   1277   1.2   thorpej 
   1278   1.2   thorpej 	reg = pcic_read(h, PCIC_IOCTL);
   1279   1.2   thorpej 	reg &= ~io_map_index[win].ioctlmask;
   1280   1.2   thorpej 	reg |= io_map_index[win].ioctlbits[h->io[win].width];
   1281   1.2   thorpej 	pcic_write(h, PCIC_IOCTL, reg);
   1282   1.2   thorpej 
   1283   1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1284   1.2   thorpej 	reg |= io_map_index[win].ioenable;
   1285   1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1286   1.2   thorpej }
   1287   1.2   thorpej 
   1288   1.2   thorpej int
   1289   1.2   thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
   1290   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1291   1.2   thorpej 	int width;
   1292   1.2   thorpej 	bus_addr_t offset;
   1293   1.2   thorpej 	bus_size_t size;
   1294   1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1295   1.2   thorpej 	int *windowp;
   1296   1.2   thorpej {
   1297   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1298   1.2   thorpej 	bus_addr_t ioaddr = pcihp->addr + offset;
   1299   1.4     enami 	int i, win;
   1300   1.4     enami #ifdef PCICDEBUG
   1301   1.2   thorpej 	static char *width_names[] = { "auto", "io8", "io16" };
   1302   1.4     enami #endif
   1303  1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1304   1.2   thorpej 
   1305   1.2   thorpej 	/* XXX Sanity check offset/size. */
   1306   1.2   thorpej 
   1307   1.2   thorpej 	win = -1;
   1308   1.2   thorpej 	for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
   1309   1.2   thorpej 		if ((h->ioalloc & (1 << i)) == 0) {
   1310   1.2   thorpej 			win = i;
   1311   1.2   thorpej 			h->ioalloc |= (1 << i);
   1312   1.2   thorpej 			break;
   1313   1.2   thorpej 		}
   1314   1.2   thorpej 	}
   1315   1.2   thorpej 
   1316   1.2   thorpej 	if (win == -1)
   1317   1.2   thorpej 		return (1);
   1318   1.2   thorpej 
   1319   1.2   thorpej 	*windowp = win;
   1320   1.2   thorpej 
   1321   1.2   thorpej 	/* XXX this is pretty gross */
   1322   1.2   thorpej 
   1323  1.25      haya 	if (sc->iot != pcihp->iot)
   1324   1.2   thorpej 		panic("pcic_chip_io_map iot is bogus");
   1325   1.2   thorpej 
   1326   1.2   thorpej 	DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
   1327   1.2   thorpej 		 win, width_names[width], (u_long) ioaddr, (u_long) size));
   1328   1.2   thorpej 
   1329   1.2   thorpej 	/* XXX wtf is this doing here? */
   1330   1.2   thorpej 
   1331  1.77  christos 	printf("%s: port 0x%lx", sc->dev.dv_xname, (u_long) ioaddr);
   1332   1.2   thorpej 	if (size > 1)
   1333   1.2   thorpej 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   1334  1.77  christos 	printf("\n");
   1335   1.2   thorpej 
   1336   1.2   thorpej 	h->io[win].addr = ioaddr;
   1337   1.2   thorpej 	h->io[win].size = size;
   1338   1.2   thorpej 	h->io[win].width = width;
   1339   1.2   thorpej 
   1340   1.2   thorpej 	pcic_chip_do_io_map(h, win);
   1341   1.2   thorpej 
   1342   1.2   thorpej 	return (0);
   1343   1.2   thorpej }
   1344   1.2   thorpej 
   1345   1.2   thorpej void
   1346   1.2   thorpej pcic_chip_io_unmap(pch, window)
   1347   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1348   1.2   thorpej 	int window;
   1349   1.2   thorpej {
   1350   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1351   1.2   thorpej 	int reg;
   1352   1.2   thorpej 
   1353   1.2   thorpej 	if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
   1354   1.2   thorpej 		panic("pcic_chip_io_unmap: window out of range");
   1355   1.2   thorpej 
   1356   1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1357   1.2   thorpej 	reg &= ~io_map_index[window].ioenable;
   1358   1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1359   1.2   thorpej 
   1360   1.2   thorpej 	h->ioalloc &= ~(1 << window);
   1361   1.8      marc }
   1362   1.8      marc 
   1363   1.8      marc static void
   1364   1.8      marc pcic_wait_ready(h)
   1365   1.8      marc 	struct pcic_handle *h;
   1366   1.8      marc {
   1367   1.8      marc 	int i;
   1368   1.8      marc 
   1369  1.31    chopps 	/* wait an initial 10ms for quick cards */
   1370  1.31    chopps 	if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
   1371  1.31    chopps 		return;
   1372  1.36     enami 	pcic_delay(h, 10, "pccwr0");
   1373  1.31    chopps 	for (i = 0; i < 50; i++) {
   1374   1.8      marc 		if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
   1375   1.8      marc 			return;
   1376  1.31    chopps 		/* wait .1s (100ms) each iteration now */
   1377  1.36     enami 		pcic_delay(h, 100, "pccwr1");
   1378   1.8      marc #ifdef PCICDEBUG
   1379   1.8      marc 		if (pcic_debug) {
   1380  1.35     enami 			if ((i > 20) && (i % 100 == 99))
   1381   1.8      marc 				printf(".");
   1382   1.8      marc 		}
   1383   1.8      marc #endif
   1384   1.8      marc 	}
   1385   1.8      marc 
   1386   1.8      marc #ifdef DIAGNOSTIC
   1387  1.11   mycroft 	printf("pcic_wait_ready: ready never happened, status = %02x\n",
   1388  1.11   mycroft 	    pcic_read(h, PCIC_IF_STATUS));
   1389   1.8      marc #endif
   1390   1.2   thorpej }
   1391   1.2   thorpej 
   1392  1.30     enami /*
   1393  1.30     enami  * Perform long (msec order) delay.
   1394  1.30     enami  */
   1395  1.30     enami static void
   1396  1.36     enami pcic_delay(h, timo, wmesg)
   1397  1.30     enami 	struct pcic_handle *h;
   1398  1.30     enami 	int timo;			/* in ms.  must not be zero */
   1399  1.36     enami 	const char *wmesg;
   1400  1.30     enami {
   1401  1.30     enami 
   1402  1.30     enami #ifdef DIAGNOSTIC
   1403  1.30     enami 	if (timo <= 0) {
   1404  1.30     enami 		printf("called with timeout %d\n", timo);
   1405  1.30     enami 		panic("pcic_delay");
   1406  1.30     enami 	}
   1407  1.71   thorpej 	if (curlwp == NULL) {
   1408  1.30     enami 		printf("called in interrupt context\n");
   1409  1.30     enami 		panic("pcic_delay");
   1410  1.30     enami 	}
   1411  1.30     enami 	if (h->event_thread == NULL) {
   1412  1.30     enami 		printf("no event thread\n");
   1413  1.30     enami 		panic("pcic_delay");
   1414  1.30     enami 	}
   1415  1.30     enami #endif
   1416  1.48       dbj 	DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
   1417  1.49     enami 	    wmesg, h->event_thread, timo));
   1418  1.40     enami 	tsleep(pcic_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
   1419  1.30     enami }
   1420  1.30     enami 
   1421   1.2   thorpej void
   1422   1.2   thorpej pcic_chip_socket_enable(pch)
   1423   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1424   1.2   thorpej {
   1425   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1426  1.80   mycroft 	int win, intr, pwr;
   1427  1.37     enami #if defined(DIAGNOSTIC) || defined(PCICDEBUG)
   1428  1.34    chopps 	int reg;
   1429  1.34    chopps #endif
   1430   1.2   thorpej 
   1431  1.41    chopps #ifdef DIAGNOSTIC
   1432  1.41    chopps 	if (h->flags & PCIC_FLAG_ENABLED)
   1433  1.61   mycroft 		printf("pcic_chip_socket_enable: enabling twice\n");
   1434  1.41    chopps #endif
   1435  1.41    chopps 
   1436  1.38    chopps 	/* disable interrupts */
   1437  1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1438  1.79   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   1439  1.34    chopps 	pcic_write(h, PCIC_INTR, intr);
   1440   1.2   thorpej 
   1441   1.2   thorpej 	/* power down the socket to reset it, clear the card reset pin */
   1442  1.38    chopps 	pwr = 0;
   1443  1.38    chopps 	pcic_write(h, PCIC_PWRCTL, pwr);
   1444   1.2   thorpej 
   1445   1.9     enami 	/*
   1446   1.9     enami 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
   1447   1.9     enami 	 * we are changing Vcc (Toff).
   1448   1.9     enami 	 */
   1449  1.30     enami 	pcic_delay(h, 300 + 100, "pccen0");
   1450  1.69  takemura 
   1451  1.69  takemura 	/*
   1452  1.69  takemura 	 * power hack for RICOH RF5C[23]96
   1453  1.69  takemura 	 */
   1454  1.69  takemura 	switch( h->vendor ) {
   1455  1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
   1456  1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
   1457  1.76   mycroft 	{
   1458  1.76   mycroft 		int regtmp;
   1459  1.69  takemura 		regtmp = pcic_read(h, PCIC_RICOH_REG_MCR2);
   1460  1.76   mycroft #ifdef RICOH_POWER_HACK
   1461  1.76   mycroft 		regtmp |= PCIC_RICOH_MCR2_VCC_DIRECT;
   1462  1.76   mycroft #else
   1463  1.76   mycroft 		regtmp &= ~(PCIC_RICOH_MCR2_VCC_DIRECT|PCIC_RICOH_MCR2_VCC_SEL_3V);
   1464  1.76   mycroft #endif
   1465  1.69  takemura 		pcic_write(h, PCIC_RICOH_REG_MCR2, regtmp);
   1466  1.76   mycroft 	}
   1467  1.69  takemura 		break;
   1468  1.69  takemura 	default:
   1469  1.69  takemura 		break;
   1470  1.69  takemura 	}
   1471   1.9     enami 
   1472  1.22   mycroft #ifdef VADEM_POWER_HACK
   1473  1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
   1474  1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
   1475  1.22   mycroft 	printf("prcr = %02x\n", pcic_read(h, 0x02));
   1476  1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1477  1.22   mycroft 	printf("DANGER WILL ROBINSON!  Changing voltage select!\n");
   1478  1.22   mycroft 	pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
   1479  1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1480  1.22   mycroft #endif
   1481   1.2   thorpej 	/* power up the socket */
   1482  1.61   mycroft 	pwr |= PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
   1483  1.38    chopps 	pcic_write(h, PCIC_PWRCTL, pwr);
   1484   1.9     enami 
   1485   1.9     enami 	/*
   1486   1.9     enami 	 * wait 100ms until power raise (Tpr) and 20ms to become
   1487   1.9     enami 	 * stable (Tsu(Vcc)).
   1488  1.12   msaitoh 	 *
   1489  1.12   msaitoh 	 * some machines require some more time to be settled
   1490  1.20   msaitoh 	 * (300ms is added here).
   1491   1.9     enami 	 */
   1492  1.30     enami 	pcic_delay(h, 100 + 20 + 300, "pccen1");
   1493  1.38    chopps 	pwr |= PCIC_PWRCTL_OE;
   1494  1.38    chopps 	pcic_write(h, PCIC_PWRCTL, pwr);
   1495  1.38    chopps 
   1496  1.38    chopps 	/* now make sure we have reset# active */
   1497  1.38    chopps 	intr &= ~PCIC_INTR_RESET;
   1498  1.38    chopps 	pcic_write(h, PCIC_INTR, intr);
   1499   1.9     enami 
   1500  1.35     enami 	pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV |
   1501  1.61   mycroft 	    PCIC_PWRCTL_OE | PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC);
   1502   1.9     enami 	/*
   1503  1.38    chopps 	 * hold RESET at least 10us, this is a min allow for slop in
   1504  1.38    chopps 	 * delay routine.
   1505   1.9     enami 	 */
   1506  1.38    chopps 	delay(20);
   1507   1.9     enami 
   1508   1.2   thorpej 	/* clear the reset flag */
   1509  1.34    chopps 	intr |= PCIC_INTR_RESET;
   1510  1.34    chopps 	pcic_write(h, PCIC_INTR, intr);
   1511   1.2   thorpej 
   1512   1.2   thorpej 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   1513  1.30     enami 	pcic_delay(h, 20, "pccen2");
   1514   1.2   thorpej 
   1515  1.68    simonb #if defined(DIAGNOSTIC) || defined(PCICDEBUG)
   1516  1.68    simonb 	reg = pcic_read(h, PCIC_IF_STATUS);
   1517  1.68    simonb #endif
   1518  1.20   msaitoh #ifdef DIAGNOSTIC
   1519  1.20   msaitoh 	if (!(reg & PCIC_IF_STATUS_POWERACTIVE)) {
   1520  1.61   mycroft 		printf("pcic_chip_socket_enable: status %x\n", reg);
   1521  1.20   msaitoh 	}
   1522  1.20   msaitoh #endif
   1523  1.38    chopps 	/* wait for the chip to finish initializing */
   1524   1.2   thorpej 	pcic_wait_ready(h);
   1525   1.2   thorpej 
   1526   1.2   thorpej 	/* zero out the address windows */
   1527   1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1528   1.2   thorpej 
   1529   1.2   thorpej 	/* reinstall all the memory and io mappings */
   1530   1.2   thorpej 	for (win = 0; win < PCIC_MEM_WINS; win++)
   1531   1.2   thorpej 		if (h->memalloc & (1 << win))
   1532   1.2   thorpej 			pcic_chip_do_mem_map(h, win);
   1533   1.2   thorpej 	for (win = 0; win < PCIC_IO_WINS; win++)
   1534   1.2   thorpej 		if (h->ioalloc & (1 << win))
   1535   1.2   thorpej 			pcic_chip_do_io_map(h, win);
   1536  1.34    chopps 
   1537  1.41    chopps 	h->flags |= PCIC_FLAG_ENABLED;
   1538   1.2   thorpej }
   1539   1.2   thorpej 
   1540   1.2   thorpej void
   1541   1.2   thorpej pcic_chip_socket_disable(pch)
   1542   1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1543   1.2   thorpej {
   1544   1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1545  1.38    chopps 	int intr;
   1546   1.2   thorpej 
   1547   1.2   thorpej 	DPRINTF(("pcic_chip_socket_disable\n"));
   1548  1.38    chopps 
   1549  1.38    chopps 	/* disable interrupts */
   1550  1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1551  1.73   mycroft 	intr &= ~PCIC_INTR_IRQ_MASK;
   1552  1.38    chopps 	pcic_write(h, PCIC_INTR, intr);
   1553   1.2   thorpej 
   1554   1.2   thorpej 	/* power down the socket */
   1555   1.2   thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1556  1.52   mycroft 
   1557  1.52   mycroft 	/* zero out the address windows */
   1558  1.52   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1559  1.41    chopps 
   1560  1.41    chopps 	h->flags &= ~PCIC_FLAG_ENABLED;
   1561  1.25      haya }
   1562  1.25      haya 
   1563  1.80   mycroft void
   1564  1.80   mycroft pcic_chip_socket_settype(pch, type)
   1565  1.80   mycroft 	pcmcia_chipset_handle_t pch;
   1566  1.80   mycroft 	int type;
   1567  1.80   mycroft {
   1568  1.80   mycroft 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1569  1.80   mycroft 	int intr;
   1570  1.80   mycroft 
   1571  1.80   mycroft 	intr = pcic_read(h, PCIC_INTR);
   1572  1.80   mycroft 	intr &= ~PCIC_INTR_CARDTYPE_MASK;
   1573  1.80   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1574  1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   1575  1.80   mycroft 		intr |= h->ih_irq << PCIC_INTR_IRQ_SHIFT;
   1576  1.80   mycroft 	} else
   1577  1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   1578  1.80   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1579  1.80   mycroft 
   1580  1.80   mycroft 	DPRINTF(("%s: pcic_chip_socket_settype %02x type %s %02x\n",
   1581  1.80   mycroft 	    h->ph_parent->dv_xname, h->sock,
   1582  1.80   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   1583  1.80   mycroft }
   1584  1.80   mycroft 
   1585  1.25      haya static u_int8_t
   1586  1.25      haya st_pcic_read(h, idx)
   1587  1.27  sommerfe 	struct pcic_handle *h;
   1588  1.27  sommerfe 	int idx;
   1589  1.25      haya {
   1590  1.35     enami 
   1591  1.27  sommerfe 	if (idx != -1)
   1592  1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1593  1.27  sommerfe 		    h->sock + idx);
   1594  1.35     enami 	return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
   1595  1.25      haya }
   1596  1.25      haya 
   1597  1.25      haya static void
   1598  1.25      haya st_pcic_write(h, idx, data)
   1599  1.27  sommerfe 	struct pcic_handle *h;
   1600  1.27  sommerfe 	int idx;
   1601  1.27  sommerfe 	u_int8_t data;
   1602  1.27  sommerfe {
   1603  1.35     enami 
   1604  1.27  sommerfe 	if (idx != -1)
   1605  1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1606  1.27  sommerfe 		    h->sock + idx);
   1607  1.27  sommerfe 	bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
   1608   1.2   thorpej }
   1609