Home | History | Annotate | Line # | Download | only in ic
i82365.c revision 1.90.2.2
      1  1.90.2.2      yamt /*	$NetBSD: i82365.c,v 1.90.2.2 2006/12/30 20:48:02 yamt Exp $	*/
      2      1.84   mycroft 
      3      1.84   mycroft /*
      4      1.84   mycroft  * Copyright (c) 2004 Charles M. Hannum.  All rights reserved.
      5      1.84   mycroft  *
      6      1.84   mycroft  * Redistribution and use in source and binary forms, with or without
      7      1.84   mycroft  * modification, are permitted provided that the following conditions
      8      1.84   mycroft  * are met:
      9      1.84   mycroft  * 1. Redistributions of source code must retain the above copyright
     10      1.84   mycroft  *    notice, this list of conditions and the following disclaimer.
     11      1.84   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.84   mycroft  *    notice, this list of conditions and the following disclaimer in the
     13      1.84   mycroft  *    documentation and/or other materials provided with the distribution.
     14      1.84   mycroft  * 3. All advertising materials mentioning features or use of this software
     15      1.84   mycroft  *    must display the following acknowledgement:
     16      1.84   mycroft  *      This product includes software developed by Charles M. Hannum.
     17      1.84   mycroft  * 4. The name of the author may not be used to endorse or promote products
     18      1.84   mycroft  *    derived from this software without specific prior written permission.
     19      1.84   mycroft  */
     20       1.2   thorpej 
     21       1.2   thorpej /*
     22      1.33    chopps  * Copyright (c) 2000 Christian E. Hopps.  All rights reserved.
     23       1.2   thorpej  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
     24       1.2   thorpej  *
     25       1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     26       1.2   thorpej  * modification, are permitted provided that the following conditions
     27       1.2   thorpej  * are met:
     28       1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     29       1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     30       1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     31       1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     32       1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     33       1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     34       1.2   thorpej  *    must display the following acknowledgement:
     35       1.2   thorpej  *	This product includes software developed by Marc Horowitz.
     36       1.2   thorpej  * 4. The name of the author may not be used to endorse or promote products
     37       1.2   thorpej  *    derived from this software without specific prior written permission.
     38       1.2   thorpej  *
     39       1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     40       1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     41       1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     42       1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     43       1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     44       1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     45       1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     46       1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     47       1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     48       1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     49       1.2   thorpej  */
     50      1.63     lukem 
     51      1.63     lukem #include <sys/cdefs.h>
     52  1.90.2.2      yamt __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.90.2.2 2006/12/30 20:48:02 yamt Exp $");
     53      1.63     lukem 
     54      1.63     lukem #define	PCICDEBUG
     55       1.2   thorpej 
     56       1.2   thorpej #include <sys/param.h>
     57       1.2   thorpej #include <sys/systm.h>
     58       1.2   thorpej #include <sys/device.h>
     59       1.2   thorpej #include <sys/extent.h>
     60      1.20   msaitoh #include <sys/kernel.h>
     61       1.2   thorpej #include <sys/malloc.h>
     62      1.14   thorpej #include <sys/kthread.h>
     63       1.2   thorpej 
     64       1.2   thorpej #include <machine/bus.h>
     65       1.2   thorpej #include <machine/intr.h>
     66       1.2   thorpej 
     67       1.2   thorpej #include <dev/pcmcia/pcmciareg.h>
     68       1.2   thorpej #include <dev/pcmcia/pcmciavar.h>
     69       1.2   thorpej 
     70       1.2   thorpej #include <dev/ic/i82365reg.h>
     71       1.2   thorpej #include <dev/ic/i82365var.h>
     72       1.2   thorpej 
     73      1.87  drochner #include "locators.h"
     74      1.87  drochner 
     75       1.2   thorpej #ifdef PCICDEBUG
     76       1.2   thorpej int	pcic_debug = 0;
     77       1.2   thorpej #define	DPRINTF(arg) if (pcic_debug) printf arg;
     78       1.2   thorpej #else
     79       1.2   thorpej #define	DPRINTF(arg)
     80       1.2   thorpej #endif
     81       1.2   thorpej 
     82       1.2   thorpej /*
     83       1.2   thorpej  * Individual drivers will allocate their own memory and io regions. Memory
     84       1.2   thorpej  * regions must be a multiple of 4k, aligned on a 4k boundary.
     85       1.2   thorpej  */
     86       1.2   thorpej 
     87       1.2   thorpej #define	PCIC_MEM_ALIGN	PCIC_MEM_PAGESIZE
     88       1.2   thorpej 
     89      1.88     perry void	pcic_attach_socket(struct pcic_handle *);
     90      1.88     perry void	pcic_attach_socket_finish(struct pcic_handle *);
     91       1.2   thorpej 
     92      1.88     perry int	pcic_print (void *arg, const char *pnp);
     93      1.88     perry int	pcic_intr_socket(struct pcic_handle *);
     94      1.88     perry void	pcic_poll_intr(void *);
     95       1.2   thorpej 
     96      1.88     perry void	pcic_attach_card(struct pcic_handle *);
     97      1.88     perry void	pcic_detach_card(struct pcic_handle *, int);
     98      1.88     perry void	pcic_deactivate_card(struct pcic_handle *);
     99       1.2   thorpej 
    100      1.88     perry void	pcic_chip_do_mem_map(struct pcic_handle *, int);
    101      1.88     perry void	pcic_chip_do_io_map(struct pcic_handle *, int);
    102       1.2   thorpej 
    103      1.88     perry void	pcic_create_event_thread(void *);
    104      1.88     perry void	pcic_event_thread(void *);
    105      1.14   thorpej 
    106      1.88     perry void	pcic_queue_event(struct pcic_handle *, int);
    107      1.88     perry void	pcic_power(int, void *);
    108      1.14   thorpej 
    109      1.88     perry static int	pcic_wait_ready(struct pcic_handle *);
    110      1.88     perry static void	pcic_delay(struct pcic_handle *, int, const char *);
    111       1.8      marc 
    112      1.88     perry static u_int8_t st_pcic_read(struct pcic_handle *, int);
    113      1.88     perry static void st_pcic_write(struct pcic_handle *, int, u_int8_t);
    114      1.25      haya 
    115       1.2   thorpej int
    116       1.2   thorpej pcic_ident_ok(ident)
    117       1.2   thorpej 	int ident;
    118       1.2   thorpej {
    119       1.2   thorpej 	/* this is very empirical and heuristic */
    120       1.2   thorpej 
    121       1.2   thorpej 	if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
    122       1.2   thorpej 		return (0);
    123       1.2   thorpej 
    124      1.75   mycroft 	if ((ident & PCIC_IDENT_REV_MASK) == 0)
    125      1.75   mycroft 		return (0);
    126      1.75   mycroft 
    127       1.2   thorpej 	if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
    128       1.2   thorpej #ifdef DIAGNOSTIC
    129       1.2   thorpej 		printf("pcic: does not support memory and I/O cards, "
    130       1.2   thorpej 		    "ignored (ident=%0x)\n", ident);
    131       1.2   thorpej #endif
    132       1.2   thorpej 		return (0);
    133       1.2   thorpej 	}
    134      1.75   mycroft 
    135       1.2   thorpej 	return (1);
    136       1.2   thorpej }
    137       1.2   thorpej 
    138       1.2   thorpej int
    139       1.2   thorpej pcic_vendor(h)
    140       1.2   thorpej 	struct pcic_handle *h;
    141       1.2   thorpej {
    142       1.2   thorpej 	int reg;
    143      1.69  takemura 	int vendor;
    144       1.2   thorpej 
    145      1.75   mycroft 	reg = pcic_read(h, PCIC_IDENT);
    146       1.2   thorpej 
    147      1.75   mycroft 	if ((reg & PCIC_IDENT_REV_MASK) == 0)
    148      1.75   mycroft 		return (PCIC_VENDOR_NONE);
    149       1.2   thorpej 
    150      1.69  takemura 	switch (reg) {
    151      1.75   mycroft 	case 0x00:
    152      1.75   mycroft 	case 0xff:
    153      1.75   mycroft 		return (PCIC_VENDOR_NONE);
    154      1.69  takemura 	case PCIC_IDENT_ID_INTEL0:
    155      1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR0;
    156      1.69  takemura 		break;
    157      1.69  takemura 	case PCIC_IDENT_ID_INTEL1:
    158      1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR1;
    159      1.69  takemura 		break;
    160      1.69  takemura 	case PCIC_IDENT_ID_INTEL2:
    161      1.69  takemura 		vendor = PCIC_VENDOR_I82365SL_DF;
    162      1.69  takemura 		break;
    163      1.69  takemura 	case PCIC_IDENT_ID_IBM1:
    164      1.69  takemura 	case PCIC_IDENT_ID_IBM2:
    165      1.69  takemura 		vendor = PCIC_VENDOR_IBM;
    166      1.69  takemura 		break;
    167      1.69  takemura 	case PCIC_IDENT_ID_IBM3:
    168      1.69  takemura 		vendor = PCIC_VENDOR_IBM_KING;
    169      1.69  takemura 		break;
    170      1.69  takemura 	default:
    171      1.69  takemura 		vendor = PCIC_VENDOR_UNKNOWN;
    172      1.69  takemura 		break;
    173      1.69  takemura 	}
    174      1.69  takemura 
    175      1.69  takemura 	if (vendor == PCIC_VENDOR_I82365SLR0 ||
    176      1.69  takemura 	    vendor == PCIC_VENDOR_I82365SLR1) {
    177      1.69  takemura 		/*
    178      1.75   mycroft 		 * Check for Cirrus PD67xx.
    179      1.75   mycroft 		 * the chip_id of the cirrus toggles between 11 and 00 after a
    180      1.75   mycroft 		 * write.  weird.
    181      1.75   mycroft 		 */
    182      1.75   mycroft 		pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
    183      1.75   mycroft 		reg = pcic_read(h, -1);
    184      1.75   mycroft 		if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
    185      1.75   mycroft 		    PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
    186      1.75   mycroft 			reg = pcic_read(h, -1);
    187      1.75   mycroft 			if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0)
    188      1.75   mycroft 				return (PCIC_VENDOR_CIRRUS_PD67XX);
    189      1.75   mycroft 		}
    190      1.75   mycroft 
    191      1.75   mycroft 		/*
    192      1.69  takemura 		 * check for Ricoh RF5C[23]96
    193      1.69  takemura 		 */
    194      1.69  takemura 		reg = pcic_read(h, PCIC_RICOH_REG_CHIP_ID);
    195      1.69  takemura 		switch (reg) {
    196      1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C296:
    197      1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C296);
    198      1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C396:
    199      1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C396);
    200      1.69  takemura 		}
    201      1.69  takemura 	}
    202      1.69  takemura 
    203      1.75   mycroft 	return (vendor);
    204       1.2   thorpej }
    205       1.2   thorpej 
    206      1.90  christos const char *
    207       1.2   thorpej pcic_vendor_to_string(vendor)
    208       1.2   thorpej 	int vendor;
    209       1.2   thorpej {
    210       1.2   thorpej 	switch (vendor) {
    211       1.2   thorpej 	case PCIC_VENDOR_I82365SLR0:
    212       1.2   thorpej 		return ("Intel 82365SL Revision 0");
    213       1.2   thorpej 	case PCIC_VENDOR_I82365SLR1:
    214       1.2   thorpej 		return ("Intel 82365SL Revision 1");
    215      1.75   mycroft 	case PCIC_VENDOR_CIRRUS_PD67XX:
    216      1.75   mycroft 		return ("Cirrus PD6710/2X");
    217      1.69  takemura 	case PCIC_VENDOR_I82365SL_DF:
    218      1.69  takemura 		return ("Intel 82365SL-DF");
    219      1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
    220      1.69  takemura 		return ("Ricoh RF5C296");
    221      1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
    222      1.69  takemura 		return ("Ricoh RF5C396");
    223      1.69  takemura 	case PCIC_VENDOR_IBM:
    224      1.69  takemura 		return ("IBM PCIC");
    225      1.69  takemura 	case PCIC_VENDOR_IBM_KING:
    226      1.69  takemura 		return ("IBM KING");
    227       1.2   thorpej 	}
    228       1.2   thorpej 
    229       1.2   thorpej 	return ("Unknown controller");
    230       1.2   thorpej }
    231       1.2   thorpej 
    232       1.2   thorpej void
    233       1.2   thorpej pcic_attach(sc)
    234       1.2   thorpej 	struct pcic_softc *sc;
    235       1.2   thorpej {
    236      1.75   mycroft 	int i, reg, chip, socket;
    237      1.54   mycroft 	struct pcic_handle *h;
    238       1.2   thorpej 
    239      1.33    chopps 	DPRINTF(("pcic ident regs:"));
    240       1.2   thorpej 
    241      1.53   thorpej 	lockinit(&sc->sc_pcic_lock, PWAIT, "pciclk", 0, 0);
    242      1.53   thorpej 
    243      1.33    chopps 	/* find and configure for the available sockets */
    244  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++) {
    245      1.54   mycroft 		h = &sc->handle[i];
    246      1.33    chopps 		chip = i / 2;
    247      1.33    chopps 		socket = i % 2;
    248      1.54   mycroft 
    249      1.54   mycroft 		h->ph_parent = (struct device *)sc;
    250      1.54   mycroft 		h->chip = chip;
    251      1.87  drochner 		h->socket = socket;
    252      1.54   mycroft 		h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
    253      1.54   mycroft 		h->laststate = PCIC_LASTSTATE_EMPTY;
    254      1.35     enami 		/* initialize pcic_read and pcic_write functions */
    255      1.54   mycroft 		h->ph_read = st_pcic_read;
    256      1.54   mycroft 		h->ph_write = st_pcic_write;
    257      1.54   mycroft 		h->ph_bus_t = sc->iot;
    258      1.54   mycroft 		h->ph_bus_h = sc->ioh;
    259      1.75   mycroft 		h->flags = 0;
    260      1.54   mycroft 
    261      1.33    chopps 		/* need to read vendor -- for cirrus to report no xtra chip */
    262  1.90.2.1      yamt 		if (socket == 0) {
    263  1.90.2.1      yamt 			h->vendor = pcic_vendor(h);
    264  1.90.2.1      yamt 			if (i < __arraycount(sc->handle) - 1)
    265  1.90.2.1      yamt 				(h+1)->vendor = h->vendor;
    266  1.90.2.1      yamt 		}
    267      1.54   mycroft 
    268      1.75   mycroft 		switch (h->vendor) {
    269      1.75   mycroft 		case PCIC_VENDOR_NONE:
    270      1.75   mycroft 			/* no chip */
    271      1.75   mycroft 			continue;
    272      1.75   mycroft 		case PCIC_VENDOR_CIRRUS_PD67XX:
    273      1.75   mycroft 			reg = pcic_read(h, PCIC_CIRRUS_CHIP_INFO);
    274      1.75   mycroft 			if (socket == 0 ||
    275      1.75   mycroft 			    (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS))
    276      1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    277      1.75   mycroft 			break;
    278      1.89     perry 		default:
    279      1.75   mycroft 			/*
    280      1.75   mycroft 			 * During the socket probe, read the ident register
    281      1.75   mycroft 			 * twice.  I don't understand why, but sometimes the
    282      1.75   mycroft 			 * clone chips in hpcmips boxes read all-0s the first
    283      1.75   mycroft 			 * time. -- mycroft
    284      1.75   mycroft 			 */
    285      1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    286      1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    287      1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    288      1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    289      1.75   mycroft 			if (pcic_ident_ok(reg))
    290      1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    291      1.75   mycroft 			break;
    292      1.75   mycroft 		}
    293       1.2   thorpej 	}
    294       1.2   thorpej 
    295  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++) {
    296      1.54   mycroft 		h = &sc->handle[i];
    297      1.54   mycroft 
    298      1.54   mycroft 		if (h->flags & PCIC_FLAG_SOCKETP) {
    299      1.54   mycroft 			SIMPLEQ_INIT(&h->events);
    300      1.33    chopps 
    301      1.75   mycroft 			/* disable interrupts and leave socket in reset */
    302      1.83   mycroft 			pcic_write(h, PCIC_INTR, 0);
    303      1.83   mycroft 
    304      1.83   mycroft 			/* zero out the address windows */
    305      1.83   mycroft 			pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
    306      1.83   mycroft 
    307      1.83   mycroft 			/* power down the socket */
    308      1.83   mycroft 			pcic_write(h, PCIC_PWRCTL, 0);
    309      1.83   mycroft 
    310      1.54   mycroft 			pcic_write(h, PCIC_CSC_INTR, 0);
    311      1.54   mycroft 			(void) pcic_read(h, PCIC_CSC);
    312       1.2   thorpej 		}
    313       1.2   thorpej 	}
    314       1.2   thorpej 
    315      1.33    chopps 	/* print detected info */
    316  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle) - 1; i += 2) {
    317      1.54   mycroft 		h = &sc->handle[i];
    318      1.33    chopps 		chip = i / 2;
    319       1.2   thorpej 
    320      1.75   mycroft 		if (h->vendor == PCIC_VENDOR_NONE)
    321      1.75   mycroft 			continue;
    322      1.75   mycroft 
    323      1.72   thorpej 		aprint_normal("%s: controller %d (%s) has ", sc->dev.dv_xname,
    324      1.72   thorpej 		    chip, pcic_vendor_to_string(sc->handle[i].vendor));
    325       1.2   thorpej 
    326      1.54   mycroft 		if ((h->flags & PCIC_FLAG_SOCKETP) &&
    327      1.54   mycroft 		    ((h+1)->flags & PCIC_FLAG_SOCKETP))
    328      1.72   thorpej 			aprint_normal("sockets A and B\n");
    329      1.54   mycroft 		else if (h->flags & PCIC_FLAG_SOCKETP)
    330      1.72   thorpej 			aprint_normal("socket A only\n");
    331      1.54   mycroft 		else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
    332      1.72   thorpej 			aprint_normal("socket B only\n");
    333       1.2   thorpej 		else
    334      1.72   thorpej 			aprint_normal("no sockets\n");
    335       1.2   thorpej 	}
    336       1.2   thorpej }
    337       1.2   thorpej 
    338      1.33    chopps /*
    339      1.33    chopps  * attach the sockets before we know what interrupts we have
    340      1.33    chopps  */
    341       1.2   thorpej void
    342       1.2   thorpej pcic_attach_sockets(sc)
    343       1.2   thorpej 	struct pcic_softc *sc;
    344       1.2   thorpej {
    345       1.2   thorpej 	int i;
    346       1.2   thorpej 
    347  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++)
    348       1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    349       1.2   thorpej 			pcic_attach_socket(&sc->handle[i]);
    350       1.2   thorpej }
    351       1.2   thorpej 
    352       1.2   thorpej void
    353      1.49     enami pcic_power(why, arg)
    354      1.26  sommerfe 	int why;
    355      1.26  sommerfe 	void *arg;
    356      1.26  sommerfe {
    357      1.26  sommerfe 	struct pcic_handle *h = (struct pcic_handle *)arg;
    358      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    359      1.33    chopps 	int reg;
    360      1.33    chopps 
    361      1.33    chopps 	DPRINTF(("%s: power: why %d\n", h->ph_parent->dv_xname, why));
    362      1.26  sommerfe 
    363      1.26  sommerfe 	if (h->flags & PCIC_FLAG_SOCKETP) {
    364      1.26  sommerfe 		if ((why == PWR_RESUME) &&
    365      1.26  sommerfe 		    (pcic_read(h, PCIC_CSC_INTR) == 0)) {
    366      1.26  sommerfe #ifdef PCICDEBUG
    367      1.26  sommerfe 			char bitbuf[64];
    368      1.26  sommerfe #endif
    369      1.33    chopps 			reg = PCIC_CSC_INTR_CD_ENABLE;
    370      1.33    chopps 			if (sc->irq != -1)
    371      1.33    chopps 			    reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    372      1.33    chopps 			pcic_write(h, PCIC_CSC_INTR, reg);
    373      1.26  sommerfe 			DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
    374      1.26  sommerfe 			    sc->dev.dv_xname,
    375      1.26  sommerfe 			    bitmask_snprintf(pcic_read(h, PCIC_CSC_INTR),
    376      1.26  sommerfe 				PCIC_CSC_INTR_FORMAT,
    377      1.26  sommerfe 				bitbuf, sizeof(bitbuf))));
    378      1.26  sommerfe 		}
    379      1.42    itojun 
    380      1.42    itojun 		/*
    381      1.42    itojun 		 * check for card insertion or removal during suspend period.
    382      1.42    itojun 		 * XXX: the code can't cope with card swap (remove then insert).
    383      1.42    itojun 		 * how can we detect such situation?
    384      1.42    itojun 		 */
    385      1.42    itojun 		if (why == PWR_RESUME)
    386      1.42    itojun 			(void)pcic_intr_socket(h);
    387      1.26  sommerfe 	}
    388      1.26  sommerfe }
    389      1.26  sommerfe 
    390      1.26  sommerfe 
    391      1.33    chopps /*
    392      1.33    chopps  * attach a socket -- we don't know about irqs yet
    393      1.33    chopps  */
    394      1.26  sommerfe void
    395       1.2   thorpej pcic_attach_socket(h)
    396       1.2   thorpej 	struct pcic_handle *h;
    397       1.2   thorpej {
    398       1.2   thorpej 	struct pcmciabus_attach_args paa;
    399      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    400  1.90.2.1      yamt 	int locs[PCMCIABUSCF_NLOCS];
    401       1.2   thorpej 
    402       1.2   thorpej 	/* initialize the rest of the handle */
    403       1.2   thorpej 
    404      1.14   thorpej 	h->shutdown = 0;
    405       1.2   thorpej 	h->memalloc = 0;
    406       1.2   thorpej 	h->ioalloc = 0;
    407       1.2   thorpej 	h->ih_irq = 0;
    408       1.2   thorpej 
    409       1.2   thorpej 	/* now, config one pcmcia device per socket */
    410       1.2   thorpej 
    411      1.25      haya 	paa.paa_busname = "pcmcia";
    412      1.25      haya 	paa.pct = (pcmcia_chipset_tag_t) sc->pct;
    413       1.2   thorpej 	paa.pch = (pcmcia_chipset_handle_t) h;
    414      1.25      haya 	paa.iobase = sc->iobase;
    415      1.25      haya 	paa.iosize = sc->iosize;
    416       1.2   thorpej 
    417  1.90.2.1      yamt 	locs[PCMCIABUSCF_CONTROLLER] = h->chip;
    418  1.90.2.1      yamt 	locs[PCMCIABUSCF_SOCKET] = h->socket;
    419      1.87  drochner 
    420  1.90.2.1      yamt 	h->pcmcia = config_found_sm_loc(&sc->dev, "pcmciabus", locs, &paa,
    421  1.90.2.1      yamt 					pcic_print, config_stdsubmatch);
    422      1.50   mycroft 	if (h->pcmcia == NULL) {
    423      1.50   mycroft 		h->flags &= ~PCIC_FLAG_SOCKETP;
    424      1.33    chopps 		return;
    425      1.50   mycroft 	}
    426       1.2   thorpej 
    427      1.33    chopps 	/*
    428      1.33    chopps 	 * queue creation of a kernel thread to handle insert/removal events.
    429      1.33    chopps 	 */
    430      1.33    chopps #ifdef DIAGNOSTIC
    431      1.33    chopps 	if (h->event_thread != NULL)
    432      1.33    chopps 		panic("pcic_attach_socket: event thread");
    433      1.33    chopps #endif
    434      1.33    chopps 	config_pending_incr();
    435      1.33    chopps 	kthread_create(pcic_create_event_thread, h);
    436      1.33    chopps }
    437       1.2   thorpej 
    438      1.33    chopps /*
    439      1.33    chopps  * now finish attaching the sockets, we are ready to allocate
    440      1.33    chopps  * interrupts
    441      1.33    chopps  */
    442      1.33    chopps void
    443      1.33    chopps pcic_attach_sockets_finish(sc)
    444      1.33    chopps 	struct pcic_softc *sc;
    445      1.33    chopps {
    446      1.33    chopps 	int i;
    447      1.33    chopps 
    448  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++)
    449      1.51   mycroft 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    450      1.33    chopps 			pcic_attach_socket_finish(&sc->handle[i]);
    451      1.33    chopps }
    452      1.33    chopps 
    453      1.33    chopps /*
    454      1.33    chopps  * finishing attaching the socket.  Interrupts may now be on
    455      1.33    chopps  * if so expects the pcic interrupt to be blocked
    456      1.33    chopps  */
    457      1.33    chopps void
    458      1.33    chopps pcic_attach_socket_finish(h)
    459      1.33    chopps 	struct pcic_handle *h;
    460      1.33    chopps {
    461      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    462      1.83   mycroft 	int reg;
    463      1.33    chopps 
    464      1.46   nathanw 	DPRINTF(("%s: attach finish socket %ld\n", h->ph_parent->dv_xname,
    465      1.46   nathanw 	    (long) (h - &sc->handle[0])));
    466      1.51   mycroft 
    467      1.33    chopps 	/*
    468      1.33    chopps 	 * Set up a powerhook to ensure it continues to interrupt on
    469      1.33    chopps 	 * card detect even after suspend.
    470      1.33    chopps 	 * (this works around a bug seen in suspend-to-disk on the
    471      1.33    chopps 	 * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
    472      1.33    chopps 	 */
    473  1.90.2.2      yamt 	powerhook_establish(h->ph_parent->dv_xname, pcic_power, h);
    474      1.33    chopps 
    475      1.33    chopps 	/* enable interrupts on card detect, poll for them if no irq avail */
    476      1.33    chopps 	reg = PCIC_CSC_INTR_CD_ENABLE;
    477      1.57   thorpej 	if (sc->irq == -1) {
    478      1.57   thorpej 		if (sc->poll_established == 0) {
    479      1.57   thorpej 			callout_init(&sc->poll_ch);
    480      1.57   thorpej 			callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    481      1.57   thorpej 			sc->poll_established = 1;
    482      1.57   thorpej 		}
    483      1.57   thorpej 	} else
    484      1.33    chopps 		reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    485      1.33    chopps 	pcic_write(h, PCIC_CSC_INTR, reg);
    486      1.33    chopps 
    487      1.33    chopps 	/* steer above mgmt interrupt to configured place */
    488      1.73   mycroft 	if (sc->irq == 0)
    489      1.83   mycroft 		pcic_write(h, PCIC_INTR, PCIC_INTR_ENABLE);
    490      1.33    chopps 
    491      1.33    chopps 	/* clear possible card detect interrupt */
    492      1.83   mycroft 	(void) pcic_read(h, PCIC_CSC);
    493      1.33    chopps 
    494      1.33    chopps 	DPRINTF(("%s: attach finish vendor 0x%02x\n", h->ph_parent->dv_xname,
    495      1.33    chopps 	    h->vendor));
    496      1.33    chopps 
    497      1.33    chopps 	/* unsleep the cirrus controller */
    498      1.75   mycroft 	if (h->vendor == PCIC_VENDOR_CIRRUS_PD67XX) {
    499      1.33    chopps 		reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
    500      1.33    chopps 		if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
    501      1.33    chopps 			DPRINTF(("%s: socket %02x was suspended\n",
    502      1.35     enami 			    h->ph_parent->dv_xname, h->sock));
    503      1.33    chopps 			reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
    504      1.33    chopps 			pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
    505      1.33    chopps 		}
    506      1.33    chopps 	}
    507      1.33    chopps 
    508      1.33    chopps 	/* if there's a card there, then attach it. */
    509      1.33    chopps 	reg = pcic_read(h, PCIC_IF_STATUS);
    510      1.33    chopps 	if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    511      1.33    chopps 	    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    512      1.33    chopps 		pcic_queue_event(h, PCIC_EVENT_INSERTION);
    513      1.33    chopps 		h->laststate = PCIC_LASTSTATE_PRESENT;
    514      1.33    chopps 	} else {
    515      1.33    chopps 		h->laststate = PCIC_LASTSTATE_EMPTY;
    516      1.33    chopps 	}
    517       1.2   thorpej }
    518       1.2   thorpej 
    519       1.2   thorpej void
    520      1.14   thorpej pcic_create_event_thread(arg)
    521      1.14   thorpej 	void *arg;
    522      1.14   thorpej {
    523      1.14   thorpej 	struct pcic_handle *h = arg;
    524      1.87  drochner 	char cs[4];
    525      1.14   thorpej 
    526      1.87  drochner 	snprintf(cs, sizeof(cs), "%d,%d", h->chip, h->socket);
    527      1.14   thorpej 
    528      1.24   thorpej 	if (kthread_create1(pcic_event_thread, h, &h->event_thread,
    529      1.25      haya 	    "%s,%s", h->ph_parent->dv_xname, cs)) {
    530      1.14   thorpej 		printf("%s: unable to create event thread for sock 0x%02x\n",
    531      1.25      haya 		    h->ph_parent->dv_xname, h->sock);
    532      1.14   thorpej 		panic("pcic_create_event_thread");
    533      1.14   thorpej 	}
    534      1.14   thorpej }
    535      1.14   thorpej 
    536      1.14   thorpej void
    537      1.14   thorpej pcic_event_thread(arg)
    538      1.14   thorpej 	void *arg;
    539      1.14   thorpej {
    540      1.14   thorpej 	struct pcic_handle *h = arg;
    541      1.14   thorpej 	struct pcic_event *pe;
    542      1.29     enami 	int s, first = 1;
    543      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    544      1.14   thorpej 
    545      1.14   thorpej 	while (h->shutdown == 0) {
    546      1.53   thorpej 		/*
    547      1.53   thorpej 		 * Serialize event processing on the PCIC.  We may
    548      1.53   thorpej 		 * sleep while we hold this lock.
    549      1.53   thorpej 		 */
    550      1.53   thorpej 		(void) lockmgr(&sc->sc_pcic_lock, LK_EXCLUSIVE, NULL);
    551      1.53   thorpej 
    552      1.14   thorpej 		s = splhigh();
    553      1.14   thorpej 		if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
    554      1.14   thorpej 			splx(s);
    555      1.29     enami 			if (first) {
    556      1.29     enami 				first = 0;
    557      1.29     enami 				config_pending_decr();
    558      1.29     enami 			}
    559      1.53   thorpej 			/*
    560      1.53   thorpej 			 * No events to process; release the PCIC lock.
    561      1.53   thorpej 			 */
    562      1.53   thorpej 			(void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
    563      1.14   thorpej 			(void) tsleep(&h->events, PWAIT, "pcicev", 0);
    564      1.14   thorpej 			continue;
    565      1.20   msaitoh 		} else {
    566      1.20   msaitoh 			splx(s);
    567      1.20   msaitoh 			/* sleep .25s to be enqueued chatterling interrupts */
    568      1.35     enami 			(void) tsleep((caddr_t)pcic_event_thread, PWAIT,
    569      1.35     enami 			    "pcicss", hz/4);
    570      1.14   thorpej 		}
    571      1.20   msaitoh 		s = splhigh();
    572      1.66     lukem 		SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    573      1.14   thorpej 		splx(s);
    574      1.14   thorpej 
    575      1.14   thorpej 		switch (pe->pe_type) {
    576      1.14   thorpej 		case PCIC_EVENT_INSERTION:
    577      1.20   msaitoh 			s = splhigh();
    578      1.20   msaitoh 			while (1) {
    579      1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    580      1.20   msaitoh 
    581      1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    582      1.20   msaitoh 					break;
    583      1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_REMOVAL)
    584      1.20   msaitoh 					break;
    585      1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    586      1.20   msaitoh 					break;
    587      1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_INSERTION) {
    588      1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    589      1.20   msaitoh 					free(pe1, M_TEMP);
    590      1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    591      1.20   msaitoh 					free(pe2, M_TEMP);
    592      1.20   msaitoh 				}
    593      1.20   msaitoh 			}
    594      1.20   msaitoh 			splx(s);
    595      1.89     perry 
    596      1.35     enami 			DPRINTF(("%s: insertion event\n",
    597      1.35     enami 			    h->ph_parent->dv_xname));
    598      1.14   thorpej 			pcic_attach_card(h);
    599      1.14   thorpej 			break;
    600      1.14   thorpej 
    601      1.14   thorpej 		case PCIC_EVENT_REMOVAL:
    602      1.20   msaitoh 			s = splhigh();
    603      1.20   msaitoh 			while (1) {
    604      1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    605      1.20   msaitoh 
    606      1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    607      1.20   msaitoh 					break;
    608      1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_INSERTION)
    609      1.20   msaitoh 					break;
    610      1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    611      1.20   msaitoh 					break;
    612      1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
    613      1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    614      1.20   msaitoh 					free(pe1, M_TEMP);
    615      1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    616      1.20   msaitoh 					free(pe2, M_TEMP);
    617      1.20   msaitoh 				}
    618      1.20   msaitoh 			}
    619      1.20   msaitoh 			splx(s);
    620      1.20   msaitoh 
    621      1.35     enami 			DPRINTF(("%s: removal event\n",
    622      1.35     enami 			    h->ph_parent->dv_xname));
    623      1.15   thorpej 			pcic_detach_card(h, DETACH_FORCE);
    624      1.14   thorpej 			break;
    625      1.14   thorpej 
    626      1.14   thorpej 		default:
    627      1.14   thorpej 			panic("pcic_event_thread: unknown event %d",
    628      1.14   thorpej 			    pe->pe_type);
    629      1.14   thorpej 		}
    630      1.14   thorpej 		free(pe, M_TEMP);
    631      1.53   thorpej 
    632      1.53   thorpej 		(void) lockmgr(&sc->sc_pcic_lock, LK_RELEASE, NULL);
    633      1.14   thorpej 	}
    634      1.14   thorpej 
    635      1.14   thorpej 	h->event_thread = NULL;
    636      1.14   thorpej 
    637      1.14   thorpej 	/* In case parent is waiting for us to exit. */
    638      1.25      haya 	wakeup(sc);
    639      1.14   thorpej 
    640      1.14   thorpej 	kthread_exit(0);
    641      1.14   thorpej }
    642      1.14   thorpej 
    643       1.2   thorpej int
    644       1.2   thorpej pcic_print(arg, pnp)
    645       1.2   thorpej 	void *arg;
    646       1.2   thorpej 	const char *pnp;
    647       1.2   thorpej {
    648       1.3     enami 	struct pcmciabus_attach_args *paa = arg;
    649       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    650       1.2   thorpej 
    651       1.2   thorpej 	/* Only "pcmcia"s can attach to "pcic"s... easy. */
    652       1.2   thorpej 	if (pnp)
    653      1.70   thorpej 		aprint_normal("pcmcia at %s", pnp);
    654       1.2   thorpej 
    655      1.87  drochner 	aprint_normal(" controller %d socket %d", h->chip, h->socket);
    656       1.2   thorpej 
    657       1.2   thorpej 	return (UNCONF);
    658       1.2   thorpej }
    659       1.2   thorpej 
    660      1.33    chopps void
    661      1.33    chopps pcic_poll_intr(arg)
    662      1.33    chopps 	void *arg;
    663      1.33    chopps {
    664      1.33    chopps 	struct pcic_softc *sc;
    665      1.33    chopps 	int i, s;
    666      1.33    chopps 
    667      1.33    chopps 	s = spltty();
    668      1.33    chopps 	sc = arg;
    669  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++)
    670      1.33    chopps 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    671      1.33    chopps 			(void)pcic_intr_socket(&sc->handle[i]);
    672      1.57   thorpej 	callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    673      1.33    chopps 	splx(s);
    674      1.33    chopps }
    675      1.33    chopps 
    676       1.2   thorpej int
    677       1.2   thorpej pcic_intr(arg)
    678       1.2   thorpej 	void *arg;
    679       1.2   thorpej {
    680       1.3     enami 	struct pcic_softc *sc = arg;
    681       1.2   thorpej 	int i, ret = 0;
    682       1.2   thorpej 
    683       1.2   thorpej 	DPRINTF(("%s: intr\n", sc->dev.dv_xname));
    684       1.2   thorpej 
    685  1.90.2.1      yamt 	for (i = 0; i < __arraycount(sc->handle); i++)
    686       1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    687       1.2   thorpej 			ret += pcic_intr_socket(&sc->handle[i]);
    688       1.2   thorpej 
    689       1.2   thorpej 	return (ret ? 1 : 0);
    690       1.2   thorpej }
    691       1.2   thorpej 
    692       1.2   thorpej int
    693       1.2   thorpej pcic_intr_socket(h)
    694       1.2   thorpej 	struct pcic_handle *h;
    695       1.2   thorpej {
    696       1.2   thorpej 	int cscreg;
    697       1.2   thorpej 
    698       1.2   thorpej 	cscreg = pcic_read(h, PCIC_CSC);
    699       1.2   thorpej 
    700       1.2   thorpej 	cscreg &= (PCIC_CSC_GPI |
    701       1.2   thorpej 		   PCIC_CSC_CD |
    702       1.2   thorpej 		   PCIC_CSC_READY |
    703       1.2   thorpej 		   PCIC_CSC_BATTWARN |
    704       1.2   thorpej 		   PCIC_CSC_BATTDEAD);
    705       1.2   thorpej 
    706       1.2   thorpej 	if (cscreg & PCIC_CSC_GPI) {
    707      1.25      haya 		DPRINTF(("%s: %02x GPI\n", h->ph_parent->dv_xname, h->sock));
    708       1.2   thorpej 	}
    709       1.2   thorpej 	if (cscreg & PCIC_CSC_CD) {
    710       1.2   thorpej 		int statreg;
    711       1.2   thorpej 
    712       1.2   thorpej 		statreg = pcic_read(h, PCIC_IF_STATUS);
    713       1.2   thorpej 
    714      1.25      haya 		DPRINTF(("%s: %02x CD %x\n", h->ph_parent->dv_xname, h->sock,
    715       1.2   thorpej 		    statreg));
    716       1.2   thorpej 
    717       1.2   thorpej 		if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    718       1.2   thorpej 		    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    719      1.20   msaitoh 			if (h->laststate != PCIC_LASTSTATE_PRESENT) {
    720      1.14   thorpej 				DPRINTF(("%s: enqueing INSERTION event\n",
    721      1.25      haya 					 h->ph_parent->dv_xname));
    722      1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_INSERTION);
    723      1.14   thorpej 			}
    724      1.20   msaitoh 			h->laststate = PCIC_LASTSTATE_PRESENT;
    725       1.2   thorpej 		} else {
    726      1.20   msaitoh 			if (h->laststate == PCIC_LASTSTATE_PRESENT) {
    727      1.15   thorpej 				/* Deactivate the card now. */
    728      1.15   thorpej 				DPRINTF(("%s: deactivating card\n",
    729      1.25      haya 					 h->ph_parent->dv_xname));
    730      1.15   thorpej 				pcic_deactivate_card(h);
    731      1.15   thorpej 
    732      1.14   thorpej 				DPRINTF(("%s: enqueing REMOVAL event\n",
    733      1.25      haya 					 h->ph_parent->dv_xname));
    734      1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_REMOVAL);
    735      1.14   thorpej 			}
    736      1.83   mycroft 			h->laststate = PCIC_LASTSTATE_EMPTY;
    737       1.2   thorpej 		}
    738       1.2   thorpej 	}
    739       1.2   thorpej 	if (cscreg & PCIC_CSC_READY) {
    740      1.25      haya 		DPRINTF(("%s: %02x READY\n", h->ph_parent->dv_xname, h->sock));
    741       1.2   thorpej 		/* shouldn't happen */
    742       1.2   thorpej 	}
    743       1.2   thorpej 	if (cscreg & PCIC_CSC_BATTWARN) {
    744      1.35     enami 		DPRINTF(("%s: %02x BATTWARN\n", h->ph_parent->dv_xname,
    745      1.35     enami 		    h->sock));
    746       1.2   thorpej 	}
    747       1.2   thorpej 	if (cscreg & PCIC_CSC_BATTDEAD) {
    748      1.35     enami 		DPRINTF(("%s: %02x BATTDEAD\n", h->ph_parent->dv_xname,
    749      1.35     enami 		    h->sock));
    750       1.2   thorpej 	}
    751       1.2   thorpej 	return (cscreg ? 1 : 0);
    752      1.14   thorpej }
    753      1.14   thorpej 
    754      1.14   thorpej void
    755      1.14   thorpej pcic_queue_event(h, event)
    756      1.14   thorpej 	struct pcic_handle *h;
    757      1.14   thorpej 	int event;
    758      1.14   thorpej {
    759      1.14   thorpej 	struct pcic_event *pe;
    760      1.14   thorpej 	int s;
    761      1.14   thorpej 
    762      1.14   thorpej 	pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
    763      1.14   thorpej 	if (pe == NULL)
    764      1.14   thorpej 		panic("pcic_queue_event: can't allocate event");
    765      1.14   thorpej 
    766      1.14   thorpej 	pe->pe_type = event;
    767      1.14   thorpej 	s = splhigh();
    768      1.14   thorpej 	SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
    769      1.14   thorpej 	splx(s);
    770      1.14   thorpej 	wakeup(&h->events);
    771       1.2   thorpej }
    772       1.2   thorpej 
    773       1.2   thorpej void
    774       1.2   thorpej pcic_attach_card(h)
    775       1.2   thorpej 	struct pcic_handle *h;
    776       1.2   thorpej {
    777      1.15   thorpej 
    778      1.20   msaitoh 	if (!(h->flags & PCIC_FLAG_CARDP)) {
    779      1.20   msaitoh 		/* call the MI attach function */
    780      1.20   msaitoh 		pcmcia_card_attach(h->pcmcia);
    781       1.2   thorpej 
    782      1.20   msaitoh 		h->flags |= PCIC_FLAG_CARDP;
    783      1.20   msaitoh 	} else {
    784      1.20   msaitoh 		DPRINTF(("pcic_attach_card: already attached"));
    785      1.20   msaitoh 	}
    786       1.2   thorpej }
    787       1.2   thorpej 
    788       1.2   thorpej void
    789      1.15   thorpej pcic_detach_card(h, flags)
    790       1.2   thorpej 	struct pcic_handle *h;
    791      1.15   thorpej 	int flags;		/* DETACH_* */
    792       1.2   thorpej {
    793      1.15   thorpej 
    794      1.20   msaitoh 	if (h->flags & PCIC_FLAG_CARDP) {
    795      1.20   msaitoh 		h->flags &= ~PCIC_FLAG_CARDP;
    796       1.2   thorpej 
    797      1.20   msaitoh 		/* call the MI detach function */
    798      1.20   msaitoh 		pcmcia_card_detach(h->pcmcia, flags);
    799      1.20   msaitoh 	} else {
    800      1.20   msaitoh 		DPRINTF(("pcic_detach_card: already detached"));
    801      1.20   msaitoh 	}
    802      1.15   thorpej }
    803      1.15   thorpej 
    804      1.15   thorpej void
    805      1.15   thorpej pcic_deactivate_card(h)
    806      1.15   thorpej 	struct pcic_handle *h;
    807      1.15   thorpej {
    808      1.74   mycroft 	int intr;
    809       1.2   thorpej 
    810      1.15   thorpej 	/* call the MI deactivate function */
    811      1.15   thorpej 	pcmcia_card_deactivate(h->pcmcia);
    812       1.2   thorpej 
    813      1.15   thorpej 	/* reset the socket */
    814      1.74   mycroft 	intr = pcic_read(h, PCIC_INTR);
    815      1.74   mycroft 	intr &= PCIC_INTR_ENABLE;
    816      1.74   mycroft 	pcic_write(h, PCIC_INTR, intr);
    817      1.86   mycroft 
    818      1.86   mycroft 	/* power down the socket */
    819      1.86   mycroft 	pcic_write(h, PCIC_PWRCTL, 0);
    820       1.2   thorpej }
    821       1.2   thorpej 
    822      1.89     perry int
    823       1.2   thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
    824       1.2   thorpej 	pcmcia_chipset_handle_t pch;
    825       1.2   thorpej 	bus_size_t size;
    826       1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    827       1.2   thorpej {
    828       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    829       1.2   thorpej 	bus_space_handle_t memh;
    830       1.2   thorpej 	bus_addr_t addr;
    831       1.2   thorpej 	bus_size_t sizepg;
    832       1.2   thorpej 	int i, mask, mhandle;
    833      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    834       1.2   thorpej 
    835       1.2   thorpej 	/* out of sc->memh, allocate as many pages as necessary */
    836       1.2   thorpej 
    837       1.2   thorpej 	/* convert size to PCIC pages */
    838       1.2   thorpej 	sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
    839      1.19  christos 	if (sizepg > PCIC_MAX_MEM_PAGES)
    840      1.19  christos 		return (1);
    841       1.2   thorpej 
    842       1.2   thorpej 	mask = (1 << sizepg) - 1;
    843       1.2   thorpej 
    844       1.2   thorpej 	addr = 0;		/* XXX gcc -Wuninitialized */
    845       1.2   thorpej 	mhandle = 0;		/* XXX gcc -Wuninitialized */
    846       1.2   thorpej 
    847      1.19  christos 	for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
    848      1.25      haya 		if ((sc->subregionmask & (mask << i)) == (mask << i)) {
    849      1.25      haya 			if (bus_space_subregion(sc->memt, sc->memh,
    850       1.2   thorpej 			    i * PCIC_MEM_PAGESIZE,
    851       1.2   thorpej 			    sizepg * PCIC_MEM_PAGESIZE, &memh))
    852       1.2   thorpej 				return (1);
    853       1.2   thorpej 			mhandle = mask << i;
    854      1.25      haya 			addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
    855      1.25      haya 			sc->subregionmask &= ~(mhandle);
    856      1.25      haya 			pcmhp->memt = sc->memt;
    857      1.19  christos 			pcmhp->memh = memh;
    858      1.19  christos 			pcmhp->addr = addr;
    859      1.19  christos 			pcmhp->size = size;
    860      1.19  christos 			pcmhp->mhandle = mhandle;
    861      1.19  christos 			pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
    862      1.19  christos 			return (0);
    863       1.2   thorpej 		}
    864       1.2   thorpej 	}
    865       1.2   thorpej 
    866      1.19  christos 	return (1);
    867       1.2   thorpej }
    868       1.2   thorpej 
    869      1.89     perry void
    870       1.2   thorpej pcic_chip_mem_free(pch, pcmhp)
    871       1.2   thorpej 	pcmcia_chipset_handle_t pch;
    872       1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    873       1.2   thorpej {
    874       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    875      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    876       1.2   thorpej 
    877      1.25      haya 	sc->subregionmask |= pcmhp->mhandle;
    878       1.2   thorpej }
    879       1.2   thorpej 
    880      1.62  jdolecek static const struct mem_map_index_st {
    881       1.2   thorpej 	int	sysmem_start_lsb;
    882       1.2   thorpej 	int	sysmem_start_msb;
    883       1.2   thorpej 	int	sysmem_stop_lsb;
    884       1.2   thorpej 	int	sysmem_stop_msb;
    885       1.2   thorpej 	int	cardmem_lsb;
    886       1.2   thorpej 	int	cardmem_msb;
    887       1.2   thorpej 	int	memenable;
    888       1.2   thorpej } mem_map_index[] = {
    889       1.2   thorpej 	{
    890       1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_LSB,
    891       1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_MSB,
    892       1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_LSB,
    893       1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_MSB,
    894       1.2   thorpej 		PCIC_CARDMEM_ADDR0_LSB,
    895       1.2   thorpej 		PCIC_CARDMEM_ADDR0_MSB,
    896       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM0,
    897       1.2   thorpej 	},
    898       1.2   thorpej 	{
    899       1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_LSB,
    900       1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_MSB,
    901       1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_LSB,
    902       1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_MSB,
    903       1.2   thorpej 		PCIC_CARDMEM_ADDR1_LSB,
    904       1.2   thorpej 		PCIC_CARDMEM_ADDR1_MSB,
    905       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM1,
    906       1.2   thorpej 	},
    907       1.2   thorpej 	{
    908       1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_LSB,
    909       1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_MSB,
    910       1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_LSB,
    911       1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_MSB,
    912       1.2   thorpej 		PCIC_CARDMEM_ADDR2_LSB,
    913       1.2   thorpej 		PCIC_CARDMEM_ADDR2_MSB,
    914       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM2,
    915       1.2   thorpej 	},
    916       1.2   thorpej 	{
    917       1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_LSB,
    918       1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_MSB,
    919       1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_LSB,
    920       1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_MSB,
    921       1.2   thorpej 		PCIC_CARDMEM_ADDR3_LSB,
    922       1.2   thorpej 		PCIC_CARDMEM_ADDR3_MSB,
    923       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM3,
    924       1.2   thorpej 	},
    925       1.2   thorpej 	{
    926       1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_LSB,
    927       1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_MSB,
    928       1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_LSB,
    929       1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_MSB,
    930       1.2   thorpej 		PCIC_CARDMEM_ADDR4_LSB,
    931       1.2   thorpej 		PCIC_CARDMEM_ADDR4_MSB,
    932       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM4,
    933       1.2   thorpej 	},
    934       1.2   thorpej };
    935       1.2   thorpej 
    936      1.89     perry void
    937       1.2   thorpej pcic_chip_do_mem_map(h, win)
    938       1.2   thorpej 	struct pcic_handle *h;
    939       1.2   thorpej 	int win;
    940       1.2   thorpej {
    941       1.2   thorpej 	int reg;
    942      1.28      joda 	int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
    943      1.35     enami 	int mem8 =
    944      1.47    chopps 	    (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
    945      1.47    chopps 	    || (kind == PCMCIA_MEM_ATTR);
    946      1.28      joda 
    947      1.33    chopps 	DPRINTF(("mem8 %d\n", mem8));
    948      1.33    chopps 	/* mem8 = 1; */
    949      1.33    chopps 
    950       1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_lsb,
    951       1.2   thorpej 	    (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    952       1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_msb,
    953       1.2   thorpej 	    ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    954      1.43      joda 	    PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
    955      1.44     enami 	    (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
    956       1.2   thorpej 
    957       1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
    958       1.2   thorpej 	    ((h->mem[win].addr + h->mem[win].size) >>
    959       1.2   thorpej 	    PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    960       1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_msb,
    961       1.2   thorpej 	    (((h->mem[win].addr + h->mem[win].size) >>
    962       1.2   thorpej 	    (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    963       1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
    964       1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
    965       1.2   thorpej 
    966       1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_lsb,
    967       1.2   thorpej 	    (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
    968       1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_msb,
    969       1.2   thorpej 	    ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
    970       1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
    971      1.28      joda 	    ((kind == PCMCIA_MEM_ATTR) ?
    972       1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
    973       1.2   thorpej 
    974       1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
    975      1.43      joda 	reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
    976       1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
    977      1.21      marc 
    978      1.21      marc 	delay(100);
    979       1.2   thorpej 
    980       1.2   thorpej #ifdef PCICDEBUG
    981       1.2   thorpej 	{
    982       1.2   thorpej 		int r1, r2, r3, r4, r5, r6;
    983       1.2   thorpej 
    984       1.2   thorpej 		r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
    985       1.2   thorpej 		r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
    986       1.2   thorpej 		r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
    987       1.2   thorpej 		r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
    988       1.2   thorpej 		r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
    989       1.2   thorpej 		r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
    990       1.2   thorpej 
    991       1.2   thorpej 		DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
    992       1.2   thorpej 		    "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
    993       1.2   thorpej 	}
    994       1.2   thorpej #endif
    995       1.2   thorpej }
    996       1.2   thorpej 
    997      1.89     perry int
    998       1.2   thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    999       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1000       1.2   thorpej 	int kind;
   1001       1.2   thorpej 	bus_addr_t card_addr;
   1002       1.2   thorpej 	bus_size_t size;
   1003       1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
   1004      1.65     soren 	bus_size_t *offsetp;
   1005       1.2   thorpej 	int *windowp;
   1006       1.2   thorpej {
   1007       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1008       1.2   thorpej 	bus_addr_t busaddr;
   1009       1.2   thorpej 	long card_offset;
   1010       1.2   thorpej 	int i, win;
   1011      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1012       1.2   thorpej 
   1013       1.2   thorpej 	win = -1;
   1014       1.2   thorpej 	for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
   1015       1.2   thorpej 	    i++) {
   1016       1.2   thorpej 		if ((h->memalloc & (1 << i)) == 0) {
   1017       1.2   thorpej 			win = i;
   1018       1.2   thorpej 			h->memalloc |= (1 << i);
   1019       1.2   thorpej 			break;
   1020       1.2   thorpej 		}
   1021       1.2   thorpej 	}
   1022       1.2   thorpej 
   1023       1.2   thorpej 	if (win == -1)
   1024       1.2   thorpej 		return (1);
   1025       1.2   thorpej 
   1026       1.2   thorpej 	*windowp = win;
   1027       1.2   thorpej 
   1028       1.2   thorpej 	/* XXX this is pretty gross */
   1029       1.2   thorpej 
   1030      1.25      haya 	if (sc->memt != pcmhp->memt)
   1031       1.2   thorpej 		panic("pcic_chip_mem_map memt is bogus");
   1032       1.2   thorpej 
   1033       1.2   thorpej 	busaddr = pcmhp->addr;
   1034       1.2   thorpej 
   1035       1.2   thorpej 	/*
   1036       1.2   thorpej 	 * compute the address offset to the pcmcia address space for the
   1037       1.2   thorpej 	 * pcic.  this is intentionally signed.  The masks and shifts below
   1038       1.2   thorpej 	 * will cause TRT to happen in the pcic registers.  Deal with making
   1039       1.2   thorpej 	 * sure the address is aligned, and return the alignment offset.
   1040       1.2   thorpej 	 */
   1041       1.2   thorpej 
   1042       1.2   thorpej 	*offsetp = card_addr % PCIC_MEM_ALIGN;
   1043       1.2   thorpej 	card_addr -= *offsetp;
   1044       1.2   thorpej 
   1045       1.2   thorpej 	DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
   1046       1.2   thorpej 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   1047       1.2   thorpej 	    (u_long) card_addr));
   1048       1.2   thorpej 
   1049       1.2   thorpej 	/*
   1050       1.2   thorpej 	 * include the offset in the size, and decrement size by one, since
   1051       1.2   thorpej 	 * the hw wants start/stop
   1052       1.2   thorpej 	 */
   1053       1.2   thorpej 	size += *offsetp - 1;
   1054       1.2   thorpej 
   1055       1.2   thorpej 	card_offset = (((long) card_addr) - ((long) busaddr));
   1056       1.2   thorpej 
   1057       1.2   thorpej 	h->mem[win].addr = busaddr;
   1058       1.2   thorpej 	h->mem[win].size = size;
   1059       1.2   thorpej 	h->mem[win].offset = card_offset;
   1060       1.2   thorpej 	h->mem[win].kind = kind;
   1061       1.2   thorpej 
   1062       1.2   thorpej 	pcic_chip_do_mem_map(h, win);
   1063       1.2   thorpej 
   1064       1.2   thorpej 	return (0);
   1065       1.2   thorpej }
   1066       1.2   thorpej 
   1067      1.89     perry void
   1068       1.2   thorpej pcic_chip_mem_unmap(pch, window)
   1069       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1070       1.2   thorpej 	int window;
   1071       1.2   thorpej {
   1072       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1073       1.2   thorpej 	int reg;
   1074       1.2   thorpej 
   1075       1.2   thorpej 	if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
   1076       1.2   thorpej 		panic("pcic_chip_mem_unmap: window out of range");
   1077       1.2   thorpej 
   1078       1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1079       1.2   thorpej 	reg &= ~mem_map_index[window].memenable;
   1080       1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1081       1.2   thorpej 
   1082       1.2   thorpej 	h->memalloc &= ~(1 << window);
   1083       1.2   thorpej }
   1084       1.2   thorpej 
   1085      1.89     perry int
   1086       1.2   thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
   1087       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1088       1.2   thorpej 	bus_addr_t start;
   1089       1.2   thorpej 	bus_size_t size;
   1090       1.2   thorpej 	bus_size_t align;
   1091       1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1092       1.2   thorpej {
   1093       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1094       1.2   thorpej 	bus_space_tag_t iot;
   1095       1.2   thorpej 	bus_space_handle_t ioh;
   1096       1.2   thorpej 	bus_addr_t ioaddr;
   1097       1.2   thorpej 	int flags = 0;
   1098      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1099       1.2   thorpej 
   1100       1.2   thorpej 	/*
   1101       1.2   thorpej 	 * Allocate some arbitrary I/O space.
   1102       1.2   thorpej 	 */
   1103       1.2   thorpej 
   1104      1.25      haya 	iot = sc->iot;
   1105       1.2   thorpej 
   1106       1.2   thorpej 	if (start) {
   1107       1.2   thorpej 		ioaddr = start;
   1108       1.2   thorpej 		if (bus_space_map(iot, start, size, 0, &ioh))
   1109       1.2   thorpej 			return (1);
   1110       1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
   1111       1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1112       1.2   thorpej 	} else {
   1113       1.2   thorpej 		flags |= PCMCIA_IO_ALLOCATED;
   1114      1.25      haya 		if (bus_space_alloc(iot, sc->iobase,
   1115      1.25      haya 		    sc->iobase + sc->iosize, size, align, 0, 0,
   1116       1.2   thorpej 		    &ioaddr, &ioh))
   1117       1.2   thorpej 			return (1);
   1118       1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
   1119       1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1120       1.2   thorpej 	}
   1121       1.2   thorpej 
   1122       1.2   thorpej 	pcihp->iot = iot;
   1123       1.2   thorpej 	pcihp->ioh = ioh;
   1124       1.2   thorpej 	pcihp->addr = ioaddr;
   1125       1.2   thorpej 	pcihp->size = size;
   1126       1.2   thorpej 	pcihp->flags = flags;
   1127       1.2   thorpej 
   1128       1.2   thorpej 	return (0);
   1129       1.2   thorpej }
   1130       1.2   thorpej 
   1131      1.89     perry void
   1132  1.90.2.2      yamt pcic_chip_io_free(pcmcia_chipset_handle_t pch,
   1133  1.90.2.2      yamt     struct pcmcia_io_handle *pcihp)
   1134       1.2   thorpej {
   1135       1.2   thorpej 	bus_space_tag_t iot = pcihp->iot;
   1136       1.2   thorpej 	bus_space_handle_t ioh = pcihp->ioh;
   1137       1.2   thorpej 	bus_size_t size = pcihp->size;
   1138       1.2   thorpej 
   1139       1.2   thorpej 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   1140       1.2   thorpej 		bus_space_free(iot, ioh, size);
   1141       1.2   thorpej 	else
   1142       1.2   thorpej 		bus_space_unmap(iot, ioh, size);
   1143       1.2   thorpej }
   1144       1.2   thorpej 
   1145       1.2   thorpej 
   1146      1.62  jdolecek static const struct io_map_index_st {
   1147       1.2   thorpej 	int	start_lsb;
   1148       1.2   thorpej 	int	start_msb;
   1149       1.2   thorpej 	int	stop_lsb;
   1150       1.2   thorpej 	int	stop_msb;
   1151       1.2   thorpej 	int	ioenable;
   1152       1.2   thorpej 	int	ioctlmask;
   1153       1.2   thorpej 	int	ioctlbits[3];		/* indexed by PCMCIA_WIDTH_* */
   1154       1.2   thorpej }               io_map_index[] = {
   1155       1.2   thorpej 	{
   1156       1.2   thorpej 		PCIC_IOADDR0_START_LSB,
   1157       1.2   thorpej 		PCIC_IOADDR0_START_MSB,
   1158       1.2   thorpej 		PCIC_IOADDR0_STOP_LSB,
   1159       1.2   thorpej 		PCIC_IOADDR0_STOP_MSB,
   1160       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO0,
   1161       1.2   thorpej 		PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   1162       1.2   thorpej 		PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
   1163       1.2   thorpej 		{
   1164       1.2   thorpej 			PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   1165       1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1166       1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   1167       1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1168       1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   1169       1.2   thorpej 		},
   1170       1.2   thorpej 	},
   1171       1.2   thorpej 	{
   1172       1.2   thorpej 		PCIC_IOADDR1_START_LSB,
   1173       1.2   thorpej 		PCIC_IOADDR1_START_MSB,
   1174       1.2   thorpej 		PCIC_IOADDR1_STOP_LSB,
   1175       1.2   thorpej 		PCIC_IOADDR1_STOP_MSB,
   1176       1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO1,
   1177       1.2   thorpej 		PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   1178       1.2   thorpej 		PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
   1179       1.2   thorpej 		{
   1180       1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_CARD,
   1181       1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1182       1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_8BIT,
   1183       1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1184       1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_16BIT,
   1185       1.2   thorpej 		},
   1186       1.2   thorpej 	},
   1187       1.2   thorpej };
   1188       1.2   thorpej 
   1189      1.89     perry void
   1190       1.2   thorpej pcic_chip_do_io_map(h, win)
   1191       1.2   thorpej 	struct pcic_handle *h;
   1192       1.2   thorpej 	int win;
   1193       1.2   thorpej {
   1194       1.2   thorpej 	int reg;
   1195       1.2   thorpej 
   1196       1.2   thorpej 	DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
   1197       1.2   thorpej 	    win, (long) h->io[win].addr, (long) h->io[win].size,
   1198       1.2   thorpej 	    h->io[win].width * 8));
   1199       1.2   thorpej 
   1200       1.2   thorpej 	pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
   1201       1.2   thorpej 	pcic_write(h, io_map_index[win].start_msb,
   1202       1.2   thorpej 	    (h->io[win].addr >> 8) & 0xff);
   1203       1.2   thorpej 
   1204       1.2   thorpej 	pcic_write(h, io_map_index[win].stop_lsb,
   1205       1.2   thorpej 	    (h->io[win].addr + h->io[win].size - 1) & 0xff);
   1206       1.2   thorpej 	pcic_write(h, io_map_index[win].stop_msb,
   1207       1.2   thorpej 	    ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
   1208       1.2   thorpej 
   1209       1.2   thorpej 	reg = pcic_read(h, PCIC_IOCTL);
   1210       1.2   thorpej 	reg &= ~io_map_index[win].ioctlmask;
   1211       1.2   thorpej 	reg |= io_map_index[win].ioctlbits[h->io[win].width];
   1212       1.2   thorpej 	pcic_write(h, PCIC_IOCTL, reg);
   1213       1.2   thorpej 
   1214       1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1215       1.2   thorpej 	reg |= io_map_index[win].ioenable;
   1216       1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1217       1.2   thorpej }
   1218       1.2   thorpej 
   1219      1.89     perry int
   1220       1.2   thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
   1221       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1222       1.2   thorpej 	int width;
   1223       1.2   thorpej 	bus_addr_t offset;
   1224       1.2   thorpej 	bus_size_t size;
   1225       1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1226       1.2   thorpej 	int *windowp;
   1227       1.2   thorpej {
   1228       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1229       1.2   thorpej 	bus_addr_t ioaddr = pcihp->addr + offset;
   1230       1.4     enami 	int i, win;
   1231       1.4     enami #ifdef PCICDEBUG
   1232      1.90  christos 	static const char *width_names[] = { "auto", "io8", "io16" };
   1233       1.4     enami #endif
   1234      1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1235       1.2   thorpej 
   1236       1.2   thorpej 	/* XXX Sanity check offset/size. */
   1237       1.2   thorpej 
   1238       1.2   thorpej 	win = -1;
   1239       1.2   thorpej 	for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
   1240       1.2   thorpej 		if ((h->ioalloc & (1 << i)) == 0) {
   1241       1.2   thorpej 			win = i;
   1242       1.2   thorpej 			h->ioalloc |= (1 << i);
   1243       1.2   thorpej 			break;
   1244       1.2   thorpej 		}
   1245       1.2   thorpej 	}
   1246       1.2   thorpej 
   1247       1.2   thorpej 	if (win == -1)
   1248       1.2   thorpej 		return (1);
   1249       1.2   thorpej 
   1250       1.2   thorpej 	*windowp = win;
   1251       1.2   thorpej 
   1252       1.2   thorpej 	/* XXX this is pretty gross */
   1253       1.2   thorpej 
   1254      1.25      haya 	if (sc->iot != pcihp->iot)
   1255       1.2   thorpej 		panic("pcic_chip_io_map iot is bogus");
   1256       1.2   thorpej 
   1257       1.2   thorpej 	DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
   1258       1.2   thorpej 		 win, width_names[width], (u_long) ioaddr, (u_long) size));
   1259       1.2   thorpej 
   1260       1.2   thorpej 	/* XXX wtf is this doing here? */
   1261       1.2   thorpej 
   1262      1.77  christos 	printf("%s: port 0x%lx", sc->dev.dv_xname, (u_long) ioaddr);
   1263       1.2   thorpej 	if (size > 1)
   1264       1.2   thorpej 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   1265      1.77  christos 	printf("\n");
   1266       1.2   thorpej 
   1267       1.2   thorpej 	h->io[win].addr = ioaddr;
   1268       1.2   thorpej 	h->io[win].size = size;
   1269       1.2   thorpej 	h->io[win].width = width;
   1270       1.2   thorpej 
   1271       1.2   thorpej 	pcic_chip_do_io_map(h, win);
   1272       1.2   thorpej 
   1273       1.2   thorpej 	return (0);
   1274       1.2   thorpej }
   1275       1.2   thorpej 
   1276      1.89     perry void
   1277       1.2   thorpej pcic_chip_io_unmap(pch, window)
   1278       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1279       1.2   thorpej 	int window;
   1280       1.2   thorpej {
   1281       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1282       1.2   thorpej 	int reg;
   1283       1.2   thorpej 
   1284       1.2   thorpej 	if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
   1285       1.2   thorpej 		panic("pcic_chip_io_unmap: window out of range");
   1286       1.2   thorpej 
   1287       1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1288       1.2   thorpej 	reg &= ~io_map_index[window].ioenable;
   1289       1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1290       1.2   thorpej 
   1291       1.2   thorpej 	h->ioalloc &= ~(1 << window);
   1292       1.8      marc }
   1293       1.8      marc 
   1294      1.83   mycroft static int
   1295       1.8      marc pcic_wait_ready(h)
   1296       1.8      marc 	struct pcic_handle *h;
   1297       1.8      marc {
   1298      1.83   mycroft 	u_int8_t stat;
   1299       1.8      marc 	int i;
   1300       1.8      marc 
   1301      1.31    chopps 	/* wait an initial 10ms for quick cards */
   1302      1.83   mycroft 	stat = pcic_read(h, PCIC_IF_STATUS);
   1303      1.83   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   1304      1.83   mycroft 		return (0);
   1305      1.36     enami 	pcic_delay(h, 10, "pccwr0");
   1306      1.31    chopps 	for (i = 0; i < 50; i++) {
   1307      1.83   mycroft 		stat = pcic_read(h, PCIC_IF_STATUS);
   1308      1.83   mycroft 		if (stat & PCIC_IF_STATUS_READY)
   1309      1.83   mycroft 			return (0);
   1310      1.83   mycroft 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   1311      1.83   mycroft 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   1312      1.83   mycroft 			return (ENXIO);
   1313      1.31    chopps 		/* wait .1s (100ms) each iteration now */
   1314      1.36     enami 		pcic_delay(h, 100, "pccwr1");
   1315       1.8      marc 	}
   1316       1.8      marc 
   1317      1.83   mycroft 	printf("pcic_wait_ready: ready never happened, status=%02x\n", stat);
   1318      1.83   mycroft 	return (EWOULDBLOCK);
   1319       1.2   thorpej }
   1320       1.2   thorpej 
   1321      1.30     enami /*
   1322      1.30     enami  * Perform long (msec order) delay.
   1323      1.89     perry  */
   1324      1.30     enami static void
   1325      1.36     enami pcic_delay(h, timo, wmesg)
   1326      1.30     enami 	struct pcic_handle *h;
   1327      1.30     enami 	int timo;			/* in ms.  must not be zero */
   1328      1.36     enami 	const char *wmesg;
   1329      1.30     enami {
   1330      1.30     enami 
   1331      1.30     enami #ifdef DIAGNOSTIC
   1332      1.83   mycroft 	if (timo <= 0)
   1333      1.83   mycroft 		panic("pcic_delay: called with timeout %d", timo);
   1334      1.83   mycroft 	if (!curlwp)
   1335      1.83   mycroft 		panic("pcic_delay: called in interrupt context");
   1336      1.83   mycroft 	if (!h->event_thread)
   1337      1.83   mycroft 		panic("pcic_delay: no event thread");
   1338      1.30     enami #endif
   1339      1.48       dbj 	DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
   1340      1.49     enami 	    wmesg, h->event_thread, timo));
   1341      1.40     enami 	tsleep(pcic_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
   1342      1.30     enami }
   1343      1.30     enami 
   1344       1.2   thorpej void
   1345       1.2   thorpej pcic_chip_socket_enable(pch)
   1346       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1347       1.2   thorpej {
   1348       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1349      1.83   mycroft 	int win;
   1350      1.83   mycroft 	u_int8_t power, intr;
   1351      1.83   mycroft #ifdef DIAGNOSTIC
   1352      1.34    chopps 	int reg;
   1353      1.34    chopps #endif
   1354       1.2   thorpej 
   1355      1.41    chopps #ifdef DIAGNOSTIC
   1356      1.41    chopps 	if (h->flags & PCIC_FLAG_ENABLED)
   1357      1.61   mycroft 		printf("pcic_chip_socket_enable: enabling twice\n");
   1358      1.41    chopps #endif
   1359      1.41    chopps 
   1360      1.85   mycroft 	/* disable interrupts; assert RESET */
   1361      1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1362      1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1363      1.34    chopps 	pcic_write(h, PCIC_INTR, intr);
   1364       1.2   thorpej 
   1365      1.82   mycroft 	/* zero out the address windows */
   1366      1.82   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1367      1.82   mycroft 
   1368      1.85   mycroft 	/* power off; assert output enable bit */
   1369      1.85   mycroft 	power = PCIC_PWRCTL_OE;
   1370      1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1371      1.83   mycroft 
   1372      1.69  takemura 	/*
   1373      1.69  takemura 	 * power hack for RICOH RF5C[23]96
   1374      1.69  takemura 	 */
   1375      1.69  takemura 	switch( h->vendor ) {
   1376      1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
   1377      1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
   1378      1.76   mycroft 	{
   1379      1.76   mycroft 		int regtmp;
   1380      1.69  takemura 		regtmp = pcic_read(h, PCIC_RICOH_REG_MCR2);
   1381      1.76   mycroft #ifdef RICOH_POWER_HACK
   1382      1.76   mycroft 		regtmp |= PCIC_RICOH_MCR2_VCC_DIRECT;
   1383      1.76   mycroft #else
   1384      1.76   mycroft 		regtmp &= ~(PCIC_RICOH_MCR2_VCC_DIRECT|PCIC_RICOH_MCR2_VCC_SEL_3V);
   1385      1.76   mycroft #endif
   1386      1.69  takemura 		pcic_write(h, PCIC_RICOH_REG_MCR2, regtmp);
   1387      1.76   mycroft 	}
   1388      1.69  takemura 		break;
   1389      1.69  takemura 	default:
   1390      1.69  takemura 		break;
   1391      1.69  takemura 	}
   1392       1.9     enami 
   1393      1.22   mycroft #ifdef VADEM_POWER_HACK
   1394      1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
   1395      1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
   1396      1.22   mycroft 	printf("prcr = %02x\n", pcic_read(h, 0x02));
   1397      1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1398      1.22   mycroft 	printf("DANGER WILL ROBINSON!  Changing voltage select!\n");
   1399      1.22   mycroft 	pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
   1400      1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1401      1.22   mycroft #endif
   1402      1.83   mycroft 
   1403       1.2   thorpej 	/* power up the socket */
   1404      1.83   mycroft 	power |= PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
   1405      1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1406       1.9     enami 
   1407       1.9     enami 	/*
   1408      1.85   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   1409      1.85   mycroft 	 * Vcc Rising Time (Tpr) = 100ms
   1410      1.85   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   1411      1.85   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   1412      1.12   msaitoh 	 *
   1413      1.12   msaitoh 	 * some machines require some more time to be settled
   1414      1.85   mycroft 	 * (100ms is added here).
   1415       1.9     enami 	 */
   1416      1.85   mycroft 	pcic_delay(h, 200 + 1, "pccen1");
   1417      1.38    chopps 
   1418      1.85   mycroft 	/* negate RESET */
   1419      1.85   mycroft 	intr |= PCIC_INTR_RESET;
   1420      1.85   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1421       1.9     enami 
   1422       1.9     enami 	/*
   1423      1.85   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   1424       1.9     enami 	 */
   1425      1.30     enami 	pcic_delay(h, 20, "pccen2");
   1426       1.2   thorpej 
   1427      1.83   mycroft #ifdef DIAGNOSTIC
   1428      1.68    simonb 	reg = pcic_read(h, PCIC_IF_STATUS);
   1429      1.83   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   1430      1.83   mycroft 		printf("pcic_chip_socket_enable: no power, status=%x\n", reg);
   1431      1.68    simonb #endif
   1432      1.83   mycroft 
   1433      1.83   mycroft 	/* wait for the chip to finish initializing */
   1434      1.83   mycroft 	if (pcic_wait_ready(h)) {
   1435      1.83   mycroft 		/* XXX return a failure status?? */
   1436      1.83   mycroft 		pcic_write(h, PCIC_PWRCTL, 0);
   1437      1.83   mycroft 		return;
   1438      1.20   msaitoh 	}
   1439       1.2   thorpej 
   1440       1.2   thorpej 	/* reinstall all the memory and io mappings */
   1441       1.2   thorpej 	for (win = 0; win < PCIC_MEM_WINS; win++)
   1442       1.2   thorpej 		if (h->memalloc & (1 << win))
   1443       1.2   thorpej 			pcic_chip_do_mem_map(h, win);
   1444       1.2   thorpej 	for (win = 0; win < PCIC_IO_WINS; win++)
   1445       1.2   thorpej 		if (h->ioalloc & (1 << win))
   1446       1.2   thorpej 			pcic_chip_do_io_map(h, win);
   1447      1.34    chopps 
   1448      1.41    chopps 	h->flags |= PCIC_FLAG_ENABLED;
   1449       1.2   thorpej }
   1450       1.2   thorpej 
   1451       1.2   thorpej void
   1452       1.2   thorpej pcic_chip_socket_disable(pch)
   1453       1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1454       1.2   thorpej {
   1455       1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1456      1.83   mycroft 	u_int8_t intr;
   1457       1.2   thorpej 
   1458       1.2   thorpej 	DPRINTF(("pcic_chip_socket_disable\n"));
   1459      1.38    chopps 
   1460      1.85   mycroft 	/* disable interrupts; assert RESET */
   1461      1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1462      1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1463      1.38    chopps 	pcic_write(h, PCIC_INTR, intr);
   1464       1.2   thorpej 
   1465      1.81   mycroft 	/* zero out the address windows */
   1466      1.81   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1467      1.81   mycroft 
   1468      1.83   mycroft 	/* disable socket: negate output enable bit and power off */
   1469       1.2   thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1470      1.52   mycroft 
   1471      1.85   mycroft 	/*
   1472      1.85   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   1473      1.85   mycroft 	 */
   1474      1.83   mycroft 	pcic_delay(h, 300, "pccwr1");
   1475      1.83   mycroft 
   1476      1.41    chopps 	h->flags &= ~PCIC_FLAG_ENABLED;
   1477      1.25      haya }
   1478      1.25      haya 
   1479      1.80   mycroft void
   1480      1.80   mycroft pcic_chip_socket_settype(pch, type)
   1481      1.80   mycroft 	pcmcia_chipset_handle_t pch;
   1482      1.80   mycroft 	int type;
   1483      1.80   mycroft {
   1484      1.80   mycroft 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1485      1.80   mycroft 	int intr;
   1486      1.80   mycroft 
   1487      1.80   mycroft 	intr = pcic_read(h, PCIC_INTR);
   1488      1.81   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   1489      1.80   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1490      1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   1491      1.80   mycroft 		intr |= h->ih_irq << PCIC_INTR_IRQ_SHIFT;
   1492      1.80   mycroft 	} else
   1493      1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   1494      1.80   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1495      1.80   mycroft 
   1496      1.80   mycroft 	DPRINTF(("%s: pcic_chip_socket_settype %02x type %s %02x\n",
   1497      1.80   mycroft 	    h->ph_parent->dv_xname, h->sock,
   1498      1.80   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   1499      1.80   mycroft }
   1500      1.80   mycroft 
   1501      1.25      haya static u_int8_t
   1502      1.25      haya st_pcic_read(h, idx)
   1503      1.27  sommerfe 	struct pcic_handle *h;
   1504      1.27  sommerfe 	int idx;
   1505      1.25      haya {
   1506      1.35     enami 
   1507      1.27  sommerfe 	if (idx != -1)
   1508      1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1509      1.27  sommerfe 		    h->sock + idx);
   1510      1.35     enami 	return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
   1511      1.25      haya }
   1512      1.25      haya 
   1513      1.25      haya static void
   1514      1.25      haya st_pcic_write(h, idx, data)
   1515      1.27  sommerfe 	struct pcic_handle *h;
   1516      1.27  sommerfe 	int idx;
   1517      1.27  sommerfe 	u_int8_t data;
   1518      1.27  sommerfe {
   1519      1.35     enami 
   1520      1.27  sommerfe 	if (idx != -1)
   1521      1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1522      1.27  sommerfe 		    h->sock + idx);
   1523      1.27  sommerfe 	bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
   1524       1.2   thorpej }
   1525