i8253reg.h revision 1.1 1 1.1 cgd /*-
2 1.1 cgd * Copyright (c) 1993 The Regents of the University of California.
3 1.1 cgd * All rights reserved.
4 1.1 cgd *
5 1.1 cgd * Redistribution and use in source and binary forms, with or without
6 1.1 cgd * modification, are permitted provided that the following conditions
7 1.1 cgd * are met:
8 1.1 cgd * 1. Redistributions of source code must retain the above copyright
9 1.1 cgd * notice, this list of conditions and the following disclaimer.
10 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 cgd * notice, this list of conditions and the following disclaimer in the
12 1.1 cgd * documentation and/or other materials provided with the distribution.
13 1.1 cgd * 3. All advertising materials mentioning features or use of this software
14 1.1 cgd * must display the following acknowledgement:
15 1.1 cgd * This product includes software developed by the University of
16 1.1 cgd * California, Berkeley and its contributors.
17 1.1 cgd * 4. Neither the name of the University nor the names of its contributors
18 1.1 cgd * may be used to endorse or promote products derived from this software
19 1.1 cgd * without specific prior written permission.
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
22 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
25 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
27 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
28 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
29 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
30 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 1.1 cgd * SUCH DAMAGE.
32 1.1 cgd *
33 1.1 cgd * $Header: /tank/opengrok/rsync2/NetBSD/src/sys/dev/ic/i8253reg.h,v 1.1 1993/03/23 08:12:25 cgd Exp $
34 1.1 cgd *
35 1.1 cgd * Register definitions for the Intel 8253 Programmable Interval Timer.
36 1.1 cgd *
37 1.1 cgd * This chip has three independent 16-bit down counters that can be
38 1.1 cgd * read on the fly. There are three mode registers and three countdown
39 1.1 cgd * registers. The countdown registers are addressed directly, via the
40 1.1 cgd * first three I/O ports. The three mode registers are accessed via
41 1.1 cgd * the fourth I/O port, with two bits in the mode byte indicating the
42 1.1 cgd * register. (Why are hardware interfaces always so braindead?).
43 1.1 cgd *
44 1.1 cgd * To write a value into the countdown register, the mode register
45 1.1 cgd * is first programmed with a command indicating the which byte of
46 1.1 cgd * the two byte register is to be modified. The three possibilities
47 1.1 cgd * are load msb (TMR_MR_MSB), load lsb (TMR_MR_LSB), or load lsb then
48 1.1 cgd * msb (TMR_MR_BOTH).
49 1.1 cgd *
50 1.1 cgd * To read the current value ("on the fly") from the countdown register,
51 1.1 cgd * you write a "latch" command into the mode register, then read the stable
52 1.1 cgd * value from the corresponding I/O port. For example, you write
53 1.1 cgd * TMR_MR_LATCH into the corresponding mode register. Presumably,
54 1.1 cgd * after doing this, a write operation to the I/O port would result
55 1.1 cgd * in undefined behavior (but hopefully not fry the chip).
56 1.1 cgd * Reading in this manner has no side effects.
57 1.1 cgd *
58 1.1 cgd * The outputs of the three timers are connected as follows:
59 1.1 cgd *
60 1.1 cgd * timer 0 -> irq 0
61 1.1 cgd * timer 1 -> dma chan 0 (for dram refresh)
62 1.1 cgd * timer 2 -> speaker (via keyboard controller)
63 1.1 cgd *
64 1.1 cgd * Timer 0 is used to call hardclock.
65 1.1 cgd * Timer 2 is used to generate console beeps.
66 1.1 cgd */
67 1.1 cgd
68 1.1 cgd /*
69 1.1 cgd * Macros for specifying values to be written into a mode register.
70 1.1 cgd */
71 1.1 cgd #define TIMER_CNTR0 (IO_TIMER1 + 0) /* timer 0 counter port */
72 1.1 cgd #define TIMER_CNTR1 (IO_TIMER1 + 1) /* timer 1 counter port */
73 1.1 cgd #define TIMER_CNTR2 (IO_TIMER1 + 2) /* timer 2 counter port */
74 1.1 cgd #define TIMER_MODE (IO_TIMER1 + 3) /* timer mode port */
75 1.1 cgd #define TIMER_SEL0 0x00 /* select counter 0 */
76 1.1 cgd #define TIMER_SEL1 0x40 /* select counter 1 */
77 1.1 cgd #define TIMER_SEL2 0x80 /* select counter 2 */
78 1.1 cgd #define TIMER_INTTC 0x00 /* mode 0, intr on terminal cnt */
79 1.1 cgd #define TIMER_ONESHOT 0x02 /* mode 1, one shot */
80 1.1 cgd #define TIMER_RATEGEN 0x04 /* mode 2, rate generator */
81 1.1 cgd #define TIMER_SQWAVE 0x06 /* mode 3, square wave */
82 1.1 cgd #define TIMER_SWSTROBE 0x08 /* mode 4, s/w triggered strobe */
83 1.1 cgd #define TIMER_HWSTROBE 0x0a /* mode 5, h/w triggered strobe */
84 1.1 cgd #define TIMER_LATCH 0x00 /* latch counter for reading */
85 1.1 cgd #define TIMER_LSB 0x10 /* r/w counter LSB */
86 1.1 cgd #define TIMER_MSB 0x20 /* r/w counter MSB */
87 1.1 cgd #define TIMER_16BIT 0x30 /* r/w counter 16 bits, LSB first */
88 1.1 cgd #define TIMER_BCD 0x01 /* count in BCD */
89 1.1 cgd
90