Home | History | Annotate | Line # | Download | only in ic
i8253reg.h revision 1.7.2.1
      1  1.7.2.1     skrll /*	$NetBSD: i8253reg.h,v 1.7.2.1 2004/08/03 10:46:14 skrll Exp $	*/
      2      1.4       cgd 
      3      1.1       cgd /*-
      4      1.1       cgd  * Copyright (c) 1993 The Regents of the University of California.
      5      1.1       cgd  * All rights reserved.
      6      1.1       cgd  *
      7      1.1       cgd  * Redistribution and use in source and binary forms, with or without
      8      1.1       cgd  * modification, are permitted provided that the following conditions
      9      1.1       cgd  * are met:
     10      1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     11      1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     12      1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     14      1.1       cgd  *    documentation and/or other materials provided with the distribution.
     15  1.7.2.1     skrll  * 3. Neither the name of the University nor the names of its contributors
     16      1.1       cgd  *    may be used to endorse or promote products derived from this software
     17      1.1       cgd  *    without specific prior written permission.
     18      1.1       cgd  *
     19      1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20      1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21      1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22      1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23      1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24      1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25      1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26      1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27      1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28      1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29      1.1       cgd  * SUCH DAMAGE.
     30      1.2       cgd  */
     31      1.2       cgd 
     32      1.2       cgd /*
     33      1.1       cgd  * Register definitions for the Intel 8253 Programmable Interval Timer.
     34      1.1       cgd  *
     35      1.1       cgd  * This chip has three independent 16-bit down counters that can be
     36      1.1       cgd  * read on the fly.  There are three mode registers and three countdown
     37      1.1       cgd  * registers.  The countdown registers are addressed directly, via the
     38      1.1       cgd  * first three I/O ports.  The three mode registers are accessed via
     39      1.1       cgd  * the fourth I/O port, with two bits in the mode byte indicating the
     40      1.1       cgd  * register.  (Why are hardware interfaces always so braindead?).
     41      1.1       cgd  *
     42      1.1       cgd  * To write a value into the countdown register, the mode register
     43      1.1       cgd  * is first programmed with a command indicating the which byte of
     44      1.1       cgd  * the two byte register is to be modified.  The three possibilities
     45      1.1       cgd  * are load msb (TMR_MR_MSB), load lsb (TMR_MR_LSB), or load lsb then
     46      1.1       cgd  * msb (TMR_MR_BOTH).
     47      1.1       cgd  *
     48      1.1       cgd  * To read the current value ("on the fly") from the countdown register,
     49      1.1       cgd  * you write a "latch" command into the mode register, then read the stable
     50      1.1       cgd  * value from the corresponding I/O port.  For example, you write
     51      1.1       cgd  * TMR_MR_LATCH into the corresponding mode register.  Presumably,
     52      1.1       cgd  * after doing this, a write operation to the I/O port would result
     53      1.1       cgd  * in undefined behavior (but hopefully not fry the chip).
     54      1.1       cgd  * Reading in this manner has no side effects.
     55      1.1       cgd  *
     56      1.1       cgd  * The outputs of the three timers are connected as follows:
     57      1.1       cgd  *
     58      1.1       cgd  *	 timer 0 -> irq 0
     59      1.7       wiz  *	 timer 1 -> DMA chan 0 (for dram refresh)
     60      1.1       cgd  * 	 timer 2 -> speaker (via keyboard controller)
     61      1.1       cgd  *
     62      1.1       cgd  * Timer 0 is used to call hardclock.
     63      1.1       cgd  * Timer 2 is used to generate console beeps.
     64      1.1       cgd  */
     65      1.3   mycroft 
     66      1.3   mycroft /*
     67      1.3   mycroft  * Frequency of all three count-down timers; (TIMER_FREQ/freq) is the
     68      1.6   tsutsui  * appropriate count to generate a frequency of freq Hz.
     69      1.3   mycroft  */
     70      1.3   mycroft #ifndef TIMER_FREQ
     71      1.3   mycroft #define	TIMER_FREQ	1193182
     72      1.3   mycroft #endif
     73      1.3   mycroft #define TIMER_DIV(x) ((TIMER_FREQ+(x)/2)/(x))
     74      1.1       cgd 
     75      1.1       cgd /*
     76      1.1       cgd  * Macros for specifying values to be written into a mode register.
     77      1.1       cgd  */
     78      1.5  drochner #define	TIMER_CNTR0	0	/* timer 0 counter port */
     79      1.5  drochner #define	TIMER_CNTR1	1	/* timer 1 counter port */
     80      1.5  drochner #define	TIMER_CNTR2	2	/* timer 2 counter port */
     81      1.5  drochner #define	TIMER_MODE	3	/* timer mode port */
     82      1.1       cgd #define		TIMER_SEL0	0x00	/* select counter 0 */
     83      1.1       cgd #define		TIMER_SEL1	0x40	/* select counter 1 */
     84      1.1       cgd #define		TIMER_SEL2	0x80	/* select counter 2 */
     85      1.1       cgd #define		TIMER_INTTC	0x00	/* mode 0, intr on terminal cnt */
     86      1.1       cgd #define		TIMER_ONESHOT	0x02	/* mode 1, one shot */
     87      1.1       cgd #define		TIMER_RATEGEN	0x04	/* mode 2, rate generator */
     88      1.1       cgd #define		TIMER_SQWAVE	0x06	/* mode 3, square wave */
     89      1.1       cgd #define		TIMER_SWSTROBE	0x08	/* mode 4, s/w triggered strobe */
     90      1.1       cgd #define		TIMER_HWSTROBE	0x0a	/* mode 5, h/w triggered strobe */
     91      1.1       cgd #define		TIMER_LATCH	0x00	/* latch counter for reading */
     92      1.1       cgd #define		TIMER_LSB	0x10	/* r/w counter LSB */
     93      1.1       cgd #define		TIMER_MSB	0x20	/* r/w counter MSB */
     94      1.1       cgd #define		TIMER_16BIT	0x30	/* r/w counter 16 bits, LSB first */
     95      1.1       cgd #define		TIMER_BCD	0x01	/* count in BCD */
     96      1.1       cgd 
     97