Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.103.2.2
      1  1.103.2.2      matt /*	$NetBSD: i82557.c,v 1.103.2.2 2008/01/09 01:52:54 matt Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*-
      4       1.65   mycroft  * Copyright (c) 1997, 1998, 1999, 2001, 2002 The NetBSD Foundation, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9        1.1   thorpej  * NASA Ames Research Center.
     10        1.1   thorpej  *
     11        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12        1.1   thorpej  * modification, are permitted provided that the following conditions
     13        1.1   thorpej  * are met:
     14        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20        1.1   thorpej  *    must display the following acknowledgement:
     21        1.1   thorpej  *	This product includes software developed by the NetBSD
     22        1.1   thorpej  *	Foundation, Inc. and its contributors.
     23        1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24        1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25        1.1   thorpej  *    from this software without specific prior written permission.
     26        1.1   thorpej  *
     27        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28        1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38        1.1   thorpej  */
     39        1.1   thorpej 
     40        1.1   thorpej /*
     41        1.1   thorpej  * Copyright (c) 1995, David Greenman
     42       1.52   thorpej  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43        1.1   thorpej  * All rights reserved.
     44        1.1   thorpej  *
     45        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46        1.1   thorpej  * modification, are permitted provided that the following conditions
     47        1.1   thorpej  * are met:
     48        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49        1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50        1.1   thorpej  *    disclaimer.
     51        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54        1.1   thorpej  *
     55        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56        1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57        1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58        1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59        1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60        1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61        1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62        1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63        1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64        1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65        1.1   thorpej  * SUCH DAMAGE.
     66        1.1   thorpej  *
     67       1.52   thorpej  *	Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
     68        1.1   thorpej  */
     69        1.1   thorpej 
     70        1.1   thorpej /*
     71       1.14  sommerfe  * Device driver for the Intel i82557 fast Ethernet controller,
     72       1.14  sommerfe  * and its successors, the i82558 and i82559.
     73        1.1   thorpej  */
     74       1.61     lukem 
     75       1.61     lukem #include <sys/cdefs.h>
     76  1.103.2.2      matt __KERNEL_RCSID(0, "$NetBSD: i82557.c,v 1.103.2.2 2008/01/09 01:52:54 matt Exp $");
     77        1.1   thorpej 
     78        1.1   thorpej #include "bpfilter.h"
     79        1.1   thorpej #include "rnd.h"
     80        1.1   thorpej 
     81        1.1   thorpej #include <sys/param.h>
     82        1.1   thorpej #include <sys/systm.h>
     83       1.24   thorpej #include <sys/callout.h>
     84        1.1   thorpej #include <sys/mbuf.h>
     85        1.1   thorpej #include <sys/malloc.h>
     86        1.1   thorpej #include <sys/kernel.h>
     87        1.1   thorpej #include <sys/socket.h>
     88        1.1   thorpej #include <sys/ioctl.h>
     89        1.1   thorpej #include <sys/errno.h>
     90        1.1   thorpej #include <sys/device.h>
     91       1.89   thorpej #include <sys/syslog.h>
     92        1.1   thorpej 
     93       1.15   thorpej #include <machine/endian.h>
     94       1.15   thorpej 
     95       1.35       mrg #include <uvm/uvm_extern.h>
     96        1.1   thorpej 
     97        1.1   thorpej #if NRND > 0
     98        1.1   thorpej #include <sys/rnd.h>
     99        1.1   thorpej #endif
    100        1.1   thorpej 
    101        1.1   thorpej #include <net/if.h>
    102        1.1   thorpej #include <net/if_dl.h>
    103        1.1   thorpej #include <net/if_media.h>
    104        1.1   thorpej #include <net/if_ether.h>
    105        1.1   thorpej 
    106        1.1   thorpej #if NBPFILTER > 0
    107        1.1   thorpej #include <net/bpf.h>
    108        1.1   thorpej #endif
    109        1.1   thorpej 
    110  1.103.2.1      matt #include <sys/bus.h>
    111  1.103.2.1      matt #include <sys/intr.h>
    112        1.1   thorpej 
    113        1.1   thorpej #include <dev/mii/miivar.h>
    114        1.1   thorpej 
    115        1.1   thorpej #include <dev/ic/i82557reg.h>
    116        1.1   thorpej #include <dev/ic/i82557var.h>
    117        1.1   thorpej 
    118       1.64   thorpej #include <dev/microcode/i8255x/rcvbundl.h>
    119       1.64   thorpej 
    120        1.1   thorpej /*
    121        1.1   thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    122        1.1   thorpej  * card DMAs the packet immediately following the RFA.  However,
    123        1.1   thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    124        1.1   thorpej  * This means that the packet is misaligned.  To compensate,
    125        1.1   thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    126        1.1   thorpej  * alignes the packet after the Ethernet header at a 32-bit
    127        1.1   thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    128        1.1   thorpej  */
    129        1.1   thorpej #define	RFA_ALIGNMENT_FUDGE	2
    130        1.1   thorpej 
    131        1.1   thorpej /*
    132       1.52   thorpej  * The configuration byte map has several undefined fields which
    133       1.52   thorpej  * must be one or must be zero.  Set up a template for these bits
    134       1.52   thorpej  * only (assuming an i82557 chip), leaving the actual configuration
    135       1.52   thorpej  * for fxp_init().
    136       1.52   thorpej  *
    137       1.52   thorpej  * See the definition of struct fxp_cb_config for the bit definitions.
    138        1.1   thorpej  */
    139       1.52   thorpej const u_int8_t fxp_cb_config_template[] = {
    140        1.1   thorpej 	0x0, 0x0,		/* cb_status */
    141       1.52   thorpej 	0x0, 0x0,		/* cb_command */
    142       1.52   thorpej 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
    143       1.52   thorpej 	0x0,	/*  0 */
    144       1.52   thorpej 	0x0,	/*  1 */
    145        1.1   thorpej 	0x0,	/*  2 */
    146        1.1   thorpej 	0x0,	/*  3 */
    147        1.1   thorpej 	0x0,	/*  4 */
    148       1.52   thorpej 	0x0,	/*  5 */
    149       1.52   thorpej 	0x32,	/*  6 */
    150       1.52   thorpej 	0x0,	/*  7 */
    151       1.52   thorpej 	0x0,	/*  8 */
    152        1.1   thorpej 	0x0,	/*  9 */
    153       1.52   thorpej 	0x6,	/* 10 */
    154        1.1   thorpej 	0x0,	/* 11 */
    155       1.52   thorpej 	0x0,	/* 12 */
    156        1.1   thorpej 	0x0,	/* 13 */
    157        1.1   thorpej 	0xf2,	/* 14 */
    158        1.1   thorpej 	0x48,	/* 15 */
    159        1.1   thorpej 	0x0,	/* 16 */
    160        1.1   thorpej 	0x40,	/* 17 */
    161       1.52   thorpej 	0xf0,	/* 18 */
    162        1.1   thorpej 	0x0,	/* 19 */
    163        1.1   thorpej 	0x3f,	/* 20 */
    164       1.53   thorpej 	0x5,	/* 21 */
    165       1.53   thorpej 	0x0,	/* 22 */
    166       1.53   thorpej 	0x0,	/* 23 */
    167       1.53   thorpej 	0x0,	/* 24 */
    168       1.53   thorpej 	0x0,	/* 25 */
    169       1.53   thorpej 	0x0,	/* 26 */
    170       1.53   thorpej 	0x0,	/* 27 */
    171       1.53   thorpej 	0x0,	/* 28 */
    172       1.53   thorpej 	0x0,	/* 29 */
    173       1.53   thorpej 	0x0,	/* 30 */
    174       1.53   thorpej 	0x0,	/* 31 */
    175        1.1   thorpej };
    176        1.1   thorpej 
    177       1.46   thorpej void	fxp_mii_initmedia(struct fxp_softc *);
    178       1.46   thorpej int	fxp_mii_mediachange(struct ifnet *);
    179       1.46   thorpej void	fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
    180       1.46   thorpej 
    181       1.46   thorpej void	fxp_80c24_initmedia(struct fxp_softc *);
    182       1.46   thorpej int	fxp_80c24_mediachange(struct ifnet *);
    183       1.46   thorpej void	fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
    184       1.46   thorpej 
    185       1.46   thorpej void	fxp_start(struct ifnet *);
    186      1.101  christos int	fxp_ioctl(struct ifnet *, u_long, void *);
    187       1.46   thorpej void	fxp_watchdog(struct ifnet *);
    188       1.46   thorpej int	fxp_init(struct ifnet *);
    189       1.46   thorpej void	fxp_stop(struct ifnet *, int);
    190       1.46   thorpej 
    191       1.55   thorpej void	fxp_txintr(struct fxp_softc *);
    192  1.103.2.2      matt int	fxp_rxintr(struct fxp_softc *);
    193       1.55   thorpej 
    194       1.80      yamt int	fxp_rx_hwcksum(struct mbuf *, const struct fxp_rfa *);
    195       1.75      yamt 
    196       1.46   thorpej void	fxp_rxdrain(struct fxp_softc *);
    197       1.46   thorpej int	fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
    198       1.46   thorpej int	fxp_mdi_read(struct device *, int, int);
    199       1.46   thorpej void	fxp_statchg(struct device *);
    200       1.46   thorpej void	fxp_mdi_write(struct device *, int, int, int);
    201       1.46   thorpej void	fxp_autosize_eeprom(struct fxp_softc*);
    202       1.46   thorpej void	fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    203       1.63   thorpej void	fxp_write_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    204       1.63   thorpej void	fxp_eeprom_update_cksum(struct fxp_softc *);
    205       1.46   thorpej void	fxp_get_info(struct fxp_softc *, u_int8_t *);
    206       1.46   thorpej void	fxp_tick(void *);
    207       1.46   thorpej void	fxp_mc_setup(struct fxp_softc *);
    208       1.64   thorpej void	fxp_load_ucode(struct fxp_softc *);
    209        1.1   thorpej 
    210        1.7   thorpej int	fxp_copy_small = 0;
    211       1.10  sommerfe 
    212       1.64   thorpej /*
    213       1.64   thorpej  * Variables for interrupt mitigating microcode.
    214       1.64   thorpej  */
    215       1.64   thorpej int	fxp_int_delay = 1000;		/* usec */
    216       1.64   thorpej int	fxp_bundle_max = 6;		/* packets */
    217       1.64   thorpej 
    218        1.1   thorpej struct fxp_phytype {
    219        1.1   thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    220       1.46   thorpej 	void	(*fp_init)(struct fxp_softc *);
    221        1.1   thorpej } fxp_phytype_table[] = {
    222        1.1   thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    223        1.1   thorpej 	{ -1,				fxp_mii_initmedia },
    224        1.1   thorpej };
    225        1.1   thorpej 
    226        1.1   thorpej /*
    227        1.1   thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    228        1.1   thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    229        1.1   thorpej  * (1536 bytes), if an underrun occurs.
    230        1.1   thorpej  */
    231        1.1   thorpej static int tx_threshold = 64;
    232        1.1   thorpej 
    233        1.1   thorpej /*
    234        1.1   thorpej  * Wait for the previous command to be accepted (but not necessarily
    235        1.1   thorpej  * completed).
    236        1.1   thorpej  */
    237       1.96     perry static inline void
    238       1.46   thorpej fxp_scb_wait(struct fxp_softc *sc)
    239        1.1   thorpej {
    240        1.1   thorpej 	int i = 10000;
    241        1.1   thorpej 
    242        1.1   thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    243        1.2   thorpej 		delay(2);
    244        1.1   thorpej 	if (i == 0)
    245       1.89   thorpej 		log(LOG_WARNING,
    246       1.89   thorpej 		    "%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    247        1.1   thorpej }
    248        1.1   thorpej 
    249        1.1   thorpej /*
    250       1.47   thorpej  * Submit a command to the i82557.
    251       1.47   thorpej  */
    252       1.96     perry static inline void
    253       1.47   thorpej fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
    254       1.47   thorpej {
    255       1.47   thorpej 
    256       1.47   thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
    257       1.47   thorpej }
    258       1.47   thorpej 
    259       1.47   thorpej /*
    260        1.1   thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    261        1.1   thorpej  */
    262        1.1   thorpej void
    263       1.46   thorpej fxp_attach(struct fxp_softc *sc)
    264        1.1   thorpej {
    265       1.37   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    266        1.1   thorpej 	struct ifnet *ifp;
    267        1.1   thorpej 	bus_dma_segment_t seg;
    268        1.1   thorpej 	int rseg, i, error;
    269        1.1   thorpej 	struct fxp_phytype *fp;
    270        1.1   thorpej 
    271      1.102        ad 	callout_init(&sc->sc_callout, 0);
    272       1.24   thorpej 
    273        1.1   thorpej 	/*
    274       1.52   thorpej 	 * Enable some good stuff on i82558 and later.
    275       1.52   thorpej 	 */
    276       1.52   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    277       1.52   thorpej 		/* Enable the extended TxCB. */
    278       1.52   thorpej 		sc->sc_flags |= FXPF_EXT_TXCB;
    279       1.52   thorpej 	}
    280       1.52   thorpej 
    281       1.75      yamt         /*
    282       1.75      yamt 	 * Enable use of extended RFDs and TCBs for 82550
    283       1.75      yamt 	 * and later chips. Note: we need extended TXCB support
    284       1.75      yamt 	 * too, but that's already enabled by the code above.
    285       1.75      yamt 	 * Be careful to do this only on the right devices.
    286       1.75      yamt 	 */
    287       1.75      yamt 	if (sc->sc_rev == FXP_REV_82550 || sc->sc_rev == FXP_REV_82550_C) {
    288       1.75      yamt 		sc->sc_flags |= FXPF_EXT_RFA | FXPF_IPCB;
    289       1.75      yamt 		sc->sc_txcmd = htole16(FXP_CB_COMMAND_IPCBXMIT);
    290       1.75      yamt 	} else {
    291       1.75      yamt 		sc->sc_txcmd = htole16(FXP_CB_COMMAND_XMIT);
    292       1.75      yamt 	}
    293       1.75      yamt 
    294       1.75      yamt 	sc->sc_rfa_size =
    295       1.75      yamt 	    (sc->sc_flags & FXPF_EXT_RFA) ? RFA_EXT_SIZE : RFA_SIZE;
    296       1.75      yamt 
    297       1.52   thorpej 	/*
    298        1.1   thorpej 	 * Allocate the control data structures, and create and load the
    299        1.1   thorpej 	 * DMA map for it.
    300        1.1   thorpej 	 */
    301        1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    302        1.1   thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    303        1.1   thorpej 	    0)) != 0) {
    304       1.71   thorpej 		aprint_error(
    305       1.71   thorpej 		    "%s: unable to allocate control data, error = %d\n",
    306        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    307        1.1   thorpej 		goto fail_0;
    308        1.1   thorpej 	}
    309        1.1   thorpej 
    310        1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    311      1.101  christos 	    sizeof(struct fxp_control_data), (void **)&sc->sc_control_data,
    312        1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    313       1.71   thorpej 		aprint_error("%s: unable to map control data, error = %d\n",
    314        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    315        1.1   thorpej 		goto fail_1;
    316        1.1   thorpej 	}
    317       1.18      joda 	sc->sc_cdseg = seg;
    318       1.18      joda 	sc->sc_cdnseg = rseg;
    319       1.18      joda 
    320       1.57   thorpej 	memset(sc->sc_control_data, 0, sizeof(struct fxp_control_data));
    321        1.1   thorpej 
    322        1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    323        1.1   thorpej 	    sizeof(struct fxp_control_data), 1,
    324        1.1   thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    325       1.71   thorpej 		aprint_error("%s: unable to create control data DMA map, "
    326        1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    327        1.1   thorpej 		goto fail_2;
    328        1.1   thorpej 	}
    329        1.1   thorpej 
    330        1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    331        1.2   thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    332        1.1   thorpej 	    0)) != 0) {
    333       1.71   thorpej 		aprint_error(
    334       1.71   thorpej 		    "%s: can't load control data DMA map, error = %d\n",
    335        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    336        1.1   thorpej 		goto fail_3;
    337        1.1   thorpej 	}
    338        1.1   thorpej 
    339        1.1   thorpej 	/*
    340        1.1   thorpej 	 * Create the transmit buffer DMA maps.
    341        1.1   thorpej 	 */
    342        1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    343        1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    344       1.75      yamt 		    (sc->sc_flags & FXPF_IPCB) ? FXP_IPCB_NTXSEG : FXP_NTXSEG,
    345       1.75      yamt 		    MCLBYTES, 0, 0, &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    346       1.71   thorpej 			aprint_error("%s: unable to create tx DMA map %d, "
    347        1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    348        1.1   thorpej 			goto fail_4;
    349        1.1   thorpej 		}
    350        1.1   thorpej 	}
    351        1.1   thorpej 
    352        1.1   thorpej 	/*
    353        1.1   thorpej 	 * Create the receive buffer DMA maps.
    354        1.1   thorpej 	 */
    355        1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    356        1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    357        1.7   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    358       1.71   thorpej 			aprint_error("%s: unable to create rx DMA map %d, "
    359        1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    360        1.1   thorpej 			goto fail_5;
    361        1.1   thorpej 		}
    362        1.1   thorpej 	}
    363        1.1   thorpej 
    364        1.1   thorpej 	/* Initialize MAC address and media structures. */
    365        1.1   thorpej 	fxp_get_info(sc, enaddr);
    366        1.1   thorpej 
    367       1.71   thorpej 	aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    368       1.51   thorpej 	    ether_sprintf(enaddr));
    369        1.1   thorpej 
    370        1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    371        1.1   thorpej 
    372        1.1   thorpej 	/*
    373        1.1   thorpej 	 * Get info about our media interface, and initialize it.  Note
    374        1.1   thorpej 	 * the table terminates itself with a phy of -1, indicating
    375        1.1   thorpej 	 * that we're using MII.
    376        1.1   thorpej 	 */
    377        1.1   thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    378        1.1   thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    379        1.1   thorpej 			break;
    380        1.1   thorpej 	(*fp->fp_init)(sc);
    381        1.1   thorpej 
    382       1.56   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    383        1.1   thorpej 	ifp->if_softc = sc;
    384        1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    385        1.1   thorpej 	ifp->if_ioctl = fxp_ioctl;
    386        1.1   thorpej 	ifp->if_start = fxp_start;
    387        1.1   thorpej 	ifp->if_watchdog = fxp_watchdog;
    388       1.40   thorpej 	ifp->if_init = fxp_init;
    389       1.40   thorpej 	ifp->if_stop = fxp_stop;
    390       1.43   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    391        1.1   thorpej 
    392       1.75      yamt 	if (sc->sc_flags & FXPF_IPCB) {
    393       1.75      yamt 		KASSERT(sc->sc_flags & FXPF_EXT_RFA); /* we have both or none */
    394       1.78      yamt 		/*
    395       1.90      yamt 		 * IFCAP_CSUM_IPv4_Tx seems to have a problem,
    396       1.78      yamt 		 * at least, on i82550 rev.12.
    397       1.78      yamt 		 * specifically, it doesn't calculate ipv4 checksum correctly
    398       1.78      yamt 		 * when sending 20 byte ipv4 header + 1 or 2 byte data.
    399       1.78      yamt 		 * FreeBSD driver has related comments.
    400       1.78      yamt 		 */
    401       1.75      yamt 		ifp->if_capabilities =
    402       1.90      yamt 		    IFCAP_CSUM_IPv4_Rx |
    403       1.90      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    404       1.90      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    405       1.81      yamt 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
    406       1.75      yamt 	}
    407       1.75      yamt 
    408       1.75      yamt 	/*
    409       1.39   thorpej 	 * We can support 802.1Q VLAN-sized frames.
    410       1.39   thorpej 	 */
    411       1.39   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    412       1.39   thorpej 
    413       1.39   thorpej 	/*
    414        1.1   thorpej 	 * Attach the interface.
    415        1.1   thorpej 	 */
    416        1.1   thorpej 	if_attach(ifp);
    417        1.1   thorpej 	ether_ifattach(ifp, enaddr);
    418        1.1   thorpej #if NRND > 0
    419        1.1   thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    420       1.19     enami 	    RND_TYPE_NET, 0);
    421        1.1   thorpej #endif
    422        1.1   thorpej 
    423       1.55   thorpej #ifdef FXP_EVENT_COUNTERS
    424       1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    425       1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "txstall");
    426       1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    427       1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "txintr");
    428       1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    429       1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    430       1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    431       1.86   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txpause, EVCNT_TYPE_MISC,
    432       1.86   thorpej 		    NULL, sc->sc_dev.dv_xname, "txpause");
    433       1.86   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_MISC,
    434       1.86   thorpej 		    NULL, sc->sc_dev.dv_xname, "rxpause");
    435       1.86   thorpej 	}
    436       1.55   thorpej #endif /* FXP_EVENT_COUNTERS */
    437       1.55   thorpej 
    438       1.34     jhawk 	/* The attach is successful. */
    439       1.34     jhawk 	sc->sc_flags |= FXPF_ATTACHED;
    440       1.34     jhawk 
    441        1.1   thorpej 	return;
    442        1.1   thorpej 
    443        1.1   thorpej 	/*
    444        1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    445        1.1   thorpej 	 * attempt.  Do this in reverse order and fall though.
    446        1.1   thorpej 	 */
    447        1.1   thorpej  fail_5:
    448        1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    449        1.7   thorpej 		if (sc->sc_rxmaps[i] != NULL)
    450        1.7   thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    451        1.1   thorpej 	}
    452        1.1   thorpej  fail_4:
    453        1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    454        1.2   thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    455        1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    456        1.2   thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    457        1.1   thorpej 	}
    458        1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    459        1.1   thorpej  fail_3:
    460        1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    461        1.1   thorpej  fail_2:
    462      1.101  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    463        1.1   thorpej 	    sizeof(struct fxp_control_data));
    464        1.1   thorpej  fail_1:
    465        1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    466        1.1   thorpej  fail_0:
    467        1.1   thorpej 	return;
    468        1.1   thorpej }
    469        1.1   thorpej 
    470        1.1   thorpej void
    471       1.46   thorpej fxp_mii_initmedia(struct fxp_softc *sc)
    472        1.1   thorpej {
    473       1.59     enami 	int flags;
    474        1.1   thorpej 
    475        1.6   thorpej 	sc->sc_flags |= FXPF_MII;
    476        1.6   thorpej 
    477        1.1   thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    478        1.1   thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    479        1.1   thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    480        1.1   thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    481       1.67      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, fxp_mii_mediachange,
    482        1.1   thorpej 	    fxp_mii_mediastatus);
    483       1.59     enami 
    484       1.59     enami 	flags = MIIF_NOISOLATE;
    485       1.59     enami 	if (sc->sc_rev >= FXP_REV_82558_A4)
    486       1.59     enami 		flags |= MIIF_DOPAUSE;
    487       1.17   thorpej 	/*
    488       1.17   thorpej 	 * The i82557 wedges if all of its PHYs are isolated!
    489       1.17   thorpej 	 */
    490       1.16   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    491       1.59     enami 	    MII_OFFSET_ANY, flags);
    492        1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    493        1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    494        1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    495        1.1   thorpej 	} else
    496        1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    497        1.1   thorpej }
    498        1.1   thorpej 
    499        1.1   thorpej void
    500       1.46   thorpej fxp_80c24_initmedia(struct fxp_softc *sc)
    501        1.1   thorpej {
    502        1.1   thorpej 
    503        1.1   thorpej 	/*
    504        1.1   thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    505        1.1   thorpej 	 * doesn't have a programming interface of any sort.  The
    506        1.1   thorpej 	 * media is sensed automatically based on how the link partner
    507        1.1   thorpej 	 * is configured.  This is, in essence, manual configuration.
    508        1.1   thorpej 	 */
    509       1.71   thorpej 	aprint_normal("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    510        1.1   thorpej 	    sc->sc_dev.dv_xname);
    511        1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    512        1.1   thorpej 	    fxp_80c24_mediastatus);
    513        1.1   thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    514        1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    515        1.1   thorpej }
    516        1.1   thorpej 
    517        1.1   thorpej /*
    518        1.1   thorpej  * Initialize the interface media.
    519        1.1   thorpej  */
    520        1.1   thorpej void
    521       1.46   thorpej fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
    522        1.1   thorpej {
    523       1.37   tsutsui 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    524        1.1   thorpej 
    525        1.1   thorpej 	/*
    526        1.1   thorpej 	 * Reset to a stable state.
    527        1.1   thorpej 	 */
    528        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    529       1.79   hpeyerl 	DELAY(100);
    530        1.1   thorpej 
    531       1.13      joda 	sc->sc_eeprom_size = 0;
    532       1.13      joda 	fxp_autosize_eeprom(sc);
    533       1.69     enami 	if (sc->sc_eeprom_size == 0) {
    534       1.71   thorpej 		aprint_error("%s: failed to detect EEPROM size\n",
    535       1.69     enami 		    sc->sc_dev.dv_xname);
    536       1.69     enami 		sc->sc_eeprom_size = 6; /* XXX panic here? */
    537       1.10  sommerfe 	}
    538       1.10  sommerfe #ifdef DEBUG
    539       1.71   thorpej 	aprint_debug("%s: detected %d word EEPROM\n",
    540       1.69     enami 	    sc->sc_dev.dv_xname, 1 << sc->sc_eeprom_size);
    541       1.10  sommerfe #endif
    542       1.10  sommerfe 
    543       1.10  sommerfe 	/*
    544        1.1   thorpej 	 * Get info about the primary PHY
    545        1.1   thorpej 	 */
    546        1.1   thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    547       1.51   thorpej 	sc->phy_primary_device =
    548       1.51   thorpej 	    (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
    549        1.1   thorpej 
    550        1.1   thorpej 	/*
    551        1.1   thorpej 	 * Read MAC address.
    552        1.1   thorpej 	 */
    553        1.1   thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    554       1.31     soren 	enaddr[0] = myea[0] & 0xff;
    555       1.31     soren 	enaddr[1] = myea[0] >> 8;
    556       1.31     soren 	enaddr[2] = myea[1] & 0xff;
    557       1.31     soren 	enaddr[3] = myea[1] >> 8;
    558       1.31     soren 	enaddr[4] = myea[2] & 0xff;
    559       1.31     soren 	enaddr[5] = myea[2] >> 8;
    560       1.63   thorpej 
    561       1.63   thorpej 	/*
    562       1.63   thorpej 	 * Systems based on the ICH2/ICH2-M chip from Intel, as well
    563       1.63   thorpej 	 * as some i82559 designs, have a defect where the chip can
    564       1.63   thorpej 	 * cause a PCI protocol violation if it receives a CU_RESUME
    565       1.63   thorpej 	 * command when it is entering the IDLE state.
    566       1.63   thorpej 	 *
    567       1.63   thorpej 	 * The work-around is to disable Dynamic Standby Mode, so that
    568       1.63   thorpej 	 * the chip never deasserts #CLKRUN, and always remains in the
    569       1.63   thorpej 	 * active state.
    570       1.63   thorpej 	 *
    571       1.63   thorpej 	 * Unfortunately, the only way to disable Dynamic Standby is
    572       1.63   thorpej 	 * to frob an EEPROM setting and reboot (the EEPROM setting
    573       1.63   thorpej 	 * is only consulted when the PCI bus comes out of reset).
    574       1.63   thorpej 	 *
    575       1.63   thorpej 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
    576       1.63   thorpej 	 */
    577       1.63   thorpej 	if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
    578       1.63   thorpej 		fxp_read_eeprom(sc, &data, 10, 1);
    579       1.63   thorpej 		if (data & 0x02) {		/* STB enable */
    580       1.71   thorpej 			aprint_error("%s: WARNING: "
    581       1.69     enami 			    "Disabling dynamic standby mode in EEPROM "
    582       1.69     enami 			    "to work around a\n",
    583       1.69     enami 			    sc->sc_dev.dv_xname);
    584       1.71   thorpej 			aprint_normal(
    585       1.71   thorpej 			    "%s: WARNING: hardware bug.  You must reset "
    586       1.69     enami 			    "the system before using this\n",
    587       1.69     enami 			    sc->sc_dev.dv_xname);
    588       1.71   thorpej 			aprint_normal("%s: WARNING: interface.\n",
    589       1.69     enami 			    sc->sc_dev.dv_xname);
    590       1.63   thorpej 			data &= ~0x02;
    591       1.63   thorpej 			fxp_write_eeprom(sc, &data, 10, 1);
    592       1.71   thorpej 			aprint_normal("%s: new EEPROM ID: 0x%04x\n",
    593       1.63   thorpej 			    sc->sc_dev.dv_xname, data);
    594       1.63   thorpej 			fxp_eeprom_update_cksum(sc);
    595       1.63   thorpej 		}
    596       1.63   thorpej 	}
    597       1.85   thorpej 
    598       1.93       abs 	/* Receiver lock-up workaround detection. (FXPF_RECV_WORKAROUND) */
    599       1.93       abs 	/* Due to false positives we make it conditional on setting link1 */
    600       1.85   thorpej 	fxp_read_eeprom(sc, &data, 3, 1);
    601       1.85   thorpej 	if ((data & 0x03) != 0x03) {
    602       1.93       abs 		aprint_verbose("%s: May need receiver lock-up workaround\n",
    603       1.85   thorpej 		    sc->sc_dev.dv_xname);
    604       1.85   thorpej 	}
    605        1.1   thorpej }
    606        1.1   thorpej 
    607       1.62   thorpej static void
    608       1.62   thorpej fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int len)
    609       1.62   thorpej {
    610       1.62   thorpej 	uint16_t reg;
    611       1.62   thorpej 	int x;
    612       1.62   thorpej 
    613       1.62   thorpej 	for (x = 1 << (len - 1); x != 0; x >>= 1) {
    614       1.79   hpeyerl 		DELAY(40);
    615       1.62   thorpej 		if (data & x)
    616       1.62   thorpej 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    617       1.62   thorpej 		else
    618       1.62   thorpej 			reg = FXP_EEPROM_EECS;
    619       1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    620       1.79   hpeyerl 		DELAY(40);
    621       1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    622       1.62   thorpej 		    reg | FXP_EEPROM_EESK);
    623       1.79   hpeyerl 		DELAY(40);
    624       1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    625       1.62   thorpej 	}
    626       1.79   hpeyerl 	DELAY(40);
    627       1.62   thorpej }
    628       1.62   thorpej 
    629        1.1   thorpej /*
    630       1.13      joda  * Figure out EEPROM size.
    631       1.13      joda  *
    632       1.13      joda  * 559's can have either 64-word or 256-word EEPROMs, the 558
    633       1.13      joda  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    634       1.77       wiz  * talks about the existence of 16 to 256 word EEPROMs.
    635       1.13      joda  *
    636       1.13      joda  * The only known sizes are 64 and 256, where the 256 version is used
    637       1.13      joda  * by CardBus cards to store CIS information.
    638       1.13      joda  *
    639       1.13      joda  * The address is shifted in msb-to-lsb, and after the last
    640       1.13      joda  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    641       1.13      joda  * after which follows the actual data. We try to detect this zero, by
    642       1.13      joda  * probing the data-out bit in the EEPROM control register just after
    643       1.13      joda  * having shifted in a bit. If the bit is zero, we assume we've
    644       1.13      joda  * shifted enough address bits. The data-out should be tri-state,
    645       1.13      joda  * before this, which should translate to a logical one.
    646       1.13      joda  *
    647       1.13      joda  * Other ways to do this would be to try to read a register with known
    648       1.13      joda  * contents with a varying number of address bits, but no such
    649       1.13      joda  * register seem to be available. The high bits of register 10 are 01
    650       1.13      joda  * on the 558 and 559, but apparently not on the 557.
    651       1.69     enami  *
    652       1.13      joda  * The Linux driver computes a checksum on the EEPROM data, but the
    653       1.13      joda  * value of this checksum is not very well documented.
    654       1.13      joda  */
    655       1.13      joda 
    656       1.13      joda void
    657       1.46   thorpej fxp_autosize_eeprom(struct fxp_softc *sc)
    658       1.13      joda {
    659       1.13      joda 	int x;
    660       1.13      joda 
    661       1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    662       1.79   hpeyerl 	DELAY(40);
    663       1.62   thorpej 
    664       1.62   thorpej 	/* Shift in read opcode. */
    665       1.62   thorpej 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    666       1.62   thorpej 
    667       1.13      joda 	/*
    668       1.13      joda 	 * Shift in address, wait for the dummy zero following a correct
    669       1.13      joda 	 * address shift.
    670       1.13      joda 	 */
    671       1.62   thorpej 	for (x = 1; x <= 8; x++) {
    672       1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    673       1.79   hpeyerl 		DELAY(40);
    674       1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    675       1.19     enami 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    676       1.79   hpeyerl 		DELAY(40);
    677       1.69     enami 		if ((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    678       1.13      joda 		    FXP_EEPROM_EEDO) == 0)
    679       1.13      joda 			break;
    680       1.79   hpeyerl 		DELAY(40);
    681       1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    682       1.79   hpeyerl 		DELAY(40);
    683       1.13      joda 	}
    684       1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    685       1.79   hpeyerl 	DELAY(40);
    686       1.69     enami 	if (x != 6 && x != 8) {
    687       1.13      joda #ifdef DEBUG
    688       1.69     enami 		printf("%s: strange EEPROM size (%d)\n",
    689       1.69     enami 		    sc->sc_dev.dv_xname, 1 << x);
    690       1.13      joda #endif
    691       1.13      joda 	} else
    692       1.13      joda 		sc->sc_eeprom_size = x;
    693       1.13      joda }
    694       1.13      joda 
    695       1.13      joda /*
    696        1.1   thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    697        1.1   thorpej  * the read opcode (one bit at a time) and then shift in the address,
    698        1.1   thorpej  * and then you shift out the data (all of this one bit at a time).
    699        1.1   thorpej  * The word size is 16 bits, so you have to provide the address for
    700        1.1   thorpej  * every 16 bits of data.
    701        1.1   thorpej  */
    702        1.1   thorpej void
    703       1.46   thorpej fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    704        1.1   thorpej {
    705        1.1   thorpej 	u_int16_t reg;
    706        1.1   thorpej 	int i, x;
    707        1.1   thorpej 
    708        1.1   thorpej 	for (i = 0; i < words; i++) {
    709        1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    710       1.62   thorpej 
    711       1.62   thorpej 		/* Shift in read opcode. */
    712       1.62   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    713       1.62   thorpej 
    714       1.62   thorpej 		/* Shift in address. */
    715       1.62   thorpej 		fxp_eeprom_shiftin(sc, i + offset, sc->sc_eeprom_size);
    716       1.62   thorpej 
    717        1.1   thorpej 		reg = FXP_EEPROM_EECS;
    718        1.1   thorpej 		data[i] = 0;
    719       1.62   thorpej 
    720       1.62   thorpej 		/* Shift out data. */
    721        1.1   thorpej 		for (x = 16; x > 0; x--) {
    722        1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    723        1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    724       1.79   hpeyerl 			DELAY(40);
    725        1.1   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    726        1.1   thorpej 			    FXP_EEPROM_EEDO)
    727        1.1   thorpej 				data[i] |= (1 << (x - 1));
    728        1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    729       1.79   hpeyerl 			DELAY(40);
    730        1.1   thorpej 		}
    731        1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    732       1.79   hpeyerl 		DELAY(40);
    733        1.1   thorpej 	}
    734       1.63   thorpej }
    735       1.63   thorpej 
    736       1.63   thorpej /*
    737       1.63   thorpej  * Write data to the serial EEPROM.
    738       1.63   thorpej  */
    739       1.63   thorpej void
    740       1.63   thorpej fxp_write_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    741       1.63   thorpej {
    742       1.63   thorpej 	int i, j;
    743       1.63   thorpej 
    744       1.63   thorpej 	for (i = 0; i < words; i++) {
    745       1.63   thorpej 		/* Erase/write enable. */
    746       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    747       1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    748       1.63   thorpej 		fxp_eeprom_shiftin(sc, 0x3 << (sc->sc_eeprom_size - 2),
    749       1.63   thorpej 		    sc->sc_eeprom_size);
    750       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    751       1.63   thorpej 		DELAY(4);
    752       1.63   thorpej 
    753       1.63   thorpej 		/* Shift in write opcode, address, data. */
    754       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    755       1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
    756  1.103.2.2      matt 		fxp_eeprom_shiftin(sc, i + offset, sc->sc_eeprom_size);
    757       1.63   thorpej 		fxp_eeprom_shiftin(sc, data[i], 16);
    758       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    759       1.63   thorpej 		DELAY(4);
    760       1.63   thorpej 
    761       1.63   thorpej 		/* Wait for the EEPROM to finish up. */
    762       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    763       1.63   thorpej 		DELAY(4);
    764       1.63   thorpej 		for (j = 0; j < 1000; j++) {
    765       1.63   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    766       1.63   thorpej 			    FXP_EEPROM_EEDO)
    767       1.63   thorpej 				break;
    768       1.63   thorpej 			DELAY(50);
    769       1.63   thorpej 		}
    770       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    771       1.63   thorpej 		DELAY(4);
    772       1.63   thorpej 
    773       1.63   thorpej 		/* Erase/write disable. */
    774       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    775       1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    776       1.63   thorpej 		fxp_eeprom_shiftin(sc, 0, sc->sc_eeprom_size);
    777       1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    778       1.63   thorpej 		DELAY(4);
    779       1.63   thorpej 	}
    780       1.63   thorpej }
    781       1.63   thorpej 
    782       1.63   thorpej /*
    783       1.63   thorpej  * Update the checksum of the EEPROM.
    784       1.63   thorpej  */
    785       1.63   thorpej void
    786       1.63   thorpej fxp_eeprom_update_cksum(struct fxp_softc *sc)
    787       1.63   thorpej {
    788       1.63   thorpej 	int i;
    789       1.63   thorpej 	uint16_t data, cksum;
    790       1.63   thorpej 
    791       1.63   thorpej 	cksum = 0;
    792       1.63   thorpej 	for (i = 0; i < (1 << sc->sc_eeprom_size) - 1; i++) {
    793       1.63   thorpej 		fxp_read_eeprom(sc, &data, i, 1);
    794       1.63   thorpej 		cksum += data;
    795       1.63   thorpej 	}
    796       1.63   thorpej 	i = (1 << sc->sc_eeprom_size) - 1;
    797       1.63   thorpej 	cksum = 0xbaba - cksum;
    798       1.63   thorpej 	fxp_read_eeprom(sc, &data, i, 1);
    799       1.63   thorpej 	fxp_write_eeprom(sc, &cksum, i, 1);
    800       1.89   thorpej 	log(LOG_INFO, "%s: EEPROM checksum @ 0x%x: 0x%04x -> 0x%04x\n",
    801       1.63   thorpej 	    sc->sc_dev.dv_xname, i, data, cksum);
    802        1.1   thorpej }
    803        1.1   thorpej 
    804        1.1   thorpej /*
    805        1.1   thorpej  * Start packet transmission on the interface.
    806        1.1   thorpej  */
    807        1.1   thorpej void
    808       1.46   thorpej fxp_start(struct ifnet *ifp)
    809        1.1   thorpej {
    810        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
    811        1.2   thorpej 	struct mbuf *m0, *m;
    812       1.50   thorpej 	struct fxp_txdesc *txd;
    813        1.2   thorpej 	struct fxp_txsoft *txs;
    814        1.1   thorpej 	bus_dmamap_t dmamap;
    815        1.2   thorpej 	int error, lasttx, nexttx, opending, seg;
    816        1.1   thorpej 
    817        1.1   thorpej 	/*
    818        1.8   thorpej 	 * If we want a re-init, bail out now.
    819        1.1   thorpej 	 */
    820        1.8   thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    821        1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    822        1.1   thorpej 		return;
    823        1.1   thorpej 	}
    824        1.1   thorpej 
    825        1.8   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    826        1.8   thorpej 		return;
    827        1.8   thorpej 
    828        1.1   thorpej 	/*
    829        1.2   thorpej 	 * Remember the previous txpending and the current lasttx.
    830        1.1   thorpej 	 */
    831        1.2   thorpej 	opending = sc->sc_txpending;
    832        1.2   thorpej 	lasttx = sc->sc_txlast;
    833        1.1   thorpej 
    834        1.2   thorpej 	/*
    835        1.2   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    836        1.2   thorpej 	 * until we drain the queue, or use up all available transmit
    837        1.2   thorpej 	 * descriptors.
    838        1.2   thorpej 	 */
    839       1.55   thorpej 	for (;;) {
    840       1.75      yamt 		struct fxp_tbd *tbdp;
    841       1.75      yamt 		int csum_flags;
    842       1.75      yamt 
    843        1.1   thorpej 		/*
    844        1.2   thorpej 		 * Grab a packet off the queue.
    845        1.1   thorpej 		 */
    846       1.43   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    847        1.2   thorpej 		if (m0 == NULL)
    848        1.2   thorpej 			break;
    849       1.44   thorpej 		m = NULL;
    850        1.1   thorpej 
    851  1.103.2.2      matt 		if (sc->sc_txpending == FXP_NTXCB - 1) {
    852       1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_txstall);
    853       1.55   thorpej 			break;
    854       1.55   thorpej 		}
    855       1.55   thorpej 
    856        1.1   thorpej 		/*
    857        1.2   thorpej 		 * Get the next available transmit descriptor.
    858        1.1   thorpej 		 */
    859        1.2   thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    860        1.2   thorpej 		txd = FXP_CDTX(sc, nexttx);
    861        1.2   thorpej 		txs = FXP_DSTX(sc, nexttx);
    862        1.2   thorpej 		dmamap = txs->txs_dmamap;
    863        1.1   thorpej 
    864        1.1   thorpej 		/*
    865        1.2   thorpej 		 * Load the DMA map.  If this fails, the packet either
    866        1.2   thorpej 		 * didn't fit in the allotted number of frags, or we were
    867        1.2   thorpej 		 * short on resources.  In this case, we'll copy and try
    868        1.2   thorpej 		 * again.
    869        1.1   thorpej 		 */
    870        1.2   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    871       1.58   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    872        1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    873        1.2   thorpej 			if (m == NULL) {
    874       1.89   thorpej 				log(LOG_ERR, "%s: unable to allocate Tx mbuf\n",
    875        1.2   thorpej 				    sc->sc_dev.dv_xname);
    876        1.2   thorpej 				break;
    877        1.1   thorpej 			}
    878       1.73      matt 			MCLAIM(m, &sc->sc_ethercom.ec_tx_mowner);
    879        1.2   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    880        1.2   thorpej 				MCLGET(m, M_DONTWAIT);
    881        1.2   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    882       1.89   thorpej 					log(LOG_ERR,
    883       1.89   thorpej 					    "%s: unable to allocate Tx "
    884        1.2   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    885        1.2   thorpej 					m_freem(m);
    886        1.2   thorpej 					break;
    887        1.1   thorpej 				}
    888        1.1   thorpej 			}
    889      1.101  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
    890        1.2   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    891        1.2   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    892       1.58   thorpej 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    893        1.2   thorpej 			if (error) {
    894       1.89   thorpej 				log(LOG_ERR, "%s: unable to load Tx buffer, "
    895        1.2   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    896        1.2   thorpej 				break;
    897        1.2   thorpej 			}
    898        1.2   thorpej 		}
    899       1.43   thorpej 
    900       1.43   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    901       1.75      yamt 		csum_flags = m0->m_pkthdr.csum_flags;
    902       1.44   thorpej 		if (m != NULL) {
    903       1.44   thorpej 			m_freem(m0);
    904       1.44   thorpej 			m0 = m;
    905       1.44   thorpej 		}
    906        1.1   thorpej 
    907        1.2   thorpej 		/* Initialize the fraglist. */
    908       1.75      yamt 		tbdp = txd->txd_tbd;
    909       1.75      yamt 		if (sc->sc_flags & FXPF_IPCB)
    910       1.75      yamt 			tbdp++;
    911        1.2   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    912       1.75      yamt 			tbdp[seg].tb_addr =
    913       1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_addr);
    914       1.75      yamt 			tbdp[seg].tb_size =
    915       1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_len);
    916        1.1   thorpej 		}
    917        1.1   thorpej 
    918        1.2   thorpej 		/* Sync the DMA map. */
    919        1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    920        1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    921        1.1   thorpej 
    922        1.1   thorpej 		/*
    923        1.2   thorpej 		 * Store a pointer to the packet so we can free it later.
    924        1.1   thorpej 		 */
    925        1.2   thorpej 		txs->txs_mbuf = m0;
    926        1.1   thorpej 
    927        1.1   thorpej 		/*
    928        1.2   thorpej 		 * Initialize the transmit descriptor.
    929        1.1   thorpej 		 */
    930       1.15   thorpej 		/* BIG_ENDIAN: no need to swap to store 0 */
    931       1.50   thorpej 		txd->txd_txcb.cb_status = 0;
    932       1.50   thorpej 		txd->txd_txcb.cb_command =
    933       1.75      yamt 		    sc->sc_txcmd | htole16(FXP_CB_COMMAND_SF);
    934       1.50   thorpej 		txd->txd_txcb.tx_threshold = tx_threshold;
    935       1.50   thorpej 		txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
    936        1.1   thorpej 
    937       1.75      yamt 		KASSERT((csum_flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) == 0);
    938       1.75      yamt 		if (sc->sc_flags & FXPF_IPCB) {
    939       1.94  jdolecek 			struct m_tag *vtag;
    940       1.75      yamt 			struct fxp_ipcb *ipcb;
    941       1.75      yamt 			/*
    942       1.75      yamt 			 * Deal with TCP/IP checksum offload. Note that
    943       1.75      yamt 			 * in order for TCP checksum offload to work,
    944       1.75      yamt 			 * the pseudo header checksum must have already
    945       1.75      yamt 			 * been computed and stored in the checksum field
    946       1.75      yamt 			 * in the TCP header. The stack should have
    947       1.75      yamt 			 * already done this for us.
    948       1.75      yamt 			 */
    949       1.75      yamt 			ipcb = &txd->txd_u.txdu_ipcb;
    950       1.75      yamt 			memset(ipcb, 0, sizeof(*ipcb));
    951       1.75      yamt 			/*
    952       1.75      yamt 			 * always do hardware parsing.
    953       1.75      yamt 			 */
    954       1.75      yamt 			ipcb->ipcb_ip_activation_high =
    955       1.75      yamt 			    FXP_IPCB_HARDWAREPARSING_ENABLE;
    956       1.75      yamt 			/*
    957       1.75      yamt 			 * ip checksum offloading.
    958       1.75      yamt 			 */
    959       1.75      yamt 			if (csum_flags & M_CSUM_IPv4) {
    960       1.75      yamt 				ipcb->ipcb_ip_schedule |=
    961       1.75      yamt 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
    962       1.75      yamt 			}
    963       1.75      yamt 			/*
    964       1.75      yamt 			 * TCP/UDP checksum offloading.
    965       1.75      yamt 			 */
    966       1.75      yamt 			if (csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
    967       1.75      yamt 				ipcb->ipcb_ip_schedule |=
    968       1.75      yamt 				    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
    969       1.75      yamt 			}
    970       1.81      yamt 
    971       1.81      yamt 			/*
    972       1.81      yamt 			 * request VLAN tag insertion if needed.
    973       1.81      yamt 			 */
    974       1.94  jdolecek 			vtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0);
    975       1.94  jdolecek 			if (vtag) {
    976       1.94  jdolecek 				ipcb->ipcb_vlan_id =
    977       1.94  jdolecek 				    htobe16(*(u_int *)(vtag + 1));
    978       1.94  jdolecek 				ipcb->ipcb_ip_activation_high |=
    979       1.94  jdolecek 				    FXP_IPCB_INSERTVLAN_ENABLE;
    980       1.81      yamt 			}
    981       1.75      yamt 		} else {
    982       1.75      yamt 			KASSERT((csum_flags &
    983       1.75      yamt 			    (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) == 0);
    984       1.75      yamt 		}
    985       1.75      yamt 
    986        1.2   thorpej 		FXP_CDTXSYNC(sc, nexttx,
    987        1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    988        1.2   thorpej 
    989        1.2   thorpej 		/* Advance the tx pointer. */
    990        1.2   thorpej 		sc->sc_txpending++;
    991        1.2   thorpej 		sc->sc_txlast = nexttx;
    992        1.1   thorpej 
    993        1.1   thorpej #if NBPFILTER > 0
    994        1.1   thorpej 		/*
    995        1.1   thorpej 		 * Pass packet to bpf if there is a listener.
    996        1.1   thorpej 		 */
    997        1.1   thorpej 		if (ifp->if_bpf)
    998        1.2   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    999        1.1   thorpej #endif
   1000        1.1   thorpej 	}
   1001        1.1   thorpej 
   1002  1.103.2.2      matt 	if (sc->sc_txpending == FXP_NTXCB - 1) {
   1003        1.2   thorpej 		/* No more slots; notify upper layer. */
   1004        1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1005        1.2   thorpej 	}
   1006        1.2   thorpej 
   1007        1.2   thorpej 	if (sc->sc_txpending != opending) {
   1008        1.2   thorpej 		/*
   1009        1.2   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1010        1.2   thorpej 		 * reset the txdirty pointer.
   1011        1.2   thorpej 		 */
   1012        1.2   thorpej 		if (opending == 0)
   1013        1.2   thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
   1014        1.2   thorpej 
   1015        1.2   thorpej 		/*
   1016        1.2   thorpej 		 * Cause the chip to interrupt and suspend command
   1017        1.2   thorpej 		 * processing once the last packet we've enqueued
   1018        1.2   thorpej 		 * has been transmitted.
   1019  1.103.2.2      matt 		 *
   1020  1.103.2.2      matt 		 * To avoid a race between updating status bits
   1021  1.103.2.2      matt 		 * by the fxp chip and clearing command bits
   1022  1.103.2.2      matt 		 * by this function on machines which don't have
   1023  1.103.2.2      matt 		 * atomic methods to clear/set bits in memory
   1024  1.103.2.2      matt 		 * smaller than 32bits (both cb_status and cb_command
   1025  1.103.2.2      matt 		 * members are uint16_t and in the same 32bit word),
   1026  1.103.2.2      matt 		 * we have to prepare a dummy TX descriptor which has
   1027  1.103.2.2      matt 		 * NOP command and just causes a TX completion interrupt.
   1028        1.2   thorpej 		 */
   1029  1.103.2.2      matt 		sc->sc_txpending++;
   1030  1.103.2.2      matt 		sc->sc_txlast = FXP_NEXTTX(sc->sc_txlast);
   1031  1.103.2.2      matt 		txd = FXP_CDTX(sc, sc->sc_txlast);
   1032  1.103.2.2      matt 		/* BIG_ENDIAN: no need to swap to store 0 */
   1033  1.103.2.2      matt 		txd->txd_txcb.cb_status = 0;
   1034  1.103.2.2      matt 		txd->txd_txcb.cb_command = htole16(FXP_CB_COMMAND_NOP |
   1035  1.103.2.2      matt 		    FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
   1036        1.2   thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
   1037        1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1038        1.2   thorpej 
   1039        1.2   thorpej 		/*
   1040        1.2   thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
   1041        1.2   thorpej 		 * on the command prior to the first packet we set up.
   1042        1.2   thorpej 		 */
   1043        1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
   1044        1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1045       1.50   thorpej 		FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
   1046       1.50   thorpej 		    htole16(~FXP_CB_COMMAND_S);
   1047        1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
   1048        1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1049        1.2   thorpej 
   1050        1.2   thorpej 		/*
   1051        1.2   thorpej 		 * Issue a Resume command in case the chip was suspended.
   1052        1.2   thorpej 		 */
   1053       1.83    briggs 		fxp_scb_wait(sc);
   1054       1.83    briggs 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
   1055        1.1   thorpej 
   1056        1.2   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1057        1.1   thorpej 		ifp->if_timer = 5;
   1058        1.1   thorpej 	}
   1059        1.1   thorpej }
   1060        1.1   thorpej 
   1061        1.1   thorpej /*
   1062        1.1   thorpej  * Process interface interrupts.
   1063        1.1   thorpej  */
   1064        1.1   thorpej int
   1065       1.46   thorpej fxp_intr(void *arg)
   1066        1.1   thorpej {
   1067        1.1   thorpej 	struct fxp_softc *sc = arg;
   1068        1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1069        1.7   thorpej 	bus_dmamap_t rxmap;
   1070  1.103.2.2      matt 	int claimed = 0, rnr;
   1071        1.1   thorpej 	u_int8_t statack;
   1072        1.1   thorpej 
   1073       1.97   thorpej 	if (!device_is_active(&sc->sc_dev) || sc->sc_enabled == 0)
   1074       1.20     enami 		return (0);
   1075        1.9  sommerfe 	/*
   1076        1.9  sommerfe 	 * If the interface isn't running, don't try to
   1077        1.9  sommerfe 	 * service the interrupt.. just ack it and bail.
   1078        1.9  sommerfe 	 */
   1079        1.9  sommerfe 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
   1080        1.9  sommerfe 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
   1081        1.9  sommerfe 		if (statack) {
   1082        1.9  sommerfe 			claimed = 1;
   1083        1.9  sommerfe 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1084        1.9  sommerfe 		}
   1085       1.20     enami 		return (claimed);
   1086        1.9  sommerfe 	}
   1087        1.9  sommerfe 
   1088        1.1   thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
   1089        1.1   thorpej 		claimed = 1;
   1090        1.1   thorpej 
   1091        1.1   thorpej 		/*
   1092        1.1   thorpej 		 * First ACK all the interrupts in this pass.
   1093        1.1   thorpej 		 */
   1094        1.1   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1095        1.1   thorpej 
   1096        1.1   thorpej 		/*
   1097        1.1   thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
   1098        1.1   thorpej 		 * condition exists, get whatever packets we can and
   1099        1.1   thorpej 		 * re-start the receiver.
   1100        1.1   thorpej 		 */
   1101  1.103.2.2      matt 		rnr = (statack & (FXP_SCB_STATACK_RNR | FXP_SCB_STATACK_SWI)) ?
   1102  1.103.2.2      matt 		    1 : 0;
   1103  1.103.2.2      matt 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR |
   1104  1.103.2.2      matt 		    FXP_SCB_STATACK_SWI)) {
   1105       1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1106  1.103.2.2      matt 			rnr |= fxp_rxintr(sc);
   1107        1.1   thorpej 		}
   1108        1.7   thorpej 
   1109        1.1   thorpej 		/*
   1110        1.1   thorpej 		 * Free any finished transmit mbuf chains.
   1111        1.1   thorpej 		 */
   1112        1.5   thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
   1113       1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_txintr);
   1114       1.55   thorpej 			fxp_txintr(sc);
   1115        1.2   thorpej 
   1116        1.2   thorpej 			/*
   1117       1.55   thorpej 			 * Try to get more packets going.
   1118        1.2   thorpej 			 */
   1119       1.55   thorpej 			fxp_start(ifp);
   1120       1.55   thorpej 
   1121        1.2   thorpej 			if (sc->sc_txpending == 0) {
   1122        1.2   thorpej 				/*
   1123        1.8   thorpej 				 * If we want a re-init, do that now.
   1124        1.2   thorpej 				 */
   1125        1.8   thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
   1126       1.40   thorpej 					(void) fxp_init(ifp);
   1127        1.1   thorpej 			}
   1128        1.1   thorpej 		}
   1129  1.103.2.2      matt 
   1130  1.103.2.2      matt 		if (rnr) {
   1131  1.103.2.2      matt 			fxp_scb_wait(sc);
   1132  1.103.2.2      matt 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_ABORT);
   1133  1.103.2.2      matt 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1134  1.103.2.2      matt 			fxp_scb_wait(sc);
   1135  1.103.2.2      matt 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1136  1.103.2.2      matt 			    rxmap->dm_segs[0].ds_addr +
   1137  1.103.2.2      matt 			    RFA_ALIGNMENT_FUDGE);
   1138  1.103.2.2      matt 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1139  1.103.2.2      matt 		}
   1140        1.1   thorpej 	}
   1141        1.1   thorpej 
   1142        1.1   thorpej #if NRND > 0
   1143        1.1   thorpej 	if (claimed)
   1144        1.1   thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
   1145        1.1   thorpej #endif
   1146        1.1   thorpej 	return (claimed);
   1147       1.55   thorpej }
   1148       1.55   thorpej 
   1149       1.55   thorpej /*
   1150       1.55   thorpej  * Handle transmit completion interrupts.
   1151       1.55   thorpej  */
   1152       1.55   thorpej void
   1153       1.55   thorpej fxp_txintr(struct fxp_softc *sc)
   1154       1.55   thorpej {
   1155       1.55   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1156       1.55   thorpej 	struct fxp_txdesc *txd;
   1157       1.55   thorpej 	struct fxp_txsoft *txs;
   1158       1.55   thorpej 	int i;
   1159       1.55   thorpej 	u_int16_t txstat;
   1160       1.55   thorpej 
   1161       1.55   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1162       1.55   thorpej 	for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1163       1.69     enami 	    i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1164       1.55   thorpej 		txd = FXP_CDTX(sc, i);
   1165       1.55   thorpej 		txs = FXP_DSTX(sc, i);
   1166       1.55   thorpej 
   1167       1.55   thorpej 		FXP_CDTXSYNC(sc, i,
   1168       1.55   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1169       1.55   thorpej 
   1170  1.103.2.2      matt 		/* skip dummy NOP TX descriptor */
   1171  1.103.2.2      matt 		if ((le16toh(txd->txd_txcb.cb_command) & FXP_CB_COMMAND_CMD)
   1172  1.103.2.2      matt 		    == FXP_CB_COMMAND_NOP)
   1173  1.103.2.2      matt 			continue;
   1174  1.103.2.2      matt 
   1175       1.55   thorpej 		txstat = le16toh(txd->txd_txcb.cb_status);
   1176       1.55   thorpej 
   1177       1.55   thorpej 		if ((txstat & FXP_CB_STATUS_C) == 0)
   1178       1.55   thorpej 			break;
   1179       1.55   thorpej 
   1180       1.55   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1181       1.55   thorpej 		    0, txs->txs_dmamap->dm_mapsize,
   1182       1.55   thorpej 		    BUS_DMASYNC_POSTWRITE);
   1183       1.55   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1184       1.55   thorpej 		m_freem(txs->txs_mbuf);
   1185       1.55   thorpej 		txs->txs_mbuf = NULL;
   1186       1.55   thorpej 	}
   1187       1.55   thorpej 
   1188       1.55   thorpej 	/* Update the dirty transmit buffer pointer. */
   1189       1.55   thorpej 	sc->sc_txdirty = i;
   1190       1.55   thorpej 
   1191       1.55   thorpej 	/*
   1192       1.55   thorpej 	 * Cancel the watchdog timer if there are no pending
   1193       1.55   thorpej 	 * transmissions.
   1194       1.55   thorpej 	 */
   1195       1.55   thorpej 	if (sc->sc_txpending == 0)
   1196       1.55   thorpej 		ifp->if_timer = 0;
   1197       1.55   thorpej }
   1198       1.55   thorpej 
   1199       1.80      yamt /*
   1200       1.80      yamt  * fxp_rx_hwcksum: check status of H/W offloading for received packets.
   1201       1.80      yamt  */
   1202       1.80      yamt 
   1203       1.80      yamt int
   1204       1.75      yamt fxp_rx_hwcksum(struct mbuf *m, const struct fxp_rfa *rfa)
   1205       1.75      yamt {
   1206       1.75      yamt 	u_int16_t rxparsestat;
   1207       1.75      yamt 	u_int16_t csum_stat;
   1208       1.75      yamt 	u_int32_t csum_data;
   1209       1.75      yamt 	int csum_flags;
   1210       1.75      yamt 
   1211       1.80      yamt 	/*
   1212       1.80      yamt 	 * check VLAN tag stripping.
   1213       1.80      yamt 	 */
   1214       1.80      yamt 
   1215       1.80      yamt 	if (rfa->rfa_status & htole16(FXP_RFA_STATUS_VLAN)) {
   1216       1.80      yamt 		struct m_tag *vtag;
   1217       1.80      yamt 
   1218       1.80      yamt 		vtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int), M_NOWAIT);
   1219       1.80      yamt 		if (vtag == NULL)
   1220       1.80      yamt 			return ENOMEM;
   1221       1.80      yamt 		*(u_int *)(vtag + 1) = be16toh(rfa->vlan_id);
   1222       1.80      yamt 		m_tag_prepend(m, vtag);
   1223       1.80      yamt 	}
   1224       1.80      yamt 
   1225       1.80      yamt 	/*
   1226       1.80      yamt 	 * check H/W Checksumming.
   1227       1.80      yamt 	 */
   1228       1.80      yamt 
   1229       1.80      yamt 	csum_stat = le16toh(rfa->cksum_stat);
   1230       1.75      yamt 	rxparsestat = le16toh(rfa->rx_parse_stat);
   1231       1.75      yamt 	if (!(rfa->rfa_status & htole16(FXP_RFA_STATUS_PARSE)))
   1232       1.80      yamt 		return 0;
   1233       1.75      yamt 
   1234       1.75      yamt 	csum_flags = 0;
   1235       1.75      yamt 	csum_data = 0;
   1236       1.75      yamt 
   1237       1.75      yamt 	if (csum_stat & FXP_RFDX_CS_IP_CSUM_BIT_VALID) {
   1238       1.75      yamt 		csum_flags = M_CSUM_IPv4;
   1239       1.75      yamt 		if (!(csum_stat & FXP_RFDX_CS_IP_CSUM_VALID))
   1240       1.75      yamt 			csum_flags |= M_CSUM_IPv4_BAD;
   1241       1.75      yamt 	}
   1242       1.75      yamt 
   1243       1.75      yamt 	if (csum_stat & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) {
   1244       1.75      yamt 		csum_flags |= (M_CSUM_TCPv4|M_CSUM_UDPv4); /* XXX */
   1245       1.75      yamt 		if (!(csum_stat & FXP_RFDX_CS_TCPUDP_CSUM_VALID))
   1246       1.75      yamt 			csum_flags |= M_CSUM_TCP_UDP_BAD;
   1247       1.75      yamt 	}
   1248       1.75      yamt 
   1249       1.75      yamt 	m->m_pkthdr.csum_flags = csum_flags;
   1250       1.75      yamt 	m->m_pkthdr.csum_data = csum_data;
   1251       1.80      yamt 
   1252       1.80      yamt 	return 0;
   1253       1.75      yamt }
   1254       1.75      yamt 
   1255       1.55   thorpej /*
   1256       1.55   thorpej  * Handle receive interrupts.
   1257       1.55   thorpej  */
   1258  1.103.2.2      matt int
   1259       1.55   thorpej fxp_rxintr(struct fxp_softc *sc)
   1260       1.55   thorpej {
   1261       1.55   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1262       1.55   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1263       1.55   thorpej 	struct mbuf *m, *m0;
   1264       1.55   thorpej 	bus_dmamap_t rxmap;
   1265       1.55   thorpej 	struct fxp_rfa *rfa;
   1266  1.103.2.2      matt 	int rnr;
   1267       1.55   thorpej 	u_int16_t len, rxstat;
   1268       1.55   thorpej 
   1269  1.103.2.2      matt 	rnr = 0;
   1270  1.103.2.2      matt 
   1271       1.55   thorpej 	for (;;) {
   1272       1.55   thorpej 		m = sc->sc_rxq.ifq_head;
   1273       1.55   thorpej 		rfa = FXP_MTORFA(m);
   1274       1.55   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1275       1.55   thorpej 
   1276       1.55   thorpej 		FXP_RFASYNC(sc, m,
   1277       1.55   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1278       1.55   thorpej 
   1279       1.55   thorpej 		rxstat = le16toh(rfa->rfa_status);
   1280       1.55   thorpej 
   1281  1.103.2.2      matt 		if ((rxstat & FXP_RFA_STATUS_RNR) != 0)
   1282  1.103.2.2      matt 			rnr = 1;
   1283  1.103.2.2      matt 
   1284       1.55   thorpej 		if ((rxstat & FXP_RFA_STATUS_C) == 0) {
   1285       1.55   thorpej 			/*
   1286       1.55   thorpej 			 * We have processed all of the
   1287       1.55   thorpej 			 * receive buffers.
   1288       1.55   thorpej 			 */
   1289       1.55   thorpej 			FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
   1290  1.103.2.2      matt 			return rnr;
   1291       1.55   thorpej 		}
   1292       1.55   thorpej 
   1293       1.55   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1294       1.55   thorpej 
   1295       1.55   thorpej 		FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
   1296       1.55   thorpej 
   1297       1.55   thorpej 		len = le16toh(rfa->actual_size) &
   1298       1.55   thorpej 		    (m->m_ext.ext_size - 1);
   1299       1.55   thorpej 
   1300       1.55   thorpej 		if (len < sizeof(struct ether_header)) {
   1301       1.55   thorpej 			/*
   1302       1.55   thorpej 			 * Runt packet; drop it now.
   1303       1.55   thorpej 			 */
   1304       1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1305       1.55   thorpej 			continue;
   1306       1.55   thorpej 		}
   1307       1.55   thorpej 
   1308       1.55   thorpej 		/*
   1309       1.55   thorpej 		 * If support for 802.1Q VLAN sized frames is
   1310       1.55   thorpej 		 * enabled, we need to do some additional error
   1311       1.55   thorpej 		 * checking (as we are saving bad frames, in
   1312       1.55   thorpej 		 * order to receive the larger ones).
   1313       1.55   thorpej 		 */
   1314       1.55   thorpej 		if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
   1315       1.55   thorpej 		    (rxstat & (FXP_RFA_STATUS_OVERRUN|
   1316       1.55   thorpej 			       FXP_RFA_STATUS_RNR|
   1317       1.55   thorpej 			       FXP_RFA_STATUS_ALIGN|
   1318       1.55   thorpej 			       FXP_RFA_STATUS_CRC)) != 0) {
   1319       1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1320       1.55   thorpej 			continue;
   1321       1.55   thorpej 		}
   1322       1.55   thorpej 
   1323       1.75      yamt 		/* Do checksum checking. */
   1324       1.75      yamt 		m->m_pkthdr.csum_flags = 0;
   1325       1.75      yamt 		if (sc->sc_flags & FXPF_EXT_RFA)
   1326       1.80      yamt 			if (fxp_rx_hwcksum(m, rfa))
   1327       1.80      yamt 				goto dropit;
   1328       1.75      yamt 
   1329       1.55   thorpej 		/*
   1330       1.55   thorpej 		 * If the packet is small enough to fit in a
   1331       1.55   thorpej 		 * single header mbuf, allocate one and copy
   1332       1.55   thorpej 		 * the data into it.  This greatly reduces
   1333       1.55   thorpej 		 * memory consumption when we receive lots
   1334       1.55   thorpej 		 * of small packets.
   1335       1.55   thorpej 		 *
   1336       1.55   thorpej 		 * Otherwise, we add a new buffer to the receive
   1337       1.55   thorpej 		 * chain.  If this fails, we drop the packet and
   1338       1.55   thorpej 		 * recycle the old buffer.
   1339       1.55   thorpej 		 */
   1340       1.55   thorpej 		if (fxp_copy_small != 0 && len <= MHLEN) {
   1341       1.55   thorpej 			MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1342       1.74      yamt 			if (m0 == NULL)
   1343       1.55   thorpej 				goto dropit;
   1344       1.74      yamt 			MCLAIM(m0, &sc->sc_ethercom.ec_rx_mowner);
   1345      1.101  christos 			memcpy(mtod(m0, void *),
   1346      1.101  christos 			    mtod(m, void *), len);
   1347       1.75      yamt 			m0->m_pkthdr.csum_flags = m->m_pkthdr.csum_flags;
   1348       1.75      yamt 			m0->m_pkthdr.csum_data = m->m_pkthdr.csum_data;
   1349       1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1350       1.55   thorpej 			m = m0;
   1351       1.55   thorpej 		} else {
   1352       1.55   thorpej 			if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
   1353       1.55   thorpej  dropit:
   1354       1.55   thorpej 				ifp->if_ierrors++;
   1355       1.55   thorpej 				FXP_INIT_RFABUF(sc, m);
   1356       1.55   thorpej 				continue;
   1357       1.55   thorpej 			}
   1358       1.55   thorpej 		}
   1359       1.55   thorpej 
   1360       1.55   thorpej 		m->m_pkthdr.rcvif = ifp;
   1361       1.55   thorpej 		m->m_pkthdr.len = m->m_len = len;
   1362       1.55   thorpej 
   1363       1.55   thorpej #if NBPFILTER > 0
   1364       1.55   thorpej 		/*
   1365       1.55   thorpej 		 * Pass this up to any BPF listeners, but only
   1366  1.103.2.2      matt 		 * pass it up the stack if it's for us.
   1367       1.55   thorpej 		 */
   1368       1.55   thorpej 		if (ifp->if_bpf)
   1369       1.55   thorpej 			bpf_mtap(ifp->if_bpf, m);
   1370       1.55   thorpej #endif
   1371       1.55   thorpej 
   1372       1.55   thorpej 		/* Pass it on. */
   1373       1.55   thorpej 		(*ifp->if_input)(ifp, m);
   1374       1.55   thorpej 	}
   1375        1.1   thorpej }
   1376        1.1   thorpej 
   1377        1.1   thorpej /*
   1378        1.1   thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1379        1.1   thorpej  * allow you to access these counters without doing a fairly
   1380        1.1   thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1381        1.1   thorpej  * we do this operation here only once per second. The statistics
   1382        1.1   thorpej  * counters in the kernel are updated from the previous dump-stats
   1383        1.1   thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1384        1.1   thorpej  * counters are zeroed when the DMA completes. If we can't start
   1385        1.1   thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1386        1.1   thorpej  * them again next time.
   1387        1.1   thorpej  */
   1388        1.1   thorpej void
   1389       1.46   thorpej fxp_tick(void *arg)
   1390        1.1   thorpej {
   1391        1.1   thorpej 	struct fxp_softc *sc = arg;
   1392        1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1393        1.2   thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1394        1.8   thorpej 	int s;
   1395        1.2   thorpej 
   1396       1.97   thorpej 	if (!device_is_active(&sc->sc_dev))
   1397       1.20     enami 		return;
   1398       1.20     enami 
   1399        1.2   thorpej 	s = splnet();
   1400        1.2   thorpej 
   1401       1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1402       1.32   tsutsui 
   1403       1.15   thorpej 	ifp->if_opackets += le32toh(sp->tx_good);
   1404       1.15   thorpej 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1405        1.1   thorpej 	if (sp->rx_good) {
   1406       1.15   thorpej 		ifp->if_ipackets += le32toh(sp->rx_good);
   1407        1.7   thorpej 		sc->sc_rxidle = 0;
   1408       1.85   thorpej 	} else if (sc->sc_flags & FXPF_RECV_WORKAROUND) {
   1409        1.7   thorpej 		sc->sc_rxidle++;
   1410        1.1   thorpej 	}
   1411        1.1   thorpej 	ifp->if_ierrors +=
   1412       1.15   thorpej 	    le32toh(sp->rx_crc_errors) +
   1413       1.15   thorpej 	    le32toh(sp->rx_alignment_errors) +
   1414       1.15   thorpej 	    le32toh(sp->rx_rnr_errors) +
   1415       1.15   thorpej 	    le32toh(sp->rx_overrun_errors);
   1416        1.1   thorpej 	/*
   1417       1.60       wiz 	 * If any transmit underruns occurred, bump up the transmit
   1418        1.1   thorpej 	 * threshold by another 512 bytes (64 * 8).
   1419        1.1   thorpej 	 */
   1420        1.1   thorpej 	if (sp->tx_underruns) {
   1421       1.15   thorpej 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1422        1.1   thorpej 		if (tx_threshold < 192)
   1423        1.1   thorpej 			tx_threshold += 64;
   1424        1.1   thorpej 	}
   1425       1.86   thorpej #ifdef FXP_EVENT_COUNTERS
   1426       1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
   1427       1.86   thorpej 		sc->sc_ev_txpause.ev_count += sp->tx_pauseframes;
   1428       1.86   thorpej 		sc->sc_ev_rxpause.ev_count += sp->rx_pauseframes;
   1429       1.86   thorpej 	}
   1430       1.86   thorpej #endif
   1431        1.1   thorpej 
   1432        1.1   thorpej 	/*
   1433       1.87    simonb 	 * If we haven't received any packets in FXP_MAX_RX_IDLE seconds,
   1434        1.1   thorpej 	 * then assume the receiver has locked up and attempt to clear
   1435        1.8   thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1436        1.8   thorpej 	 * resetting the interface). This is a work-around for a bug in
   1437        1.8   thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1438       1.70       wiz 	 * of garbage in the synchronization bits prior to the packet header.
   1439        1.8   thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1440        1.8   thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1441        1.8   thorpej 	 * speed transition).
   1442        1.1   thorpej 	 */
   1443        1.7   thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1444       1.40   thorpej 		(void) fxp_init(ifp);
   1445        1.8   thorpej 		splx(s);
   1446        1.8   thorpej 		return;
   1447        1.1   thorpej 	}
   1448        1.1   thorpej 	/*
   1449        1.1   thorpej 	 * If there is no pending command, start another stats
   1450        1.1   thorpej 	 * dump. Otherwise punt for now.
   1451        1.1   thorpej 	 */
   1452        1.1   thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1453        1.1   thorpej 		/*
   1454        1.1   thorpej 		 * Start another stats dump.
   1455        1.1   thorpej 		 */
   1456       1.32   tsutsui 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1457       1.47   thorpej 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
   1458        1.1   thorpej 	} else {
   1459        1.1   thorpej 		/*
   1460        1.1   thorpej 		 * A previous command is still waiting to be accepted.
   1461        1.1   thorpej 		 * Just zero our copy of the stats and wait for the
   1462        1.1   thorpej 		 * next timer event to update them.
   1463        1.1   thorpej 		 */
   1464       1.15   thorpej 		/* BIG_ENDIAN: no swap required to store 0 */
   1465        1.1   thorpej 		sp->tx_good = 0;
   1466        1.1   thorpej 		sp->tx_underruns = 0;
   1467        1.1   thorpej 		sp->tx_total_collisions = 0;
   1468        1.1   thorpej 
   1469        1.1   thorpej 		sp->rx_good = 0;
   1470        1.1   thorpej 		sp->rx_crc_errors = 0;
   1471        1.1   thorpej 		sp->rx_alignment_errors = 0;
   1472        1.1   thorpej 		sp->rx_rnr_errors = 0;
   1473        1.1   thorpej 		sp->rx_overrun_errors = 0;
   1474       1.86   thorpej 		if (sc->sc_rev >= FXP_REV_82558_A4) {
   1475       1.86   thorpej 			sp->tx_pauseframes = 0;
   1476       1.86   thorpej 			sp->rx_pauseframes = 0;
   1477       1.86   thorpej 		}
   1478        1.1   thorpej 	}
   1479        1.1   thorpej 
   1480        1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1481        1.6   thorpej 		/* Tick the MII clock. */
   1482        1.6   thorpej 		mii_tick(&sc->sc_mii);
   1483        1.6   thorpej 	}
   1484        1.2   thorpej 
   1485        1.1   thorpej 	splx(s);
   1486        1.1   thorpej 
   1487        1.1   thorpej 	/*
   1488        1.1   thorpej 	 * Schedule another timeout one second from now.
   1489        1.1   thorpej 	 */
   1490       1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1491        1.1   thorpej }
   1492        1.1   thorpej 
   1493        1.1   thorpej /*
   1494        1.7   thorpej  * Drain the receive queue.
   1495        1.7   thorpej  */
   1496        1.7   thorpej void
   1497       1.46   thorpej fxp_rxdrain(struct fxp_softc *sc)
   1498        1.7   thorpej {
   1499        1.7   thorpej 	bus_dmamap_t rxmap;
   1500        1.7   thorpej 	struct mbuf *m;
   1501        1.7   thorpej 
   1502        1.7   thorpej 	for (;;) {
   1503        1.7   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1504        1.7   thorpej 		if (m == NULL)
   1505        1.7   thorpej 			break;
   1506        1.7   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1507        1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1508        1.7   thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1509        1.7   thorpej 		m_freem(m);
   1510        1.7   thorpej 	}
   1511        1.7   thorpej }
   1512        1.7   thorpej 
   1513        1.7   thorpej /*
   1514        1.1   thorpej  * Stop the interface. Cancels the statistics updater and resets
   1515        1.1   thorpej  * the interface.
   1516        1.1   thorpej  */
   1517        1.1   thorpej void
   1518       1.46   thorpej fxp_stop(struct ifnet *ifp, int disable)
   1519        1.1   thorpej {
   1520       1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1521        1.2   thorpej 	struct fxp_txsoft *txs;
   1522        1.1   thorpej 	int i;
   1523        1.1   thorpej 
   1524        1.1   thorpej 	/*
   1525        1.9  sommerfe 	 * Turn down interface (done early to avoid bad interactions
   1526        1.9  sommerfe 	 * between panics, shutdown hooks, and the watchdog timer)
   1527        1.9  sommerfe 	 */
   1528        1.9  sommerfe 	ifp->if_timer = 0;
   1529        1.9  sommerfe 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1530        1.9  sommerfe 
   1531        1.9  sommerfe 	/*
   1532        1.1   thorpej 	 * Cancel stats updater.
   1533        1.1   thorpej 	 */
   1534       1.24   thorpej 	callout_stop(&sc->sc_callout);
   1535       1.12   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1536       1.12   thorpej 		/* Down the MII. */
   1537       1.12   thorpej 		mii_down(&sc->sc_mii);
   1538       1.12   thorpej 	}
   1539        1.1   thorpej 
   1540        1.1   thorpej 	/*
   1541       1.64   thorpej 	 * Issue software reset.  This unloads any microcode that
   1542       1.64   thorpej 	 * might already be loaded.
   1543        1.1   thorpej 	 */
   1544       1.64   thorpej 	sc->sc_flags &= ~FXPF_UCODE_LOADED;
   1545       1.64   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
   1546       1.64   thorpej 	DELAY(50);
   1547        1.1   thorpej 
   1548        1.1   thorpej 	/*
   1549        1.1   thorpej 	 * Release any xmit buffers.
   1550        1.1   thorpej 	 */
   1551        1.2   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1552        1.2   thorpej 		txs = FXP_DSTX(sc, i);
   1553        1.2   thorpej 		if (txs->txs_mbuf != NULL) {
   1554        1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1555        1.2   thorpej 			m_freem(txs->txs_mbuf);
   1556        1.2   thorpej 			txs->txs_mbuf = NULL;
   1557        1.1   thorpej 		}
   1558        1.1   thorpej 	}
   1559        1.2   thorpej 	sc->sc_txpending = 0;
   1560        1.1   thorpej 
   1561       1.40   thorpej 	if (disable) {
   1562        1.7   thorpej 		fxp_rxdrain(sc);
   1563       1.40   thorpej 		fxp_disable(sc);
   1564        1.1   thorpej 	}
   1565        1.1   thorpej 
   1566        1.1   thorpej }
   1567        1.1   thorpej 
   1568        1.1   thorpej /*
   1569        1.1   thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1570        1.1   thorpej  * transmission is started on the interface, but no interrupt is
   1571        1.1   thorpej  * received before the timeout. This usually indicates that the
   1572        1.1   thorpej  * card has wedged for some reason.
   1573        1.1   thorpej  */
   1574        1.1   thorpej void
   1575       1.46   thorpej fxp_watchdog(struct ifnet *ifp)
   1576        1.1   thorpej {
   1577        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1578        1.1   thorpej 
   1579       1.89   thorpej 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
   1580        1.3   thorpej 	ifp->if_oerrors++;
   1581        1.1   thorpej 
   1582       1.40   thorpej 	(void) fxp_init(ifp);
   1583        1.1   thorpej }
   1584        1.1   thorpej 
   1585        1.2   thorpej /*
   1586        1.2   thorpej  * Initialize the interface.  Must be called at splnet().
   1587        1.2   thorpej  */
   1588        1.7   thorpej int
   1589       1.46   thorpej fxp_init(struct ifnet *ifp)
   1590        1.1   thorpej {
   1591       1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1592        1.1   thorpej 	struct fxp_cb_config *cbp;
   1593        1.1   thorpej 	struct fxp_cb_ias *cb_ias;
   1594       1.50   thorpej 	struct fxp_txdesc *txd;
   1595        1.7   thorpej 	bus_dmamap_t rxmap;
   1596       1.80      yamt 	int i, prm, save_bf, lrxen, vlan_drop, allm, error = 0;
   1597        1.1   thorpej 
   1598       1.40   thorpej 	if ((error = fxp_enable(sc)) != 0)
   1599       1.40   thorpej 		goto out;
   1600       1.40   thorpej 
   1601        1.1   thorpej 	/*
   1602        1.1   thorpej 	 * Cancel any pending I/O
   1603        1.1   thorpej 	 */
   1604       1.40   thorpej 	fxp_stop(ifp, 0);
   1605        1.1   thorpej 
   1606       1.69     enami 	/*
   1607       1.21      joda 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1608       1.21      joda 	 * flag, and this prevents the MII from detaching resulting in
   1609       1.21      joda 	 * a panic. The flags field should perhaps be split in runtime
   1610       1.21      joda 	 * flags and more static information. For now, just clear the
   1611       1.21      joda 	 * only other flag set.
   1612       1.21      joda 	 */
   1613       1.21      joda 
   1614       1.21      joda 	sc->sc_flags &= ~FXPF_WANTINIT;
   1615        1.1   thorpej 
   1616        1.1   thorpej 	/*
   1617        1.1   thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1618        1.1   thorpej 	 * sets it up for regular linear addressing.
   1619        1.1   thorpej 	 */
   1620        1.2   thorpej 	fxp_scb_wait(sc);
   1621        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1622       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
   1623        1.1   thorpej 
   1624        1.1   thorpej 	fxp_scb_wait(sc);
   1625       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
   1626        1.1   thorpej 
   1627        1.1   thorpej 	/*
   1628        1.2   thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1629        1.2   thorpej 	 * have to setup the config block differently.
   1630        1.2   thorpej 	 */
   1631        1.3   thorpej 	fxp_mc_setup(sc);
   1632        1.2   thorpej 
   1633        1.2   thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1634        1.2   thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1635        1.2   thorpej 
   1636        1.2   thorpej 	/*
   1637       1.39   thorpej 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1638       1.39   thorpej 	 * enable "save bad frames", since they are 4 bytes larger than
   1639       1.52   thorpej 	 * the normal Ethernet maximum frame length.  On i82558 and later,
   1640       1.52   thorpej 	 * we have a better mechanism for this.
   1641       1.39   thorpej 	 */
   1642       1.52   thorpej 	save_bf = 0;
   1643       1.52   thorpej 	lrxen = 0;
   1644       1.80      yamt 	vlan_drop = 0;
   1645       1.52   thorpej 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
   1646       1.52   thorpej 		if (sc->sc_rev < FXP_REV_82558_A4)
   1647       1.52   thorpej 			save_bf = 1;
   1648       1.52   thorpej 		else
   1649       1.52   thorpej 			lrxen = 1;
   1650       1.80      yamt 		if (sc->sc_rev >= FXP_REV_82550)
   1651       1.80      yamt 			vlan_drop = 1;
   1652       1.52   thorpej 	}
   1653       1.39   thorpej 
   1654       1.39   thorpej 	/*
   1655        1.1   thorpej 	 * Initialize base of dump-stats buffer.
   1656        1.1   thorpej 	 */
   1657        1.1   thorpej 	fxp_scb_wait(sc);
   1658        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1659        1.2   thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1660       1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1661       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1662        1.1   thorpej 
   1663        1.2   thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1664        1.2   thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1665        1.1   thorpej 
   1666        1.1   thorpej 	/*
   1667       1.64   thorpej 	 * Load microcode for this controller.
   1668       1.64   thorpej 	 */
   1669       1.64   thorpej 	fxp_load_ucode(sc);
   1670       1.64   thorpej 
   1671       1.93       abs 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_LINK1))
   1672       1.93       abs 		sc->sc_flags |= FXPF_RECV_WORKAROUND;
   1673       1.93       abs 	else
   1674       1.93       abs 		sc->sc_flags &= ~FXPF_RECV_WORKAROUND;
   1675       1.93       abs 
   1676       1.64   thorpej 	/*
   1677        1.2   thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1678        1.1   thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1679        1.1   thorpej 	 * way to initialize them all to proper values.
   1680        1.1   thorpej 	 */
   1681        1.2   thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1682        1.1   thorpej 
   1683       1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1684        1.1   thorpej 	cbp->cb_status =	0;
   1685       1.15   thorpej 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1686       1.15   thorpej 				    FXP_CB_COMMAND_EL);
   1687       1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1688       1.15   thorpej 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1689       1.53   thorpej 					/* bytes in config block */
   1690       1.75      yamt 	cbp->byte_count =	(sc->sc_flags & FXPF_EXT_RFA) ?
   1691       1.75      yamt 				FXP_EXT_CONFIG_LEN : FXP_CONFIG_LEN;
   1692        1.1   thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1693        1.1   thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1694        1.1   thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1695       1.52   thorpej 	cbp->mwi_enable =	(sc->sc_flags & FXPF_MWI) ? 1 : 0;
   1696       1.52   thorpej 	cbp->type_enable =	0;	/* actually reserved */
   1697       1.52   thorpej 	cbp->read_align_en =	(sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
   1698       1.52   thorpej 	cbp->end_wr_on_cl =	(sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
   1699        1.1   thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1700        1.1   thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1701       1.52   thorpej 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
   1702        1.1   thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1703       1.52   thorpej 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
   1704        1.4   thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1705       1.52   thorpej 	cbp->ext_txcb_dis =	(sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
   1706       1.52   thorpej 	cbp->ext_stats_dis =	1;	/* disable extended counters */
   1707       1.52   thorpej 	cbp->keep_overrun_rx =	0;	/* don't pass overrun frames to host */
   1708       1.39   thorpej 	cbp->save_bf =		save_bf;/* save bad frames */
   1709        1.1   thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1710        1.1   thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1711       1.75      yamt 	cbp->ext_rfa =		(sc->sc_flags & FXPF_EXT_RFA) ? 1 : 0;
   1712       1.52   thorpej 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
   1713       1.52   thorpej 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
   1714       1.51   thorpej 					/* interface mode */
   1715       1.51   thorpej 	cbp->mediatype =	(sc->sc_flags & FXPF_MII) ? 1 : 0;
   1716       1.52   thorpej 	cbp->csma_dis =		0;	/* (don't) disable link */
   1717       1.52   thorpej 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
   1718       1.52   thorpej 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
   1719       1.52   thorpej 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
   1720       1.52   thorpej 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
   1721       1.52   thorpej 	cbp->mc_wake_en =	0;	/* (don't) assert PME# on mcmatch */
   1722        1.1   thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1723        1.1   thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1724        1.1   thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1725        1.1   thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1726        1.1   thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1727        1.1   thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1728        1.1   thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1729        1.1   thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1730       1.52   thorpej 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
   1731       1.52   thorpej 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
   1732       1.52   thorpej 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
   1733       1.52   thorpej 	cbp->crscdt =		(sc->sc_flags & FXPF_MII) ? 0 : 1;
   1734        1.1   thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1735        1.1   thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1736        1.1   thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1737       1.52   thorpej 	cbp->long_rx_en =	lrxen;	/* long packet receive enable */
   1738       1.52   thorpej 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
   1739       1.52   thorpej 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
   1740       1.52   thorpej 					/* must set wake_en in PMCSR also */
   1741        1.1   thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1742        1.1   thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1743        1.1   thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1744        1.2   thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1745       1.75      yamt 	cbp->ext_rx_mode =	(sc->sc_flags & FXPF_EXT_RFA) ? 1 : 0;
   1746       1.80      yamt 	cbp->vlan_drop_en =	vlan_drop;
   1747        1.1   thorpej 
   1748       1.52   thorpej 	if (sc->sc_rev < FXP_REV_82558_A4) {
   1749       1.52   thorpej 		/*
   1750       1.52   thorpej 		 * The i82557 has no hardware flow control, the values
   1751       1.52   thorpej 		 * here are the defaults for the chip.
   1752       1.52   thorpej 		 */
   1753       1.52   thorpej 		cbp->fc_delay_lsb =	0;
   1754       1.52   thorpej 		cbp->fc_delay_msb =	0x40;
   1755       1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1756       1.52   thorpej 		cbp->tx_fc_dis =	0;
   1757       1.52   thorpej 		cbp->rx_fc_restop =	0;
   1758       1.52   thorpej 		cbp->rx_fc_restart =	0;
   1759       1.52   thorpej 		cbp->fc_filter =	0;
   1760       1.52   thorpej 		cbp->pri_fc_loc =	1;
   1761       1.52   thorpej 	} else {
   1762       1.52   thorpej 		cbp->fc_delay_lsb =	0x1f;
   1763       1.52   thorpej 		cbp->fc_delay_msb =	0x01;
   1764       1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1765       1.52   thorpej 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
   1766       1.52   thorpej 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
   1767       1.52   thorpej 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
   1768       1.52   thorpej 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
   1769       1.52   thorpej 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
   1770       1.86   thorpej 		cbp->ext_stats_dis =	0;	/* enable extended stats */
   1771       1.52   thorpej 	}
   1772       1.52   thorpej 
   1773        1.2   thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1774        1.1   thorpej 
   1775        1.1   thorpej 	/*
   1776        1.1   thorpej 	 * Start the config command/DMA.
   1777        1.1   thorpej 	 */
   1778        1.1   thorpej 	fxp_scb_wait(sc);
   1779        1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1780       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1781        1.1   thorpej 	/* ...and wait for it to complete. */
   1782       1.27     jhawk 	i = 1000;
   1783        1.2   thorpej 	do {
   1784        1.2   thorpej 		FXP_CDCONFIGSYNC(sc,
   1785        1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1786       1.27     jhawk 		DELAY(1);
   1787       1.31     soren 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1788       1.26     jhawk 	if (i == 0) {
   1789       1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   1790       1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1791       1.69     enami 		return (ETIMEDOUT);
   1792       1.26     jhawk 	}
   1793        1.1   thorpej 
   1794        1.1   thorpej 	/*
   1795        1.2   thorpej 	 * Initialize the station address.
   1796        1.1   thorpej 	 */
   1797        1.2   thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1798       1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1799        1.1   thorpej 	cb_ias->cb_status = 0;
   1800       1.15   thorpej 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1801       1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1802       1.15   thorpej 	cb_ias->link_addr = 0xffffffff;
   1803      1.103    dyoung 	memcpy(cb_ias->macaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1804        1.1   thorpej 
   1805        1.2   thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1806        1.1   thorpej 
   1807        1.1   thorpej 	/*
   1808        1.1   thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1809        1.1   thorpej 	 */
   1810        1.1   thorpej 	fxp_scb_wait(sc);
   1811        1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1812       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1813        1.1   thorpej 	/* ...and wait for it to complete. */
   1814       1.27     jhawk 	i = 1000;
   1815        1.2   thorpej 	do {
   1816        1.2   thorpej 		FXP_CDIASSYNC(sc,
   1817        1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1818       1.27     jhawk 		DELAY(1);
   1819       1.31     soren 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1820       1.26     jhawk 	if (i == 0) {
   1821       1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   1822       1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1823       1.69     enami 		return (ETIMEDOUT);
   1824       1.26     jhawk 	}
   1825       1.27     jhawk 
   1826        1.1   thorpej 	/*
   1827        1.2   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1828        1.2   thorpej 	 * to the end of the list so that it will wrap around to the first
   1829        1.2   thorpej 	 * descriptor when the first packet is transmitted.
   1830        1.1   thorpej 	 */
   1831        1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1832        1.2   thorpej 		txd = FXP_CDTX(sc, i);
   1833       1.50   thorpej 		memset(txd, 0, sizeof(*txd));
   1834       1.50   thorpej 		txd->txd_txcb.cb_command =
   1835       1.15   thorpej 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1836       1.50   thorpej 		txd->txd_txcb.link_addr =
   1837       1.50   thorpej 		    htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1838       1.52   thorpej 		if (sc->sc_flags & FXPF_EXT_TXCB)
   1839       1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1840       1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i) +
   1841       1.52   thorpej 				    (2 * sizeof(struct fxp_tbd)));
   1842       1.52   thorpej 		else
   1843       1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1844       1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i));
   1845        1.2   thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1846        1.2   thorpej 	}
   1847        1.2   thorpej 	sc->sc_txpending = 0;
   1848        1.2   thorpej 	sc->sc_txdirty = 0;
   1849        1.2   thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1850        1.2   thorpej 
   1851        1.2   thorpej 	/*
   1852        1.7   thorpej 	 * Initialize the receive buffer list.
   1853        1.7   thorpej 	 */
   1854        1.7   thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1855        1.7   thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1856        1.7   thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1857        1.7   thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1858       1.89   thorpej 			log(LOG_ERR, "%s: unable to allocate or map rx "
   1859        1.7   thorpej 			    "buffer %d, error = %d\n",
   1860        1.7   thorpej 			    sc->sc_dev.dv_xname,
   1861        1.7   thorpej 			    sc->sc_rxq.ifq_len, error);
   1862        1.7   thorpej 			/*
   1863        1.7   thorpej 			 * XXX Should attempt to run with fewer receive
   1864        1.7   thorpej 			 * XXX buffers instead of just failing.
   1865        1.7   thorpej 			 */
   1866        1.7   thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1867        1.7   thorpej 			fxp_rxdrain(sc);
   1868        1.7   thorpej 			goto out;
   1869        1.7   thorpej 		}
   1870        1.7   thorpej 	}
   1871        1.8   thorpej 	sc->sc_rxidle = 0;
   1872        1.7   thorpej 
   1873        1.7   thorpej 	/*
   1874        1.2   thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1875        1.2   thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1876        1.2   thorpej 	 * issuing a start command.  It will execute the NOP and then
   1877        1.2   thorpej 	 * suspend, pointing at the first descriptor.
   1878        1.1   thorpej 	 */
   1879        1.1   thorpej 	fxp_scb_wait(sc);
   1880        1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1881       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1882        1.1   thorpej 
   1883        1.1   thorpej 	/*
   1884        1.1   thorpej 	 * Initialize receiver buffer area - RFA.
   1885        1.1   thorpej 	 */
   1886  1.103.2.2      matt #if 0	/* initialization will be done by FXP_SCB_INTRCNTL_REQUEST_SWI later */
   1887        1.7   thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1888        1.1   thorpej 	fxp_scb_wait(sc);
   1889        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1890        1.7   thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1891       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1892  1.103.2.2      matt #endif
   1893        1.1   thorpej 
   1894        1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1895        1.6   thorpej 		/*
   1896        1.6   thorpej 		 * Set current media.
   1897        1.6   thorpej 		 */
   1898        1.6   thorpej 		mii_mediachg(&sc->sc_mii);
   1899        1.6   thorpej 	}
   1900        1.1   thorpej 
   1901        1.2   thorpej 	/*
   1902        1.2   thorpej 	 * ...all done!
   1903        1.2   thorpej 	 */
   1904        1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1905        1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1906        1.1   thorpej 
   1907        1.1   thorpej 	/*
   1908  1.103.2.2      matt 	 * Request a software generated interrupt that will be used to
   1909  1.103.2.2      matt 	 * (re)start the RU processing.  If we direct the chip to start
   1910  1.103.2.2      matt 	 * receiving from the start of queue now, instead of letting the
   1911  1.103.2.2      matt 	 * interrupt handler first process all received packets, we run
   1912  1.103.2.2      matt 	 * the risk of having it overwrite mbuf clusters while they are
   1913  1.103.2.2      matt 	 * being processed or after they have been returned to the pool.
   1914  1.103.2.2      matt 	 */
   1915  1.103.2.2      matt 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTRCNTL_REQUEST_SWI);
   1916  1.103.2.2      matt 
   1917  1.103.2.2      matt 	/*
   1918        1.7   thorpej 	 * Start the one second timer.
   1919        1.1   thorpej 	 */
   1920       1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1921        1.2   thorpej 
   1922        1.2   thorpej 	/*
   1923        1.2   thorpej 	 * Attempt to start output on the interface.
   1924        1.2   thorpej 	 */
   1925        1.2   thorpej 	fxp_start(ifp);
   1926        1.7   thorpej 
   1927        1.7   thorpej  out:
   1928       1.40   thorpej 	if (error) {
   1929       1.40   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1930       1.40   thorpej 		ifp->if_timer = 0;
   1931       1.89   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   1932       1.89   thorpej 		    sc->sc_dev.dv_xname);
   1933       1.40   thorpej 	}
   1934        1.7   thorpej 	return (error);
   1935        1.1   thorpej }
   1936        1.1   thorpej 
   1937        1.1   thorpej /*
   1938        1.1   thorpej  * Change media according to request.
   1939        1.1   thorpej  */
   1940        1.1   thorpej int
   1941       1.46   thorpej fxp_mii_mediachange(struct ifnet *ifp)
   1942        1.1   thorpej {
   1943        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1944        1.1   thorpej 
   1945        1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   1946        1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   1947        1.1   thorpej 	return (0);
   1948        1.1   thorpej }
   1949        1.1   thorpej 
   1950        1.1   thorpej /*
   1951        1.1   thorpej  * Notify the world which media we're using.
   1952        1.1   thorpej  */
   1953        1.1   thorpej void
   1954       1.46   thorpej fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1955        1.1   thorpej {
   1956        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1957        1.1   thorpej 
   1958       1.69     enami 	if (sc->sc_enabled == 0) {
   1959       1.10  sommerfe 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   1960       1.10  sommerfe 		ifmr->ifm_status = 0;
   1961       1.10  sommerfe 		return;
   1962       1.10  sommerfe 	}
   1963       1.69     enami 
   1964        1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   1965        1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1966        1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1967       1.86   thorpej 
   1968       1.86   thorpej 	/*
   1969       1.86   thorpej 	 * XXX Flow control is always turned on if the chip supports
   1970       1.86   thorpej 	 * XXX it; we can't easily control it dynamically, since it
   1971       1.86   thorpej 	 * XXX requires sending a setup packet.
   1972       1.86   thorpej 	 */
   1973       1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4)
   1974       1.86   thorpej 		ifmr->ifm_active |= IFM_FLOW|IFM_ETH_TXPAUSE|IFM_ETH_RXPAUSE;
   1975        1.1   thorpej }
   1976        1.1   thorpej 
   1977        1.1   thorpej int
   1978      1.100  christos fxp_80c24_mediachange(struct ifnet *ifp)
   1979        1.1   thorpej {
   1980        1.1   thorpej 
   1981        1.1   thorpej 	/* Nothing to do here. */
   1982        1.1   thorpej 	return (0);
   1983        1.1   thorpej }
   1984        1.1   thorpej 
   1985        1.1   thorpej void
   1986       1.46   thorpej fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1987        1.1   thorpej {
   1988        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1989        1.1   thorpej 
   1990        1.1   thorpej 	/*
   1991        1.1   thorpej 	 * Media is currently-selected media.  We cannot determine
   1992        1.1   thorpej 	 * the link status.
   1993        1.1   thorpej 	 */
   1994        1.1   thorpej 	ifmr->ifm_status = 0;
   1995        1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   1996        1.1   thorpej }
   1997        1.1   thorpej 
   1998        1.1   thorpej /*
   1999        1.1   thorpej  * Add a buffer to the end of the RFA buffer list.
   2000        1.7   thorpej  * Return 0 if successful, error code on failure.
   2001        1.7   thorpej  *
   2002        1.1   thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   2003        1.1   thorpej  * data pointer is fixed up to point just past it.
   2004        1.1   thorpej  */
   2005        1.1   thorpej int
   2006       1.46   thorpej fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
   2007        1.1   thorpej {
   2008        1.7   thorpej 	struct mbuf *m;
   2009        1.7   thorpej 	int error;
   2010        1.1   thorpej 
   2011        1.7   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2012        1.7   thorpej 	if (m == NULL)
   2013        1.7   thorpej 		return (ENOBUFS);
   2014        1.1   thorpej 
   2015       1.73      matt 	MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2016        1.7   thorpej 	MCLGET(m, M_DONTWAIT);
   2017        1.7   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   2018        1.7   thorpej 		m_freem(m);
   2019        1.7   thorpej 		return (ENOBUFS);
   2020        1.1   thorpej 	}
   2021        1.1   thorpej 
   2022        1.7   thorpej 	if (unload)
   2023        1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   2024        1.1   thorpej 
   2025        1.7   thorpej 	M_SETCTX(m, rxmap);
   2026        1.1   thorpej 
   2027       1.72   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   2028       1.72   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxmap, m,
   2029       1.58   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2030        1.7   thorpej 	if (error) {
   2031       1.89   thorpej 		/* XXX XXX XXX */
   2032        1.7   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   2033        1.7   thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   2034       1.89   thorpej 		panic("fxp_add_rfabuf");
   2035        1.1   thorpej 	}
   2036        1.1   thorpej 
   2037        1.7   thorpej 	FXP_INIT_RFABUF(sc, m);
   2038        1.1   thorpej 
   2039        1.7   thorpej 	return (0);
   2040        1.1   thorpej }
   2041        1.1   thorpej 
   2042       1.45     lukem int
   2043       1.46   thorpej fxp_mdi_read(struct device *self, int phy, int reg)
   2044        1.1   thorpej {
   2045        1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   2046        1.1   thorpej 	int count = 10000;
   2047        1.1   thorpej 	int value;
   2048        1.1   thorpej 
   2049        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   2050        1.1   thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   2051        1.1   thorpej 
   2052       1.69     enami 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) &
   2053       1.69     enami 	    0x10000000) == 0 && count--)
   2054        1.1   thorpej 		DELAY(10);
   2055        1.1   thorpej 
   2056        1.1   thorpej 	if (count <= 0)
   2057       1.89   thorpej 		log(LOG_WARNING,
   2058       1.89   thorpej 		    "%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   2059        1.1   thorpej 
   2060        1.1   thorpej 	return (value & 0xffff);
   2061        1.1   thorpej }
   2062        1.1   thorpej 
   2063        1.1   thorpej void
   2064      1.100  christos fxp_statchg(struct device *self)
   2065        1.1   thorpej {
   2066        1.1   thorpej 
   2067       1.65   mycroft 	/* Nothing to do. */
   2068        1.1   thorpej }
   2069        1.1   thorpej 
   2070        1.1   thorpej void
   2071       1.46   thorpej fxp_mdi_write(struct device *self, int phy, int reg, int value)
   2072        1.1   thorpej {
   2073        1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   2074        1.1   thorpej 	int count = 10000;
   2075        1.1   thorpej 
   2076        1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   2077        1.1   thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   2078        1.1   thorpej 	    (value & 0xffff));
   2079        1.1   thorpej 
   2080       1.69     enami 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   2081        1.1   thorpej 	    count--)
   2082        1.1   thorpej 		DELAY(10);
   2083        1.1   thorpej 
   2084        1.1   thorpej 	if (count <= 0)
   2085       1.89   thorpej 		log(LOG_WARNING,
   2086       1.89   thorpej 		    "%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   2087        1.1   thorpej }
   2088        1.1   thorpej 
   2089        1.1   thorpej int
   2090      1.101  christos fxp_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2091        1.1   thorpej {
   2092        1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   2093        1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   2094       1.40   thorpej 	int s, error;
   2095        1.1   thorpej 
   2096        1.1   thorpej 	s = splnet();
   2097        1.1   thorpej 
   2098       1.40   thorpej 	switch (cmd) {
   2099       1.40   thorpej 	case SIOCSIFMEDIA:
   2100       1.40   thorpej 	case SIOCGIFMEDIA:
   2101       1.40   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   2102        1.1   thorpej 		break;
   2103        1.1   thorpej 
   2104       1.40   thorpej 	default:
   2105       1.40   thorpej 		error = ether_ioctl(ifp, cmd, data);
   2106        1.1   thorpej 		if (error == ENETRESET) {
   2107       1.88   thorpej 			if (ifp->if_flags & IFF_RUNNING) {
   2108       1.40   thorpej 				/*
   2109       1.40   thorpej 				 * Multicast list has changed; set the
   2110       1.40   thorpej 				 * hardware filter accordingly.
   2111       1.40   thorpej 				 */
   2112       1.40   thorpej 				if (sc->sc_txpending) {
   2113       1.40   thorpej 					sc->sc_flags |= FXPF_WANTINIT;
   2114       1.40   thorpej 					error = 0;
   2115       1.40   thorpej 				} else
   2116       1.40   thorpej 					error = fxp_init(ifp);
   2117       1.40   thorpej 			} else
   2118        1.8   thorpej 				error = 0;
   2119        1.1   thorpej 		}
   2120        1.1   thorpej 		break;
   2121       1.40   thorpej 	}
   2122        1.1   thorpej 
   2123       1.40   thorpej 	/* Try to get more packets going. */
   2124       1.40   thorpej 	if (sc->sc_enabled)
   2125       1.40   thorpej 		fxp_start(ifp);
   2126        1.2   thorpej 
   2127        1.2   thorpej 	splx(s);
   2128        1.1   thorpej 	return (error);
   2129        1.1   thorpej }
   2130        1.1   thorpej 
   2131        1.1   thorpej /*
   2132        1.1   thorpej  * Program the multicast filter.
   2133        1.1   thorpej  *
   2134        1.2   thorpej  * This function must be called at splnet().
   2135        1.1   thorpej  */
   2136        1.1   thorpej void
   2137       1.46   thorpej fxp_mc_setup(struct fxp_softc *sc)
   2138        1.1   thorpej {
   2139        1.2   thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   2140        1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2141        1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2142        1.1   thorpej 	struct ether_multi *enm;
   2143        1.1   thorpej 	struct ether_multistep step;
   2144       1.26     jhawk 	int count, nmcasts;
   2145        1.1   thorpej 
   2146        1.8   thorpej #ifdef DIAGNOSTIC
   2147        1.8   thorpej 	if (sc->sc_txpending)
   2148        1.8   thorpej 		panic("fxp_mc_setup: pending transmissions");
   2149        1.8   thorpej #endif
   2150        1.2   thorpej 
   2151        1.2   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   2152        1.1   thorpej 
   2153        1.1   thorpej 	/*
   2154        1.1   thorpej 	 * Initialize multicast setup descriptor.
   2155        1.1   thorpej 	 */
   2156        1.1   thorpej 	nmcasts = 0;
   2157        1.2   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2158        1.2   thorpej 	while (enm != NULL) {
   2159        1.2   thorpej 		/*
   2160        1.2   thorpej 		 * Check for too many multicast addresses or if we're
   2161        1.2   thorpej 		 * listening to a range.  Either way, we simply have
   2162        1.2   thorpej 		 * to accept all multicasts.
   2163        1.2   thorpej 		 */
   2164        1.2   thorpej 		if (nmcasts >= MAXMCADDR ||
   2165        1.2   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   2166       1.19     enami 		    ETHER_ADDR_LEN) != 0) {
   2167        1.1   thorpej 			/*
   2168        1.2   thorpej 			 * Callers of this function must do the
   2169        1.2   thorpej 			 * right thing with this.  If we're called
   2170        1.2   thorpej 			 * from outside fxp_init(), the caller must
   2171        1.2   thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   2172        1.2   thorpej 			 * If it does, the caller must then call
   2173        1.2   thorpej 			 * fxp_init(), since allmulti is handled by
   2174        1.2   thorpej 			 * the config block.
   2175        1.1   thorpej 			 */
   2176        1.2   thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   2177        1.2   thorpej 			return;
   2178        1.1   thorpej 		}
   2179       1.91  christos 		memcpy(&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   2180        1.2   thorpej 		    ETHER_ADDR_LEN);
   2181        1.2   thorpej 		nmcasts++;
   2182        1.2   thorpej 		ETHER_NEXT_MULTI(step, enm);
   2183        1.2   thorpej 	}
   2184        1.2   thorpej 
   2185       1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   2186        1.2   thorpej 	mcsp->cb_status = 0;
   2187       1.15   thorpej 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   2188       1.15   thorpej 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   2189       1.15   thorpej 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   2190        1.1   thorpej 
   2191        1.2   thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2192        1.1   thorpej 
   2193        1.1   thorpej 	/*
   2194        1.2   thorpej 	 * Wait until the command unit is not active.  This should never
   2195        1.2   thorpej 	 * happen since nothing is queued, but make sure anyway.
   2196        1.1   thorpej 	 */
   2197       1.27     jhawk 	count = 100;
   2198        1.1   thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   2199       1.26     jhawk 	    FXP_SCB_CUS_ACTIVE && --count)
   2200       1.27     jhawk 		DELAY(1);
   2201       1.26     jhawk 	if (count == 0) {
   2202       1.89   thorpej 		log(LOG_WARNING, "%s: line %d: command queue timeout\n",
   2203       1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2204       1.26     jhawk 		return;
   2205       1.26     jhawk 	}
   2206        1.1   thorpej 
   2207        1.1   thorpej 	/*
   2208        1.2   thorpej 	 * Start the multicast setup command/DMA.
   2209        1.1   thorpej 	 */
   2210        1.1   thorpej 	fxp_scb_wait(sc);
   2211        1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   2212       1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2213        1.1   thorpej 
   2214        1.3   thorpej 	/* ...and wait for it to complete. */
   2215       1.27     jhawk 	count = 1000;
   2216        1.3   thorpej 	do {
   2217        1.3   thorpej 		FXP_CDMCSSYNC(sc,
   2218        1.3   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2219       1.27     jhawk 		DELAY(1);
   2220       1.31     soren 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2221       1.26     jhawk 	if (count == 0) {
   2222       1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   2223       1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2224       1.26     jhawk 		return;
   2225       1.26     jhawk 	}
   2226       1.64   thorpej }
   2227       1.64   thorpej 
   2228       1.64   thorpej static const uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
   2229       1.64   thorpej static const uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
   2230       1.64   thorpej static const uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
   2231       1.64   thorpej static const uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
   2232       1.64   thorpej static const uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
   2233       1.64   thorpej static const uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
   2234       1.64   thorpej 
   2235       1.92  junyoung #define	UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
   2236       1.64   thorpej 
   2237       1.64   thorpej static const struct ucode {
   2238       1.68   thorpej 	int32_t		revision;
   2239       1.64   thorpej 	const uint32_t	*ucode;
   2240       1.64   thorpej 	size_t		length;
   2241       1.64   thorpej 	uint16_t	int_delay_offset;
   2242       1.64   thorpej 	uint16_t	bundle_max_offset;
   2243       1.64   thorpej } ucode_table[] = {
   2244       1.64   thorpej 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a),
   2245       1.64   thorpej 	  D101_CPUSAVER_DWORD, 0 },
   2246       1.64   thorpej 
   2247       1.64   thorpej 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0),
   2248       1.64   thorpej 	  D101_CPUSAVER_DWORD, 0 },
   2249       1.64   thorpej 
   2250       1.64   thorpej 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
   2251       1.64   thorpej 	  D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
   2252       1.64   thorpej 
   2253       1.64   thorpej 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
   2254       1.64   thorpej 	  D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
   2255       1.64   thorpej 
   2256       1.64   thorpej 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
   2257       1.64   thorpej 	  D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
   2258       1.64   thorpej 
   2259       1.64   thorpej 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
   2260       1.64   thorpej 	  D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
   2261       1.64   thorpej 
   2262       1.64   thorpej 	{ 0, NULL, 0, 0, 0 }
   2263       1.64   thorpej };
   2264       1.64   thorpej 
   2265       1.64   thorpej void
   2266       1.64   thorpej fxp_load_ucode(struct fxp_softc *sc)
   2267       1.64   thorpej {
   2268       1.64   thorpej 	const struct ucode *uc;
   2269       1.64   thorpej 	struct fxp_cb_ucode *cbp = &sc->sc_control_data->fcd_ucode;
   2270       1.92  junyoung 	int count, i;
   2271       1.64   thorpej 
   2272       1.64   thorpej 	if (sc->sc_flags & FXPF_UCODE_LOADED)
   2273       1.64   thorpej 		return;
   2274       1.64   thorpej 
   2275       1.64   thorpej 	/*
   2276       1.64   thorpej 	 * Only load the uCode if the user has requested that
   2277       1.64   thorpej 	 * we do so.
   2278       1.64   thorpej 	 */
   2279       1.64   thorpej 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_LINK0) == 0) {
   2280       1.64   thorpej 		sc->sc_int_delay = 0;
   2281       1.64   thorpej 		sc->sc_bundle_max = 0;
   2282       1.64   thorpej 		return;
   2283       1.64   thorpej 	}
   2284       1.64   thorpej 
   2285       1.64   thorpej 	for (uc = ucode_table; uc->ucode != NULL; uc++) {
   2286       1.64   thorpej 		if (sc->sc_rev == uc->revision)
   2287       1.64   thorpej 			break;
   2288       1.64   thorpej 	}
   2289       1.64   thorpej 	if (uc->ucode == NULL)
   2290       1.64   thorpej 		return;
   2291       1.64   thorpej 
   2292       1.64   thorpej 	/* BIG ENDIAN: no need to swap to store 0 */
   2293       1.64   thorpej 	cbp->cb_status = 0;
   2294       1.64   thorpej 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
   2295       1.64   thorpej 	cbp->link_addr = 0xffffffff;		/* (no) next command */
   2296       1.92  junyoung 	for (i = 0; i < uc->length; i++)
   2297       1.92  junyoung 		cbp->ucode[i] = htole32(uc->ucode[i]);
   2298       1.64   thorpej 
   2299       1.64   thorpej 	if (uc->int_delay_offset)
   2300       1.91  christos 		*(volatile uint16_t *) &cbp->ucode[uc->int_delay_offset] =
   2301       1.64   thorpej 		    htole16(fxp_int_delay + (fxp_int_delay / 2));
   2302       1.64   thorpej 
   2303       1.64   thorpej 	if (uc->bundle_max_offset)
   2304       1.91  christos 		*(volatile uint16_t *) &cbp->ucode[uc->bundle_max_offset] =
   2305       1.64   thorpej 		    htole16(fxp_bundle_max);
   2306       1.69     enami 
   2307       1.64   thorpej 	FXP_CDUCODESYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2308       1.64   thorpej 
   2309       1.64   thorpej 	/*
   2310       1.64   thorpej 	 * Download the uCode to the chip.
   2311       1.64   thorpej 	 */
   2312       1.64   thorpej 	fxp_scb_wait(sc);
   2313       1.64   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDUCODEOFF);
   2314       1.64   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2315       1.64   thorpej 
   2316       1.64   thorpej 	/* ...and wait for it to complete. */
   2317       1.64   thorpej 	count = 10000;
   2318       1.64   thorpej 	do {
   2319       1.64   thorpej 		FXP_CDUCODESYNC(sc,
   2320       1.64   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2321       1.64   thorpej 		DELAY(2);
   2322       1.64   thorpej 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2323       1.64   thorpej 	if (count == 0) {
   2324       1.64   thorpej 		sc->sc_int_delay = 0;
   2325       1.64   thorpej 		sc->sc_bundle_max = 0;
   2326       1.89   thorpej 		log(LOG_WARNING, "%s: timeout loading microcode\n",
   2327       1.64   thorpej 		    sc->sc_dev.dv_xname);
   2328       1.64   thorpej 		return;
   2329       1.64   thorpej 	}
   2330       1.64   thorpej 
   2331       1.64   thorpej 	if (sc->sc_int_delay != fxp_int_delay ||
   2332       1.64   thorpej 	    sc->sc_bundle_max != fxp_bundle_max) {
   2333       1.64   thorpej 		sc->sc_int_delay = fxp_int_delay;
   2334       1.64   thorpej 		sc->sc_bundle_max = fxp_bundle_max;
   2335       1.89   thorpej 		log(LOG_INFO, "%s: Microcode loaded: int delay: %d usec, "
   2336       1.64   thorpej 		    "max bundle: %d\n", sc->sc_dev.dv_xname,
   2337       1.64   thorpej 		    sc->sc_int_delay,
   2338       1.64   thorpej 		    uc->bundle_max_offset == 0 ? 0 : sc->sc_bundle_max);
   2339       1.64   thorpej 	}
   2340       1.64   thorpej 
   2341       1.64   thorpej 	sc->sc_flags |= FXPF_UCODE_LOADED;
   2342       1.10  sommerfe }
   2343       1.10  sommerfe 
   2344       1.10  sommerfe int
   2345       1.46   thorpej fxp_enable(struct fxp_softc *sc)
   2346       1.10  sommerfe {
   2347       1.10  sommerfe 
   2348       1.10  sommerfe 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   2349       1.10  sommerfe 		if ((*sc->sc_enable)(sc) != 0) {
   2350       1.89   thorpej 			log(LOG_ERR, "%s: device enable failed\n",
   2351       1.19     enami 			    sc->sc_dev.dv_xname);
   2352       1.10  sommerfe 			return (EIO);
   2353       1.10  sommerfe 		}
   2354       1.10  sommerfe 	}
   2355       1.69     enami 
   2356       1.10  sommerfe 	sc->sc_enabled = 1;
   2357       1.19     enami 	return (0);
   2358       1.10  sommerfe }
   2359       1.10  sommerfe 
   2360       1.10  sommerfe void
   2361       1.46   thorpej fxp_disable(struct fxp_softc *sc)
   2362       1.10  sommerfe {
   2363       1.19     enami 
   2364       1.10  sommerfe 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   2365       1.10  sommerfe 		(*sc->sc_disable)(sc);
   2366       1.10  sommerfe 		sc->sc_enabled = 0;
   2367       1.10  sommerfe 	}
   2368       1.18      joda }
   2369       1.18      joda 
   2370       1.20     enami /*
   2371       1.20     enami  * fxp_activate:
   2372       1.20     enami  *
   2373       1.20     enami  *	Handle device activation/deactivation requests.
   2374       1.20     enami  */
   2375       1.20     enami int
   2376       1.46   thorpej fxp_activate(struct device *self, enum devact act)
   2377       1.20     enami {
   2378       1.20     enami 	struct fxp_softc *sc = (void *) self;
   2379       1.20     enami 	int s, error = 0;
   2380       1.20     enami 
   2381       1.20     enami 	s = splnet();
   2382       1.20     enami 	switch (act) {
   2383       1.20     enami 	case DVACT_ACTIVATE:
   2384       1.20     enami 		error = EOPNOTSUPP;
   2385       1.20     enami 		break;
   2386       1.20     enami 
   2387       1.20     enami 	case DVACT_DEACTIVATE:
   2388       1.20     enami 		if (sc->sc_flags & FXPF_MII)
   2389       1.20     enami 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   2390       1.20     enami 			    MII_OFFSET_ANY);
   2391       1.20     enami 		if_deactivate(&sc->sc_ethercom.ec_if);
   2392       1.20     enami 		break;
   2393       1.20     enami 	}
   2394       1.20     enami 	splx(s);
   2395       1.20     enami 
   2396       1.20     enami 	return (error);
   2397       1.20     enami }
   2398       1.20     enami 
   2399       1.20     enami /*
   2400       1.20     enami  * fxp_detach:
   2401       1.20     enami  *
   2402       1.20     enami  *	Detach an i82557 interface.
   2403       1.20     enami  */
   2404       1.18      joda int
   2405       1.46   thorpej fxp_detach(struct fxp_softc *sc)
   2406       1.18      joda {
   2407       1.18      joda 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2408       1.18      joda 	int i;
   2409       1.34     jhawk 
   2410       1.34     jhawk 	/* Succeed now if there's no work to do. */
   2411       1.34     jhawk 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   2412       1.34     jhawk 		return (0);
   2413       1.18      joda 
   2414       1.18      joda 	/* Unhook our tick handler. */
   2415       1.24   thorpej 	callout_stop(&sc->sc_callout);
   2416       1.18      joda 
   2417       1.18      joda 	if (sc->sc_flags & FXPF_MII) {
   2418       1.18      joda 		/* Detach all PHYs */
   2419       1.18      joda 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2420       1.18      joda 	}
   2421       1.18      joda 
   2422       1.18      joda 	/* Delete all remaining media. */
   2423       1.18      joda 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2424       1.18      joda 
   2425       1.18      joda #if NRND > 0
   2426       1.18      joda 	rnd_detach_source(&sc->rnd_source);
   2427       1.18      joda #endif
   2428       1.18      joda 	ether_ifdetach(ifp);
   2429       1.18      joda 	if_detach(ifp);
   2430       1.18      joda 
   2431       1.18      joda 	for (i = 0; i < FXP_NRFABUFS; i++) {
   2432       1.18      joda 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   2433       1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   2434       1.18      joda 	}
   2435       1.18      joda 
   2436       1.18      joda 	for (i = 0; i < FXP_NTXCB; i++) {
   2437       1.18      joda 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2438       1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2439       1.18      joda 	}
   2440       1.18      joda 
   2441       1.18      joda 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   2442       1.18      joda 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   2443      1.101  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2444       1.19     enami 	    sizeof(struct fxp_control_data));
   2445       1.18      joda 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2446       1.18      joda 
   2447       1.18      joda 	return (0);
   2448        1.1   thorpej }
   2449