Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.105
      1  1.105   tsutsui /*	$NetBSD: i82557.c,v 1.105 2007/12/08 15:45:43 tsutsui Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*-
      4   1.65   mycroft  * Copyright (c) 1997, 1998, 1999, 2001, 2002 The NetBSD Foundation, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8    1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9    1.1   thorpej  * NASA Ames Research Center.
     10    1.1   thorpej  *
     11    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12    1.1   thorpej  * modification, are permitted provided that the following conditions
     13    1.1   thorpej  * are met:
     14    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20    1.1   thorpej  *    must display the following acknowledgement:
     21    1.1   thorpej  *	This product includes software developed by the NetBSD
     22    1.1   thorpej  *	Foundation, Inc. and its contributors.
     23    1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24    1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25    1.1   thorpej  *    from this software without specific prior written permission.
     26    1.1   thorpej  *
     27    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28    1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38    1.1   thorpej  */
     39    1.1   thorpej 
     40    1.1   thorpej /*
     41    1.1   thorpej  * Copyright (c) 1995, David Greenman
     42   1.52   thorpej  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43    1.1   thorpej  * All rights reserved.
     44    1.1   thorpej  *
     45    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46    1.1   thorpej  * modification, are permitted provided that the following conditions
     47    1.1   thorpej  * are met:
     48    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49    1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50    1.1   thorpej  *    disclaimer.
     51    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54    1.1   thorpej  *
     55    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57    1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58    1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59    1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60    1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61    1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62    1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63    1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64    1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65    1.1   thorpej  * SUCH DAMAGE.
     66    1.1   thorpej  *
     67   1.52   thorpej  *	Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
     68    1.1   thorpej  */
     69    1.1   thorpej 
     70    1.1   thorpej /*
     71   1.14  sommerfe  * Device driver for the Intel i82557 fast Ethernet controller,
     72   1.14  sommerfe  * and its successors, the i82558 and i82559.
     73    1.1   thorpej  */
     74   1.61     lukem 
     75   1.61     lukem #include <sys/cdefs.h>
     76  1.105   tsutsui __KERNEL_RCSID(0, "$NetBSD: i82557.c,v 1.105 2007/12/08 15:45:43 tsutsui Exp $");
     77    1.1   thorpej 
     78    1.1   thorpej #include "bpfilter.h"
     79    1.1   thorpej #include "rnd.h"
     80    1.1   thorpej 
     81    1.1   thorpej #include <sys/param.h>
     82    1.1   thorpej #include <sys/systm.h>
     83   1.24   thorpej #include <sys/callout.h>
     84    1.1   thorpej #include <sys/mbuf.h>
     85    1.1   thorpej #include <sys/malloc.h>
     86    1.1   thorpej #include <sys/kernel.h>
     87    1.1   thorpej #include <sys/socket.h>
     88    1.1   thorpej #include <sys/ioctl.h>
     89    1.1   thorpej #include <sys/errno.h>
     90    1.1   thorpej #include <sys/device.h>
     91   1.89   thorpej #include <sys/syslog.h>
     92    1.1   thorpej 
     93   1.15   thorpej #include <machine/endian.h>
     94   1.15   thorpej 
     95   1.35       mrg #include <uvm/uvm_extern.h>
     96    1.1   thorpej 
     97    1.1   thorpej #if NRND > 0
     98    1.1   thorpej #include <sys/rnd.h>
     99    1.1   thorpej #endif
    100    1.1   thorpej 
    101    1.1   thorpej #include <net/if.h>
    102    1.1   thorpej #include <net/if_dl.h>
    103    1.1   thorpej #include <net/if_media.h>
    104    1.1   thorpej #include <net/if_ether.h>
    105    1.1   thorpej 
    106    1.1   thorpej #if NBPFILTER > 0
    107    1.1   thorpej #include <net/bpf.h>
    108    1.1   thorpej #endif
    109    1.1   thorpej 
    110  1.104        ad #include <sys/bus.h>
    111  1.104        ad #include <sys/intr.h>
    112    1.1   thorpej 
    113    1.1   thorpej #include <dev/mii/miivar.h>
    114    1.1   thorpej 
    115    1.1   thorpej #include <dev/ic/i82557reg.h>
    116    1.1   thorpej #include <dev/ic/i82557var.h>
    117    1.1   thorpej 
    118   1.64   thorpej #include <dev/microcode/i8255x/rcvbundl.h>
    119   1.64   thorpej 
    120    1.1   thorpej /*
    121    1.1   thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    122    1.1   thorpej  * card DMAs the packet immediately following the RFA.  However,
    123    1.1   thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    124    1.1   thorpej  * This means that the packet is misaligned.  To compensate,
    125    1.1   thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    126    1.1   thorpej  * alignes the packet after the Ethernet header at a 32-bit
    127    1.1   thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    128    1.1   thorpej  */
    129    1.1   thorpej #define	RFA_ALIGNMENT_FUDGE	2
    130    1.1   thorpej 
    131    1.1   thorpej /*
    132   1.52   thorpej  * The configuration byte map has several undefined fields which
    133   1.52   thorpej  * must be one or must be zero.  Set up a template for these bits
    134   1.52   thorpej  * only (assuming an i82557 chip), leaving the actual configuration
    135   1.52   thorpej  * for fxp_init().
    136   1.52   thorpej  *
    137   1.52   thorpej  * See the definition of struct fxp_cb_config for the bit definitions.
    138    1.1   thorpej  */
    139   1.52   thorpej const u_int8_t fxp_cb_config_template[] = {
    140    1.1   thorpej 	0x0, 0x0,		/* cb_status */
    141   1.52   thorpej 	0x0, 0x0,		/* cb_command */
    142   1.52   thorpej 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
    143   1.52   thorpej 	0x0,	/*  0 */
    144   1.52   thorpej 	0x0,	/*  1 */
    145    1.1   thorpej 	0x0,	/*  2 */
    146    1.1   thorpej 	0x0,	/*  3 */
    147    1.1   thorpej 	0x0,	/*  4 */
    148   1.52   thorpej 	0x0,	/*  5 */
    149   1.52   thorpej 	0x32,	/*  6 */
    150   1.52   thorpej 	0x0,	/*  7 */
    151   1.52   thorpej 	0x0,	/*  8 */
    152    1.1   thorpej 	0x0,	/*  9 */
    153   1.52   thorpej 	0x6,	/* 10 */
    154    1.1   thorpej 	0x0,	/* 11 */
    155   1.52   thorpej 	0x0,	/* 12 */
    156    1.1   thorpej 	0x0,	/* 13 */
    157    1.1   thorpej 	0xf2,	/* 14 */
    158    1.1   thorpej 	0x48,	/* 15 */
    159    1.1   thorpej 	0x0,	/* 16 */
    160    1.1   thorpej 	0x40,	/* 17 */
    161   1.52   thorpej 	0xf0,	/* 18 */
    162    1.1   thorpej 	0x0,	/* 19 */
    163    1.1   thorpej 	0x3f,	/* 20 */
    164   1.53   thorpej 	0x5,	/* 21 */
    165   1.53   thorpej 	0x0,	/* 22 */
    166   1.53   thorpej 	0x0,	/* 23 */
    167   1.53   thorpej 	0x0,	/* 24 */
    168   1.53   thorpej 	0x0,	/* 25 */
    169   1.53   thorpej 	0x0,	/* 26 */
    170   1.53   thorpej 	0x0,	/* 27 */
    171   1.53   thorpej 	0x0,	/* 28 */
    172   1.53   thorpej 	0x0,	/* 29 */
    173   1.53   thorpej 	0x0,	/* 30 */
    174   1.53   thorpej 	0x0,	/* 31 */
    175    1.1   thorpej };
    176    1.1   thorpej 
    177   1.46   thorpej void	fxp_mii_initmedia(struct fxp_softc *);
    178   1.46   thorpej int	fxp_mii_mediachange(struct ifnet *);
    179   1.46   thorpej void	fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
    180   1.46   thorpej 
    181   1.46   thorpej void	fxp_80c24_initmedia(struct fxp_softc *);
    182   1.46   thorpej int	fxp_80c24_mediachange(struct ifnet *);
    183   1.46   thorpej void	fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
    184   1.46   thorpej 
    185   1.46   thorpej void	fxp_start(struct ifnet *);
    186  1.101  christos int	fxp_ioctl(struct ifnet *, u_long, void *);
    187   1.46   thorpej void	fxp_watchdog(struct ifnet *);
    188   1.46   thorpej int	fxp_init(struct ifnet *);
    189   1.46   thorpej void	fxp_stop(struct ifnet *, int);
    190   1.46   thorpej 
    191   1.55   thorpej void	fxp_txintr(struct fxp_softc *);
    192  1.105   tsutsui int	fxp_rxintr(struct fxp_softc *);
    193   1.55   thorpej 
    194   1.80      yamt int	fxp_rx_hwcksum(struct mbuf *, const struct fxp_rfa *);
    195   1.75      yamt 
    196   1.46   thorpej void	fxp_rxdrain(struct fxp_softc *);
    197   1.46   thorpej int	fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
    198   1.46   thorpej int	fxp_mdi_read(struct device *, int, int);
    199   1.46   thorpej void	fxp_statchg(struct device *);
    200   1.46   thorpej void	fxp_mdi_write(struct device *, int, int, int);
    201   1.46   thorpej void	fxp_autosize_eeprom(struct fxp_softc*);
    202   1.46   thorpej void	fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    203   1.63   thorpej void	fxp_write_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    204   1.63   thorpej void	fxp_eeprom_update_cksum(struct fxp_softc *);
    205   1.46   thorpej void	fxp_get_info(struct fxp_softc *, u_int8_t *);
    206   1.46   thorpej void	fxp_tick(void *);
    207   1.46   thorpej void	fxp_mc_setup(struct fxp_softc *);
    208   1.64   thorpej void	fxp_load_ucode(struct fxp_softc *);
    209    1.1   thorpej 
    210   1.46   thorpej void	fxp_shutdown(void *);
    211   1.46   thorpej void	fxp_power(int, void *);
    212    1.1   thorpej 
    213    1.7   thorpej int	fxp_copy_small = 0;
    214   1.10  sommerfe 
    215   1.64   thorpej /*
    216   1.64   thorpej  * Variables for interrupt mitigating microcode.
    217   1.64   thorpej  */
    218   1.64   thorpej int	fxp_int_delay = 1000;		/* usec */
    219   1.64   thorpej int	fxp_bundle_max = 6;		/* packets */
    220   1.64   thorpej 
    221    1.1   thorpej struct fxp_phytype {
    222    1.1   thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    223   1.46   thorpej 	void	(*fp_init)(struct fxp_softc *);
    224    1.1   thorpej } fxp_phytype_table[] = {
    225    1.1   thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    226    1.1   thorpej 	{ -1,				fxp_mii_initmedia },
    227    1.1   thorpej };
    228    1.1   thorpej 
    229    1.1   thorpej /*
    230    1.1   thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    231    1.1   thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    232    1.1   thorpej  * (1536 bytes), if an underrun occurs.
    233    1.1   thorpej  */
    234    1.1   thorpej static int tx_threshold = 64;
    235    1.1   thorpej 
    236    1.1   thorpej /*
    237    1.1   thorpej  * Wait for the previous command to be accepted (but not necessarily
    238    1.1   thorpej  * completed).
    239    1.1   thorpej  */
    240   1.96     perry static inline void
    241   1.46   thorpej fxp_scb_wait(struct fxp_softc *sc)
    242    1.1   thorpej {
    243    1.1   thorpej 	int i = 10000;
    244    1.1   thorpej 
    245    1.1   thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    246    1.2   thorpej 		delay(2);
    247    1.1   thorpej 	if (i == 0)
    248   1.89   thorpej 		log(LOG_WARNING,
    249   1.89   thorpej 		    "%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    250    1.1   thorpej }
    251    1.1   thorpej 
    252    1.1   thorpej /*
    253   1.47   thorpej  * Submit a command to the i82557.
    254   1.47   thorpej  */
    255   1.96     perry static inline void
    256   1.47   thorpej fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
    257   1.47   thorpej {
    258   1.47   thorpej 
    259   1.47   thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
    260   1.47   thorpej }
    261   1.47   thorpej 
    262   1.47   thorpej /*
    263    1.1   thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    264    1.1   thorpej  */
    265    1.1   thorpej void
    266   1.46   thorpej fxp_attach(struct fxp_softc *sc)
    267    1.1   thorpej {
    268   1.37   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    269    1.1   thorpej 	struct ifnet *ifp;
    270    1.1   thorpej 	bus_dma_segment_t seg;
    271    1.1   thorpej 	int rseg, i, error;
    272    1.1   thorpej 	struct fxp_phytype *fp;
    273    1.1   thorpej 
    274  1.102        ad 	callout_init(&sc->sc_callout, 0);
    275   1.24   thorpej 
    276    1.1   thorpej 	/*
    277   1.52   thorpej 	 * Enable some good stuff on i82558 and later.
    278   1.52   thorpej 	 */
    279   1.52   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    280   1.52   thorpej 		/* Enable the extended TxCB. */
    281   1.52   thorpej 		sc->sc_flags |= FXPF_EXT_TXCB;
    282   1.52   thorpej 	}
    283   1.52   thorpej 
    284   1.75      yamt         /*
    285   1.75      yamt 	 * Enable use of extended RFDs and TCBs for 82550
    286   1.75      yamt 	 * and later chips. Note: we need extended TXCB support
    287   1.75      yamt 	 * too, but that's already enabled by the code above.
    288   1.75      yamt 	 * Be careful to do this only on the right devices.
    289   1.75      yamt 	 */
    290   1.75      yamt 	if (sc->sc_rev == FXP_REV_82550 || sc->sc_rev == FXP_REV_82550_C) {
    291   1.75      yamt 		sc->sc_flags |= FXPF_EXT_RFA | FXPF_IPCB;
    292   1.75      yamt 		sc->sc_txcmd = htole16(FXP_CB_COMMAND_IPCBXMIT);
    293   1.75      yamt 	} else {
    294   1.75      yamt 		sc->sc_txcmd = htole16(FXP_CB_COMMAND_XMIT);
    295   1.75      yamt 	}
    296   1.75      yamt 
    297   1.75      yamt 	sc->sc_rfa_size =
    298   1.75      yamt 	    (sc->sc_flags & FXPF_EXT_RFA) ? RFA_EXT_SIZE : RFA_SIZE;
    299   1.75      yamt 
    300   1.52   thorpej 	/*
    301    1.1   thorpej 	 * Allocate the control data structures, and create and load the
    302    1.1   thorpej 	 * DMA map for it.
    303    1.1   thorpej 	 */
    304    1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    305    1.1   thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    306    1.1   thorpej 	    0)) != 0) {
    307   1.71   thorpej 		aprint_error(
    308   1.71   thorpej 		    "%s: unable to allocate control data, error = %d\n",
    309    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    310    1.1   thorpej 		goto fail_0;
    311    1.1   thorpej 	}
    312    1.1   thorpej 
    313    1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    314  1.101  christos 	    sizeof(struct fxp_control_data), (void **)&sc->sc_control_data,
    315    1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    316   1.71   thorpej 		aprint_error("%s: unable to map control data, error = %d\n",
    317    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    318    1.1   thorpej 		goto fail_1;
    319    1.1   thorpej 	}
    320   1.18      joda 	sc->sc_cdseg = seg;
    321   1.18      joda 	sc->sc_cdnseg = rseg;
    322   1.18      joda 
    323   1.57   thorpej 	memset(sc->sc_control_data, 0, sizeof(struct fxp_control_data));
    324    1.1   thorpej 
    325    1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    326    1.1   thorpej 	    sizeof(struct fxp_control_data), 1,
    327    1.1   thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    328   1.71   thorpej 		aprint_error("%s: unable to create control data DMA map, "
    329    1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    330    1.1   thorpej 		goto fail_2;
    331    1.1   thorpej 	}
    332    1.1   thorpej 
    333    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    334    1.2   thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    335    1.1   thorpej 	    0)) != 0) {
    336   1.71   thorpej 		aprint_error(
    337   1.71   thorpej 		    "%s: can't load control data DMA map, error = %d\n",
    338    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    339    1.1   thorpej 		goto fail_3;
    340    1.1   thorpej 	}
    341    1.1   thorpej 
    342    1.1   thorpej 	/*
    343    1.1   thorpej 	 * Create the transmit buffer DMA maps.
    344    1.1   thorpej 	 */
    345    1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    346    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    347   1.75      yamt 		    (sc->sc_flags & FXPF_IPCB) ? FXP_IPCB_NTXSEG : FXP_NTXSEG,
    348   1.75      yamt 		    MCLBYTES, 0, 0, &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    349   1.71   thorpej 			aprint_error("%s: unable to create tx DMA map %d, "
    350    1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    351    1.1   thorpej 			goto fail_4;
    352    1.1   thorpej 		}
    353    1.1   thorpej 	}
    354    1.1   thorpej 
    355    1.1   thorpej 	/*
    356    1.1   thorpej 	 * Create the receive buffer DMA maps.
    357    1.1   thorpej 	 */
    358    1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    359    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    360    1.7   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    361   1.71   thorpej 			aprint_error("%s: unable to create rx DMA map %d, "
    362    1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    363    1.1   thorpej 			goto fail_5;
    364    1.1   thorpej 		}
    365    1.1   thorpej 	}
    366    1.1   thorpej 
    367    1.1   thorpej 	/* Initialize MAC address and media structures. */
    368    1.1   thorpej 	fxp_get_info(sc, enaddr);
    369    1.1   thorpej 
    370   1.71   thorpej 	aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    371   1.51   thorpej 	    ether_sprintf(enaddr));
    372    1.1   thorpej 
    373    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    374    1.1   thorpej 
    375    1.1   thorpej 	/*
    376    1.1   thorpej 	 * Get info about our media interface, and initialize it.  Note
    377    1.1   thorpej 	 * the table terminates itself with a phy of -1, indicating
    378    1.1   thorpej 	 * that we're using MII.
    379    1.1   thorpej 	 */
    380    1.1   thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    381    1.1   thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    382    1.1   thorpej 			break;
    383    1.1   thorpej 	(*fp->fp_init)(sc);
    384    1.1   thorpej 
    385   1.56   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    386    1.1   thorpej 	ifp->if_softc = sc;
    387    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    388    1.1   thorpej 	ifp->if_ioctl = fxp_ioctl;
    389    1.1   thorpej 	ifp->if_start = fxp_start;
    390    1.1   thorpej 	ifp->if_watchdog = fxp_watchdog;
    391   1.40   thorpej 	ifp->if_init = fxp_init;
    392   1.40   thorpej 	ifp->if_stop = fxp_stop;
    393   1.43   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    394    1.1   thorpej 
    395   1.75      yamt 	if (sc->sc_flags & FXPF_IPCB) {
    396   1.75      yamt 		KASSERT(sc->sc_flags & FXPF_EXT_RFA); /* we have both or none */
    397   1.78      yamt 		/*
    398   1.90      yamt 		 * IFCAP_CSUM_IPv4_Tx seems to have a problem,
    399   1.78      yamt 		 * at least, on i82550 rev.12.
    400   1.78      yamt 		 * specifically, it doesn't calculate ipv4 checksum correctly
    401   1.78      yamt 		 * when sending 20 byte ipv4 header + 1 or 2 byte data.
    402   1.78      yamt 		 * FreeBSD driver has related comments.
    403   1.78      yamt 		 */
    404   1.75      yamt 		ifp->if_capabilities =
    405   1.90      yamt 		    IFCAP_CSUM_IPv4_Rx |
    406   1.90      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    407   1.90      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    408   1.81      yamt 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
    409   1.75      yamt 	}
    410   1.75      yamt 
    411   1.75      yamt 	/*
    412   1.39   thorpej 	 * We can support 802.1Q VLAN-sized frames.
    413   1.39   thorpej 	 */
    414   1.39   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    415   1.39   thorpej 
    416   1.39   thorpej 	/*
    417    1.1   thorpej 	 * Attach the interface.
    418    1.1   thorpej 	 */
    419    1.1   thorpej 	if_attach(ifp);
    420    1.1   thorpej 	ether_ifattach(ifp, enaddr);
    421    1.1   thorpej #if NRND > 0
    422    1.1   thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    423   1.19     enami 	    RND_TYPE_NET, 0);
    424    1.1   thorpej #endif
    425    1.1   thorpej 
    426   1.55   thorpej #ifdef FXP_EVENT_COUNTERS
    427   1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    428   1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "txstall");
    429   1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    430   1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "txintr");
    431   1.55   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    432   1.55   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    433   1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    434   1.86   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txpause, EVCNT_TYPE_MISC,
    435   1.86   thorpej 		    NULL, sc->sc_dev.dv_xname, "txpause");
    436   1.86   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_MISC,
    437   1.86   thorpej 		    NULL, sc->sc_dev.dv_xname, "rxpause");
    438   1.86   thorpej 	}
    439   1.55   thorpej #endif /* FXP_EVENT_COUNTERS */
    440   1.55   thorpej 
    441    1.1   thorpej 	/*
    442    1.1   thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    443    1.1   thorpej 	 * doing do could allow DMA to corrupt kernel memory during the
    444    1.1   thorpej 	 * reboot before the driver initializes.
    445    1.1   thorpej 	 */
    446    1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
    447    1.1   thorpej 	if (sc->sc_sdhook == NULL)
    448   1.71   thorpej 		aprint_error("%s: WARNING: unable to establish shutdown hook\n",
    449    1.1   thorpej 		    sc->sc_dev.dv_xname);
    450   1.69     enami 	/*
    451    1.9  sommerfe   	 * Add suspend hook, for similar reasons..
    452    1.9  sommerfe 	 */
    453   1.98  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    454   1.98  jmcneill 	    fxp_power, sc);
    455   1.69     enami 	if (sc->sc_powerhook == NULL)
    456   1.71   thorpej 		aprint_error("%s: WARNING: unable to establish power hook\n",
    457    1.9  sommerfe 		    sc->sc_dev.dv_xname);
    458   1.34     jhawk 
    459   1.34     jhawk 	/* The attach is successful. */
    460   1.34     jhawk 	sc->sc_flags |= FXPF_ATTACHED;
    461   1.34     jhawk 
    462    1.1   thorpej 	return;
    463    1.1   thorpej 
    464    1.1   thorpej 	/*
    465    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    466    1.1   thorpej 	 * attempt.  Do this in reverse order and fall though.
    467    1.1   thorpej 	 */
    468    1.1   thorpej  fail_5:
    469    1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    470    1.7   thorpej 		if (sc->sc_rxmaps[i] != NULL)
    471    1.7   thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    472    1.1   thorpej 	}
    473    1.1   thorpej  fail_4:
    474    1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    475    1.2   thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    476    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    477    1.2   thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    478    1.1   thorpej 	}
    479    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    480    1.1   thorpej  fail_3:
    481    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    482    1.1   thorpej  fail_2:
    483  1.101  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    484    1.1   thorpej 	    sizeof(struct fxp_control_data));
    485    1.1   thorpej  fail_1:
    486    1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    487    1.1   thorpej  fail_0:
    488    1.1   thorpej 	return;
    489    1.1   thorpej }
    490    1.1   thorpej 
    491    1.1   thorpej void
    492   1.46   thorpej fxp_mii_initmedia(struct fxp_softc *sc)
    493    1.1   thorpej {
    494   1.59     enami 	int flags;
    495    1.1   thorpej 
    496    1.6   thorpej 	sc->sc_flags |= FXPF_MII;
    497    1.6   thorpej 
    498    1.1   thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    499    1.1   thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    500    1.1   thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    501    1.1   thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    502   1.67      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, fxp_mii_mediachange,
    503    1.1   thorpej 	    fxp_mii_mediastatus);
    504   1.59     enami 
    505   1.59     enami 	flags = MIIF_NOISOLATE;
    506   1.59     enami 	if (sc->sc_rev >= FXP_REV_82558_A4)
    507   1.59     enami 		flags |= MIIF_DOPAUSE;
    508   1.17   thorpej 	/*
    509   1.17   thorpej 	 * The i82557 wedges if all of its PHYs are isolated!
    510   1.17   thorpej 	 */
    511   1.16   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    512   1.59     enami 	    MII_OFFSET_ANY, flags);
    513    1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    514    1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    515    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    516    1.1   thorpej 	} else
    517    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    518    1.1   thorpej }
    519    1.1   thorpej 
    520    1.1   thorpej void
    521   1.46   thorpej fxp_80c24_initmedia(struct fxp_softc *sc)
    522    1.1   thorpej {
    523    1.1   thorpej 
    524    1.1   thorpej 	/*
    525    1.1   thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    526    1.1   thorpej 	 * doesn't have a programming interface of any sort.  The
    527    1.1   thorpej 	 * media is sensed automatically based on how the link partner
    528    1.1   thorpej 	 * is configured.  This is, in essence, manual configuration.
    529    1.1   thorpej 	 */
    530   1.71   thorpej 	aprint_normal("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    531    1.1   thorpej 	    sc->sc_dev.dv_xname);
    532    1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    533    1.1   thorpej 	    fxp_80c24_mediastatus);
    534    1.1   thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    535    1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    536    1.1   thorpej }
    537    1.1   thorpej 
    538    1.1   thorpej /*
    539    1.1   thorpej  * Device shutdown routine. Called at system shutdown after sync. The
    540    1.1   thorpej  * main purpose of this routine is to shut off receiver DMA so that
    541    1.1   thorpej  * kernel memory doesn't get clobbered during warmboot.
    542    1.1   thorpej  */
    543    1.1   thorpej void
    544   1.46   thorpej fxp_shutdown(void *arg)
    545    1.1   thorpej {
    546    1.2   thorpej 	struct fxp_softc *sc = arg;
    547    1.1   thorpej 
    548    1.9  sommerfe 	/*
    549    1.9  sommerfe 	 * Since the system's going to halt shortly, don't bother
    550    1.9  sommerfe 	 * freeing mbufs.
    551    1.9  sommerfe 	 */
    552   1.40   thorpej 	fxp_stop(&sc->sc_ethercom.ec_if, 0);
    553    1.9  sommerfe }
    554    1.9  sommerfe /*
    555    1.9  sommerfe  * Power handler routine. Called when the system is transitioning
    556    1.9  sommerfe  * into/out of power save modes.  As with fxp_shutdown, the main
    557    1.9  sommerfe  * purpose of this routine is to shut off receiver DMA so it doesn't
    558    1.9  sommerfe  * clobber kernel memory at the wrong time.
    559    1.9  sommerfe  */
    560    1.9  sommerfe void
    561   1.46   thorpej fxp_power(int why, void *arg)
    562    1.9  sommerfe {
    563    1.9  sommerfe 	struct fxp_softc *sc = arg;
    564   1.40   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    565    1.9  sommerfe 	int s;
    566    1.9  sommerfe 
    567    1.9  sommerfe 	s = splnet();
    568   1.42  takemura 	switch (why) {
    569   1.42  takemura 	case PWR_SUSPEND:
    570   1.42  takemura 	case PWR_STANDBY:
    571   1.40   thorpej 		fxp_stop(ifp, 0);
    572   1.42  takemura 		break;
    573   1.42  takemura 	case PWR_RESUME:
    574    1.9  sommerfe 		if (ifp->if_flags & IFF_UP)
    575   1.40   thorpej 			fxp_init(ifp);
    576   1.42  takemura 		break;
    577   1.42  takemura 	case PWR_SOFTSUSPEND:
    578   1.42  takemura 	case PWR_SOFTSTANDBY:
    579   1.42  takemura 	case PWR_SOFTRESUME:
    580   1.42  takemura 		break;
    581    1.9  sommerfe 	}
    582    1.9  sommerfe 	splx(s);
    583    1.1   thorpej }
    584    1.1   thorpej 
    585    1.1   thorpej /*
    586    1.1   thorpej  * Initialize the interface media.
    587    1.1   thorpej  */
    588    1.1   thorpej void
    589   1.46   thorpej fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
    590    1.1   thorpej {
    591   1.37   tsutsui 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    592    1.1   thorpej 
    593    1.1   thorpej 	/*
    594    1.1   thorpej 	 * Reset to a stable state.
    595    1.1   thorpej 	 */
    596    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    597   1.79   hpeyerl 	DELAY(100);
    598    1.1   thorpej 
    599   1.13      joda 	sc->sc_eeprom_size = 0;
    600   1.13      joda 	fxp_autosize_eeprom(sc);
    601   1.69     enami 	if (sc->sc_eeprom_size == 0) {
    602   1.71   thorpej 		aprint_error("%s: failed to detect EEPROM size\n",
    603   1.69     enami 		    sc->sc_dev.dv_xname);
    604   1.69     enami 		sc->sc_eeprom_size = 6; /* XXX panic here? */
    605   1.10  sommerfe 	}
    606   1.10  sommerfe #ifdef DEBUG
    607   1.71   thorpej 	aprint_debug("%s: detected %d word EEPROM\n",
    608   1.69     enami 	    sc->sc_dev.dv_xname, 1 << sc->sc_eeprom_size);
    609   1.10  sommerfe #endif
    610   1.10  sommerfe 
    611   1.10  sommerfe 	/*
    612    1.1   thorpej 	 * Get info about the primary PHY
    613    1.1   thorpej 	 */
    614    1.1   thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    615   1.51   thorpej 	sc->phy_primary_device =
    616   1.51   thorpej 	    (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
    617    1.1   thorpej 
    618    1.1   thorpej 	/*
    619    1.1   thorpej 	 * Read MAC address.
    620    1.1   thorpej 	 */
    621    1.1   thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    622   1.31     soren 	enaddr[0] = myea[0] & 0xff;
    623   1.31     soren 	enaddr[1] = myea[0] >> 8;
    624   1.31     soren 	enaddr[2] = myea[1] & 0xff;
    625   1.31     soren 	enaddr[3] = myea[1] >> 8;
    626   1.31     soren 	enaddr[4] = myea[2] & 0xff;
    627   1.31     soren 	enaddr[5] = myea[2] >> 8;
    628   1.63   thorpej 
    629   1.63   thorpej 	/*
    630   1.63   thorpej 	 * Systems based on the ICH2/ICH2-M chip from Intel, as well
    631   1.63   thorpej 	 * as some i82559 designs, have a defect where the chip can
    632   1.63   thorpej 	 * cause a PCI protocol violation if it receives a CU_RESUME
    633   1.63   thorpej 	 * command when it is entering the IDLE state.
    634   1.63   thorpej 	 *
    635   1.63   thorpej 	 * The work-around is to disable Dynamic Standby Mode, so that
    636   1.63   thorpej 	 * the chip never deasserts #CLKRUN, and always remains in the
    637   1.63   thorpej 	 * active state.
    638   1.63   thorpej 	 *
    639   1.63   thorpej 	 * Unfortunately, the only way to disable Dynamic Standby is
    640   1.63   thorpej 	 * to frob an EEPROM setting and reboot (the EEPROM setting
    641   1.63   thorpej 	 * is only consulted when the PCI bus comes out of reset).
    642   1.63   thorpej 	 *
    643   1.63   thorpej 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
    644   1.63   thorpej 	 */
    645   1.63   thorpej 	if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
    646   1.63   thorpej 		fxp_read_eeprom(sc, &data, 10, 1);
    647   1.63   thorpej 		if (data & 0x02) {		/* STB enable */
    648   1.71   thorpej 			aprint_error("%s: WARNING: "
    649   1.69     enami 			    "Disabling dynamic standby mode in EEPROM "
    650   1.69     enami 			    "to work around a\n",
    651   1.69     enami 			    sc->sc_dev.dv_xname);
    652   1.71   thorpej 			aprint_normal(
    653   1.71   thorpej 			    "%s: WARNING: hardware bug.  You must reset "
    654   1.69     enami 			    "the system before using this\n",
    655   1.69     enami 			    sc->sc_dev.dv_xname);
    656   1.71   thorpej 			aprint_normal("%s: WARNING: interface.\n",
    657   1.69     enami 			    sc->sc_dev.dv_xname);
    658   1.63   thorpej 			data &= ~0x02;
    659   1.63   thorpej 			fxp_write_eeprom(sc, &data, 10, 1);
    660   1.71   thorpej 			aprint_normal("%s: new EEPROM ID: 0x%04x\n",
    661   1.63   thorpej 			    sc->sc_dev.dv_xname, data);
    662   1.63   thorpej 			fxp_eeprom_update_cksum(sc);
    663   1.63   thorpej 		}
    664   1.63   thorpej 	}
    665   1.85   thorpej 
    666   1.93       abs 	/* Receiver lock-up workaround detection. (FXPF_RECV_WORKAROUND) */
    667   1.93       abs 	/* Due to false positives we make it conditional on setting link1 */
    668   1.85   thorpej 	fxp_read_eeprom(sc, &data, 3, 1);
    669   1.85   thorpej 	if ((data & 0x03) != 0x03) {
    670   1.93       abs 		aprint_verbose("%s: May need receiver lock-up workaround\n",
    671   1.85   thorpej 		    sc->sc_dev.dv_xname);
    672   1.85   thorpej 	}
    673    1.1   thorpej }
    674    1.1   thorpej 
    675   1.62   thorpej static void
    676   1.62   thorpej fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int len)
    677   1.62   thorpej {
    678   1.62   thorpej 	uint16_t reg;
    679   1.62   thorpej 	int x;
    680   1.62   thorpej 
    681   1.62   thorpej 	for (x = 1 << (len - 1); x != 0; x >>= 1) {
    682   1.79   hpeyerl 		DELAY(40);
    683   1.62   thorpej 		if (data & x)
    684   1.62   thorpej 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    685   1.62   thorpej 		else
    686   1.62   thorpej 			reg = FXP_EEPROM_EECS;
    687   1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    688   1.79   hpeyerl 		DELAY(40);
    689   1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    690   1.62   thorpej 		    reg | FXP_EEPROM_EESK);
    691   1.79   hpeyerl 		DELAY(40);
    692   1.62   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    693   1.62   thorpej 	}
    694   1.79   hpeyerl 	DELAY(40);
    695   1.62   thorpej }
    696   1.62   thorpej 
    697    1.1   thorpej /*
    698   1.13      joda  * Figure out EEPROM size.
    699   1.13      joda  *
    700   1.13      joda  * 559's can have either 64-word or 256-word EEPROMs, the 558
    701   1.13      joda  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    702   1.77       wiz  * talks about the existence of 16 to 256 word EEPROMs.
    703   1.13      joda  *
    704   1.13      joda  * The only known sizes are 64 and 256, where the 256 version is used
    705   1.13      joda  * by CardBus cards to store CIS information.
    706   1.13      joda  *
    707   1.13      joda  * The address is shifted in msb-to-lsb, and after the last
    708   1.13      joda  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    709   1.13      joda  * after which follows the actual data. We try to detect this zero, by
    710   1.13      joda  * probing the data-out bit in the EEPROM control register just after
    711   1.13      joda  * having shifted in a bit. If the bit is zero, we assume we've
    712   1.13      joda  * shifted enough address bits. The data-out should be tri-state,
    713   1.13      joda  * before this, which should translate to a logical one.
    714   1.13      joda  *
    715   1.13      joda  * Other ways to do this would be to try to read a register with known
    716   1.13      joda  * contents with a varying number of address bits, but no such
    717   1.13      joda  * register seem to be available. The high bits of register 10 are 01
    718   1.13      joda  * on the 558 and 559, but apparently not on the 557.
    719   1.69     enami  *
    720   1.13      joda  * The Linux driver computes a checksum on the EEPROM data, but the
    721   1.13      joda  * value of this checksum is not very well documented.
    722   1.13      joda  */
    723   1.13      joda 
    724   1.13      joda void
    725   1.46   thorpej fxp_autosize_eeprom(struct fxp_softc *sc)
    726   1.13      joda {
    727   1.13      joda 	int x;
    728   1.13      joda 
    729   1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    730   1.79   hpeyerl 	DELAY(40);
    731   1.62   thorpej 
    732   1.62   thorpej 	/* Shift in read opcode. */
    733   1.62   thorpej 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    734   1.62   thorpej 
    735   1.13      joda 	/*
    736   1.13      joda 	 * Shift in address, wait for the dummy zero following a correct
    737   1.13      joda 	 * address shift.
    738   1.13      joda 	 */
    739   1.62   thorpej 	for (x = 1; x <= 8; x++) {
    740   1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    741   1.79   hpeyerl 		DELAY(40);
    742   1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    743   1.19     enami 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    744   1.79   hpeyerl 		DELAY(40);
    745   1.69     enami 		if ((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    746   1.13      joda 		    FXP_EEPROM_EEDO) == 0)
    747   1.13      joda 			break;
    748   1.79   hpeyerl 		DELAY(40);
    749   1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    750   1.79   hpeyerl 		DELAY(40);
    751   1.13      joda 	}
    752   1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    753   1.79   hpeyerl 	DELAY(40);
    754   1.69     enami 	if (x != 6 && x != 8) {
    755   1.13      joda #ifdef DEBUG
    756   1.69     enami 		printf("%s: strange EEPROM size (%d)\n",
    757   1.69     enami 		    sc->sc_dev.dv_xname, 1 << x);
    758   1.13      joda #endif
    759   1.13      joda 	} else
    760   1.13      joda 		sc->sc_eeprom_size = x;
    761   1.13      joda }
    762   1.13      joda 
    763   1.13      joda /*
    764    1.1   thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    765    1.1   thorpej  * the read opcode (one bit at a time) and then shift in the address,
    766    1.1   thorpej  * and then you shift out the data (all of this one bit at a time).
    767    1.1   thorpej  * The word size is 16 bits, so you have to provide the address for
    768    1.1   thorpej  * every 16 bits of data.
    769    1.1   thorpej  */
    770    1.1   thorpej void
    771   1.46   thorpej fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    772    1.1   thorpej {
    773    1.1   thorpej 	u_int16_t reg;
    774    1.1   thorpej 	int i, x;
    775    1.1   thorpej 
    776    1.1   thorpej 	for (i = 0; i < words; i++) {
    777    1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    778   1.62   thorpej 
    779   1.62   thorpej 		/* Shift in read opcode. */
    780   1.62   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    781   1.62   thorpej 
    782   1.62   thorpej 		/* Shift in address. */
    783   1.62   thorpej 		fxp_eeprom_shiftin(sc, i + offset, sc->sc_eeprom_size);
    784   1.62   thorpej 
    785    1.1   thorpej 		reg = FXP_EEPROM_EECS;
    786    1.1   thorpej 		data[i] = 0;
    787   1.62   thorpej 
    788   1.62   thorpej 		/* Shift out data. */
    789    1.1   thorpej 		for (x = 16; x > 0; x--) {
    790    1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    791    1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    792   1.79   hpeyerl 			DELAY(40);
    793    1.1   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    794    1.1   thorpej 			    FXP_EEPROM_EEDO)
    795    1.1   thorpej 				data[i] |= (1 << (x - 1));
    796    1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    797   1.79   hpeyerl 			DELAY(40);
    798    1.1   thorpej 		}
    799    1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    800   1.79   hpeyerl 		DELAY(40);
    801    1.1   thorpej 	}
    802   1.63   thorpej }
    803   1.63   thorpej 
    804   1.63   thorpej /*
    805   1.63   thorpej  * Write data to the serial EEPROM.
    806   1.63   thorpej  */
    807   1.63   thorpej void
    808   1.63   thorpej fxp_write_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    809   1.63   thorpej {
    810   1.63   thorpej 	int i, j;
    811   1.63   thorpej 
    812   1.63   thorpej 	for (i = 0; i < words; i++) {
    813   1.63   thorpej 		/* Erase/write enable. */
    814   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    815   1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    816   1.63   thorpej 		fxp_eeprom_shiftin(sc, 0x3 << (sc->sc_eeprom_size - 2),
    817   1.63   thorpej 		    sc->sc_eeprom_size);
    818   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    819   1.63   thorpej 		DELAY(4);
    820   1.63   thorpej 
    821   1.63   thorpej 		/* Shift in write opcode, address, data. */
    822   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    823   1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
    824   1.63   thorpej 		fxp_eeprom_shiftin(sc, offset, sc->sc_eeprom_size);
    825   1.63   thorpej 		fxp_eeprom_shiftin(sc, data[i], 16);
    826   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    827   1.63   thorpej 		DELAY(4);
    828   1.63   thorpej 
    829   1.63   thorpej 		/* Wait for the EEPROM to finish up. */
    830   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    831   1.63   thorpej 		DELAY(4);
    832   1.63   thorpej 		for (j = 0; j < 1000; j++) {
    833   1.63   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    834   1.63   thorpej 			    FXP_EEPROM_EEDO)
    835   1.63   thorpej 				break;
    836   1.63   thorpej 			DELAY(50);
    837   1.63   thorpej 		}
    838   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    839   1.63   thorpej 		DELAY(4);
    840   1.63   thorpej 
    841   1.63   thorpej 		/* Erase/write disable. */
    842   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    843   1.63   thorpej 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    844   1.63   thorpej 		fxp_eeprom_shiftin(sc, 0, sc->sc_eeprom_size);
    845   1.63   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    846   1.63   thorpej 		DELAY(4);
    847   1.63   thorpej 	}
    848   1.63   thorpej }
    849   1.63   thorpej 
    850   1.63   thorpej /*
    851   1.63   thorpej  * Update the checksum of the EEPROM.
    852   1.63   thorpej  */
    853   1.63   thorpej void
    854   1.63   thorpej fxp_eeprom_update_cksum(struct fxp_softc *sc)
    855   1.63   thorpej {
    856   1.63   thorpej 	int i;
    857   1.63   thorpej 	uint16_t data, cksum;
    858   1.63   thorpej 
    859   1.63   thorpej 	cksum = 0;
    860   1.63   thorpej 	for (i = 0; i < (1 << sc->sc_eeprom_size) - 1; i++) {
    861   1.63   thorpej 		fxp_read_eeprom(sc, &data, i, 1);
    862   1.63   thorpej 		cksum += data;
    863   1.63   thorpej 	}
    864   1.63   thorpej 	i = (1 << sc->sc_eeprom_size) - 1;
    865   1.63   thorpej 	cksum = 0xbaba - cksum;
    866   1.63   thorpej 	fxp_read_eeprom(sc, &data, i, 1);
    867   1.63   thorpej 	fxp_write_eeprom(sc, &cksum, i, 1);
    868   1.89   thorpej 	log(LOG_INFO, "%s: EEPROM checksum @ 0x%x: 0x%04x -> 0x%04x\n",
    869   1.63   thorpej 	    sc->sc_dev.dv_xname, i, data, cksum);
    870    1.1   thorpej }
    871    1.1   thorpej 
    872    1.1   thorpej /*
    873    1.1   thorpej  * Start packet transmission on the interface.
    874    1.1   thorpej  */
    875    1.1   thorpej void
    876   1.46   thorpej fxp_start(struct ifnet *ifp)
    877    1.1   thorpej {
    878    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
    879    1.2   thorpej 	struct mbuf *m0, *m;
    880   1.50   thorpej 	struct fxp_txdesc *txd;
    881    1.2   thorpej 	struct fxp_txsoft *txs;
    882    1.1   thorpej 	bus_dmamap_t dmamap;
    883    1.2   thorpej 	int error, lasttx, nexttx, opending, seg;
    884    1.1   thorpej 
    885    1.1   thorpej 	/*
    886    1.8   thorpej 	 * If we want a re-init, bail out now.
    887    1.1   thorpej 	 */
    888    1.8   thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    889    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    890    1.1   thorpej 		return;
    891    1.1   thorpej 	}
    892    1.1   thorpej 
    893    1.8   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    894    1.8   thorpej 		return;
    895    1.8   thorpej 
    896    1.1   thorpej 	/*
    897    1.2   thorpej 	 * Remember the previous txpending and the current lasttx.
    898    1.1   thorpej 	 */
    899    1.2   thorpej 	opending = sc->sc_txpending;
    900    1.2   thorpej 	lasttx = sc->sc_txlast;
    901    1.1   thorpej 
    902    1.2   thorpej 	/*
    903    1.2   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    904    1.2   thorpej 	 * until we drain the queue, or use up all available transmit
    905    1.2   thorpej 	 * descriptors.
    906    1.2   thorpej 	 */
    907   1.55   thorpej 	for (;;) {
    908   1.75      yamt 		struct fxp_tbd *tbdp;
    909   1.75      yamt 		int csum_flags;
    910   1.75      yamt 
    911    1.1   thorpej 		/*
    912    1.2   thorpej 		 * Grab a packet off the queue.
    913    1.1   thorpej 		 */
    914   1.43   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    915    1.2   thorpej 		if (m0 == NULL)
    916    1.2   thorpej 			break;
    917   1.44   thorpej 		m = NULL;
    918    1.1   thorpej 
    919  1.105   tsutsui 		if (sc->sc_txpending == FXP_NTXCB - 1) {
    920   1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_txstall);
    921   1.55   thorpej 			break;
    922   1.55   thorpej 		}
    923   1.55   thorpej 
    924    1.1   thorpej 		/*
    925    1.2   thorpej 		 * Get the next available transmit descriptor.
    926    1.1   thorpej 		 */
    927    1.2   thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    928    1.2   thorpej 		txd = FXP_CDTX(sc, nexttx);
    929    1.2   thorpej 		txs = FXP_DSTX(sc, nexttx);
    930    1.2   thorpej 		dmamap = txs->txs_dmamap;
    931    1.1   thorpej 
    932    1.1   thorpej 		/*
    933    1.2   thorpej 		 * Load the DMA map.  If this fails, the packet either
    934    1.2   thorpej 		 * didn't fit in the allotted number of frags, or we were
    935    1.2   thorpej 		 * short on resources.  In this case, we'll copy and try
    936    1.2   thorpej 		 * again.
    937    1.1   thorpej 		 */
    938    1.2   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    939   1.58   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    940    1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    941    1.2   thorpej 			if (m == NULL) {
    942   1.89   thorpej 				log(LOG_ERR, "%s: unable to allocate Tx mbuf\n",
    943    1.2   thorpej 				    sc->sc_dev.dv_xname);
    944    1.2   thorpej 				break;
    945    1.1   thorpej 			}
    946   1.73      matt 			MCLAIM(m, &sc->sc_ethercom.ec_tx_mowner);
    947    1.2   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    948    1.2   thorpej 				MCLGET(m, M_DONTWAIT);
    949    1.2   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    950   1.89   thorpej 					log(LOG_ERR,
    951   1.89   thorpej 					    "%s: unable to allocate Tx "
    952    1.2   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    953    1.2   thorpej 					m_freem(m);
    954    1.2   thorpej 					break;
    955    1.1   thorpej 				}
    956    1.1   thorpej 			}
    957  1.101  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
    958    1.2   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    959    1.2   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    960   1.58   thorpej 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    961    1.2   thorpej 			if (error) {
    962   1.89   thorpej 				log(LOG_ERR, "%s: unable to load Tx buffer, "
    963    1.2   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    964    1.2   thorpej 				break;
    965    1.2   thorpej 			}
    966    1.2   thorpej 		}
    967   1.43   thorpej 
    968   1.43   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    969   1.75      yamt 		csum_flags = m0->m_pkthdr.csum_flags;
    970   1.44   thorpej 		if (m != NULL) {
    971   1.44   thorpej 			m_freem(m0);
    972   1.44   thorpej 			m0 = m;
    973   1.44   thorpej 		}
    974    1.1   thorpej 
    975    1.2   thorpej 		/* Initialize the fraglist. */
    976   1.75      yamt 		tbdp = txd->txd_tbd;
    977   1.75      yamt 		if (sc->sc_flags & FXPF_IPCB)
    978   1.75      yamt 			tbdp++;
    979    1.2   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    980   1.75      yamt 			tbdp[seg].tb_addr =
    981   1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_addr);
    982   1.75      yamt 			tbdp[seg].tb_size =
    983   1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_len);
    984    1.1   thorpej 		}
    985    1.1   thorpej 
    986    1.2   thorpej 		/* Sync the DMA map. */
    987    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    988    1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    989    1.1   thorpej 
    990    1.1   thorpej 		/*
    991    1.2   thorpej 		 * Store a pointer to the packet so we can free it later.
    992    1.1   thorpej 		 */
    993    1.2   thorpej 		txs->txs_mbuf = m0;
    994    1.1   thorpej 
    995    1.1   thorpej 		/*
    996    1.2   thorpej 		 * Initialize the transmit descriptor.
    997    1.1   thorpej 		 */
    998   1.15   thorpej 		/* BIG_ENDIAN: no need to swap to store 0 */
    999   1.50   thorpej 		txd->txd_txcb.cb_status = 0;
   1000   1.50   thorpej 		txd->txd_txcb.cb_command =
   1001   1.75      yamt 		    sc->sc_txcmd | htole16(FXP_CB_COMMAND_SF);
   1002   1.50   thorpej 		txd->txd_txcb.tx_threshold = tx_threshold;
   1003   1.50   thorpej 		txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
   1004    1.1   thorpej 
   1005   1.75      yamt 		KASSERT((csum_flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) == 0);
   1006   1.75      yamt 		if (sc->sc_flags & FXPF_IPCB) {
   1007   1.94  jdolecek 			struct m_tag *vtag;
   1008   1.75      yamt 			struct fxp_ipcb *ipcb;
   1009   1.75      yamt 			/*
   1010   1.75      yamt 			 * Deal with TCP/IP checksum offload. Note that
   1011   1.75      yamt 			 * in order for TCP checksum offload to work,
   1012   1.75      yamt 			 * the pseudo header checksum must have already
   1013   1.75      yamt 			 * been computed and stored in the checksum field
   1014   1.75      yamt 			 * in the TCP header. The stack should have
   1015   1.75      yamt 			 * already done this for us.
   1016   1.75      yamt 			 */
   1017   1.75      yamt 			ipcb = &txd->txd_u.txdu_ipcb;
   1018   1.75      yamt 			memset(ipcb, 0, sizeof(*ipcb));
   1019   1.75      yamt 			/*
   1020   1.75      yamt 			 * always do hardware parsing.
   1021   1.75      yamt 			 */
   1022   1.75      yamt 			ipcb->ipcb_ip_activation_high =
   1023   1.75      yamt 			    FXP_IPCB_HARDWAREPARSING_ENABLE;
   1024   1.75      yamt 			/*
   1025   1.75      yamt 			 * ip checksum offloading.
   1026   1.75      yamt 			 */
   1027   1.75      yamt 			if (csum_flags & M_CSUM_IPv4) {
   1028   1.75      yamt 				ipcb->ipcb_ip_schedule |=
   1029   1.75      yamt 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
   1030   1.75      yamt 			}
   1031   1.75      yamt 			/*
   1032   1.75      yamt 			 * TCP/UDP checksum offloading.
   1033   1.75      yamt 			 */
   1034   1.75      yamt 			if (csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1035   1.75      yamt 				ipcb->ipcb_ip_schedule |=
   1036   1.75      yamt 				    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
   1037   1.75      yamt 			}
   1038   1.81      yamt 
   1039   1.81      yamt 			/*
   1040   1.81      yamt 			 * request VLAN tag insertion if needed.
   1041   1.81      yamt 			 */
   1042   1.94  jdolecek 			vtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0);
   1043   1.94  jdolecek 			if (vtag) {
   1044   1.94  jdolecek 				ipcb->ipcb_vlan_id =
   1045   1.94  jdolecek 				    htobe16(*(u_int *)(vtag + 1));
   1046   1.94  jdolecek 				ipcb->ipcb_ip_activation_high |=
   1047   1.94  jdolecek 				    FXP_IPCB_INSERTVLAN_ENABLE;
   1048   1.81      yamt 			}
   1049   1.75      yamt 		} else {
   1050   1.75      yamt 			KASSERT((csum_flags &
   1051   1.75      yamt 			    (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) == 0);
   1052   1.75      yamt 		}
   1053   1.75      yamt 
   1054    1.2   thorpej 		FXP_CDTXSYNC(sc, nexttx,
   1055    1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1056    1.2   thorpej 
   1057    1.2   thorpej 		/* Advance the tx pointer. */
   1058    1.2   thorpej 		sc->sc_txpending++;
   1059    1.2   thorpej 		sc->sc_txlast = nexttx;
   1060    1.1   thorpej 
   1061    1.1   thorpej #if NBPFILTER > 0
   1062    1.1   thorpej 		/*
   1063    1.1   thorpej 		 * Pass packet to bpf if there is a listener.
   1064    1.1   thorpej 		 */
   1065    1.1   thorpej 		if (ifp->if_bpf)
   1066    1.2   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1067    1.1   thorpej #endif
   1068    1.1   thorpej 	}
   1069    1.1   thorpej 
   1070  1.105   tsutsui 	if (sc->sc_txpending == FXP_NTXCB - 1) {
   1071    1.2   thorpej 		/* No more slots; notify upper layer. */
   1072    1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1073    1.2   thorpej 	}
   1074    1.2   thorpej 
   1075    1.2   thorpej 	if (sc->sc_txpending != opending) {
   1076    1.2   thorpej 		/*
   1077    1.2   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1078    1.2   thorpej 		 * reset the txdirty pointer.
   1079    1.2   thorpej 		 */
   1080    1.2   thorpej 		if (opending == 0)
   1081    1.2   thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
   1082    1.2   thorpej 
   1083    1.2   thorpej 		/*
   1084    1.2   thorpej 		 * Cause the chip to interrupt and suspend command
   1085    1.2   thorpej 		 * processing once the last packet we've enqueued
   1086    1.2   thorpej 		 * has been transmitted.
   1087  1.105   tsutsui 		 *
   1088  1.105   tsutsui 		 * To avoid a race between updating status bits
   1089  1.105   tsutsui 		 * by the fxp chip and clearing command bits
   1090  1.105   tsutsui 		 * by this function on machines which don't have
   1091  1.105   tsutsui 		 * atomic methods to clear/set bits in memory
   1092  1.105   tsutsui 		 * smaller than 32bits (both cb_status and cb_command
   1093  1.105   tsutsui 		 * members are uint16_t and in the same 32bit word),
   1094  1.105   tsutsui 		 * we have to prepare a dummy TX descriptor which has
   1095  1.105   tsutsui 		 * NOP command and just causes a TX completion interrupt.
   1096    1.2   thorpej 		 */
   1097  1.105   tsutsui 		sc->sc_txpending++;
   1098  1.105   tsutsui 		sc->sc_txlast = FXP_NEXTTX(sc->sc_txlast);
   1099  1.105   tsutsui 		txd = FXP_CDTX(sc, sc->sc_txlast);
   1100  1.105   tsutsui 		/* BIG_ENDIAN: no need to swap to store 0 */
   1101  1.105   tsutsui 		txd->txd_txcb.cb_status = 0;
   1102  1.105   tsutsui 		txd->txd_txcb.cb_command = htole16(FXP_CB_COMMAND_NOP |
   1103  1.105   tsutsui 		    FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
   1104    1.2   thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
   1105    1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1106    1.2   thorpej 
   1107    1.2   thorpej 		/*
   1108    1.2   thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
   1109    1.2   thorpej 		 * on the command prior to the first packet we set up.
   1110    1.2   thorpej 		 */
   1111    1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
   1112    1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1113   1.50   thorpej 		FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
   1114   1.50   thorpej 		    htole16(~FXP_CB_COMMAND_S);
   1115    1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
   1116    1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1117    1.2   thorpej 
   1118    1.2   thorpej 		/*
   1119    1.2   thorpej 		 * Issue a Resume command in case the chip was suspended.
   1120    1.2   thorpej 		 */
   1121   1.83    briggs 		fxp_scb_wait(sc);
   1122   1.83    briggs 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
   1123    1.1   thorpej 
   1124    1.2   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1125    1.1   thorpej 		ifp->if_timer = 5;
   1126    1.1   thorpej 	}
   1127    1.1   thorpej }
   1128    1.1   thorpej 
   1129    1.1   thorpej /*
   1130    1.1   thorpej  * Process interface interrupts.
   1131    1.1   thorpej  */
   1132    1.1   thorpej int
   1133   1.46   thorpej fxp_intr(void *arg)
   1134    1.1   thorpej {
   1135    1.1   thorpej 	struct fxp_softc *sc = arg;
   1136    1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1137    1.7   thorpej 	bus_dmamap_t rxmap;
   1138  1.105   tsutsui 	int claimed = 0, rnr;
   1139    1.1   thorpej 	u_int8_t statack;
   1140    1.1   thorpej 
   1141   1.97   thorpej 	if (!device_is_active(&sc->sc_dev) || sc->sc_enabled == 0)
   1142   1.20     enami 		return (0);
   1143    1.9  sommerfe 	/*
   1144    1.9  sommerfe 	 * If the interface isn't running, don't try to
   1145    1.9  sommerfe 	 * service the interrupt.. just ack it and bail.
   1146    1.9  sommerfe 	 */
   1147    1.9  sommerfe 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
   1148    1.9  sommerfe 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
   1149    1.9  sommerfe 		if (statack) {
   1150    1.9  sommerfe 			claimed = 1;
   1151    1.9  sommerfe 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1152    1.9  sommerfe 		}
   1153   1.20     enami 		return (claimed);
   1154    1.9  sommerfe 	}
   1155    1.9  sommerfe 
   1156    1.1   thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
   1157    1.1   thorpej 		claimed = 1;
   1158    1.1   thorpej 
   1159    1.1   thorpej 		/*
   1160    1.1   thorpej 		 * First ACK all the interrupts in this pass.
   1161    1.1   thorpej 		 */
   1162    1.1   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1163    1.1   thorpej 
   1164    1.1   thorpej 		/*
   1165    1.1   thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
   1166    1.1   thorpej 		 * condition exists, get whatever packets we can and
   1167    1.1   thorpej 		 * re-start the receiver.
   1168    1.1   thorpej 		 */
   1169  1.105   tsutsui 		rnr = (statack & (FXP_SCB_STATACK_RNR | FXP_SCB_STATACK_SWI)) ?
   1170  1.105   tsutsui 		    1 : 0;
   1171  1.105   tsutsui 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR |
   1172  1.105   tsutsui 		    FXP_SCB_STATACK_SWI)) {
   1173   1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1174  1.105   tsutsui 			rnr |= fxp_rxintr(sc);
   1175    1.1   thorpej 		}
   1176    1.7   thorpej 
   1177    1.1   thorpej 		/*
   1178    1.1   thorpej 		 * Free any finished transmit mbuf chains.
   1179    1.1   thorpej 		 */
   1180    1.5   thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
   1181   1.55   thorpej 			FXP_EVCNT_INCR(&sc->sc_ev_txintr);
   1182   1.55   thorpej 			fxp_txintr(sc);
   1183    1.2   thorpej 
   1184    1.2   thorpej 			/*
   1185   1.55   thorpej 			 * Try to get more packets going.
   1186    1.2   thorpej 			 */
   1187   1.55   thorpej 			fxp_start(ifp);
   1188   1.55   thorpej 
   1189    1.2   thorpej 			if (sc->sc_txpending == 0) {
   1190    1.2   thorpej 				/*
   1191    1.8   thorpej 				 * If we want a re-init, do that now.
   1192    1.2   thorpej 				 */
   1193    1.8   thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
   1194   1.40   thorpej 					(void) fxp_init(ifp);
   1195    1.1   thorpej 			}
   1196    1.1   thorpej 		}
   1197  1.105   tsutsui 
   1198  1.105   tsutsui 		if (rnr) {
   1199  1.105   tsutsui 			fxp_scb_wait(sc);
   1200  1.105   tsutsui 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_ABORT);
   1201  1.105   tsutsui 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1202  1.105   tsutsui 			fxp_scb_wait(sc);
   1203  1.105   tsutsui 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1204  1.105   tsutsui 			    rxmap->dm_segs[0].ds_addr +
   1205  1.105   tsutsui 			    RFA_ALIGNMENT_FUDGE);
   1206  1.105   tsutsui 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1207  1.105   tsutsui 		}
   1208    1.1   thorpej 	}
   1209    1.1   thorpej 
   1210    1.1   thorpej #if NRND > 0
   1211    1.1   thorpej 	if (claimed)
   1212    1.1   thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
   1213    1.1   thorpej #endif
   1214    1.1   thorpej 	return (claimed);
   1215   1.55   thorpej }
   1216   1.55   thorpej 
   1217   1.55   thorpej /*
   1218   1.55   thorpej  * Handle transmit completion interrupts.
   1219   1.55   thorpej  */
   1220   1.55   thorpej void
   1221   1.55   thorpej fxp_txintr(struct fxp_softc *sc)
   1222   1.55   thorpej {
   1223   1.55   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1224   1.55   thorpej 	struct fxp_txdesc *txd;
   1225   1.55   thorpej 	struct fxp_txsoft *txs;
   1226   1.55   thorpej 	int i;
   1227   1.55   thorpej 	u_int16_t txstat;
   1228   1.55   thorpej 
   1229   1.55   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1230   1.55   thorpej 	for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1231   1.69     enami 	    i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1232   1.55   thorpej 		txd = FXP_CDTX(sc, i);
   1233   1.55   thorpej 		txs = FXP_DSTX(sc, i);
   1234   1.55   thorpej 
   1235   1.55   thorpej 		FXP_CDTXSYNC(sc, i,
   1236   1.55   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1237   1.55   thorpej 
   1238  1.105   tsutsui 		/* skip dummy NOP TX descriptor */
   1239  1.105   tsutsui 		if ((le16toh(txd->txd_txcb.cb_command) & FXP_CB_COMMAND_CMD)
   1240  1.105   tsutsui 		    == FXP_CB_COMMAND_NOP)
   1241  1.105   tsutsui 			continue;
   1242  1.105   tsutsui 
   1243   1.55   thorpej 		txstat = le16toh(txd->txd_txcb.cb_status);
   1244   1.55   thorpej 
   1245   1.55   thorpej 		if ((txstat & FXP_CB_STATUS_C) == 0)
   1246   1.55   thorpej 			break;
   1247   1.55   thorpej 
   1248   1.55   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1249   1.55   thorpej 		    0, txs->txs_dmamap->dm_mapsize,
   1250   1.55   thorpej 		    BUS_DMASYNC_POSTWRITE);
   1251   1.55   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1252   1.55   thorpej 		m_freem(txs->txs_mbuf);
   1253   1.55   thorpej 		txs->txs_mbuf = NULL;
   1254   1.55   thorpej 	}
   1255   1.55   thorpej 
   1256   1.55   thorpej 	/* Update the dirty transmit buffer pointer. */
   1257   1.55   thorpej 	sc->sc_txdirty = i;
   1258   1.55   thorpej 
   1259   1.55   thorpej 	/*
   1260   1.55   thorpej 	 * Cancel the watchdog timer if there are no pending
   1261   1.55   thorpej 	 * transmissions.
   1262   1.55   thorpej 	 */
   1263   1.55   thorpej 	if (sc->sc_txpending == 0)
   1264   1.55   thorpej 		ifp->if_timer = 0;
   1265   1.55   thorpej }
   1266   1.55   thorpej 
   1267   1.80      yamt /*
   1268   1.80      yamt  * fxp_rx_hwcksum: check status of H/W offloading for received packets.
   1269   1.80      yamt  */
   1270   1.80      yamt 
   1271   1.80      yamt int
   1272   1.75      yamt fxp_rx_hwcksum(struct mbuf *m, const struct fxp_rfa *rfa)
   1273   1.75      yamt {
   1274   1.75      yamt 	u_int16_t rxparsestat;
   1275   1.75      yamt 	u_int16_t csum_stat;
   1276   1.75      yamt 	u_int32_t csum_data;
   1277   1.75      yamt 	int csum_flags;
   1278   1.75      yamt 
   1279   1.80      yamt 	/*
   1280   1.80      yamt 	 * check VLAN tag stripping.
   1281   1.80      yamt 	 */
   1282   1.80      yamt 
   1283   1.80      yamt 	if (rfa->rfa_status & htole16(FXP_RFA_STATUS_VLAN)) {
   1284   1.80      yamt 		struct m_tag *vtag;
   1285   1.80      yamt 
   1286   1.80      yamt 		vtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int), M_NOWAIT);
   1287   1.80      yamt 		if (vtag == NULL)
   1288   1.80      yamt 			return ENOMEM;
   1289   1.80      yamt 		*(u_int *)(vtag + 1) = be16toh(rfa->vlan_id);
   1290   1.80      yamt 		m_tag_prepend(m, vtag);
   1291   1.80      yamt 	}
   1292   1.80      yamt 
   1293   1.80      yamt 	/*
   1294   1.80      yamt 	 * check H/W Checksumming.
   1295   1.80      yamt 	 */
   1296   1.80      yamt 
   1297   1.80      yamt 	csum_stat = le16toh(rfa->cksum_stat);
   1298   1.75      yamt 	rxparsestat = le16toh(rfa->rx_parse_stat);
   1299   1.75      yamt 	if (!(rfa->rfa_status & htole16(FXP_RFA_STATUS_PARSE)))
   1300   1.80      yamt 		return 0;
   1301   1.75      yamt 
   1302   1.75      yamt 	csum_flags = 0;
   1303   1.75      yamt 	csum_data = 0;
   1304   1.75      yamt 
   1305   1.75      yamt 	if (csum_stat & FXP_RFDX_CS_IP_CSUM_BIT_VALID) {
   1306   1.75      yamt 		csum_flags = M_CSUM_IPv4;
   1307   1.75      yamt 		if (!(csum_stat & FXP_RFDX_CS_IP_CSUM_VALID))
   1308   1.75      yamt 			csum_flags |= M_CSUM_IPv4_BAD;
   1309   1.75      yamt 	}
   1310   1.75      yamt 
   1311   1.75      yamt 	if (csum_stat & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) {
   1312   1.75      yamt 		csum_flags |= (M_CSUM_TCPv4|M_CSUM_UDPv4); /* XXX */
   1313   1.75      yamt 		if (!(csum_stat & FXP_RFDX_CS_TCPUDP_CSUM_VALID))
   1314   1.75      yamt 			csum_flags |= M_CSUM_TCP_UDP_BAD;
   1315   1.75      yamt 	}
   1316   1.75      yamt 
   1317   1.75      yamt 	m->m_pkthdr.csum_flags = csum_flags;
   1318   1.75      yamt 	m->m_pkthdr.csum_data = csum_data;
   1319   1.80      yamt 
   1320   1.80      yamt 	return 0;
   1321   1.75      yamt }
   1322   1.75      yamt 
   1323   1.55   thorpej /*
   1324   1.55   thorpej  * Handle receive interrupts.
   1325   1.55   thorpej  */
   1326  1.105   tsutsui int
   1327   1.55   thorpej fxp_rxintr(struct fxp_softc *sc)
   1328   1.55   thorpej {
   1329   1.55   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1330   1.55   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1331   1.55   thorpej 	struct mbuf *m, *m0;
   1332   1.55   thorpej 	bus_dmamap_t rxmap;
   1333   1.55   thorpej 	struct fxp_rfa *rfa;
   1334  1.105   tsutsui 	int rnr;
   1335   1.55   thorpej 	u_int16_t len, rxstat;
   1336   1.55   thorpej 
   1337  1.105   tsutsui 	rnr = 0;
   1338  1.105   tsutsui 
   1339   1.55   thorpej 	for (;;) {
   1340   1.55   thorpej 		m = sc->sc_rxq.ifq_head;
   1341   1.55   thorpej 		rfa = FXP_MTORFA(m);
   1342   1.55   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1343   1.55   thorpej 
   1344   1.55   thorpej 		FXP_RFASYNC(sc, m,
   1345   1.55   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1346   1.55   thorpej 
   1347   1.55   thorpej 		rxstat = le16toh(rfa->rfa_status);
   1348   1.55   thorpej 
   1349  1.105   tsutsui 		if ((rxstat & FXP_RFA_STATUS_RNR) != 0)
   1350  1.105   tsutsui 			rnr = 1;
   1351  1.105   tsutsui 
   1352   1.55   thorpej 		if ((rxstat & FXP_RFA_STATUS_C) == 0) {
   1353   1.55   thorpej 			/*
   1354   1.55   thorpej 			 * We have processed all of the
   1355   1.55   thorpej 			 * receive buffers.
   1356   1.55   thorpej 			 */
   1357   1.55   thorpej 			FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
   1358  1.105   tsutsui 			return rnr;
   1359   1.55   thorpej 		}
   1360   1.55   thorpej 
   1361   1.55   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1362   1.55   thorpej 
   1363   1.55   thorpej 		FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
   1364   1.55   thorpej 
   1365   1.55   thorpej 		len = le16toh(rfa->actual_size) &
   1366   1.55   thorpej 		    (m->m_ext.ext_size - 1);
   1367   1.55   thorpej 
   1368   1.55   thorpej 		if (len < sizeof(struct ether_header)) {
   1369   1.55   thorpej 			/*
   1370   1.55   thorpej 			 * Runt packet; drop it now.
   1371   1.55   thorpej 			 */
   1372   1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1373   1.55   thorpej 			continue;
   1374   1.55   thorpej 		}
   1375   1.55   thorpej 
   1376   1.55   thorpej 		/*
   1377   1.55   thorpej 		 * If support for 802.1Q VLAN sized frames is
   1378   1.55   thorpej 		 * enabled, we need to do some additional error
   1379   1.55   thorpej 		 * checking (as we are saving bad frames, in
   1380   1.55   thorpej 		 * order to receive the larger ones).
   1381   1.55   thorpej 		 */
   1382   1.55   thorpej 		if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
   1383   1.55   thorpej 		    (rxstat & (FXP_RFA_STATUS_OVERRUN|
   1384   1.55   thorpej 			       FXP_RFA_STATUS_RNR|
   1385   1.55   thorpej 			       FXP_RFA_STATUS_ALIGN|
   1386   1.55   thorpej 			       FXP_RFA_STATUS_CRC)) != 0) {
   1387   1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1388   1.55   thorpej 			continue;
   1389   1.55   thorpej 		}
   1390   1.55   thorpej 
   1391   1.75      yamt 		/* Do checksum checking. */
   1392   1.75      yamt 		m->m_pkthdr.csum_flags = 0;
   1393   1.75      yamt 		if (sc->sc_flags & FXPF_EXT_RFA)
   1394   1.80      yamt 			if (fxp_rx_hwcksum(m, rfa))
   1395   1.80      yamt 				goto dropit;
   1396   1.75      yamt 
   1397   1.55   thorpej 		/*
   1398   1.55   thorpej 		 * If the packet is small enough to fit in a
   1399   1.55   thorpej 		 * single header mbuf, allocate one and copy
   1400   1.55   thorpej 		 * the data into it.  This greatly reduces
   1401   1.55   thorpej 		 * memory consumption when we receive lots
   1402   1.55   thorpej 		 * of small packets.
   1403   1.55   thorpej 		 *
   1404   1.55   thorpej 		 * Otherwise, we add a new buffer to the receive
   1405   1.55   thorpej 		 * chain.  If this fails, we drop the packet and
   1406   1.55   thorpej 		 * recycle the old buffer.
   1407   1.55   thorpej 		 */
   1408   1.55   thorpej 		if (fxp_copy_small != 0 && len <= MHLEN) {
   1409   1.55   thorpej 			MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1410   1.74      yamt 			if (m0 == NULL)
   1411   1.55   thorpej 				goto dropit;
   1412   1.74      yamt 			MCLAIM(m0, &sc->sc_ethercom.ec_rx_mowner);
   1413  1.101  christos 			memcpy(mtod(m0, void *),
   1414  1.101  christos 			    mtod(m, void *), len);
   1415   1.75      yamt 			m0->m_pkthdr.csum_flags = m->m_pkthdr.csum_flags;
   1416   1.75      yamt 			m0->m_pkthdr.csum_data = m->m_pkthdr.csum_data;
   1417   1.55   thorpej 			FXP_INIT_RFABUF(sc, m);
   1418   1.55   thorpej 			m = m0;
   1419   1.55   thorpej 		} else {
   1420   1.55   thorpej 			if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
   1421   1.55   thorpej  dropit:
   1422   1.55   thorpej 				ifp->if_ierrors++;
   1423   1.55   thorpej 				FXP_INIT_RFABUF(sc, m);
   1424   1.55   thorpej 				continue;
   1425   1.55   thorpej 			}
   1426   1.55   thorpej 		}
   1427   1.55   thorpej 
   1428   1.55   thorpej 		m->m_pkthdr.rcvif = ifp;
   1429   1.55   thorpej 		m->m_pkthdr.len = m->m_len = len;
   1430   1.55   thorpej 
   1431   1.55   thorpej #if NBPFILTER > 0
   1432   1.55   thorpej 		/*
   1433   1.55   thorpej 		 * Pass this up to any BPF listeners, but only
   1434   1.55   thorpej 		 * pass it up the stack it its for us.
   1435   1.55   thorpej 		 */
   1436   1.55   thorpej 		if (ifp->if_bpf)
   1437   1.55   thorpej 			bpf_mtap(ifp->if_bpf, m);
   1438   1.55   thorpej #endif
   1439   1.55   thorpej 
   1440   1.55   thorpej 		/* Pass it on. */
   1441   1.55   thorpej 		(*ifp->if_input)(ifp, m);
   1442   1.55   thorpej 	}
   1443    1.1   thorpej }
   1444    1.1   thorpej 
   1445    1.1   thorpej /*
   1446    1.1   thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1447    1.1   thorpej  * allow you to access these counters without doing a fairly
   1448    1.1   thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1449    1.1   thorpej  * we do this operation here only once per second. The statistics
   1450    1.1   thorpej  * counters in the kernel are updated from the previous dump-stats
   1451    1.1   thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1452    1.1   thorpej  * counters are zeroed when the DMA completes. If we can't start
   1453    1.1   thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1454    1.1   thorpej  * them again next time.
   1455    1.1   thorpej  */
   1456    1.1   thorpej void
   1457   1.46   thorpej fxp_tick(void *arg)
   1458    1.1   thorpej {
   1459    1.1   thorpej 	struct fxp_softc *sc = arg;
   1460    1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1461    1.2   thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1462    1.8   thorpej 	int s;
   1463    1.2   thorpej 
   1464   1.97   thorpej 	if (!device_is_active(&sc->sc_dev))
   1465   1.20     enami 		return;
   1466   1.20     enami 
   1467    1.2   thorpej 	s = splnet();
   1468    1.2   thorpej 
   1469   1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1470   1.32   tsutsui 
   1471   1.15   thorpej 	ifp->if_opackets += le32toh(sp->tx_good);
   1472   1.15   thorpej 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1473    1.1   thorpej 	if (sp->rx_good) {
   1474   1.15   thorpej 		ifp->if_ipackets += le32toh(sp->rx_good);
   1475    1.7   thorpej 		sc->sc_rxidle = 0;
   1476   1.85   thorpej 	} else if (sc->sc_flags & FXPF_RECV_WORKAROUND) {
   1477    1.7   thorpej 		sc->sc_rxidle++;
   1478    1.1   thorpej 	}
   1479    1.1   thorpej 	ifp->if_ierrors +=
   1480   1.15   thorpej 	    le32toh(sp->rx_crc_errors) +
   1481   1.15   thorpej 	    le32toh(sp->rx_alignment_errors) +
   1482   1.15   thorpej 	    le32toh(sp->rx_rnr_errors) +
   1483   1.15   thorpej 	    le32toh(sp->rx_overrun_errors);
   1484    1.1   thorpej 	/*
   1485   1.60       wiz 	 * If any transmit underruns occurred, bump up the transmit
   1486    1.1   thorpej 	 * threshold by another 512 bytes (64 * 8).
   1487    1.1   thorpej 	 */
   1488    1.1   thorpej 	if (sp->tx_underruns) {
   1489   1.15   thorpej 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1490    1.1   thorpej 		if (tx_threshold < 192)
   1491    1.1   thorpej 			tx_threshold += 64;
   1492    1.1   thorpej 	}
   1493   1.86   thorpej #ifdef FXP_EVENT_COUNTERS
   1494   1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
   1495   1.86   thorpej 		sc->sc_ev_txpause.ev_count += sp->tx_pauseframes;
   1496   1.86   thorpej 		sc->sc_ev_rxpause.ev_count += sp->rx_pauseframes;
   1497   1.86   thorpej 	}
   1498   1.86   thorpej #endif
   1499    1.1   thorpej 
   1500    1.1   thorpej 	/*
   1501   1.87    simonb 	 * If we haven't received any packets in FXP_MAX_RX_IDLE seconds,
   1502    1.1   thorpej 	 * then assume the receiver has locked up and attempt to clear
   1503    1.8   thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1504    1.8   thorpej 	 * resetting the interface). This is a work-around for a bug in
   1505    1.8   thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1506   1.70       wiz 	 * of garbage in the synchronization bits prior to the packet header.
   1507    1.8   thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1508    1.8   thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1509    1.8   thorpej 	 * speed transition).
   1510    1.1   thorpej 	 */
   1511    1.7   thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1512   1.40   thorpej 		(void) fxp_init(ifp);
   1513    1.8   thorpej 		splx(s);
   1514    1.8   thorpej 		return;
   1515    1.1   thorpej 	}
   1516    1.1   thorpej 	/*
   1517    1.1   thorpej 	 * If there is no pending command, start another stats
   1518    1.1   thorpej 	 * dump. Otherwise punt for now.
   1519    1.1   thorpej 	 */
   1520    1.1   thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1521    1.1   thorpej 		/*
   1522    1.1   thorpej 		 * Start another stats dump.
   1523    1.1   thorpej 		 */
   1524   1.32   tsutsui 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1525   1.47   thorpej 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
   1526    1.1   thorpej 	} else {
   1527    1.1   thorpej 		/*
   1528    1.1   thorpej 		 * A previous command is still waiting to be accepted.
   1529    1.1   thorpej 		 * Just zero our copy of the stats and wait for the
   1530    1.1   thorpej 		 * next timer event to update them.
   1531    1.1   thorpej 		 */
   1532   1.15   thorpej 		/* BIG_ENDIAN: no swap required to store 0 */
   1533    1.1   thorpej 		sp->tx_good = 0;
   1534    1.1   thorpej 		sp->tx_underruns = 0;
   1535    1.1   thorpej 		sp->tx_total_collisions = 0;
   1536    1.1   thorpej 
   1537    1.1   thorpej 		sp->rx_good = 0;
   1538    1.1   thorpej 		sp->rx_crc_errors = 0;
   1539    1.1   thorpej 		sp->rx_alignment_errors = 0;
   1540    1.1   thorpej 		sp->rx_rnr_errors = 0;
   1541    1.1   thorpej 		sp->rx_overrun_errors = 0;
   1542   1.86   thorpej 		if (sc->sc_rev >= FXP_REV_82558_A4) {
   1543   1.86   thorpej 			sp->tx_pauseframes = 0;
   1544   1.86   thorpej 			sp->rx_pauseframes = 0;
   1545   1.86   thorpej 		}
   1546    1.1   thorpej 	}
   1547    1.1   thorpej 
   1548    1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1549    1.6   thorpej 		/* Tick the MII clock. */
   1550    1.6   thorpej 		mii_tick(&sc->sc_mii);
   1551    1.6   thorpej 	}
   1552    1.2   thorpej 
   1553    1.1   thorpej 	splx(s);
   1554    1.1   thorpej 
   1555    1.1   thorpej 	/*
   1556    1.1   thorpej 	 * Schedule another timeout one second from now.
   1557    1.1   thorpej 	 */
   1558   1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1559    1.1   thorpej }
   1560    1.1   thorpej 
   1561    1.1   thorpej /*
   1562    1.7   thorpej  * Drain the receive queue.
   1563    1.7   thorpej  */
   1564    1.7   thorpej void
   1565   1.46   thorpej fxp_rxdrain(struct fxp_softc *sc)
   1566    1.7   thorpej {
   1567    1.7   thorpej 	bus_dmamap_t rxmap;
   1568    1.7   thorpej 	struct mbuf *m;
   1569    1.7   thorpej 
   1570    1.7   thorpej 	for (;;) {
   1571    1.7   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1572    1.7   thorpej 		if (m == NULL)
   1573    1.7   thorpej 			break;
   1574    1.7   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1575    1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1576    1.7   thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1577    1.7   thorpej 		m_freem(m);
   1578    1.7   thorpej 	}
   1579    1.7   thorpej }
   1580    1.7   thorpej 
   1581    1.7   thorpej /*
   1582    1.1   thorpej  * Stop the interface. Cancels the statistics updater and resets
   1583    1.1   thorpej  * the interface.
   1584    1.1   thorpej  */
   1585    1.1   thorpej void
   1586   1.46   thorpej fxp_stop(struct ifnet *ifp, int disable)
   1587    1.1   thorpej {
   1588   1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1589    1.2   thorpej 	struct fxp_txsoft *txs;
   1590    1.1   thorpej 	int i;
   1591    1.1   thorpej 
   1592    1.1   thorpej 	/*
   1593    1.9  sommerfe 	 * Turn down interface (done early to avoid bad interactions
   1594    1.9  sommerfe 	 * between panics, shutdown hooks, and the watchdog timer)
   1595    1.9  sommerfe 	 */
   1596    1.9  sommerfe 	ifp->if_timer = 0;
   1597    1.9  sommerfe 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1598    1.9  sommerfe 
   1599    1.9  sommerfe 	/*
   1600    1.1   thorpej 	 * Cancel stats updater.
   1601    1.1   thorpej 	 */
   1602   1.24   thorpej 	callout_stop(&sc->sc_callout);
   1603   1.12   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1604   1.12   thorpej 		/* Down the MII. */
   1605   1.12   thorpej 		mii_down(&sc->sc_mii);
   1606   1.12   thorpej 	}
   1607    1.1   thorpej 
   1608    1.1   thorpej 	/*
   1609   1.64   thorpej 	 * Issue software reset.  This unloads any microcode that
   1610   1.64   thorpej 	 * might already be loaded.
   1611    1.1   thorpej 	 */
   1612   1.64   thorpej 	sc->sc_flags &= ~FXPF_UCODE_LOADED;
   1613   1.64   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
   1614   1.64   thorpej 	DELAY(50);
   1615    1.1   thorpej 
   1616    1.1   thorpej 	/*
   1617    1.1   thorpej 	 * Release any xmit buffers.
   1618    1.1   thorpej 	 */
   1619    1.2   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1620    1.2   thorpej 		txs = FXP_DSTX(sc, i);
   1621    1.2   thorpej 		if (txs->txs_mbuf != NULL) {
   1622    1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1623    1.2   thorpej 			m_freem(txs->txs_mbuf);
   1624    1.2   thorpej 			txs->txs_mbuf = NULL;
   1625    1.1   thorpej 		}
   1626    1.1   thorpej 	}
   1627    1.2   thorpej 	sc->sc_txpending = 0;
   1628    1.1   thorpej 
   1629   1.40   thorpej 	if (disable) {
   1630    1.7   thorpej 		fxp_rxdrain(sc);
   1631   1.40   thorpej 		fxp_disable(sc);
   1632    1.1   thorpej 	}
   1633    1.1   thorpej 
   1634    1.1   thorpej }
   1635    1.1   thorpej 
   1636    1.1   thorpej /*
   1637    1.1   thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1638    1.1   thorpej  * transmission is started on the interface, but no interrupt is
   1639    1.1   thorpej  * received before the timeout. This usually indicates that the
   1640    1.1   thorpej  * card has wedged for some reason.
   1641    1.1   thorpej  */
   1642    1.1   thorpej void
   1643   1.46   thorpej fxp_watchdog(struct ifnet *ifp)
   1644    1.1   thorpej {
   1645    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1646    1.1   thorpej 
   1647   1.89   thorpej 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
   1648    1.3   thorpej 	ifp->if_oerrors++;
   1649    1.1   thorpej 
   1650   1.40   thorpej 	(void) fxp_init(ifp);
   1651    1.1   thorpej }
   1652    1.1   thorpej 
   1653    1.2   thorpej /*
   1654    1.2   thorpej  * Initialize the interface.  Must be called at splnet().
   1655    1.2   thorpej  */
   1656    1.7   thorpej int
   1657   1.46   thorpej fxp_init(struct ifnet *ifp)
   1658    1.1   thorpej {
   1659   1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1660    1.1   thorpej 	struct fxp_cb_config *cbp;
   1661    1.1   thorpej 	struct fxp_cb_ias *cb_ias;
   1662   1.50   thorpej 	struct fxp_txdesc *txd;
   1663    1.7   thorpej 	bus_dmamap_t rxmap;
   1664   1.80      yamt 	int i, prm, save_bf, lrxen, vlan_drop, allm, error = 0;
   1665    1.1   thorpej 
   1666   1.40   thorpej 	if ((error = fxp_enable(sc)) != 0)
   1667   1.40   thorpej 		goto out;
   1668   1.40   thorpej 
   1669    1.1   thorpej 	/*
   1670    1.1   thorpej 	 * Cancel any pending I/O
   1671    1.1   thorpej 	 */
   1672   1.40   thorpej 	fxp_stop(ifp, 0);
   1673    1.1   thorpej 
   1674   1.69     enami 	/*
   1675   1.21      joda 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1676   1.21      joda 	 * flag, and this prevents the MII from detaching resulting in
   1677   1.21      joda 	 * a panic. The flags field should perhaps be split in runtime
   1678   1.21      joda 	 * flags and more static information. For now, just clear the
   1679   1.21      joda 	 * only other flag set.
   1680   1.21      joda 	 */
   1681   1.21      joda 
   1682   1.21      joda 	sc->sc_flags &= ~FXPF_WANTINIT;
   1683    1.1   thorpej 
   1684    1.1   thorpej 	/*
   1685    1.1   thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1686    1.1   thorpej 	 * sets it up for regular linear addressing.
   1687    1.1   thorpej 	 */
   1688    1.2   thorpej 	fxp_scb_wait(sc);
   1689    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1690   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
   1691    1.1   thorpej 
   1692    1.1   thorpej 	fxp_scb_wait(sc);
   1693   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
   1694    1.1   thorpej 
   1695    1.1   thorpej 	/*
   1696    1.2   thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1697    1.2   thorpej 	 * have to setup the config block differently.
   1698    1.2   thorpej 	 */
   1699    1.3   thorpej 	fxp_mc_setup(sc);
   1700    1.2   thorpej 
   1701    1.2   thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1702    1.2   thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1703    1.2   thorpej 
   1704    1.2   thorpej 	/*
   1705   1.39   thorpej 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1706   1.39   thorpej 	 * enable "save bad frames", since they are 4 bytes larger than
   1707   1.52   thorpej 	 * the normal Ethernet maximum frame length.  On i82558 and later,
   1708   1.52   thorpej 	 * we have a better mechanism for this.
   1709   1.39   thorpej 	 */
   1710   1.52   thorpej 	save_bf = 0;
   1711   1.52   thorpej 	lrxen = 0;
   1712   1.80      yamt 	vlan_drop = 0;
   1713   1.52   thorpej 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
   1714   1.52   thorpej 		if (sc->sc_rev < FXP_REV_82558_A4)
   1715   1.52   thorpej 			save_bf = 1;
   1716   1.52   thorpej 		else
   1717   1.52   thorpej 			lrxen = 1;
   1718   1.80      yamt 		if (sc->sc_rev >= FXP_REV_82550)
   1719   1.80      yamt 			vlan_drop = 1;
   1720   1.52   thorpej 	}
   1721   1.39   thorpej 
   1722   1.39   thorpej 	/*
   1723    1.1   thorpej 	 * Initialize base of dump-stats buffer.
   1724    1.1   thorpej 	 */
   1725    1.1   thorpej 	fxp_scb_wait(sc);
   1726    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1727    1.2   thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1728   1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1729   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1730    1.1   thorpej 
   1731    1.2   thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1732    1.2   thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1733    1.1   thorpej 
   1734    1.1   thorpej 	/*
   1735   1.64   thorpej 	 * Load microcode for this controller.
   1736   1.64   thorpej 	 */
   1737   1.64   thorpej 	fxp_load_ucode(sc);
   1738   1.64   thorpej 
   1739   1.93       abs 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_LINK1))
   1740   1.93       abs 		sc->sc_flags |= FXPF_RECV_WORKAROUND;
   1741   1.93       abs 	else
   1742   1.93       abs 		sc->sc_flags &= ~FXPF_RECV_WORKAROUND;
   1743   1.93       abs 
   1744   1.64   thorpej 	/*
   1745    1.2   thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1746    1.1   thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1747    1.1   thorpej 	 * way to initialize them all to proper values.
   1748    1.1   thorpej 	 */
   1749    1.2   thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1750    1.1   thorpej 
   1751   1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1752    1.1   thorpej 	cbp->cb_status =	0;
   1753   1.15   thorpej 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1754   1.15   thorpej 				    FXP_CB_COMMAND_EL);
   1755   1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1756   1.15   thorpej 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1757   1.53   thorpej 					/* bytes in config block */
   1758   1.75      yamt 	cbp->byte_count =	(sc->sc_flags & FXPF_EXT_RFA) ?
   1759   1.75      yamt 				FXP_EXT_CONFIG_LEN : FXP_CONFIG_LEN;
   1760    1.1   thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1761    1.1   thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1762    1.1   thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1763   1.52   thorpej 	cbp->mwi_enable =	(sc->sc_flags & FXPF_MWI) ? 1 : 0;
   1764   1.52   thorpej 	cbp->type_enable =	0;	/* actually reserved */
   1765   1.52   thorpej 	cbp->read_align_en =	(sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
   1766   1.52   thorpej 	cbp->end_wr_on_cl =	(sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
   1767    1.1   thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1768    1.1   thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1769   1.52   thorpej 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
   1770    1.1   thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1771   1.52   thorpej 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
   1772    1.4   thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1773   1.52   thorpej 	cbp->ext_txcb_dis =	(sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
   1774   1.52   thorpej 	cbp->ext_stats_dis =	1;	/* disable extended counters */
   1775   1.52   thorpej 	cbp->keep_overrun_rx =	0;	/* don't pass overrun frames to host */
   1776   1.39   thorpej 	cbp->save_bf =		save_bf;/* save bad frames */
   1777    1.1   thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1778    1.1   thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1779   1.75      yamt 	cbp->ext_rfa =		(sc->sc_flags & FXPF_EXT_RFA) ? 1 : 0;
   1780   1.52   thorpej 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
   1781   1.52   thorpej 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
   1782   1.51   thorpej 					/* interface mode */
   1783   1.51   thorpej 	cbp->mediatype =	(sc->sc_flags & FXPF_MII) ? 1 : 0;
   1784   1.52   thorpej 	cbp->csma_dis =		0;	/* (don't) disable link */
   1785   1.52   thorpej 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
   1786   1.52   thorpej 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
   1787   1.52   thorpej 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
   1788   1.52   thorpej 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
   1789   1.52   thorpej 	cbp->mc_wake_en =	0;	/* (don't) assert PME# on mcmatch */
   1790    1.1   thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1791    1.1   thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1792    1.1   thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1793    1.1   thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1794    1.1   thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1795    1.1   thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1796    1.1   thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1797    1.1   thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1798   1.52   thorpej 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
   1799   1.52   thorpej 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
   1800   1.52   thorpej 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
   1801   1.52   thorpej 	cbp->crscdt =		(sc->sc_flags & FXPF_MII) ? 0 : 1;
   1802    1.1   thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1803    1.1   thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1804    1.1   thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1805   1.52   thorpej 	cbp->long_rx_en =	lrxen;	/* long packet receive enable */
   1806   1.52   thorpej 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
   1807   1.52   thorpej 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
   1808   1.52   thorpej 					/* must set wake_en in PMCSR also */
   1809    1.1   thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1810    1.1   thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1811    1.1   thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1812    1.2   thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1813   1.75      yamt 	cbp->ext_rx_mode =	(sc->sc_flags & FXPF_EXT_RFA) ? 1 : 0;
   1814   1.80      yamt 	cbp->vlan_drop_en =	vlan_drop;
   1815    1.1   thorpej 
   1816   1.52   thorpej 	if (sc->sc_rev < FXP_REV_82558_A4) {
   1817   1.52   thorpej 		/*
   1818   1.52   thorpej 		 * The i82557 has no hardware flow control, the values
   1819   1.52   thorpej 		 * here are the defaults for the chip.
   1820   1.52   thorpej 		 */
   1821   1.52   thorpej 		cbp->fc_delay_lsb =	0;
   1822   1.52   thorpej 		cbp->fc_delay_msb =	0x40;
   1823   1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1824   1.52   thorpej 		cbp->tx_fc_dis =	0;
   1825   1.52   thorpej 		cbp->rx_fc_restop =	0;
   1826   1.52   thorpej 		cbp->rx_fc_restart =	0;
   1827   1.52   thorpej 		cbp->fc_filter =	0;
   1828   1.52   thorpej 		cbp->pri_fc_loc =	1;
   1829   1.52   thorpej 	} else {
   1830   1.52   thorpej 		cbp->fc_delay_lsb =	0x1f;
   1831   1.52   thorpej 		cbp->fc_delay_msb =	0x01;
   1832   1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1833   1.52   thorpej 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
   1834   1.52   thorpej 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
   1835   1.52   thorpej 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
   1836   1.52   thorpej 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
   1837   1.52   thorpej 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
   1838   1.86   thorpej 		cbp->ext_stats_dis =	0;	/* enable extended stats */
   1839   1.52   thorpej 	}
   1840   1.52   thorpej 
   1841    1.2   thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1842    1.1   thorpej 
   1843    1.1   thorpej 	/*
   1844    1.1   thorpej 	 * Start the config command/DMA.
   1845    1.1   thorpej 	 */
   1846    1.1   thorpej 	fxp_scb_wait(sc);
   1847    1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1848   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1849    1.1   thorpej 	/* ...and wait for it to complete. */
   1850   1.27     jhawk 	i = 1000;
   1851    1.2   thorpej 	do {
   1852    1.2   thorpej 		FXP_CDCONFIGSYNC(sc,
   1853    1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1854   1.27     jhawk 		DELAY(1);
   1855   1.31     soren 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1856   1.26     jhawk 	if (i == 0) {
   1857   1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   1858   1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1859   1.69     enami 		return (ETIMEDOUT);
   1860   1.26     jhawk 	}
   1861    1.1   thorpej 
   1862    1.1   thorpej 	/*
   1863    1.2   thorpej 	 * Initialize the station address.
   1864    1.1   thorpej 	 */
   1865    1.2   thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1866   1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1867    1.1   thorpej 	cb_ias->cb_status = 0;
   1868   1.15   thorpej 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1869   1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1870   1.15   thorpej 	cb_ias->link_addr = 0xffffffff;
   1871  1.103    dyoung 	memcpy(cb_ias->macaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1872    1.1   thorpej 
   1873    1.2   thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1874    1.1   thorpej 
   1875    1.1   thorpej 	/*
   1876    1.1   thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1877    1.1   thorpej 	 */
   1878    1.1   thorpej 	fxp_scb_wait(sc);
   1879    1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1880   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1881    1.1   thorpej 	/* ...and wait for it to complete. */
   1882   1.27     jhawk 	i = 1000;
   1883    1.2   thorpej 	do {
   1884    1.2   thorpej 		FXP_CDIASSYNC(sc,
   1885    1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1886   1.27     jhawk 		DELAY(1);
   1887   1.31     soren 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1888   1.26     jhawk 	if (i == 0) {
   1889   1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   1890   1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1891   1.69     enami 		return (ETIMEDOUT);
   1892   1.26     jhawk 	}
   1893   1.27     jhawk 
   1894    1.1   thorpej 	/*
   1895    1.2   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1896    1.2   thorpej 	 * to the end of the list so that it will wrap around to the first
   1897    1.2   thorpej 	 * descriptor when the first packet is transmitted.
   1898    1.1   thorpej 	 */
   1899    1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1900    1.2   thorpej 		txd = FXP_CDTX(sc, i);
   1901   1.50   thorpej 		memset(txd, 0, sizeof(*txd));
   1902   1.50   thorpej 		txd->txd_txcb.cb_command =
   1903   1.15   thorpej 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1904   1.50   thorpej 		txd->txd_txcb.link_addr =
   1905   1.50   thorpej 		    htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1906   1.52   thorpej 		if (sc->sc_flags & FXPF_EXT_TXCB)
   1907   1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1908   1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i) +
   1909   1.52   thorpej 				    (2 * sizeof(struct fxp_tbd)));
   1910   1.52   thorpej 		else
   1911   1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1912   1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i));
   1913    1.2   thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1914    1.2   thorpej 	}
   1915    1.2   thorpej 	sc->sc_txpending = 0;
   1916    1.2   thorpej 	sc->sc_txdirty = 0;
   1917    1.2   thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1918    1.2   thorpej 
   1919    1.2   thorpej 	/*
   1920    1.7   thorpej 	 * Initialize the receive buffer list.
   1921    1.7   thorpej 	 */
   1922    1.7   thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1923    1.7   thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1924    1.7   thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1925    1.7   thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1926   1.89   thorpej 			log(LOG_ERR, "%s: unable to allocate or map rx "
   1927    1.7   thorpej 			    "buffer %d, error = %d\n",
   1928    1.7   thorpej 			    sc->sc_dev.dv_xname,
   1929    1.7   thorpej 			    sc->sc_rxq.ifq_len, error);
   1930    1.7   thorpej 			/*
   1931    1.7   thorpej 			 * XXX Should attempt to run with fewer receive
   1932    1.7   thorpej 			 * XXX buffers instead of just failing.
   1933    1.7   thorpej 			 */
   1934    1.7   thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1935    1.7   thorpej 			fxp_rxdrain(sc);
   1936    1.7   thorpej 			goto out;
   1937    1.7   thorpej 		}
   1938    1.7   thorpej 	}
   1939    1.8   thorpej 	sc->sc_rxidle = 0;
   1940    1.7   thorpej 
   1941    1.7   thorpej 	/*
   1942    1.2   thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1943    1.2   thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1944    1.2   thorpej 	 * issuing a start command.  It will execute the NOP and then
   1945    1.2   thorpej 	 * suspend, pointing at the first descriptor.
   1946    1.1   thorpej 	 */
   1947    1.1   thorpej 	fxp_scb_wait(sc);
   1948    1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1949   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1950    1.1   thorpej 
   1951    1.1   thorpej 	/*
   1952    1.1   thorpej 	 * Initialize receiver buffer area - RFA.
   1953    1.1   thorpej 	 */
   1954  1.105   tsutsui #if 0	/* initialization will be done by FXP_SCB_INTRCNTL_REQUEST_SWI later */
   1955    1.7   thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1956    1.1   thorpej 	fxp_scb_wait(sc);
   1957    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1958    1.7   thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1959   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1960  1.105   tsutsui #endif
   1961    1.1   thorpej 
   1962    1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1963    1.6   thorpej 		/*
   1964    1.6   thorpej 		 * Set current media.
   1965    1.6   thorpej 		 */
   1966    1.6   thorpej 		mii_mediachg(&sc->sc_mii);
   1967    1.6   thorpej 	}
   1968    1.1   thorpej 
   1969    1.2   thorpej 	/*
   1970    1.2   thorpej 	 * ...all done!
   1971    1.2   thorpej 	 */
   1972    1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1973    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1974    1.1   thorpej 
   1975    1.1   thorpej 	/*
   1976  1.105   tsutsui 	 * Request a software generated interrupt that will be used to
   1977  1.105   tsutsui 	 * (re)start the RU processing.  If we direct the chip to start
   1978  1.105   tsutsui 	 * receiving from the start of queue now, instead of letting the
   1979  1.105   tsutsui 	 * interrupt handler first process all received packets, we run
   1980  1.105   tsutsui 	 * the risk of having it overwrite mbuf clusters while they are
   1981  1.105   tsutsui 	 * being processed or after they have been returned to the pool.
   1982  1.105   tsutsui 	 */
   1983  1.105   tsutsui 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTRCNTL_REQUEST_SWI);
   1984  1.105   tsutsui 
   1985  1.105   tsutsui 	/*
   1986    1.7   thorpej 	 * Start the one second timer.
   1987    1.1   thorpej 	 */
   1988   1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1989    1.2   thorpej 
   1990    1.2   thorpej 	/*
   1991    1.2   thorpej 	 * Attempt to start output on the interface.
   1992    1.2   thorpej 	 */
   1993    1.2   thorpej 	fxp_start(ifp);
   1994    1.7   thorpej 
   1995    1.7   thorpej  out:
   1996   1.40   thorpej 	if (error) {
   1997   1.40   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1998   1.40   thorpej 		ifp->if_timer = 0;
   1999   1.89   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   2000   1.89   thorpej 		    sc->sc_dev.dv_xname);
   2001   1.40   thorpej 	}
   2002    1.7   thorpej 	return (error);
   2003    1.1   thorpej }
   2004    1.1   thorpej 
   2005    1.1   thorpej /*
   2006    1.1   thorpej  * Change media according to request.
   2007    1.1   thorpej  */
   2008    1.1   thorpej int
   2009   1.46   thorpej fxp_mii_mediachange(struct ifnet *ifp)
   2010    1.1   thorpej {
   2011    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   2012    1.1   thorpej 
   2013    1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   2014    1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   2015    1.1   thorpej 	return (0);
   2016    1.1   thorpej }
   2017    1.1   thorpej 
   2018    1.1   thorpej /*
   2019    1.1   thorpej  * Notify the world which media we're using.
   2020    1.1   thorpej  */
   2021    1.1   thorpej void
   2022   1.46   thorpej fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   2023    1.1   thorpej {
   2024    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   2025    1.1   thorpej 
   2026   1.69     enami 	if (sc->sc_enabled == 0) {
   2027   1.10  sommerfe 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   2028   1.10  sommerfe 		ifmr->ifm_status = 0;
   2029   1.10  sommerfe 		return;
   2030   1.10  sommerfe 	}
   2031   1.69     enami 
   2032    1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   2033    1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   2034    1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   2035   1.86   thorpej 
   2036   1.86   thorpej 	/*
   2037   1.86   thorpej 	 * XXX Flow control is always turned on if the chip supports
   2038   1.86   thorpej 	 * XXX it; we can't easily control it dynamically, since it
   2039   1.86   thorpej 	 * XXX requires sending a setup packet.
   2040   1.86   thorpej 	 */
   2041   1.86   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4)
   2042   1.86   thorpej 		ifmr->ifm_active |= IFM_FLOW|IFM_ETH_TXPAUSE|IFM_ETH_RXPAUSE;
   2043    1.1   thorpej }
   2044    1.1   thorpej 
   2045    1.1   thorpej int
   2046  1.100  christos fxp_80c24_mediachange(struct ifnet *ifp)
   2047    1.1   thorpej {
   2048    1.1   thorpej 
   2049    1.1   thorpej 	/* Nothing to do here. */
   2050    1.1   thorpej 	return (0);
   2051    1.1   thorpej }
   2052    1.1   thorpej 
   2053    1.1   thorpej void
   2054   1.46   thorpej fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   2055    1.1   thorpej {
   2056    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   2057    1.1   thorpej 
   2058    1.1   thorpej 	/*
   2059    1.1   thorpej 	 * Media is currently-selected media.  We cannot determine
   2060    1.1   thorpej 	 * the link status.
   2061    1.1   thorpej 	 */
   2062    1.1   thorpej 	ifmr->ifm_status = 0;
   2063    1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   2064    1.1   thorpej }
   2065    1.1   thorpej 
   2066    1.1   thorpej /*
   2067    1.1   thorpej  * Add a buffer to the end of the RFA buffer list.
   2068    1.7   thorpej  * Return 0 if successful, error code on failure.
   2069    1.7   thorpej  *
   2070    1.1   thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   2071    1.1   thorpej  * data pointer is fixed up to point just past it.
   2072    1.1   thorpej  */
   2073    1.1   thorpej int
   2074   1.46   thorpej fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
   2075    1.1   thorpej {
   2076    1.7   thorpej 	struct mbuf *m;
   2077    1.7   thorpej 	int error;
   2078    1.1   thorpej 
   2079    1.7   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2080    1.7   thorpej 	if (m == NULL)
   2081    1.7   thorpej 		return (ENOBUFS);
   2082    1.1   thorpej 
   2083   1.73      matt 	MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2084    1.7   thorpej 	MCLGET(m, M_DONTWAIT);
   2085    1.7   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   2086    1.7   thorpej 		m_freem(m);
   2087    1.7   thorpej 		return (ENOBUFS);
   2088    1.1   thorpej 	}
   2089    1.1   thorpej 
   2090    1.7   thorpej 	if (unload)
   2091    1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   2092    1.1   thorpej 
   2093    1.7   thorpej 	M_SETCTX(m, rxmap);
   2094    1.1   thorpej 
   2095   1.72   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   2096   1.72   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxmap, m,
   2097   1.58   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2098    1.7   thorpej 	if (error) {
   2099   1.89   thorpej 		/* XXX XXX XXX */
   2100    1.7   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   2101    1.7   thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   2102   1.89   thorpej 		panic("fxp_add_rfabuf");
   2103    1.1   thorpej 	}
   2104    1.1   thorpej 
   2105    1.7   thorpej 	FXP_INIT_RFABUF(sc, m);
   2106    1.1   thorpej 
   2107    1.7   thorpej 	return (0);
   2108    1.1   thorpej }
   2109    1.1   thorpej 
   2110   1.45     lukem int
   2111   1.46   thorpej fxp_mdi_read(struct device *self, int phy, int reg)
   2112    1.1   thorpej {
   2113    1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   2114    1.1   thorpej 	int count = 10000;
   2115    1.1   thorpej 	int value;
   2116    1.1   thorpej 
   2117    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   2118    1.1   thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   2119    1.1   thorpej 
   2120   1.69     enami 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) &
   2121   1.69     enami 	    0x10000000) == 0 && count--)
   2122    1.1   thorpej 		DELAY(10);
   2123    1.1   thorpej 
   2124    1.1   thorpej 	if (count <= 0)
   2125   1.89   thorpej 		log(LOG_WARNING,
   2126   1.89   thorpej 		    "%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   2127    1.1   thorpej 
   2128    1.1   thorpej 	return (value & 0xffff);
   2129    1.1   thorpej }
   2130    1.1   thorpej 
   2131    1.1   thorpej void
   2132  1.100  christos fxp_statchg(struct device *self)
   2133    1.1   thorpej {
   2134    1.1   thorpej 
   2135   1.65   mycroft 	/* Nothing to do. */
   2136    1.1   thorpej }
   2137    1.1   thorpej 
   2138    1.1   thorpej void
   2139   1.46   thorpej fxp_mdi_write(struct device *self, int phy, int reg, int value)
   2140    1.1   thorpej {
   2141    1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   2142    1.1   thorpej 	int count = 10000;
   2143    1.1   thorpej 
   2144    1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   2145    1.1   thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   2146    1.1   thorpej 	    (value & 0xffff));
   2147    1.1   thorpej 
   2148   1.69     enami 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   2149    1.1   thorpej 	    count--)
   2150    1.1   thorpej 		DELAY(10);
   2151    1.1   thorpej 
   2152    1.1   thorpej 	if (count <= 0)
   2153   1.89   thorpej 		log(LOG_WARNING,
   2154   1.89   thorpej 		    "%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   2155    1.1   thorpej }
   2156    1.1   thorpej 
   2157    1.1   thorpej int
   2158  1.101  christos fxp_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2159    1.1   thorpej {
   2160    1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   2161    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   2162   1.40   thorpej 	int s, error;
   2163    1.1   thorpej 
   2164    1.1   thorpej 	s = splnet();
   2165    1.1   thorpej 
   2166   1.40   thorpej 	switch (cmd) {
   2167   1.40   thorpej 	case SIOCSIFMEDIA:
   2168   1.40   thorpej 	case SIOCGIFMEDIA:
   2169   1.40   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   2170    1.1   thorpej 		break;
   2171    1.1   thorpej 
   2172   1.40   thorpej 	default:
   2173   1.40   thorpej 		error = ether_ioctl(ifp, cmd, data);
   2174    1.1   thorpej 		if (error == ENETRESET) {
   2175   1.88   thorpej 			if (ifp->if_flags & IFF_RUNNING) {
   2176   1.40   thorpej 				/*
   2177   1.40   thorpej 				 * Multicast list has changed; set the
   2178   1.40   thorpej 				 * hardware filter accordingly.
   2179   1.40   thorpej 				 */
   2180   1.40   thorpej 				if (sc->sc_txpending) {
   2181   1.40   thorpej 					sc->sc_flags |= FXPF_WANTINIT;
   2182   1.40   thorpej 					error = 0;
   2183   1.40   thorpej 				} else
   2184   1.40   thorpej 					error = fxp_init(ifp);
   2185   1.40   thorpej 			} else
   2186    1.8   thorpej 				error = 0;
   2187    1.1   thorpej 		}
   2188    1.1   thorpej 		break;
   2189   1.40   thorpej 	}
   2190    1.1   thorpej 
   2191   1.40   thorpej 	/* Try to get more packets going. */
   2192   1.40   thorpej 	if (sc->sc_enabled)
   2193   1.40   thorpej 		fxp_start(ifp);
   2194    1.2   thorpej 
   2195    1.2   thorpej 	splx(s);
   2196    1.1   thorpej 	return (error);
   2197    1.1   thorpej }
   2198    1.1   thorpej 
   2199    1.1   thorpej /*
   2200    1.1   thorpej  * Program the multicast filter.
   2201    1.1   thorpej  *
   2202    1.2   thorpej  * This function must be called at splnet().
   2203    1.1   thorpej  */
   2204    1.1   thorpej void
   2205   1.46   thorpej fxp_mc_setup(struct fxp_softc *sc)
   2206    1.1   thorpej {
   2207    1.2   thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   2208    1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2209    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2210    1.1   thorpej 	struct ether_multi *enm;
   2211    1.1   thorpej 	struct ether_multistep step;
   2212   1.26     jhawk 	int count, nmcasts;
   2213    1.1   thorpej 
   2214    1.8   thorpej #ifdef DIAGNOSTIC
   2215    1.8   thorpej 	if (sc->sc_txpending)
   2216    1.8   thorpej 		panic("fxp_mc_setup: pending transmissions");
   2217    1.8   thorpej #endif
   2218    1.2   thorpej 
   2219    1.2   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   2220    1.1   thorpej 
   2221    1.1   thorpej 	/*
   2222    1.1   thorpej 	 * Initialize multicast setup descriptor.
   2223    1.1   thorpej 	 */
   2224    1.1   thorpej 	nmcasts = 0;
   2225    1.2   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2226    1.2   thorpej 	while (enm != NULL) {
   2227    1.2   thorpej 		/*
   2228    1.2   thorpej 		 * Check for too many multicast addresses or if we're
   2229    1.2   thorpej 		 * listening to a range.  Either way, we simply have
   2230    1.2   thorpej 		 * to accept all multicasts.
   2231    1.2   thorpej 		 */
   2232    1.2   thorpej 		if (nmcasts >= MAXMCADDR ||
   2233    1.2   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   2234   1.19     enami 		    ETHER_ADDR_LEN) != 0) {
   2235    1.1   thorpej 			/*
   2236    1.2   thorpej 			 * Callers of this function must do the
   2237    1.2   thorpej 			 * right thing with this.  If we're called
   2238    1.2   thorpej 			 * from outside fxp_init(), the caller must
   2239    1.2   thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   2240    1.2   thorpej 			 * If it does, the caller must then call
   2241    1.2   thorpej 			 * fxp_init(), since allmulti is handled by
   2242    1.2   thorpej 			 * the config block.
   2243    1.1   thorpej 			 */
   2244    1.2   thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   2245    1.2   thorpej 			return;
   2246    1.1   thorpej 		}
   2247   1.91  christos 		memcpy(&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   2248    1.2   thorpej 		    ETHER_ADDR_LEN);
   2249    1.2   thorpej 		nmcasts++;
   2250    1.2   thorpej 		ETHER_NEXT_MULTI(step, enm);
   2251    1.2   thorpej 	}
   2252    1.2   thorpej 
   2253   1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   2254    1.2   thorpej 	mcsp->cb_status = 0;
   2255   1.15   thorpej 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   2256   1.15   thorpej 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   2257   1.15   thorpej 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   2258    1.1   thorpej 
   2259    1.2   thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2260    1.1   thorpej 
   2261    1.1   thorpej 	/*
   2262    1.2   thorpej 	 * Wait until the command unit is not active.  This should never
   2263    1.2   thorpej 	 * happen since nothing is queued, but make sure anyway.
   2264    1.1   thorpej 	 */
   2265   1.27     jhawk 	count = 100;
   2266    1.1   thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   2267   1.26     jhawk 	    FXP_SCB_CUS_ACTIVE && --count)
   2268   1.27     jhawk 		DELAY(1);
   2269   1.26     jhawk 	if (count == 0) {
   2270   1.89   thorpej 		log(LOG_WARNING, "%s: line %d: command queue timeout\n",
   2271   1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2272   1.26     jhawk 		return;
   2273   1.26     jhawk 	}
   2274    1.1   thorpej 
   2275    1.1   thorpej 	/*
   2276    1.2   thorpej 	 * Start the multicast setup command/DMA.
   2277    1.1   thorpej 	 */
   2278    1.1   thorpej 	fxp_scb_wait(sc);
   2279    1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   2280   1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2281    1.1   thorpej 
   2282    1.3   thorpej 	/* ...and wait for it to complete. */
   2283   1.27     jhawk 	count = 1000;
   2284    1.3   thorpej 	do {
   2285    1.3   thorpej 		FXP_CDMCSSYNC(sc,
   2286    1.3   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2287   1.27     jhawk 		DELAY(1);
   2288   1.31     soren 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2289   1.26     jhawk 	if (count == 0) {
   2290   1.89   thorpej 		log(LOG_WARNING, "%s: line %d: dmasync timeout\n",
   2291   1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2292   1.26     jhawk 		return;
   2293   1.26     jhawk 	}
   2294   1.64   thorpej }
   2295   1.64   thorpej 
   2296   1.64   thorpej static const uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
   2297   1.64   thorpej static const uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
   2298   1.64   thorpej static const uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
   2299   1.64   thorpej static const uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
   2300   1.64   thorpej static const uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
   2301   1.64   thorpej static const uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
   2302   1.64   thorpej 
   2303   1.92  junyoung #define	UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
   2304   1.64   thorpej 
   2305   1.64   thorpej static const struct ucode {
   2306   1.68   thorpej 	int32_t		revision;
   2307   1.64   thorpej 	const uint32_t	*ucode;
   2308   1.64   thorpej 	size_t		length;
   2309   1.64   thorpej 	uint16_t	int_delay_offset;
   2310   1.64   thorpej 	uint16_t	bundle_max_offset;
   2311   1.64   thorpej } ucode_table[] = {
   2312   1.64   thorpej 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a),
   2313   1.64   thorpej 	  D101_CPUSAVER_DWORD, 0 },
   2314   1.64   thorpej 
   2315   1.64   thorpej 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0),
   2316   1.64   thorpej 	  D101_CPUSAVER_DWORD, 0 },
   2317   1.64   thorpej 
   2318   1.64   thorpej 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
   2319   1.64   thorpej 	  D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
   2320   1.64   thorpej 
   2321   1.64   thorpej 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
   2322   1.64   thorpej 	  D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
   2323   1.64   thorpej 
   2324   1.64   thorpej 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
   2325   1.64   thorpej 	  D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
   2326   1.64   thorpej 
   2327   1.64   thorpej 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
   2328   1.64   thorpej 	  D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
   2329   1.64   thorpej 
   2330   1.64   thorpej 	{ 0, NULL, 0, 0, 0 }
   2331   1.64   thorpej };
   2332   1.64   thorpej 
   2333   1.64   thorpej void
   2334   1.64   thorpej fxp_load_ucode(struct fxp_softc *sc)
   2335   1.64   thorpej {
   2336   1.64   thorpej 	const struct ucode *uc;
   2337   1.64   thorpej 	struct fxp_cb_ucode *cbp = &sc->sc_control_data->fcd_ucode;
   2338   1.92  junyoung 	int count, i;
   2339   1.64   thorpej 
   2340   1.64   thorpej 	if (sc->sc_flags & FXPF_UCODE_LOADED)
   2341   1.64   thorpej 		return;
   2342   1.64   thorpej 
   2343   1.64   thorpej 	/*
   2344   1.64   thorpej 	 * Only load the uCode if the user has requested that
   2345   1.64   thorpej 	 * we do so.
   2346   1.64   thorpej 	 */
   2347   1.64   thorpej 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_LINK0) == 0) {
   2348   1.64   thorpej 		sc->sc_int_delay = 0;
   2349   1.64   thorpej 		sc->sc_bundle_max = 0;
   2350   1.64   thorpej 		return;
   2351   1.64   thorpej 	}
   2352   1.64   thorpej 
   2353   1.64   thorpej 	for (uc = ucode_table; uc->ucode != NULL; uc++) {
   2354   1.64   thorpej 		if (sc->sc_rev == uc->revision)
   2355   1.64   thorpej 			break;
   2356   1.64   thorpej 	}
   2357   1.64   thorpej 	if (uc->ucode == NULL)
   2358   1.64   thorpej 		return;
   2359   1.64   thorpej 
   2360   1.64   thorpej 	/* BIG ENDIAN: no need to swap to store 0 */
   2361   1.64   thorpej 	cbp->cb_status = 0;
   2362   1.64   thorpej 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
   2363   1.64   thorpej 	cbp->link_addr = 0xffffffff;		/* (no) next command */
   2364   1.92  junyoung 	for (i = 0; i < uc->length; i++)
   2365   1.92  junyoung 		cbp->ucode[i] = htole32(uc->ucode[i]);
   2366   1.64   thorpej 
   2367   1.64   thorpej 	if (uc->int_delay_offset)
   2368   1.91  christos 		*(volatile uint16_t *) &cbp->ucode[uc->int_delay_offset] =
   2369   1.64   thorpej 		    htole16(fxp_int_delay + (fxp_int_delay / 2));
   2370   1.64   thorpej 
   2371   1.64   thorpej 	if (uc->bundle_max_offset)
   2372   1.91  christos 		*(volatile uint16_t *) &cbp->ucode[uc->bundle_max_offset] =
   2373   1.64   thorpej 		    htole16(fxp_bundle_max);
   2374   1.69     enami 
   2375   1.64   thorpej 	FXP_CDUCODESYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2376   1.64   thorpej 
   2377   1.64   thorpej 	/*
   2378   1.64   thorpej 	 * Download the uCode to the chip.
   2379   1.64   thorpej 	 */
   2380   1.64   thorpej 	fxp_scb_wait(sc);
   2381   1.64   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDUCODEOFF);
   2382   1.64   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2383   1.64   thorpej 
   2384   1.64   thorpej 	/* ...and wait for it to complete. */
   2385   1.64   thorpej 	count = 10000;
   2386   1.64   thorpej 	do {
   2387   1.64   thorpej 		FXP_CDUCODESYNC(sc,
   2388   1.64   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2389   1.64   thorpej 		DELAY(2);
   2390   1.64   thorpej 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2391   1.64   thorpej 	if (count == 0) {
   2392   1.64   thorpej 		sc->sc_int_delay = 0;
   2393   1.64   thorpej 		sc->sc_bundle_max = 0;
   2394   1.89   thorpej 		log(LOG_WARNING, "%s: timeout loading microcode\n",
   2395   1.64   thorpej 		    sc->sc_dev.dv_xname);
   2396   1.64   thorpej 		return;
   2397   1.64   thorpej 	}
   2398   1.64   thorpej 
   2399   1.64   thorpej 	if (sc->sc_int_delay != fxp_int_delay ||
   2400   1.64   thorpej 	    sc->sc_bundle_max != fxp_bundle_max) {
   2401   1.64   thorpej 		sc->sc_int_delay = fxp_int_delay;
   2402   1.64   thorpej 		sc->sc_bundle_max = fxp_bundle_max;
   2403   1.89   thorpej 		log(LOG_INFO, "%s: Microcode loaded: int delay: %d usec, "
   2404   1.64   thorpej 		    "max bundle: %d\n", sc->sc_dev.dv_xname,
   2405   1.64   thorpej 		    sc->sc_int_delay,
   2406   1.64   thorpej 		    uc->bundle_max_offset == 0 ? 0 : sc->sc_bundle_max);
   2407   1.64   thorpej 	}
   2408   1.64   thorpej 
   2409   1.64   thorpej 	sc->sc_flags |= FXPF_UCODE_LOADED;
   2410   1.10  sommerfe }
   2411   1.10  sommerfe 
   2412   1.10  sommerfe int
   2413   1.46   thorpej fxp_enable(struct fxp_softc *sc)
   2414   1.10  sommerfe {
   2415   1.10  sommerfe 
   2416   1.10  sommerfe 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   2417   1.10  sommerfe 		if ((*sc->sc_enable)(sc) != 0) {
   2418   1.89   thorpej 			log(LOG_ERR, "%s: device enable failed\n",
   2419   1.19     enami 			    sc->sc_dev.dv_xname);
   2420   1.10  sommerfe 			return (EIO);
   2421   1.10  sommerfe 		}
   2422   1.10  sommerfe 	}
   2423   1.69     enami 
   2424   1.10  sommerfe 	sc->sc_enabled = 1;
   2425   1.19     enami 	return (0);
   2426   1.10  sommerfe }
   2427   1.10  sommerfe 
   2428   1.10  sommerfe void
   2429   1.46   thorpej fxp_disable(struct fxp_softc *sc)
   2430   1.10  sommerfe {
   2431   1.19     enami 
   2432   1.10  sommerfe 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   2433   1.10  sommerfe 		(*sc->sc_disable)(sc);
   2434   1.10  sommerfe 		sc->sc_enabled = 0;
   2435   1.10  sommerfe 	}
   2436   1.18      joda }
   2437   1.18      joda 
   2438   1.20     enami /*
   2439   1.20     enami  * fxp_activate:
   2440   1.20     enami  *
   2441   1.20     enami  *	Handle device activation/deactivation requests.
   2442   1.20     enami  */
   2443   1.20     enami int
   2444   1.46   thorpej fxp_activate(struct device *self, enum devact act)
   2445   1.20     enami {
   2446   1.20     enami 	struct fxp_softc *sc = (void *) self;
   2447   1.20     enami 	int s, error = 0;
   2448   1.20     enami 
   2449   1.20     enami 	s = splnet();
   2450   1.20     enami 	switch (act) {
   2451   1.20     enami 	case DVACT_ACTIVATE:
   2452   1.20     enami 		error = EOPNOTSUPP;
   2453   1.20     enami 		break;
   2454   1.20     enami 
   2455   1.20     enami 	case DVACT_DEACTIVATE:
   2456   1.20     enami 		if (sc->sc_flags & FXPF_MII)
   2457   1.20     enami 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   2458   1.20     enami 			    MII_OFFSET_ANY);
   2459   1.20     enami 		if_deactivate(&sc->sc_ethercom.ec_if);
   2460   1.20     enami 		break;
   2461   1.20     enami 	}
   2462   1.20     enami 	splx(s);
   2463   1.20     enami 
   2464   1.20     enami 	return (error);
   2465   1.20     enami }
   2466   1.20     enami 
   2467   1.20     enami /*
   2468   1.20     enami  * fxp_detach:
   2469   1.20     enami  *
   2470   1.20     enami  *	Detach an i82557 interface.
   2471   1.20     enami  */
   2472   1.18      joda int
   2473   1.46   thorpej fxp_detach(struct fxp_softc *sc)
   2474   1.18      joda {
   2475   1.18      joda 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2476   1.18      joda 	int i;
   2477   1.34     jhawk 
   2478   1.34     jhawk 	/* Succeed now if there's no work to do. */
   2479   1.34     jhawk 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   2480   1.34     jhawk 		return (0);
   2481   1.18      joda 
   2482   1.18      joda 	/* Unhook our tick handler. */
   2483   1.24   thorpej 	callout_stop(&sc->sc_callout);
   2484   1.18      joda 
   2485   1.18      joda 	if (sc->sc_flags & FXPF_MII) {
   2486   1.18      joda 		/* Detach all PHYs */
   2487   1.18      joda 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2488   1.18      joda 	}
   2489   1.18      joda 
   2490   1.18      joda 	/* Delete all remaining media. */
   2491   1.18      joda 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2492   1.18      joda 
   2493   1.18      joda #if NRND > 0
   2494   1.18      joda 	rnd_detach_source(&sc->rnd_source);
   2495   1.18      joda #endif
   2496   1.18      joda 	ether_ifdetach(ifp);
   2497   1.18      joda 	if_detach(ifp);
   2498   1.18      joda 
   2499   1.18      joda 	for (i = 0; i < FXP_NRFABUFS; i++) {
   2500   1.18      joda 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   2501   1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   2502   1.18      joda 	}
   2503   1.18      joda 
   2504   1.18      joda 	for (i = 0; i < FXP_NTXCB; i++) {
   2505   1.18      joda 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2506   1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2507   1.18      joda 	}
   2508   1.18      joda 
   2509   1.18      joda 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   2510   1.18      joda 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   2511  1.101  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2512   1.19     enami 	    sizeof(struct fxp_control_data));
   2513   1.18      joda 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2514   1.18      joda 
   2515   1.18      joda 	shutdownhook_disestablish(sc->sc_sdhook);
   2516   1.23   thorpej 	powerhook_disestablish(sc->sc_powerhook);
   2517   1.18      joda 
   2518   1.18      joda 	return (0);
   2519    1.1   thorpej }
   2520