i82557.c revision 1.34.2.4 1 1.34.2.4 he /* $NetBSD: i82557.c,v 1.34.2.4 2002/06/06 19:41:07 he Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.34.2.4 he * Copyright (c) 1997, 1998, 1999, 2001, 2002 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1995, David Greenman
42 1.34.2.4 he * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
43 1.1 thorpej * All rights reserved.
44 1.1 thorpej *
45 1.1 thorpej * Redistribution and use in source and binary forms, with or without
46 1.1 thorpej * modification, are permitted provided that the following conditions
47 1.1 thorpej * are met:
48 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
49 1.1 thorpej * notice unmodified, this list of conditions, and the following
50 1.1 thorpej * disclaimer.
51 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
52 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
53 1.1 thorpej * documentation and/or other materials provided with the distribution.
54 1.1 thorpej *
55 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
56 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
57 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
58 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
59 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
60 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
61 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
63 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
64 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
65 1.1 thorpej * SUCH DAMAGE.
66 1.1 thorpej *
67 1.34.2.4 he * Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
68 1.1 thorpej */
69 1.1 thorpej
70 1.1 thorpej /*
71 1.14 sommerfe * Device driver for the Intel i82557 fast Ethernet controller,
72 1.14 sommerfe * and its successors, the i82558 and i82559.
73 1.1 thorpej */
74 1.1 thorpej
75 1.1 thorpej #include "opt_inet.h"
76 1.1 thorpej #include "opt_ns.h"
77 1.1 thorpej #include "bpfilter.h"
78 1.1 thorpej #include "rnd.h"
79 1.1 thorpej
80 1.1 thorpej #include <sys/param.h>
81 1.1 thorpej #include <sys/systm.h>
82 1.24 thorpej #include <sys/callout.h>
83 1.1 thorpej #include <sys/mbuf.h>
84 1.1 thorpej #include <sys/malloc.h>
85 1.1 thorpej #include <sys/kernel.h>
86 1.1 thorpej #include <sys/socket.h>
87 1.1 thorpej #include <sys/ioctl.h>
88 1.1 thorpej #include <sys/errno.h>
89 1.1 thorpej #include <sys/device.h>
90 1.1 thorpej
91 1.15 thorpej #include <machine/endian.h>
92 1.15 thorpej
93 1.1 thorpej #include <vm/vm.h> /* for PAGE_SIZE */
94 1.1 thorpej
95 1.1 thorpej #if NRND > 0
96 1.1 thorpej #include <sys/rnd.h>
97 1.1 thorpej #endif
98 1.1 thorpej
99 1.1 thorpej #include <net/if.h>
100 1.1 thorpej #include <net/if_dl.h>
101 1.1 thorpej #include <net/if_media.h>
102 1.1 thorpej #include <net/if_ether.h>
103 1.1 thorpej
104 1.1 thorpej #if NBPFILTER > 0
105 1.1 thorpej #include <net/bpf.h>
106 1.1 thorpej #endif
107 1.1 thorpej
108 1.1 thorpej #ifdef INET
109 1.1 thorpej #include <netinet/in.h>
110 1.1 thorpej #include <netinet/if_inarp.h>
111 1.1 thorpej #endif
112 1.1 thorpej
113 1.1 thorpej #ifdef NS
114 1.1 thorpej #include <netns/ns.h>
115 1.1 thorpej #include <netns/ns_if.h>
116 1.1 thorpej #endif
117 1.1 thorpej
118 1.1 thorpej #include <machine/bus.h>
119 1.1 thorpej #include <machine/intr.h>
120 1.1 thorpej
121 1.1 thorpej #include <dev/mii/miivar.h>
122 1.1 thorpej
123 1.1 thorpej #include <dev/ic/i82557reg.h>
124 1.1 thorpej #include <dev/ic/i82557var.h>
125 1.1 thorpej
126 1.1 thorpej /*
127 1.1 thorpej * NOTE! On the Alpha, we have an alignment constraint. The
128 1.1 thorpej * card DMAs the packet immediately following the RFA. However,
129 1.1 thorpej * the first thing in the packet is a 14-byte Ethernet header.
130 1.1 thorpej * This means that the packet is misaligned. To compensate,
131 1.1 thorpej * we actually offset the RFA 2 bytes into the cluster. This
132 1.1 thorpej * alignes the packet after the Ethernet header at a 32-bit
133 1.1 thorpej * boundary. HOWEVER! This means that the RFA is misaligned!
134 1.1 thorpej */
135 1.1 thorpej #define RFA_ALIGNMENT_FUDGE 2
136 1.1 thorpej
137 1.1 thorpej /*
138 1.34.2.4 he * The configuration byte map has several undefined fields which
139 1.34.2.4 he * must be one or must be zero. Set up a template for these bits
140 1.34.2.4 he * only (assuming an i82557 chip), leaving the actual configuration
141 1.34.2.4 he * for fxp_init().
142 1.34.2.4 he *
143 1.34.2.4 he * See the definition of struct fxp_cb_config for the bit definitions.
144 1.1 thorpej */
145 1.34.2.4 he const u_int8_t fxp_cb_config_template[] = {
146 1.1 thorpej 0x0, 0x0, /* cb_status */
147 1.34.2.4 he 0x0, 0x0, /* cb_command */
148 1.34.2.4 he 0x0, 0x0, 0x0, 0x0, /* link_addr */
149 1.34.2.4 he 0x0, /* 0 */
150 1.34.2.4 he 0x0, /* 1 */
151 1.1 thorpej 0x0, /* 2 */
152 1.1 thorpej 0x0, /* 3 */
153 1.1 thorpej 0x0, /* 4 */
154 1.34.2.4 he 0x0, /* 5 */
155 1.34.2.4 he 0x32, /* 6 */
156 1.34.2.4 he 0x0, /* 7 */
157 1.34.2.4 he 0x0, /* 8 */
158 1.1 thorpej 0x0, /* 9 */
159 1.34.2.4 he 0x6, /* 10 */
160 1.1 thorpej 0x0, /* 11 */
161 1.34.2.4 he 0x0, /* 12 */
162 1.1 thorpej 0x0, /* 13 */
163 1.1 thorpej 0xf2, /* 14 */
164 1.1 thorpej 0x48, /* 15 */
165 1.1 thorpej 0x0, /* 16 */
166 1.1 thorpej 0x40, /* 17 */
167 1.34.2.4 he 0xf0, /* 18 */
168 1.1 thorpej 0x0, /* 19 */
169 1.1 thorpej 0x3f, /* 20 */
170 1.34.2.4 he 0x5, /* 21 */
171 1.34.2.4 he 0x0, /* 22 */
172 1.34.2.4 he 0x0, /* 23 */
173 1.34.2.4 he 0x0, /* 24 */
174 1.34.2.4 he 0x0, /* 25 */
175 1.34.2.4 he 0x0, /* 26 */
176 1.34.2.4 he 0x0, /* 27 */
177 1.34.2.4 he 0x0, /* 28 */
178 1.34.2.4 he 0x0, /* 29 */
179 1.34.2.4 he 0x0, /* 30 */
180 1.34.2.4 he 0x0, /* 31 */
181 1.1 thorpej };
182 1.1 thorpej
183 1.34.2.4 he void fxp_mii_initmedia(struct fxp_softc *);
184 1.34.2.4 he int fxp_mii_mediachange(struct ifnet *);
185 1.34.2.4 he void fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
186 1.34.2.4 he
187 1.34.2.4 he void fxp_80c24_initmedia(struct fxp_softc *);
188 1.34.2.4 he int fxp_80c24_mediachange(struct ifnet *);
189 1.34.2.4 he void fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
190 1.34.2.4 he
191 1.34.2.4 he void fxp_start(struct ifnet *);
192 1.34.2.4 he int fxp_ioctl(struct ifnet *, u_long, caddr_t);
193 1.34.2.4 he void fxp_watchdog(struct ifnet *);
194 1.34.2.4 he int fxp_init(struct fxp_softc *);
195 1.34.2.4 he void fxp_stop(struct fxp_softc *, int);
196 1.34.2.4 he
197 1.34.2.4 he void fxp_txintr(struct fxp_softc *);
198 1.34.2.4 he void fxp_rxintr(struct fxp_softc *);
199 1.34.2.4 he
200 1.34.2.4 he void fxp_rxdrain(struct fxp_softc *);
201 1.34.2.4 he int fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
202 1.34.2.4 he int fxp_mdi_read(struct device *, int, int);
203 1.34.2.4 he void fxp_statchg(struct device *);
204 1.34.2.4 he void fxp_mdi_write(struct device *, int, int, int);
205 1.34.2.4 he void fxp_autosize_eeprom(struct fxp_softc*);
206 1.34.2.4 he void fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
207 1.34.2.4 he void fxp_write_eeprom(struct fxp_softc *, u_int16_t *, int, int);
208 1.34.2.4 he void fxp_eeprom_update_cksum(struct fxp_softc *);
209 1.34.2.4 he void fxp_get_info(struct fxp_softc *, u_int8_t *);
210 1.34.2.4 he void fxp_tick(void *);
211 1.34.2.4 he void fxp_mc_setup(struct fxp_softc *);
212 1.1 thorpej
213 1.34.2.4 he void fxp_shutdown(void *);
214 1.34.2.4 he void fxp_power(int, void *);
215 1.1 thorpej
216 1.7 thorpej int fxp_copy_small = 0;
217 1.10 sommerfe
218 1.1 thorpej struct fxp_phytype {
219 1.1 thorpej int fp_phy; /* type of PHY, -1 for MII at the end. */
220 1.34.2.4 he void (*fp_init)(struct fxp_softc *);
221 1.1 thorpej } fxp_phytype_table[] = {
222 1.1 thorpej { FXP_PHY_80C24, fxp_80c24_initmedia },
223 1.1 thorpej { -1, fxp_mii_initmedia },
224 1.1 thorpej };
225 1.1 thorpej
226 1.1 thorpej /*
227 1.1 thorpej * Set initial transmit threshold at 64 (512 bytes). This is
228 1.1 thorpej * increased by 64 (512 bytes) at a time, to maximum of 192
229 1.1 thorpej * (1536 bytes), if an underrun occurs.
230 1.1 thorpej */
231 1.1 thorpej static int tx_threshold = 64;
232 1.1 thorpej
233 1.1 thorpej /*
234 1.1 thorpej * Wait for the previous command to be accepted (but not necessarily
235 1.1 thorpej * completed).
236 1.1 thorpej */
237 1.34.2.4 he static __inline void
238 1.34.2.4 he fxp_scb_wait(struct fxp_softc *sc)
239 1.1 thorpej {
240 1.1 thorpej int i = 10000;
241 1.1 thorpej
242 1.1 thorpej while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
243 1.2 thorpej delay(2);
244 1.1 thorpej if (i == 0)
245 1.1 thorpej printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
246 1.1 thorpej }
247 1.1 thorpej
248 1.1 thorpej /*
249 1.34.2.4 he * Submit a command to the i82557.
250 1.34.2.4 he */
251 1.34.2.4 he static __inline void
252 1.34.2.4 he fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
253 1.34.2.4 he {
254 1.34.2.4 he
255 1.34.2.4 he CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
256 1.34.2.4 he }
257 1.34.2.4 he
258 1.34.2.4 he /*
259 1.1 thorpej * Finish attaching an i82557 interface. Called by bus-specific front-end.
260 1.1 thorpej */
261 1.1 thorpej void
262 1.34.2.4 he fxp_attach(struct fxp_softc *sc)
263 1.1 thorpej {
264 1.1 thorpej u_int8_t enaddr[6];
265 1.1 thorpej struct ifnet *ifp;
266 1.1 thorpej bus_dma_segment_t seg;
267 1.1 thorpej int rseg, i, error;
268 1.1 thorpej struct fxp_phytype *fp;
269 1.1 thorpej
270 1.24 thorpej callout_init(&sc->sc_callout);
271 1.24 thorpej
272 1.34.2.4 he /* Start out using the standard RFA. */
273 1.34.2.4 he sc->sc_rfa_size = RFA_SIZE;
274 1.34.2.4 he
275 1.34.2.4 he /*
276 1.34.2.4 he * Enable some good stuff on i82558 and later.
277 1.34.2.4 he */
278 1.34.2.4 he if (sc->sc_rev >= FXP_REV_82558_A4) {
279 1.34.2.4 he /* Enable the extended TxCB. */
280 1.34.2.4 he sc->sc_flags |= FXPF_EXT_TXCB;
281 1.34.2.4 he }
282 1.34.2.4 he
283 1.1 thorpej /*
284 1.1 thorpej * Allocate the control data structures, and create and load the
285 1.1 thorpej * DMA map for it.
286 1.1 thorpej */
287 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
288 1.1 thorpej sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
289 1.1 thorpej 0)) != 0) {
290 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
291 1.1 thorpej sc->sc_dev.dv_xname, error);
292 1.1 thorpej goto fail_0;
293 1.1 thorpej }
294 1.1 thorpej
295 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
296 1.2 thorpej sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
297 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
298 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
299 1.1 thorpej sc->sc_dev.dv_xname, error);
300 1.1 thorpej goto fail_1;
301 1.1 thorpej }
302 1.18 joda sc->sc_cdseg = seg;
303 1.18 joda sc->sc_cdnseg = rseg;
304 1.18 joda
305 1.34.2.4 he memset(sc->sc_control_data, 0, sizeof(struct fxp_control_data));
306 1.1 thorpej
307 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
308 1.1 thorpej sizeof(struct fxp_control_data), 1,
309 1.1 thorpej sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
310 1.1 thorpej printf("%s: unable to create control data DMA map, "
311 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
312 1.1 thorpej goto fail_2;
313 1.1 thorpej }
314 1.1 thorpej
315 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
316 1.2 thorpej sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
317 1.1 thorpej 0)) != 0) {
318 1.1 thorpej printf("%s: can't load control data DMA map, error = %d\n",
319 1.1 thorpej sc->sc_dev.dv_xname, error);
320 1.1 thorpej goto fail_3;
321 1.1 thorpej }
322 1.1 thorpej
323 1.1 thorpej /*
324 1.1 thorpej * Create the transmit buffer DMA maps.
325 1.1 thorpej */
326 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
327 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
328 1.1 thorpej FXP_NTXSEG, MCLBYTES, 0, 0,
329 1.2 thorpej &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
330 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
331 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
332 1.1 thorpej goto fail_4;
333 1.1 thorpej }
334 1.1 thorpej }
335 1.1 thorpej
336 1.1 thorpej /*
337 1.1 thorpej * Create the receive buffer DMA maps.
338 1.1 thorpej */
339 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
340 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
341 1.7 thorpej MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
342 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
343 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
344 1.1 thorpej goto fail_5;
345 1.1 thorpej }
346 1.1 thorpej }
347 1.1 thorpej
348 1.1 thorpej /* Initialize MAC address and media structures. */
349 1.1 thorpej fxp_get_info(sc, enaddr);
350 1.1 thorpej
351 1.34.2.4 he printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
352 1.34.2.4 he ether_sprintf(enaddr));
353 1.1 thorpej
354 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
355 1.1 thorpej
356 1.1 thorpej /*
357 1.1 thorpej * Get info about our media interface, and initialize it. Note
358 1.1 thorpej * the table terminates itself with a phy of -1, indicating
359 1.1 thorpej * that we're using MII.
360 1.1 thorpej */
361 1.1 thorpej for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
362 1.1 thorpej if (fp->fp_phy == sc->phy_primary_device)
363 1.1 thorpej break;
364 1.1 thorpej (*fp->fp_init)(sc);
365 1.1 thorpej
366 1.34.2.4 he strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
367 1.1 thorpej ifp->if_softc = sc;
368 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
369 1.1 thorpej ifp->if_ioctl = fxp_ioctl;
370 1.1 thorpej ifp->if_start = fxp_start;
371 1.1 thorpej ifp->if_watchdog = fxp_watchdog;
372 1.1 thorpej
373 1.1 thorpej /*
374 1.34.2.2 jhawk * We can support 802.1Q VLAN-sized frames.
375 1.34.2.2 jhawk */
376 1.34.2.2 jhawk sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
377 1.34.2.2 jhawk
378 1.34.2.2 jhawk /*
379 1.1 thorpej * Attach the interface.
380 1.1 thorpej */
381 1.1 thorpej if_attach(ifp);
382 1.1 thorpej ether_ifattach(ifp, enaddr);
383 1.1 thorpej #if NBPFILTER > 0
384 1.1 thorpej bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
385 1.1 thorpej sizeof(struct ether_header));
386 1.1 thorpej #endif
387 1.1 thorpej #if NRND > 0
388 1.1 thorpej rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
389 1.19 enami RND_TYPE_NET, 0);
390 1.1 thorpej #endif
391 1.1 thorpej
392 1.34.2.4 he #ifdef FXP_EVENT_COUNTERS
393 1.34.2.4 he evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
394 1.34.2.4 he NULL, sc->sc_dev.dv_xname, "txstall");
395 1.34.2.4 he evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
396 1.34.2.4 he NULL, sc->sc_dev.dv_xname, "txintr");
397 1.34.2.4 he evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
398 1.34.2.4 he NULL, sc->sc_dev.dv_xname, "rxintr");
399 1.34.2.4 he #endif /* FXP_EVENT_COUNTERS */
400 1.34.2.4 he
401 1.1 thorpej /*
402 1.1 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
403 1.1 thorpej * doing do could allow DMA to corrupt kernel memory during the
404 1.1 thorpej * reboot before the driver initializes.
405 1.1 thorpej */
406 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
407 1.1 thorpej if (sc->sc_sdhook == NULL)
408 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
409 1.1 thorpej sc->sc_dev.dv_xname);
410 1.9 sommerfe /*
411 1.9 sommerfe * Add suspend hook, for similar reasons..
412 1.9 sommerfe */
413 1.9 sommerfe sc->sc_powerhook = powerhook_establish(fxp_power, sc);
414 1.9 sommerfe if (sc->sc_powerhook == NULL)
415 1.9 sommerfe printf("%s: WARNING: unable to establish power hook\n",
416 1.9 sommerfe sc->sc_dev.dv_xname);
417 1.34 jhawk
418 1.34 jhawk /* The attach is successful. */
419 1.34 jhawk sc->sc_flags |= FXPF_ATTACHED;
420 1.34 jhawk
421 1.1 thorpej return;
422 1.1 thorpej
423 1.1 thorpej /*
424 1.1 thorpej * Free any resources we've allocated during the failed attach
425 1.1 thorpej * attempt. Do this in reverse order and fall though.
426 1.1 thorpej */
427 1.1 thorpej fail_5:
428 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
429 1.7 thorpej if (sc->sc_rxmaps[i] != NULL)
430 1.7 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
431 1.1 thorpej }
432 1.1 thorpej fail_4:
433 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
434 1.2 thorpej if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
435 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
436 1.2 thorpej FXP_DSTX(sc, i)->txs_dmamap);
437 1.1 thorpej }
438 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
439 1.1 thorpej fail_3:
440 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
441 1.1 thorpej fail_2:
442 1.2 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
443 1.1 thorpej sizeof(struct fxp_control_data));
444 1.1 thorpej fail_1:
445 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
446 1.1 thorpej fail_0:
447 1.1 thorpej return;
448 1.1 thorpej }
449 1.1 thorpej
450 1.1 thorpej void
451 1.34.2.4 he fxp_mii_initmedia(struct fxp_softc *sc)
452 1.1 thorpej {
453 1.1 thorpej
454 1.6 thorpej sc->sc_flags |= FXPF_MII;
455 1.6 thorpej
456 1.1 thorpej sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
457 1.1 thorpej sc->sc_mii.mii_readreg = fxp_mdi_read;
458 1.1 thorpej sc->sc_mii.mii_writereg = fxp_mdi_write;
459 1.1 thorpej sc->sc_mii.mii_statchg = fxp_statchg;
460 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
461 1.1 thorpej fxp_mii_mediastatus);
462 1.17 thorpej /*
463 1.17 thorpej * The i82557 wedges if all of its PHYs are isolated!
464 1.17 thorpej */
465 1.16 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
466 1.17 thorpej MII_OFFSET_ANY, MIIF_NOISOLATE);
467 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
468 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
469 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
470 1.1 thorpej } else
471 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
472 1.1 thorpej }
473 1.1 thorpej
474 1.1 thorpej void
475 1.34.2.4 he fxp_80c24_initmedia(struct fxp_softc *sc)
476 1.1 thorpej {
477 1.1 thorpej
478 1.1 thorpej /*
479 1.1 thorpej * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
480 1.1 thorpej * doesn't have a programming interface of any sort. The
481 1.1 thorpej * media is sensed automatically based on how the link partner
482 1.1 thorpej * is configured. This is, in essence, manual configuration.
483 1.1 thorpej */
484 1.1 thorpej printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
485 1.1 thorpej sc->sc_dev.dv_xname);
486 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
487 1.1 thorpej fxp_80c24_mediastatus);
488 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
489 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
490 1.1 thorpej }
491 1.1 thorpej
492 1.1 thorpej /*
493 1.1 thorpej * Device shutdown routine. Called at system shutdown after sync. The
494 1.1 thorpej * main purpose of this routine is to shut off receiver DMA so that
495 1.1 thorpej * kernel memory doesn't get clobbered during warmboot.
496 1.1 thorpej */
497 1.1 thorpej void
498 1.34.2.4 he fxp_shutdown(void *arg)
499 1.1 thorpej {
500 1.2 thorpej struct fxp_softc *sc = arg;
501 1.1 thorpej
502 1.9 sommerfe /*
503 1.9 sommerfe * Since the system's going to halt shortly, don't bother
504 1.9 sommerfe * freeing mbufs.
505 1.9 sommerfe */
506 1.9 sommerfe fxp_stop(sc, 0);
507 1.9 sommerfe }
508 1.9 sommerfe /*
509 1.9 sommerfe * Power handler routine. Called when the system is transitioning
510 1.9 sommerfe * into/out of power save modes. As with fxp_shutdown, the main
511 1.9 sommerfe * purpose of this routine is to shut off receiver DMA so it doesn't
512 1.9 sommerfe * clobber kernel memory at the wrong time.
513 1.9 sommerfe */
514 1.9 sommerfe void
515 1.34.2.4 he fxp_power(int why, void *arg)
516 1.9 sommerfe {
517 1.9 sommerfe struct fxp_softc *sc = arg;
518 1.9 sommerfe struct ifnet *ifp;
519 1.9 sommerfe int s;
520 1.9 sommerfe
521 1.9 sommerfe s = splnet();
522 1.34.2.3 he switch (why) {
523 1.34.2.3 he case PWR_SUSPEND:
524 1.34.2.3 he case PWR_STANDBY:
525 1.9 sommerfe fxp_stop(sc, 0);
526 1.34.2.3 he break;
527 1.34.2.3 he case PWR_RESUME:
528 1.9 sommerfe ifp = &sc->sc_ethercom.ec_if;
529 1.9 sommerfe if (ifp->if_flags & IFF_UP)
530 1.9 sommerfe fxp_init(sc);
531 1.34.2.3 he break;
532 1.34.2.3 he case PWR_SOFTSUSPEND:
533 1.34.2.3 he case PWR_SOFTSTANDBY:
534 1.34.2.3 he case PWR_SOFTRESUME:
535 1.34.2.3 he break;
536 1.9 sommerfe }
537 1.9 sommerfe splx(s);
538 1.1 thorpej }
539 1.1 thorpej
540 1.1 thorpej /*
541 1.1 thorpej * Initialize the interface media.
542 1.1 thorpej */
543 1.1 thorpej void
544 1.34.2.4 he fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
545 1.1 thorpej {
546 1.1 thorpej u_int16_t data, myea[3];
547 1.1 thorpej
548 1.1 thorpej /*
549 1.1 thorpej * Reset to a stable state.
550 1.1 thorpej */
551 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
552 1.1 thorpej DELAY(10);
553 1.1 thorpej
554 1.13 joda sc->sc_eeprom_size = 0;
555 1.13 joda fxp_autosize_eeprom(sc);
556 1.13 joda if(sc->sc_eeprom_size == 0) {
557 1.28 soren printf("%s: failed to detect EEPROM size\n", sc->sc_dev.dv_xname);
558 1.13 joda sc->sc_eeprom_size = 6; /* XXX panic here? */
559 1.10 sommerfe }
560 1.10 sommerfe #ifdef DEBUG
561 1.13 joda printf("%s: detected %d word EEPROM\n",
562 1.10 sommerfe sc->sc_dev.dv_xname,
563 1.10 sommerfe 1 << sc->sc_eeprom_size);
564 1.10 sommerfe #endif
565 1.10 sommerfe
566 1.10 sommerfe /*
567 1.1 thorpej * Get info about the primary PHY
568 1.1 thorpej */
569 1.1 thorpej fxp_read_eeprom(sc, &data, 6, 1);
570 1.34.2.4 he sc->phy_primary_device =
571 1.34.2.4 he (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
572 1.1 thorpej
573 1.1 thorpej /*
574 1.1 thorpej * Read MAC address.
575 1.1 thorpej */
576 1.1 thorpej fxp_read_eeprom(sc, myea, 0, 3);
577 1.31 soren enaddr[0] = myea[0] & 0xff;
578 1.31 soren enaddr[1] = myea[0] >> 8;
579 1.31 soren enaddr[2] = myea[1] & 0xff;
580 1.31 soren enaddr[3] = myea[1] >> 8;
581 1.31 soren enaddr[4] = myea[2] & 0xff;
582 1.31 soren enaddr[5] = myea[2] >> 8;
583 1.34.2.4 he
584 1.34.2.4 he /*
585 1.34.2.4 he * Systems based on the ICH2/ICH2-M chip from Intel, as well
586 1.34.2.4 he * as some i82559 designs, have a defect where the chip can
587 1.34.2.4 he * cause a PCI protocol violation if it receives a CU_RESUME
588 1.34.2.4 he * command when it is entering the IDLE state.
589 1.34.2.4 he *
590 1.34.2.4 he * The work-around is to disable Dynamic Standby Mode, so that
591 1.34.2.4 he * the chip never deasserts #CLKRUN, and always remains in the
592 1.34.2.4 he * active state.
593 1.34.2.4 he *
594 1.34.2.4 he * Unfortunately, the only way to disable Dynamic Standby is
595 1.34.2.4 he * to frob an EEPROM setting and reboot (the EEPROM setting
596 1.34.2.4 he * is only consulted when the PCI bus comes out of reset).
597 1.34.2.4 he *
598 1.34.2.4 he * See Intel 82801BA/82801BAM Specification Update, Errata #30.
599 1.34.2.4 he */
600 1.34.2.4 he if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
601 1.34.2.4 he fxp_read_eeprom(sc, &data, 10, 1);
602 1.34.2.4 he if (data & 0x02) { /* STB enable */
603 1.34.2.4 he printf("%s: WARNING: Disabling dynamic standby mode in EEPROM to work around a\n", sc->sc_dev.dv_xname);
604 1.34.2.4 he printf("%s: WARNING: hardware bug. You must reset the system before using this\n", sc->sc_dev.dv_xname);
605 1.34.2.4 he printf("%s: WARNING: interface.\n", sc->sc_dev.dv_xname);
606 1.34.2.4 he data &= ~0x02;
607 1.34.2.4 he fxp_write_eeprom(sc, &data, 10, 1);
608 1.34.2.4 he printf("%s: new EEPROM ID: 0x%04x\n",
609 1.34.2.4 he sc->sc_dev.dv_xname, data);
610 1.34.2.4 he fxp_eeprom_update_cksum(sc);
611 1.34.2.4 he }
612 1.34.2.4 he }
613 1.34.2.4 he }
614 1.34.2.4 he
615 1.34.2.4 he static void
616 1.34.2.4 he fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int len)
617 1.34.2.4 he {
618 1.34.2.4 he uint16_t reg;
619 1.34.2.4 he int x;
620 1.34.2.4 he
621 1.34.2.4 he for (x = 1 << (len - 1); x != 0; x >>= 1) {
622 1.34.2.4 he if (data & x)
623 1.34.2.4 he reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
624 1.34.2.4 he else
625 1.34.2.4 he reg = FXP_EEPROM_EECS;
626 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
627 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
628 1.34.2.4 he reg | FXP_EEPROM_EESK);
629 1.34.2.4 he DELAY(4);
630 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
631 1.34.2.4 he DELAY(4);
632 1.34.2.4 he }
633 1.1 thorpej }
634 1.1 thorpej
635 1.1 thorpej /*
636 1.13 joda * Figure out EEPROM size.
637 1.13 joda *
638 1.13 joda * 559's can have either 64-word or 256-word EEPROMs, the 558
639 1.13 joda * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
640 1.13 joda * talks about the existance of 16 to 256 word EEPROMs.
641 1.13 joda *
642 1.13 joda * The only known sizes are 64 and 256, where the 256 version is used
643 1.13 joda * by CardBus cards to store CIS information.
644 1.13 joda *
645 1.13 joda * The address is shifted in msb-to-lsb, and after the last
646 1.13 joda * address-bit the EEPROM is supposed to output a `dummy zero' bit,
647 1.13 joda * after which follows the actual data. We try to detect this zero, by
648 1.13 joda * probing the data-out bit in the EEPROM control register just after
649 1.13 joda * having shifted in a bit. If the bit is zero, we assume we've
650 1.13 joda * shifted enough address bits. The data-out should be tri-state,
651 1.13 joda * before this, which should translate to a logical one.
652 1.13 joda *
653 1.13 joda * Other ways to do this would be to try to read a register with known
654 1.13 joda * contents with a varying number of address bits, but no such
655 1.13 joda * register seem to be available. The high bits of register 10 are 01
656 1.13 joda * on the 558 and 559, but apparently not on the 557.
657 1.13 joda *
658 1.13 joda * The Linux driver computes a checksum on the EEPROM data, but the
659 1.13 joda * value of this checksum is not very well documented.
660 1.13 joda */
661 1.13 joda
662 1.13 joda void
663 1.34.2.4 he fxp_autosize_eeprom(struct fxp_softc *sc)
664 1.13 joda {
665 1.13 joda int x;
666 1.13 joda
667 1.13 joda CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
668 1.34.2.4 he
669 1.34.2.4 he /* Shift in read opcode. */
670 1.34.2.4 he fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
671 1.34.2.4 he
672 1.13 joda /*
673 1.13 joda * Shift in address, wait for the dummy zero following a correct
674 1.13 joda * address shift.
675 1.13 joda */
676 1.34.2.4 he for (x = 1; x <= 8; x++) {
677 1.13 joda CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
678 1.13 joda CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
679 1.19 enami FXP_EEPROM_EECS | FXP_EEPROM_EESK);
680 1.33 tsutsui DELAY(4);
681 1.13 joda if((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
682 1.13 joda FXP_EEPROM_EEDO) == 0)
683 1.13 joda break;
684 1.13 joda CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
685 1.33 tsutsui DELAY(4);
686 1.13 joda }
687 1.13 joda CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
688 1.33 tsutsui DELAY(4);
689 1.13 joda if(x != 6 && x != 8) {
690 1.13 joda #ifdef DEBUG
691 1.13 joda printf("%s: strange EEPROM size (%d)\n",
692 1.13 joda sc->sc_dev.dv_xname, 1 << x);
693 1.13 joda #endif
694 1.13 joda } else
695 1.13 joda sc->sc_eeprom_size = x;
696 1.13 joda }
697 1.13 joda
698 1.13 joda /*
699 1.1 thorpej * Read from the serial EEPROM. Basically, you manually shift in
700 1.1 thorpej * the read opcode (one bit at a time) and then shift in the address,
701 1.1 thorpej * and then you shift out the data (all of this one bit at a time).
702 1.1 thorpej * The word size is 16 bits, so you have to provide the address for
703 1.1 thorpej * every 16 bits of data.
704 1.1 thorpej */
705 1.1 thorpej void
706 1.34.2.4 he fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
707 1.1 thorpej {
708 1.1 thorpej u_int16_t reg;
709 1.1 thorpej int i, x;
710 1.1 thorpej
711 1.1 thorpej for (i = 0; i < words; i++) {
712 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
713 1.34.2.4 he
714 1.34.2.4 he /* Shift in read opcode. */
715 1.34.2.4 he fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
716 1.34.2.4 he
717 1.34.2.4 he /* Shift in address. */
718 1.34.2.4 he fxp_eeprom_shiftin(sc, i + offset, sc->sc_eeprom_size);
719 1.34.2.4 he
720 1.1 thorpej reg = FXP_EEPROM_EECS;
721 1.1 thorpej data[i] = 0;
722 1.34.2.4 he
723 1.34.2.4 he /* Shift out data. */
724 1.1 thorpej for (x = 16; x > 0; x--) {
725 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
726 1.1 thorpej reg | FXP_EEPROM_EESK);
727 1.33 tsutsui DELAY(4);
728 1.1 thorpej if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
729 1.1 thorpej FXP_EEPROM_EEDO)
730 1.1 thorpej data[i] |= (1 << (x - 1));
731 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
732 1.33 tsutsui DELAY(4);
733 1.1 thorpej }
734 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
735 1.33 tsutsui DELAY(4);
736 1.1 thorpej }
737 1.1 thorpej }
738 1.1 thorpej
739 1.1 thorpej /*
740 1.34.2.4 he * Write data to the serial EEPROM.
741 1.34.2.4 he */
742 1.34.2.4 he void
743 1.34.2.4 he fxp_write_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
744 1.34.2.4 he {
745 1.34.2.4 he int i, j;
746 1.34.2.4 he
747 1.34.2.4 he for (i = 0; i < words; i++) {
748 1.34.2.4 he /* Erase/write enable. */
749 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
750 1.34.2.4 he fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
751 1.34.2.4 he fxp_eeprom_shiftin(sc, 0x3 << (sc->sc_eeprom_size - 2),
752 1.34.2.4 he sc->sc_eeprom_size);
753 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
754 1.34.2.4 he DELAY(4);
755 1.34.2.4 he
756 1.34.2.4 he /* Shift in write opcode, address, data. */
757 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
758 1.34.2.4 he fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
759 1.34.2.4 he fxp_eeprom_shiftin(sc, offset, sc->sc_eeprom_size);
760 1.34.2.4 he fxp_eeprom_shiftin(sc, data[i], 16);
761 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
762 1.34.2.4 he DELAY(4);
763 1.34.2.4 he
764 1.34.2.4 he /* Wait for the EEPROM to finish up. */
765 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
766 1.34.2.4 he DELAY(4);
767 1.34.2.4 he for (j = 0; j < 1000; j++) {
768 1.34.2.4 he if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
769 1.34.2.4 he FXP_EEPROM_EEDO)
770 1.34.2.4 he break;
771 1.34.2.4 he DELAY(50);
772 1.34.2.4 he }
773 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
774 1.34.2.4 he DELAY(4);
775 1.34.2.4 he
776 1.34.2.4 he /* Erase/write disable. */
777 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
778 1.34.2.4 he fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
779 1.34.2.4 he fxp_eeprom_shiftin(sc, 0, sc->sc_eeprom_size);
780 1.34.2.4 he CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
781 1.34.2.4 he DELAY(4);
782 1.34.2.4 he }
783 1.34.2.4 he }
784 1.34.2.4 he
785 1.34.2.4 he /*
786 1.34.2.4 he * Update the checksum of the EEPROM.
787 1.34.2.4 he */
788 1.34.2.4 he void
789 1.34.2.4 he fxp_eeprom_update_cksum(struct fxp_softc *sc)
790 1.34.2.4 he {
791 1.34.2.4 he int i;
792 1.34.2.4 he uint16_t data, cksum;
793 1.34.2.4 he
794 1.34.2.4 he cksum = 0;
795 1.34.2.4 he for (i = 0; i < (1 << sc->sc_eeprom_size) - 1; i++) {
796 1.34.2.4 he fxp_read_eeprom(sc, &data, i, 1);
797 1.34.2.4 he cksum += data;
798 1.34.2.4 he }
799 1.34.2.4 he i = (1 << sc->sc_eeprom_size) - 1;
800 1.34.2.4 he cksum = 0xbaba - cksum;
801 1.34.2.4 he fxp_read_eeprom(sc, &data, i, 1);
802 1.34.2.4 he fxp_write_eeprom(sc, &cksum, i, 1);
803 1.34.2.4 he printf("%s: EEPROM checksum @ 0x%x: 0x%04x -> 0x%04x\n",
804 1.34.2.4 he sc->sc_dev.dv_xname, i, data, cksum);
805 1.34.2.4 he }
806 1.34.2.4 he
807 1.34.2.4 he /*
808 1.1 thorpej * Start packet transmission on the interface.
809 1.1 thorpej */
810 1.1 thorpej void
811 1.34.2.4 he fxp_start(struct ifnet *ifp)
812 1.1 thorpej {
813 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
814 1.2 thorpej struct mbuf *m0, *m;
815 1.34.2.4 he struct fxp_txdesc *txd;
816 1.2 thorpej struct fxp_txsoft *txs;
817 1.1 thorpej bus_dmamap_t dmamap;
818 1.2 thorpej int error, lasttx, nexttx, opending, seg;
819 1.1 thorpej
820 1.1 thorpej /*
821 1.8 thorpej * If we want a re-init, bail out now.
822 1.1 thorpej */
823 1.8 thorpej if (sc->sc_flags & FXPF_WANTINIT) {
824 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
825 1.1 thorpej return;
826 1.1 thorpej }
827 1.1 thorpej
828 1.8 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
829 1.8 thorpej return;
830 1.8 thorpej
831 1.1 thorpej /*
832 1.2 thorpej * Remember the previous txpending and the current lasttx.
833 1.1 thorpej */
834 1.2 thorpej opending = sc->sc_txpending;
835 1.2 thorpej lasttx = sc->sc_txlast;
836 1.1 thorpej
837 1.2 thorpej /*
838 1.2 thorpej * Loop through the send queue, setting up transmit descriptors
839 1.2 thorpej * until we drain the queue, or use up all available transmit
840 1.2 thorpej * descriptors.
841 1.2 thorpej */
842 1.34.2.4 he for (;;) {
843 1.1 thorpej /*
844 1.2 thorpej * Grab a packet off the queue.
845 1.1 thorpej */
846 1.2 thorpej IF_DEQUEUE(&ifp->if_snd, m0);
847 1.2 thorpej if (m0 == NULL)
848 1.2 thorpej break;
849 1.1 thorpej
850 1.34.2.4 he if (sc->sc_txpending == FXP_NTXCB) {
851 1.34.2.4 he FXP_EVCNT_INCR(&sc->sc_ev_txstall);
852 1.34.2.4 he break;
853 1.34.2.4 he }
854 1.34.2.4 he
855 1.1 thorpej /*
856 1.2 thorpej * Get the next available transmit descriptor.
857 1.1 thorpej */
858 1.2 thorpej nexttx = FXP_NEXTTX(sc->sc_txlast);
859 1.2 thorpej txd = FXP_CDTX(sc, nexttx);
860 1.2 thorpej txs = FXP_DSTX(sc, nexttx);
861 1.2 thorpej dmamap = txs->txs_dmamap;
862 1.1 thorpej
863 1.1 thorpej /*
864 1.2 thorpej * Load the DMA map. If this fails, the packet either
865 1.2 thorpej * didn't fit in the allotted number of frags, or we were
866 1.2 thorpej * short on resources. In this case, we'll copy and try
867 1.2 thorpej * again.
868 1.1 thorpej */
869 1.2 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
870 1.2 thorpej BUS_DMA_NOWAIT) != 0) {
871 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
872 1.2 thorpej if (m == NULL) {
873 1.2 thorpej printf("%s: unable to allocate Tx mbuf\n",
874 1.2 thorpej sc->sc_dev.dv_xname);
875 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
876 1.2 thorpej break;
877 1.1 thorpej }
878 1.2 thorpej if (m0->m_pkthdr.len > MHLEN) {
879 1.2 thorpej MCLGET(m, M_DONTWAIT);
880 1.2 thorpej if ((m->m_flags & M_EXT) == 0) {
881 1.2 thorpej printf("%s: unable to allocate Tx "
882 1.2 thorpej "cluster\n", sc->sc_dev.dv_xname);
883 1.2 thorpej m_freem(m);
884 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
885 1.2 thorpej break;
886 1.1 thorpej }
887 1.1 thorpej }
888 1.2 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
889 1.2 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
890 1.2 thorpej m_freem(m0);
891 1.2 thorpej m0 = m;
892 1.2 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
893 1.2 thorpej m0, BUS_DMA_NOWAIT);
894 1.2 thorpej if (error) {
895 1.2 thorpej printf("%s: unable to load Tx buffer, "
896 1.2 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
897 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
898 1.2 thorpej break;
899 1.2 thorpej }
900 1.2 thorpej }
901 1.1 thorpej
902 1.2 thorpej /* Initialize the fraglist. */
903 1.2 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
904 1.34.2.4 he txd->txd_tbd[seg].tb_addr =
905 1.15 thorpej htole32(dmamap->dm_segs[seg].ds_addr);
906 1.34.2.4 he txd->txd_tbd[seg].tb_size =
907 1.15 thorpej htole32(dmamap->dm_segs[seg].ds_len);
908 1.1 thorpej }
909 1.1 thorpej
910 1.2 thorpej /* Sync the DMA map. */
911 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
912 1.1 thorpej BUS_DMASYNC_PREWRITE);
913 1.1 thorpej
914 1.1 thorpej /*
915 1.2 thorpej * Store a pointer to the packet so we can free it later.
916 1.1 thorpej */
917 1.2 thorpej txs->txs_mbuf = m0;
918 1.1 thorpej
919 1.1 thorpej /*
920 1.2 thorpej * Initialize the transmit descriptor.
921 1.1 thorpej */
922 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0 */
923 1.34.2.4 he txd->txd_txcb.cb_status = 0;
924 1.34.2.4 he txd->txd_txcb.cb_command =
925 1.15 thorpej htole16(FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF);
926 1.34.2.4 he txd->txd_txcb.tx_threshold = tx_threshold;
927 1.34.2.4 he txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
928 1.1 thorpej
929 1.2 thorpej FXP_CDTXSYNC(sc, nexttx,
930 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
931 1.2 thorpej
932 1.2 thorpej /* Advance the tx pointer. */
933 1.2 thorpej sc->sc_txpending++;
934 1.2 thorpej sc->sc_txlast = nexttx;
935 1.1 thorpej
936 1.1 thorpej #if NBPFILTER > 0
937 1.1 thorpej /*
938 1.1 thorpej * Pass packet to bpf if there is a listener.
939 1.1 thorpej */
940 1.1 thorpej if (ifp->if_bpf)
941 1.2 thorpej bpf_mtap(ifp->if_bpf, m0);
942 1.1 thorpej #endif
943 1.1 thorpej }
944 1.1 thorpej
945 1.2 thorpej if (sc->sc_txpending == FXP_NTXCB) {
946 1.2 thorpej /* No more slots; notify upper layer. */
947 1.2 thorpej ifp->if_flags |= IFF_OACTIVE;
948 1.2 thorpej }
949 1.2 thorpej
950 1.2 thorpej if (sc->sc_txpending != opending) {
951 1.2 thorpej /*
952 1.2 thorpej * We enqueued packets. If the transmitter was idle,
953 1.2 thorpej * reset the txdirty pointer.
954 1.2 thorpej */
955 1.2 thorpej if (opending == 0)
956 1.2 thorpej sc->sc_txdirty = FXP_NEXTTX(lasttx);
957 1.2 thorpej
958 1.2 thorpej /*
959 1.2 thorpej * Cause the chip to interrupt and suspend command
960 1.2 thorpej * processing once the last packet we've enqueued
961 1.2 thorpej * has been transmitted.
962 1.2 thorpej */
963 1.34.2.4 he FXP_CDTX(sc, sc->sc_txlast)->txd_txcb.cb_command |=
964 1.15 thorpej htole16(FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
965 1.2 thorpej FXP_CDTXSYNC(sc, sc->sc_txlast,
966 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
967 1.2 thorpej
968 1.2 thorpej /*
969 1.2 thorpej * The entire packet chain is set up. Clear the suspend bit
970 1.2 thorpej * on the command prior to the first packet we set up.
971 1.2 thorpej */
972 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
973 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
974 1.34.2.4 he FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
975 1.34.2.4 he htole16(~FXP_CB_COMMAND_S);
976 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
977 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
978 1.2 thorpej
979 1.2 thorpej /*
980 1.2 thorpej * Issue a Resume command in case the chip was suspended.
981 1.2 thorpej */
982 1.1 thorpej fxp_scb_wait(sc);
983 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
984 1.1 thorpej
985 1.2 thorpej /* Set a watchdog timer in case the chip flakes out. */
986 1.1 thorpej ifp->if_timer = 5;
987 1.1 thorpej }
988 1.1 thorpej }
989 1.1 thorpej
990 1.1 thorpej /*
991 1.1 thorpej * Process interface interrupts.
992 1.1 thorpej */
993 1.1 thorpej int
994 1.34.2.4 he fxp_intr(void *arg)
995 1.1 thorpej {
996 1.1 thorpej struct fxp_softc *sc = arg;
997 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
998 1.7 thorpej bus_dmamap_t rxmap;
999 1.34.2.4 he int claimed = 0;
1000 1.1 thorpej u_int8_t statack;
1001 1.1 thorpej
1002 1.18 joda if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
1003 1.20 enami return (0);
1004 1.9 sommerfe /*
1005 1.9 sommerfe * If the interface isn't running, don't try to
1006 1.9 sommerfe * service the interrupt.. just ack it and bail.
1007 1.9 sommerfe */
1008 1.9 sommerfe if ((ifp->if_flags & IFF_RUNNING) == 0) {
1009 1.9 sommerfe statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
1010 1.9 sommerfe if (statack) {
1011 1.9 sommerfe claimed = 1;
1012 1.9 sommerfe CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
1013 1.9 sommerfe }
1014 1.20 enami return (claimed);
1015 1.9 sommerfe }
1016 1.9 sommerfe
1017 1.1 thorpej while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1018 1.1 thorpej claimed = 1;
1019 1.1 thorpej
1020 1.1 thorpej /*
1021 1.1 thorpej * First ACK all the interrupts in this pass.
1022 1.1 thorpej */
1023 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
1024 1.1 thorpej
1025 1.1 thorpej /*
1026 1.1 thorpej * Process receiver interrupts. If a no-resource (RNR)
1027 1.1 thorpej * condition exists, get whatever packets we can and
1028 1.1 thorpej * re-start the receiver.
1029 1.1 thorpej */
1030 1.1 thorpej if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
1031 1.34.2.4 he FXP_EVCNT_INCR(&sc->sc_ev_rxintr);
1032 1.34.2.4 he fxp_rxintr(sc);
1033 1.7 thorpej }
1034 1.7 thorpej
1035 1.7 thorpej if (statack & FXP_SCB_STATACK_RNR) {
1036 1.7 thorpej rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
1037 1.7 thorpej fxp_scb_wait(sc);
1038 1.7 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1039 1.7 thorpej rxmap->dm_segs[0].ds_addr +
1040 1.7 thorpej RFA_ALIGNMENT_FUDGE);
1041 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1042 1.1 thorpej }
1043 1.7 thorpej
1044 1.1 thorpej /*
1045 1.1 thorpej * Free any finished transmit mbuf chains.
1046 1.1 thorpej */
1047 1.5 thorpej if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
1048 1.34.2.4 he FXP_EVCNT_INCR(&sc->sc_ev_txintr);
1049 1.34.2.4 he fxp_txintr(sc);
1050 1.2 thorpej
1051 1.2 thorpej /*
1052 1.34.2.4 he * Try to get more packets going.
1053 1.2 thorpej */
1054 1.34.2.4 he fxp_start(ifp);
1055 1.2 thorpej
1056 1.34.2.4 he if (sc->sc_txpending == 0) {
1057 1.2 thorpej /*
1058 1.8 thorpej * If we want a re-init, do that now.
1059 1.2 thorpej */
1060 1.8 thorpej if (sc->sc_flags & FXPF_WANTINIT)
1061 1.8 thorpej (void) fxp_init(sc);
1062 1.1 thorpej }
1063 1.1 thorpej }
1064 1.1 thorpej }
1065 1.1 thorpej
1066 1.1 thorpej #if NRND > 0
1067 1.1 thorpej if (claimed)
1068 1.1 thorpej rnd_add_uint32(&sc->rnd_source, statack);
1069 1.1 thorpej #endif
1070 1.1 thorpej return (claimed);
1071 1.1 thorpej }
1072 1.1 thorpej
1073 1.1 thorpej /*
1074 1.34.2.4 he * Handle transmit completion interrupts.
1075 1.34.2.4 he */
1076 1.34.2.4 he void
1077 1.34.2.4 he fxp_txintr(struct fxp_softc *sc)
1078 1.34.2.4 he {
1079 1.34.2.4 he struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1080 1.34.2.4 he struct fxp_txdesc *txd;
1081 1.34.2.4 he struct fxp_txsoft *txs;
1082 1.34.2.4 he int i;
1083 1.34.2.4 he u_int16_t txstat;
1084 1.34.2.4 he
1085 1.34.2.4 he ifp->if_flags &= ~IFF_OACTIVE;
1086 1.34.2.4 he for (i = sc->sc_txdirty; sc->sc_txpending != 0;
1087 1.34.2.4 he i = FXP_NEXTTX(i), sc->sc_txpending--) {
1088 1.34.2.4 he txd = FXP_CDTX(sc, i);
1089 1.34.2.4 he txs = FXP_DSTX(sc, i);
1090 1.34.2.4 he
1091 1.34.2.4 he FXP_CDTXSYNC(sc, i,
1092 1.34.2.4 he BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1093 1.34.2.4 he
1094 1.34.2.4 he txstat = le16toh(txd->txd_txcb.cb_status);
1095 1.34.2.4 he
1096 1.34.2.4 he if ((txstat & FXP_CB_STATUS_C) == 0)
1097 1.34.2.4 he break;
1098 1.34.2.4 he
1099 1.34.2.4 he bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1100 1.34.2.4 he 0, txs->txs_dmamap->dm_mapsize,
1101 1.34.2.4 he BUS_DMASYNC_POSTWRITE);
1102 1.34.2.4 he bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1103 1.34.2.4 he m_freem(txs->txs_mbuf);
1104 1.34.2.4 he txs->txs_mbuf = NULL;
1105 1.34.2.4 he }
1106 1.34.2.4 he
1107 1.34.2.4 he /* Update the dirty transmit buffer pointer. */
1108 1.34.2.4 he sc->sc_txdirty = i;
1109 1.34.2.4 he
1110 1.34.2.4 he /*
1111 1.34.2.4 he * Cancel the watchdog timer if there are no pending
1112 1.34.2.4 he * transmissions.
1113 1.34.2.4 he */
1114 1.34.2.4 he if (sc->sc_txpending == 0)
1115 1.34.2.4 he ifp->if_timer = 0;
1116 1.34.2.4 he }
1117 1.34.2.4 he
1118 1.34.2.4 he /*
1119 1.34.2.4 he * Handle receive interrupts.
1120 1.34.2.4 he */
1121 1.34.2.4 he void
1122 1.34.2.4 he fxp_rxintr(struct fxp_softc *sc)
1123 1.34.2.4 he {
1124 1.34.2.4 he struct ethercom *ec = &sc->sc_ethercom;
1125 1.34.2.4 he struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1126 1.34.2.4 he struct mbuf *m, *m0;
1127 1.34.2.4 he bus_dmamap_t rxmap;
1128 1.34.2.4 he struct fxp_rfa *rfa;
1129 1.34.2.4 he struct ether_header *eh;
1130 1.34.2.4 he u_int16_t len, rxstat;
1131 1.34.2.4 he
1132 1.34.2.4 he for (;;) {
1133 1.34.2.4 he m = sc->sc_rxq.ifq_head;
1134 1.34.2.4 he rfa = FXP_MTORFA(m);
1135 1.34.2.4 he rxmap = M_GETCTX(m, bus_dmamap_t);
1136 1.34.2.4 he
1137 1.34.2.4 he FXP_RFASYNC(sc, m,
1138 1.34.2.4 he BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1139 1.34.2.4 he
1140 1.34.2.4 he rxstat = le16toh(rfa->rfa_status);
1141 1.34.2.4 he
1142 1.34.2.4 he if ((rxstat & FXP_RFA_STATUS_C) == 0) {
1143 1.34.2.4 he /*
1144 1.34.2.4 he * We have processed all of the
1145 1.34.2.4 he * receive buffers.
1146 1.34.2.4 he */
1147 1.34.2.4 he FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
1148 1.34.2.4 he return;
1149 1.34.2.4 he }
1150 1.34.2.4 he
1151 1.34.2.4 he IF_DEQUEUE(&sc->sc_rxq, m);
1152 1.34.2.4 he
1153 1.34.2.4 he FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
1154 1.34.2.4 he
1155 1.34.2.4 he len = le16toh(rfa->actual_size) &
1156 1.34.2.4 he (m->m_ext.ext_size - 1);
1157 1.34.2.4 he
1158 1.34.2.4 he if (len < sizeof(struct ether_header)) {
1159 1.34.2.4 he /*
1160 1.34.2.4 he * Runt packet; drop it now.
1161 1.34.2.4 he */
1162 1.34.2.4 he FXP_INIT_RFABUF(sc, m);
1163 1.34.2.4 he continue;
1164 1.34.2.4 he }
1165 1.34.2.4 he
1166 1.34.2.4 he /*
1167 1.34.2.4 he * If support for 802.1Q VLAN sized frames is
1168 1.34.2.4 he * enabled, we need to do some additional error
1169 1.34.2.4 he * checking (as we are saving bad frames, in
1170 1.34.2.4 he * order to receive the larger ones).
1171 1.34.2.4 he */
1172 1.34.2.4 he if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
1173 1.34.2.4 he (rxstat & (FXP_RFA_STATUS_OVERRUN|
1174 1.34.2.4 he FXP_RFA_STATUS_RNR|
1175 1.34.2.4 he FXP_RFA_STATUS_ALIGN|
1176 1.34.2.4 he FXP_RFA_STATUS_CRC)) != 0) {
1177 1.34.2.4 he FXP_INIT_RFABUF(sc, m);
1178 1.34.2.4 he continue;
1179 1.34.2.4 he }
1180 1.34.2.4 he
1181 1.34.2.4 he /*
1182 1.34.2.4 he * If the packet is small enough to fit in a
1183 1.34.2.4 he * single header mbuf, allocate one and copy
1184 1.34.2.4 he * the data into it. This greatly reduces
1185 1.34.2.4 he * memory consumption when we receive lots
1186 1.34.2.4 he * of small packets.
1187 1.34.2.4 he *
1188 1.34.2.4 he * Otherwise, we add a new buffer to the receive
1189 1.34.2.4 he * chain. If this fails, we drop the packet and
1190 1.34.2.4 he * recycle the old buffer.
1191 1.34.2.4 he */
1192 1.34.2.4 he if (fxp_copy_small != 0 && len <= MHLEN) {
1193 1.34.2.4 he MGETHDR(m0, M_DONTWAIT, MT_DATA);
1194 1.34.2.4 he if (m == NULL)
1195 1.34.2.4 he goto dropit;
1196 1.34.2.4 he memcpy(mtod(m0, caddr_t),
1197 1.34.2.4 he mtod(m, caddr_t), len);
1198 1.34.2.4 he FXP_INIT_RFABUF(sc, m);
1199 1.34.2.4 he m = m0;
1200 1.34.2.4 he } else {
1201 1.34.2.4 he if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
1202 1.34.2.4 he dropit:
1203 1.34.2.4 he ifp->if_ierrors++;
1204 1.34.2.4 he FXP_INIT_RFABUF(sc, m);
1205 1.34.2.4 he continue;
1206 1.34.2.4 he }
1207 1.34.2.4 he }
1208 1.34.2.4 he
1209 1.34.2.4 he m->m_pkthdr.rcvif = ifp;
1210 1.34.2.4 he m->m_pkthdr.len = m->m_len = len;
1211 1.34.2.4 he eh = mtod(m, struct ether_header *);
1212 1.34.2.4 he
1213 1.34.2.4 he #if NBPFILTER > 0
1214 1.34.2.4 he /*
1215 1.34.2.4 he * Pass this up to any BPF listeners, but only
1216 1.34.2.4 he * pass it up the stack it its for us.
1217 1.34.2.4 he */
1218 1.34.2.4 he if (ifp->if_bpf) {
1219 1.34.2.4 he bpf_mtap(ifp->if_bpf, m);
1220 1.34.2.4 he
1221 1.34.2.4 he if ((ifp->if_flags & IFF_PROMISC) != 0 &&
1222 1.34.2.4 he (rxstat & FXP_RFA_STATUS_IAMATCH) != 0 &&
1223 1.34.2.4 he (eh->ether_dhost[0] & 1) == 0) {
1224 1.34.2.4 he m_freem(m);
1225 1.34.2.4 he continue;
1226 1.34.2.4 he }
1227 1.34.2.4 he }
1228 1.34.2.4 he #endif
1229 1.34.2.4 he
1230 1.34.2.4 he /* Pass it on. */
1231 1.34.2.4 he (*ifp->if_input)(ifp, m);
1232 1.34.2.4 he }
1233 1.34.2.4 he }
1234 1.34.2.4 he
1235 1.34.2.4 he /*
1236 1.1 thorpej * Update packet in/out/collision statistics. The i82557 doesn't
1237 1.1 thorpej * allow you to access these counters without doing a fairly
1238 1.1 thorpej * expensive DMA to get _all_ of the statistics it maintains, so
1239 1.1 thorpej * we do this operation here only once per second. The statistics
1240 1.1 thorpej * counters in the kernel are updated from the previous dump-stats
1241 1.1 thorpej * DMA and then a new dump-stats DMA is started. The on-chip
1242 1.1 thorpej * counters are zeroed when the DMA completes. If we can't start
1243 1.1 thorpej * the DMA immediately, we don't wait - we just prepare to read
1244 1.1 thorpej * them again next time.
1245 1.1 thorpej */
1246 1.1 thorpej void
1247 1.34.2.4 he fxp_tick(void *arg)
1248 1.1 thorpej {
1249 1.1 thorpej struct fxp_softc *sc = arg;
1250 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1251 1.2 thorpej struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
1252 1.8 thorpej int s;
1253 1.2 thorpej
1254 1.20 enami if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
1255 1.20 enami return;
1256 1.20 enami
1257 1.2 thorpej s = splnet();
1258 1.2 thorpej
1259 1.32 tsutsui FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
1260 1.32 tsutsui
1261 1.15 thorpej ifp->if_opackets += le32toh(sp->tx_good);
1262 1.15 thorpej ifp->if_collisions += le32toh(sp->tx_total_collisions);
1263 1.1 thorpej if (sp->rx_good) {
1264 1.15 thorpej ifp->if_ipackets += le32toh(sp->rx_good);
1265 1.7 thorpej sc->sc_rxidle = 0;
1266 1.1 thorpej } else {
1267 1.7 thorpej sc->sc_rxidle++;
1268 1.1 thorpej }
1269 1.1 thorpej ifp->if_ierrors +=
1270 1.15 thorpej le32toh(sp->rx_crc_errors) +
1271 1.15 thorpej le32toh(sp->rx_alignment_errors) +
1272 1.15 thorpej le32toh(sp->rx_rnr_errors) +
1273 1.15 thorpej le32toh(sp->rx_overrun_errors);
1274 1.1 thorpej /*
1275 1.34.2.4 he * If any transmit underruns occurred, bump up the transmit
1276 1.1 thorpej * threshold by another 512 bytes (64 * 8).
1277 1.1 thorpej */
1278 1.1 thorpej if (sp->tx_underruns) {
1279 1.15 thorpej ifp->if_oerrors += le32toh(sp->tx_underruns);
1280 1.1 thorpej if (tx_threshold < 192)
1281 1.1 thorpej tx_threshold += 64;
1282 1.1 thorpej }
1283 1.1 thorpej
1284 1.1 thorpej /*
1285 1.1 thorpej * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
1286 1.1 thorpej * then assume the receiver has locked up and attempt to clear
1287 1.8 thorpej * the condition by reprogramming the multicast filter (actually,
1288 1.8 thorpej * resetting the interface). This is a work-around for a bug in
1289 1.8 thorpej * the 82557 where the receiver locks up if it gets certain types
1290 1.8 thorpej * of garbage in the syncronization bits prior to the packet header.
1291 1.8 thorpej * This bug is supposed to only occur in 10Mbps mode, but has been
1292 1.8 thorpej * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
1293 1.8 thorpej * speed transition).
1294 1.1 thorpej */
1295 1.7 thorpej if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
1296 1.8 thorpej (void) fxp_init(sc);
1297 1.8 thorpej splx(s);
1298 1.8 thorpej return;
1299 1.1 thorpej }
1300 1.1 thorpej /*
1301 1.1 thorpej * If there is no pending command, start another stats
1302 1.1 thorpej * dump. Otherwise punt for now.
1303 1.1 thorpej */
1304 1.1 thorpej if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
1305 1.1 thorpej /*
1306 1.1 thorpej * Start another stats dump.
1307 1.1 thorpej */
1308 1.32 tsutsui FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
1309 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
1310 1.1 thorpej } else {
1311 1.1 thorpej /*
1312 1.1 thorpej * A previous command is still waiting to be accepted.
1313 1.1 thorpej * Just zero our copy of the stats and wait for the
1314 1.1 thorpej * next timer event to update them.
1315 1.1 thorpej */
1316 1.15 thorpej /* BIG_ENDIAN: no swap required to store 0 */
1317 1.1 thorpej sp->tx_good = 0;
1318 1.1 thorpej sp->tx_underruns = 0;
1319 1.1 thorpej sp->tx_total_collisions = 0;
1320 1.1 thorpej
1321 1.1 thorpej sp->rx_good = 0;
1322 1.1 thorpej sp->rx_crc_errors = 0;
1323 1.1 thorpej sp->rx_alignment_errors = 0;
1324 1.1 thorpej sp->rx_rnr_errors = 0;
1325 1.1 thorpej sp->rx_overrun_errors = 0;
1326 1.1 thorpej }
1327 1.1 thorpej
1328 1.6 thorpej if (sc->sc_flags & FXPF_MII) {
1329 1.6 thorpej /* Tick the MII clock. */
1330 1.6 thorpej mii_tick(&sc->sc_mii);
1331 1.6 thorpej }
1332 1.2 thorpej
1333 1.1 thorpej splx(s);
1334 1.1 thorpej
1335 1.1 thorpej /*
1336 1.1 thorpej * Schedule another timeout one second from now.
1337 1.1 thorpej */
1338 1.24 thorpej callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
1339 1.1 thorpej }
1340 1.1 thorpej
1341 1.1 thorpej /*
1342 1.7 thorpej * Drain the receive queue.
1343 1.7 thorpej */
1344 1.7 thorpej void
1345 1.34.2.4 he fxp_rxdrain(struct fxp_softc *sc)
1346 1.7 thorpej {
1347 1.7 thorpej bus_dmamap_t rxmap;
1348 1.7 thorpej struct mbuf *m;
1349 1.7 thorpej
1350 1.7 thorpej for (;;) {
1351 1.7 thorpej IF_DEQUEUE(&sc->sc_rxq, m);
1352 1.7 thorpej if (m == NULL)
1353 1.7 thorpej break;
1354 1.7 thorpej rxmap = M_GETCTX(m, bus_dmamap_t);
1355 1.7 thorpej bus_dmamap_unload(sc->sc_dmat, rxmap);
1356 1.7 thorpej FXP_RXMAP_PUT(sc, rxmap);
1357 1.7 thorpej m_freem(m);
1358 1.7 thorpej }
1359 1.7 thorpej }
1360 1.7 thorpej
1361 1.7 thorpej /*
1362 1.1 thorpej * Stop the interface. Cancels the statistics updater and resets
1363 1.1 thorpej * the interface.
1364 1.1 thorpej */
1365 1.1 thorpej void
1366 1.34.2.4 he fxp_stop(struct fxp_softc *sc, int drain)
1367 1.1 thorpej {
1368 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1369 1.2 thorpej struct fxp_txsoft *txs;
1370 1.1 thorpej int i;
1371 1.1 thorpej
1372 1.1 thorpej /*
1373 1.9 sommerfe * Turn down interface (done early to avoid bad interactions
1374 1.9 sommerfe * between panics, shutdown hooks, and the watchdog timer)
1375 1.9 sommerfe */
1376 1.9 sommerfe ifp->if_timer = 0;
1377 1.9 sommerfe ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1378 1.9 sommerfe
1379 1.9 sommerfe /*
1380 1.1 thorpej * Cancel stats updater.
1381 1.1 thorpej */
1382 1.24 thorpej callout_stop(&sc->sc_callout);
1383 1.12 thorpej if (sc->sc_flags & FXPF_MII) {
1384 1.12 thorpej /* Down the MII. */
1385 1.12 thorpej mii_down(&sc->sc_mii);
1386 1.12 thorpej }
1387 1.1 thorpej
1388 1.1 thorpej /*
1389 1.1 thorpej * Issue software reset
1390 1.1 thorpej */
1391 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
1392 1.1 thorpej DELAY(10);
1393 1.1 thorpej
1394 1.1 thorpej /*
1395 1.1 thorpej * Release any xmit buffers.
1396 1.1 thorpej */
1397 1.2 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1398 1.2 thorpej txs = FXP_DSTX(sc, i);
1399 1.2 thorpej if (txs->txs_mbuf != NULL) {
1400 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1401 1.2 thorpej m_freem(txs->txs_mbuf);
1402 1.2 thorpej txs->txs_mbuf = NULL;
1403 1.1 thorpej }
1404 1.1 thorpej }
1405 1.2 thorpej sc->sc_txpending = 0;
1406 1.1 thorpej
1407 1.7 thorpej if (drain) {
1408 1.7 thorpej /*
1409 1.7 thorpej * Release the receive buffers.
1410 1.7 thorpej */
1411 1.7 thorpej fxp_rxdrain(sc);
1412 1.1 thorpej }
1413 1.1 thorpej
1414 1.1 thorpej }
1415 1.1 thorpej
1416 1.1 thorpej /*
1417 1.1 thorpej * Watchdog/transmission transmit timeout handler. Called when a
1418 1.1 thorpej * transmission is started on the interface, but no interrupt is
1419 1.1 thorpej * received before the timeout. This usually indicates that the
1420 1.1 thorpej * card has wedged for some reason.
1421 1.1 thorpej */
1422 1.1 thorpej void
1423 1.34.2.4 he fxp_watchdog(struct ifnet *ifp)
1424 1.1 thorpej {
1425 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1426 1.1 thorpej
1427 1.3 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1428 1.3 thorpej ifp->if_oerrors++;
1429 1.1 thorpej
1430 1.7 thorpej (void) fxp_init(sc);
1431 1.1 thorpej }
1432 1.1 thorpej
1433 1.2 thorpej /*
1434 1.2 thorpej * Initialize the interface. Must be called at splnet().
1435 1.2 thorpej */
1436 1.7 thorpej int
1437 1.34.2.4 he fxp_init(struct fxp_softc *sc)
1438 1.1 thorpej {
1439 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1440 1.1 thorpej struct fxp_cb_config *cbp;
1441 1.1 thorpej struct fxp_cb_ias *cb_ias;
1442 1.34.2.4 he struct fxp_txdesc *txd;
1443 1.7 thorpej bus_dmamap_t rxmap;
1444 1.34.2.4 he int i, prm, save_bf, lrxen, allm, error = 0;
1445 1.1 thorpej
1446 1.1 thorpej /*
1447 1.1 thorpej * Cancel any pending I/O
1448 1.1 thorpej */
1449 1.7 thorpej fxp_stop(sc, 0);
1450 1.1 thorpej
1451 1.21 joda /*
1452 1.21 joda * XXX just setting sc_flags to 0 here clears any FXPF_MII
1453 1.21 joda * flag, and this prevents the MII from detaching resulting in
1454 1.21 joda * a panic. The flags field should perhaps be split in runtime
1455 1.21 joda * flags and more static information. For now, just clear the
1456 1.21 joda * only other flag set.
1457 1.21 joda */
1458 1.21 joda
1459 1.21 joda sc->sc_flags &= ~FXPF_WANTINIT;
1460 1.1 thorpej
1461 1.1 thorpej /*
1462 1.1 thorpej * Initialize base of CBL and RFA memory. Loading with zero
1463 1.1 thorpej * sets it up for regular linear addressing.
1464 1.1 thorpej */
1465 1.2 thorpej fxp_scb_wait(sc);
1466 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
1467 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
1468 1.1 thorpej
1469 1.1 thorpej fxp_scb_wait(sc);
1470 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
1471 1.1 thorpej
1472 1.1 thorpej /*
1473 1.2 thorpej * Initialize the multicast filter. Do this now, since we might
1474 1.2 thorpej * have to setup the config block differently.
1475 1.2 thorpej */
1476 1.3 thorpej fxp_mc_setup(sc);
1477 1.2 thorpej
1478 1.2 thorpej prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1479 1.2 thorpej allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
1480 1.2 thorpej
1481 1.2 thorpej /*
1482 1.34.2.2 jhawk * In order to support receiving 802.1Q VLAN frames, we have to
1483 1.34.2.2 jhawk * enable "save bad frames", since they are 4 bytes larger than
1484 1.34.2.4 he * the normal Ethernet maximum frame length. On i82558 and later,
1485 1.34.2.4 he * we have a better mechanism for this.
1486 1.34.2.2 jhawk */
1487 1.34.2.4 he save_bf = 0;
1488 1.34.2.4 he lrxen = 0;
1489 1.34.2.4 he if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
1490 1.34.2.4 he if (sc->sc_rev < FXP_REV_82558_A4)
1491 1.34.2.4 he save_bf = 1;
1492 1.34.2.4 he else
1493 1.34.2.4 he lrxen = 1;
1494 1.34.2.4 he }
1495 1.34.2.2 jhawk
1496 1.34.2.2 jhawk /*
1497 1.1 thorpej * Initialize base of dump-stats buffer.
1498 1.1 thorpej */
1499 1.1 thorpej fxp_scb_wait(sc);
1500 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1501 1.2 thorpej sc->sc_cddma + FXP_CDSTATSOFF);
1502 1.32 tsutsui FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
1503 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
1504 1.1 thorpej
1505 1.2 thorpej cbp = &sc->sc_control_data->fcd_configcb;
1506 1.2 thorpej memset(cbp, 0, sizeof(struct fxp_cb_config));
1507 1.1 thorpej
1508 1.1 thorpej /*
1509 1.2 thorpej * This copy is kind of disgusting, but there are a bunch of must be
1510 1.1 thorpej * zero and must be one bits in this structure and this is the easiest
1511 1.1 thorpej * way to initialize them all to proper values.
1512 1.1 thorpej */
1513 1.2 thorpej memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
1514 1.1 thorpej
1515 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0 */
1516 1.1 thorpej cbp->cb_status = 0;
1517 1.15 thorpej cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG |
1518 1.15 thorpej FXP_CB_COMMAND_EL);
1519 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0xffffffff */
1520 1.15 thorpej cbp->link_addr = 0xffffffff; /* (no) next command */
1521 1.34.2.4 he /* bytes in config block */
1522 1.34.2.4 he cbp->byte_count = FXP_CONFIG_LEN;
1523 1.1 thorpej cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */
1524 1.1 thorpej cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */
1525 1.1 thorpej cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */
1526 1.34.2.4 he cbp->mwi_enable = (sc->sc_flags & FXPF_MWI) ? 1 : 0;
1527 1.34.2.4 he cbp->type_enable = 0; /* actually reserved */
1528 1.34.2.4 he cbp->read_align_en = (sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
1529 1.34.2.4 he cbp->end_wr_on_cl = (sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
1530 1.1 thorpej cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */
1531 1.1 thorpej cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */
1532 1.34.2.4 he cbp->dma_mbce = 0; /* (disable) dma max counters */
1533 1.1 thorpej cbp->late_scb = 0; /* (don't) defer SCB update */
1534 1.34.2.4 he cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */
1535 1.4 thorpej cbp->ci_int = 1; /* interrupt on CU idle */
1536 1.34.2.4 he cbp->ext_txcb_dis = (sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
1537 1.34.2.4 he cbp->ext_stats_dis = 1; /* disable extended counters */
1538 1.34.2.4 he cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */
1539 1.34.2.2 jhawk cbp->save_bf = save_bf;/* save bad frames */
1540 1.1 thorpej cbp->disc_short_rx = !prm; /* discard short packets */
1541 1.1 thorpej cbp->underrun_retry = 1; /* retry mode (1) on DMA underrun */
1542 1.34.2.4 he cbp->two_frames = 0; /* do not limit FIFO to 2 frames */
1543 1.34.2.4 he cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */
1544 1.34.2.4 he /* interface mode */
1545 1.34.2.4 he cbp->mediatype = (sc->sc_flags & FXPF_MII) ? 1 : 0;
1546 1.34.2.4 he cbp->csma_dis = 0; /* (don't) disable link */
1547 1.34.2.4 he cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */
1548 1.34.2.4 he cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */
1549 1.34.2.4 he cbp->link_wake_en = 0; /* (don't) assert PME# on link change */
1550 1.34.2.4 he cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */
1551 1.34.2.4 he cbp->mc_wake_en = 0; /* (don't) assert PME# on mcmatch */
1552 1.1 thorpej cbp->nsai = 1; /* (don't) disable source addr insert */
1553 1.1 thorpej cbp->preamble_length = 2; /* (7 byte) preamble */
1554 1.1 thorpej cbp->loopback = 0; /* (don't) loopback */
1555 1.1 thorpej cbp->linear_priority = 0; /* (normal CSMA/CD operation) */
1556 1.1 thorpej cbp->linear_pri_mode = 0; /* (wait after xmit only) */
1557 1.1 thorpej cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */
1558 1.1 thorpej cbp->promiscuous = prm; /* promiscuous mode */
1559 1.1 thorpej cbp->bcast_disable = 0; /* (don't) disable broadcasts */
1560 1.34.2.4 he cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/
1561 1.34.2.4 he cbp->ignore_ul = 0; /* consider U/L bit in IA matching */
1562 1.34.2.4 he cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */
1563 1.34.2.4 he cbp->crscdt = (sc->sc_flags & FXPF_MII) ? 0 : 1;
1564 1.1 thorpej cbp->stripping = !prm; /* truncate rx packet to byte count */
1565 1.1 thorpej cbp->padding = 1; /* (do) pad short tx packets */
1566 1.1 thorpej cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */
1567 1.34.2.4 he cbp->long_rx_en = lrxen; /* long packet receive enable */
1568 1.34.2.4 he cbp->ia_wake_en = 0; /* (don't) wake up on address match */
1569 1.34.2.4 he cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */
1570 1.34.2.4 he /* must set wake_en in PMCSR also */
1571 1.1 thorpej cbp->force_fdx = 0; /* (don't) force full duplex */
1572 1.1 thorpej cbp->fdx_pin_en = 1; /* (enable) FDX# pin */
1573 1.1 thorpej cbp->multi_ia = 0; /* (don't) accept multiple IAs */
1574 1.2 thorpej cbp->mc_all = allm; /* accept all multicasts */
1575 1.1 thorpej
1576 1.34.2.4 he if (sc->sc_rev < FXP_REV_82558_A4) {
1577 1.34.2.4 he /*
1578 1.34.2.4 he * The i82557 has no hardware flow control, the values
1579 1.34.2.4 he * here are the defaults for the chip.
1580 1.34.2.4 he */
1581 1.34.2.4 he cbp->fc_delay_lsb = 0;
1582 1.34.2.4 he cbp->fc_delay_msb = 0x40;
1583 1.34.2.4 he cbp->pri_fc_thresh = 3;
1584 1.34.2.4 he cbp->tx_fc_dis = 0;
1585 1.34.2.4 he cbp->rx_fc_restop = 0;
1586 1.34.2.4 he cbp->rx_fc_restart = 0;
1587 1.34.2.4 he cbp->fc_filter = 0;
1588 1.34.2.4 he cbp->pri_fc_loc = 1;
1589 1.34.2.4 he } else {
1590 1.34.2.4 he cbp->fc_delay_lsb = 0x1f;
1591 1.34.2.4 he cbp->fc_delay_msb = 0x01;
1592 1.34.2.4 he cbp->pri_fc_thresh = 3;
1593 1.34.2.4 he cbp->tx_fc_dis = 0; /* enable transmit FC */
1594 1.34.2.4 he cbp->rx_fc_restop = 1; /* enable FC restop frames */
1595 1.34.2.4 he cbp->rx_fc_restart = 1; /* enable FC restart frames */
1596 1.34.2.4 he cbp->fc_filter = !prm; /* drop FC frames to host */
1597 1.34.2.4 he cbp->pri_fc_loc = 1; /* FC pri location (byte31) */
1598 1.34.2.4 he }
1599 1.34.2.4 he
1600 1.2 thorpej FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1601 1.1 thorpej
1602 1.1 thorpej /*
1603 1.1 thorpej * Start the config command/DMA.
1604 1.1 thorpej */
1605 1.1 thorpej fxp_scb_wait(sc);
1606 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
1607 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
1608 1.1 thorpej /* ...and wait for it to complete. */
1609 1.27 jhawk i = 1000;
1610 1.2 thorpej do {
1611 1.2 thorpej FXP_CDCONFIGSYNC(sc,
1612 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1613 1.27 jhawk DELAY(1);
1614 1.31 soren } while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
1615 1.26 jhawk if (i == 0) {
1616 1.27 jhawk printf("%s at line %d: dmasync timeout\n",
1617 1.27 jhawk sc->sc_dev.dv_xname, __LINE__);
1618 1.26 jhawk return ETIMEDOUT;
1619 1.26 jhawk }
1620 1.1 thorpej
1621 1.1 thorpej /*
1622 1.2 thorpej * Initialize the station address.
1623 1.1 thorpej */
1624 1.2 thorpej cb_ias = &sc->sc_control_data->fcd_iascb;
1625 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0 */
1626 1.1 thorpej cb_ias->cb_status = 0;
1627 1.15 thorpej cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
1628 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0xffffffff */
1629 1.15 thorpej cb_ias->link_addr = 0xffffffff;
1630 1.2 thorpej memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
1631 1.1 thorpej
1632 1.2 thorpej FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1633 1.1 thorpej
1634 1.1 thorpej /*
1635 1.1 thorpej * Start the IAS (Individual Address Setup) command/DMA.
1636 1.1 thorpej */
1637 1.1 thorpej fxp_scb_wait(sc);
1638 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
1639 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
1640 1.1 thorpej /* ...and wait for it to complete. */
1641 1.27 jhawk i = 1000;
1642 1.2 thorpej do {
1643 1.2 thorpej FXP_CDIASSYNC(sc,
1644 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1645 1.27 jhawk DELAY(1);
1646 1.31 soren } while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
1647 1.26 jhawk if (i == 0) {
1648 1.27 jhawk printf("%s at line %d: dmasync timeout\n",
1649 1.27 jhawk sc->sc_dev.dv_xname, __LINE__);
1650 1.26 jhawk return ETIMEDOUT;
1651 1.26 jhawk }
1652 1.27 jhawk
1653 1.1 thorpej /*
1654 1.2 thorpej * Initialize the transmit descriptor ring. txlast is initialized
1655 1.2 thorpej * to the end of the list so that it will wrap around to the first
1656 1.2 thorpej * descriptor when the first packet is transmitted.
1657 1.1 thorpej */
1658 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1659 1.2 thorpej txd = FXP_CDTX(sc, i);
1660 1.34.2.4 he memset(txd, 0, sizeof(*txd));
1661 1.34.2.4 he txd->txd_txcb.cb_command =
1662 1.15 thorpej htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
1663 1.34.2.4 he txd->txd_txcb.link_addr =
1664 1.34.2.4 he htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
1665 1.34.2.4 he if (sc->sc_flags & FXPF_EXT_TXCB)
1666 1.34.2.4 he txd->txd_txcb.tbd_array_addr =
1667 1.34.2.4 he htole32(FXP_CDTBDADDR(sc, i) +
1668 1.34.2.4 he (2 * sizeof(struct fxp_tbd)));
1669 1.34.2.4 he else
1670 1.34.2.4 he txd->txd_txcb.tbd_array_addr =
1671 1.34.2.4 he htole32(FXP_CDTBDADDR(sc, i));
1672 1.2 thorpej FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1673 1.2 thorpej }
1674 1.2 thorpej sc->sc_txpending = 0;
1675 1.2 thorpej sc->sc_txdirty = 0;
1676 1.2 thorpej sc->sc_txlast = FXP_NTXCB - 1;
1677 1.2 thorpej
1678 1.2 thorpej /*
1679 1.7 thorpej * Initialize the receive buffer list.
1680 1.7 thorpej */
1681 1.7 thorpej sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
1682 1.7 thorpej while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
1683 1.7 thorpej rxmap = FXP_RXMAP_GET(sc);
1684 1.7 thorpej if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
1685 1.7 thorpej printf("%s: unable to allocate or map rx "
1686 1.7 thorpej "buffer %d, error = %d\n",
1687 1.7 thorpej sc->sc_dev.dv_xname,
1688 1.7 thorpej sc->sc_rxq.ifq_len, error);
1689 1.7 thorpej /*
1690 1.7 thorpej * XXX Should attempt to run with fewer receive
1691 1.7 thorpej * XXX buffers instead of just failing.
1692 1.7 thorpej */
1693 1.7 thorpej FXP_RXMAP_PUT(sc, rxmap);
1694 1.7 thorpej fxp_rxdrain(sc);
1695 1.7 thorpej goto out;
1696 1.7 thorpej }
1697 1.7 thorpej }
1698 1.8 thorpej sc->sc_rxidle = 0;
1699 1.7 thorpej
1700 1.7 thorpej /*
1701 1.2 thorpej * Give the transmit ring to the chip. We do this by pointing
1702 1.2 thorpej * the chip at the last descriptor (which is a NOP|SUSPEND), and
1703 1.2 thorpej * issuing a start command. It will execute the NOP and then
1704 1.2 thorpej * suspend, pointing at the first descriptor.
1705 1.1 thorpej */
1706 1.1 thorpej fxp_scb_wait(sc);
1707 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
1708 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
1709 1.1 thorpej
1710 1.1 thorpej /*
1711 1.1 thorpej * Initialize receiver buffer area - RFA.
1712 1.1 thorpej */
1713 1.7 thorpej rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
1714 1.1 thorpej fxp_scb_wait(sc);
1715 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1716 1.7 thorpej rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
1717 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1718 1.1 thorpej
1719 1.6 thorpej if (sc->sc_flags & FXPF_MII) {
1720 1.6 thorpej /*
1721 1.6 thorpej * Set current media.
1722 1.6 thorpej */
1723 1.6 thorpej mii_mediachg(&sc->sc_mii);
1724 1.6 thorpej }
1725 1.1 thorpej
1726 1.2 thorpej /*
1727 1.2 thorpej * ...all done!
1728 1.2 thorpej */
1729 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1730 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1731 1.1 thorpej
1732 1.1 thorpej /*
1733 1.7 thorpej * Start the one second timer.
1734 1.1 thorpej */
1735 1.24 thorpej callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
1736 1.2 thorpej
1737 1.2 thorpej /*
1738 1.2 thorpej * Attempt to start output on the interface.
1739 1.2 thorpej */
1740 1.2 thorpej fxp_start(ifp);
1741 1.7 thorpej
1742 1.7 thorpej out:
1743 1.7 thorpej if (error)
1744 1.7 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1745 1.7 thorpej return (error);
1746 1.1 thorpej }
1747 1.1 thorpej
1748 1.1 thorpej /*
1749 1.1 thorpej * Change media according to request.
1750 1.1 thorpej */
1751 1.1 thorpej int
1752 1.34.2.4 he fxp_mii_mediachange(struct ifnet *ifp)
1753 1.1 thorpej {
1754 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1755 1.1 thorpej
1756 1.1 thorpej if (ifp->if_flags & IFF_UP)
1757 1.1 thorpej mii_mediachg(&sc->sc_mii);
1758 1.1 thorpej return (0);
1759 1.1 thorpej }
1760 1.1 thorpej
1761 1.1 thorpej /*
1762 1.1 thorpej * Notify the world which media we're using.
1763 1.1 thorpej */
1764 1.1 thorpej void
1765 1.34.2.4 he fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1766 1.1 thorpej {
1767 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1768 1.1 thorpej
1769 1.10 sommerfe if(sc->sc_enabled == 0) {
1770 1.10 sommerfe ifmr->ifm_active = IFM_ETHER | IFM_NONE;
1771 1.10 sommerfe ifmr->ifm_status = 0;
1772 1.10 sommerfe return;
1773 1.10 sommerfe }
1774 1.10 sommerfe
1775 1.1 thorpej mii_pollstat(&sc->sc_mii);
1776 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1777 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1778 1.1 thorpej }
1779 1.1 thorpej
1780 1.1 thorpej int
1781 1.34.2.4 he fxp_80c24_mediachange(struct ifnet *ifp)
1782 1.1 thorpej {
1783 1.1 thorpej
1784 1.1 thorpej /* Nothing to do here. */
1785 1.1 thorpej return (0);
1786 1.1 thorpej }
1787 1.1 thorpej
1788 1.1 thorpej void
1789 1.34.2.4 he fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1790 1.1 thorpej {
1791 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1792 1.1 thorpej
1793 1.1 thorpej /*
1794 1.1 thorpej * Media is currently-selected media. We cannot determine
1795 1.1 thorpej * the link status.
1796 1.1 thorpej */
1797 1.1 thorpej ifmr->ifm_status = 0;
1798 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
1799 1.1 thorpej }
1800 1.1 thorpej
1801 1.1 thorpej /*
1802 1.1 thorpej * Add a buffer to the end of the RFA buffer list.
1803 1.7 thorpej * Return 0 if successful, error code on failure.
1804 1.7 thorpej *
1805 1.1 thorpej * The RFA struct is stuck at the beginning of mbuf cluster and the
1806 1.1 thorpej * data pointer is fixed up to point just past it.
1807 1.1 thorpej */
1808 1.1 thorpej int
1809 1.34.2.4 he fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
1810 1.1 thorpej {
1811 1.7 thorpej struct mbuf *m;
1812 1.7 thorpej int error;
1813 1.1 thorpej
1814 1.7 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1815 1.7 thorpej if (m == NULL)
1816 1.7 thorpej return (ENOBUFS);
1817 1.1 thorpej
1818 1.7 thorpej MCLGET(m, M_DONTWAIT);
1819 1.7 thorpej if ((m->m_flags & M_EXT) == 0) {
1820 1.7 thorpej m_freem(m);
1821 1.7 thorpej return (ENOBUFS);
1822 1.1 thorpej }
1823 1.1 thorpej
1824 1.7 thorpej if (unload)
1825 1.7 thorpej bus_dmamap_unload(sc->sc_dmat, rxmap);
1826 1.1 thorpej
1827 1.7 thorpej M_SETCTX(m, rxmap);
1828 1.1 thorpej
1829 1.7 thorpej error = bus_dmamap_load(sc->sc_dmat, rxmap,
1830 1.7 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1831 1.7 thorpej if (error) {
1832 1.7 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1833 1.7 thorpej sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
1834 1.7 thorpej panic("fxp_add_rfabuf"); /* XXX */
1835 1.1 thorpej }
1836 1.1 thorpej
1837 1.7 thorpej FXP_INIT_RFABUF(sc, m);
1838 1.1 thorpej
1839 1.7 thorpej return (0);
1840 1.1 thorpej }
1841 1.1 thorpej
1842 1.34.2.4 he int
1843 1.34.2.4 he fxp_mdi_read(struct device *self, int phy, int reg)
1844 1.1 thorpej {
1845 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1846 1.1 thorpej int count = 10000;
1847 1.1 thorpej int value;
1848 1.1 thorpej
1849 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1850 1.1 thorpej (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
1851 1.1 thorpej
1852 1.1 thorpej while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
1853 1.1 thorpej && count--)
1854 1.1 thorpej DELAY(10);
1855 1.1 thorpej
1856 1.1 thorpej if (count <= 0)
1857 1.1 thorpej printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
1858 1.1 thorpej
1859 1.1 thorpej return (value & 0xffff);
1860 1.1 thorpej }
1861 1.1 thorpej
1862 1.1 thorpej void
1863 1.34.2.4 he fxp_statchg(struct device *self)
1864 1.1 thorpej {
1865 1.1 thorpej
1866 1.22 thorpej /* Nothing to do. */
1867 1.1 thorpej }
1868 1.1 thorpej
1869 1.1 thorpej void
1870 1.34.2.4 he fxp_mdi_write(struct device *self, int phy, int reg, int value)
1871 1.1 thorpej {
1872 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1873 1.1 thorpej int count = 10000;
1874 1.1 thorpej
1875 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1876 1.1 thorpej (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
1877 1.1 thorpej (value & 0xffff));
1878 1.1 thorpej
1879 1.1 thorpej while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
1880 1.1 thorpej count--)
1881 1.1 thorpej DELAY(10);
1882 1.1 thorpej
1883 1.1 thorpej if (count <= 0)
1884 1.1 thorpej printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
1885 1.1 thorpej }
1886 1.1 thorpej
1887 1.1 thorpej int
1888 1.34.2.4 he fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1889 1.1 thorpej {
1890 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1891 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1892 1.1 thorpej struct ifaddr *ifa = (struct ifaddr *)data;
1893 1.8 thorpej int s, error = 0;
1894 1.1 thorpej
1895 1.1 thorpej s = splnet();
1896 1.1 thorpej
1897 1.1 thorpej switch (command) {
1898 1.1 thorpej case SIOCSIFADDR:
1899 1.10 sommerfe if ((error = fxp_enable(sc)) != 0)
1900 1.10 sommerfe break;
1901 1.1 thorpej ifp->if_flags |= IFF_UP;
1902 1.1 thorpej
1903 1.1 thorpej switch (ifa->ifa_addr->sa_family) {
1904 1.1 thorpej #ifdef INET
1905 1.1 thorpej case AF_INET:
1906 1.7 thorpej if ((error = fxp_init(sc)) != 0)
1907 1.7 thorpej break;
1908 1.1 thorpej arp_ifinit(ifp, ifa);
1909 1.1 thorpej break;
1910 1.2 thorpej #endif /* INET */
1911 1.1 thorpej #ifdef NS
1912 1.1 thorpej case AF_NS:
1913 1.1 thorpej {
1914 1.2 thorpej struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1915 1.1 thorpej
1916 1.1 thorpej if (ns_nullhost(*ina))
1917 1.1 thorpej ina->x_host = *(union ns_host *)
1918 1.1 thorpej LLADDR(ifp->if_sadl);
1919 1.1 thorpej else
1920 1.1 thorpej bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1921 1.1 thorpej ifp->if_addrlen);
1922 1.1 thorpej /* Set new address. */
1923 1.7 thorpej error = fxp_init(sc);
1924 1.1 thorpej break;
1925 1.1 thorpej }
1926 1.2 thorpej #endif /* NS */
1927 1.1 thorpej default:
1928 1.7 thorpej error = fxp_init(sc);
1929 1.1 thorpej break;
1930 1.1 thorpej }
1931 1.1 thorpej break;
1932 1.1 thorpej
1933 1.1 thorpej case SIOCSIFMTU:
1934 1.1 thorpej if (ifr->ifr_mtu > ETHERMTU)
1935 1.1 thorpej error = EINVAL;
1936 1.1 thorpej else
1937 1.1 thorpej ifp->if_mtu = ifr->ifr_mtu;
1938 1.1 thorpej break;
1939 1.1 thorpej
1940 1.1 thorpej case SIOCSIFFLAGS:
1941 1.2 thorpej if ((ifp->if_flags & IFF_UP) == 0 &&
1942 1.2 thorpej (ifp->if_flags & IFF_RUNNING) != 0) {
1943 1.2 thorpej /*
1944 1.2 thorpej * If interface is marked down and it is running, then
1945 1.2 thorpej * stop it.
1946 1.2 thorpej */
1947 1.7 thorpej fxp_stop(sc, 1);
1948 1.10 sommerfe fxp_disable(sc);
1949 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0 &&
1950 1.19 enami (ifp->if_flags & IFF_RUNNING) == 0) {
1951 1.2 thorpej /*
1952 1.2 thorpej * If interface is marked up and it is stopped, then
1953 1.2 thorpej * start it.
1954 1.2 thorpej */
1955 1.10 sommerfe if((error = fxp_enable(sc)) != 0)
1956 1.10 sommerfe break;
1957 1.7 thorpej error = fxp_init(sc);
1958 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0) {
1959 1.2 thorpej /*
1960 1.2 thorpej * Reset the interface to pick up change in any other
1961 1.2 thorpej * flags that affect the hardware state.
1962 1.2 thorpej */
1963 1.10 sommerfe if((error = fxp_enable(sc)) != 0)
1964 1.10 sommerfe break;
1965 1.7 thorpej error = fxp_init(sc);
1966 1.1 thorpej }
1967 1.1 thorpej break;
1968 1.1 thorpej
1969 1.1 thorpej case SIOCADDMULTI:
1970 1.1 thorpej case SIOCDELMULTI:
1971 1.10 sommerfe if(sc->sc_enabled == 0) {
1972 1.10 sommerfe error = EIO;
1973 1.10 sommerfe break;
1974 1.10 sommerfe }
1975 1.1 thorpej error = (command == SIOCADDMULTI) ?
1976 1.1 thorpej ether_addmulti(ifr, &sc->sc_ethercom) :
1977 1.1 thorpej ether_delmulti(ifr, &sc->sc_ethercom);
1978 1.1 thorpej
1979 1.1 thorpej if (error == ENETRESET) {
1980 1.1 thorpej /*
1981 1.1 thorpej * Multicast list has changed; set the hardware
1982 1.1 thorpej * filter accordingly.
1983 1.1 thorpej */
1984 1.8 thorpej if (sc->sc_txpending) {
1985 1.8 thorpej sc->sc_flags |= FXPF_WANTINIT;
1986 1.8 thorpej error = 0;
1987 1.8 thorpej } else
1988 1.7 thorpej error = fxp_init(sc);
1989 1.1 thorpej }
1990 1.1 thorpej break;
1991 1.1 thorpej
1992 1.1 thorpej case SIOCSIFMEDIA:
1993 1.1 thorpej case SIOCGIFMEDIA:
1994 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, command);
1995 1.1 thorpej break;
1996 1.1 thorpej
1997 1.1 thorpej default:
1998 1.1 thorpej error = EINVAL;
1999 1.2 thorpej break;
2000 1.1 thorpej }
2001 1.2 thorpej
2002 1.2 thorpej splx(s);
2003 1.1 thorpej return (error);
2004 1.1 thorpej }
2005 1.1 thorpej
2006 1.1 thorpej /*
2007 1.1 thorpej * Program the multicast filter.
2008 1.1 thorpej *
2009 1.2 thorpej * This function must be called at splnet().
2010 1.1 thorpej */
2011 1.1 thorpej void
2012 1.34.2.4 he fxp_mc_setup(struct fxp_softc *sc)
2013 1.1 thorpej {
2014 1.2 thorpej struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
2015 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2016 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2017 1.1 thorpej struct ether_multi *enm;
2018 1.1 thorpej struct ether_multistep step;
2019 1.26 jhawk int count, nmcasts;
2020 1.1 thorpej
2021 1.8 thorpej #ifdef DIAGNOSTIC
2022 1.8 thorpej if (sc->sc_txpending)
2023 1.8 thorpej panic("fxp_mc_setup: pending transmissions");
2024 1.8 thorpej #endif
2025 1.2 thorpej
2026 1.2 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
2027 1.1 thorpej
2028 1.1 thorpej /*
2029 1.1 thorpej * Initialize multicast setup descriptor.
2030 1.1 thorpej */
2031 1.1 thorpej nmcasts = 0;
2032 1.2 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2033 1.2 thorpej while (enm != NULL) {
2034 1.2 thorpej /*
2035 1.2 thorpej * Check for too many multicast addresses or if we're
2036 1.2 thorpej * listening to a range. Either way, we simply have
2037 1.2 thorpej * to accept all multicasts.
2038 1.2 thorpej */
2039 1.2 thorpej if (nmcasts >= MAXMCADDR ||
2040 1.2 thorpej memcmp(enm->enm_addrlo, enm->enm_addrhi,
2041 1.19 enami ETHER_ADDR_LEN) != 0) {
2042 1.1 thorpej /*
2043 1.2 thorpej * Callers of this function must do the
2044 1.2 thorpej * right thing with this. If we're called
2045 1.2 thorpej * from outside fxp_init(), the caller must
2046 1.2 thorpej * detect if the state if IFF_ALLMULTI changes.
2047 1.2 thorpej * If it does, the caller must then call
2048 1.2 thorpej * fxp_init(), since allmulti is handled by
2049 1.2 thorpej * the config block.
2050 1.1 thorpej */
2051 1.2 thorpej ifp->if_flags |= IFF_ALLMULTI;
2052 1.2 thorpej return;
2053 1.1 thorpej }
2054 1.2 thorpej memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
2055 1.2 thorpej ETHER_ADDR_LEN);
2056 1.2 thorpej nmcasts++;
2057 1.2 thorpej ETHER_NEXT_MULTI(step, enm);
2058 1.2 thorpej }
2059 1.2 thorpej
2060 1.15 thorpej /* BIG_ENDIAN: no need to swap to store 0 */
2061 1.2 thorpej mcsp->cb_status = 0;
2062 1.15 thorpej mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
2063 1.15 thorpej mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
2064 1.15 thorpej mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
2065 1.1 thorpej
2066 1.2 thorpej FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2067 1.1 thorpej
2068 1.1 thorpej /*
2069 1.2 thorpej * Wait until the command unit is not active. This should never
2070 1.2 thorpej * happen since nothing is queued, but make sure anyway.
2071 1.1 thorpej */
2072 1.27 jhawk count = 100;
2073 1.1 thorpej while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
2074 1.26 jhawk FXP_SCB_CUS_ACTIVE && --count)
2075 1.27 jhawk DELAY(1);
2076 1.26 jhawk if (count == 0) {
2077 1.27 jhawk printf("%s at line %d: command queue timeout\n",
2078 1.27 jhawk sc->sc_dev.dv_xname, __LINE__);
2079 1.26 jhawk return;
2080 1.26 jhawk }
2081 1.1 thorpej
2082 1.1 thorpej /*
2083 1.2 thorpej * Start the multicast setup command/DMA.
2084 1.1 thorpej */
2085 1.1 thorpej fxp_scb_wait(sc);
2086 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
2087 1.34.2.4 he fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2088 1.1 thorpej
2089 1.3 thorpej /* ...and wait for it to complete. */
2090 1.27 jhawk count = 1000;
2091 1.3 thorpej do {
2092 1.3 thorpej FXP_CDMCSSYNC(sc,
2093 1.3 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2094 1.27 jhawk DELAY(1);
2095 1.31 soren } while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
2096 1.26 jhawk if (count == 0) {
2097 1.27 jhawk printf("%s at line %d: dmasync timeout\n",
2098 1.27 jhawk sc->sc_dev.dv_xname, __LINE__);
2099 1.26 jhawk return;
2100 1.26 jhawk }
2101 1.10 sommerfe }
2102 1.10 sommerfe
2103 1.10 sommerfe int
2104 1.34.2.4 he fxp_enable(struct fxp_softc *sc)
2105 1.10 sommerfe {
2106 1.10 sommerfe
2107 1.10 sommerfe if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
2108 1.10 sommerfe if ((*sc->sc_enable)(sc) != 0) {
2109 1.10 sommerfe printf("%s: device enable failed\n",
2110 1.19 enami sc->sc_dev.dv_xname);
2111 1.10 sommerfe return (EIO);
2112 1.10 sommerfe }
2113 1.10 sommerfe }
2114 1.10 sommerfe
2115 1.10 sommerfe sc->sc_enabled = 1;
2116 1.19 enami return (0);
2117 1.10 sommerfe }
2118 1.10 sommerfe
2119 1.10 sommerfe void
2120 1.34.2.4 he fxp_disable(struct fxp_softc *sc)
2121 1.10 sommerfe {
2122 1.19 enami
2123 1.10 sommerfe if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
2124 1.10 sommerfe (*sc->sc_disable)(sc);
2125 1.10 sommerfe sc->sc_enabled = 0;
2126 1.10 sommerfe }
2127 1.18 joda }
2128 1.18 joda
2129 1.20 enami /*
2130 1.20 enami * fxp_activate:
2131 1.20 enami *
2132 1.20 enami * Handle device activation/deactivation requests.
2133 1.20 enami */
2134 1.20 enami int
2135 1.34.2.4 he fxp_activate(struct device *self, enum devact act)
2136 1.20 enami {
2137 1.20 enami struct fxp_softc *sc = (void *) self;
2138 1.20 enami int s, error = 0;
2139 1.20 enami
2140 1.20 enami s = splnet();
2141 1.20 enami switch (act) {
2142 1.20 enami case DVACT_ACTIVATE:
2143 1.20 enami error = EOPNOTSUPP;
2144 1.20 enami break;
2145 1.20 enami
2146 1.20 enami case DVACT_DEACTIVATE:
2147 1.20 enami if (sc->sc_flags & FXPF_MII)
2148 1.20 enami mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
2149 1.20 enami MII_OFFSET_ANY);
2150 1.20 enami if_deactivate(&sc->sc_ethercom.ec_if);
2151 1.20 enami break;
2152 1.20 enami }
2153 1.20 enami splx(s);
2154 1.20 enami
2155 1.20 enami return (error);
2156 1.20 enami }
2157 1.20 enami
2158 1.20 enami /*
2159 1.20 enami * fxp_detach:
2160 1.20 enami *
2161 1.20 enami * Detach an i82557 interface.
2162 1.20 enami */
2163 1.18 joda int
2164 1.34.2.4 he fxp_detach(struct fxp_softc *sc)
2165 1.18 joda {
2166 1.18 joda struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2167 1.18 joda int i;
2168 1.34 jhawk
2169 1.34 jhawk /* Succeed now if there's no work to do. */
2170 1.34 jhawk if ((sc->sc_flags & FXPF_ATTACHED) == 0)
2171 1.34 jhawk return (0);
2172 1.18 joda
2173 1.18 joda /* Unhook our tick handler. */
2174 1.24 thorpej callout_stop(&sc->sc_callout);
2175 1.18 joda
2176 1.18 joda if (sc->sc_flags & FXPF_MII) {
2177 1.18 joda /* Detach all PHYs */
2178 1.18 joda mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2179 1.18 joda }
2180 1.18 joda
2181 1.18 joda /* Delete all remaining media. */
2182 1.18 joda ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2183 1.18 joda
2184 1.18 joda #if NRND > 0
2185 1.18 joda rnd_detach_source(&sc->rnd_source);
2186 1.18 joda #endif
2187 1.18 joda #if NBPFILTER > 0
2188 1.18 joda bpfdetach(ifp);
2189 1.18 joda #endif
2190 1.18 joda ether_ifdetach(ifp);
2191 1.18 joda if_detach(ifp);
2192 1.18 joda
2193 1.18 joda for (i = 0; i < FXP_NRFABUFS; i++) {
2194 1.18 joda bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
2195 1.18 joda bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
2196 1.18 joda }
2197 1.18 joda
2198 1.18 joda for (i = 0; i < FXP_NTXCB; i++) {
2199 1.18 joda bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
2200 1.18 joda bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
2201 1.18 joda }
2202 1.18 joda
2203 1.18 joda bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
2204 1.18 joda bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
2205 1.18 joda bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
2206 1.19 enami sizeof(struct fxp_control_data));
2207 1.18 joda bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
2208 1.18 joda
2209 1.18 joda shutdownhook_disestablish(sc->sc_sdhook);
2210 1.23 thorpej powerhook_disestablish(sc->sc_powerhook);
2211 1.18 joda
2212 1.18 joda return (0);
2213 1.1 thorpej }
2214