i82557.c revision 1.4 1 1.4 thorpej /* $NetBSD: i82557.c,v 1.4 1999/08/03 23:37:14 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1997, 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1995, David Greenman
42 1.1 thorpej * All rights reserved.
43 1.1 thorpej *
44 1.1 thorpej * Redistribution and use in source and binary forms, with or without
45 1.1 thorpej * modification, are permitted provided that the following conditions
46 1.1 thorpej * are met:
47 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.1 thorpej * notice unmodified, this list of conditions, and the following
49 1.1 thorpej * disclaimer.
50 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
51 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
52 1.1 thorpej * documentation and/or other materials provided with the distribution.
53 1.1 thorpej *
54 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
55 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
56 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
57 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
58 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
59 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
60 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
61 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
62 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
63 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
64 1.1 thorpej * SUCH DAMAGE.
65 1.1 thorpej *
66 1.1 thorpej * Id: if_fxp.c,v 1.47 1998/01/08 23:42:29 eivind Exp
67 1.1 thorpej */
68 1.1 thorpej
69 1.1 thorpej /*
70 1.1 thorpej * Device driver for the Intel i82557 fast Ethernet controller.
71 1.1 thorpej */
72 1.1 thorpej
73 1.1 thorpej #include "opt_inet.h"
74 1.1 thorpej #include "opt_ns.h"
75 1.1 thorpej #include "bpfilter.h"
76 1.1 thorpej #include "rnd.h"
77 1.1 thorpej
78 1.1 thorpej #include <sys/param.h>
79 1.1 thorpej #include <sys/systm.h>
80 1.1 thorpej #include <sys/mbuf.h>
81 1.1 thorpej #include <sys/malloc.h>
82 1.1 thorpej #include <sys/kernel.h>
83 1.1 thorpej #include <sys/socket.h>
84 1.1 thorpej #include <sys/ioctl.h>
85 1.1 thorpej #include <sys/errno.h>
86 1.1 thorpej #include <sys/device.h>
87 1.1 thorpej
88 1.1 thorpej #include <vm/vm.h> /* for PAGE_SIZE */
89 1.1 thorpej
90 1.1 thorpej #if NRND > 0
91 1.1 thorpej #include <sys/rnd.h>
92 1.1 thorpej #endif
93 1.1 thorpej
94 1.1 thorpej #include <net/if.h>
95 1.1 thorpej #include <net/if_dl.h>
96 1.1 thorpej #include <net/if_media.h>
97 1.1 thorpej #include <net/if_ether.h>
98 1.1 thorpej
99 1.1 thorpej #if NBPFILTER > 0
100 1.1 thorpej #include <net/bpf.h>
101 1.1 thorpej #endif
102 1.1 thorpej
103 1.1 thorpej #ifdef INET
104 1.1 thorpej #include <netinet/in.h>
105 1.1 thorpej #include <netinet/if_inarp.h>
106 1.1 thorpej #endif
107 1.1 thorpej
108 1.1 thorpej #ifdef NS
109 1.1 thorpej #include <netns/ns.h>
110 1.1 thorpej #include <netns/ns_if.h>
111 1.1 thorpej #endif
112 1.1 thorpej
113 1.1 thorpej #include <machine/bus.h>
114 1.1 thorpej #include <machine/intr.h>
115 1.1 thorpej
116 1.1 thorpej #include <dev/mii/miivar.h>
117 1.1 thorpej
118 1.1 thorpej #include <dev/ic/i82557reg.h>
119 1.1 thorpej #include <dev/ic/i82557var.h>
120 1.1 thorpej
121 1.1 thorpej /*
122 1.1 thorpej * NOTE! On the Alpha, we have an alignment constraint. The
123 1.1 thorpej * card DMAs the packet immediately following the RFA. However,
124 1.1 thorpej * the first thing in the packet is a 14-byte Ethernet header.
125 1.1 thorpej * This means that the packet is misaligned. To compensate,
126 1.1 thorpej * we actually offset the RFA 2 bytes into the cluster. This
127 1.1 thorpej * alignes the packet after the Ethernet header at a 32-bit
128 1.1 thorpej * boundary. HOWEVER! This means that the RFA is misaligned!
129 1.1 thorpej */
130 1.1 thorpej #define RFA_ALIGNMENT_FUDGE 2
131 1.1 thorpej
132 1.1 thorpej /*
133 1.1 thorpej * Template for default configuration parameters.
134 1.1 thorpej * See struct fxp_cb_config for the bit definitions.
135 1.1 thorpej */
136 1.1 thorpej u_int8_t fxp_cb_config_template[] = {
137 1.1 thorpej 0x0, 0x0, /* cb_status */
138 1.1 thorpej 0x80, 0x2, /* cb_command */
139 1.1 thorpej 0xff, 0xff, 0xff, 0xff, /* link_addr */
140 1.1 thorpej 0x16, /* 0 */
141 1.1 thorpej 0x8, /* 1 */
142 1.1 thorpej 0x0, /* 2 */
143 1.1 thorpej 0x0, /* 3 */
144 1.1 thorpej 0x0, /* 4 */
145 1.1 thorpej 0x80, /* 5 */
146 1.1 thorpej 0xb2, /* 6 */
147 1.1 thorpej 0x3, /* 7 */
148 1.1 thorpej 0x1, /* 8 */
149 1.1 thorpej 0x0, /* 9 */
150 1.1 thorpej 0x26, /* 10 */
151 1.1 thorpej 0x0, /* 11 */
152 1.1 thorpej 0x60, /* 12 */
153 1.1 thorpej 0x0, /* 13 */
154 1.1 thorpej 0xf2, /* 14 */
155 1.1 thorpej 0x48, /* 15 */
156 1.1 thorpej 0x0, /* 16 */
157 1.1 thorpej 0x40, /* 17 */
158 1.1 thorpej 0xf3, /* 18 */
159 1.1 thorpej 0x0, /* 19 */
160 1.1 thorpej 0x3f, /* 20 */
161 1.1 thorpej 0x5 /* 21 */
162 1.1 thorpej };
163 1.1 thorpej
164 1.1 thorpej void fxp_mii_initmedia __P((struct fxp_softc *));
165 1.1 thorpej int fxp_mii_mediachange __P((struct ifnet *));
166 1.1 thorpej void fxp_mii_mediastatus __P((struct ifnet *, struct ifmediareq *));
167 1.1 thorpej
168 1.1 thorpej void fxp_80c24_initmedia __P((struct fxp_softc *));
169 1.1 thorpej int fxp_80c24_mediachange __P((struct ifnet *));
170 1.1 thorpej void fxp_80c24_mediastatus __P((struct ifnet *, struct ifmediareq *));
171 1.1 thorpej
172 1.1 thorpej inline void fxp_scb_wait __P((struct fxp_softc *));
173 1.1 thorpej
174 1.1 thorpej void fxp_start __P((struct ifnet *));
175 1.1 thorpej int fxp_ioctl __P((struct ifnet *, u_long, caddr_t));
176 1.2 thorpej void fxp_init __P((struct fxp_softc *));
177 1.1 thorpej void fxp_stop __P((struct fxp_softc *));
178 1.1 thorpej void fxp_watchdog __P((struct ifnet *));
179 1.1 thorpej int fxp_add_rfabuf __P((struct fxp_softc *, struct fxp_rxdesc *));
180 1.1 thorpej int fxp_mdi_read __P((struct device *, int, int));
181 1.1 thorpej void fxp_statchg __P((struct device *));
182 1.1 thorpej void fxp_mdi_write __P((struct device *, int, int, int));
183 1.1 thorpej void fxp_read_eeprom __P((struct fxp_softc *, u_int16_t *, int, int));
184 1.1 thorpej void fxp_get_info __P((struct fxp_softc *, u_int8_t *));
185 1.1 thorpej void fxp_tick __P((void *));
186 1.3 thorpej void fxp_mc_setup __P((struct fxp_softc *));
187 1.1 thorpej
188 1.1 thorpej void fxp_shutdown __P((void *));
189 1.1 thorpej
190 1.1 thorpej struct fxp_phytype {
191 1.1 thorpej int fp_phy; /* type of PHY, -1 for MII at the end. */
192 1.1 thorpej void (*fp_init) __P((struct fxp_softc *));
193 1.1 thorpej } fxp_phytype_table[] = {
194 1.1 thorpej { FXP_PHY_80C24, fxp_80c24_initmedia },
195 1.1 thorpej { -1, fxp_mii_initmedia },
196 1.1 thorpej };
197 1.1 thorpej
198 1.1 thorpej /*
199 1.1 thorpej * Set initial transmit threshold at 64 (512 bytes). This is
200 1.1 thorpej * increased by 64 (512 bytes) at a time, to maximum of 192
201 1.1 thorpej * (1536 bytes), if an underrun occurs.
202 1.1 thorpej */
203 1.1 thorpej static int tx_threshold = 64;
204 1.1 thorpej
205 1.1 thorpej /*
206 1.1 thorpej * Wait for the previous command to be accepted (but not necessarily
207 1.1 thorpej * completed).
208 1.1 thorpej */
209 1.1 thorpej inline void
210 1.1 thorpej fxp_scb_wait(sc)
211 1.1 thorpej struct fxp_softc *sc;
212 1.1 thorpej {
213 1.1 thorpej int i = 10000;
214 1.1 thorpej
215 1.1 thorpej while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
216 1.2 thorpej delay(2);
217 1.1 thorpej if (i == 0)
218 1.1 thorpej printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
219 1.1 thorpej }
220 1.1 thorpej
221 1.1 thorpej /*
222 1.1 thorpej * Finish attaching an i82557 interface. Called by bus-specific front-end.
223 1.1 thorpej */
224 1.1 thorpej void
225 1.1 thorpej fxp_attach(sc)
226 1.1 thorpej struct fxp_softc *sc;
227 1.1 thorpej {
228 1.1 thorpej u_int8_t enaddr[6];
229 1.1 thorpej struct ifnet *ifp;
230 1.1 thorpej bus_dma_segment_t seg;
231 1.1 thorpej int rseg, i, error;
232 1.1 thorpej struct fxp_phytype *fp;
233 1.1 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * Allocate the control data structures, and create and load the
236 1.1 thorpej * DMA map for it.
237 1.1 thorpej */
238 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
239 1.1 thorpej sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
240 1.1 thorpej 0)) != 0) {
241 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
242 1.1 thorpej sc->sc_dev.dv_xname, error);
243 1.1 thorpej goto fail_0;
244 1.1 thorpej }
245 1.1 thorpej
246 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
247 1.2 thorpej sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
248 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
249 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
250 1.1 thorpej sc->sc_dev.dv_xname, error);
251 1.1 thorpej goto fail_1;
252 1.1 thorpej }
253 1.2 thorpej bzero(sc->sc_control_data, sizeof(struct fxp_control_data));
254 1.1 thorpej
255 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
256 1.1 thorpej sizeof(struct fxp_control_data), 1,
257 1.1 thorpej sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
258 1.1 thorpej printf("%s: unable to create control data DMA map, "
259 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
260 1.1 thorpej goto fail_2;
261 1.1 thorpej }
262 1.1 thorpej
263 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
264 1.2 thorpej sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
265 1.1 thorpej 0)) != 0) {
266 1.1 thorpej printf("%s: can't load control data DMA map, error = %d\n",
267 1.1 thorpej sc->sc_dev.dv_xname, error);
268 1.1 thorpej goto fail_3;
269 1.1 thorpej }
270 1.1 thorpej
271 1.1 thorpej /*
272 1.1 thorpej * Create the transmit buffer DMA maps.
273 1.1 thorpej */
274 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
275 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
276 1.1 thorpej FXP_NTXSEG, MCLBYTES, 0, 0,
277 1.2 thorpej &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
278 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
279 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
280 1.1 thorpej goto fail_4;
281 1.1 thorpej }
282 1.1 thorpej }
283 1.1 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Create the receive buffer DMA maps.
286 1.1 thorpej */
287 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
288 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
289 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rx_dmamaps[i])) != 0) {
290 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
291 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
292 1.1 thorpej goto fail_5;
293 1.1 thorpej }
294 1.1 thorpej }
295 1.1 thorpej
296 1.1 thorpej /*
297 1.1 thorpej * Pre-allocate the receive buffers.
298 1.1 thorpej */
299 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
300 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap = sc->sc_rx_dmamaps[i];
301 1.1 thorpej if (fxp_add_rfabuf(sc, &sc->sc_rxdescs[i]) != 0) {
302 1.1 thorpej printf("%s: unable to allocate or map rx buffer %d, "
303 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
304 1.1 thorpej goto fail_6;
305 1.1 thorpej }
306 1.1 thorpej }
307 1.1 thorpej
308 1.1 thorpej /* Initialize MAC address and media structures. */
309 1.1 thorpej fxp_get_info(sc, enaddr);
310 1.1 thorpej
311 1.1 thorpej printf("%s: Ethernet address %s, %s Mb/s\n", sc->sc_dev.dv_xname,
312 1.1 thorpej ether_sprintf(enaddr), sc->phy_10Mbps_only ? "10" : "10/100");
313 1.1 thorpej
314 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
315 1.1 thorpej
316 1.1 thorpej /*
317 1.1 thorpej * Get info about our media interface, and initialize it. Note
318 1.1 thorpej * the table terminates itself with a phy of -1, indicating
319 1.1 thorpej * that we're using MII.
320 1.1 thorpej */
321 1.1 thorpej for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
322 1.1 thorpej if (fp->fp_phy == sc->phy_primary_device)
323 1.1 thorpej break;
324 1.1 thorpej (*fp->fp_init)(sc);
325 1.1 thorpej
326 1.1 thorpej bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
327 1.1 thorpej ifp->if_softc = sc;
328 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
329 1.1 thorpej ifp->if_ioctl = fxp_ioctl;
330 1.1 thorpej ifp->if_start = fxp_start;
331 1.1 thorpej ifp->if_watchdog = fxp_watchdog;
332 1.1 thorpej
333 1.1 thorpej /*
334 1.1 thorpej * Attach the interface.
335 1.1 thorpej */
336 1.1 thorpej if_attach(ifp);
337 1.1 thorpej ether_ifattach(ifp, enaddr);
338 1.1 thorpej #if NBPFILTER > 0
339 1.1 thorpej bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
340 1.1 thorpej sizeof(struct ether_header));
341 1.1 thorpej #endif
342 1.1 thorpej #if NRND > 0
343 1.1 thorpej rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
344 1.1 thorpej RND_TYPE_NET, 0);
345 1.1 thorpej #endif
346 1.1 thorpej
347 1.1 thorpej /*
348 1.1 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
349 1.1 thorpej * doing do could allow DMA to corrupt kernel memory during the
350 1.1 thorpej * reboot before the driver initializes.
351 1.1 thorpej */
352 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
353 1.1 thorpej if (sc->sc_sdhook == NULL)
354 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
355 1.1 thorpej sc->sc_dev.dv_xname);
356 1.1 thorpej return;
357 1.1 thorpej
358 1.1 thorpej /*
359 1.1 thorpej * Free any resources we've allocated during the failed attach
360 1.1 thorpej * attempt. Do this in reverse order and fall though.
361 1.1 thorpej */
362 1.1 thorpej fail_6:
363 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
364 1.1 thorpej if (sc->sc_rxdescs[i].fr_mbhead != NULL) {
365 1.1 thorpej bus_dmamap_unload(sc->sc_dmat,
366 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap);
367 1.1 thorpej m_freem(sc->sc_rxdescs[i].fr_mbhead);
368 1.1 thorpej }
369 1.1 thorpej }
370 1.1 thorpej fail_5:
371 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
372 1.1 thorpej if (sc->sc_rxdescs[i].fr_dmamap != NULL)
373 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
374 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap);
375 1.1 thorpej }
376 1.1 thorpej fail_4:
377 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
378 1.2 thorpej if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
379 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
380 1.2 thorpej FXP_DSTX(sc, i)->txs_dmamap);
381 1.1 thorpej }
382 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
383 1.1 thorpej fail_3:
384 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
385 1.1 thorpej fail_2:
386 1.2 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
387 1.1 thorpej sizeof(struct fxp_control_data));
388 1.1 thorpej fail_1:
389 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
390 1.1 thorpej fail_0:
391 1.1 thorpej return;
392 1.1 thorpej }
393 1.1 thorpej
394 1.1 thorpej void
395 1.1 thorpej fxp_mii_initmedia(sc)
396 1.1 thorpej struct fxp_softc *sc;
397 1.1 thorpej {
398 1.1 thorpej
399 1.1 thorpej sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
400 1.1 thorpej sc->sc_mii.mii_readreg = fxp_mdi_read;
401 1.1 thorpej sc->sc_mii.mii_writereg = fxp_mdi_write;
402 1.1 thorpej sc->sc_mii.mii_statchg = fxp_statchg;
403 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
404 1.1 thorpej fxp_mii_mediastatus);
405 1.1 thorpej mii_phy_probe(&sc->sc_dev, &sc->sc_mii, 0xffffffff);
406 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
407 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
408 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
409 1.1 thorpej } else
410 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
411 1.1 thorpej }
412 1.1 thorpej
413 1.1 thorpej void
414 1.1 thorpej fxp_80c24_initmedia(sc)
415 1.1 thorpej struct fxp_softc *sc;
416 1.1 thorpej {
417 1.1 thorpej
418 1.1 thorpej /*
419 1.1 thorpej * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
420 1.1 thorpej * doesn't have a programming interface of any sort. The
421 1.1 thorpej * media is sensed automatically based on how the link partner
422 1.1 thorpej * is configured. This is, in essence, manual configuration.
423 1.1 thorpej */
424 1.1 thorpej printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
425 1.1 thorpej sc->sc_dev.dv_xname);
426 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
427 1.1 thorpej fxp_80c24_mediastatus);
428 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
429 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
430 1.1 thorpej }
431 1.1 thorpej
432 1.1 thorpej /*
433 1.1 thorpej * Device shutdown routine. Called at system shutdown after sync. The
434 1.1 thorpej * main purpose of this routine is to shut off receiver DMA so that
435 1.1 thorpej * kernel memory doesn't get clobbered during warmboot.
436 1.1 thorpej */
437 1.1 thorpej void
438 1.2 thorpej fxp_shutdown(arg)
439 1.2 thorpej void *arg;
440 1.1 thorpej {
441 1.2 thorpej struct fxp_softc *sc = arg;
442 1.1 thorpej
443 1.2 thorpej fxp_stop(sc);
444 1.1 thorpej }
445 1.1 thorpej
446 1.1 thorpej /*
447 1.1 thorpej * Initialize the interface media.
448 1.1 thorpej */
449 1.1 thorpej void
450 1.1 thorpej fxp_get_info(sc, enaddr)
451 1.1 thorpej struct fxp_softc *sc;
452 1.1 thorpej u_int8_t *enaddr;
453 1.1 thorpej {
454 1.1 thorpej u_int16_t data, myea[3];
455 1.1 thorpej
456 1.1 thorpej /*
457 1.1 thorpej * Reset to a stable state.
458 1.1 thorpej */
459 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
460 1.1 thorpej DELAY(10);
461 1.1 thorpej
462 1.1 thorpej /*
463 1.1 thorpej * Get info about the primary PHY
464 1.1 thorpej */
465 1.1 thorpej fxp_read_eeprom(sc, &data, 6, 1);
466 1.1 thorpej sc->phy_primary_addr = data & 0xff;
467 1.1 thorpej sc->phy_primary_device = (data >> 8) & 0x3f;
468 1.1 thorpej sc->phy_10Mbps_only = data >> 15;
469 1.1 thorpej
470 1.1 thorpej /*
471 1.1 thorpej * Read MAC address.
472 1.1 thorpej */
473 1.1 thorpej fxp_read_eeprom(sc, myea, 0, 3);
474 1.1 thorpej bcopy(myea, enaddr, ETHER_ADDR_LEN);
475 1.1 thorpej }
476 1.1 thorpej
477 1.1 thorpej /*
478 1.1 thorpej * Read from the serial EEPROM. Basically, you manually shift in
479 1.1 thorpej * the read opcode (one bit at a time) and then shift in the address,
480 1.1 thorpej * and then you shift out the data (all of this one bit at a time).
481 1.1 thorpej * The word size is 16 bits, so you have to provide the address for
482 1.1 thorpej * every 16 bits of data.
483 1.1 thorpej */
484 1.1 thorpej void
485 1.1 thorpej fxp_read_eeprom(sc, data, offset, words)
486 1.1 thorpej struct fxp_softc *sc;
487 1.1 thorpej u_int16_t *data;
488 1.1 thorpej int offset;
489 1.1 thorpej int words;
490 1.1 thorpej {
491 1.1 thorpej u_int16_t reg;
492 1.1 thorpej int i, x;
493 1.1 thorpej
494 1.1 thorpej for (i = 0; i < words; i++) {
495 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
496 1.1 thorpej /*
497 1.1 thorpej * Shift in read opcode.
498 1.1 thorpej */
499 1.1 thorpej for (x = 3; x > 0; x--) {
500 1.1 thorpej if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
501 1.1 thorpej reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
502 1.1 thorpej } else {
503 1.1 thorpej reg = FXP_EEPROM_EECS;
504 1.1 thorpej }
505 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
506 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
507 1.1 thorpej reg | FXP_EEPROM_EESK);
508 1.1 thorpej DELAY(1);
509 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
510 1.1 thorpej DELAY(1);
511 1.1 thorpej }
512 1.1 thorpej /*
513 1.1 thorpej * Shift in address.
514 1.1 thorpej */
515 1.1 thorpej for (x = 6; x > 0; x--) {
516 1.1 thorpej if ((i + offset) & (1 << (x - 1))) {
517 1.1 thorpej reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
518 1.1 thorpej } else {
519 1.1 thorpej reg = FXP_EEPROM_EECS;
520 1.1 thorpej }
521 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
522 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
523 1.1 thorpej reg | FXP_EEPROM_EESK);
524 1.1 thorpej DELAY(1);
525 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
526 1.1 thorpej DELAY(1);
527 1.1 thorpej }
528 1.1 thorpej reg = FXP_EEPROM_EECS;
529 1.1 thorpej data[i] = 0;
530 1.1 thorpej /*
531 1.1 thorpej * Shift out data.
532 1.1 thorpej */
533 1.1 thorpej for (x = 16; x > 0; x--) {
534 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
535 1.1 thorpej reg | FXP_EEPROM_EESK);
536 1.1 thorpej DELAY(1);
537 1.1 thorpej if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
538 1.1 thorpej FXP_EEPROM_EEDO)
539 1.1 thorpej data[i] |= (1 << (x - 1));
540 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
541 1.1 thorpej DELAY(1);
542 1.1 thorpej }
543 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
544 1.1 thorpej DELAY(1);
545 1.1 thorpej }
546 1.1 thorpej }
547 1.1 thorpej
548 1.1 thorpej /*
549 1.1 thorpej * Start packet transmission on the interface.
550 1.1 thorpej */
551 1.1 thorpej void
552 1.1 thorpej fxp_start(ifp)
553 1.1 thorpej struct ifnet *ifp;
554 1.1 thorpej {
555 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
556 1.2 thorpej struct mbuf *m0, *m;
557 1.2 thorpej struct fxp_cb_tx *txd;
558 1.2 thorpej struct fxp_txsoft *txs;
559 1.2 thorpej struct fxp_tbdlist *tbd;
560 1.1 thorpej bus_dmamap_t dmamap;
561 1.2 thorpej int error, lasttx, nexttx, opending, seg;
562 1.1 thorpej
563 1.1 thorpej /*
564 1.2 thorpej * If we need multicast setup, bail out now.
565 1.1 thorpej */
566 1.3 thorpej if (sc->sc_flags & FXPF_NEEDMCSETUP) {
567 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
568 1.1 thorpej return;
569 1.1 thorpej }
570 1.1 thorpej
571 1.1 thorpej /*
572 1.2 thorpej * Remember the previous txpending and the current lasttx.
573 1.1 thorpej */
574 1.2 thorpej opending = sc->sc_txpending;
575 1.2 thorpej lasttx = sc->sc_txlast;
576 1.1 thorpej
577 1.2 thorpej /*
578 1.2 thorpej * Loop through the send queue, setting up transmit descriptors
579 1.2 thorpej * until we drain the queue, or use up all available transmit
580 1.2 thorpej * descriptors.
581 1.2 thorpej */
582 1.2 thorpej while (sc->sc_txpending < FXP_NTXCB) {
583 1.1 thorpej /*
584 1.2 thorpej * Grab a packet off the queue.
585 1.1 thorpej */
586 1.2 thorpej IF_DEQUEUE(&ifp->if_snd, m0);
587 1.2 thorpej if (m0 == NULL)
588 1.2 thorpej break;
589 1.1 thorpej
590 1.1 thorpej /*
591 1.2 thorpej * Get the next available transmit descriptor.
592 1.1 thorpej */
593 1.2 thorpej nexttx = FXP_NEXTTX(sc->sc_txlast);
594 1.2 thorpej txd = FXP_CDTX(sc, nexttx);
595 1.2 thorpej tbd = FXP_CDTBD(sc, nexttx);
596 1.2 thorpej txs = FXP_DSTX(sc, nexttx);
597 1.2 thorpej dmamap = txs->txs_dmamap;
598 1.1 thorpej
599 1.1 thorpej /*
600 1.2 thorpej * Load the DMA map. If this fails, the packet either
601 1.2 thorpej * didn't fit in the allotted number of frags, or we were
602 1.2 thorpej * short on resources. In this case, we'll copy and try
603 1.2 thorpej * again.
604 1.1 thorpej */
605 1.2 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
606 1.2 thorpej BUS_DMA_NOWAIT) != 0) {
607 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
608 1.2 thorpej if (m == NULL) {
609 1.2 thorpej printf("%s: unable to allocate Tx mbuf\n",
610 1.2 thorpej sc->sc_dev.dv_xname);
611 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
612 1.2 thorpej break;
613 1.1 thorpej }
614 1.2 thorpej if (m0->m_pkthdr.len > MHLEN) {
615 1.2 thorpej MCLGET(m, M_DONTWAIT);
616 1.2 thorpej if ((m->m_flags & M_EXT) == 0) {
617 1.2 thorpej printf("%s: unable to allocate Tx "
618 1.2 thorpej "cluster\n", sc->sc_dev.dv_xname);
619 1.2 thorpej m_freem(m);
620 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
621 1.2 thorpej break;
622 1.1 thorpej }
623 1.1 thorpej }
624 1.2 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
625 1.2 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
626 1.2 thorpej m_freem(m0);
627 1.2 thorpej m0 = m;
628 1.2 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
629 1.2 thorpej m0, BUS_DMA_NOWAIT);
630 1.2 thorpej if (error) {
631 1.2 thorpej printf("%s: unable to load Tx buffer, "
632 1.2 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
633 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
634 1.2 thorpej break;
635 1.2 thorpej }
636 1.2 thorpej }
637 1.1 thorpej
638 1.2 thorpej /* Initialize the fraglist. */
639 1.2 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
640 1.2 thorpej tbd->tbd_d[seg].tb_addr =
641 1.2 thorpej dmamap->dm_segs[seg].ds_addr;
642 1.2 thorpej tbd->tbd_d[seg].tb_size =
643 1.2 thorpej dmamap->dm_segs[seg].ds_len;
644 1.1 thorpej }
645 1.1 thorpej
646 1.2 thorpej FXP_CDTBDSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
647 1.1 thorpej
648 1.2 thorpej /* Sync the DMA map. */
649 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
650 1.1 thorpej BUS_DMASYNC_PREWRITE);
651 1.1 thorpej
652 1.1 thorpej /*
653 1.2 thorpej * Store a pointer to the packet so we can free it later.
654 1.1 thorpej */
655 1.2 thorpej txs->txs_mbuf = m0;
656 1.1 thorpej
657 1.1 thorpej /*
658 1.2 thorpej * Initialize the transmit descriptor.
659 1.1 thorpej */
660 1.2 thorpej txd->cb_status = 0;
661 1.2 thorpej txd->cb_command =
662 1.2 thorpej FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF;
663 1.2 thorpej txd->tx_threshold = tx_threshold;
664 1.2 thorpej txd->tbd_number = dmamap->dm_nsegs;
665 1.1 thorpej
666 1.2 thorpej FXP_CDTXSYNC(sc, nexttx,
667 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
668 1.2 thorpej
669 1.2 thorpej /* Advance the tx pointer. */
670 1.2 thorpej sc->sc_txpending++;
671 1.2 thorpej sc->sc_txlast = nexttx;
672 1.1 thorpej
673 1.1 thorpej #if NBPFILTER > 0
674 1.1 thorpej /*
675 1.1 thorpej * Pass packet to bpf if there is a listener.
676 1.1 thorpej */
677 1.1 thorpej if (ifp->if_bpf)
678 1.2 thorpej bpf_mtap(ifp->if_bpf, m0);
679 1.1 thorpej #endif
680 1.1 thorpej }
681 1.1 thorpej
682 1.2 thorpej if (sc->sc_txpending == FXP_NTXCB) {
683 1.2 thorpej /* No more slots; notify upper layer. */
684 1.2 thorpej ifp->if_flags |= IFF_OACTIVE;
685 1.2 thorpej }
686 1.2 thorpej
687 1.2 thorpej if (sc->sc_txpending != opending) {
688 1.2 thorpej /*
689 1.2 thorpej * We enqueued packets. If the transmitter was idle,
690 1.2 thorpej * reset the txdirty pointer.
691 1.2 thorpej */
692 1.2 thorpej if (opending == 0)
693 1.2 thorpej sc->sc_txdirty = FXP_NEXTTX(lasttx);
694 1.2 thorpej
695 1.2 thorpej /*
696 1.2 thorpej * Cause the chip to interrupt and suspend command
697 1.2 thorpej * processing once the last packet we've enqueued
698 1.2 thorpej * has been transmitted.
699 1.2 thorpej */
700 1.2 thorpej FXP_CDTX(sc, sc->sc_txlast)->cb_command |=
701 1.2 thorpej FXP_CB_COMMAND_I | FXP_CB_COMMAND_S;
702 1.2 thorpej FXP_CDTXSYNC(sc, sc->sc_txlast,
703 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
704 1.2 thorpej
705 1.2 thorpej /*
706 1.2 thorpej * The entire packet chain is set up. Clear the suspend bit
707 1.2 thorpej * on the command prior to the first packet we set up.
708 1.2 thorpej */
709 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
710 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
711 1.2 thorpej FXP_CDTX(sc, lasttx)->cb_command &= ~FXP_CB_COMMAND_S;
712 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
713 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
714 1.2 thorpej
715 1.2 thorpej /*
716 1.2 thorpej * Issue a Resume command in case the chip was suspended.
717 1.2 thorpej */
718 1.1 thorpej fxp_scb_wait(sc);
719 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_RESUME);
720 1.1 thorpej
721 1.2 thorpej /* Set a watchdog timer in case the chip flakes out. */
722 1.1 thorpej ifp->if_timer = 5;
723 1.1 thorpej }
724 1.1 thorpej }
725 1.1 thorpej
726 1.1 thorpej /*
727 1.1 thorpej * Process interface interrupts.
728 1.1 thorpej */
729 1.1 thorpej int
730 1.1 thorpej fxp_intr(arg)
731 1.1 thorpej void *arg;
732 1.1 thorpej {
733 1.1 thorpej struct fxp_softc *sc = arg;
734 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
735 1.2 thorpej struct fxp_cb_tx *txd;
736 1.2 thorpej struct fxp_txsoft *txs;
737 1.2 thorpej int i, oflags, claimed = 0;
738 1.1 thorpej u_int8_t statack;
739 1.1 thorpej
740 1.1 thorpej while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
741 1.1 thorpej claimed = 1;
742 1.1 thorpej
743 1.1 thorpej /*
744 1.1 thorpej * First ACK all the interrupts in this pass.
745 1.1 thorpej */
746 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
747 1.1 thorpej
748 1.1 thorpej /*
749 1.1 thorpej * Process receiver interrupts. If a no-resource (RNR)
750 1.1 thorpej * condition exists, get whatever packets we can and
751 1.1 thorpej * re-start the receiver.
752 1.1 thorpej */
753 1.1 thorpej if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
754 1.1 thorpej struct fxp_rxdesc *rxd;
755 1.1 thorpej struct mbuf *m;
756 1.1 thorpej struct fxp_rfa *rfa;
757 1.1 thorpej bus_dmamap_t rxmap;
758 1.1 thorpej rcvloop:
759 1.1 thorpej rxd = sc->rfa_head;
760 1.1 thorpej rxmap = rxd->fr_dmamap;
761 1.1 thorpej m = rxd->fr_mbhead;
762 1.1 thorpej rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
763 1.1 thorpej RFA_ALIGNMENT_FUDGE);
764 1.1 thorpej
765 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxmap, 0,
766 1.1 thorpej rxmap->dm_mapsize,
767 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
768 1.1 thorpej
769 1.1 thorpej if (rfa->rfa_status & FXP_RFA_STATUS_C) {
770 1.1 thorpej /*
771 1.1 thorpej * Remove first packet from the chain.
772 1.1 thorpej */
773 1.1 thorpej sc->rfa_head = rxd->fr_next;
774 1.1 thorpej rxd->fr_next = NULL;
775 1.1 thorpej
776 1.1 thorpej /*
777 1.1 thorpej * Add a new buffer to the receive chain.
778 1.1 thorpej * If this fails, the old buffer is recycled
779 1.1 thorpej * instead.
780 1.1 thorpej */
781 1.1 thorpej if (fxp_add_rfabuf(sc, rxd) == 0) {
782 1.1 thorpej struct ether_header *eh;
783 1.1 thorpej u_int16_t total_len;
784 1.1 thorpej
785 1.1 thorpej total_len = rfa->actual_size &
786 1.1 thorpej (MCLBYTES - 1);
787 1.1 thorpej if (total_len <
788 1.1 thorpej sizeof(struct ether_header)) {
789 1.1 thorpej m_freem(m);
790 1.1 thorpej goto rcvloop;
791 1.1 thorpej }
792 1.1 thorpej m->m_pkthdr.rcvif = ifp;
793 1.1 thorpej m->m_pkthdr.len = m->m_len = total_len;
794 1.1 thorpej eh = mtod(m, struct ether_header *);
795 1.1 thorpej #if NBPFILTER > 0
796 1.1 thorpej if (ifp->if_bpf) {
797 1.1 thorpej bpf_tap(ifp->if_bpf,
798 1.1 thorpej mtod(m, caddr_t),
799 1.1 thorpej total_len);
800 1.1 thorpej /*
801 1.1 thorpej * Only pass this packet up
802 1.1 thorpej * if it is for us.
803 1.1 thorpej */
804 1.1 thorpej if ((ifp->if_flags &
805 1.1 thorpej IFF_PROMISC) &&
806 1.1 thorpej (rfa->rfa_status &
807 1.1 thorpej FXP_RFA_STATUS_IAMATCH) &&
808 1.1 thorpej (eh->ether_dhost[0] & 1)
809 1.1 thorpej == 0) {
810 1.1 thorpej m_freem(m);
811 1.1 thorpej goto rcvloop;
812 1.1 thorpej }
813 1.1 thorpej }
814 1.1 thorpej #endif /* NBPFILTER > 0 */
815 1.1 thorpej (*ifp->if_input)(ifp, m);
816 1.1 thorpej }
817 1.1 thorpej goto rcvloop;
818 1.1 thorpej }
819 1.1 thorpej if (statack & FXP_SCB_STATACK_RNR) {
820 1.1 thorpej fxp_scb_wait(sc);
821 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
822 1.1 thorpej rxmap->dm_segs[0].ds_addr +
823 1.1 thorpej RFA_ALIGNMENT_FUDGE);
824 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
825 1.1 thorpej FXP_SCB_COMMAND_RU_START);
826 1.1 thorpej }
827 1.1 thorpej }
828 1.1 thorpej /*
829 1.1 thorpej * Free any finished transmit mbuf chains.
830 1.1 thorpej */
831 1.4 thorpej if (statack & FXP_SCB_STATACK_CXTNO) {
832 1.2 thorpej ifp->if_flags &= ~IFF_OACTIVE;
833 1.2 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
834 1.2 thorpej i = FXP_NEXTTX(i), sc->sc_txpending--) {
835 1.2 thorpej txd = FXP_CDTX(sc, i);
836 1.2 thorpej txs = FXP_DSTX(sc, i);
837 1.2 thorpej
838 1.2 thorpej FXP_CDTXSYNC(sc, i,
839 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
840 1.2 thorpej
841 1.2 thorpej if ((txd->cb_status & FXP_CB_STATUS_C) == 0)
842 1.1 thorpej break;
843 1.2 thorpej
844 1.2 thorpej FXP_CDTBDSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
845 1.2 thorpej
846 1.2 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
847 1.2 thorpej 0, txs->txs_dmamap->dm_mapsize,
848 1.2 thorpej BUS_DMASYNC_POSTWRITE);
849 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
850 1.2 thorpej m_freem(txs->txs_mbuf);
851 1.2 thorpej txs->txs_mbuf = NULL;
852 1.1 thorpej }
853 1.2 thorpej
854 1.2 thorpej /* Update the dirty transmit buffer pointer. */
855 1.2 thorpej sc->sc_txdirty = i;
856 1.2 thorpej
857 1.2 thorpej /*
858 1.2 thorpej * Cancel the watchdog timer if there are no pending
859 1.2 thorpej * transmissions.
860 1.2 thorpej */
861 1.2 thorpej if (sc->sc_txpending == 0) {
862 1.1 thorpej ifp->if_timer = 0;
863 1.2 thorpej
864 1.2 thorpej /*
865 1.2 thorpej * If we need a multicast filter setup,
866 1.2 thorpej * do that now.
867 1.2 thorpej */
868 1.2 thorpej if (sc->sc_flags & FXPF_NEEDMCSETUP) {
869 1.2 thorpej oflags = ifp->if_flags;
870 1.3 thorpej fxp_mc_setup(sc);
871 1.2 thorpej
872 1.2 thorpej /*
873 1.2 thorpej * If IFF_ALLMULTI state changed,
874 1.2 thorpej * we need to reinitialize the chip,
875 1.2 thorpej * because this is handled by the
876 1.2 thorpej * config block.
877 1.2 thorpej */
878 1.2 thorpej if (((ifp->if_flags ^ oflags) &
879 1.2 thorpej IFF_ALLMULTI) != 0)
880 1.2 thorpej fxp_init(sc);
881 1.2 thorpej }
882 1.1 thorpej }
883 1.2 thorpej
884 1.1 thorpej /*
885 1.2 thorpej * Try to get more packets going.
886 1.1 thorpej */
887 1.2 thorpej fxp_start(ifp);
888 1.1 thorpej }
889 1.1 thorpej }
890 1.1 thorpej
891 1.1 thorpej #if NRND > 0
892 1.1 thorpej if (claimed)
893 1.1 thorpej rnd_add_uint32(&sc->rnd_source, statack);
894 1.1 thorpej #endif
895 1.1 thorpej return (claimed);
896 1.1 thorpej }
897 1.1 thorpej
898 1.1 thorpej /*
899 1.1 thorpej * Update packet in/out/collision statistics. The i82557 doesn't
900 1.1 thorpej * allow you to access these counters without doing a fairly
901 1.1 thorpej * expensive DMA to get _all_ of the statistics it maintains, so
902 1.1 thorpej * we do this operation here only once per second. The statistics
903 1.1 thorpej * counters in the kernel are updated from the previous dump-stats
904 1.1 thorpej * DMA and then a new dump-stats DMA is started. The on-chip
905 1.1 thorpej * counters are zeroed when the DMA completes. If we can't start
906 1.1 thorpej * the DMA immediately, we don't wait - we just prepare to read
907 1.1 thorpej * them again next time.
908 1.1 thorpej */
909 1.1 thorpej void
910 1.1 thorpej fxp_tick(arg)
911 1.1 thorpej void *arg;
912 1.1 thorpej {
913 1.1 thorpej struct fxp_softc *sc = arg;
914 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
915 1.2 thorpej struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
916 1.2 thorpej int oflags, s;
917 1.2 thorpej
918 1.2 thorpej s = splnet();
919 1.2 thorpej
920 1.2 thorpej oflags = ifp->if_flags;
921 1.1 thorpej
922 1.1 thorpej ifp->if_opackets += sp->tx_good;
923 1.1 thorpej ifp->if_collisions += sp->tx_total_collisions;
924 1.1 thorpej if (sp->rx_good) {
925 1.1 thorpej ifp->if_ipackets += sp->rx_good;
926 1.1 thorpej sc->rx_idle_secs = 0;
927 1.1 thorpej } else {
928 1.1 thorpej sc->rx_idle_secs++;
929 1.1 thorpej }
930 1.1 thorpej ifp->if_ierrors +=
931 1.1 thorpej sp->rx_crc_errors +
932 1.1 thorpej sp->rx_alignment_errors +
933 1.1 thorpej sp->rx_rnr_errors +
934 1.1 thorpej sp->rx_overrun_errors;
935 1.1 thorpej /*
936 1.1 thorpej * If any transmit underruns occured, bump up the transmit
937 1.1 thorpej * threshold by another 512 bytes (64 * 8).
938 1.1 thorpej */
939 1.1 thorpej if (sp->tx_underruns) {
940 1.1 thorpej ifp->if_oerrors += sp->tx_underruns;
941 1.1 thorpej if (tx_threshold < 192)
942 1.1 thorpej tx_threshold += 64;
943 1.1 thorpej }
944 1.1 thorpej
945 1.1 thorpej /*
946 1.1 thorpej * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
947 1.1 thorpej * then assume the receiver has locked up and attempt to clear
948 1.1 thorpej * the condition by reprogramming the multicast filter. This is
949 1.1 thorpej * a work-around for a bug in the 82557 where the receiver locks
950 1.1 thorpej * up if it gets certain types of garbage in the syncronization
951 1.1 thorpej * bits prior to the packet header. This bug is supposed to only
952 1.1 thorpej * occur in 10Mbps mode, but has been seen to occur in 100Mbps
953 1.1 thorpej * mode as well (perhaps due to a 10/100 speed transition).
954 1.1 thorpej */
955 1.1 thorpej if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
956 1.1 thorpej sc->rx_idle_secs = 0;
957 1.3 thorpej fxp_mc_setup(sc);
958 1.1 thorpej }
959 1.1 thorpej /*
960 1.1 thorpej * If there is no pending command, start another stats
961 1.1 thorpej * dump. Otherwise punt for now.
962 1.1 thorpej */
963 1.1 thorpej if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
964 1.1 thorpej /*
965 1.1 thorpej * Start another stats dump.
966 1.1 thorpej */
967 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
968 1.1 thorpej FXP_SCB_COMMAND_CU_DUMPRESET);
969 1.1 thorpej } else {
970 1.1 thorpej /*
971 1.1 thorpej * A previous command is still waiting to be accepted.
972 1.1 thorpej * Just zero our copy of the stats and wait for the
973 1.1 thorpej * next timer event to update them.
974 1.1 thorpej */
975 1.1 thorpej sp->tx_good = 0;
976 1.1 thorpej sp->tx_underruns = 0;
977 1.1 thorpej sp->tx_total_collisions = 0;
978 1.1 thorpej
979 1.1 thorpej sp->rx_good = 0;
980 1.1 thorpej sp->rx_crc_errors = 0;
981 1.1 thorpej sp->rx_alignment_errors = 0;
982 1.1 thorpej sp->rx_rnr_errors = 0;
983 1.1 thorpej sp->rx_overrun_errors = 0;
984 1.1 thorpej }
985 1.1 thorpej
986 1.1 thorpej /* Tick the MII clock. */
987 1.1 thorpej mii_tick(&sc->sc_mii);
988 1.2 thorpej
989 1.2 thorpej /*
990 1.2 thorpej * If IFF_ALLMULTI state changed, we need to reinitialize the chip,
991 1.2 thorpej * because this is handled by the config block.
992 1.2 thorpej *
993 1.2 thorpej * NOTE: This shouldn't ever really happen here.
994 1.2 thorpej */
995 1.2 thorpej if (((ifp->if_flags ^ oflags) & IFF_ALLMULTI) != 0) {
996 1.2 thorpej if (ifp->if_flags & IFF_DEBUG)
997 1.2 thorpej printf("%s: fxp_tick: allmulti state changed\n",
998 1.2 thorpej sc->sc_dev.dv_xname);
999 1.2 thorpej fxp_init(sc);
1000 1.2 thorpej }
1001 1.2 thorpej
1002 1.1 thorpej splx(s);
1003 1.1 thorpej
1004 1.1 thorpej /*
1005 1.1 thorpej * Schedule another timeout one second from now.
1006 1.1 thorpej */
1007 1.1 thorpej timeout(fxp_tick, sc, hz);
1008 1.1 thorpej }
1009 1.1 thorpej
1010 1.1 thorpej /*
1011 1.1 thorpej * Stop the interface. Cancels the statistics updater and resets
1012 1.1 thorpej * the interface.
1013 1.1 thorpej */
1014 1.1 thorpej void
1015 1.1 thorpej fxp_stop(sc)
1016 1.1 thorpej struct fxp_softc *sc;
1017 1.1 thorpej {
1018 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1019 1.1 thorpej struct fxp_rxdesc *rxd;
1020 1.2 thorpej struct fxp_txsoft *txs;
1021 1.1 thorpej int i;
1022 1.1 thorpej
1023 1.1 thorpej /*
1024 1.1 thorpej * Cancel stats updater.
1025 1.1 thorpej */
1026 1.1 thorpej untimeout(fxp_tick, sc);
1027 1.1 thorpej
1028 1.1 thorpej /*
1029 1.1 thorpej * Issue software reset
1030 1.1 thorpej */
1031 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
1032 1.1 thorpej DELAY(10);
1033 1.1 thorpej
1034 1.1 thorpej /*
1035 1.1 thorpej * Release any xmit buffers.
1036 1.1 thorpej */
1037 1.2 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1038 1.2 thorpej txs = FXP_DSTX(sc, i);
1039 1.2 thorpej if (txs->txs_mbuf != NULL) {
1040 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1041 1.2 thorpej m_freem(txs->txs_mbuf);
1042 1.2 thorpej txs->txs_mbuf = NULL;
1043 1.1 thorpej }
1044 1.1 thorpej }
1045 1.2 thorpej sc->sc_txpending = 0;
1046 1.1 thorpej
1047 1.1 thorpej /*
1048 1.1 thorpej * Free all the receive buffers then reallocate/reinitialize
1049 1.1 thorpej */
1050 1.1 thorpej sc->rfa_head = NULL;
1051 1.1 thorpej sc->rfa_tail = NULL;
1052 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
1053 1.1 thorpej rxd = &sc->sc_rxdescs[i];
1054 1.1 thorpej if (rxd->fr_mbhead != NULL) {
1055 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxd->fr_dmamap);
1056 1.1 thorpej m_freem(rxd->fr_mbhead);
1057 1.1 thorpej rxd->fr_mbhead = NULL;
1058 1.1 thorpej }
1059 1.1 thorpej if (fxp_add_rfabuf(sc, rxd) != 0) {
1060 1.1 thorpej /*
1061 1.1 thorpej * This "can't happen" - we're at splnet()
1062 1.1 thorpej * and we just freed the buffer we need
1063 1.1 thorpej * above.
1064 1.1 thorpej */
1065 1.1 thorpej panic("fxp_stop: no buffers!");
1066 1.1 thorpej }
1067 1.1 thorpej }
1068 1.1 thorpej
1069 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1070 1.1 thorpej ifp->if_timer = 0;
1071 1.1 thorpej }
1072 1.1 thorpej
1073 1.1 thorpej /*
1074 1.1 thorpej * Watchdog/transmission transmit timeout handler. Called when a
1075 1.1 thorpej * transmission is started on the interface, but no interrupt is
1076 1.1 thorpej * received before the timeout. This usually indicates that the
1077 1.1 thorpej * card has wedged for some reason.
1078 1.1 thorpej */
1079 1.1 thorpej void
1080 1.1 thorpej fxp_watchdog(ifp)
1081 1.1 thorpej struct ifnet *ifp;
1082 1.1 thorpej {
1083 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1084 1.1 thorpej
1085 1.3 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1086 1.3 thorpej ifp->if_oerrors++;
1087 1.1 thorpej
1088 1.1 thorpej fxp_init(sc);
1089 1.1 thorpej }
1090 1.1 thorpej
1091 1.2 thorpej /*
1092 1.2 thorpej * Initialize the interface. Must be called at splnet().
1093 1.2 thorpej */
1094 1.1 thorpej void
1095 1.2 thorpej fxp_init(sc)
1096 1.2 thorpej struct fxp_softc *sc;
1097 1.1 thorpej {
1098 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1099 1.1 thorpej struct fxp_cb_config *cbp;
1100 1.1 thorpej struct fxp_cb_ias *cb_ias;
1101 1.2 thorpej struct fxp_cb_tx *txd;
1102 1.2 thorpej int i, prm, allm;
1103 1.1 thorpej
1104 1.1 thorpej /*
1105 1.1 thorpej * Cancel any pending I/O
1106 1.1 thorpej */
1107 1.1 thorpej fxp_stop(sc);
1108 1.1 thorpej
1109 1.2 thorpej sc->sc_flags = 0;
1110 1.1 thorpej
1111 1.1 thorpej /*
1112 1.1 thorpej * Initialize base of CBL and RFA memory. Loading with zero
1113 1.1 thorpej * sets it up for regular linear addressing.
1114 1.1 thorpej */
1115 1.2 thorpej fxp_scb_wait(sc);
1116 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
1117 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_BASE);
1118 1.1 thorpej
1119 1.1 thorpej fxp_scb_wait(sc);
1120 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_BASE);
1121 1.1 thorpej
1122 1.1 thorpej /*
1123 1.2 thorpej * Initialize the multicast filter. Do this now, since we might
1124 1.2 thorpej * have to setup the config block differently.
1125 1.2 thorpej */
1126 1.3 thorpej fxp_mc_setup(sc);
1127 1.2 thorpej
1128 1.2 thorpej prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1129 1.2 thorpej allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
1130 1.2 thorpej
1131 1.2 thorpej /*
1132 1.1 thorpej * Initialize base of dump-stats buffer.
1133 1.1 thorpej */
1134 1.1 thorpej fxp_scb_wait(sc);
1135 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1136 1.2 thorpej sc->sc_cddma + FXP_CDSTATSOFF);
1137 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_DUMP_ADR);
1138 1.1 thorpej
1139 1.2 thorpej cbp = &sc->sc_control_data->fcd_configcb;
1140 1.2 thorpej memset(cbp, 0, sizeof(struct fxp_cb_config));
1141 1.1 thorpej
1142 1.1 thorpej /*
1143 1.2 thorpej * This copy is kind of disgusting, but there are a bunch of must be
1144 1.1 thorpej * zero and must be one bits in this structure and this is the easiest
1145 1.1 thorpej * way to initialize them all to proper values.
1146 1.1 thorpej */
1147 1.2 thorpej memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
1148 1.1 thorpej
1149 1.1 thorpej cbp->cb_status = 0;
1150 1.1 thorpej cbp->cb_command = FXP_CB_COMMAND_CONFIG | FXP_CB_COMMAND_EL;
1151 1.1 thorpej cbp->link_addr = -1; /* (no) next command */
1152 1.1 thorpej cbp->byte_count = 22; /* (22) bytes to config */
1153 1.1 thorpej cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */
1154 1.1 thorpej cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */
1155 1.1 thorpej cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */
1156 1.1 thorpej cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */
1157 1.1 thorpej cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */
1158 1.1 thorpej cbp->dma_bce = 0; /* (disable) dma max counters */
1159 1.1 thorpej cbp->late_scb = 0; /* (don't) defer SCB update */
1160 1.1 thorpej cbp->tno_int = 0; /* (disable) tx not okay interrupt */
1161 1.4 thorpej cbp->ci_int = 1; /* interrupt on CU idle */
1162 1.1 thorpej cbp->save_bf = prm; /* save bad frames */
1163 1.1 thorpej cbp->disc_short_rx = !prm; /* discard short packets */
1164 1.1 thorpej cbp->underrun_retry = 1; /* retry mode (1) on DMA underrun */
1165 1.1 thorpej cbp->mediatype = !sc->phy_10Mbps_only; /* interface mode */
1166 1.1 thorpej cbp->nsai = 1; /* (don't) disable source addr insert */
1167 1.1 thorpej cbp->preamble_length = 2; /* (7 byte) preamble */
1168 1.1 thorpej cbp->loopback = 0; /* (don't) loopback */
1169 1.1 thorpej cbp->linear_priority = 0; /* (normal CSMA/CD operation) */
1170 1.1 thorpej cbp->linear_pri_mode = 0; /* (wait after xmit only) */
1171 1.1 thorpej cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */
1172 1.1 thorpej cbp->promiscuous = prm; /* promiscuous mode */
1173 1.1 thorpej cbp->bcast_disable = 0; /* (don't) disable broadcasts */
1174 1.1 thorpej cbp->crscdt = 0; /* (CRS only) */
1175 1.1 thorpej cbp->stripping = !prm; /* truncate rx packet to byte count */
1176 1.1 thorpej cbp->padding = 1; /* (do) pad short tx packets */
1177 1.1 thorpej cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */
1178 1.1 thorpej cbp->force_fdx = 0; /* (don't) force full duplex */
1179 1.1 thorpej cbp->fdx_pin_en = 1; /* (enable) FDX# pin */
1180 1.1 thorpej cbp->multi_ia = 0; /* (don't) accept multiple IAs */
1181 1.2 thorpej cbp->mc_all = allm; /* accept all multicasts */
1182 1.1 thorpej
1183 1.2 thorpej FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1184 1.1 thorpej
1185 1.1 thorpej /*
1186 1.1 thorpej * Start the config command/DMA.
1187 1.1 thorpej */
1188 1.1 thorpej fxp_scb_wait(sc);
1189 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
1190 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1191 1.1 thorpej /* ...and wait for it to complete. */
1192 1.2 thorpej do {
1193 1.2 thorpej FXP_CDCONFIGSYNC(sc,
1194 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1195 1.2 thorpej } while ((cbp->cb_status & FXP_CB_STATUS_C) == 0);
1196 1.1 thorpej
1197 1.1 thorpej /*
1198 1.2 thorpej * Initialize the station address.
1199 1.1 thorpej */
1200 1.2 thorpej cb_ias = &sc->sc_control_data->fcd_iascb;
1201 1.1 thorpej cb_ias->cb_status = 0;
1202 1.1 thorpej cb_ias->cb_command = FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL;
1203 1.1 thorpej cb_ias->link_addr = -1;
1204 1.2 thorpej memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
1205 1.1 thorpej
1206 1.2 thorpej FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1207 1.1 thorpej
1208 1.1 thorpej /*
1209 1.1 thorpej * Start the IAS (Individual Address Setup) command/DMA.
1210 1.1 thorpej */
1211 1.1 thorpej fxp_scb_wait(sc);
1212 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
1213 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1214 1.1 thorpej /* ...and wait for it to complete. */
1215 1.2 thorpej do {
1216 1.2 thorpej FXP_CDIASSYNC(sc,
1217 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1218 1.2 thorpej } while ((cb_ias->cb_status & FXP_CB_STATUS_C) == 0);
1219 1.1 thorpej
1220 1.1 thorpej /*
1221 1.2 thorpej * Initialize the transmit descriptor ring. txlast is initialized
1222 1.2 thorpej * to the end of the list so that it will wrap around to the first
1223 1.2 thorpej * descriptor when the first packet is transmitted.
1224 1.1 thorpej */
1225 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1226 1.2 thorpej txd = FXP_CDTX(sc, i);
1227 1.2 thorpej memset(txd, 0, sizeof(struct fxp_cb_tx));
1228 1.2 thorpej txd->cb_command = FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S;
1229 1.2 thorpej txd->tbd_array_addr = FXP_CDTBDADDR(sc, i);
1230 1.2 thorpej txd->link_addr = FXP_CDTXADDR(sc, FXP_NEXTTX(i));
1231 1.2 thorpej FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1232 1.2 thorpej }
1233 1.2 thorpej sc->sc_txpending = 0;
1234 1.2 thorpej sc->sc_txdirty = 0;
1235 1.2 thorpej sc->sc_txlast = FXP_NTXCB - 1;
1236 1.2 thorpej
1237 1.2 thorpej /*
1238 1.2 thorpej * Give the transmit ring to the chip. We do this by pointing
1239 1.2 thorpej * the chip at the last descriptor (which is a NOP|SUSPEND), and
1240 1.2 thorpej * issuing a start command. It will execute the NOP and then
1241 1.2 thorpej * suspend, pointing at the first descriptor.
1242 1.1 thorpej */
1243 1.1 thorpej fxp_scb_wait(sc);
1244 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
1245 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1246 1.1 thorpej
1247 1.1 thorpej /*
1248 1.1 thorpej * Initialize receiver buffer area - RFA.
1249 1.1 thorpej */
1250 1.1 thorpej fxp_scb_wait(sc);
1251 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1252 1.1 thorpej sc->rfa_head->fr_dmamap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
1253 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_START);
1254 1.1 thorpej
1255 1.1 thorpej /*
1256 1.1 thorpej * Set current media.
1257 1.1 thorpej */
1258 1.1 thorpej mii_mediachg(&sc->sc_mii);
1259 1.1 thorpej
1260 1.2 thorpej /*
1261 1.2 thorpej * ...all done!
1262 1.2 thorpej */
1263 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1264 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1265 1.1 thorpej
1266 1.1 thorpej /*
1267 1.1 thorpej * Start stats updater.
1268 1.1 thorpej */
1269 1.1 thorpej timeout(fxp_tick, sc, hz);
1270 1.2 thorpej
1271 1.2 thorpej /*
1272 1.2 thorpej * Attempt to start output on the interface.
1273 1.2 thorpej */
1274 1.2 thorpej fxp_start(ifp);
1275 1.1 thorpej }
1276 1.1 thorpej
1277 1.1 thorpej /*
1278 1.1 thorpej * Change media according to request.
1279 1.1 thorpej */
1280 1.1 thorpej int
1281 1.1 thorpej fxp_mii_mediachange(ifp)
1282 1.1 thorpej struct ifnet *ifp;
1283 1.1 thorpej {
1284 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1285 1.1 thorpej
1286 1.1 thorpej if (ifp->if_flags & IFF_UP)
1287 1.1 thorpej mii_mediachg(&sc->sc_mii);
1288 1.1 thorpej return (0);
1289 1.1 thorpej }
1290 1.1 thorpej
1291 1.1 thorpej /*
1292 1.1 thorpej * Notify the world which media we're using.
1293 1.1 thorpej */
1294 1.1 thorpej void
1295 1.1 thorpej fxp_mii_mediastatus(ifp, ifmr)
1296 1.1 thorpej struct ifnet *ifp;
1297 1.1 thorpej struct ifmediareq *ifmr;
1298 1.1 thorpej {
1299 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1300 1.1 thorpej
1301 1.1 thorpej mii_pollstat(&sc->sc_mii);
1302 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1303 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1304 1.1 thorpej }
1305 1.1 thorpej
1306 1.1 thorpej int
1307 1.1 thorpej fxp_80c24_mediachange(ifp)
1308 1.1 thorpej struct ifnet *ifp;
1309 1.1 thorpej {
1310 1.1 thorpej
1311 1.1 thorpej /* Nothing to do here. */
1312 1.1 thorpej return (0);
1313 1.1 thorpej }
1314 1.1 thorpej
1315 1.1 thorpej void
1316 1.1 thorpej fxp_80c24_mediastatus(ifp, ifmr)
1317 1.1 thorpej struct ifnet *ifp;
1318 1.1 thorpej struct ifmediareq *ifmr;
1319 1.1 thorpej {
1320 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1321 1.1 thorpej
1322 1.1 thorpej /*
1323 1.1 thorpej * Media is currently-selected media. We cannot determine
1324 1.1 thorpej * the link status.
1325 1.1 thorpej */
1326 1.1 thorpej ifmr->ifm_status = 0;
1327 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
1328 1.1 thorpej }
1329 1.1 thorpej
1330 1.1 thorpej /*
1331 1.1 thorpej * Add a buffer to the end of the RFA buffer list.
1332 1.1 thorpej * Return 0 if successful, 1 for failure. A failure results in
1333 1.1 thorpej * adding the 'oldm' (if non-NULL) on to the end of the list -
1334 1.1 thorpej * tossing out it's old contents and recycling it.
1335 1.1 thorpej * The RFA struct is stuck at the beginning of mbuf cluster and the
1336 1.1 thorpej * data pointer is fixed up to point just past it.
1337 1.1 thorpej */
1338 1.1 thorpej int
1339 1.1 thorpej fxp_add_rfabuf(sc, rxd)
1340 1.1 thorpej struct fxp_softc *sc;
1341 1.1 thorpej struct fxp_rxdesc *rxd;
1342 1.1 thorpej {
1343 1.1 thorpej struct mbuf *m, *oldm;
1344 1.1 thorpej struct fxp_rfa *rfa, *p_rfa;
1345 1.1 thorpej bus_dmamap_t rxmap;
1346 1.1 thorpej u_int32_t v;
1347 1.1 thorpej int error, rval = 0;
1348 1.1 thorpej
1349 1.1 thorpej oldm = rxd->fr_mbhead;
1350 1.1 thorpej rxmap = rxd->fr_dmamap;
1351 1.1 thorpej
1352 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1353 1.1 thorpej if (m != NULL) {
1354 1.1 thorpej MCLGET(m, M_DONTWAIT);
1355 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1356 1.1 thorpej m_freem(m);
1357 1.1 thorpej if (oldm == NULL)
1358 1.1 thorpej return 1;
1359 1.1 thorpej m = oldm;
1360 1.1 thorpej m->m_data = m->m_ext.ext_buf;
1361 1.1 thorpej rval = 1;
1362 1.1 thorpej }
1363 1.1 thorpej } else {
1364 1.1 thorpej if (oldm == NULL)
1365 1.1 thorpej return 1;
1366 1.1 thorpej m = oldm;
1367 1.1 thorpej m->m_data = m->m_ext.ext_buf;
1368 1.1 thorpej rval = 1;
1369 1.1 thorpej }
1370 1.1 thorpej
1371 1.1 thorpej rxd->fr_mbhead = m;
1372 1.1 thorpej
1373 1.1 thorpej /*
1374 1.1 thorpej * Setup the DMA map for this receive buffer.
1375 1.1 thorpej */
1376 1.1 thorpej if (m != oldm) {
1377 1.1 thorpej if (oldm != NULL)
1378 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxmap);
1379 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxmap,
1380 1.1 thorpej m->m_ext.ext_buf, MCLBYTES, NULL, BUS_DMA_NOWAIT);
1381 1.1 thorpej if (error) {
1382 1.1 thorpej printf("%s: can't load rx buffer, error = %d\n",
1383 1.1 thorpej sc->sc_dev.dv_xname, error);
1384 1.1 thorpej panic("fxp_add_rfabuf"); /* XXX */
1385 1.1 thorpej }
1386 1.1 thorpej }
1387 1.1 thorpej
1388 1.1 thorpej /*
1389 1.1 thorpej * Move the data pointer up so that the incoming data packet
1390 1.1 thorpej * will be 32-bit aligned.
1391 1.1 thorpej */
1392 1.1 thorpej m->m_data += RFA_ALIGNMENT_FUDGE;
1393 1.1 thorpej
1394 1.1 thorpej /*
1395 1.1 thorpej * Get a pointer to the base of the mbuf cluster and move
1396 1.1 thorpej * data start past the RFA descriptor.
1397 1.1 thorpej */
1398 1.1 thorpej rfa = mtod(m, struct fxp_rfa *);
1399 1.1 thorpej m->m_data += sizeof(struct fxp_rfa);
1400 1.1 thorpej rfa->size = MCLBYTES - sizeof(struct fxp_rfa) - RFA_ALIGNMENT_FUDGE;
1401 1.1 thorpej
1402 1.1 thorpej /*
1403 1.1 thorpej * Initialize the rest of the RFA.
1404 1.1 thorpej */
1405 1.1 thorpej rfa->rfa_status = 0;
1406 1.1 thorpej rfa->rfa_control = FXP_RFA_CONTROL_EL;
1407 1.1 thorpej rfa->actual_size = 0;
1408 1.1 thorpej
1409 1.1 thorpej /*
1410 1.1 thorpej * Note that since the RFA is misaligned, we cannot store values
1411 1.1 thorpej * directly. Instead, we must copy.
1412 1.1 thorpej */
1413 1.1 thorpej v = -1;
1414 1.1 thorpej memcpy((void *)&rfa->link_addr, &v, sizeof(v));
1415 1.1 thorpej memcpy((void *)&rfa->rbd_addr, &v, sizeof(v));
1416 1.1 thorpej
1417 1.1 thorpej /*
1418 1.1 thorpej * If there are other buffers already on the list, attach this
1419 1.1 thorpej * one to the end by fixing up the tail to point to this one.
1420 1.1 thorpej */
1421 1.1 thorpej if (sc->rfa_head != NULL) {
1422 1.1 thorpej p_rfa = (struct fxp_rfa *)
1423 1.1 thorpej (sc->rfa_tail->fr_mbhead->m_ext.ext_buf +
1424 1.1 thorpej RFA_ALIGNMENT_FUDGE);
1425 1.1 thorpej sc->rfa_tail->fr_next = rxd;
1426 1.1 thorpej v = rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE;
1427 1.1 thorpej memcpy((void *)&p_rfa->link_addr, &v, sizeof(v));
1428 1.1 thorpej p_rfa->rfa_control &= ~FXP_RFA_CONTROL_EL;
1429 1.1 thorpej } else {
1430 1.1 thorpej sc->rfa_head = rxd;
1431 1.1 thorpej }
1432 1.1 thorpej sc->rfa_tail = rxd;
1433 1.1 thorpej
1434 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxmap, 0, rxmap->dm_mapsize,
1435 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1436 1.1 thorpej
1437 1.1 thorpej return (rval);
1438 1.1 thorpej }
1439 1.1 thorpej
1440 1.1 thorpej volatile int
1441 1.1 thorpej fxp_mdi_read(self, phy, reg)
1442 1.1 thorpej struct device *self;
1443 1.1 thorpej int phy;
1444 1.1 thorpej int reg;
1445 1.1 thorpej {
1446 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1447 1.1 thorpej int count = 10000;
1448 1.1 thorpej int value;
1449 1.1 thorpej
1450 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1451 1.1 thorpej (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
1452 1.1 thorpej
1453 1.1 thorpej while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
1454 1.1 thorpej && count--)
1455 1.1 thorpej DELAY(10);
1456 1.1 thorpej
1457 1.1 thorpej if (count <= 0)
1458 1.1 thorpej printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
1459 1.1 thorpej
1460 1.1 thorpej return (value & 0xffff);
1461 1.1 thorpej }
1462 1.1 thorpej
1463 1.1 thorpej void
1464 1.1 thorpej fxp_statchg(self)
1465 1.1 thorpej struct device *self;
1466 1.1 thorpej {
1467 1.1 thorpej
1468 1.1 thorpej /* XXX Update ifp->if_baudrate */
1469 1.1 thorpej }
1470 1.1 thorpej
1471 1.1 thorpej void
1472 1.1 thorpej fxp_mdi_write(self, phy, reg, value)
1473 1.1 thorpej struct device *self;
1474 1.1 thorpej int phy;
1475 1.1 thorpej int reg;
1476 1.1 thorpej int value;
1477 1.1 thorpej {
1478 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1479 1.1 thorpej int count = 10000;
1480 1.1 thorpej
1481 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1482 1.1 thorpej (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
1483 1.1 thorpej (value & 0xffff));
1484 1.1 thorpej
1485 1.1 thorpej while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
1486 1.1 thorpej count--)
1487 1.1 thorpej DELAY(10);
1488 1.1 thorpej
1489 1.1 thorpej if (count <= 0)
1490 1.1 thorpej printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
1491 1.1 thorpej }
1492 1.1 thorpej
1493 1.1 thorpej int
1494 1.1 thorpej fxp_ioctl(ifp, command, data)
1495 1.1 thorpej struct ifnet *ifp;
1496 1.1 thorpej u_long command;
1497 1.1 thorpej caddr_t data;
1498 1.1 thorpej {
1499 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1500 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1501 1.1 thorpej struct ifaddr *ifa = (struct ifaddr *)data;
1502 1.2 thorpej int s, oflags, error = 0;
1503 1.1 thorpej
1504 1.1 thorpej s = splnet();
1505 1.1 thorpej
1506 1.1 thorpej switch (command) {
1507 1.1 thorpej case SIOCSIFADDR:
1508 1.1 thorpej ifp->if_flags |= IFF_UP;
1509 1.1 thorpej
1510 1.1 thorpej switch (ifa->ifa_addr->sa_family) {
1511 1.1 thorpej #ifdef INET
1512 1.1 thorpej case AF_INET:
1513 1.1 thorpej fxp_init(sc);
1514 1.1 thorpej arp_ifinit(ifp, ifa);
1515 1.1 thorpej break;
1516 1.2 thorpej #endif /* INET */
1517 1.1 thorpej #ifdef NS
1518 1.1 thorpej case AF_NS:
1519 1.1 thorpej {
1520 1.2 thorpej struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1521 1.1 thorpej
1522 1.1 thorpej if (ns_nullhost(*ina))
1523 1.1 thorpej ina->x_host = *(union ns_host *)
1524 1.1 thorpej LLADDR(ifp->if_sadl);
1525 1.1 thorpej else
1526 1.1 thorpej bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1527 1.1 thorpej ifp->if_addrlen);
1528 1.1 thorpej /* Set new address. */
1529 1.1 thorpej fxp_init(sc);
1530 1.1 thorpej break;
1531 1.1 thorpej }
1532 1.2 thorpej #endif /* NS */
1533 1.1 thorpej default:
1534 1.1 thorpej fxp_init(sc);
1535 1.1 thorpej break;
1536 1.1 thorpej }
1537 1.1 thorpej break;
1538 1.1 thorpej
1539 1.1 thorpej case SIOCSIFMTU:
1540 1.1 thorpej if (ifr->ifr_mtu > ETHERMTU)
1541 1.1 thorpej error = EINVAL;
1542 1.1 thorpej else
1543 1.1 thorpej ifp->if_mtu = ifr->ifr_mtu;
1544 1.1 thorpej break;
1545 1.1 thorpej
1546 1.1 thorpej case SIOCSIFFLAGS:
1547 1.2 thorpej if ((ifp->if_flags & IFF_UP) == 0 &&
1548 1.2 thorpej (ifp->if_flags & IFF_RUNNING) != 0) {
1549 1.2 thorpej /*
1550 1.2 thorpej * If interface is marked down and it is running, then
1551 1.2 thorpej * stop it.
1552 1.2 thorpej */
1553 1.2 thorpej fxp_stop(sc);
1554 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0 &&
1555 1.2 thorpej (ifp->if_flags & IFF_RUNNING) == 0) {
1556 1.2 thorpej /*
1557 1.2 thorpej * If interface is marked up and it is stopped, then
1558 1.2 thorpej * start it.
1559 1.2 thorpej */
1560 1.2 thorpej fxp_init(sc);
1561 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0) {
1562 1.2 thorpej /*
1563 1.2 thorpej * Reset the interface to pick up change in any other
1564 1.2 thorpej * flags that affect the hardware state.
1565 1.2 thorpej */
1566 1.1 thorpej fxp_init(sc);
1567 1.1 thorpej }
1568 1.1 thorpej break;
1569 1.1 thorpej
1570 1.1 thorpej case SIOCADDMULTI:
1571 1.1 thorpej case SIOCDELMULTI:
1572 1.1 thorpej error = (command == SIOCADDMULTI) ?
1573 1.1 thorpej ether_addmulti(ifr, &sc->sc_ethercom) :
1574 1.1 thorpej ether_delmulti(ifr, &sc->sc_ethercom);
1575 1.1 thorpej
1576 1.1 thorpej if (error == ENETRESET) {
1577 1.1 thorpej /*
1578 1.1 thorpej * Multicast list has changed; set the hardware
1579 1.1 thorpej * filter accordingly.
1580 1.1 thorpej */
1581 1.2 thorpej oflags = ifp->if_flags;
1582 1.3 thorpej fxp_mc_setup(sc);
1583 1.2 thorpej
1584 1.1 thorpej /*
1585 1.2 thorpej * If IFF_ALLMULTI state changed, we need to
1586 1.2 thorpej * reinitialize the chip, because this is
1587 1.2 thorpej * handled by the config block.
1588 1.1 thorpej */
1589 1.2 thorpej if (((ifp->if_flags ^ oflags) & IFF_ALLMULTI) != 0)
1590 1.1 thorpej fxp_init(sc);
1591 1.1 thorpej error = 0;
1592 1.1 thorpej }
1593 1.1 thorpej break;
1594 1.1 thorpej
1595 1.1 thorpej case SIOCSIFMEDIA:
1596 1.1 thorpej case SIOCGIFMEDIA:
1597 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, command);
1598 1.1 thorpej break;
1599 1.1 thorpej
1600 1.1 thorpej default:
1601 1.1 thorpej error = EINVAL;
1602 1.2 thorpej break;
1603 1.1 thorpej }
1604 1.2 thorpej
1605 1.2 thorpej splx(s);
1606 1.1 thorpej return (error);
1607 1.1 thorpej }
1608 1.1 thorpej
1609 1.1 thorpej /*
1610 1.1 thorpej * Program the multicast filter.
1611 1.1 thorpej *
1612 1.2 thorpej * This function must be called at splnet().
1613 1.1 thorpej */
1614 1.1 thorpej void
1615 1.3 thorpej fxp_mc_setup(sc)
1616 1.1 thorpej struct fxp_softc *sc;
1617 1.1 thorpej {
1618 1.2 thorpej struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
1619 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1620 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1621 1.1 thorpej struct ether_multi *enm;
1622 1.1 thorpej struct ether_multistep step;
1623 1.1 thorpej int nmcasts;
1624 1.1 thorpej
1625 1.2 thorpej /*
1626 1.2 thorpej * If there are transmissions pending, wait until they're
1627 1.2 thorpej * complete. fxp_intr() will call us when they've drained.
1628 1.2 thorpej */
1629 1.2 thorpej if (sc->sc_txpending) {
1630 1.2 thorpej sc->sc_flags |= FXPF_NEEDMCSETUP;
1631 1.1 thorpej return;
1632 1.1 thorpej }
1633 1.2 thorpej sc->sc_flags &= ~FXPF_NEEDMCSETUP;
1634 1.2 thorpej
1635 1.2 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1636 1.1 thorpej
1637 1.1 thorpej /*
1638 1.1 thorpej * Initialize multicast setup descriptor.
1639 1.1 thorpej */
1640 1.1 thorpej nmcasts = 0;
1641 1.2 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1642 1.2 thorpej while (enm != NULL) {
1643 1.2 thorpej /*
1644 1.2 thorpej * Check for too many multicast addresses or if we're
1645 1.2 thorpej * listening to a range. Either way, we simply have
1646 1.2 thorpej * to accept all multicasts.
1647 1.2 thorpej */
1648 1.2 thorpej if (nmcasts >= MAXMCADDR ||
1649 1.2 thorpej memcmp(enm->enm_addrlo, enm->enm_addrhi,
1650 1.2 thorpej ETHER_ADDR_LEN) != 0) {
1651 1.1 thorpej /*
1652 1.2 thorpej * Callers of this function must do the
1653 1.2 thorpej * right thing with this. If we're called
1654 1.2 thorpej * from outside fxp_init(), the caller must
1655 1.2 thorpej * detect if the state if IFF_ALLMULTI changes.
1656 1.2 thorpej * If it does, the caller must then call
1657 1.2 thorpej * fxp_init(), since allmulti is handled by
1658 1.2 thorpej * the config block.
1659 1.1 thorpej */
1660 1.2 thorpej ifp->if_flags |= IFF_ALLMULTI;
1661 1.2 thorpej return;
1662 1.1 thorpej }
1663 1.2 thorpej memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
1664 1.2 thorpej ETHER_ADDR_LEN);
1665 1.2 thorpej nmcasts++;
1666 1.2 thorpej ETHER_NEXT_MULTI(step, enm);
1667 1.2 thorpej }
1668 1.2 thorpej
1669 1.2 thorpej mcsp->cb_status = 0;
1670 1.3 thorpej mcsp->cb_command = FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_S;
1671 1.3 thorpej mcsp->link_addr = FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast));
1672 1.2 thorpej mcsp->mc_cnt = nmcasts * ETHER_ADDR_LEN;
1673 1.1 thorpej
1674 1.2 thorpej FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1675 1.1 thorpej
1676 1.1 thorpej /*
1677 1.2 thorpej * Wait until the command unit is not active. This should never
1678 1.2 thorpej * happen since nothing is queued, but make sure anyway.
1679 1.1 thorpej */
1680 1.1 thorpej while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
1681 1.2 thorpej FXP_SCB_CUS_ACTIVE)
1682 1.2 thorpej /* nothing */ ;
1683 1.1 thorpej
1684 1.1 thorpej /*
1685 1.2 thorpej * Start the multicast setup command/DMA.
1686 1.1 thorpej */
1687 1.1 thorpej fxp_scb_wait(sc);
1688 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
1689 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1690 1.1 thorpej
1691 1.3 thorpej /* ...and wait for it to complete. */
1692 1.3 thorpej do {
1693 1.3 thorpej FXP_CDMCSSYNC(sc,
1694 1.3 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1695 1.3 thorpej } while ((mcsp->cb_status & FXP_CB_STATUS_C) == 0);
1696 1.1 thorpej }
1697