Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.44.2.2
      1  1.44.2.2   nathanw /*	$NetBSD: i82557.c,v 1.44.2.2 2001/08/24 00:09:24 nathanw Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4  1.44.2.1   nathanw  * Copyright (c) 1997, 1998, 1999, 2001 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1   thorpej  * NASA Ames Research Center.
     10       1.1   thorpej  *
     11       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.1   thorpej  * modification, are permitted provided that the following conditions
     13       1.1   thorpej  * are met:
     14       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20       1.1   thorpej  *    must display the following acknowledgement:
     21       1.1   thorpej  *	This product includes software developed by the NetBSD
     22       1.1   thorpej  *	Foundation, Inc. and its contributors.
     23       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25       1.1   thorpej  *    from this software without specific prior written permission.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.1   thorpej  * Copyright (c) 1995, David Greenman
     42  1.44.2.1   nathanw  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43       1.1   thorpej  * All rights reserved.
     44       1.1   thorpej  *
     45       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46       1.1   thorpej  * modification, are permitted provided that the following conditions
     47       1.1   thorpej  * are met:
     48       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49       1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50       1.1   thorpej  *    disclaimer.
     51       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54       1.1   thorpej  *
     55       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56       1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57       1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58       1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59       1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60       1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61       1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62       1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63       1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64       1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65       1.1   thorpej  * SUCH DAMAGE.
     66       1.1   thorpej  *
     67  1.44.2.1   nathanw  *	Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
     68       1.1   thorpej  */
     69       1.1   thorpej 
     70       1.1   thorpej /*
     71      1.14  sommerfe  * Device driver for the Intel i82557 fast Ethernet controller,
     72      1.14  sommerfe  * and its successors, the i82558 and i82559.
     73       1.1   thorpej  */
     74       1.1   thorpej 
     75       1.1   thorpej #include "bpfilter.h"
     76       1.1   thorpej #include "rnd.h"
     77       1.1   thorpej 
     78       1.1   thorpej #include <sys/param.h>
     79       1.1   thorpej #include <sys/systm.h>
     80      1.24   thorpej #include <sys/callout.h>
     81       1.1   thorpej #include <sys/mbuf.h>
     82       1.1   thorpej #include <sys/malloc.h>
     83       1.1   thorpej #include <sys/kernel.h>
     84       1.1   thorpej #include <sys/socket.h>
     85       1.1   thorpej #include <sys/ioctl.h>
     86       1.1   thorpej #include <sys/errno.h>
     87       1.1   thorpej #include <sys/device.h>
     88       1.1   thorpej 
     89      1.15   thorpej #include <machine/endian.h>
     90      1.15   thorpej 
     91      1.35       mrg #include <uvm/uvm_extern.h>
     92       1.1   thorpej 
     93       1.1   thorpej #if NRND > 0
     94       1.1   thorpej #include <sys/rnd.h>
     95       1.1   thorpej #endif
     96       1.1   thorpej 
     97       1.1   thorpej #include <net/if.h>
     98       1.1   thorpej #include <net/if_dl.h>
     99       1.1   thorpej #include <net/if_media.h>
    100       1.1   thorpej #include <net/if_ether.h>
    101       1.1   thorpej 
    102       1.1   thorpej #if NBPFILTER > 0
    103       1.1   thorpej #include <net/bpf.h>
    104       1.1   thorpej #endif
    105       1.1   thorpej 
    106       1.1   thorpej #include <machine/bus.h>
    107       1.1   thorpej #include <machine/intr.h>
    108       1.1   thorpej 
    109       1.1   thorpej #include <dev/mii/miivar.h>
    110       1.1   thorpej 
    111       1.1   thorpej #include <dev/ic/i82557reg.h>
    112       1.1   thorpej #include <dev/ic/i82557var.h>
    113       1.1   thorpej 
    114       1.1   thorpej /*
    115       1.1   thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    116       1.1   thorpej  * card DMAs the packet immediately following the RFA.  However,
    117       1.1   thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    118       1.1   thorpej  * This means that the packet is misaligned.  To compensate,
    119       1.1   thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    120       1.1   thorpej  * alignes the packet after the Ethernet header at a 32-bit
    121       1.1   thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    122       1.1   thorpej  */
    123       1.1   thorpej #define	RFA_ALIGNMENT_FUDGE	2
    124       1.1   thorpej 
    125       1.1   thorpej /*
    126  1.44.2.1   nathanw  * The configuration byte map has several undefined fields which
    127  1.44.2.1   nathanw  * must be one or must be zero.  Set up a template for these bits
    128  1.44.2.1   nathanw  * only (assuming an i82557 chip), leaving the actual configuration
    129  1.44.2.1   nathanw  * for fxp_init().
    130  1.44.2.1   nathanw  *
    131  1.44.2.1   nathanw  * See the definition of struct fxp_cb_config for the bit definitions.
    132       1.1   thorpej  */
    133  1.44.2.1   nathanw const u_int8_t fxp_cb_config_template[] = {
    134       1.1   thorpej 	0x0, 0x0,		/* cb_status */
    135  1.44.2.1   nathanw 	0x0, 0x0,		/* cb_command */
    136  1.44.2.1   nathanw 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
    137  1.44.2.1   nathanw 	0x0,	/*  0 */
    138  1.44.2.1   nathanw 	0x0,	/*  1 */
    139       1.1   thorpej 	0x0,	/*  2 */
    140       1.1   thorpej 	0x0,	/*  3 */
    141       1.1   thorpej 	0x0,	/*  4 */
    142  1.44.2.1   nathanw 	0x0,	/*  5 */
    143  1.44.2.1   nathanw 	0x32,	/*  6 */
    144  1.44.2.1   nathanw 	0x0,	/*  7 */
    145  1.44.2.1   nathanw 	0x0,	/*  8 */
    146       1.1   thorpej 	0x0,	/*  9 */
    147  1.44.2.1   nathanw 	0x6,	/* 10 */
    148       1.1   thorpej 	0x0,	/* 11 */
    149  1.44.2.1   nathanw 	0x0,	/* 12 */
    150       1.1   thorpej 	0x0,	/* 13 */
    151       1.1   thorpej 	0xf2,	/* 14 */
    152       1.1   thorpej 	0x48,	/* 15 */
    153       1.1   thorpej 	0x0,	/* 16 */
    154       1.1   thorpej 	0x40,	/* 17 */
    155  1.44.2.1   nathanw 	0xf0,	/* 18 */
    156       1.1   thorpej 	0x0,	/* 19 */
    157       1.1   thorpej 	0x3f,	/* 20 */
    158  1.44.2.1   nathanw 	0x5,	/* 21 */
    159  1.44.2.1   nathanw 	0x0,	/* 22 */
    160  1.44.2.1   nathanw 	0x0,	/* 23 */
    161  1.44.2.1   nathanw 	0x0,	/* 24 */
    162  1.44.2.1   nathanw 	0x0,	/* 25 */
    163  1.44.2.1   nathanw 	0x0,	/* 26 */
    164  1.44.2.1   nathanw 	0x0,	/* 27 */
    165  1.44.2.1   nathanw 	0x0,	/* 28 */
    166  1.44.2.1   nathanw 	0x0,	/* 29 */
    167  1.44.2.1   nathanw 	0x0,	/* 30 */
    168  1.44.2.1   nathanw 	0x0,	/* 31 */
    169       1.1   thorpej };
    170       1.1   thorpej 
    171  1.44.2.1   nathanw void	fxp_mii_initmedia(struct fxp_softc *);
    172  1.44.2.1   nathanw int	fxp_mii_mediachange(struct ifnet *);
    173  1.44.2.1   nathanw void	fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
    174  1.44.2.1   nathanw 
    175  1.44.2.1   nathanw void	fxp_80c24_initmedia(struct fxp_softc *);
    176  1.44.2.1   nathanw int	fxp_80c24_mediachange(struct ifnet *);
    177  1.44.2.1   nathanw void	fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
    178  1.44.2.1   nathanw 
    179  1.44.2.1   nathanw void	fxp_start(struct ifnet *);
    180  1.44.2.1   nathanw int	fxp_ioctl(struct ifnet *, u_long, caddr_t);
    181  1.44.2.1   nathanw void	fxp_watchdog(struct ifnet *);
    182  1.44.2.1   nathanw int	fxp_init(struct ifnet *);
    183  1.44.2.1   nathanw void	fxp_stop(struct ifnet *, int);
    184  1.44.2.1   nathanw 
    185  1.44.2.1   nathanw void	fxp_txintr(struct fxp_softc *);
    186  1.44.2.1   nathanw void	fxp_rxintr(struct fxp_softc *);
    187  1.44.2.1   nathanw 
    188  1.44.2.1   nathanw void	fxp_rxdrain(struct fxp_softc *);
    189  1.44.2.1   nathanw int	fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
    190  1.44.2.1   nathanw int	fxp_mdi_read(struct device *, int, int);
    191  1.44.2.1   nathanw void	fxp_statchg(struct device *);
    192  1.44.2.1   nathanw void	fxp_mdi_write(struct device *, int, int, int);
    193  1.44.2.1   nathanw void	fxp_autosize_eeprom(struct fxp_softc*);
    194  1.44.2.1   nathanw void	fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    195  1.44.2.1   nathanw void	fxp_get_info(struct fxp_softc *, u_int8_t *);
    196  1.44.2.1   nathanw void	fxp_tick(void *);
    197  1.44.2.1   nathanw void	fxp_mc_setup(struct fxp_softc *);
    198       1.1   thorpej 
    199  1.44.2.1   nathanw void	fxp_shutdown(void *);
    200  1.44.2.1   nathanw void	fxp_power(int, void *);
    201       1.1   thorpej 
    202       1.7   thorpej int	fxp_copy_small = 0;
    203      1.10  sommerfe 
    204       1.1   thorpej struct fxp_phytype {
    205       1.1   thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    206  1.44.2.1   nathanw 	void	(*fp_init)(struct fxp_softc *);
    207       1.1   thorpej } fxp_phytype_table[] = {
    208       1.1   thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    209       1.1   thorpej 	{ -1,				fxp_mii_initmedia },
    210       1.1   thorpej };
    211       1.1   thorpej 
    212       1.1   thorpej /*
    213       1.1   thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    214       1.1   thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    215       1.1   thorpej  * (1536 bytes), if an underrun occurs.
    216       1.1   thorpej  */
    217       1.1   thorpej static int tx_threshold = 64;
    218       1.1   thorpej 
    219       1.1   thorpej /*
    220       1.1   thorpej  * Wait for the previous command to be accepted (but not necessarily
    221       1.1   thorpej  * completed).
    222       1.1   thorpej  */
    223  1.44.2.1   nathanw static __inline void
    224  1.44.2.1   nathanw fxp_scb_wait(struct fxp_softc *sc)
    225       1.1   thorpej {
    226       1.1   thorpej 	int i = 10000;
    227       1.1   thorpej 
    228       1.1   thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    229       1.2   thorpej 		delay(2);
    230       1.1   thorpej 	if (i == 0)
    231       1.1   thorpej 		printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    232       1.1   thorpej }
    233       1.1   thorpej 
    234       1.1   thorpej /*
    235  1.44.2.1   nathanw  * Submit a command to the i82557.
    236  1.44.2.1   nathanw  */
    237  1.44.2.1   nathanw static __inline void
    238  1.44.2.1   nathanw fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
    239  1.44.2.1   nathanw {
    240  1.44.2.1   nathanw 
    241  1.44.2.1   nathanw 	if (cmd == FXP_SCB_COMMAND_CU_RESUME &&
    242  1.44.2.1   nathanw 	    (sc->sc_flags & FXPF_FIX_RESUME_BUG) != 0) {
    243  1.44.2.1   nathanw 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_NOP);
    244  1.44.2.1   nathanw 		fxp_scb_wait(sc);
    245  1.44.2.1   nathanw 	}
    246  1.44.2.1   nathanw 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
    247  1.44.2.1   nathanw }
    248  1.44.2.1   nathanw 
    249  1.44.2.1   nathanw /*
    250       1.1   thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    251       1.1   thorpej  */
    252       1.1   thorpej void
    253  1.44.2.1   nathanw fxp_attach(struct fxp_softc *sc)
    254       1.1   thorpej {
    255      1.37   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    256       1.1   thorpej 	struct ifnet *ifp;
    257       1.1   thorpej 	bus_dma_segment_t seg;
    258       1.1   thorpej 	int rseg, i, error;
    259       1.1   thorpej 	struct fxp_phytype *fp;
    260       1.1   thorpej 
    261      1.24   thorpej 	callout_init(&sc->sc_callout);
    262      1.24   thorpej 
    263  1.44.2.1   nathanw 	/* Start out using the standard RFA. */
    264  1.44.2.1   nathanw 	sc->sc_rfa_size = RFA_SIZE;
    265  1.44.2.1   nathanw 
    266  1.44.2.1   nathanw 	/*
    267  1.44.2.1   nathanw 	 * Enable some good stuff on i82558 and later.
    268  1.44.2.1   nathanw 	 */
    269  1.44.2.1   nathanw 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    270  1.44.2.1   nathanw 		/* Enable the extended TxCB. */
    271  1.44.2.1   nathanw 		sc->sc_flags |= FXPF_EXT_TXCB;
    272  1.44.2.1   nathanw 	}
    273  1.44.2.1   nathanw 
    274       1.1   thorpej 	/*
    275       1.1   thorpej 	 * Allocate the control data structures, and create and load the
    276       1.1   thorpej 	 * DMA map for it.
    277       1.1   thorpej 	 */
    278       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    279       1.1   thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    280       1.1   thorpej 	    0)) != 0) {
    281       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    282       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    283       1.1   thorpej 		goto fail_0;
    284       1.1   thorpej 	}
    285       1.1   thorpej 
    286       1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    287       1.2   thorpej 	    sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
    288       1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    289       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    290       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    291       1.1   thorpej 		goto fail_1;
    292       1.1   thorpej 	}
    293      1.18      joda 	sc->sc_cdseg = seg;
    294      1.18      joda 	sc->sc_cdnseg = rseg;
    295      1.18      joda 
    296  1.44.2.2   nathanw 	memset(sc->sc_control_data, 0, sizeof(struct fxp_control_data));
    297       1.1   thorpej 
    298       1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    299       1.1   thorpej 	    sizeof(struct fxp_control_data), 1,
    300       1.1   thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    301       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    302       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    303       1.1   thorpej 		goto fail_2;
    304       1.1   thorpej 	}
    305       1.1   thorpej 
    306       1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    307       1.2   thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    308       1.1   thorpej 	    0)) != 0) {
    309       1.1   thorpej 		printf("%s: can't load control data DMA map, error = %d\n",
    310       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    311       1.1   thorpej 		goto fail_3;
    312       1.1   thorpej 	}
    313       1.1   thorpej 
    314       1.1   thorpej 	/*
    315       1.1   thorpej 	 * Create the transmit buffer DMA maps.
    316       1.1   thorpej 	 */
    317       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    318       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    319       1.1   thorpej 		    FXP_NTXSEG, MCLBYTES, 0, 0,
    320       1.2   thorpej 		    &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    321       1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    322       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    323       1.1   thorpej 			goto fail_4;
    324       1.1   thorpej 		}
    325       1.1   thorpej 	}
    326       1.1   thorpej 
    327       1.1   thorpej 	/*
    328       1.1   thorpej 	 * Create the receive buffer DMA maps.
    329       1.1   thorpej 	 */
    330       1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    331       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    332       1.7   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    333       1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    334       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    335       1.1   thorpej 			goto fail_5;
    336       1.1   thorpej 		}
    337       1.1   thorpej 	}
    338       1.1   thorpej 
    339       1.1   thorpej 	/* Initialize MAC address and media structures. */
    340       1.1   thorpej 	fxp_get_info(sc, enaddr);
    341       1.1   thorpej 
    342  1.44.2.1   nathanw 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    343  1.44.2.1   nathanw 	    ether_sprintf(enaddr));
    344       1.1   thorpej 
    345       1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    346       1.1   thorpej 
    347       1.1   thorpej 	/*
    348       1.1   thorpej 	 * Get info about our media interface, and initialize it.  Note
    349       1.1   thorpej 	 * the table terminates itself with a phy of -1, indicating
    350       1.1   thorpej 	 * that we're using MII.
    351       1.1   thorpej 	 */
    352       1.1   thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    353       1.1   thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    354       1.1   thorpej 			break;
    355       1.1   thorpej 	(*fp->fp_init)(sc);
    356       1.1   thorpej 
    357  1.44.2.2   nathanw 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    358       1.1   thorpej 	ifp->if_softc = sc;
    359       1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    360       1.1   thorpej 	ifp->if_ioctl = fxp_ioctl;
    361       1.1   thorpej 	ifp->if_start = fxp_start;
    362       1.1   thorpej 	ifp->if_watchdog = fxp_watchdog;
    363      1.40   thorpej 	ifp->if_init = fxp_init;
    364      1.40   thorpej 	ifp->if_stop = fxp_stop;
    365      1.43   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    366       1.1   thorpej 
    367       1.1   thorpej 	/*
    368      1.39   thorpej 	 * We can support 802.1Q VLAN-sized frames.
    369      1.39   thorpej 	 */
    370      1.39   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    371      1.39   thorpej 
    372      1.39   thorpej 	/*
    373       1.1   thorpej 	 * Attach the interface.
    374       1.1   thorpej 	 */
    375       1.1   thorpej 	if_attach(ifp);
    376       1.1   thorpej 	ether_ifattach(ifp, enaddr);
    377       1.1   thorpej #if NRND > 0
    378       1.1   thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    379      1.19     enami 	    RND_TYPE_NET, 0);
    380       1.1   thorpej #endif
    381       1.1   thorpej 
    382  1.44.2.1   nathanw #ifdef FXP_EVENT_COUNTERS
    383  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    384  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "txstall");
    385  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    386  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "txintr");
    387  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    388  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    389  1.44.2.1   nathanw #endif /* FXP_EVENT_COUNTERS */
    390  1.44.2.1   nathanw 
    391       1.1   thorpej 	/*
    392       1.1   thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    393       1.1   thorpej 	 * doing do could allow DMA to corrupt kernel memory during the
    394       1.1   thorpej 	 * reboot before the driver initializes.
    395       1.1   thorpej 	 */
    396       1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
    397       1.1   thorpej 	if (sc->sc_sdhook == NULL)
    398       1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    399       1.1   thorpej 		    sc->sc_dev.dv_xname);
    400       1.9  sommerfe 	/*
    401       1.9  sommerfe   	 * Add suspend hook, for similar reasons..
    402       1.9  sommerfe 	 */
    403       1.9  sommerfe 	sc->sc_powerhook = powerhook_establish(fxp_power, sc);
    404       1.9  sommerfe 	if (sc->sc_powerhook == NULL)
    405       1.9  sommerfe 		printf("%s: WARNING: unable to establish power hook\n",
    406       1.9  sommerfe 		    sc->sc_dev.dv_xname);
    407      1.34     jhawk 
    408      1.34     jhawk 	/* The attach is successful. */
    409      1.34     jhawk 	sc->sc_flags |= FXPF_ATTACHED;
    410      1.34     jhawk 
    411       1.1   thorpej 	return;
    412       1.1   thorpej 
    413       1.1   thorpej 	/*
    414       1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    415       1.1   thorpej 	 * attempt.  Do this in reverse order and fall though.
    416       1.1   thorpej 	 */
    417       1.1   thorpej  fail_5:
    418       1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    419       1.7   thorpej 		if (sc->sc_rxmaps[i] != NULL)
    420       1.7   thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    421       1.1   thorpej 	}
    422       1.1   thorpej  fail_4:
    423       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    424       1.2   thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    425       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    426       1.2   thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    427       1.1   thorpej 	}
    428       1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    429       1.1   thorpej  fail_3:
    430       1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    431       1.1   thorpej  fail_2:
    432       1.2   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    433       1.1   thorpej 	    sizeof(struct fxp_control_data));
    434       1.1   thorpej  fail_1:
    435       1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    436       1.1   thorpej  fail_0:
    437       1.1   thorpej 	return;
    438       1.1   thorpej }
    439       1.1   thorpej 
    440       1.1   thorpej void
    441  1.44.2.1   nathanw fxp_mii_initmedia(struct fxp_softc *sc)
    442       1.1   thorpej {
    443  1.44.2.2   nathanw 	int flags;
    444       1.1   thorpej 
    445       1.6   thorpej 	sc->sc_flags |= FXPF_MII;
    446       1.6   thorpej 
    447       1.1   thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    448       1.1   thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    449       1.1   thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    450       1.1   thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    451       1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
    452       1.1   thorpej 	    fxp_mii_mediastatus);
    453  1.44.2.2   nathanw 
    454  1.44.2.2   nathanw 	flags = MIIF_NOISOLATE;
    455  1.44.2.2   nathanw 	if (sc->sc_rev >= FXP_REV_82558_A4)
    456  1.44.2.2   nathanw 		flags |= MIIF_DOPAUSE;
    457      1.17   thorpej 	/*
    458      1.17   thorpej 	 * The i82557 wedges if all of its PHYs are isolated!
    459      1.17   thorpej 	 */
    460      1.16   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    461  1.44.2.2   nathanw 	    MII_OFFSET_ANY, flags);
    462       1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    463       1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    464       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    465       1.1   thorpej 	} else
    466       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    467       1.1   thorpej }
    468       1.1   thorpej 
    469       1.1   thorpej void
    470  1.44.2.1   nathanw fxp_80c24_initmedia(struct fxp_softc *sc)
    471       1.1   thorpej {
    472       1.1   thorpej 
    473       1.1   thorpej 	/*
    474       1.1   thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    475       1.1   thorpej 	 * doesn't have a programming interface of any sort.  The
    476       1.1   thorpej 	 * media is sensed automatically based on how the link partner
    477       1.1   thorpej 	 * is configured.  This is, in essence, manual configuration.
    478       1.1   thorpej 	 */
    479       1.1   thorpej 	printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    480       1.1   thorpej 	    sc->sc_dev.dv_xname);
    481       1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    482       1.1   thorpej 	    fxp_80c24_mediastatus);
    483       1.1   thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    484       1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    485       1.1   thorpej }
    486       1.1   thorpej 
    487       1.1   thorpej /*
    488       1.1   thorpej  * Device shutdown routine. Called at system shutdown after sync. The
    489       1.1   thorpej  * main purpose of this routine is to shut off receiver DMA so that
    490       1.1   thorpej  * kernel memory doesn't get clobbered during warmboot.
    491       1.1   thorpej  */
    492       1.1   thorpej void
    493  1.44.2.1   nathanw fxp_shutdown(void *arg)
    494       1.1   thorpej {
    495       1.2   thorpej 	struct fxp_softc *sc = arg;
    496       1.1   thorpej 
    497       1.9  sommerfe 	/*
    498       1.9  sommerfe 	 * Since the system's going to halt shortly, don't bother
    499       1.9  sommerfe 	 * freeing mbufs.
    500       1.9  sommerfe 	 */
    501      1.40   thorpej 	fxp_stop(&sc->sc_ethercom.ec_if, 0);
    502       1.9  sommerfe }
    503       1.9  sommerfe /*
    504       1.9  sommerfe  * Power handler routine. Called when the system is transitioning
    505       1.9  sommerfe  * into/out of power save modes.  As with fxp_shutdown, the main
    506       1.9  sommerfe  * purpose of this routine is to shut off receiver DMA so it doesn't
    507       1.9  sommerfe  * clobber kernel memory at the wrong time.
    508       1.9  sommerfe  */
    509       1.9  sommerfe void
    510  1.44.2.1   nathanw fxp_power(int why, void *arg)
    511       1.9  sommerfe {
    512       1.9  sommerfe 	struct fxp_softc *sc = arg;
    513      1.40   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    514       1.9  sommerfe 	int s;
    515       1.9  sommerfe 
    516       1.9  sommerfe 	s = splnet();
    517      1.42  takemura 	switch (why) {
    518      1.42  takemura 	case PWR_SUSPEND:
    519      1.42  takemura 	case PWR_STANDBY:
    520      1.40   thorpej 		fxp_stop(ifp, 0);
    521      1.42  takemura 		break;
    522      1.42  takemura 	case PWR_RESUME:
    523       1.9  sommerfe 		if (ifp->if_flags & IFF_UP)
    524      1.40   thorpej 			fxp_init(ifp);
    525      1.42  takemura 		break;
    526      1.42  takemura 	case PWR_SOFTSUSPEND:
    527      1.42  takemura 	case PWR_SOFTSTANDBY:
    528      1.42  takemura 	case PWR_SOFTRESUME:
    529      1.42  takemura 		break;
    530       1.9  sommerfe 	}
    531       1.9  sommerfe 	splx(s);
    532       1.1   thorpej }
    533       1.1   thorpej 
    534       1.1   thorpej /*
    535       1.1   thorpej  * Initialize the interface media.
    536       1.1   thorpej  */
    537       1.1   thorpej void
    538  1.44.2.1   nathanw fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
    539       1.1   thorpej {
    540      1.37   tsutsui 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    541       1.1   thorpej 
    542       1.1   thorpej 	/*
    543       1.1   thorpej 	 * Reset to a stable state.
    544       1.1   thorpej 	 */
    545       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    546       1.1   thorpej 	DELAY(10);
    547       1.1   thorpej 
    548      1.13      joda 	sc->sc_eeprom_size = 0;
    549      1.13      joda 	fxp_autosize_eeprom(sc);
    550      1.13      joda 	if(sc->sc_eeprom_size == 0) {
    551      1.28     soren 	    printf("%s: failed to detect EEPROM size\n", sc->sc_dev.dv_xname);
    552      1.13      joda 	    sc->sc_eeprom_size = 6; /* XXX panic here? */
    553      1.10  sommerfe 	}
    554      1.10  sommerfe #ifdef DEBUG
    555      1.13      joda 	printf("%s: detected %d word EEPROM\n",
    556      1.10  sommerfe 	       sc->sc_dev.dv_xname,
    557      1.10  sommerfe 	       1 << sc->sc_eeprom_size);
    558      1.10  sommerfe #endif
    559      1.10  sommerfe 
    560      1.10  sommerfe 	/*
    561       1.1   thorpej 	 * Get info about the primary PHY
    562       1.1   thorpej 	 */
    563       1.1   thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    564  1.44.2.1   nathanw 	sc->phy_primary_device =
    565  1.44.2.1   nathanw 	    (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
    566       1.1   thorpej 
    567       1.1   thorpej 	/*
    568       1.1   thorpej 	 * Read MAC address.
    569       1.1   thorpej 	 */
    570       1.1   thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    571      1.31     soren 	enaddr[0] = myea[0] & 0xff;
    572      1.31     soren 	enaddr[1] = myea[0] >> 8;
    573      1.31     soren 	enaddr[2] = myea[1] & 0xff;
    574      1.31     soren 	enaddr[3] = myea[1] >> 8;
    575      1.31     soren 	enaddr[4] = myea[2] & 0xff;
    576      1.31     soren 	enaddr[5] = myea[2] >> 8;
    577       1.1   thorpej }
    578       1.1   thorpej 
    579       1.1   thorpej /*
    580      1.13      joda  * Figure out EEPROM size.
    581      1.13      joda  *
    582      1.13      joda  * 559's can have either 64-word or 256-word EEPROMs, the 558
    583      1.13      joda  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    584      1.13      joda  * talks about the existance of 16 to 256 word EEPROMs.
    585      1.13      joda  *
    586      1.13      joda  * The only known sizes are 64 and 256, where the 256 version is used
    587      1.13      joda  * by CardBus cards to store CIS information.
    588      1.13      joda  *
    589      1.13      joda  * The address is shifted in msb-to-lsb, and after the last
    590      1.13      joda  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    591      1.13      joda  * after which follows the actual data. We try to detect this zero, by
    592      1.13      joda  * probing the data-out bit in the EEPROM control register just after
    593      1.13      joda  * having shifted in a bit. If the bit is zero, we assume we've
    594      1.13      joda  * shifted enough address bits. The data-out should be tri-state,
    595      1.13      joda  * before this, which should translate to a logical one.
    596      1.13      joda  *
    597      1.13      joda  * Other ways to do this would be to try to read a register with known
    598      1.13      joda  * contents with a varying number of address bits, but no such
    599      1.13      joda  * register seem to be available. The high bits of register 10 are 01
    600      1.13      joda  * on the 558 and 559, but apparently not on the 557.
    601      1.13      joda  *
    602      1.13      joda  * The Linux driver computes a checksum on the EEPROM data, but the
    603      1.13      joda  * value of this checksum is not very well documented.
    604      1.13      joda  */
    605      1.13      joda 
    606      1.13      joda void
    607  1.44.2.1   nathanw fxp_autosize_eeprom(struct fxp_softc *sc)
    608      1.13      joda {
    609      1.13      joda 	u_int16_t reg;
    610      1.13      joda 	int x;
    611      1.13      joda 
    612      1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    613      1.13      joda 	/*
    614      1.13      joda 	 * Shift in read opcode.
    615      1.13      joda 	 */
    616      1.13      joda 	for (x = 3; x > 0; x--) {
    617      1.13      joda 		if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    618      1.13      joda 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    619      1.13      joda 		} else {
    620      1.13      joda 			reg = FXP_EEPROM_EECS;
    621      1.13      joda 		}
    622      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    623      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    624      1.13      joda 			    reg | FXP_EEPROM_EESK);
    625      1.33   tsutsui 		DELAY(4);
    626      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    627      1.33   tsutsui 		DELAY(4);
    628      1.13      joda 	}
    629      1.13      joda 	/*
    630      1.13      joda 	 * Shift in address, wait for the dummy zero following a correct
    631      1.13      joda 	 * address shift.
    632      1.13      joda 	 */
    633      1.13      joda 	for (x = 1; x <=  8; x++) {
    634      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    635      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    636      1.19     enami 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    637      1.33   tsutsui 		DELAY(4);
    638      1.13      joda 		if((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    639      1.13      joda 		    FXP_EEPROM_EEDO) == 0)
    640      1.13      joda 			break;
    641      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    642      1.33   tsutsui 		DELAY(4);
    643      1.13      joda 	}
    644      1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    645      1.33   tsutsui 	DELAY(4);
    646      1.13      joda 	if(x != 6 && x != 8) {
    647      1.13      joda #ifdef DEBUG
    648      1.13      joda 		printf("%s: strange EEPROM size (%d)\n",
    649      1.13      joda 		       sc->sc_dev.dv_xname, 1 << x);
    650      1.13      joda #endif
    651      1.13      joda 	} else
    652      1.13      joda 		sc->sc_eeprom_size = x;
    653      1.13      joda }
    654      1.13      joda 
    655      1.13      joda /*
    656       1.1   thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    657       1.1   thorpej  * the read opcode (one bit at a time) and then shift in the address,
    658       1.1   thorpej  * and then you shift out the data (all of this one bit at a time).
    659       1.1   thorpej  * The word size is 16 bits, so you have to provide the address for
    660       1.1   thorpej  * every 16 bits of data.
    661       1.1   thorpej  */
    662       1.1   thorpej void
    663  1.44.2.1   nathanw fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    664       1.1   thorpej {
    665       1.1   thorpej 	u_int16_t reg;
    666       1.1   thorpej 	int i, x;
    667       1.1   thorpej 
    668       1.1   thorpej 	for (i = 0; i < words; i++) {
    669       1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    670       1.1   thorpej 		/*
    671       1.1   thorpej 		 * Shift in read opcode.
    672       1.1   thorpej 		 */
    673       1.1   thorpej 		for (x = 3; x > 0; x--) {
    674       1.1   thorpej 			if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    675       1.1   thorpej 				reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    676       1.1   thorpej 			} else {
    677       1.1   thorpej 				reg = FXP_EEPROM_EECS;
    678       1.1   thorpej 			}
    679       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    680       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    681       1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    682      1.33   tsutsui 			DELAY(4);
    683       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    684      1.33   tsutsui 			DELAY(4);
    685       1.1   thorpej 		}
    686       1.1   thorpej 		/*
    687       1.1   thorpej 		 * Shift in address.
    688       1.1   thorpej 		 */
    689      1.10  sommerfe 		for (x = sc->sc_eeprom_size; x > 0; x--) {
    690       1.1   thorpej 			if ((i + offset) & (1 << (x - 1))) {
    691      1.13      joda 			    reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    692       1.1   thorpej 			} else {
    693      1.13      joda 			    reg = FXP_EEPROM_EECS;
    694       1.1   thorpej 			}
    695       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    696       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    697      1.19     enami 			    reg | FXP_EEPROM_EESK);
    698      1.33   tsutsui 			DELAY(4);
    699       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    700      1.33   tsutsui 			DELAY(4);
    701       1.1   thorpej 		}
    702       1.1   thorpej 		reg = FXP_EEPROM_EECS;
    703       1.1   thorpej 		data[i] = 0;
    704       1.1   thorpej 		/*
    705       1.1   thorpej 		 * Shift out data.
    706       1.1   thorpej 		 */
    707       1.1   thorpej 		for (x = 16; x > 0; x--) {
    708       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    709       1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    710      1.33   tsutsui 			DELAY(4);
    711       1.1   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    712       1.1   thorpej 			    FXP_EEPROM_EEDO)
    713       1.1   thorpej 				data[i] |= (1 << (x - 1));
    714       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    715      1.33   tsutsui 			DELAY(4);
    716       1.1   thorpej 		}
    717       1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    718      1.33   tsutsui 		DELAY(4);
    719       1.1   thorpej 	}
    720       1.1   thorpej }
    721       1.1   thorpej 
    722       1.1   thorpej /*
    723       1.1   thorpej  * Start packet transmission on the interface.
    724       1.1   thorpej  */
    725       1.1   thorpej void
    726  1.44.2.1   nathanw fxp_start(struct ifnet *ifp)
    727       1.1   thorpej {
    728       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
    729       1.2   thorpej 	struct mbuf *m0, *m;
    730  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
    731       1.2   thorpej 	struct fxp_txsoft *txs;
    732       1.1   thorpej 	bus_dmamap_t dmamap;
    733       1.2   thorpej 	int error, lasttx, nexttx, opending, seg;
    734       1.1   thorpej 
    735       1.1   thorpej 	/*
    736       1.8   thorpej 	 * If we want a re-init, bail out now.
    737       1.1   thorpej 	 */
    738       1.8   thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    739       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    740       1.1   thorpej 		return;
    741       1.1   thorpej 	}
    742       1.1   thorpej 
    743       1.8   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    744       1.8   thorpej 		return;
    745       1.8   thorpej 
    746       1.1   thorpej 	/*
    747       1.2   thorpej 	 * Remember the previous txpending and the current lasttx.
    748       1.1   thorpej 	 */
    749       1.2   thorpej 	opending = sc->sc_txpending;
    750       1.2   thorpej 	lasttx = sc->sc_txlast;
    751       1.1   thorpej 
    752       1.2   thorpej 	/*
    753       1.2   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    754       1.2   thorpej 	 * until we drain the queue, or use up all available transmit
    755       1.2   thorpej 	 * descriptors.
    756       1.2   thorpej 	 */
    757  1.44.2.1   nathanw 	for (;;) {
    758       1.1   thorpej 		/*
    759       1.2   thorpej 		 * Grab a packet off the queue.
    760       1.1   thorpej 		 */
    761      1.43   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    762       1.2   thorpej 		if (m0 == NULL)
    763       1.2   thorpej 			break;
    764      1.44   thorpej 		m = NULL;
    765       1.1   thorpej 
    766  1.44.2.1   nathanw 		if (sc->sc_txpending == FXP_NTXCB) {
    767  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_txstall);
    768  1.44.2.1   nathanw 			break;
    769  1.44.2.1   nathanw 		}
    770  1.44.2.1   nathanw 
    771       1.1   thorpej 		/*
    772       1.2   thorpej 		 * Get the next available transmit descriptor.
    773       1.1   thorpej 		 */
    774       1.2   thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    775       1.2   thorpej 		txd = FXP_CDTX(sc, nexttx);
    776       1.2   thorpej 		txs = FXP_DSTX(sc, nexttx);
    777       1.2   thorpej 		dmamap = txs->txs_dmamap;
    778       1.1   thorpej 
    779       1.1   thorpej 		/*
    780       1.2   thorpej 		 * Load the DMA map.  If this fails, the packet either
    781       1.2   thorpej 		 * didn't fit in the allotted number of frags, or we were
    782       1.2   thorpej 		 * short on resources.  In this case, we'll copy and try
    783       1.2   thorpej 		 * again.
    784       1.1   thorpej 		 */
    785       1.2   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    786  1.44.2.2   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    787       1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    788       1.2   thorpej 			if (m == NULL) {
    789       1.2   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    790       1.2   thorpej 				    sc->sc_dev.dv_xname);
    791       1.2   thorpej 				break;
    792       1.1   thorpej 			}
    793       1.2   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    794       1.2   thorpej 				MCLGET(m, M_DONTWAIT);
    795       1.2   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    796       1.2   thorpej 					printf("%s: unable to allocate Tx "
    797       1.2   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    798       1.2   thorpej 					m_freem(m);
    799       1.2   thorpej 					break;
    800       1.1   thorpej 				}
    801       1.1   thorpej 			}
    802       1.2   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    803       1.2   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    804       1.2   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    805  1.44.2.2   nathanw 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    806       1.2   thorpej 			if (error) {
    807       1.2   thorpej 				printf("%s: unable to load Tx buffer, "
    808       1.2   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    809       1.2   thorpej 				break;
    810       1.2   thorpej 			}
    811       1.2   thorpej 		}
    812      1.43   thorpej 
    813      1.43   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    814      1.44   thorpej 		if (m != NULL) {
    815      1.44   thorpej 			m_freem(m0);
    816      1.44   thorpej 			m0 = m;
    817      1.44   thorpej 		}
    818       1.1   thorpej 
    819       1.2   thorpej 		/* Initialize the fraglist. */
    820       1.2   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    821  1.44.2.1   nathanw 			txd->txd_tbd[seg].tb_addr =
    822      1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_addr);
    823  1.44.2.1   nathanw 			txd->txd_tbd[seg].tb_size =
    824      1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_len);
    825       1.1   thorpej 		}
    826       1.1   thorpej 
    827       1.2   thorpej 		/* Sync the DMA map. */
    828       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    829       1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    830       1.1   thorpej 
    831       1.1   thorpej 		/*
    832       1.2   thorpej 		 * Store a pointer to the packet so we can free it later.
    833       1.1   thorpej 		 */
    834       1.2   thorpej 		txs->txs_mbuf = m0;
    835       1.1   thorpej 
    836       1.1   thorpej 		/*
    837       1.2   thorpej 		 * Initialize the transmit descriptor.
    838       1.1   thorpej 		 */
    839      1.15   thorpej 		/* BIG_ENDIAN: no need to swap to store 0 */
    840  1.44.2.1   nathanw 		txd->txd_txcb.cb_status = 0;
    841  1.44.2.1   nathanw 		txd->txd_txcb.cb_command =
    842      1.15   thorpej 		    htole16(FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF);
    843  1.44.2.1   nathanw 		txd->txd_txcb.tx_threshold = tx_threshold;
    844  1.44.2.1   nathanw 		txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
    845       1.1   thorpej 
    846       1.2   thorpej 		FXP_CDTXSYNC(sc, nexttx,
    847       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    848       1.2   thorpej 
    849       1.2   thorpej 		/* Advance the tx pointer. */
    850       1.2   thorpej 		sc->sc_txpending++;
    851       1.2   thorpej 		sc->sc_txlast = nexttx;
    852       1.1   thorpej 
    853       1.1   thorpej #if NBPFILTER > 0
    854       1.1   thorpej 		/*
    855       1.1   thorpej 		 * Pass packet to bpf if there is a listener.
    856       1.1   thorpej 		 */
    857       1.1   thorpej 		if (ifp->if_bpf)
    858       1.2   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    859       1.1   thorpej #endif
    860       1.1   thorpej 	}
    861       1.1   thorpej 
    862       1.2   thorpej 	if (sc->sc_txpending == FXP_NTXCB) {
    863       1.2   thorpej 		/* No more slots; notify upper layer. */
    864       1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    865       1.2   thorpej 	}
    866       1.2   thorpej 
    867       1.2   thorpej 	if (sc->sc_txpending != opending) {
    868       1.2   thorpej 		/*
    869       1.2   thorpej 		 * We enqueued packets.  If the transmitter was idle,
    870       1.2   thorpej 		 * reset the txdirty pointer.
    871       1.2   thorpej 		 */
    872       1.2   thorpej 		if (opending == 0)
    873       1.2   thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
    874       1.2   thorpej 
    875       1.2   thorpej 		/*
    876       1.2   thorpej 		 * Cause the chip to interrupt and suspend command
    877       1.2   thorpej 		 * processing once the last packet we've enqueued
    878       1.2   thorpej 		 * has been transmitted.
    879       1.2   thorpej 		 */
    880  1.44.2.1   nathanw 		FXP_CDTX(sc, sc->sc_txlast)->txd_txcb.cb_command |=
    881      1.15   thorpej 		    htole16(FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
    882       1.2   thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
    883       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    884       1.2   thorpej 
    885       1.2   thorpej 		/*
    886       1.2   thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
    887       1.2   thorpej 		 * on the command prior to the first packet we set up.
    888       1.2   thorpej 		 */
    889       1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    890       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    891  1.44.2.1   nathanw 		FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
    892  1.44.2.1   nathanw 		    htole16(~FXP_CB_COMMAND_S);
    893       1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    894       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    895       1.2   thorpej 
    896       1.2   thorpej 		/*
    897       1.2   thorpej 		 * Issue a Resume command in case the chip was suspended.
    898       1.2   thorpej 		 */
    899       1.1   thorpej 		fxp_scb_wait(sc);
    900  1.44.2.1   nathanw 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
    901       1.1   thorpej 
    902       1.2   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    903       1.1   thorpej 		ifp->if_timer = 5;
    904       1.1   thorpej 	}
    905       1.1   thorpej }
    906       1.1   thorpej 
    907       1.1   thorpej /*
    908       1.1   thorpej  * Process interface interrupts.
    909       1.1   thorpej  */
    910       1.1   thorpej int
    911  1.44.2.1   nathanw fxp_intr(void *arg)
    912       1.1   thorpej {
    913       1.1   thorpej 	struct fxp_softc *sc = arg;
    914       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    915       1.7   thorpej 	bus_dmamap_t rxmap;
    916  1.44.2.1   nathanw 	int claimed = 0;
    917       1.1   thorpej 	u_int8_t statack;
    918       1.1   thorpej 
    919      1.18      joda 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
    920      1.20     enami 		return (0);
    921       1.9  sommerfe 	/*
    922       1.9  sommerfe 	 * If the interface isn't running, don't try to
    923       1.9  sommerfe 	 * service the interrupt.. just ack it and bail.
    924       1.9  sommerfe 	 */
    925       1.9  sommerfe 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    926       1.9  sommerfe 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
    927       1.9  sommerfe 		if (statack) {
    928       1.9  sommerfe 			claimed = 1;
    929       1.9  sommerfe 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    930       1.9  sommerfe 		}
    931      1.20     enami 		return (claimed);
    932       1.9  sommerfe 	}
    933       1.9  sommerfe 
    934       1.1   thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
    935       1.1   thorpej 		claimed = 1;
    936       1.1   thorpej 
    937       1.1   thorpej 		/*
    938       1.1   thorpej 		 * First ACK all the interrupts in this pass.
    939       1.1   thorpej 		 */
    940       1.1   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    941       1.1   thorpej 
    942       1.1   thorpej 		/*
    943       1.1   thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
    944       1.1   thorpej 		 * condition exists, get whatever packets we can and
    945       1.1   thorpej 		 * re-start the receiver.
    946       1.1   thorpej 		 */
    947       1.1   thorpej 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
    948  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_rxintr);
    949  1.44.2.1   nathanw 			fxp_rxintr(sc);
    950       1.7   thorpej 		}
    951       1.7   thorpej 
    952       1.7   thorpej 		if (statack & FXP_SCB_STATACK_RNR) {
    953       1.7   thorpej 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
    954       1.7   thorpej 			fxp_scb_wait(sc);
    955       1.7   thorpej 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
    956       1.7   thorpej 			    rxmap->dm_segs[0].ds_addr +
    957       1.7   thorpej 			    RFA_ALIGNMENT_FUDGE);
    958  1.44.2.1   nathanw 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
    959       1.1   thorpej 		}
    960       1.7   thorpej 
    961       1.1   thorpej 		/*
    962       1.1   thorpej 		 * Free any finished transmit mbuf chains.
    963       1.1   thorpej 		 */
    964       1.5   thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
    965  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_txintr);
    966  1.44.2.1   nathanw 			fxp_txintr(sc);
    967       1.2   thorpej 
    968       1.2   thorpej 			/*
    969  1.44.2.1   nathanw 			 * Try to get more packets going.
    970       1.2   thorpej 			 */
    971  1.44.2.1   nathanw 			fxp_start(ifp);
    972       1.2   thorpej 
    973  1.44.2.1   nathanw 			if (sc->sc_txpending == 0) {
    974       1.2   thorpej 				/*
    975       1.8   thorpej 				 * If we want a re-init, do that now.
    976       1.2   thorpej 				 */
    977       1.8   thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
    978      1.40   thorpej 					(void) fxp_init(ifp);
    979       1.1   thorpej 			}
    980       1.1   thorpej 		}
    981       1.1   thorpej 	}
    982       1.1   thorpej 
    983       1.1   thorpej #if NRND > 0
    984       1.1   thorpej 	if (claimed)
    985       1.1   thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
    986       1.1   thorpej #endif
    987       1.1   thorpej 	return (claimed);
    988       1.1   thorpej }
    989       1.1   thorpej 
    990       1.1   thorpej /*
    991  1.44.2.1   nathanw  * Handle transmit completion interrupts.
    992  1.44.2.1   nathanw  */
    993  1.44.2.1   nathanw void
    994  1.44.2.1   nathanw fxp_txintr(struct fxp_softc *sc)
    995  1.44.2.1   nathanw {
    996  1.44.2.1   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    997  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
    998  1.44.2.1   nathanw 	struct fxp_txsoft *txs;
    999  1.44.2.1   nathanw 	int i;
   1000  1.44.2.1   nathanw 	u_int16_t txstat;
   1001  1.44.2.1   nathanw 
   1002  1.44.2.1   nathanw 	ifp->if_flags &= ~IFF_OACTIVE;
   1003  1.44.2.1   nathanw 	for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1004  1.44.2.1   nathanw 	     i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1005  1.44.2.1   nathanw 		txd = FXP_CDTX(sc, i);
   1006  1.44.2.1   nathanw 		txs = FXP_DSTX(sc, i);
   1007  1.44.2.1   nathanw 
   1008  1.44.2.1   nathanw 		FXP_CDTXSYNC(sc, i,
   1009  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1010  1.44.2.1   nathanw 
   1011  1.44.2.1   nathanw 		txstat = le16toh(txd->txd_txcb.cb_status);
   1012  1.44.2.1   nathanw 
   1013  1.44.2.1   nathanw 		if ((txstat & FXP_CB_STATUS_C) == 0)
   1014  1.44.2.1   nathanw 			break;
   1015  1.44.2.1   nathanw 
   1016  1.44.2.1   nathanw 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1017  1.44.2.1   nathanw 		    0, txs->txs_dmamap->dm_mapsize,
   1018  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTWRITE);
   1019  1.44.2.1   nathanw 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1020  1.44.2.1   nathanw 		m_freem(txs->txs_mbuf);
   1021  1.44.2.1   nathanw 		txs->txs_mbuf = NULL;
   1022  1.44.2.1   nathanw 	}
   1023  1.44.2.1   nathanw 
   1024  1.44.2.1   nathanw 	/* Update the dirty transmit buffer pointer. */
   1025  1.44.2.1   nathanw 	sc->sc_txdirty = i;
   1026  1.44.2.1   nathanw 
   1027  1.44.2.1   nathanw 	/*
   1028  1.44.2.1   nathanw 	 * Cancel the watchdog timer if there are no pending
   1029  1.44.2.1   nathanw 	 * transmissions.
   1030  1.44.2.1   nathanw 	 */
   1031  1.44.2.1   nathanw 	if (sc->sc_txpending == 0)
   1032  1.44.2.1   nathanw 		ifp->if_timer = 0;
   1033  1.44.2.1   nathanw }
   1034  1.44.2.1   nathanw 
   1035  1.44.2.1   nathanw /*
   1036  1.44.2.1   nathanw  * Handle receive interrupts.
   1037  1.44.2.1   nathanw  */
   1038  1.44.2.1   nathanw void
   1039  1.44.2.1   nathanw fxp_rxintr(struct fxp_softc *sc)
   1040  1.44.2.1   nathanw {
   1041  1.44.2.1   nathanw 	struct ethercom *ec = &sc->sc_ethercom;
   1042  1.44.2.1   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1043  1.44.2.1   nathanw 	struct mbuf *m, *m0;
   1044  1.44.2.1   nathanw 	bus_dmamap_t rxmap;
   1045  1.44.2.1   nathanw 	struct fxp_rfa *rfa;
   1046  1.44.2.1   nathanw 	u_int16_t len, rxstat;
   1047  1.44.2.1   nathanw 
   1048  1.44.2.1   nathanw 	for (;;) {
   1049  1.44.2.1   nathanw 		m = sc->sc_rxq.ifq_head;
   1050  1.44.2.1   nathanw 		rfa = FXP_MTORFA(m);
   1051  1.44.2.1   nathanw 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1052  1.44.2.1   nathanw 
   1053  1.44.2.1   nathanw 		FXP_RFASYNC(sc, m,
   1054  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1055  1.44.2.1   nathanw 
   1056  1.44.2.1   nathanw 		rxstat = le16toh(rfa->rfa_status);
   1057  1.44.2.1   nathanw 
   1058  1.44.2.1   nathanw 		if ((rxstat & FXP_RFA_STATUS_C) == 0) {
   1059  1.44.2.1   nathanw 			/*
   1060  1.44.2.1   nathanw 			 * We have processed all of the
   1061  1.44.2.1   nathanw 			 * receive buffers.
   1062  1.44.2.1   nathanw 			 */
   1063  1.44.2.1   nathanw 			FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
   1064  1.44.2.1   nathanw 			return;
   1065  1.44.2.1   nathanw 		}
   1066  1.44.2.1   nathanw 
   1067  1.44.2.1   nathanw 		IF_DEQUEUE(&sc->sc_rxq, m);
   1068  1.44.2.1   nathanw 
   1069  1.44.2.1   nathanw 		FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
   1070  1.44.2.1   nathanw 
   1071  1.44.2.1   nathanw 		len = le16toh(rfa->actual_size) &
   1072  1.44.2.1   nathanw 		    (m->m_ext.ext_size - 1);
   1073  1.44.2.1   nathanw 
   1074  1.44.2.1   nathanw 		if (len < sizeof(struct ether_header)) {
   1075  1.44.2.1   nathanw 			/*
   1076  1.44.2.1   nathanw 			 * Runt packet; drop it now.
   1077  1.44.2.1   nathanw 			 */
   1078  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1079  1.44.2.1   nathanw 			continue;
   1080  1.44.2.1   nathanw 		}
   1081  1.44.2.1   nathanw 
   1082  1.44.2.1   nathanw 		/*
   1083  1.44.2.1   nathanw 		 * If support for 802.1Q VLAN sized frames is
   1084  1.44.2.1   nathanw 		 * enabled, we need to do some additional error
   1085  1.44.2.1   nathanw 		 * checking (as we are saving bad frames, in
   1086  1.44.2.1   nathanw 		 * order to receive the larger ones).
   1087  1.44.2.1   nathanw 		 */
   1088  1.44.2.1   nathanw 		if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
   1089  1.44.2.1   nathanw 		    (rxstat & (FXP_RFA_STATUS_OVERRUN|
   1090  1.44.2.1   nathanw 			       FXP_RFA_STATUS_RNR|
   1091  1.44.2.1   nathanw 			       FXP_RFA_STATUS_ALIGN|
   1092  1.44.2.1   nathanw 			       FXP_RFA_STATUS_CRC)) != 0) {
   1093  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1094  1.44.2.1   nathanw 			continue;
   1095  1.44.2.1   nathanw 		}
   1096  1.44.2.1   nathanw 
   1097  1.44.2.1   nathanw 		/*
   1098  1.44.2.1   nathanw 		 * If the packet is small enough to fit in a
   1099  1.44.2.1   nathanw 		 * single header mbuf, allocate one and copy
   1100  1.44.2.1   nathanw 		 * the data into it.  This greatly reduces
   1101  1.44.2.1   nathanw 		 * memory consumption when we receive lots
   1102  1.44.2.1   nathanw 		 * of small packets.
   1103  1.44.2.1   nathanw 		 *
   1104  1.44.2.1   nathanw 		 * Otherwise, we add a new buffer to the receive
   1105  1.44.2.1   nathanw 		 * chain.  If this fails, we drop the packet and
   1106  1.44.2.1   nathanw 		 * recycle the old buffer.
   1107  1.44.2.1   nathanw 		 */
   1108  1.44.2.1   nathanw 		if (fxp_copy_small != 0 && len <= MHLEN) {
   1109  1.44.2.1   nathanw 			MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1110  1.44.2.1   nathanw 			if (m == NULL)
   1111  1.44.2.1   nathanw 				goto dropit;
   1112  1.44.2.1   nathanw 			memcpy(mtod(m0, caddr_t),
   1113  1.44.2.1   nathanw 			    mtod(m, caddr_t), len);
   1114  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1115  1.44.2.1   nathanw 			m = m0;
   1116  1.44.2.1   nathanw 		} else {
   1117  1.44.2.1   nathanw 			if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
   1118  1.44.2.1   nathanw  dropit:
   1119  1.44.2.1   nathanw 				ifp->if_ierrors++;
   1120  1.44.2.1   nathanw 				FXP_INIT_RFABUF(sc, m);
   1121  1.44.2.1   nathanw 				continue;
   1122  1.44.2.1   nathanw 			}
   1123  1.44.2.1   nathanw 		}
   1124  1.44.2.1   nathanw 
   1125  1.44.2.1   nathanw 		m->m_pkthdr.rcvif = ifp;
   1126  1.44.2.1   nathanw 		m->m_pkthdr.len = m->m_len = len;
   1127  1.44.2.1   nathanw 
   1128  1.44.2.1   nathanw #if NBPFILTER > 0
   1129  1.44.2.1   nathanw 		/*
   1130  1.44.2.1   nathanw 		 * Pass this up to any BPF listeners, but only
   1131  1.44.2.1   nathanw 		 * pass it up the stack it its for us.
   1132  1.44.2.1   nathanw 		 */
   1133  1.44.2.1   nathanw 		if (ifp->if_bpf)
   1134  1.44.2.1   nathanw 			bpf_mtap(ifp->if_bpf, m);
   1135  1.44.2.1   nathanw #endif
   1136  1.44.2.1   nathanw 
   1137  1.44.2.1   nathanw 		/* Pass it on. */
   1138  1.44.2.1   nathanw 		(*ifp->if_input)(ifp, m);
   1139  1.44.2.1   nathanw 	}
   1140  1.44.2.1   nathanw }
   1141  1.44.2.1   nathanw 
   1142  1.44.2.1   nathanw /*
   1143       1.1   thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1144       1.1   thorpej  * allow you to access these counters without doing a fairly
   1145       1.1   thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1146       1.1   thorpej  * we do this operation here only once per second. The statistics
   1147       1.1   thorpej  * counters in the kernel are updated from the previous dump-stats
   1148       1.1   thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1149       1.1   thorpej  * counters are zeroed when the DMA completes. If we can't start
   1150       1.1   thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1151       1.1   thorpej  * them again next time.
   1152       1.1   thorpej  */
   1153       1.1   thorpej void
   1154  1.44.2.1   nathanw fxp_tick(void *arg)
   1155       1.1   thorpej {
   1156       1.1   thorpej 	struct fxp_softc *sc = arg;
   1157       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1158       1.2   thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1159       1.8   thorpej 	int s;
   1160       1.2   thorpej 
   1161      1.20     enami 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1162      1.20     enami 		return;
   1163      1.20     enami 
   1164       1.2   thorpej 	s = splnet();
   1165       1.2   thorpej 
   1166      1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1167      1.32   tsutsui 
   1168      1.15   thorpej 	ifp->if_opackets += le32toh(sp->tx_good);
   1169      1.15   thorpej 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1170       1.1   thorpej 	if (sp->rx_good) {
   1171      1.15   thorpej 		ifp->if_ipackets += le32toh(sp->rx_good);
   1172       1.7   thorpej 		sc->sc_rxidle = 0;
   1173       1.1   thorpej 	} else {
   1174       1.7   thorpej 		sc->sc_rxidle++;
   1175       1.1   thorpej 	}
   1176       1.1   thorpej 	ifp->if_ierrors +=
   1177      1.15   thorpej 	    le32toh(sp->rx_crc_errors) +
   1178      1.15   thorpej 	    le32toh(sp->rx_alignment_errors) +
   1179      1.15   thorpej 	    le32toh(sp->rx_rnr_errors) +
   1180      1.15   thorpej 	    le32toh(sp->rx_overrun_errors);
   1181       1.1   thorpej 	/*
   1182       1.1   thorpej 	 * If any transmit underruns occured, bump up the transmit
   1183       1.1   thorpej 	 * threshold by another 512 bytes (64 * 8).
   1184       1.1   thorpej 	 */
   1185       1.1   thorpej 	if (sp->tx_underruns) {
   1186      1.15   thorpej 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1187       1.1   thorpej 		if (tx_threshold < 192)
   1188       1.1   thorpej 			tx_threshold += 64;
   1189       1.1   thorpej 	}
   1190       1.1   thorpej 
   1191       1.1   thorpej 	/*
   1192       1.1   thorpej 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
   1193       1.1   thorpej 	 * then assume the receiver has locked up and attempt to clear
   1194       1.8   thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1195       1.8   thorpej 	 * resetting the interface). This is a work-around for a bug in
   1196       1.8   thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1197       1.8   thorpej 	 * of garbage in the syncronization bits prior to the packet header.
   1198       1.8   thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1199       1.8   thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1200       1.8   thorpej 	 * speed transition).
   1201       1.1   thorpej 	 */
   1202       1.7   thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1203      1.40   thorpej 		(void) fxp_init(ifp);
   1204       1.8   thorpej 		splx(s);
   1205       1.8   thorpej 		return;
   1206       1.1   thorpej 	}
   1207       1.1   thorpej 	/*
   1208       1.1   thorpej 	 * If there is no pending command, start another stats
   1209       1.1   thorpej 	 * dump. Otherwise punt for now.
   1210       1.1   thorpej 	 */
   1211       1.1   thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1212       1.1   thorpej 		/*
   1213       1.1   thorpej 		 * Start another stats dump.
   1214       1.1   thorpej 		 */
   1215      1.32   tsutsui 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1216  1.44.2.1   nathanw 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
   1217       1.1   thorpej 	} else {
   1218       1.1   thorpej 		/*
   1219       1.1   thorpej 		 * A previous command is still waiting to be accepted.
   1220       1.1   thorpej 		 * Just zero our copy of the stats and wait for the
   1221       1.1   thorpej 		 * next timer event to update them.
   1222       1.1   thorpej 		 */
   1223      1.15   thorpej 		/* BIG_ENDIAN: no swap required to store 0 */
   1224       1.1   thorpej 		sp->tx_good = 0;
   1225       1.1   thorpej 		sp->tx_underruns = 0;
   1226       1.1   thorpej 		sp->tx_total_collisions = 0;
   1227       1.1   thorpej 
   1228       1.1   thorpej 		sp->rx_good = 0;
   1229       1.1   thorpej 		sp->rx_crc_errors = 0;
   1230       1.1   thorpej 		sp->rx_alignment_errors = 0;
   1231       1.1   thorpej 		sp->rx_rnr_errors = 0;
   1232       1.1   thorpej 		sp->rx_overrun_errors = 0;
   1233       1.1   thorpej 	}
   1234       1.1   thorpej 
   1235       1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1236       1.6   thorpej 		/* Tick the MII clock. */
   1237       1.6   thorpej 		mii_tick(&sc->sc_mii);
   1238       1.6   thorpej 	}
   1239       1.2   thorpej 
   1240       1.1   thorpej 	splx(s);
   1241       1.1   thorpej 
   1242       1.1   thorpej 	/*
   1243       1.1   thorpej 	 * Schedule another timeout one second from now.
   1244       1.1   thorpej 	 */
   1245      1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1246       1.1   thorpej }
   1247       1.1   thorpej 
   1248       1.1   thorpej /*
   1249       1.7   thorpej  * Drain the receive queue.
   1250       1.7   thorpej  */
   1251       1.7   thorpej void
   1252  1.44.2.1   nathanw fxp_rxdrain(struct fxp_softc *sc)
   1253       1.7   thorpej {
   1254       1.7   thorpej 	bus_dmamap_t rxmap;
   1255       1.7   thorpej 	struct mbuf *m;
   1256       1.7   thorpej 
   1257       1.7   thorpej 	for (;;) {
   1258       1.7   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1259       1.7   thorpej 		if (m == NULL)
   1260       1.7   thorpej 			break;
   1261       1.7   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1262       1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1263       1.7   thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1264       1.7   thorpej 		m_freem(m);
   1265       1.7   thorpej 	}
   1266       1.7   thorpej }
   1267       1.7   thorpej 
   1268       1.7   thorpej /*
   1269       1.1   thorpej  * Stop the interface. Cancels the statistics updater and resets
   1270       1.1   thorpej  * the interface.
   1271       1.1   thorpej  */
   1272       1.1   thorpej void
   1273  1.44.2.1   nathanw fxp_stop(struct ifnet *ifp, int disable)
   1274       1.1   thorpej {
   1275      1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1276       1.2   thorpej 	struct fxp_txsoft *txs;
   1277       1.1   thorpej 	int i;
   1278       1.1   thorpej 
   1279       1.1   thorpej 	/*
   1280       1.9  sommerfe 	 * Turn down interface (done early to avoid bad interactions
   1281       1.9  sommerfe 	 * between panics, shutdown hooks, and the watchdog timer)
   1282       1.9  sommerfe 	 */
   1283       1.9  sommerfe 	ifp->if_timer = 0;
   1284       1.9  sommerfe 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1285       1.9  sommerfe 
   1286       1.9  sommerfe 	/*
   1287       1.1   thorpej 	 * Cancel stats updater.
   1288       1.1   thorpej 	 */
   1289      1.24   thorpej 	callout_stop(&sc->sc_callout);
   1290      1.12   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1291      1.12   thorpej 		/* Down the MII. */
   1292      1.12   thorpej 		mii_down(&sc->sc_mii);
   1293      1.12   thorpej 	}
   1294       1.1   thorpej 
   1295       1.1   thorpej 	/*
   1296       1.1   thorpej 	 * Issue software reset
   1297       1.1   thorpej 	 */
   1298       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
   1299       1.1   thorpej 	DELAY(10);
   1300       1.1   thorpej 
   1301       1.1   thorpej 	/*
   1302       1.1   thorpej 	 * Release any xmit buffers.
   1303       1.1   thorpej 	 */
   1304       1.2   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1305       1.2   thorpej 		txs = FXP_DSTX(sc, i);
   1306       1.2   thorpej 		if (txs->txs_mbuf != NULL) {
   1307       1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1308       1.2   thorpej 			m_freem(txs->txs_mbuf);
   1309       1.2   thorpej 			txs->txs_mbuf = NULL;
   1310       1.1   thorpej 		}
   1311       1.1   thorpej 	}
   1312       1.2   thorpej 	sc->sc_txpending = 0;
   1313       1.1   thorpej 
   1314      1.40   thorpej 	if (disable) {
   1315       1.7   thorpej 		fxp_rxdrain(sc);
   1316      1.40   thorpej 		fxp_disable(sc);
   1317       1.1   thorpej 	}
   1318       1.1   thorpej 
   1319       1.1   thorpej }
   1320       1.1   thorpej 
   1321       1.1   thorpej /*
   1322       1.1   thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1323       1.1   thorpej  * transmission is started on the interface, but no interrupt is
   1324       1.1   thorpej  * received before the timeout. This usually indicates that the
   1325       1.1   thorpej  * card has wedged for some reason.
   1326       1.1   thorpej  */
   1327       1.1   thorpej void
   1328  1.44.2.1   nathanw fxp_watchdog(struct ifnet *ifp)
   1329       1.1   thorpej {
   1330       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1331       1.1   thorpej 
   1332       1.3   thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1333       1.3   thorpej 	ifp->if_oerrors++;
   1334       1.1   thorpej 
   1335      1.40   thorpej 	(void) fxp_init(ifp);
   1336       1.1   thorpej }
   1337       1.1   thorpej 
   1338       1.2   thorpej /*
   1339       1.2   thorpej  * Initialize the interface.  Must be called at splnet().
   1340       1.2   thorpej  */
   1341       1.7   thorpej int
   1342  1.44.2.1   nathanw fxp_init(struct ifnet *ifp)
   1343       1.1   thorpej {
   1344      1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1345       1.1   thorpej 	struct fxp_cb_config *cbp;
   1346       1.1   thorpej 	struct fxp_cb_ias *cb_ias;
   1347  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
   1348       1.7   thorpej 	bus_dmamap_t rxmap;
   1349  1.44.2.1   nathanw 	int i, prm, save_bf, lrxen, allm, error = 0;
   1350       1.1   thorpej 
   1351      1.40   thorpej 	if ((error = fxp_enable(sc)) != 0)
   1352      1.40   thorpej 		goto out;
   1353      1.40   thorpej 
   1354       1.1   thorpej 	/*
   1355       1.1   thorpej 	 * Cancel any pending I/O
   1356       1.1   thorpej 	 */
   1357      1.40   thorpej 	fxp_stop(ifp, 0);
   1358       1.1   thorpej 
   1359      1.21      joda 	/*
   1360      1.21      joda 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1361      1.21      joda 	 * flag, and this prevents the MII from detaching resulting in
   1362      1.21      joda 	 * a panic. The flags field should perhaps be split in runtime
   1363      1.21      joda 	 * flags and more static information. For now, just clear the
   1364      1.21      joda 	 * only other flag set.
   1365      1.21      joda 	 */
   1366      1.21      joda 
   1367      1.21      joda 	sc->sc_flags &= ~FXPF_WANTINIT;
   1368       1.1   thorpej 
   1369       1.1   thorpej 	/*
   1370       1.1   thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1371       1.1   thorpej 	 * sets it up for regular linear addressing.
   1372       1.1   thorpej 	 */
   1373       1.2   thorpej 	fxp_scb_wait(sc);
   1374       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1375  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
   1376       1.1   thorpej 
   1377       1.1   thorpej 	fxp_scb_wait(sc);
   1378  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
   1379       1.1   thorpej 
   1380       1.1   thorpej 	/*
   1381       1.2   thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1382       1.2   thorpej 	 * have to setup the config block differently.
   1383       1.2   thorpej 	 */
   1384       1.3   thorpej 	fxp_mc_setup(sc);
   1385       1.2   thorpej 
   1386       1.2   thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1387       1.2   thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1388       1.2   thorpej 
   1389       1.2   thorpej 	/*
   1390      1.39   thorpej 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1391      1.39   thorpej 	 * enable "save bad frames", since they are 4 bytes larger than
   1392  1.44.2.1   nathanw 	 * the normal Ethernet maximum frame length.  On i82558 and later,
   1393  1.44.2.1   nathanw 	 * we have a better mechanism for this.
   1394      1.39   thorpej 	 */
   1395  1.44.2.1   nathanw 	save_bf = 0;
   1396  1.44.2.1   nathanw 	lrxen = 0;
   1397  1.44.2.1   nathanw 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
   1398  1.44.2.1   nathanw 		if (sc->sc_rev < FXP_REV_82558_A4)
   1399  1.44.2.1   nathanw 			save_bf = 1;
   1400  1.44.2.1   nathanw 		else
   1401  1.44.2.1   nathanw 			lrxen = 1;
   1402  1.44.2.1   nathanw 	}
   1403      1.39   thorpej 
   1404      1.39   thorpej 	/*
   1405       1.1   thorpej 	 * Initialize base of dump-stats buffer.
   1406       1.1   thorpej 	 */
   1407       1.1   thorpej 	fxp_scb_wait(sc);
   1408       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1409       1.2   thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1410      1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1411  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1412       1.1   thorpej 
   1413       1.2   thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1414       1.2   thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1415       1.1   thorpej 
   1416       1.1   thorpej 	/*
   1417       1.2   thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1418       1.1   thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1419       1.1   thorpej 	 * way to initialize them all to proper values.
   1420       1.1   thorpej 	 */
   1421       1.2   thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1422       1.1   thorpej 
   1423      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1424       1.1   thorpej 	cbp->cb_status =	0;
   1425      1.15   thorpej 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1426      1.15   thorpej 				    FXP_CB_COMMAND_EL);
   1427      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1428      1.15   thorpej 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1429  1.44.2.1   nathanw 					/* bytes in config block */
   1430  1.44.2.1   nathanw 	cbp->byte_count =	FXP_CONFIG_LEN;
   1431       1.1   thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1432       1.1   thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1433       1.1   thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1434  1.44.2.1   nathanw 	cbp->mwi_enable =	(sc->sc_flags & FXPF_MWI) ? 1 : 0;
   1435  1.44.2.1   nathanw 	cbp->type_enable =	0;	/* actually reserved */
   1436  1.44.2.1   nathanw 	cbp->read_align_en =	(sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
   1437  1.44.2.1   nathanw 	cbp->end_wr_on_cl =	(sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
   1438       1.1   thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1439       1.1   thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1440  1.44.2.1   nathanw 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
   1441       1.1   thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1442  1.44.2.1   nathanw 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
   1443       1.4   thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1444  1.44.2.1   nathanw 	cbp->ext_txcb_dis =	(sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
   1445  1.44.2.1   nathanw 	cbp->ext_stats_dis =	1;	/* disable extended counters */
   1446  1.44.2.1   nathanw 	cbp->keep_overrun_rx =	0;	/* don't pass overrun frames to host */
   1447      1.39   thorpej 	cbp->save_bf =		save_bf;/* save bad frames */
   1448       1.1   thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1449       1.1   thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1450  1.44.2.1   nathanw 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
   1451  1.44.2.1   nathanw 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
   1452  1.44.2.1   nathanw 					/* interface mode */
   1453  1.44.2.1   nathanw 	cbp->mediatype =	(sc->sc_flags & FXPF_MII) ? 1 : 0;
   1454  1.44.2.1   nathanw 	cbp->csma_dis =		0;	/* (don't) disable link */
   1455  1.44.2.1   nathanw 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
   1456  1.44.2.1   nathanw 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
   1457  1.44.2.1   nathanw 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
   1458  1.44.2.1   nathanw 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
   1459  1.44.2.1   nathanw 	cbp->mc_wake_en =	0;	/* (don't) assert PME# on mcmatch */
   1460       1.1   thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1461       1.1   thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1462       1.1   thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1463       1.1   thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1464       1.1   thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1465       1.1   thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1466       1.1   thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1467       1.1   thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1468  1.44.2.1   nathanw 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
   1469  1.44.2.1   nathanw 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
   1470  1.44.2.1   nathanw 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
   1471  1.44.2.1   nathanw 	cbp->crscdt =		(sc->sc_flags & FXPF_MII) ? 0 : 1;
   1472       1.1   thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1473       1.1   thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1474       1.1   thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1475  1.44.2.1   nathanw 	cbp->long_rx_en =	lrxen;	/* long packet receive enable */
   1476  1.44.2.1   nathanw 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
   1477  1.44.2.1   nathanw 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
   1478  1.44.2.1   nathanw 					/* must set wake_en in PMCSR also */
   1479       1.1   thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1480       1.1   thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1481       1.1   thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1482       1.2   thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1483       1.1   thorpej 
   1484  1.44.2.1   nathanw 	if (sc->sc_rev < FXP_REV_82558_A4) {
   1485  1.44.2.1   nathanw 		/*
   1486  1.44.2.1   nathanw 		 * The i82557 has no hardware flow control, the values
   1487  1.44.2.1   nathanw 		 * here are the defaults for the chip.
   1488  1.44.2.1   nathanw 		 */
   1489  1.44.2.1   nathanw 		cbp->fc_delay_lsb =	0;
   1490  1.44.2.1   nathanw 		cbp->fc_delay_msb =	0x40;
   1491  1.44.2.1   nathanw 		cbp->pri_fc_thresh =	3;
   1492  1.44.2.1   nathanw 		cbp->tx_fc_dis =	0;
   1493  1.44.2.1   nathanw 		cbp->rx_fc_restop =	0;
   1494  1.44.2.1   nathanw 		cbp->rx_fc_restart =	0;
   1495  1.44.2.1   nathanw 		cbp->fc_filter =	0;
   1496  1.44.2.1   nathanw 		cbp->pri_fc_loc =	1;
   1497  1.44.2.1   nathanw 	} else {
   1498  1.44.2.1   nathanw 		cbp->fc_delay_lsb =	0x1f;
   1499  1.44.2.1   nathanw 		cbp->fc_delay_msb =	0x01;
   1500  1.44.2.1   nathanw 		cbp->pri_fc_thresh =	3;
   1501  1.44.2.1   nathanw 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
   1502  1.44.2.1   nathanw 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
   1503  1.44.2.1   nathanw 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
   1504  1.44.2.1   nathanw 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
   1505  1.44.2.1   nathanw 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
   1506  1.44.2.1   nathanw 	}
   1507  1.44.2.1   nathanw 
   1508       1.2   thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1509       1.1   thorpej 
   1510       1.1   thorpej 	/*
   1511       1.1   thorpej 	 * Start the config command/DMA.
   1512       1.1   thorpej 	 */
   1513       1.1   thorpej 	fxp_scb_wait(sc);
   1514       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1515  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1516       1.1   thorpej 	/* ...and wait for it to complete. */
   1517      1.27     jhawk 	i = 1000;
   1518       1.2   thorpej 	do {
   1519       1.2   thorpej 		FXP_CDCONFIGSYNC(sc,
   1520       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1521      1.27     jhawk 		DELAY(1);
   1522      1.31     soren 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1523      1.26     jhawk 	if (i == 0) {
   1524      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1525      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1526      1.26     jhawk 		return ETIMEDOUT;
   1527      1.26     jhawk 	}
   1528       1.1   thorpej 
   1529       1.1   thorpej 	/*
   1530       1.2   thorpej 	 * Initialize the station address.
   1531       1.1   thorpej 	 */
   1532       1.2   thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1533      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1534       1.1   thorpej 	cb_ias->cb_status = 0;
   1535      1.15   thorpej 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1536      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1537      1.15   thorpej 	cb_ias->link_addr = 0xffffffff;
   1538       1.2   thorpej 	memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1539       1.1   thorpej 
   1540       1.2   thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1541       1.1   thorpej 
   1542       1.1   thorpej 	/*
   1543       1.1   thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1544       1.1   thorpej 	 */
   1545       1.1   thorpej 	fxp_scb_wait(sc);
   1546       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1547  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1548       1.1   thorpej 	/* ...and wait for it to complete. */
   1549      1.27     jhawk 	i = 1000;
   1550       1.2   thorpej 	do {
   1551       1.2   thorpej 		FXP_CDIASSYNC(sc,
   1552       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1553      1.27     jhawk 		DELAY(1);
   1554      1.31     soren 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1555      1.26     jhawk 	if (i == 0) {
   1556      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1557      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1558      1.26     jhawk 		return ETIMEDOUT;
   1559      1.26     jhawk 	}
   1560      1.27     jhawk 
   1561       1.1   thorpej 	/*
   1562       1.2   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1563       1.2   thorpej 	 * to the end of the list so that it will wrap around to the first
   1564       1.2   thorpej 	 * descriptor when the first packet is transmitted.
   1565       1.1   thorpej 	 */
   1566       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1567       1.2   thorpej 		txd = FXP_CDTX(sc, i);
   1568  1.44.2.1   nathanw 		memset(txd, 0, sizeof(*txd));
   1569  1.44.2.1   nathanw 		txd->txd_txcb.cb_command =
   1570      1.15   thorpej 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1571  1.44.2.1   nathanw 		txd->txd_txcb.link_addr =
   1572  1.44.2.1   nathanw 		    htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1573  1.44.2.1   nathanw 		if (sc->sc_flags & FXPF_EXT_TXCB)
   1574  1.44.2.1   nathanw 			txd->txd_txcb.tbd_array_addr =
   1575  1.44.2.1   nathanw 			    htole32(FXP_CDTBDADDR(sc, i) +
   1576  1.44.2.1   nathanw 				    (2 * sizeof(struct fxp_tbd)));
   1577  1.44.2.1   nathanw 		else
   1578  1.44.2.1   nathanw 			txd->txd_txcb.tbd_array_addr =
   1579  1.44.2.1   nathanw 			    htole32(FXP_CDTBDADDR(sc, i));
   1580       1.2   thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1581       1.2   thorpej 	}
   1582       1.2   thorpej 	sc->sc_txpending = 0;
   1583       1.2   thorpej 	sc->sc_txdirty = 0;
   1584       1.2   thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1585       1.2   thorpej 
   1586       1.2   thorpej 	/*
   1587       1.7   thorpej 	 * Initialize the receive buffer list.
   1588       1.7   thorpej 	 */
   1589       1.7   thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1590       1.7   thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1591       1.7   thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1592       1.7   thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1593       1.7   thorpej 			printf("%s: unable to allocate or map rx "
   1594       1.7   thorpej 			    "buffer %d, error = %d\n",
   1595       1.7   thorpej 			    sc->sc_dev.dv_xname,
   1596       1.7   thorpej 			    sc->sc_rxq.ifq_len, error);
   1597       1.7   thorpej 			/*
   1598       1.7   thorpej 			 * XXX Should attempt to run with fewer receive
   1599       1.7   thorpej 			 * XXX buffers instead of just failing.
   1600       1.7   thorpej 			 */
   1601       1.7   thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1602       1.7   thorpej 			fxp_rxdrain(sc);
   1603       1.7   thorpej 			goto out;
   1604       1.7   thorpej 		}
   1605       1.7   thorpej 	}
   1606       1.8   thorpej 	sc->sc_rxidle = 0;
   1607       1.7   thorpej 
   1608       1.7   thorpej 	/*
   1609       1.2   thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1610       1.2   thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1611       1.2   thorpej 	 * issuing a start command.  It will execute the NOP and then
   1612       1.2   thorpej 	 * suspend, pointing at the first descriptor.
   1613       1.1   thorpej 	 */
   1614       1.1   thorpej 	fxp_scb_wait(sc);
   1615       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1616  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1617       1.1   thorpej 
   1618       1.1   thorpej 	/*
   1619       1.1   thorpej 	 * Initialize receiver buffer area - RFA.
   1620       1.1   thorpej 	 */
   1621       1.7   thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1622       1.1   thorpej 	fxp_scb_wait(sc);
   1623       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1624       1.7   thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1625  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1626       1.1   thorpej 
   1627       1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1628       1.6   thorpej 		/*
   1629       1.6   thorpej 		 * Set current media.
   1630       1.6   thorpej 		 */
   1631       1.6   thorpej 		mii_mediachg(&sc->sc_mii);
   1632       1.6   thorpej 	}
   1633       1.1   thorpej 
   1634       1.2   thorpej 	/*
   1635       1.2   thorpej 	 * ...all done!
   1636       1.2   thorpej 	 */
   1637       1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1638       1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1639       1.1   thorpej 
   1640       1.1   thorpej 	/*
   1641       1.7   thorpej 	 * Start the one second timer.
   1642       1.1   thorpej 	 */
   1643      1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1644       1.2   thorpej 
   1645       1.2   thorpej 	/*
   1646       1.2   thorpej 	 * Attempt to start output on the interface.
   1647       1.2   thorpej 	 */
   1648       1.2   thorpej 	fxp_start(ifp);
   1649       1.7   thorpej 
   1650       1.7   thorpej  out:
   1651      1.40   thorpej 	if (error) {
   1652      1.40   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1653      1.40   thorpej 		ifp->if_timer = 0;
   1654       1.7   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1655      1.40   thorpej 	}
   1656       1.7   thorpej 	return (error);
   1657       1.1   thorpej }
   1658       1.1   thorpej 
   1659       1.1   thorpej /*
   1660       1.1   thorpej  * Change media according to request.
   1661       1.1   thorpej  */
   1662       1.1   thorpej int
   1663  1.44.2.1   nathanw fxp_mii_mediachange(struct ifnet *ifp)
   1664       1.1   thorpej {
   1665       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1666       1.1   thorpej 
   1667       1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   1668       1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   1669       1.1   thorpej 	return (0);
   1670       1.1   thorpej }
   1671       1.1   thorpej 
   1672       1.1   thorpej /*
   1673       1.1   thorpej  * Notify the world which media we're using.
   1674       1.1   thorpej  */
   1675       1.1   thorpej void
   1676  1.44.2.1   nathanw fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1677       1.1   thorpej {
   1678       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1679       1.1   thorpej 
   1680      1.10  sommerfe 	if(sc->sc_enabled == 0) {
   1681      1.10  sommerfe 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   1682      1.10  sommerfe 		ifmr->ifm_status = 0;
   1683      1.10  sommerfe 		return;
   1684      1.10  sommerfe 	}
   1685      1.10  sommerfe 
   1686       1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   1687       1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1688       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1689       1.1   thorpej }
   1690       1.1   thorpej 
   1691       1.1   thorpej int
   1692  1.44.2.1   nathanw fxp_80c24_mediachange(struct ifnet *ifp)
   1693       1.1   thorpej {
   1694       1.1   thorpej 
   1695       1.1   thorpej 	/* Nothing to do here. */
   1696       1.1   thorpej 	return (0);
   1697       1.1   thorpej }
   1698       1.1   thorpej 
   1699       1.1   thorpej void
   1700  1.44.2.1   nathanw fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1701       1.1   thorpej {
   1702       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1703       1.1   thorpej 
   1704       1.1   thorpej 	/*
   1705       1.1   thorpej 	 * Media is currently-selected media.  We cannot determine
   1706       1.1   thorpej 	 * the link status.
   1707       1.1   thorpej 	 */
   1708       1.1   thorpej 	ifmr->ifm_status = 0;
   1709       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   1710       1.1   thorpej }
   1711       1.1   thorpej 
   1712       1.1   thorpej /*
   1713       1.1   thorpej  * Add a buffer to the end of the RFA buffer list.
   1714       1.7   thorpej  * Return 0 if successful, error code on failure.
   1715       1.7   thorpej  *
   1716       1.1   thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   1717       1.1   thorpej  * data pointer is fixed up to point just past it.
   1718       1.1   thorpej  */
   1719       1.1   thorpej int
   1720  1.44.2.1   nathanw fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
   1721       1.1   thorpej {
   1722       1.7   thorpej 	struct mbuf *m;
   1723       1.7   thorpej 	int error;
   1724       1.1   thorpej 
   1725       1.7   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1726       1.7   thorpej 	if (m == NULL)
   1727       1.7   thorpej 		return (ENOBUFS);
   1728       1.1   thorpej 
   1729       1.7   thorpej 	MCLGET(m, M_DONTWAIT);
   1730       1.7   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1731       1.7   thorpej 		m_freem(m);
   1732       1.7   thorpej 		return (ENOBUFS);
   1733       1.1   thorpej 	}
   1734       1.1   thorpej 
   1735       1.7   thorpej 	if (unload)
   1736       1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1737       1.1   thorpej 
   1738       1.7   thorpej 	M_SETCTX(m, rxmap);
   1739       1.1   thorpej 
   1740       1.7   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxmap,
   1741  1.44.2.2   nathanw 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   1742  1.44.2.2   nathanw 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   1743       1.7   thorpej 	if (error) {
   1744       1.7   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1745       1.7   thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   1746       1.7   thorpej 		panic("fxp_add_rfabuf");		/* XXX */
   1747       1.1   thorpej 	}
   1748       1.1   thorpej 
   1749       1.7   thorpej 	FXP_INIT_RFABUF(sc, m);
   1750       1.1   thorpej 
   1751       1.7   thorpej 	return (0);
   1752       1.1   thorpej }
   1753       1.1   thorpej 
   1754  1.44.2.1   nathanw int
   1755  1.44.2.1   nathanw fxp_mdi_read(struct device *self, int phy, int reg)
   1756       1.1   thorpej {
   1757       1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1758       1.1   thorpej 	int count = 10000;
   1759       1.1   thorpej 	int value;
   1760       1.1   thorpej 
   1761       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1762       1.1   thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   1763       1.1   thorpej 
   1764       1.1   thorpej 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
   1765       1.1   thorpej 	    && count--)
   1766       1.1   thorpej 		DELAY(10);
   1767       1.1   thorpej 
   1768       1.1   thorpej 	if (count <= 0)
   1769       1.1   thorpej 		printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   1770       1.1   thorpej 
   1771       1.1   thorpej 	return (value & 0xffff);
   1772       1.1   thorpej }
   1773       1.1   thorpej 
   1774       1.1   thorpej void
   1775  1.44.2.1   nathanw fxp_statchg(struct device *self)
   1776       1.1   thorpej {
   1777  1.44.2.1   nathanw 	struct fxp_softc *sc = (void *) self;
   1778       1.1   thorpej 
   1779  1.44.2.1   nathanw 	/*
   1780  1.44.2.1   nathanw 	 * Determine whether or not we have to work-around the
   1781  1.44.2.1   nathanw 	 * Resume Bug.
   1782  1.44.2.1   nathanw 	 */
   1783  1.44.2.1   nathanw 	if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
   1784  1.44.2.1   nathanw 		if (IFM_TYPE(sc->sc_mii.mii_media_active) == IFM_10_T)
   1785  1.44.2.1   nathanw 			sc->sc_flags |= FXPF_FIX_RESUME_BUG;
   1786  1.44.2.1   nathanw 		else
   1787  1.44.2.1   nathanw 			sc->sc_flags &= ~FXPF_FIX_RESUME_BUG;
   1788  1.44.2.1   nathanw 	}
   1789       1.1   thorpej }
   1790       1.1   thorpej 
   1791       1.1   thorpej void
   1792  1.44.2.1   nathanw fxp_mdi_write(struct device *self, int phy, int reg, int value)
   1793       1.1   thorpej {
   1794       1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1795       1.1   thorpej 	int count = 10000;
   1796       1.1   thorpej 
   1797       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1798       1.1   thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   1799       1.1   thorpej 	    (value & 0xffff));
   1800       1.1   thorpej 
   1801       1.1   thorpej 	while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   1802       1.1   thorpej 	    count--)
   1803       1.1   thorpej 		DELAY(10);
   1804       1.1   thorpej 
   1805       1.1   thorpej 	if (count <= 0)
   1806       1.1   thorpej 		printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   1807       1.1   thorpej }
   1808       1.1   thorpej 
   1809       1.1   thorpej int
   1810  1.44.2.1   nathanw fxp_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1811       1.1   thorpej {
   1812       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1813       1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1814      1.40   thorpej 	int s, error;
   1815       1.1   thorpej 
   1816       1.1   thorpej 	s = splnet();
   1817       1.1   thorpej 
   1818      1.40   thorpej 	switch (cmd) {
   1819      1.40   thorpej 	case SIOCSIFMEDIA:
   1820      1.40   thorpej 	case SIOCGIFMEDIA:
   1821      1.40   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1822       1.1   thorpej 		break;
   1823       1.1   thorpej 
   1824      1.40   thorpej 	default:
   1825      1.40   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1826       1.1   thorpej 		if (error == ENETRESET) {
   1827      1.40   thorpej 			if (sc->sc_enabled) {
   1828      1.40   thorpej 				/*
   1829      1.40   thorpej 				 * Multicast list has changed; set the
   1830      1.40   thorpej 				 * hardware filter accordingly.
   1831      1.40   thorpej 				 */
   1832      1.40   thorpej 				if (sc->sc_txpending) {
   1833      1.40   thorpej 					sc->sc_flags |= FXPF_WANTINIT;
   1834      1.40   thorpej 					error = 0;
   1835      1.40   thorpej 				} else
   1836      1.40   thorpej 					error = fxp_init(ifp);
   1837      1.40   thorpej 			} else
   1838       1.8   thorpej 				error = 0;
   1839       1.1   thorpej 		}
   1840       1.1   thorpej 		break;
   1841      1.40   thorpej 	}
   1842       1.1   thorpej 
   1843      1.40   thorpej 	/* Try to get more packets going. */
   1844      1.40   thorpej 	if (sc->sc_enabled)
   1845      1.40   thorpej 		fxp_start(ifp);
   1846       1.2   thorpej 
   1847       1.2   thorpej 	splx(s);
   1848       1.1   thorpej 	return (error);
   1849       1.1   thorpej }
   1850       1.1   thorpej 
   1851       1.1   thorpej /*
   1852       1.1   thorpej  * Program the multicast filter.
   1853       1.1   thorpej  *
   1854       1.2   thorpej  * This function must be called at splnet().
   1855       1.1   thorpej  */
   1856       1.1   thorpej void
   1857  1.44.2.1   nathanw fxp_mc_setup(struct fxp_softc *sc)
   1858       1.1   thorpej {
   1859       1.2   thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   1860       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1861       1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1862       1.1   thorpej 	struct ether_multi *enm;
   1863       1.1   thorpej 	struct ether_multistep step;
   1864      1.26     jhawk 	int count, nmcasts;
   1865       1.1   thorpej 
   1866       1.8   thorpej #ifdef DIAGNOSTIC
   1867       1.8   thorpej 	if (sc->sc_txpending)
   1868       1.8   thorpej 		panic("fxp_mc_setup: pending transmissions");
   1869       1.8   thorpej #endif
   1870       1.2   thorpej 
   1871       1.2   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1872       1.1   thorpej 
   1873       1.1   thorpej 	/*
   1874       1.1   thorpej 	 * Initialize multicast setup descriptor.
   1875       1.1   thorpej 	 */
   1876       1.1   thorpej 	nmcasts = 0;
   1877       1.2   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1878       1.2   thorpej 	while (enm != NULL) {
   1879       1.2   thorpej 		/*
   1880       1.2   thorpej 		 * Check for too many multicast addresses or if we're
   1881       1.2   thorpej 		 * listening to a range.  Either way, we simply have
   1882       1.2   thorpej 		 * to accept all multicasts.
   1883       1.2   thorpej 		 */
   1884       1.2   thorpej 		if (nmcasts >= MAXMCADDR ||
   1885       1.2   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1886      1.19     enami 		    ETHER_ADDR_LEN) != 0) {
   1887       1.1   thorpej 			/*
   1888       1.2   thorpej 			 * Callers of this function must do the
   1889       1.2   thorpej 			 * right thing with this.  If we're called
   1890       1.2   thorpej 			 * from outside fxp_init(), the caller must
   1891       1.2   thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   1892       1.2   thorpej 			 * If it does, the caller must then call
   1893       1.2   thorpej 			 * fxp_init(), since allmulti is handled by
   1894       1.2   thorpej 			 * the config block.
   1895       1.1   thorpej 			 */
   1896       1.2   thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   1897       1.2   thorpej 			return;
   1898       1.1   thorpej 		}
   1899       1.2   thorpej 		memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   1900       1.2   thorpej 		    ETHER_ADDR_LEN);
   1901       1.2   thorpej 		nmcasts++;
   1902       1.2   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1903       1.2   thorpej 	}
   1904       1.2   thorpej 
   1905      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1906       1.2   thorpej 	mcsp->cb_status = 0;
   1907      1.15   thorpej 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   1908      1.15   thorpej 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   1909      1.15   thorpej 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   1910       1.1   thorpej 
   1911       1.2   thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1912       1.1   thorpej 
   1913       1.1   thorpej 	/*
   1914       1.2   thorpej 	 * Wait until the command unit is not active.  This should never
   1915       1.2   thorpej 	 * happen since nothing is queued, but make sure anyway.
   1916       1.1   thorpej 	 */
   1917      1.27     jhawk 	count = 100;
   1918       1.1   thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   1919      1.26     jhawk 	    FXP_SCB_CUS_ACTIVE && --count)
   1920      1.27     jhawk 		DELAY(1);
   1921      1.26     jhawk 	if (count == 0) {
   1922      1.27     jhawk 		printf("%s at line %d: command queue timeout\n",
   1923      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1924      1.26     jhawk 		return;
   1925      1.26     jhawk 	}
   1926       1.1   thorpej 
   1927       1.1   thorpej 	/*
   1928       1.2   thorpej 	 * Start the multicast setup command/DMA.
   1929       1.1   thorpej 	 */
   1930       1.1   thorpej 	fxp_scb_wait(sc);
   1931       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   1932  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1933       1.1   thorpej 
   1934       1.3   thorpej 	/* ...and wait for it to complete. */
   1935      1.27     jhawk 	count = 1000;
   1936       1.3   thorpej 	do {
   1937       1.3   thorpej 		FXP_CDMCSSYNC(sc,
   1938       1.3   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1939      1.27     jhawk 		DELAY(1);
   1940      1.31     soren 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   1941      1.26     jhawk 	if (count == 0) {
   1942      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1943      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1944      1.26     jhawk 		return;
   1945      1.26     jhawk 	}
   1946      1.10  sommerfe }
   1947      1.10  sommerfe 
   1948      1.10  sommerfe int
   1949  1.44.2.1   nathanw fxp_enable(struct fxp_softc *sc)
   1950      1.10  sommerfe {
   1951      1.10  sommerfe 
   1952      1.10  sommerfe 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   1953      1.10  sommerfe 		if ((*sc->sc_enable)(sc) != 0) {
   1954      1.10  sommerfe 			printf("%s: device enable failed\n",
   1955      1.19     enami 			    sc->sc_dev.dv_xname);
   1956      1.10  sommerfe 			return (EIO);
   1957      1.10  sommerfe 		}
   1958      1.10  sommerfe 	}
   1959      1.10  sommerfe 
   1960      1.10  sommerfe 	sc->sc_enabled = 1;
   1961      1.19     enami 	return (0);
   1962      1.10  sommerfe }
   1963      1.10  sommerfe 
   1964      1.10  sommerfe void
   1965  1.44.2.1   nathanw fxp_disable(struct fxp_softc *sc)
   1966      1.10  sommerfe {
   1967      1.19     enami 
   1968      1.10  sommerfe 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   1969      1.10  sommerfe 		(*sc->sc_disable)(sc);
   1970      1.10  sommerfe 		sc->sc_enabled = 0;
   1971      1.10  sommerfe 	}
   1972      1.18      joda }
   1973      1.18      joda 
   1974      1.20     enami /*
   1975      1.20     enami  * fxp_activate:
   1976      1.20     enami  *
   1977      1.20     enami  *	Handle device activation/deactivation requests.
   1978      1.20     enami  */
   1979      1.20     enami int
   1980  1.44.2.1   nathanw fxp_activate(struct device *self, enum devact act)
   1981      1.20     enami {
   1982      1.20     enami 	struct fxp_softc *sc = (void *) self;
   1983      1.20     enami 	int s, error = 0;
   1984      1.20     enami 
   1985      1.20     enami 	s = splnet();
   1986      1.20     enami 	switch (act) {
   1987      1.20     enami 	case DVACT_ACTIVATE:
   1988      1.20     enami 		error = EOPNOTSUPP;
   1989      1.20     enami 		break;
   1990      1.20     enami 
   1991      1.20     enami 	case DVACT_DEACTIVATE:
   1992      1.20     enami 		if (sc->sc_flags & FXPF_MII)
   1993      1.20     enami 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   1994      1.20     enami 			    MII_OFFSET_ANY);
   1995      1.20     enami 		if_deactivate(&sc->sc_ethercom.ec_if);
   1996      1.20     enami 		break;
   1997      1.20     enami 	}
   1998      1.20     enami 	splx(s);
   1999      1.20     enami 
   2000      1.20     enami 	return (error);
   2001      1.20     enami }
   2002      1.20     enami 
   2003      1.20     enami /*
   2004      1.20     enami  * fxp_detach:
   2005      1.20     enami  *
   2006      1.20     enami  *	Detach an i82557 interface.
   2007      1.20     enami  */
   2008      1.18      joda int
   2009  1.44.2.1   nathanw fxp_detach(struct fxp_softc *sc)
   2010      1.18      joda {
   2011      1.18      joda 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2012      1.18      joda 	int i;
   2013      1.34     jhawk 
   2014      1.34     jhawk 	/* Succeed now if there's no work to do. */
   2015      1.34     jhawk 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   2016      1.34     jhawk 		return (0);
   2017      1.18      joda 
   2018      1.18      joda 	/* Unhook our tick handler. */
   2019      1.24   thorpej 	callout_stop(&sc->sc_callout);
   2020      1.18      joda 
   2021      1.18      joda 	if (sc->sc_flags & FXPF_MII) {
   2022      1.18      joda 		/* Detach all PHYs */
   2023      1.18      joda 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2024      1.18      joda 	}
   2025      1.18      joda 
   2026      1.18      joda 	/* Delete all remaining media. */
   2027      1.18      joda 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2028      1.18      joda 
   2029      1.18      joda #if NRND > 0
   2030      1.18      joda 	rnd_detach_source(&sc->rnd_source);
   2031      1.18      joda #endif
   2032      1.18      joda 	ether_ifdetach(ifp);
   2033      1.18      joda 	if_detach(ifp);
   2034      1.18      joda 
   2035      1.18      joda 	for (i = 0; i < FXP_NRFABUFS; i++) {
   2036      1.18      joda 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   2037      1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   2038      1.18      joda 	}
   2039      1.18      joda 
   2040      1.18      joda 	for (i = 0; i < FXP_NTXCB; i++) {
   2041      1.18      joda 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2042      1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2043      1.18      joda 	}
   2044      1.18      joda 
   2045      1.18      joda 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   2046      1.18      joda 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   2047      1.18      joda 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   2048      1.19     enami 	    sizeof(struct fxp_control_data));
   2049      1.18      joda 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2050      1.18      joda 
   2051      1.18      joda 	shutdownhook_disestablish(sc->sc_sdhook);
   2052      1.23   thorpej 	powerhook_disestablish(sc->sc_powerhook);
   2053      1.18      joda 
   2054      1.18      joda 	return (0);
   2055       1.1   thorpej }
   2056