Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.44.2.6
      1  1.44.2.6   nathanw /*	$NetBSD: i82557.c,v 1.44.2.6 2002/06/20 03:44:38 nathanw Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4  1.44.2.6   nathanw  * Copyright (c) 1997, 1998, 1999, 2001, 2002 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1   thorpej  * NASA Ames Research Center.
     10       1.1   thorpej  *
     11       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.1   thorpej  * modification, are permitted provided that the following conditions
     13       1.1   thorpej  * are met:
     14       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20       1.1   thorpej  *    must display the following acknowledgement:
     21       1.1   thorpej  *	This product includes software developed by the NetBSD
     22       1.1   thorpej  *	Foundation, Inc. and its contributors.
     23       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25       1.1   thorpej  *    from this software without specific prior written permission.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.1   thorpej  * Copyright (c) 1995, David Greenman
     42  1.44.2.1   nathanw  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43       1.1   thorpej  * All rights reserved.
     44       1.1   thorpej  *
     45       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46       1.1   thorpej  * modification, are permitted provided that the following conditions
     47       1.1   thorpej  * are met:
     48       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49       1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50       1.1   thorpej  *    disclaimer.
     51       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54       1.1   thorpej  *
     55       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56       1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57       1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58       1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59       1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60       1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61       1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62       1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63       1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64       1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65       1.1   thorpej  * SUCH DAMAGE.
     66       1.1   thorpej  *
     67  1.44.2.1   nathanw  *	Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
     68       1.1   thorpej  */
     69       1.1   thorpej 
     70       1.1   thorpej /*
     71      1.14  sommerfe  * Device driver for the Intel i82557 fast Ethernet controller,
     72      1.14  sommerfe  * and its successors, the i82558 and i82559.
     73       1.1   thorpej  */
     74  1.44.2.4   nathanw 
     75  1.44.2.4   nathanw #include <sys/cdefs.h>
     76  1.44.2.6   nathanw __KERNEL_RCSID(0, "$NetBSD: i82557.c,v 1.44.2.6 2002/06/20 03:44:38 nathanw Exp $");
     77       1.1   thorpej 
     78       1.1   thorpej #include "bpfilter.h"
     79       1.1   thorpej #include "rnd.h"
     80       1.1   thorpej 
     81       1.1   thorpej #include <sys/param.h>
     82       1.1   thorpej #include <sys/systm.h>
     83      1.24   thorpej #include <sys/callout.h>
     84       1.1   thorpej #include <sys/mbuf.h>
     85       1.1   thorpej #include <sys/malloc.h>
     86       1.1   thorpej #include <sys/kernel.h>
     87       1.1   thorpej #include <sys/socket.h>
     88       1.1   thorpej #include <sys/ioctl.h>
     89       1.1   thorpej #include <sys/errno.h>
     90       1.1   thorpej #include <sys/device.h>
     91       1.1   thorpej 
     92      1.15   thorpej #include <machine/endian.h>
     93      1.15   thorpej 
     94      1.35       mrg #include <uvm/uvm_extern.h>
     95       1.1   thorpej 
     96       1.1   thorpej #if NRND > 0
     97       1.1   thorpej #include <sys/rnd.h>
     98       1.1   thorpej #endif
     99       1.1   thorpej 
    100       1.1   thorpej #include <net/if.h>
    101       1.1   thorpej #include <net/if_dl.h>
    102       1.1   thorpej #include <net/if_media.h>
    103       1.1   thorpej #include <net/if_ether.h>
    104       1.1   thorpej 
    105       1.1   thorpej #if NBPFILTER > 0
    106       1.1   thorpej #include <net/bpf.h>
    107       1.1   thorpej #endif
    108       1.1   thorpej 
    109       1.1   thorpej #include <machine/bus.h>
    110       1.1   thorpej #include <machine/intr.h>
    111       1.1   thorpej 
    112       1.1   thorpej #include <dev/mii/miivar.h>
    113       1.1   thorpej 
    114       1.1   thorpej #include <dev/ic/i82557reg.h>
    115       1.1   thorpej #include <dev/ic/i82557var.h>
    116       1.1   thorpej 
    117  1.44.2.5   nathanw #include <dev/microcode/i8255x/rcvbundl.h>
    118  1.44.2.5   nathanw 
    119       1.1   thorpej /*
    120       1.1   thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    121       1.1   thorpej  * card DMAs the packet immediately following the RFA.  However,
    122       1.1   thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    123       1.1   thorpej  * This means that the packet is misaligned.  To compensate,
    124       1.1   thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    125       1.1   thorpej  * alignes the packet after the Ethernet header at a 32-bit
    126       1.1   thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    127       1.1   thorpej  */
    128       1.1   thorpej #define	RFA_ALIGNMENT_FUDGE	2
    129       1.1   thorpej 
    130       1.1   thorpej /*
    131  1.44.2.1   nathanw  * The configuration byte map has several undefined fields which
    132  1.44.2.1   nathanw  * must be one or must be zero.  Set up a template for these bits
    133  1.44.2.1   nathanw  * only (assuming an i82557 chip), leaving the actual configuration
    134  1.44.2.1   nathanw  * for fxp_init().
    135  1.44.2.1   nathanw  *
    136  1.44.2.1   nathanw  * See the definition of struct fxp_cb_config for the bit definitions.
    137       1.1   thorpej  */
    138  1.44.2.1   nathanw const u_int8_t fxp_cb_config_template[] = {
    139       1.1   thorpej 	0x0, 0x0,		/* cb_status */
    140  1.44.2.1   nathanw 	0x0, 0x0,		/* cb_command */
    141  1.44.2.1   nathanw 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
    142  1.44.2.1   nathanw 	0x0,	/*  0 */
    143  1.44.2.1   nathanw 	0x0,	/*  1 */
    144       1.1   thorpej 	0x0,	/*  2 */
    145       1.1   thorpej 	0x0,	/*  3 */
    146       1.1   thorpej 	0x0,	/*  4 */
    147  1.44.2.1   nathanw 	0x0,	/*  5 */
    148  1.44.2.1   nathanw 	0x32,	/*  6 */
    149  1.44.2.1   nathanw 	0x0,	/*  7 */
    150  1.44.2.1   nathanw 	0x0,	/*  8 */
    151       1.1   thorpej 	0x0,	/*  9 */
    152  1.44.2.1   nathanw 	0x6,	/* 10 */
    153       1.1   thorpej 	0x0,	/* 11 */
    154  1.44.2.1   nathanw 	0x0,	/* 12 */
    155       1.1   thorpej 	0x0,	/* 13 */
    156       1.1   thorpej 	0xf2,	/* 14 */
    157       1.1   thorpej 	0x48,	/* 15 */
    158       1.1   thorpej 	0x0,	/* 16 */
    159       1.1   thorpej 	0x40,	/* 17 */
    160  1.44.2.1   nathanw 	0xf0,	/* 18 */
    161       1.1   thorpej 	0x0,	/* 19 */
    162       1.1   thorpej 	0x3f,	/* 20 */
    163  1.44.2.1   nathanw 	0x5,	/* 21 */
    164  1.44.2.1   nathanw 	0x0,	/* 22 */
    165  1.44.2.1   nathanw 	0x0,	/* 23 */
    166  1.44.2.1   nathanw 	0x0,	/* 24 */
    167  1.44.2.1   nathanw 	0x0,	/* 25 */
    168  1.44.2.1   nathanw 	0x0,	/* 26 */
    169  1.44.2.1   nathanw 	0x0,	/* 27 */
    170  1.44.2.1   nathanw 	0x0,	/* 28 */
    171  1.44.2.1   nathanw 	0x0,	/* 29 */
    172  1.44.2.1   nathanw 	0x0,	/* 30 */
    173  1.44.2.1   nathanw 	0x0,	/* 31 */
    174       1.1   thorpej };
    175       1.1   thorpej 
    176  1.44.2.1   nathanw void	fxp_mii_initmedia(struct fxp_softc *);
    177  1.44.2.1   nathanw int	fxp_mii_mediachange(struct ifnet *);
    178  1.44.2.1   nathanw void	fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
    179  1.44.2.1   nathanw 
    180  1.44.2.1   nathanw void	fxp_80c24_initmedia(struct fxp_softc *);
    181  1.44.2.1   nathanw int	fxp_80c24_mediachange(struct ifnet *);
    182  1.44.2.1   nathanw void	fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
    183  1.44.2.1   nathanw 
    184  1.44.2.1   nathanw void	fxp_start(struct ifnet *);
    185  1.44.2.1   nathanw int	fxp_ioctl(struct ifnet *, u_long, caddr_t);
    186  1.44.2.1   nathanw void	fxp_watchdog(struct ifnet *);
    187  1.44.2.1   nathanw int	fxp_init(struct ifnet *);
    188  1.44.2.1   nathanw void	fxp_stop(struct ifnet *, int);
    189  1.44.2.1   nathanw 
    190  1.44.2.1   nathanw void	fxp_txintr(struct fxp_softc *);
    191  1.44.2.1   nathanw void	fxp_rxintr(struct fxp_softc *);
    192  1.44.2.1   nathanw 
    193  1.44.2.1   nathanw void	fxp_rxdrain(struct fxp_softc *);
    194  1.44.2.1   nathanw int	fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
    195  1.44.2.1   nathanw int	fxp_mdi_read(struct device *, int, int);
    196  1.44.2.1   nathanw void	fxp_statchg(struct device *);
    197  1.44.2.1   nathanw void	fxp_mdi_write(struct device *, int, int, int);
    198  1.44.2.1   nathanw void	fxp_autosize_eeprom(struct fxp_softc*);
    199  1.44.2.1   nathanw void	fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    200  1.44.2.5   nathanw void	fxp_write_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    201  1.44.2.5   nathanw void	fxp_eeprom_update_cksum(struct fxp_softc *);
    202  1.44.2.1   nathanw void	fxp_get_info(struct fxp_softc *, u_int8_t *);
    203  1.44.2.1   nathanw void	fxp_tick(void *);
    204  1.44.2.1   nathanw void	fxp_mc_setup(struct fxp_softc *);
    205  1.44.2.5   nathanw void	fxp_load_ucode(struct fxp_softc *);
    206       1.1   thorpej 
    207  1.44.2.1   nathanw void	fxp_shutdown(void *);
    208  1.44.2.1   nathanw void	fxp_power(int, void *);
    209       1.1   thorpej 
    210       1.7   thorpej int	fxp_copy_small = 0;
    211      1.10  sommerfe 
    212  1.44.2.5   nathanw /*
    213  1.44.2.5   nathanw  * Variables for interrupt mitigating microcode.
    214  1.44.2.5   nathanw  */
    215  1.44.2.5   nathanw int	fxp_int_delay = 1000;		/* usec */
    216  1.44.2.5   nathanw int	fxp_bundle_max = 6;		/* packets */
    217  1.44.2.5   nathanw 
    218       1.1   thorpej struct fxp_phytype {
    219       1.1   thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    220  1.44.2.1   nathanw 	void	(*fp_init)(struct fxp_softc *);
    221       1.1   thorpej } fxp_phytype_table[] = {
    222       1.1   thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    223       1.1   thorpej 	{ -1,				fxp_mii_initmedia },
    224       1.1   thorpej };
    225       1.1   thorpej 
    226       1.1   thorpej /*
    227       1.1   thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    228       1.1   thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    229       1.1   thorpej  * (1536 bytes), if an underrun occurs.
    230       1.1   thorpej  */
    231       1.1   thorpej static int tx_threshold = 64;
    232       1.1   thorpej 
    233       1.1   thorpej /*
    234       1.1   thorpej  * Wait for the previous command to be accepted (but not necessarily
    235       1.1   thorpej  * completed).
    236       1.1   thorpej  */
    237  1.44.2.1   nathanw static __inline void
    238  1.44.2.1   nathanw fxp_scb_wait(struct fxp_softc *sc)
    239       1.1   thorpej {
    240       1.1   thorpej 	int i = 10000;
    241       1.1   thorpej 
    242       1.1   thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    243       1.2   thorpej 		delay(2);
    244       1.1   thorpej 	if (i == 0)
    245       1.1   thorpej 		printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    246       1.1   thorpej }
    247       1.1   thorpej 
    248       1.1   thorpej /*
    249  1.44.2.1   nathanw  * Submit a command to the i82557.
    250  1.44.2.1   nathanw  */
    251  1.44.2.1   nathanw static __inline void
    252  1.44.2.1   nathanw fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
    253  1.44.2.1   nathanw {
    254  1.44.2.1   nathanw 
    255  1.44.2.1   nathanw 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
    256  1.44.2.1   nathanw }
    257  1.44.2.1   nathanw 
    258  1.44.2.1   nathanw /*
    259       1.1   thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    260       1.1   thorpej  */
    261       1.1   thorpej void
    262  1.44.2.1   nathanw fxp_attach(struct fxp_softc *sc)
    263       1.1   thorpej {
    264      1.37   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    265       1.1   thorpej 	struct ifnet *ifp;
    266       1.1   thorpej 	bus_dma_segment_t seg;
    267       1.1   thorpej 	int rseg, i, error;
    268       1.1   thorpej 	struct fxp_phytype *fp;
    269       1.1   thorpej 
    270      1.24   thorpej 	callout_init(&sc->sc_callout);
    271      1.24   thorpej 
    272  1.44.2.1   nathanw 	/* Start out using the standard RFA. */
    273  1.44.2.1   nathanw 	sc->sc_rfa_size = RFA_SIZE;
    274  1.44.2.1   nathanw 
    275  1.44.2.1   nathanw 	/*
    276  1.44.2.1   nathanw 	 * Enable some good stuff on i82558 and later.
    277  1.44.2.1   nathanw 	 */
    278  1.44.2.1   nathanw 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    279  1.44.2.1   nathanw 		/* Enable the extended TxCB. */
    280  1.44.2.1   nathanw 		sc->sc_flags |= FXPF_EXT_TXCB;
    281  1.44.2.1   nathanw 	}
    282  1.44.2.1   nathanw 
    283       1.1   thorpej 	/*
    284       1.1   thorpej 	 * Allocate the control data structures, and create and load the
    285       1.1   thorpej 	 * DMA map for it.
    286       1.1   thorpej 	 */
    287       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    288       1.1   thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    289       1.1   thorpej 	    0)) != 0) {
    290       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    291       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    292       1.1   thorpej 		goto fail_0;
    293       1.1   thorpej 	}
    294       1.1   thorpej 
    295       1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    296       1.2   thorpej 	    sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
    297       1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    298       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    299       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    300       1.1   thorpej 		goto fail_1;
    301       1.1   thorpej 	}
    302      1.18      joda 	sc->sc_cdseg = seg;
    303      1.18      joda 	sc->sc_cdnseg = rseg;
    304      1.18      joda 
    305  1.44.2.2   nathanw 	memset(sc->sc_control_data, 0, sizeof(struct fxp_control_data));
    306       1.1   thorpej 
    307       1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    308       1.1   thorpej 	    sizeof(struct fxp_control_data), 1,
    309       1.1   thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    310       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    311       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    312       1.1   thorpej 		goto fail_2;
    313       1.1   thorpej 	}
    314       1.1   thorpej 
    315       1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    316       1.2   thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    317       1.1   thorpej 	    0)) != 0) {
    318       1.1   thorpej 		printf("%s: can't load control data DMA map, error = %d\n",
    319       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    320       1.1   thorpej 		goto fail_3;
    321       1.1   thorpej 	}
    322       1.1   thorpej 
    323       1.1   thorpej 	/*
    324       1.1   thorpej 	 * Create the transmit buffer DMA maps.
    325       1.1   thorpej 	 */
    326       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    327       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    328       1.1   thorpej 		    FXP_NTXSEG, MCLBYTES, 0, 0,
    329       1.2   thorpej 		    &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    330       1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    331       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    332       1.1   thorpej 			goto fail_4;
    333       1.1   thorpej 		}
    334       1.1   thorpej 	}
    335       1.1   thorpej 
    336       1.1   thorpej 	/*
    337       1.1   thorpej 	 * Create the receive buffer DMA maps.
    338       1.1   thorpej 	 */
    339       1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    340       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    341       1.7   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    342       1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    343       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    344       1.1   thorpej 			goto fail_5;
    345       1.1   thorpej 		}
    346       1.1   thorpej 	}
    347       1.1   thorpej 
    348       1.1   thorpej 	/* Initialize MAC address and media structures. */
    349       1.1   thorpej 	fxp_get_info(sc, enaddr);
    350       1.1   thorpej 
    351  1.44.2.1   nathanw 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    352  1.44.2.1   nathanw 	    ether_sprintf(enaddr));
    353       1.1   thorpej 
    354       1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    355       1.1   thorpej 
    356       1.1   thorpej 	/*
    357       1.1   thorpej 	 * Get info about our media interface, and initialize it.  Note
    358       1.1   thorpej 	 * the table terminates itself with a phy of -1, indicating
    359       1.1   thorpej 	 * that we're using MII.
    360       1.1   thorpej 	 */
    361       1.1   thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    362       1.1   thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    363       1.1   thorpej 			break;
    364       1.1   thorpej 	(*fp->fp_init)(sc);
    365       1.1   thorpej 
    366  1.44.2.2   nathanw 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    367       1.1   thorpej 	ifp->if_softc = sc;
    368       1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    369       1.1   thorpej 	ifp->if_ioctl = fxp_ioctl;
    370       1.1   thorpej 	ifp->if_start = fxp_start;
    371       1.1   thorpej 	ifp->if_watchdog = fxp_watchdog;
    372      1.40   thorpej 	ifp->if_init = fxp_init;
    373      1.40   thorpej 	ifp->if_stop = fxp_stop;
    374      1.43   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    375       1.1   thorpej 
    376       1.1   thorpej 	/*
    377      1.39   thorpej 	 * We can support 802.1Q VLAN-sized frames.
    378      1.39   thorpej 	 */
    379      1.39   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    380      1.39   thorpej 
    381      1.39   thorpej 	/*
    382       1.1   thorpej 	 * Attach the interface.
    383       1.1   thorpej 	 */
    384       1.1   thorpej 	if_attach(ifp);
    385       1.1   thorpej 	ether_ifattach(ifp, enaddr);
    386       1.1   thorpej #if NRND > 0
    387       1.1   thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    388      1.19     enami 	    RND_TYPE_NET, 0);
    389       1.1   thorpej #endif
    390       1.1   thorpej 
    391  1.44.2.1   nathanw #ifdef FXP_EVENT_COUNTERS
    392  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    393  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "txstall");
    394  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    395  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "txintr");
    396  1.44.2.1   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    397  1.44.2.1   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    398  1.44.2.1   nathanw #endif /* FXP_EVENT_COUNTERS */
    399  1.44.2.1   nathanw 
    400       1.1   thorpej 	/*
    401       1.1   thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    402       1.1   thorpej 	 * doing do could allow DMA to corrupt kernel memory during the
    403       1.1   thorpej 	 * reboot before the driver initializes.
    404       1.1   thorpej 	 */
    405       1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
    406       1.1   thorpej 	if (sc->sc_sdhook == NULL)
    407       1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    408       1.1   thorpej 		    sc->sc_dev.dv_xname);
    409       1.9  sommerfe 	/*
    410       1.9  sommerfe   	 * Add suspend hook, for similar reasons..
    411       1.9  sommerfe 	 */
    412       1.9  sommerfe 	sc->sc_powerhook = powerhook_establish(fxp_power, sc);
    413       1.9  sommerfe 	if (sc->sc_powerhook == NULL)
    414       1.9  sommerfe 		printf("%s: WARNING: unable to establish power hook\n",
    415       1.9  sommerfe 		    sc->sc_dev.dv_xname);
    416      1.34     jhawk 
    417      1.34     jhawk 	/* The attach is successful. */
    418      1.34     jhawk 	sc->sc_flags |= FXPF_ATTACHED;
    419      1.34     jhawk 
    420       1.1   thorpej 	return;
    421       1.1   thorpej 
    422       1.1   thorpej 	/*
    423       1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    424       1.1   thorpej 	 * attempt.  Do this in reverse order and fall though.
    425       1.1   thorpej 	 */
    426       1.1   thorpej  fail_5:
    427       1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    428       1.7   thorpej 		if (sc->sc_rxmaps[i] != NULL)
    429       1.7   thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    430       1.1   thorpej 	}
    431       1.1   thorpej  fail_4:
    432       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    433       1.2   thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    434       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    435       1.2   thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    436       1.1   thorpej 	}
    437       1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    438       1.1   thorpej  fail_3:
    439       1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    440       1.1   thorpej  fail_2:
    441       1.2   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    442       1.1   thorpej 	    sizeof(struct fxp_control_data));
    443       1.1   thorpej  fail_1:
    444       1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    445       1.1   thorpej  fail_0:
    446       1.1   thorpej 	return;
    447       1.1   thorpej }
    448       1.1   thorpej 
    449       1.1   thorpej void
    450  1.44.2.1   nathanw fxp_mii_initmedia(struct fxp_softc *sc)
    451       1.1   thorpej {
    452  1.44.2.2   nathanw 	int flags;
    453       1.1   thorpej 
    454       1.6   thorpej 	sc->sc_flags |= FXPF_MII;
    455       1.6   thorpej 
    456       1.1   thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    457       1.1   thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    458       1.1   thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    459       1.1   thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    460       1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
    461       1.1   thorpej 	    fxp_mii_mediastatus);
    462  1.44.2.2   nathanw 
    463  1.44.2.2   nathanw 	flags = MIIF_NOISOLATE;
    464  1.44.2.2   nathanw 	if (sc->sc_rev >= FXP_REV_82558_A4)
    465  1.44.2.2   nathanw 		flags |= MIIF_DOPAUSE;
    466      1.17   thorpej 	/*
    467      1.17   thorpej 	 * The i82557 wedges if all of its PHYs are isolated!
    468      1.17   thorpej 	 */
    469      1.16   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    470  1.44.2.2   nathanw 	    MII_OFFSET_ANY, flags);
    471       1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    472       1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    473       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    474       1.1   thorpej 	} else
    475       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    476       1.1   thorpej }
    477       1.1   thorpej 
    478       1.1   thorpej void
    479  1.44.2.1   nathanw fxp_80c24_initmedia(struct fxp_softc *sc)
    480       1.1   thorpej {
    481       1.1   thorpej 
    482       1.1   thorpej 	/*
    483       1.1   thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    484       1.1   thorpej 	 * doesn't have a programming interface of any sort.  The
    485       1.1   thorpej 	 * media is sensed automatically based on how the link partner
    486       1.1   thorpej 	 * is configured.  This is, in essence, manual configuration.
    487       1.1   thorpej 	 */
    488       1.1   thorpej 	printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    489       1.1   thorpej 	    sc->sc_dev.dv_xname);
    490       1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    491       1.1   thorpej 	    fxp_80c24_mediastatus);
    492       1.1   thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    493       1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    494       1.1   thorpej }
    495       1.1   thorpej 
    496       1.1   thorpej /*
    497       1.1   thorpej  * Device shutdown routine. Called at system shutdown after sync. The
    498       1.1   thorpej  * main purpose of this routine is to shut off receiver DMA so that
    499       1.1   thorpej  * kernel memory doesn't get clobbered during warmboot.
    500       1.1   thorpej  */
    501       1.1   thorpej void
    502  1.44.2.1   nathanw fxp_shutdown(void *arg)
    503       1.1   thorpej {
    504       1.2   thorpej 	struct fxp_softc *sc = arg;
    505       1.1   thorpej 
    506       1.9  sommerfe 	/*
    507       1.9  sommerfe 	 * Since the system's going to halt shortly, don't bother
    508       1.9  sommerfe 	 * freeing mbufs.
    509       1.9  sommerfe 	 */
    510      1.40   thorpej 	fxp_stop(&sc->sc_ethercom.ec_if, 0);
    511       1.9  sommerfe }
    512       1.9  sommerfe /*
    513       1.9  sommerfe  * Power handler routine. Called when the system is transitioning
    514       1.9  sommerfe  * into/out of power save modes.  As with fxp_shutdown, the main
    515       1.9  sommerfe  * purpose of this routine is to shut off receiver DMA so it doesn't
    516       1.9  sommerfe  * clobber kernel memory at the wrong time.
    517       1.9  sommerfe  */
    518       1.9  sommerfe void
    519  1.44.2.1   nathanw fxp_power(int why, void *arg)
    520       1.9  sommerfe {
    521       1.9  sommerfe 	struct fxp_softc *sc = arg;
    522      1.40   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    523       1.9  sommerfe 	int s;
    524       1.9  sommerfe 
    525       1.9  sommerfe 	s = splnet();
    526      1.42  takemura 	switch (why) {
    527      1.42  takemura 	case PWR_SUSPEND:
    528      1.42  takemura 	case PWR_STANDBY:
    529      1.40   thorpej 		fxp_stop(ifp, 0);
    530      1.42  takemura 		break;
    531      1.42  takemura 	case PWR_RESUME:
    532       1.9  sommerfe 		if (ifp->if_flags & IFF_UP)
    533      1.40   thorpej 			fxp_init(ifp);
    534      1.42  takemura 		break;
    535      1.42  takemura 	case PWR_SOFTSUSPEND:
    536      1.42  takemura 	case PWR_SOFTSTANDBY:
    537      1.42  takemura 	case PWR_SOFTRESUME:
    538      1.42  takemura 		break;
    539       1.9  sommerfe 	}
    540       1.9  sommerfe 	splx(s);
    541       1.1   thorpej }
    542       1.1   thorpej 
    543       1.1   thorpej /*
    544       1.1   thorpej  * Initialize the interface media.
    545       1.1   thorpej  */
    546       1.1   thorpej void
    547  1.44.2.1   nathanw fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
    548       1.1   thorpej {
    549      1.37   tsutsui 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    550       1.1   thorpej 
    551       1.1   thorpej 	/*
    552       1.1   thorpej 	 * Reset to a stable state.
    553       1.1   thorpej 	 */
    554       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    555       1.1   thorpej 	DELAY(10);
    556       1.1   thorpej 
    557      1.13      joda 	sc->sc_eeprom_size = 0;
    558      1.13      joda 	fxp_autosize_eeprom(sc);
    559      1.13      joda 	if(sc->sc_eeprom_size == 0) {
    560      1.28     soren 	    printf("%s: failed to detect EEPROM size\n", sc->sc_dev.dv_xname);
    561      1.13      joda 	    sc->sc_eeprom_size = 6; /* XXX panic here? */
    562      1.10  sommerfe 	}
    563      1.10  sommerfe #ifdef DEBUG
    564      1.13      joda 	printf("%s: detected %d word EEPROM\n",
    565      1.10  sommerfe 	       sc->sc_dev.dv_xname,
    566      1.10  sommerfe 	       1 << sc->sc_eeprom_size);
    567      1.10  sommerfe #endif
    568      1.10  sommerfe 
    569      1.10  sommerfe 	/*
    570       1.1   thorpej 	 * Get info about the primary PHY
    571       1.1   thorpej 	 */
    572       1.1   thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    573  1.44.2.1   nathanw 	sc->phy_primary_device =
    574  1.44.2.1   nathanw 	    (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
    575       1.1   thorpej 
    576       1.1   thorpej 	/*
    577       1.1   thorpej 	 * Read MAC address.
    578       1.1   thorpej 	 */
    579       1.1   thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    580      1.31     soren 	enaddr[0] = myea[0] & 0xff;
    581      1.31     soren 	enaddr[1] = myea[0] >> 8;
    582      1.31     soren 	enaddr[2] = myea[1] & 0xff;
    583      1.31     soren 	enaddr[3] = myea[1] >> 8;
    584      1.31     soren 	enaddr[4] = myea[2] & 0xff;
    585      1.31     soren 	enaddr[5] = myea[2] >> 8;
    586  1.44.2.5   nathanw 
    587  1.44.2.5   nathanw 	/*
    588  1.44.2.5   nathanw 	 * Systems based on the ICH2/ICH2-M chip from Intel, as well
    589  1.44.2.5   nathanw 	 * as some i82559 designs, have a defect where the chip can
    590  1.44.2.5   nathanw 	 * cause a PCI protocol violation if it receives a CU_RESUME
    591  1.44.2.5   nathanw 	 * command when it is entering the IDLE state.
    592  1.44.2.5   nathanw 	 *
    593  1.44.2.5   nathanw 	 * The work-around is to disable Dynamic Standby Mode, so that
    594  1.44.2.5   nathanw 	 * the chip never deasserts #CLKRUN, and always remains in the
    595  1.44.2.5   nathanw 	 * active state.
    596  1.44.2.5   nathanw 	 *
    597  1.44.2.5   nathanw 	 * Unfortunately, the only way to disable Dynamic Standby is
    598  1.44.2.5   nathanw 	 * to frob an EEPROM setting and reboot (the EEPROM setting
    599  1.44.2.5   nathanw 	 * is only consulted when the PCI bus comes out of reset).
    600  1.44.2.5   nathanw 	 *
    601  1.44.2.5   nathanw 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
    602  1.44.2.5   nathanw 	 */
    603  1.44.2.5   nathanw 	if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
    604  1.44.2.5   nathanw 		fxp_read_eeprom(sc, &data, 10, 1);
    605  1.44.2.5   nathanw 		if (data & 0x02) {		/* STB enable */
    606  1.44.2.6   nathanw 			printf("%s: WARNING: Disabling dynamic standby mode in EEPROM to work around a\n", sc->sc_dev.dv_xname);
    607  1.44.2.6   nathanw 			printf("%s: WARNING: hardware bug.  You must reset the system before using this\n", sc->sc_dev.dv_xname);
    608  1.44.2.6   nathanw 			printf("%s: WARNING: interface.\n", sc->sc_dev.dv_xname);
    609  1.44.2.5   nathanw 			data &= ~0x02;
    610  1.44.2.5   nathanw 			fxp_write_eeprom(sc, &data, 10, 1);
    611  1.44.2.5   nathanw 			printf("%s: new EEPROM ID: 0x%04x\n",
    612  1.44.2.5   nathanw 			    sc->sc_dev.dv_xname, data);
    613  1.44.2.5   nathanw 			fxp_eeprom_update_cksum(sc);
    614  1.44.2.5   nathanw 		}
    615  1.44.2.5   nathanw 	}
    616  1.44.2.5   nathanw }
    617  1.44.2.5   nathanw 
    618  1.44.2.5   nathanw static void
    619  1.44.2.5   nathanw fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int len)
    620  1.44.2.5   nathanw {
    621  1.44.2.5   nathanw 	uint16_t reg;
    622  1.44.2.5   nathanw 	int x;
    623  1.44.2.5   nathanw 
    624  1.44.2.5   nathanw 	for (x = 1 << (len - 1); x != 0; x >>= 1) {
    625  1.44.2.5   nathanw 		if (data & x)
    626  1.44.2.5   nathanw 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    627  1.44.2.5   nathanw 		else
    628  1.44.2.5   nathanw 			reg = FXP_EEPROM_EECS;
    629  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    630  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    631  1.44.2.5   nathanw 		    reg | FXP_EEPROM_EESK);
    632  1.44.2.5   nathanw 		DELAY(4);
    633  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    634  1.44.2.5   nathanw 		DELAY(4);
    635  1.44.2.5   nathanw 	}
    636       1.1   thorpej }
    637       1.1   thorpej 
    638       1.1   thorpej /*
    639      1.13      joda  * Figure out EEPROM size.
    640      1.13      joda  *
    641      1.13      joda  * 559's can have either 64-word or 256-word EEPROMs, the 558
    642      1.13      joda  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    643      1.13      joda  * talks about the existance of 16 to 256 word EEPROMs.
    644      1.13      joda  *
    645      1.13      joda  * The only known sizes are 64 and 256, where the 256 version is used
    646      1.13      joda  * by CardBus cards to store CIS information.
    647      1.13      joda  *
    648      1.13      joda  * The address is shifted in msb-to-lsb, and after the last
    649      1.13      joda  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    650      1.13      joda  * after which follows the actual data. We try to detect this zero, by
    651      1.13      joda  * probing the data-out bit in the EEPROM control register just after
    652      1.13      joda  * having shifted in a bit. If the bit is zero, we assume we've
    653      1.13      joda  * shifted enough address bits. The data-out should be tri-state,
    654      1.13      joda  * before this, which should translate to a logical one.
    655      1.13      joda  *
    656      1.13      joda  * Other ways to do this would be to try to read a register with known
    657      1.13      joda  * contents with a varying number of address bits, but no such
    658      1.13      joda  * register seem to be available. The high bits of register 10 are 01
    659      1.13      joda  * on the 558 and 559, but apparently not on the 557.
    660      1.13      joda  *
    661      1.13      joda  * The Linux driver computes a checksum on the EEPROM data, but the
    662      1.13      joda  * value of this checksum is not very well documented.
    663      1.13      joda  */
    664      1.13      joda 
    665      1.13      joda void
    666  1.44.2.1   nathanw fxp_autosize_eeprom(struct fxp_softc *sc)
    667      1.13      joda {
    668      1.13      joda 	int x;
    669      1.13      joda 
    670      1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    671  1.44.2.5   nathanw 
    672  1.44.2.5   nathanw 	/* Shift in read opcode. */
    673  1.44.2.5   nathanw 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    674  1.44.2.5   nathanw 
    675      1.13      joda 	/*
    676      1.13      joda 	 * Shift in address, wait for the dummy zero following a correct
    677      1.13      joda 	 * address shift.
    678      1.13      joda 	 */
    679  1.44.2.5   nathanw 	for (x = 1; x <= 8; x++) {
    680      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    681      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    682      1.19     enami 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    683      1.33   tsutsui 		DELAY(4);
    684      1.13      joda 		if((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    685      1.13      joda 		    FXP_EEPROM_EEDO) == 0)
    686      1.13      joda 			break;
    687      1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    688      1.33   tsutsui 		DELAY(4);
    689      1.13      joda 	}
    690      1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    691      1.33   tsutsui 	DELAY(4);
    692      1.13      joda 	if(x != 6 && x != 8) {
    693      1.13      joda #ifdef DEBUG
    694      1.13      joda 		printf("%s: strange EEPROM size (%d)\n",
    695      1.13      joda 		       sc->sc_dev.dv_xname, 1 << x);
    696      1.13      joda #endif
    697      1.13      joda 	} else
    698      1.13      joda 		sc->sc_eeprom_size = x;
    699      1.13      joda }
    700      1.13      joda 
    701      1.13      joda /*
    702       1.1   thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    703       1.1   thorpej  * the read opcode (one bit at a time) and then shift in the address,
    704       1.1   thorpej  * and then you shift out the data (all of this one bit at a time).
    705       1.1   thorpej  * The word size is 16 bits, so you have to provide the address for
    706       1.1   thorpej  * every 16 bits of data.
    707       1.1   thorpej  */
    708       1.1   thorpej void
    709  1.44.2.1   nathanw fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    710       1.1   thorpej {
    711       1.1   thorpej 	u_int16_t reg;
    712       1.1   thorpej 	int i, x;
    713       1.1   thorpej 
    714       1.1   thorpej 	for (i = 0; i < words; i++) {
    715       1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    716  1.44.2.5   nathanw 
    717  1.44.2.5   nathanw 		/* Shift in read opcode. */
    718  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
    719  1.44.2.5   nathanw 
    720  1.44.2.5   nathanw 		/* Shift in address. */
    721  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, i + offset, sc->sc_eeprom_size);
    722  1.44.2.5   nathanw 
    723       1.1   thorpej 		reg = FXP_EEPROM_EECS;
    724       1.1   thorpej 		data[i] = 0;
    725  1.44.2.5   nathanw 
    726  1.44.2.5   nathanw 		/* Shift out data. */
    727       1.1   thorpej 		for (x = 16; x > 0; x--) {
    728       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    729       1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    730      1.33   tsutsui 			DELAY(4);
    731       1.1   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    732       1.1   thorpej 			    FXP_EEPROM_EEDO)
    733       1.1   thorpej 				data[i] |= (1 << (x - 1));
    734       1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    735      1.33   tsutsui 			DELAY(4);
    736       1.1   thorpej 		}
    737       1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    738      1.33   tsutsui 		DELAY(4);
    739       1.1   thorpej 	}
    740       1.1   thorpej }
    741       1.1   thorpej 
    742       1.1   thorpej /*
    743  1.44.2.5   nathanw  * Write data to the serial EEPROM.
    744  1.44.2.5   nathanw  */
    745  1.44.2.5   nathanw void
    746  1.44.2.5   nathanw fxp_write_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    747  1.44.2.5   nathanw {
    748  1.44.2.5   nathanw 	int i, j;
    749  1.44.2.5   nathanw 
    750  1.44.2.5   nathanw 	for (i = 0; i < words; i++) {
    751  1.44.2.5   nathanw 		/* Erase/write enable. */
    752  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    753  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    754  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, 0x3 << (sc->sc_eeprom_size - 2),
    755  1.44.2.5   nathanw 		    sc->sc_eeprom_size);
    756  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    757  1.44.2.5   nathanw 		DELAY(4);
    758  1.44.2.5   nathanw 
    759  1.44.2.5   nathanw 		/* Shift in write opcode, address, data. */
    760  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    761  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
    762  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, offset, sc->sc_eeprom_size);
    763  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, data[i], 16);
    764  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    765  1.44.2.5   nathanw 		DELAY(4);
    766  1.44.2.5   nathanw 
    767  1.44.2.5   nathanw 		/* Wait for the EEPROM to finish up. */
    768  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    769  1.44.2.5   nathanw 		DELAY(4);
    770  1.44.2.5   nathanw 		for (j = 0; j < 1000; j++) {
    771  1.44.2.5   nathanw 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    772  1.44.2.5   nathanw 			    FXP_EEPROM_EEDO)
    773  1.44.2.5   nathanw 				break;
    774  1.44.2.5   nathanw 			DELAY(50);
    775  1.44.2.5   nathanw 		}
    776  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    777  1.44.2.5   nathanw 		DELAY(4);
    778  1.44.2.5   nathanw 
    779  1.44.2.5   nathanw 		/* Erase/write disable. */
    780  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    781  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_ERASE, 3);
    782  1.44.2.5   nathanw 		fxp_eeprom_shiftin(sc, 0, sc->sc_eeprom_size);
    783  1.44.2.5   nathanw 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    784  1.44.2.5   nathanw 		DELAY(4);
    785  1.44.2.5   nathanw 	}
    786  1.44.2.5   nathanw }
    787  1.44.2.5   nathanw 
    788  1.44.2.5   nathanw /*
    789  1.44.2.5   nathanw  * Update the checksum of the EEPROM.
    790  1.44.2.5   nathanw  */
    791  1.44.2.5   nathanw void
    792  1.44.2.5   nathanw fxp_eeprom_update_cksum(struct fxp_softc *sc)
    793  1.44.2.5   nathanw {
    794  1.44.2.5   nathanw 	int i;
    795  1.44.2.5   nathanw 	uint16_t data, cksum;
    796  1.44.2.5   nathanw 
    797  1.44.2.5   nathanw 	cksum = 0;
    798  1.44.2.5   nathanw 	for (i = 0; i < (1 << sc->sc_eeprom_size) - 1; i++) {
    799  1.44.2.5   nathanw 		fxp_read_eeprom(sc, &data, i, 1);
    800  1.44.2.5   nathanw 		cksum += data;
    801  1.44.2.5   nathanw 	}
    802  1.44.2.5   nathanw 	i = (1 << sc->sc_eeprom_size) - 1;
    803  1.44.2.5   nathanw 	cksum = 0xbaba - cksum;
    804  1.44.2.5   nathanw 	fxp_read_eeprom(sc, &data, i, 1);
    805  1.44.2.5   nathanw 	fxp_write_eeprom(sc, &cksum, i, 1);
    806  1.44.2.5   nathanw 	printf("%s: EEPROM checksum @ 0x%x: 0x%04x -> 0x%04x\n",
    807  1.44.2.5   nathanw 	    sc->sc_dev.dv_xname, i, data, cksum);
    808  1.44.2.5   nathanw }
    809  1.44.2.5   nathanw 
    810  1.44.2.5   nathanw /*
    811       1.1   thorpej  * Start packet transmission on the interface.
    812       1.1   thorpej  */
    813       1.1   thorpej void
    814  1.44.2.1   nathanw fxp_start(struct ifnet *ifp)
    815       1.1   thorpej {
    816       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
    817       1.2   thorpej 	struct mbuf *m0, *m;
    818  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
    819       1.2   thorpej 	struct fxp_txsoft *txs;
    820       1.1   thorpej 	bus_dmamap_t dmamap;
    821       1.2   thorpej 	int error, lasttx, nexttx, opending, seg;
    822       1.1   thorpej 
    823       1.1   thorpej 	/*
    824       1.8   thorpej 	 * If we want a re-init, bail out now.
    825       1.1   thorpej 	 */
    826       1.8   thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    827       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    828       1.1   thorpej 		return;
    829       1.1   thorpej 	}
    830       1.1   thorpej 
    831       1.8   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    832       1.8   thorpej 		return;
    833       1.8   thorpej 
    834       1.1   thorpej 	/*
    835       1.2   thorpej 	 * Remember the previous txpending and the current lasttx.
    836       1.1   thorpej 	 */
    837       1.2   thorpej 	opending = sc->sc_txpending;
    838       1.2   thorpej 	lasttx = sc->sc_txlast;
    839       1.1   thorpej 
    840       1.2   thorpej 	/*
    841       1.2   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    842       1.2   thorpej 	 * until we drain the queue, or use up all available transmit
    843       1.2   thorpej 	 * descriptors.
    844       1.2   thorpej 	 */
    845  1.44.2.1   nathanw 	for (;;) {
    846       1.1   thorpej 		/*
    847       1.2   thorpej 		 * Grab a packet off the queue.
    848       1.1   thorpej 		 */
    849      1.43   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    850       1.2   thorpej 		if (m0 == NULL)
    851       1.2   thorpej 			break;
    852      1.44   thorpej 		m = NULL;
    853       1.1   thorpej 
    854  1.44.2.1   nathanw 		if (sc->sc_txpending == FXP_NTXCB) {
    855  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_txstall);
    856  1.44.2.1   nathanw 			break;
    857  1.44.2.1   nathanw 		}
    858  1.44.2.1   nathanw 
    859       1.1   thorpej 		/*
    860       1.2   thorpej 		 * Get the next available transmit descriptor.
    861       1.1   thorpej 		 */
    862       1.2   thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    863       1.2   thorpej 		txd = FXP_CDTX(sc, nexttx);
    864       1.2   thorpej 		txs = FXP_DSTX(sc, nexttx);
    865       1.2   thorpej 		dmamap = txs->txs_dmamap;
    866       1.1   thorpej 
    867       1.1   thorpej 		/*
    868       1.2   thorpej 		 * Load the DMA map.  If this fails, the packet either
    869       1.2   thorpej 		 * didn't fit in the allotted number of frags, or we were
    870       1.2   thorpej 		 * short on resources.  In this case, we'll copy and try
    871       1.2   thorpej 		 * again.
    872       1.1   thorpej 		 */
    873       1.2   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    874  1.44.2.2   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    875       1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    876       1.2   thorpej 			if (m == NULL) {
    877       1.2   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    878       1.2   thorpej 				    sc->sc_dev.dv_xname);
    879       1.2   thorpej 				break;
    880       1.1   thorpej 			}
    881       1.2   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    882       1.2   thorpej 				MCLGET(m, M_DONTWAIT);
    883       1.2   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    884       1.2   thorpej 					printf("%s: unable to allocate Tx "
    885       1.2   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    886       1.2   thorpej 					m_freem(m);
    887       1.2   thorpej 					break;
    888       1.1   thorpej 				}
    889       1.1   thorpej 			}
    890       1.2   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    891       1.2   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    892       1.2   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    893  1.44.2.2   nathanw 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    894       1.2   thorpej 			if (error) {
    895       1.2   thorpej 				printf("%s: unable to load Tx buffer, "
    896       1.2   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    897       1.2   thorpej 				break;
    898       1.2   thorpej 			}
    899       1.2   thorpej 		}
    900      1.43   thorpej 
    901      1.43   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    902      1.44   thorpej 		if (m != NULL) {
    903      1.44   thorpej 			m_freem(m0);
    904      1.44   thorpej 			m0 = m;
    905      1.44   thorpej 		}
    906       1.1   thorpej 
    907       1.2   thorpej 		/* Initialize the fraglist. */
    908       1.2   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    909  1.44.2.1   nathanw 			txd->txd_tbd[seg].tb_addr =
    910      1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_addr);
    911  1.44.2.1   nathanw 			txd->txd_tbd[seg].tb_size =
    912      1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_len);
    913       1.1   thorpej 		}
    914       1.1   thorpej 
    915       1.2   thorpej 		/* Sync the DMA map. */
    916       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    917       1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    918       1.1   thorpej 
    919       1.1   thorpej 		/*
    920       1.2   thorpej 		 * Store a pointer to the packet so we can free it later.
    921       1.1   thorpej 		 */
    922       1.2   thorpej 		txs->txs_mbuf = m0;
    923       1.1   thorpej 
    924       1.1   thorpej 		/*
    925       1.2   thorpej 		 * Initialize the transmit descriptor.
    926       1.1   thorpej 		 */
    927      1.15   thorpej 		/* BIG_ENDIAN: no need to swap to store 0 */
    928  1.44.2.1   nathanw 		txd->txd_txcb.cb_status = 0;
    929  1.44.2.1   nathanw 		txd->txd_txcb.cb_command =
    930      1.15   thorpej 		    htole16(FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF);
    931  1.44.2.1   nathanw 		txd->txd_txcb.tx_threshold = tx_threshold;
    932  1.44.2.1   nathanw 		txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
    933       1.1   thorpej 
    934       1.2   thorpej 		FXP_CDTXSYNC(sc, nexttx,
    935       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    936       1.2   thorpej 
    937       1.2   thorpej 		/* Advance the tx pointer. */
    938       1.2   thorpej 		sc->sc_txpending++;
    939       1.2   thorpej 		sc->sc_txlast = nexttx;
    940       1.1   thorpej 
    941       1.1   thorpej #if NBPFILTER > 0
    942       1.1   thorpej 		/*
    943       1.1   thorpej 		 * Pass packet to bpf if there is a listener.
    944       1.1   thorpej 		 */
    945       1.1   thorpej 		if (ifp->if_bpf)
    946       1.2   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    947       1.1   thorpej #endif
    948       1.1   thorpej 	}
    949       1.1   thorpej 
    950       1.2   thorpej 	if (sc->sc_txpending == FXP_NTXCB) {
    951       1.2   thorpej 		/* No more slots; notify upper layer. */
    952       1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    953       1.2   thorpej 	}
    954       1.2   thorpej 
    955       1.2   thorpej 	if (sc->sc_txpending != opending) {
    956       1.2   thorpej 		/*
    957       1.2   thorpej 		 * We enqueued packets.  If the transmitter was idle,
    958       1.2   thorpej 		 * reset the txdirty pointer.
    959       1.2   thorpej 		 */
    960       1.2   thorpej 		if (opending == 0)
    961       1.2   thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
    962       1.2   thorpej 
    963       1.2   thorpej 		/*
    964       1.2   thorpej 		 * Cause the chip to interrupt and suspend command
    965       1.2   thorpej 		 * processing once the last packet we've enqueued
    966       1.2   thorpej 		 * has been transmitted.
    967       1.2   thorpej 		 */
    968  1.44.2.1   nathanw 		FXP_CDTX(sc, sc->sc_txlast)->txd_txcb.cb_command |=
    969      1.15   thorpej 		    htole16(FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
    970       1.2   thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
    971       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    972       1.2   thorpej 
    973       1.2   thorpej 		/*
    974       1.2   thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
    975       1.2   thorpej 		 * on the command prior to the first packet we set up.
    976       1.2   thorpej 		 */
    977       1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    978       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    979  1.44.2.1   nathanw 		FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
    980  1.44.2.1   nathanw 		    htole16(~FXP_CB_COMMAND_S);
    981       1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    982       1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    983       1.2   thorpej 
    984       1.2   thorpej 		/*
    985       1.2   thorpej 		 * Issue a Resume command in case the chip was suspended.
    986       1.2   thorpej 		 */
    987       1.1   thorpej 		fxp_scb_wait(sc);
    988  1.44.2.1   nathanw 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
    989       1.1   thorpej 
    990       1.2   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    991       1.1   thorpej 		ifp->if_timer = 5;
    992       1.1   thorpej 	}
    993       1.1   thorpej }
    994       1.1   thorpej 
    995       1.1   thorpej /*
    996       1.1   thorpej  * Process interface interrupts.
    997       1.1   thorpej  */
    998       1.1   thorpej int
    999  1.44.2.1   nathanw fxp_intr(void *arg)
   1000       1.1   thorpej {
   1001       1.1   thorpej 	struct fxp_softc *sc = arg;
   1002       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1003       1.7   thorpej 	bus_dmamap_t rxmap;
   1004  1.44.2.1   nathanw 	int claimed = 0;
   1005       1.1   thorpej 	u_int8_t statack;
   1006       1.1   thorpej 
   1007      1.18      joda 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1008      1.20     enami 		return (0);
   1009       1.9  sommerfe 	/*
   1010       1.9  sommerfe 	 * If the interface isn't running, don't try to
   1011       1.9  sommerfe 	 * service the interrupt.. just ack it and bail.
   1012       1.9  sommerfe 	 */
   1013       1.9  sommerfe 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
   1014       1.9  sommerfe 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
   1015       1.9  sommerfe 		if (statack) {
   1016       1.9  sommerfe 			claimed = 1;
   1017       1.9  sommerfe 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1018       1.9  sommerfe 		}
   1019      1.20     enami 		return (claimed);
   1020       1.9  sommerfe 	}
   1021       1.9  sommerfe 
   1022       1.1   thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
   1023       1.1   thorpej 		claimed = 1;
   1024       1.1   thorpej 
   1025       1.1   thorpej 		/*
   1026       1.1   thorpej 		 * First ACK all the interrupts in this pass.
   1027       1.1   thorpej 		 */
   1028       1.1   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
   1029       1.1   thorpej 
   1030       1.1   thorpej 		/*
   1031       1.1   thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
   1032       1.1   thorpej 		 * condition exists, get whatever packets we can and
   1033       1.1   thorpej 		 * re-start the receiver.
   1034       1.1   thorpej 		 */
   1035       1.1   thorpej 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
   1036  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1037  1.44.2.1   nathanw 			fxp_rxintr(sc);
   1038       1.7   thorpej 		}
   1039       1.7   thorpej 
   1040       1.7   thorpej 		if (statack & FXP_SCB_STATACK_RNR) {
   1041       1.7   thorpej 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1042       1.7   thorpej 			fxp_scb_wait(sc);
   1043       1.7   thorpej 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1044       1.7   thorpej 			    rxmap->dm_segs[0].ds_addr +
   1045       1.7   thorpej 			    RFA_ALIGNMENT_FUDGE);
   1046  1.44.2.1   nathanw 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1047       1.1   thorpej 		}
   1048       1.7   thorpej 
   1049       1.1   thorpej 		/*
   1050       1.1   thorpej 		 * Free any finished transmit mbuf chains.
   1051       1.1   thorpej 		 */
   1052       1.5   thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
   1053  1.44.2.1   nathanw 			FXP_EVCNT_INCR(&sc->sc_ev_txintr);
   1054  1.44.2.1   nathanw 			fxp_txintr(sc);
   1055       1.2   thorpej 
   1056       1.2   thorpej 			/*
   1057  1.44.2.1   nathanw 			 * Try to get more packets going.
   1058       1.2   thorpej 			 */
   1059  1.44.2.1   nathanw 			fxp_start(ifp);
   1060       1.2   thorpej 
   1061  1.44.2.1   nathanw 			if (sc->sc_txpending == 0) {
   1062       1.2   thorpej 				/*
   1063       1.8   thorpej 				 * If we want a re-init, do that now.
   1064       1.2   thorpej 				 */
   1065       1.8   thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
   1066      1.40   thorpej 					(void) fxp_init(ifp);
   1067       1.1   thorpej 			}
   1068       1.1   thorpej 		}
   1069       1.1   thorpej 	}
   1070       1.1   thorpej 
   1071       1.1   thorpej #if NRND > 0
   1072       1.1   thorpej 	if (claimed)
   1073       1.1   thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
   1074       1.1   thorpej #endif
   1075       1.1   thorpej 	return (claimed);
   1076       1.1   thorpej }
   1077       1.1   thorpej 
   1078       1.1   thorpej /*
   1079  1.44.2.1   nathanw  * Handle transmit completion interrupts.
   1080  1.44.2.1   nathanw  */
   1081  1.44.2.1   nathanw void
   1082  1.44.2.1   nathanw fxp_txintr(struct fxp_softc *sc)
   1083  1.44.2.1   nathanw {
   1084  1.44.2.1   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1085  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
   1086  1.44.2.1   nathanw 	struct fxp_txsoft *txs;
   1087  1.44.2.1   nathanw 	int i;
   1088  1.44.2.1   nathanw 	u_int16_t txstat;
   1089  1.44.2.1   nathanw 
   1090  1.44.2.1   nathanw 	ifp->if_flags &= ~IFF_OACTIVE;
   1091  1.44.2.1   nathanw 	for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1092  1.44.2.1   nathanw 	     i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1093  1.44.2.1   nathanw 		txd = FXP_CDTX(sc, i);
   1094  1.44.2.1   nathanw 		txs = FXP_DSTX(sc, i);
   1095  1.44.2.1   nathanw 
   1096  1.44.2.1   nathanw 		FXP_CDTXSYNC(sc, i,
   1097  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1098  1.44.2.1   nathanw 
   1099  1.44.2.1   nathanw 		txstat = le16toh(txd->txd_txcb.cb_status);
   1100  1.44.2.1   nathanw 
   1101  1.44.2.1   nathanw 		if ((txstat & FXP_CB_STATUS_C) == 0)
   1102  1.44.2.1   nathanw 			break;
   1103  1.44.2.1   nathanw 
   1104  1.44.2.1   nathanw 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1105  1.44.2.1   nathanw 		    0, txs->txs_dmamap->dm_mapsize,
   1106  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTWRITE);
   1107  1.44.2.1   nathanw 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1108  1.44.2.1   nathanw 		m_freem(txs->txs_mbuf);
   1109  1.44.2.1   nathanw 		txs->txs_mbuf = NULL;
   1110  1.44.2.1   nathanw 	}
   1111  1.44.2.1   nathanw 
   1112  1.44.2.1   nathanw 	/* Update the dirty transmit buffer pointer. */
   1113  1.44.2.1   nathanw 	sc->sc_txdirty = i;
   1114  1.44.2.1   nathanw 
   1115  1.44.2.1   nathanw 	/*
   1116  1.44.2.1   nathanw 	 * Cancel the watchdog timer if there are no pending
   1117  1.44.2.1   nathanw 	 * transmissions.
   1118  1.44.2.1   nathanw 	 */
   1119  1.44.2.1   nathanw 	if (sc->sc_txpending == 0)
   1120  1.44.2.1   nathanw 		ifp->if_timer = 0;
   1121  1.44.2.1   nathanw }
   1122  1.44.2.1   nathanw 
   1123  1.44.2.1   nathanw /*
   1124  1.44.2.1   nathanw  * Handle receive interrupts.
   1125  1.44.2.1   nathanw  */
   1126  1.44.2.1   nathanw void
   1127  1.44.2.1   nathanw fxp_rxintr(struct fxp_softc *sc)
   1128  1.44.2.1   nathanw {
   1129  1.44.2.1   nathanw 	struct ethercom *ec = &sc->sc_ethercom;
   1130  1.44.2.1   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1131  1.44.2.1   nathanw 	struct mbuf *m, *m0;
   1132  1.44.2.1   nathanw 	bus_dmamap_t rxmap;
   1133  1.44.2.1   nathanw 	struct fxp_rfa *rfa;
   1134  1.44.2.1   nathanw 	u_int16_t len, rxstat;
   1135  1.44.2.1   nathanw 
   1136  1.44.2.1   nathanw 	for (;;) {
   1137  1.44.2.1   nathanw 		m = sc->sc_rxq.ifq_head;
   1138  1.44.2.1   nathanw 		rfa = FXP_MTORFA(m);
   1139  1.44.2.1   nathanw 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1140  1.44.2.1   nathanw 
   1141  1.44.2.1   nathanw 		FXP_RFASYNC(sc, m,
   1142  1.44.2.1   nathanw 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1143  1.44.2.1   nathanw 
   1144  1.44.2.1   nathanw 		rxstat = le16toh(rfa->rfa_status);
   1145  1.44.2.1   nathanw 
   1146  1.44.2.1   nathanw 		if ((rxstat & FXP_RFA_STATUS_C) == 0) {
   1147  1.44.2.1   nathanw 			/*
   1148  1.44.2.1   nathanw 			 * We have processed all of the
   1149  1.44.2.1   nathanw 			 * receive buffers.
   1150  1.44.2.1   nathanw 			 */
   1151  1.44.2.1   nathanw 			FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
   1152  1.44.2.1   nathanw 			return;
   1153  1.44.2.1   nathanw 		}
   1154  1.44.2.1   nathanw 
   1155  1.44.2.1   nathanw 		IF_DEQUEUE(&sc->sc_rxq, m);
   1156  1.44.2.1   nathanw 
   1157  1.44.2.1   nathanw 		FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
   1158  1.44.2.1   nathanw 
   1159  1.44.2.1   nathanw 		len = le16toh(rfa->actual_size) &
   1160  1.44.2.1   nathanw 		    (m->m_ext.ext_size - 1);
   1161  1.44.2.1   nathanw 
   1162  1.44.2.1   nathanw 		if (len < sizeof(struct ether_header)) {
   1163  1.44.2.1   nathanw 			/*
   1164  1.44.2.1   nathanw 			 * Runt packet; drop it now.
   1165  1.44.2.1   nathanw 			 */
   1166  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1167  1.44.2.1   nathanw 			continue;
   1168  1.44.2.1   nathanw 		}
   1169  1.44.2.1   nathanw 
   1170  1.44.2.1   nathanw 		/*
   1171  1.44.2.1   nathanw 		 * If support for 802.1Q VLAN sized frames is
   1172  1.44.2.1   nathanw 		 * enabled, we need to do some additional error
   1173  1.44.2.1   nathanw 		 * checking (as we are saving bad frames, in
   1174  1.44.2.1   nathanw 		 * order to receive the larger ones).
   1175  1.44.2.1   nathanw 		 */
   1176  1.44.2.1   nathanw 		if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
   1177  1.44.2.1   nathanw 		    (rxstat & (FXP_RFA_STATUS_OVERRUN|
   1178  1.44.2.1   nathanw 			       FXP_RFA_STATUS_RNR|
   1179  1.44.2.1   nathanw 			       FXP_RFA_STATUS_ALIGN|
   1180  1.44.2.1   nathanw 			       FXP_RFA_STATUS_CRC)) != 0) {
   1181  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1182  1.44.2.1   nathanw 			continue;
   1183  1.44.2.1   nathanw 		}
   1184  1.44.2.1   nathanw 
   1185  1.44.2.1   nathanw 		/*
   1186  1.44.2.1   nathanw 		 * If the packet is small enough to fit in a
   1187  1.44.2.1   nathanw 		 * single header mbuf, allocate one and copy
   1188  1.44.2.1   nathanw 		 * the data into it.  This greatly reduces
   1189  1.44.2.1   nathanw 		 * memory consumption when we receive lots
   1190  1.44.2.1   nathanw 		 * of small packets.
   1191  1.44.2.1   nathanw 		 *
   1192  1.44.2.1   nathanw 		 * Otherwise, we add a new buffer to the receive
   1193  1.44.2.1   nathanw 		 * chain.  If this fails, we drop the packet and
   1194  1.44.2.1   nathanw 		 * recycle the old buffer.
   1195  1.44.2.1   nathanw 		 */
   1196  1.44.2.1   nathanw 		if (fxp_copy_small != 0 && len <= MHLEN) {
   1197  1.44.2.1   nathanw 			MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1198  1.44.2.1   nathanw 			if (m == NULL)
   1199  1.44.2.1   nathanw 				goto dropit;
   1200  1.44.2.1   nathanw 			memcpy(mtod(m0, caddr_t),
   1201  1.44.2.1   nathanw 			    mtod(m, caddr_t), len);
   1202  1.44.2.1   nathanw 			FXP_INIT_RFABUF(sc, m);
   1203  1.44.2.1   nathanw 			m = m0;
   1204  1.44.2.1   nathanw 		} else {
   1205  1.44.2.1   nathanw 			if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
   1206  1.44.2.1   nathanw  dropit:
   1207  1.44.2.1   nathanw 				ifp->if_ierrors++;
   1208  1.44.2.1   nathanw 				FXP_INIT_RFABUF(sc, m);
   1209  1.44.2.1   nathanw 				continue;
   1210  1.44.2.1   nathanw 			}
   1211  1.44.2.1   nathanw 		}
   1212  1.44.2.1   nathanw 
   1213  1.44.2.1   nathanw 		m->m_pkthdr.rcvif = ifp;
   1214  1.44.2.1   nathanw 		m->m_pkthdr.len = m->m_len = len;
   1215  1.44.2.1   nathanw 
   1216  1.44.2.1   nathanw #if NBPFILTER > 0
   1217  1.44.2.1   nathanw 		/*
   1218  1.44.2.1   nathanw 		 * Pass this up to any BPF listeners, but only
   1219  1.44.2.1   nathanw 		 * pass it up the stack it its for us.
   1220  1.44.2.1   nathanw 		 */
   1221  1.44.2.1   nathanw 		if (ifp->if_bpf)
   1222  1.44.2.1   nathanw 			bpf_mtap(ifp->if_bpf, m);
   1223  1.44.2.1   nathanw #endif
   1224  1.44.2.1   nathanw 
   1225  1.44.2.1   nathanw 		/* Pass it on. */
   1226  1.44.2.1   nathanw 		(*ifp->if_input)(ifp, m);
   1227  1.44.2.1   nathanw 	}
   1228  1.44.2.1   nathanw }
   1229  1.44.2.1   nathanw 
   1230  1.44.2.1   nathanw /*
   1231       1.1   thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1232       1.1   thorpej  * allow you to access these counters without doing a fairly
   1233       1.1   thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1234       1.1   thorpej  * we do this operation here only once per second. The statistics
   1235       1.1   thorpej  * counters in the kernel are updated from the previous dump-stats
   1236       1.1   thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1237       1.1   thorpej  * counters are zeroed when the DMA completes. If we can't start
   1238       1.1   thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1239       1.1   thorpej  * them again next time.
   1240       1.1   thorpej  */
   1241       1.1   thorpej void
   1242  1.44.2.1   nathanw fxp_tick(void *arg)
   1243       1.1   thorpej {
   1244       1.1   thorpej 	struct fxp_softc *sc = arg;
   1245       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1246       1.2   thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1247       1.8   thorpej 	int s;
   1248       1.2   thorpej 
   1249      1.20     enami 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1250      1.20     enami 		return;
   1251      1.20     enami 
   1252       1.2   thorpej 	s = splnet();
   1253       1.2   thorpej 
   1254      1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1255      1.32   tsutsui 
   1256      1.15   thorpej 	ifp->if_opackets += le32toh(sp->tx_good);
   1257      1.15   thorpej 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1258       1.1   thorpej 	if (sp->rx_good) {
   1259      1.15   thorpej 		ifp->if_ipackets += le32toh(sp->rx_good);
   1260       1.7   thorpej 		sc->sc_rxidle = 0;
   1261       1.1   thorpej 	} else {
   1262       1.7   thorpej 		sc->sc_rxidle++;
   1263       1.1   thorpej 	}
   1264       1.1   thorpej 	ifp->if_ierrors +=
   1265      1.15   thorpej 	    le32toh(sp->rx_crc_errors) +
   1266      1.15   thorpej 	    le32toh(sp->rx_alignment_errors) +
   1267      1.15   thorpej 	    le32toh(sp->rx_rnr_errors) +
   1268      1.15   thorpej 	    le32toh(sp->rx_overrun_errors);
   1269       1.1   thorpej 	/*
   1270  1.44.2.3   nathanw 	 * If any transmit underruns occurred, bump up the transmit
   1271       1.1   thorpej 	 * threshold by another 512 bytes (64 * 8).
   1272       1.1   thorpej 	 */
   1273       1.1   thorpej 	if (sp->tx_underruns) {
   1274      1.15   thorpej 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1275       1.1   thorpej 		if (tx_threshold < 192)
   1276       1.1   thorpej 			tx_threshold += 64;
   1277       1.1   thorpej 	}
   1278       1.1   thorpej 
   1279       1.1   thorpej 	/*
   1280       1.1   thorpej 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
   1281       1.1   thorpej 	 * then assume the receiver has locked up and attempt to clear
   1282       1.8   thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1283       1.8   thorpej 	 * resetting the interface). This is a work-around for a bug in
   1284       1.8   thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1285       1.8   thorpej 	 * of garbage in the syncronization bits prior to the packet header.
   1286       1.8   thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1287       1.8   thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1288       1.8   thorpej 	 * speed transition).
   1289       1.1   thorpej 	 */
   1290       1.7   thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1291      1.40   thorpej 		(void) fxp_init(ifp);
   1292       1.8   thorpej 		splx(s);
   1293       1.8   thorpej 		return;
   1294       1.1   thorpej 	}
   1295       1.1   thorpej 	/*
   1296       1.1   thorpej 	 * If there is no pending command, start another stats
   1297       1.1   thorpej 	 * dump. Otherwise punt for now.
   1298       1.1   thorpej 	 */
   1299       1.1   thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1300       1.1   thorpej 		/*
   1301       1.1   thorpej 		 * Start another stats dump.
   1302       1.1   thorpej 		 */
   1303      1.32   tsutsui 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1304  1.44.2.1   nathanw 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
   1305       1.1   thorpej 	} else {
   1306       1.1   thorpej 		/*
   1307       1.1   thorpej 		 * A previous command is still waiting to be accepted.
   1308       1.1   thorpej 		 * Just zero our copy of the stats and wait for the
   1309       1.1   thorpej 		 * next timer event to update them.
   1310       1.1   thorpej 		 */
   1311      1.15   thorpej 		/* BIG_ENDIAN: no swap required to store 0 */
   1312       1.1   thorpej 		sp->tx_good = 0;
   1313       1.1   thorpej 		sp->tx_underruns = 0;
   1314       1.1   thorpej 		sp->tx_total_collisions = 0;
   1315       1.1   thorpej 
   1316       1.1   thorpej 		sp->rx_good = 0;
   1317       1.1   thorpej 		sp->rx_crc_errors = 0;
   1318       1.1   thorpej 		sp->rx_alignment_errors = 0;
   1319       1.1   thorpej 		sp->rx_rnr_errors = 0;
   1320       1.1   thorpej 		sp->rx_overrun_errors = 0;
   1321       1.1   thorpej 	}
   1322       1.1   thorpej 
   1323       1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1324       1.6   thorpej 		/* Tick the MII clock. */
   1325       1.6   thorpej 		mii_tick(&sc->sc_mii);
   1326       1.6   thorpej 	}
   1327       1.2   thorpej 
   1328       1.1   thorpej 	splx(s);
   1329       1.1   thorpej 
   1330       1.1   thorpej 	/*
   1331       1.1   thorpej 	 * Schedule another timeout one second from now.
   1332       1.1   thorpej 	 */
   1333      1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1334       1.1   thorpej }
   1335       1.1   thorpej 
   1336       1.1   thorpej /*
   1337       1.7   thorpej  * Drain the receive queue.
   1338       1.7   thorpej  */
   1339       1.7   thorpej void
   1340  1.44.2.1   nathanw fxp_rxdrain(struct fxp_softc *sc)
   1341       1.7   thorpej {
   1342       1.7   thorpej 	bus_dmamap_t rxmap;
   1343       1.7   thorpej 	struct mbuf *m;
   1344       1.7   thorpej 
   1345       1.7   thorpej 	for (;;) {
   1346       1.7   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1347       1.7   thorpej 		if (m == NULL)
   1348       1.7   thorpej 			break;
   1349       1.7   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1350       1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1351       1.7   thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1352       1.7   thorpej 		m_freem(m);
   1353       1.7   thorpej 	}
   1354       1.7   thorpej }
   1355       1.7   thorpej 
   1356       1.7   thorpej /*
   1357       1.1   thorpej  * Stop the interface. Cancels the statistics updater and resets
   1358       1.1   thorpej  * the interface.
   1359       1.1   thorpej  */
   1360       1.1   thorpej void
   1361  1.44.2.1   nathanw fxp_stop(struct ifnet *ifp, int disable)
   1362       1.1   thorpej {
   1363      1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1364       1.2   thorpej 	struct fxp_txsoft *txs;
   1365       1.1   thorpej 	int i;
   1366       1.1   thorpej 
   1367       1.1   thorpej 	/*
   1368       1.9  sommerfe 	 * Turn down interface (done early to avoid bad interactions
   1369       1.9  sommerfe 	 * between panics, shutdown hooks, and the watchdog timer)
   1370       1.9  sommerfe 	 */
   1371       1.9  sommerfe 	ifp->if_timer = 0;
   1372       1.9  sommerfe 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1373       1.9  sommerfe 
   1374       1.9  sommerfe 	/*
   1375       1.1   thorpej 	 * Cancel stats updater.
   1376       1.1   thorpej 	 */
   1377      1.24   thorpej 	callout_stop(&sc->sc_callout);
   1378      1.12   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1379      1.12   thorpej 		/* Down the MII. */
   1380      1.12   thorpej 		mii_down(&sc->sc_mii);
   1381      1.12   thorpej 	}
   1382       1.1   thorpej 
   1383       1.1   thorpej 	/*
   1384  1.44.2.5   nathanw 	 * Issue software reset.  This unloads any microcode that
   1385  1.44.2.5   nathanw 	 * might already be loaded.
   1386       1.1   thorpej 	 */
   1387  1.44.2.5   nathanw 	sc->sc_flags &= ~FXPF_UCODE_LOADED;
   1388  1.44.2.5   nathanw 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
   1389  1.44.2.5   nathanw 	DELAY(50);
   1390       1.1   thorpej 
   1391       1.1   thorpej 	/*
   1392       1.1   thorpej 	 * Release any xmit buffers.
   1393       1.1   thorpej 	 */
   1394       1.2   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1395       1.2   thorpej 		txs = FXP_DSTX(sc, i);
   1396       1.2   thorpej 		if (txs->txs_mbuf != NULL) {
   1397       1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1398       1.2   thorpej 			m_freem(txs->txs_mbuf);
   1399       1.2   thorpej 			txs->txs_mbuf = NULL;
   1400       1.1   thorpej 		}
   1401       1.1   thorpej 	}
   1402       1.2   thorpej 	sc->sc_txpending = 0;
   1403       1.1   thorpej 
   1404      1.40   thorpej 	if (disable) {
   1405       1.7   thorpej 		fxp_rxdrain(sc);
   1406      1.40   thorpej 		fxp_disable(sc);
   1407       1.1   thorpej 	}
   1408       1.1   thorpej 
   1409       1.1   thorpej }
   1410       1.1   thorpej 
   1411       1.1   thorpej /*
   1412       1.1   thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1413       1.1   thorpej  * transmission is started on the interface, but no interrupt is
   1414       1.1   thorpej  * received before the timeout. This usually indicates that the
   1415       1.1   thorpej  * card has wedged for some reason.
   1416       1.1   thorpej  */
   1417       1.1   thorpej void
   1418  1.44.2.1   nathanw fxp_watchdog(struct ifnet *ifp)
   1419       1.1   thorpej {
   1420       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1421       1.1   thorpej 
   1422       1.3   thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1423       1.3   thorpej 	ifp->if_oerrors++;
   1424       1.1   thorpej 
   1425      1.40   thorpej 	(void) fxp_init(ifp);
   1426       1.1   thorpej }
   1427       1.1   thorpej 
   1428       1.2   thorpej /*
   1429       1.2   thorpej  * Initialize the interface.  Must be called at splnet().
   1430       1.2   thorpej  */
   1431       1.7   thorpej int
   1432  1.44.2.1   nathanw fxp_init(struct ifnet *ifp)
   1433       1.1   thorpej {
   1434      1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1435       1.1   thorpej 	struct fxp_cb_config *cbp;
   1436       1.1   thorpej 	struct fxp_cb_ias *cb_ias;
   1437  1.44.2.1   nathanw 	struct fxp_txdesc *txd;
   1438       1.7   thorpej 	bus_dmamap_t rxmap;
   1439  1.44.2.1   nathanw 	int i, prm, save_bf, lrxen, allm, error = 0;
   1440       1.1   thorpej 
   1441      1.40   thorpej 	if ((error = fxp_enable(sc)) != 0)
   1442      1.40   thorpej 		goto out;
   1443      1.40   thorpej 
   1444       1.1   thorpej 	/*
   1445       1.1   thorpej 	 * Cancel any pending I/O
   1446       1.1   thorpej 	 */
   1447      1.40   thorpej 	fxp_stop(ifp, 0);
   1448       1.1   thorpej 
   1449      1.21      joda 	/*
   1450      1.21      joda 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1451      1.21      joda 	 * flag, and this prevents the MII from detaching resulting in
   1452      1.21      joda 	 * a panic. The flags field should perhaps be split in runtime
   1453      1.21      joda 	 * flags and more static information. For now, just clear the
   1454      1.21      joda 	 * only other flag set.
   1455      1.21      joda 	 */
   1456      1.21      joda 
   1457      1.21      joda 	sc->sc_flags &= ~FXPF_WANTINIT;
   1458       1.1   thorpej 
   1459       1.1   thorpej 	/*
   1460       1.1   thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1461       1.1   thorpej 	 * sets it up for regular linear addressing.
   1462       1.1   thorpej 	 */
   1463       1.2   thorpej 	fxp_scb_wait(sc);
   1464       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1465  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
   1466       1.1   thorpej 
   1467       1.1   thorpej 	fxp_scb_wait(sc);
   1468  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
   1469       1.1   thorpej 
   1470       1.1   thorpej 	/*
   1471       1.2   thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1472       1.2   thorpej 	 * have to setup the config block differently.
   1473       1.2   thorpej 	 */
   1474       1.3   thorpej 	fxp_mc_setup(sc);
   1475       1.2   thorpej 
   1476       1.2   thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1477       1.2   thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1478       1.2   thorpej 
   1479       1.2   thorpej 	/*
   1480      1.39   thorpej 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1481      1.39   thorpej 	 * enable "save bad frames", since they are 4 bytes larger than
   1482  1.44.2.1   nathanw 	 * the normal Ethernet maximum frame length.  On i82558 and later,
   1483  1.44.2.1   nathanw 	 * we have a better mechanism for this.
   1484      1.39   thorpej 	 */
   1485  1.44.2.1   nathanw 	save_bf = 0;
   1486  1.44.2.1   nathanw 	lrxen = 0;
   1487  1.44.2.1   nathanw 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
   1488  1.44.2.1   nathanw 		if (sc->sc_rev < FXP_REV_82558_A4)
   1489  1.44.2.1   nathanw 			save_bf = 1;
   1490  1.44.2.1   nathanw 		else
   1491  1.44.2.1   nathanw 			lrxen = 1;
   1492  1.44.2.1   nathanw 	}
   1493      1.39   thorpej 
   1494      1.39   thorpej 	/*
   1495       1.1   thorpej 	 * Initialize base of dump-stats buffer.
   1496       1.1   thorpej 	 */
   1497       1.1   thorpej 	fxp_scb_wait(sc);
   1498       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1499       1.2   thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1500      1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1501  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1502       1.1   thorpej 
   1503       1.2   thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1504       1.2   thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1505       1.1   thorpej 
   1506       1.1   thorpej 	/*
   1507  1.44.2.5   nathanw 	 * Load microcode for this controller.
   1508  1.44.2.5   nathanw 	 */
   1509  1.44.2.5   nathanw 	fxp_load_ucode(sc);
   1510  1.44.2.5   nathanw 
   1511  1.44.2.5   nathanw 	/*
   1512       1.2   thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1513       1.1   thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1514       1.1   thorpej 	 * way to initialize them all to proper values.
   1515       1.1   thorpej 	 */
   1516       1.2   thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1517       1.1   thorpej 
   1518      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1519       1.1   thorpej 	cbp->cb_status =	0;
   1520      1.15   thorpej 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1521      1.15   thorpej 				    FXP_CB_COMMAND_EL);
   1522      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1523      1.15   thorpej 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1524  1.44.2.1   nathanw 					/* bytes in config block */
   1525  1.44.2.1   nathanw 	cbp->byte_count =	FXP_CONFIG_LEN;
   1526       1.1   thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1527       1.1   thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1528       1.1   thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1529  1.44.2.1   nathanw 	cbp->mwi_enable =	(sc->sc_flags & FXPF_MWI) ? 1 : 0;
   1530  1.44.2.1   nathanw 	cbp->type_enable =	0;	/* actually reserved */
   1531  1.44.2.1   nathanw 	cbp->read_align_en =	(sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
   1532  1.44.2.1   nathanw 	cbp->end_wr_on_cl =	(sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
   1533       1.1   thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1534       1.1   thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1535  1.44.2.1   nathanw 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
   1536       1.1   thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1537  1.44.2.1   nathanw 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
   1538       1.4   thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1539  1.44.2.1   nathanw 	cbp->ext_txcb_dis =	(sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
   1540  1.44.2.1   nathanw 	cbp->ext_stats_dis =	1;	/* disable extended counters */
   1541  1.44.2.1   nathanw 	cbp->keep_overrun_rx =	0;	/* don't pass overrun frames to host */
   1542      1.39   thorpej 	cbp->save_bf =		save_bf;/* save bad frames */
   1543       1.1   thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1544       1.1   thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1545  1.44.2.1   nathanw 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
   1546  1.44.2.1   nathanw 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
   1547  1.44.2.1   nathanw 					/* interface mode */
   1548  1.44.2.1   nathanw 	cbp->mediatype =	(sc->sc_flags & FXPF_MII) ? 1 : 0;
   1549  1.44.2.1   nathanw 	cbp->csma_dis =		0;	/* (don't) disable link */
   1550  1.44.2.1   nathanw 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
   1551  1.44.2.1   nathanw 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
   1552  1.44.2.1   nathanw 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
   1553  1.44.2.1   nathanw 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
   1554  1.44.2.1   nathanw 	cbp->mc_wake_en =	0;	/* (don't) assert PME# on mcmatch */
   1555       1.1   thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1556       1.1   thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1557       1.1   thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1558       1.1   thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1559       1.1   thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1560       1.1   thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1561       1.1   thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1562       1.1   thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1563  1.44.2.1   nathanw 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
   1564  1.44.2.1   nathanw 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
   1565  1.44.2.1   nathanw 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
   1566  1.44.2.1   nathanw 	cbp->crscdt =		(sc->sc_flags & FXPF_MII) ? 0 : 1;
   1567       1.1   thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1568       1.1   thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1569       1.1   thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1570  1.44.2.1   nathanw 	cbp->long_rx_en =	lrxen;	/* long packet receive enable */
   1571  1.44.2.1   nathanw 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
   1572  1.44.2.1   nathanw 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
   1573  1.44.2.1   nathanw 					/* must set wake_en in PMCSR also */
   1574       1.1   thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1575       1.1   thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1576       1.1   thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1577       1.2   thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1578       1.1   thorpej 
   1579  1.44.2.1   nathanw 	if (sc->sc_rev < FXP_REV_82558_A4) {
   1580  1.44.2.1   nathanw 		/*
   1581  1.44.2.1   nathanw 		 * The i82557 has no hardware flow control, the values
   1582  1.44.2.1   nathanw 		 * here are the defaults for the chip.
   1583  1.44.2.1   nathanw 		 */
   1584  1.44.2.1   nathanw 		cbp->fc_delay_lsb =	0;
   1585  1.44.2.1   nathanw 		cbp->fc_delay_msb =	0x40;
   1586  1.44.2.1   nathanw 		cbp->pri_fc_thresh =	3;
   1587  1.44.2.1   nathanw 		cbp->tx_fc_dis =	0;
   1588  1.44.2.1   nathanw 		cbp->rx_fc_restop =	0;
   1589  1.44.2.1   nathanw 		cbp->rx_fc_restart =	0;
   1590  1.44.2.1   nathanw 		cbp->fc_filter =	0;
   1591  1.44.2.1   nathanw 		cbp->pri_fc_loc =	1;
   1592  1.44.2.1   nathanw 	} else {
   1593  1.44.2.1   nathanw 		cbp->fc_delay_lsb =	0x1f;
   1594  1.44.2.1   nathanw 		cbp->fc_delay_msb =	0x01;
   1595  1.44.2.1   nathanw 		cbp->pri_fc_thresh =	3;
   1596  1.44.2.1   nathanw 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
   1597  1.44.2.1   nathanw 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
   1598  1.44.2.1   nathanw 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
   1599  1.44.2.1   nathanw 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
   1600  1.44.2.1   nathanw 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
   1601  1.44.2.1   nathanw 	}
   1602  1.44.2.1   nathanw 
   1603       1.2   thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1604       1.1   thorpej 
   1605       1.1   thorpej 	/*
   1606       1.1   thorpej 	 * Start the config command/DMA.
   1607       1.1   thorpej 	 */
   1608       1.1   thorpej 	fxp_scb_wait(sc);
   1609       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1610  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1611       1.1   thorpej 	/* ...and wait for it to complete. */
   1612      1.27     jhawk 	i = 1000;
   1613       1.2   thorpej 	do {
   1614       1.2   thorpej 		FXP_CDCONFIGSYNC(sc,
   1615       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1616      1.27     jhawk 		DELAY(1);
   1617      1.31     soren 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1618      1.26     jhawk 	if (i == 0) {
   1619      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1620      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1621      1.26     jhawk 		return ETIMEDOUT;
   1622      1.26     jhawk 	}
   1623       1.1   thorpej 
   1624       1.1   thorpej 	/*
   1625       1.2   thorpej 	 * Initialize the station address.
   1626       1.1   thorpej 	 */
   1627       1.2   thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1628      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1629       1.1   thorpej 	cb_ias->cb_status = 0;
   1630      1.15   thorpej 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1631      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1632      1.15   thorpej 	cb_ias->link_addr = 0xffffffff;
   1633       1.2   thorpej 	memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1634       1.1   thorpej 
   1635       1.2   thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1636       1.1   thorpej 
   1637       1.1   thorpej 	/*
   1638       1.1   thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1639       1.1   thorpej 	 */
   1640       1.1   thorpej 	fxp_scb_wait(sc);
   1641       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1642  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1643       1.1   thorpej 	/* ...and wait for it to complete. */
   1644      1.27     jhawk 	i = 1000;
   1645       1.2   thorpej 	do {
   1646       1.2   thorpej 		FXP_CDIASSYNC(sc,
   1647       1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1648      1.27     jhawk 		DELAY(1);
   1649      1.31     soren 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1650      1.26     jhawk 	if (i == 0) {
   1651      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1652      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1653      1.26     jhawk 		return ETIMEDOUT;
   1654      1.26     jhawk 	}
   1655      1.27     jhawk 
   1656       1.1   thorpej 	/*
   1657       1.2   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1658       1.2   thorpej 	 * to the end of the list so that it will wrap around to the first
   1659       1.2   thorpej 	 * descriptor when the first packet is transmitted.
   1660       1.1   thorpej 	 */
   1661       1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1662       1.2   thorpej 		txd = FXP_CDTX(sc, i);
   1663  1.44.2.1   nathanw 		memset(txd, 0, sizeof(*txd));
   1664  1.44.2.1   nathanw 		txd->txd_txcb.cb_command =
   1665      1.15   thorpej 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1666  1.44.2.1   nathanw 		txd->txd_txcb.link_addr =
   1667  1.44.2.1   nathanw 		    htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1668  1.44.2.1   nathanw 		if (sc->sc_flags & FXPF_EXT_TXCB)
   1669  1.44.2.1   nathanw 			txd->txd_txcb.tbd_array_addr =
   1670  1.44.2.1   nathanw 			    htole32(FXP_CDTBDADDR(sc, i) +
   1671  1.44.2.1   nathanw 				    (2 * sizeof(struct fxp_tbd)));
   1672  1.44.2.1   nathanw 		else
   1673  1.44.2.1   nathanw 			txd->txd_txcb.tbd_array_addr =
   1674  1.44.2.1   nathanw 			    htole32(FXP_CDTBDADDR(sc, i));
   1675       1.2   thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1676       1.2   thorpej 	}
   1677       1.2   thorpej 	sc->sc_txpending = 0;
   1678       1.2   thorpej 	sc->sc_txdirty = 0;
   1679       1.2   thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1680       1.2   thorpej 
   1681       1.2   thorpej 	/*
   1682       1.7   thorpej 	 * Initialize the receive buffer list.
   1683       1.7   thorpej 	 */
   1684       1.7   thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1685       1.7   thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1686       1.7   thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1687       1.7   thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1688       1.7   thorpej 			printf("%s: unable to allocate or map rx "
   1689       1.7   thorpej 			    "buffer %d, error = %d\n",
   1690       1.7   thorpej 			    sc->sc_dev.dv_xname,
   1691       1.7   thorpej 			    sc->sc_rxq.ifq_len, error);
   1692       1.7   thorpej 			/*
   1693       1.7   thorpej 			 * XXX Should attempt to run with fewer receive
   1694       1.7   thorpej 			 * XXX buffers instead of just failing.
   1695       1.7   thorpej 			 */
   1696       1.7   thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1697       1.7   thorpej 			fxp_rxdrain(sc);
   1698       1.7   thorpej 			goto out;
   1699       1.7   thorpej 		}
   1700       1.7   thorpej 	}
   1701       1.8   thorpej 	sc->sc_rxidle = 0;
   1702       1.7   thorpej 
   1703       1.7   thorpej 	/*
   1704       1.2   thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1705       1.2   thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1706       1.2   thorpej 	 * issuing a start command.  It will execute the NOP and then
   1707       1.2   thorpej 	 * suspend, pointing at the first descriptor.
   1708       1.1   thorpej 	 */
   1709       1.1   thorpej 	fxp_scb_wait(sc);
   1710       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1711  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1712       1.1   thorpej 
   1713       1.1   thorpej 	/*
   1714       1.1   thorpej 	 * Initialize receiver buffer area - RFA.
   1715       1.1   thorpej 	 */
   1716       1.7   thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1717       1.1   thorpej 	fxp_scb_wait(sc);
   1718       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1719       1.7   thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1720  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1721       1.1   thorpej 
   1722       1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1723       1.6   thorpej 		/*
   1724       1.6   thorpej 		 * Set current media.
   1725       1.6   thorpej 		 */
   1726       1.6   thorpej 		mii_mediachg(&sc->sc_mii);
   1727       1.6   thorpej 	}
   1728       1.1   thorpej 
   1729       1.2   thorpej 	/*
   1730       1.2   thorpej 	 * ...all done!
   1731       1.2   thorpej 	 */
   1732       1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1733       1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1734       1.1   thorpej 
   1735       1.1   thorpej 	/*
   1736       1.7   thorpej 	 * Start the one second timer.
   1737       1.1   thorpej 	 */
   1738      1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1739       1.2   thorpej 
   1740       1.2   thorpej 	/*
   1741       1.2   thorpej 	 * Attempt to start output on the interface.
   1742       1.2   thorpej 	 */
   1743       1.2   thorpej 	fxp_start(ifp);
   1744       1.7   thorpej 
   1745       1.7   thorpej  out:
   1746      1.40   thorpej 	if (error) {
   1747      1.40   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1748      1.40   thorpej 		ifp->if_timer = 0;
   1749       1.7   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1750      1.40   thorpej 	}
   1751       1.7   thorpej 	return (error);
   1752       1.1   thorpej }
   1753       1.1   thorpej 
   1754       1.1   thorpej /*
   1755       1.1   thorpej  * Change media according to request.
   1756       1.1   thorpej  */
   1757       1.1   thorpej int
   1758  1.44.2.1   nathanw fxp_mii_mediachange(struct ifnet *ifp)
   1759       1.1   thorpej {
   1760       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1761       1.1   thorpej 
   1762       1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   1763       1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   1764       1.1   thorpej 	return (0);
   1765       1.1   thorpej }
   1766       1.1   thorpej 
   1767       1.1   thorpej /*
   1768       1.1   thorpej  * Notify the world which media we're using.
   1769       1.1   thorpej  */
   1770       1.1   thorpej void
   1771  1.44.2.1   nathanw fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1772       1.1   thorpej {
   1773       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1774       1.1   thorpej 
   1775      1.10  sommerfe 	if(sc->sc_enabled == 0) {
   1776      1.10  sommerfe 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   1777      1.10  sommerfe 		ifmr->ifm_status = 0;
   1778      1.10  sommerfe 		return;
   1779      1.10  sommerfe 	}
   1780      1.10  sommerfe 
   1781       1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   1782       1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1783       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1784       1.1   thorpej }
   1785       1.1   thorpej 
   1786       1.1   thorpej int
   1787  1.44.2.1   nathanw fxp_80c24_mediachange(struct ifnet *ifp)
   1788       1.1   thorpej {
   1789       1.1   thorpej 
   1790       1.1   thorpej 	/* Nothing to do here. */
   1791       1.1   thorpej 	return (0);
   1792       1.1   thorpej }
   1793       1.1   thorpej 
   1794       1.1   thorpej void
   1795  1.44.2.1   nathanw fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1796       1.1   thorpej {
   1797       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1798       1.1   thorpej 
   1799       1.1   thorpej 	/*
   1800       1.1   thorpej 	 * Media is currently-selected media.  We cannot determine
   1801       1.1   thorpej 	 * the link status.
   1802       1.1   thorpej 	 */
   1803       1.1   thorpej 	ifmr->ifm_status = 0;
   1804       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   1805       1.1   thorpej }
   1806       1.1   thorpej 
   1807       1.1   thorpej /*
   1808       1.1   thorpej  * Add a buffer to the end of the RFA buffer list.
   1809       1.7   thorpej  * Return 0 if successful, error code on failure.
   1810       1.7   thorpej  *
   1811       1.1   thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   1812       1.1   thorpej  * data pointer is fixed up to point just past it.
   1813       1.1   thorpej  */
   1814       1.1   thorpej int
   1815  1.44.2.1   nathanw fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
   1816       1.1   thorpej {
   1817       1.7   thorpej 	struct mbuf *m;
   1818       1.7   thorpej 	int error;
   1819       1.1   thorpej 
   1820       1.7   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1821       1.7   thorpej 	if (m == NULL)
   1822       1.7   thorpej 		return (ENOBUFS);
   1823       1.1   thorpej 
   1824       1.7   thorpej 	MCLGET(m, M_DONTWAIT);
   1825       1.7   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1826       1.7   thorpej 		m_freem(m);
   1827       1.7   thorpej 		return (ENOBUFS);
   1828       1.1   thorpej 	}
   1829       1.1   thorpej 
   1830       1.7   thorpej 	if (unload)
   1831       1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1832       1.1   thorpej 
   1833       1.7   thorpej 	M_SETCTX(m, rxmap);
   1834       1.1   thorpej 
   1835       1.7   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxmap,
   1836  1.44.2.2   nathanw 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   1837  1.44.2.2   nathanw 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   1838       1.7   thorpej 	if (error) {
   1839       1.7   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1840       1.7   thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   1841       1.7   thorpej 		panic("fxp_add_rfabuf");		/* XXX */
   1842       1.1   thorpej 	}
   1843       1.1   thorpej 
   1844       1.7   thorpej 	FXP_INIT_RFABUF(sc, m);
   1845       1.1   thorpej 
   1846       1.7   thorpej 	return (0);
   1847       1.1   thorpej }
   1848       1.1   thorpej 
   1849  1.44.2.1   nathanw int
   1850  1.44.2.1   nathanw fxp_mdi_read(struct device *self, int phy, int reg)
   1851       1.1   thorpej {
   1852       1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1853       1.1   thorpej 	int count = 10000;
   1854       1.1   thorpej 	int value;
   1855       1.1   thorpej 
   1856       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1857       1.1   thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   1858       1.1   thorpej 
   1859       1.1   thorpej 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
   1860       1.1   thorpej 	    && count--)
   1861       1.1   thorpej 		DELAY(10);
   1862       1.1   thorpej 
   1863       1.1   thorpej 	if (count <= 0)
   1864       1.1   thorpej 		printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   1865       1.1   thorpej 
   1866       1.1   thorpej 	return (value & 0xffff);
   1867       1.1   thorpej }
   1868       1.1   thorpej 
   1869       1.1   thorpej void
   1870  1.44.2.1   nathanw fxp_statchg(struct device *self)
   1871       1.1   thorpej {
   1872       1.1   thorpej 
   1873  1.44.2.6   nathanw 	/* Nothing to do. */
   1874       1.1   thorpej }
   1875       1.1   thorpej 
   1876       1.1   thorpej void
   1877  1.44.2.1   nathanw fxp_mdi_write(struct device *self, int phy, int reg, int value)
   1878       1.1   thorpej {
   1879       1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1880       1.1   thorpej 	int count = 10000;
   1881       1.1   thorpej 
   1882       1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1883       1.1   thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   1884       1.1   thorpej 	    (value & 0xffff));
   1885       1.1   thorpej 
   1886       1.1   thorpej 	while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   1887       1.1   thorpej 	    count--)
   1888       1.1   thorpej 		DELAY(10);
   1889       1.1   thorpej 
   1890       1.1   thorpej 	if (count <= 0)
   1891       1.1   thorpej 		printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   1892       1.1   thorpej }
   1893       1.1   thorpej 
   1894       1.1   thorpej int
   1895  1.44.2.1   nathanw fxp_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1896       1.1   thorpej {
   1897       1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1898       1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1899      1.40   thorpej 	int s, error;
   1900       1.1   thorpej 
   1901       1.1   thorpej 	s = splnet();
   1902       1.1   thorpej 
   1903      1.40   thorpej 	switch (cmd) {
   1904      1.40   thorpej 	case SIOCSIFMEDIA:
   1905      1.40   thorpej 	case SIOCGIFMEDIA:
   1906      1.40   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1907       1.1   thorpej 		break;
   1908       1.1   thorpej 
   1909      1.40   thorpej 	default:
   1910      1.40   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1911       1.1   thorpej 		if (error == ENETRESET) {
   1912      1.40   thorpej 			if (sc->sc_enabled) {
   1913      1.40   thorpej 				/*
   1914      1.40   thorpej 				 * Multicast list has changed; set the
   1915      1.40   thorpej 				 * hardware filter accordingly.
   1916      1.40   thorpej 				 */
   1917      1.40   thorpej 				if (sc->sc_txpending) {
   1918      1.40   thorpej 					sc->sc_flags |= FXPF_WANTINIT;
   1919      1.40   thorpej 					error = 0;
   1920      1.40   thorpej 				} else
   1921      1.40   thorpej 					error = fxp_init(ifp);
   1922      1.40   thorpej 			} else
   1923       1.8   thorpej 				error = 0;
   1924       1.1   thorpej 		}
   1925       1.1   thorpej 		break;
   1926      1.40   thorpej 	}
   1927       1.1   thorpej 
   1928      1.40   thorpej 	/* Try to get more packets going. */
   1929      1.40   thorpej 	if (sc->sc_enabled)
   1930      1.40   thorpej 		fxp_start(ifp);
   1931       1.2   thorpej 
   1932       1.2   thorpej 	splx(s);
   1933       1.1   thorpej 	return (error);
   1934       1.1   thorpej }
   1935       1.1   thorpej 
   1936       1.1   thorpej /*
   1937       1.1   thorpej  * Program the multicast filter.
   1938       1.1   thorpej  *
   1939       1.2   thorpej  * This function must be called at splnet().
   1940       1.1   thorpej  */
   1941       1.1   thorpej void
   1942  1.44.2.1   nathanw fxp_mc_setup(struct fxp_softc *sc)
   1943       1.1   thorpej {
   1944       1.2   thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   1945       1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1946       1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1947       1.1   thorpej 	struct ether_multi *enm;
   1948       1.1   thorpej 	struct ether_multistep step;
   1949      1.26     jhawk 	int count, nmcasts;
   1950       1.1   thorpej 
   1951       1.8   thorpej #ifdef DIAGNOSTIC
   1952       1.8   thorpej 	if (sc->sc_txpending)
   1953       1.8   thorpej 		panic("fxp_mc_setup: pending transmissions");
   1954       1.8   thorpej #endif
   1955       1.2   thorpej 
   1956       1.2   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1957       1.1   thorpej 
   1958       1.1   thorpej 	/*
   1959       1.1   thorpej 	 * Initialize multicast setup descriptor.
   1960       1.1   thorpej 	 */
   1961       1.1   thorpej 	nmcasts = 0;
   1962       1.2   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1963       1.2   thorpej 	while (enm != NULL) {
   1964       1.2   thorpej 		/*
   1965       1.2   thorpej 		 * Check for too many multicast addresses or if we're
   1966       1.2   thorpej 		 * listening to a range.  Either way, we simply have
   1967       1.2   thorpej 		 * to accept all multicasts.
   1968       1.2   thorpej 		 */
   1969       1.2   thorpej 		if (nmcasts >= MAXMCADDR ||
   1970       1.2   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1971      1.19     enami 		    ETHER_ADDR_LEN) != 0) {
   1972       1.1   thorpej 			/*
   1973       1.2   thorpej 			 * Callers of this function must do the
   1974       1.2   thorpej 			 * right thing with this.  If we're called
   1975       1.2   thorpej 			 * from outside fxp_init(), the caller must
   1976       1.2   thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   1977       1.2   thorpej 			 * If it does, the caller must then call
   1978       1.2   thorpej 			 * fxp_init(), since allmulti is handled by
   1979       1.2   thorpej 			 * the config block.
   1980       1.1   thorpej 			 */
   1981       1.2   thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   1982       1.2   thorpej 			return;
   1983       1.1   thorpej 		}
   1984       1.2   thorpej 		memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   1985       1.2   thorpej 		    ETHER_ADDR_LEN);
   1986       1.2   thorpej 		nmcasts++;
   1987       1.2   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1988       1.2   thorpej 	}
   1989       1.2   thorpej 
   1990      1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1991       1.2   thorpej 	mcsp->cb_status = 0;
   1992      1.15   thorpej 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   1993      1.15   thorpej 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   1994      1.15   thorpej 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   1995       1.1   thorpej 
   1996       1.2   thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1997       1.1   thorpej 
   1998       1.1   thorpej 	/*
   1999       1.2   thorpej 	 * Wait until the command unit is not active.  This should never
   2000       1.2   thorpej 	 * happen since nothing is queued, but make sure anyway.
   2001       1.1   thorpej 	 */
   2002      1.27     jhawk 	count = 100;
   2003       1.1   thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   2004      1.26     jhawk 	    FXP_SCB_CUS_ACTIVE && --count)
   2005      1.27     jhawk 		DELAY(1);
   2006      1.26     jhawk 	if (count == 0) {
   2007      1.27     jhawk 		printf("%s at line %d: command queue timeout\n",
   2008      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2009      1.26     jhawk 		return;
   2010      1.26     jhawk 	}
   2011       1.1   thorpej 
   2012       1.1   thorpej 	/*
   2013       1.2   thorpej 	 * Start the multicast setup command/DMA.
   2014       1.1   thorpej 	 */
   2015       1.1   thorpej 	fxp_scb_wait(sc);
   2016       1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   2017  1.44.2.1   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2018       1.1   thorpej 
   2019       1.3   thorpej 	/* ...and wait for it to complete. */
   2020      1.27     jhawk 	count = 1000;
   2021       1.3   thorpej 	do {
   2022       1.3   thorpej 		FXP_CDMCSSYNC(sc,
   2023       1.3   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2024      1.27     jhawk 		DELAY(1);
   2025      1.31     soren 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2026      1.26     jhawk 	if (count == 0) {
   2027      1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   2028      1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   2029      1.26     jhawk 		return;
   2030      1.26     jhawk 	}
   2031  1.44.2.5   nathanw }
   2032  1.44.2.5   nathanw 
   2033  1.44.2.5   nathanw static const uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
   2034  1.44.2.5   nathanw static const uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
   2035  1.44.2.5   nathanw static const uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
   2036  1.44.2.5   nathanw static const uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
   2037  1.44.2.5   nathanw static const uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
   2038  1.44.2.5   nathanw static const uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
   2039  1.44.2.5   nathanw 
   2040  1.44.2.5   nathanw #define	UCODE(x)	x, sizeof(x)
   2041  1.44.2.5   nathanw 
   2042  1.44.2.5   nathanw static const struct ucode {
   2043  1.44.2.5   nathanw 	uint32_t	revision;
   2044  1.44.2.5   nathanw 	const uint32_t	*ucode;
   2045  1.44.2.5   nathanw 	size_t		length;
   2046  1.44.2.5   nathanw 	uint16_t	int_delay_offset;
   2047  1.44.2.5   nathanw 	uint16_t	bundle_max_offset;
   2048  1.44.2.5   nathanw } ucode_table[] = {
   2049  1.44.2.5   nathanw 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a),
   2050  1.44.2.5   nathanw 	  D101_CPUSAVER_DWORD, 0 },
   2051  1.44.2.5   nathanw 
   2052  1.44.2.5   nathanw 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0),
   2053  1.44.2.5   nathanw 	  D101_CPUSAVER_DWORD, 0 },
   2054  1.44.2.5   nathanw 
   2055  1.44.2.5   nathanw 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
   2056  1.44.2.5   nathanw 	  D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
   2057  1.44.2.5   nathanw 
   2058  1.44.2.5   nathanw 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
   2059  1.44.2.5   nathanw 	  D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
   2060  1.44.2.5   nathanw 
   2061  1.44.2.5   nathanw 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
   2062  1.44.2.5   nathanw 	  D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
   2063  1.44.2.5   nathanw 
   2064  1.44.2.5   nathanw 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
   2065  1.44.2.5   nathanw 	  D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
   2066  1.44.2.5   nathanw 
   2067  1.44.2.5   nathanw 	{ 0, NULL, 0, 0, 0 }
   2068  1.44.2.5   nathanw };
   2069  1.44.2.5   nathanw 
   2070  1.44.2.5   nathanw void
   2071  1.44.2.5   nathanw fxp_load_ucode(struct fxp_softc *sc)
   2072  1.44.2.5   nathanw {
   2073  1.44.2.5   nathanw 	const struct ucode *uc;
   2074  1.44.2.5   nathanw 	struct fxp_cb_ucode *cbp = &sc->sc_control_data->fcd_ucode;
   2075  1.44.2.5   nathanw 	int count;
   2076  1.44.2.5   nathanw 
   2077  1.44.2.5   nathanw 	if (sc->sc_flags & FXPF_UCODE_LOADED)
   2078  1.44.2.5   nathanw 		return;
   2079  1.44.2.5   nathanw 
   2080  1.44.2.5   nathanw 	/*
   2081  1.44.2.5   nathanw 	 * Only load the uCode if the user has requested that
   2082  1.44.2.5   nathanw 	 * we do so.
   2083  1.44.2.5   nathanw 	 */
   2084  1.44.2.5   nathanw 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_LINK0) == 0) {
   2085  1.44.2.5   nathanw 		sc->sc_int_delay = 0;
   2086  1.44.2.5   nathanw 		sc->sc_bundle_max = 0;
   2087  1.44.2.5   nathanw 		return;
   2088  1.44.2.5   nathanw 	}
   2089  1.44.2.5   nathanw 
   2090  1.44.2.5   nathanw 	for (uc = ucode_table; uc->ucode != NULL; uc++) {
   2091  1.44.2.5   nathanw 		if (sc->sc_rev == uc->revision)
   2092  1.44.2.5   nathanw 			break;
   2093  1.44.2.5   nathanw 	}
   2094  1.44.2.5   nathanw 	if (uc->ucode == NULL)
   2095  1.44.2.5   nathanw 		return;
   2096  1.44.2.5   nathanw 
   2097  1.44.2.5   nathanw 	/* BIG ENDIAN: no need to swap to store 0 */
   2098  1.44.2.5   nathanw 	cbp->cb_status = 0;
   2099  1.44.2.5   nathanw 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
   2100  1.44.2.5   nathanw 	cbp->link_addr = 0xffffffff;		/* (no) next command */
   2101  1.44.2.5   nathanw 	memcpy((void *) cbp->ucode, uc->ucode, uc->length);
   2102  1.44.2.5   nathanw 
   2103  1.44.2.5   nathanw 	if (uc->int_delay_offset)
   2104  1.44.2.5   nathanw 		*(uint16_t *) &cbp->ucode[uc->int_delay_offset] =
   2105  1.44.2.5   nathanw 		    htole16(fxp_int_delay + (fxp_int_delay / 2));
   2106  1.44.2.5   nathanw 
   2107  1.44.2.5   nathanw 	if (uc->bundle_max_offset)
   2108  1.44.2.5   nathanw 		*(uint16_t *) &cbp->ucode[uc->bundle_max_offset] =
   2109  1.44.2.5   nathanw 		    htole16(fxp_bundle_max);
   2110  1.44.2.5   nathanw 
   2111  1.44.2.5   nathanw 	FXP_CDUCODESYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2112  1.44.2.5   nathanw 
   2113  1.44.2.5   nathanw 	/*
   2114  1.44.2.5   nathanw 	 * Download the uCode to the chip.
   2115  1.44.2.5   nathanw 	 */
   2116  1.44.2.5   nathanw 	fxp_scb_wait(sc);
   2117  1.44.2.5   nathanw 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDUCODEOFF);
   2118  1.44.2.5   nathanw 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   2119  1.44.2.5   nathanw 
   2120  1.44.2.5   nathanw 	/* ...and wait for it to complete. */
   2121  1.44.2.5   nathanw 	count = 10000;
   2122  1.44.2.5   nathanw 	do {
   2123  1.44.2.5   nathanw 		FXP_CDUCODESYNC(sc,
   2124  1.44.2.5   nathanw 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2125  1.44.2.5   nathanw 		DELAY(2);
   2126  1.44.2.5   nathanw 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   2127  1.44.2.5   nathanw 	if (count == 0) {
   2128  1.44.2.5   nathanw 		sc->sc_int_delay = 0;
   2129  1.44.2.5   nathanw 		sc->sc_bundle_max = 0;
   2130  1.44.2.5   nathanw 		printf("%s: timeout loading microcode\n",
   2131  1.44.2.5   nathanw 		    sc->sc_dev.dv_xname);
   2132  1.44.2.5   nathanw 		return;
   2133  1.44.2.5   nathanw 	}
   2134  1.44.2.5   nathanw 
   2135  1.44.2.5   nathanw 	if (sc->sc_int_delay != fxp_int_delay ||
   2136  1.44.2.5   nathanw 	    sc->sc_bundle_max != fxp_bundle_max) {
   2137  1.44.2.5   nathanw 		sc->sc_int_delay = fxp_int_delay;
   2138  1.44.2.5   nathanw 		sc->sc_bundle_max = fxp_bundle_max;
   2139  1.44.2.5   nathanw 		printf("%s: Microcode loaded: int delay: %d usec, "
   2140  1.44.2.5   nathanw 		    "max bundle: %d\n", sc->sc_dev.dv_xname,
   2141  1.44.2.5   nathanw 		    sc->sc_int_delay,
   2142  1.44.2.5   nathanw 		    uc->bundle_max_offset == 0 ? 0 : sc->sc_bundle_max);
   2143  1.44.2.5   nathanw 	}
   2144  1.44.2.5   nathanw 
   2145  1.44.2.5   nathanw 	sc->sc_flags |= FXPF_UCODE_LOADED;
   2146      1.10  sommerfe }
   2147      1.10  sommerfe 
   2148      1.10  sommerfe int
   2149  1.44.2.1   nathanw fxp_enable(struct fxp_softc *sc)
   2150      1.10  sommerfe {
   2151      1.10  sommerfe 
   2152      1.10  sommerfe 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   2153      1.10  sommerfe 		if ((*sc->sc_enable)(sc) != 0) {
   2154      1.10  sommerfe 			printf("%s: device enable failed\n",
   2155      1.19     enami 			    sc->sc_dev.dv_xname);
   2156      1.10  sommerfe 			return (EIO);
   2157      1.10  sommerfe 		}
   2158      1.10  sommerfe 	}
   2159      1.10  sommerfe 
   2160      1.10  sommerfe 	sc->sc_enabled = 1;
   2161      1.19     enami 	return (0);
   2162      1.10  sommerfe }
   2163      1.10  sommerfe 
   2164      1.10  sommerfe void
   2165  1.44.2.1   nathanw fxp_disable(struct fxp_softc *sc)
   2166      1.10  sommerfe {
   2167      1.19     enami 
   2168      1.10  sommerfe 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   2169      1.10  sommerfe 		(*sc->sc_disable)(sc);
   2170      1.10  sommerfe 		sc->sc_enabled = 0;
   2171      1.10  sommerfe 	}
   2172      1.18      joda }
   2173      1.18      joda 
   2174      1.20     enami /*
   2175      1.20     enami  * fxp_activate:
   2176      1.20     enami  *
   2177      1.20     enami  *	Handle device activation/deactivation requests.
   2178      1.20     enami  */
   2179      1.20     enami int
   2180  1.44.2.1   nathanw fxp_activate(struct device *self, enum devact act)
   2181      1.20     enami {
   2182      1.20     enami 	struct fxp_softc *sc = (void *) self;
   2183      1.20     enami 	int s, error = 0;
   2184      1.20     enami 
   2185      1.20     enami 	s = splnet();
   2186      1.20     enami 	switch (act) {
   2187      1.20     enami 	case DVACT_ACTIVATE:
   2188      1.20     enami 		error = EOPNOTSUPP;
   2189      1.20     enami 		break;
   2190      1.20     enami 
   2191      1.20     enami 	case DVACT_DEACTIVATE:
   2192      1.20     enami 		if (sc->sc_flags & FXPF_MII)
   2193      1.20     enami 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   2194      1.20     enami 			    MII_OFFSET_ANY);
   2195      1.20     enami 		if_deactivate(&sc->sc_ethercom.ec_if);
   2196      1.20     enami 		break;
   2197      1.20     enami 	}
   2198      1.20     enami 	splx(s);
   2199      1.20     enami 
   2200      1.20     enami 	return (error);
   2201      1.20     enami }
   2202      1.20     enami 
   2203      1.20     enami /*
   2204      1.20     enami  * fxp_detach:
   2205      1.20     enami  *
   2206      1.20     enami  *	Detach an i82557 interface.
   2207      1.20     enami  */
   2208      1.18      joda int
   2209  1.44.2.1   nathanw fxp_detach(struct fxp_softc *sc)
   2210      1.18      joda {
   2211      1.18      joda 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2212      1.18      joda 	int i;
   2213      1.34     jhawk 
   2214      1.34     jhawk 	/* Succeed now if there's no work to do. */
   2215      1.34     jhawk 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   2216      1.34     jhawk 		return (0);
   2217      1.18      joda 
   2218      1.18      joda 	/* Unhook our tick handler. */
   2219      1.24   thorpej 	callout_stop(&sc->sc_callout);
   2220      1.18      joda 
   2221      1.18      joda 	if (sc->sc_flags & FXPF_MII) {
   2222      1.18      joda 		/* Detach all PHYs */
   2223      1.18      joda 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2224      1.18      joda 	}
   2225      1.18      joda 
   2226      1.18      joda 	/* Delete all remaining media. */
   2227      1.18      joda 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2228      1.18      joda 
   2229      1.18      joda #if NRND > 0
   2230      1.18      joda 	rnd_detach_source(&sc->rnd_source);
   2231      1.18      joda #endif
   2232      1.18      joda 	ether_ifdetach(ifp);
   2233      1.18      joda 	if_detach(ifp);
   2234      1.18      joda 
   2235      1.18      joda 	for (i = 0; i < FXP_NRFABUFS; i++) {
   2236      1.18      joda 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   2237      1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   2238      1.18      joda 	}
   2239      1.18      joda 
   2240      1.18      joda 	for (i = 0; i < FXP_NTXCB; i++) {
   2241      1.18      joda 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2242      1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2243      1.18      joda 	}
   2244      1.18      joda 
   2245      1.18      joda 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   2246      1.18      joda 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   2247      1.18      joda 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   2248      1.19     enami 	    sizeof(struct fxp_control_data));
   2249      1.18      joda 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2250      1.18      joda 
   2251      1.18      joda 	shutdownhook_disestablish(sc->sc_sdhook);
   2252      1.23   thorpej 	powerhook_disestablish(sc->sc_powerhook);
   2253      1.18      joda 
   2254      1.18      joda 	return (0);
   2255       1.1   thorpej }
   2256