Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.53
      1  1.53   thorpej /*	$NetBSD: i82557.c,v 1.53 2001/06/02 01:04:01 thorpej Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*-
      4  1.52   thorpej  * Copyright (c) 1997, 1998, 1999, 2001 The NetBSD Foundation, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1   thorpej  * NASA Ames Research Center.
     10   1.1   thorpej  *
     11   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.1   thorpej  * modification, are permitted provided that the following conditions
     13   1.1   thorpej  * are met:
     14   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20   1.1   thorpej  *    must display the following acknowledgement:
     21   1.1   thorpej  *	This product includes software developed by the NetBSD
     22   1.1   thorpej  *	Foundation, Inc. and its contributors.
     23   1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25   1.1   thorpej  *    from this software without specific prior written permission.
     26   1.1   thorpej  *
     27   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1   thorpej  */
     39   1.1   thorpej 
     40   1.1   thorpej /*
     41   1.1   thorpej  * Copyright (c) 1995, David Greenman
     42  1.52   thorpej  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43   1.1   thorpej  * All rights reserved.
     44   1.1   thorpej  *
     45   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46   1.1   thorpej  * modification, are permitted provided that the following conditions
     47   1.1   thorpej  * are met:
     48   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49   1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50   1.1   thorpej  *    disclaimer.
     51   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54   1.1   thorpej  *
     55   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56   1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57   1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58   1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59   1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60   1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61   1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62   1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63   1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64   1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65   1.1   thorpej  * SUCH DAMAGE.
     66   1.1   thorpej  *
     67  1.52   thorpej  *	Id: if_fxp.c,v 1.113 2001/05/17 23:50:24 jlemon
     68   1.1   thorpej  */
     69   1.1   thorpej 
     70   1.1   thorpej /*
     71  1.14  sommerfe  * Device driver for the Intel i82557 fast Ethernet controller,
     72  1.14  sommerfe  * and its successors, the i82558 and i82559.
     73   1.1   thorpej  */
     74   1.1   thorpej 
     75   1.1   thorpej #include "opt_inet.h"
     76   1.1   thorpej #include "opt_ns.h"
     77   1.1   thorpej #include "bpfilter.h"
     78   1.1   thorpej #include "rnd.h"
     79   1.1   thorpej 
     80   1.1   thorpej #include <sys/param.h>
     81   1.1   thorpej #include <sys/systm.h>
     82  1.24   thorpej #include <sys/callout.h>
     83   1.1   thorpej #include <sys/mbuf.h>
     84   1.1   thorpej #include <sys/malloc.h>
     85   1.1   thorpej #include <sys/kernel.h>
     86   1.1   thorpej #include <sys/socket.h>
     87   1.1   thorpej #include <sys/ioctl.h>
     88   1.1   thorpej #include <sys/errno.h>
     89   1.1   thorpej #include <sys/device.h>
     90   1.1   thorpej 
     91  1.15   thorpej #include <machine/endian.h>
     92  1.15   thorpej 
     93  1.35       mrg #include <uvm/uvm_extern.h>
     94   1.1   thorpej 
     95   1.1   thorpej #if NRND > 0
     96   1.1   thorpej #include <sys/rnd.h>
     97   1.1   thorpej #endif
     98   1.1   thorpej 
     99   1.1   thorpej #include <net/if.h>
    100   1.1   thorpej #include <net/if_dl.h>
    101   1.1   thorpej #include <net/if_media.h>
    102   1.1   thorpej #include <net/if_ether.h>
    103   1.1   thorpej 
    104   1.1   thorpej #if NBPFILTER > 0
    105   1.1   thorpej #include <net/bpf.h>
    106   1.1   thorpej #endif
    107   1.1   thorpej 
    108   1.1   thorpej #ifdef INET
    109   1.1   thorpej #include <netinet/in.h>
    110   1.1   thorpej #include <netinet/if_inarp.h>
    111   1.1   thorpej #endif
    112   1.1   thorpej 
    113   1.1   thorpej #ifdef NS
    114   1.1   thorpej #include <netns/ns.h>
    115   1.1   thorpej #include <netns/ns_if.h>
    116   1.1   thorpej #endif
    117   1.1   thorpej 
    118   1.1   thorpej #include <machine/bus.h>
    119   1.1   thorpej #include <machine/intr.h>
    120   1.1   thorpej 
    121   1.1   thorpej #include <dev/mii/miivar.h>
    122   1.1   thorpej 
    123   1.1   thorpej #include <dev/ic/i82557reg.h>
    124   1.1   thorpej #include <dev/ic/i82557var.h>
    125   1.1   thorpej 
    126   1.1   thorpej /*
    127   1.1   thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    128   1.1   thorpej  * card DMAs the packet immediately following the RFA.  However,
    129   1.1   thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    130   1.1   thorpej  * This means that the packet is misaligned.  To compensate,
    131   1.1   thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    132   1.1   thorpej  * alignes the packet after the Ethernet header at a 32-bit
    133   1.1   thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    134   1.1   thorpej  */
    135   1.1   thorpej #define	RFA_ALIGNMENT_FUDGE	2
    136   1.1   thorpej 
    137   1.1   thorpej /*
    138  1.52   thorpej  * The configuration byte map has several undefined fields which
    139  1.52   thorpej  * must be one or must be zero.  Set up a template for these bits
    140  1.52   thorpej  * only (assuming an i82557 chip), leaving the actual configuration
    141  1.52   thorpej  * for fxp_init().
    142  1.52   thorpej  *
    143  1.52   thorpej  * See the definition of struct fxp_cb_config for the bit definitions.
    144   1.1   thorpej  */
    145  1.52   thorpej const u_int8_t fxp_cb_config_template[] = {
    146   1.1   thorpej 	0x0, 0x0,		/* cb_status */
    147  1.52   thorpej 	0x0, 0x0,		/* cb_command */
    148  1.52   thorpej 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
    149  1.52   thorpej 	0x0,	/*  0 */
    150  1.52   thorpej 	0x0,	/*  1 */
    151   1.1   thorpej 	0x0,	/*  2 */
    152   1.1   thorpej 	0x0,	/*  3 */
    153   1.1   thorpej 	0x0,	/*  4 */
    154  1.52   thorpej 	0x0,	/*  5 */
    155  1.52   thorpej 	0x32,	/*  6 */
    156  1.52   thorpej 	0x0,	/*  7 */
    157  1.52   thorpej 	0x0,	/*  8 */
    158   1.1   thorpej 	0x0,	/*  9 */
    159  1.52   thorpej 	0x6,	/* 10 */
    160   1.1   thorpej 	0x0,	/* 11 */
    161  1.52   thorpej 	0x0,	/* 12 */
    162   1.1   thorpej 	0x0,	/* 13 */
    163   1.1   thorpej 	0xf2,	/* 14 */
    164   1.1   thorpej 	0x48,	/* 15 */
    165   1.1   thorpej 	0x0,	/* 16 */
    166   1.1   thorpej 	0x40,	/* 17 */
    167  1.52   thorpej 	0xf0,	/* 18 */
    168   1.1   thorpej 	0x0,	/* 19 */
    169   1.1   thorpej 	0x3f,	/* 20 */
    170  1.53   thorpej 	0x5,	/* 21 */
    171  1.53   thorpej 	0x0,	/* 22 */
    172  1.53   thorpej 	0x0,	/* 23 */
    173  1.53   thorpej 	0x0,	/* 24 */
    174  1.53   thorpej 	0x0,	/* 25 */
    175  1.53   thorpej 	0x0,	/* 26 */
    176  1.53   thorpej 	0x0,	/* 27 */
    177  1.53   thorpej 	0x0,	/* 28 */
    178  1.53   thorpej 	0x0,	/* 29 */
    179  1.53   thorpej 	0x0,	/* 30 */
    180  1.53   thorpej 	0x0,	/* 31 */
    181   1.1   thorpej };
    182   1.1   thorpej 
    183  1.46   thorpej void	fxp_mii_initmedia(struct fxp_softc *);
    184  1.46   thorpej int	fxp_mii_mediachange(struct ifnet *);
    185  1.46   thorpej void	fxp_mii_mediastatus(struct ifnet *, struct ifmediareq *);
    186  1.46   thorpej 
    187  1.46   thorpej void	fxp_80c24_initmedia(struct fxp_softc *);
    188  1.46   thorpej int	fxp_80c24_mediachange(struct ifnet *);
    189  1.46   thorpej void	fxp_80c24_mediastatus(struct ifnet *, struct ifmediareq *);
    190  1.46   thorpej 
    191  1.46   thorpej void	fxp_start(struct ifnet *);
    192  1.46   thorpej int	fxp_ioctl(struct ifnet *, u_long, caddr_t);
    193  1.46   thorpej void	fxp_watchdog(struct ifnet *);
    194  1.46   thorpej int	fxp_init(struct ifnet *);
    195  1.46   thorpej void	fxp_stop(struct ifnet *, int);
    196  1.46   thorpej 
    197  1.46   thorpej void	fxp_rxdrain(struct fxp_softc *);
    198  1.46   thorpej int	fxp_add_rfabuf(struct fxp_softc *, bus_dmamap_t, int);
    199  1.46   thorpej int	fxp_mdi_read(struct device *, int, int);
    200  1.46   thorpej void	fxp_statchg(struct device *);
    201  1.46   thorpej void	fxp_mdi_write(struct device *, int, int, int);
    202  1.46   thorpej void	fxp_autosize_eeprom(struct fxp_softc*);
    203  1.46   thorpej void	fxp_read_eeprom(struct fxp_softc *, u_int16_t *, int, int);
    204  1.46   thorpej void	fxp_get_info(struct fxp_softc *, u_int8_t *);
    205  1.46   thorpej void	fxp_tick(void *);
    206  1.46   thorpej void	fxp_mc_setup(struct fxp_softc *);
    207   1.1   thorpej 
    208  1.46   thorpej void	fxp_shutdown(void *);
    209  1.46   thorpej void	fxp_power(int, void *);
    210   1.1   thorpej 
    211   1.7   thorpej int	fxp_copy_small = 0;
    212  1.10  sommerfe 
    213   1.1   thorpej struct fxp_phytype {
    214   1.1   thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    215  1.46   thorpej 	void	(*fp_init)(struct fxp_softc *);
    216   1.1   thorpej } fxp_phytype_table[] = {
    217   1.1   thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    218   1.1   thorpej 	{ -1,				fxp_mii_initmedia },
    219   1.1   thorpej };
    220   1.1   thorpej 
    221   1.1   thorpej /*
    222   1.1   thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    223   1.1   thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    224   1.1   thorpej  * (1536 bytes), if an underrun occurs.
    225   1.1   thorpej  */
    226   1.1   thorpej static int tx_threshold = 64;
    227   1.1   thorpej 
    228   1.1   thorpej /*
    229   1.1   thorpej  * Wait for the previous command to be accepted (but not necessarily
    230   1.1   thorpej  * completed).
    231   1.1   thorpej  */
    232  1.46   thorpej static __inline void
    233  1.46   thorpej fxp_scb_wait(struct fxp_softc *sc)
    234   1.1   thorpej {
    235   1.1   thorpej 	int i = 10000;
    236   1.1   thorpej 
    237   1.1   thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    238   1.2   thorpej 		delay(2);
    239   1.1   thorpej 	if (i == 0)
    240   1.1   thorpej 		printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    241   1.1   thorpej }
    242   1.1   thorpej 
    243   1.1   thorpej /*
    244  1.47   thorpej  * Submit a command to the i82557.
    245  1.47   thorpej  */
    246  1.47   thorpej static __inline void
    247  1.47   thorpej fxp_scb_cmd(struct fxp_softc *sc, u_int8_t cmd)
    248  1.47   thorpej {
    249  1.47   thorpej 
    250  1.47   thorpej 	if (cmd == FXP_SCB_COMMAND_CU_RESUME &&
    251  1.47   thorpej 	    (sc->sc_flags & FXPF_FIX_RESUME_BUG) != 0) {
    252  1.49   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_NOP);
    253  1.47   thorpej 		fxp_scb_wait(sc);
    254  1.47   thorpej 	}
    255  1.47   thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
    256  1.47   thorpej }
    257  1.47   thorpej 
    258  1.47   thorpej /*
    259   1.1   thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    260   1.1   thorpej  */
    261   1.1   thorpej void
    262  1.46   thorpej fxp_attach(struct fxp_softc *sc)
    263   1.1   thorpej {
    264  1.37   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    265   1.1   thorpej 	struct ifnet *ifp;
    266   1.1   thorpej 	bus_dma_segment_t seg;
    267   1.1   thorpej 	int rseg, i, error;
    268   1.1   thorpej 	struct fxp_phytype *fp;
    269   1.1   thorpej 
    270  1.24   thorpej 	callout_init(&sc->sc_callout);
    271  1.24   thorpej 
    272  1.53   thorpej 	/* Start out using the standard RFA. */
    273  1.53   thorpej 	sc->sc_rfa_size = RFA_SIZE;
    274  1.53   thorpej 
    275   1.1   thorpej 	/*
    276  1.52   thorpej 	 * Enable some good stuff on i82558 and later.
    277  1.52   thorpej 	 */
    278  1.52   thorpej 	if (sc->sc_rev >= FXP_REV_82558_A4) {
    279  1.52   thorpej 		/* Enable the extended TxCB. */
    280  1.52   thorpej 		sc->sc_flags |= FXPF_EXT_TXCB;
    281  1.52   thorpej 	}
    282  1.52   thorpej 
    283  1.52   thorpej 	/*
    284   1.1   thorpej 	 * Allocate the control data structures, and create and load the
    285   1.1   thorpej 	 * DMA map for it.
    286   1.1   thorpej 	 */
    287   1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    288   1.1   thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    289   1.1   thorpej 	    0)) != 0) {
    290   1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    291   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    292   1.1   thorpej 		goto fail_0;
    293   1.1   thorpej 	}
    294   1.1   thorpej 
    295   1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    296   1.2   thorpej 	    sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
    297   1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    298   1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    299   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    300   1.1   thorpej 		goto fail_1;
    301   1.1   thorpej 	}
    302  1.18      joda 	sc->sc_cdseg = seg;
    303  1.18      joda 	sc->sc_cdnseg = rseg;
    304  1.18      joda 
    305   1.2   thorpej 	bzero(sc->sc_control_data, sizeof(struct fxp_control_data));
    306   1.1   thorpej 
    307   1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    308   1.1   thorpej 	    sizeof(struct fxp_control_data), 1,
    309   1.1   thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    310   1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    311   1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    312   1.1   thorpej 		goto fail_2;
    313   1.1   thorpej 	}
    314   1.1   thorpej 
    315   1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    316   1.2   thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    317   1.1   thorpej 	    0)) != 0) {
    318   1.1   thorpej 		printf("%s: can't load control data DMA map, error = %d\n",
    319   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    320   1.1   thorpej 		goto fail_3;
    321   1.1   thorpej 	}
    322   1.1   thorpej 
    323   1.1   thorpej 	/*
    324   1.1   thorpej 	 * Create the transmit buffer DMA maps.
    325   1.1   thorpej 	 */
    326   1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    327   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    328   1.1   thorpej 		    FXP_NTXSEG, MCLBYTES, 0, 0,
    329   1.2   thorpej 		    &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    330   1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    331   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    332   1.1   thorpej 			goto fail_4;
    333   1.1   thorpej 		}
    334   1.1   thorpej 	}
    335   1.1   thorpej 
    336   1.1   thorpej 	/*
    337   1.1   thorpej 	 * Create the receive buffer DMA maps.
    338   1.1   thorpej 	 */
    339   1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    340   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    341   1.7   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    342   1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    343   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    344   1.1   thorpej 			goto fail_5;
    345   1.1   thorpej 		}
    346   1.1   thorpej 	}
    347   1.1   thorpej 
    348   1.1   thorpej 	/* Initialize MAC address and media structures. */
    349   1.1   thorpej 	fxp_get_info(sc, enaddr);
    350   1.1   thorpej 
    351  1.51   thorpej 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    352  1.51   thorpej 	    ether_sprintf(enaddr));
    353   1.1   thorpej 
    354   1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    355   1.1   thorpej 
    356   1.1   thorpej 	/*
    357   1.1   thorpej 	 * Get info about our media interface, and initialize it.  Note
    358   1.1   thorpej 	 * the table terminates itself with a phy of -1, indicating
    359   1.1   thorpej 	 * that we're using MII.
    360   1.1   thorpej 	 */
    361   1.1   thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    362   1.1   thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    363   1.1   thorpej 			break;
    364   1.1   thorpej 	(*fp->fp_init)(sc);
    365   1.1   thorpej 
    366   1.1   thorpej 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    367   1.1   thorpej 	ifp->if_softc = sc;
    368   1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    369   1.1   thorpej 	ifp->if_ioctl = fxp_ioctl;
    370   1.1   thorpej 	ifp->if_start = fxp_start;
    371   1.1   thorpej 	ifp->if_watchdog = fxp_watchdog;
    372  1.40   thorpej 	ifp->if_init = fxp_init;
    373  1.40   thorpej 	ifp->if_stop = fxp_stop;
    374  1.43   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    375   1.1   thorpej 
    376   1.1   thorpej 	/*
    377  1.39   thorpej 	 * We can support 802.1Q VLAN-sized frames.
    378  1.39   thorpej 	 */
    379  1.39   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    380  1.39   thorpej 
    381  1.39   thorpej 	/*
    382   1.1   thorpej 	 * Attach the interface.
    383   1.1   thorpej 	 */
    384   1.1   thorpej 	if_attach(ifp);
    385   1.1   thorpej 	ether_ifattach(ifp, enaddr);
    386   1.1   thorpej #if NRND > 0
    387   1.1   thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    388  1.19     enami 	    RND_TYPE_NET, 0);
    389   1.1   thorpej #endif
    390   1.1   thorpej 
    391   1.1   thorpej 	/*
    392   1.1   thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    393   1.1   thorpej 	 * doing do could allow DMA to corrupt kernel memory during the
    394   1.1   thorpej 	 * reboot before the driver initializes.
    395   1.1   thorpej 	 */
    396   1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
    397   1.1   thorpej 	if (sc->sc_sdhook == NULL)
    398   1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    399   1.1   thorpej 		    sc->sc_dev.dv_xname);
    400   1.9  sommerfe 	/*
    401   1.9  sommerfe   	 * Add suspend hook, for similar reasons..
    402   1.9  sommerfe 	 */
    403   1.9  sommerfe 	sc->sc_powerhook = powerhook_establish(fxp_power, sc);
    404   1.9  sommerfe 	if (sc->sc_powerhook == NULL)
    405   1.9  sommerfe 		printf("%s: WARNING: unable to establish power hook\n",
    406   1.9  sommerfe 		    sc->sc_dev.dv_xname);
    407  1.34     jhawk 
    408  1.34     jhawk 	/* The attach is successful. */
    409  1.34     jhawk 	sc->sc_flags |= FXPF_ATTACHED;
    410  1.34     jhawk 
    411   1.1   thorpej 	return;
    412   1.1   thorpej 
    413   1.1   thorpej 	/*
    414   1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    415   1.1   thorpej 	 * attempt.  Do this in reverse order and fall though.
    416   1.1   thorpej 	 */
    417   1.1   thorpej  fail_5:
    418   1.1   thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    419   1.7   thorpej 		if (sc->sc_rxmaps[i] != NULL)
    420   1.7   thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    421   1.1   thorpej 	}
    422   1.1   thorpej  fail_4:
    423   1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    424   1.2   thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    425   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    426   1.2   thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    427   1.1   thorpej 	}
    428   1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    429   1.1   thorpej  fail_3:
    430   1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    431   1.1   thorpej  fail_2:
    432   1.2   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    433   1.1   thorpej 	    sizeof(struct fxp_control_data));
    434   1.1   thorpej  fail_1:
    435   1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    436   1.1   thorpej  fail_0:
    437   1.1   thorpej 	return;
    438   1.1   thorpej }
    439   1.1   thorpej 
    440   1.1   thorpej void
    441  1.46   thorpej fxp_mii_initmedia(struct fxp_softc *sc)
    442   1.1   thorpej {
    443   1.1   thorpej 
    444   1.6   thorpej 	sc->sc_flags |= FXPF_MII;
    445   1.6   thorpej 
    446   1.1   thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    447   1.1   thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    448   1.1   thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    449   1.1   thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    450   1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
    451   1.1   thorpej 	    fxp_mii_mediastatus);
    452  1.17   thorpej 	/*
    453  1.17   thorpej 	 * The i82557 wedges if all of its PHYs are isolated!
    454  1.17   thorpej 	 */
    455  1.16   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    456  1.17   thorpej 	    MII_OFFSET_ANY, MIIF_NOISOLATE);
    457   1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    458   1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    459   1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    460   1.1   thorpej 	} else
    461   1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    462   1.1   thorpej }
    463   1.1   thorpej 
    464   1.1   thorpej void
    465  1.46   thorpej fxp_80c24_initmedia(struct fxp_softc *sc)
    466   1.1   thorpej {
    467   1.1   thorpej 
    468   1.1   thorpej 	/*
    469   1.1   thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    470   1.1   thorpej 	 * doesn't have a programming interface of any sort.  The
    471   1.1   thorpej 	 * media is sensed automatically based on how the link partner
    472   1.1   thorpej 	 * is configured.  This is, in essence, manual configuration.
    473   1.1   thorpej 	 */
    474   1.1   thorpej 	printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    475   1.1   thorpej 	    sc->sc_dev.dv_xname);
    476   1.1   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    477   1.1   thorpej 	    fxp_80c24_mediastatus);
    478   1.1   thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    479   1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    480   1.1   thorpej }
    481   1.1   thorpej 
    482   1.1   thorpej /*
    483   1.1   thorpej  * Device shutdown routine. Called at system shutdown after sync. The
    484   1.1   thorpej  * main purpose of this routine is to shut off receiver DMA so that
    485   1.1   thorpej  * kernel memory doesn't get clobbered during warmboot.
    486   1.1   thorpej  */
    487   1.1   thorpej void
    488  1.46   thorpej fxp_shutdown(void *arg)
    489   1.1   thorpej {
    490   1.2   thorpej 	struct fxp_softc *sc = arg;
    491   1.1   thorpej 
    492   1.9  sommerfe 	/*
    493   1.9  sommerfe 	 * Since the system's going to halt shortly, don't bother
    494   1.9  sommerfe 	 * freeing mbufs.
    495   1.9  sommerfe 	 */
    496  1.40   thorpej 	fxp_stop(&sc->sc_ethercom.ec_if, 0);
    497   1.9  sommerfe }
    498   1.9  sommerfe /*
    499   1.9  sommerfe  * Power handler routine. Called when the system is transitioning
    500   1.9  sommerfe  * into/out of power save modes.  As with fxp_shutdown, the main
    501   1.9  sommerfe  * purpose of this routine is to shut off receiver DMA so it doesn't
    502   1.9  sommerfe  * clobber kernel memory at the wrong time.
    503   1.9  sommerfe  */
    504   1.9  sommerfe void
    505  1.46   thorpej fxp_power(int why, void *arg)
    506   1.9  sommerfe {
    507   1.9  sommerfe 	struct fxp_softc *sc = arg;
    508  1.40   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    509   1.9  sommerfe 	int s;
    510   1.9  sommerfe 
    511   1.9  sommerfe 	s = splnet();
    512  1.42  takemura 	switch (why) {
    513  1.42  takemura 	case PWR_SUSPEND:
    514  1.42  takemura 	case PWR_STANDBY:
    515  1.40   thorpej 		fxp_stop(ifp, 0);
    516  1.42  takemura 		break;
    517  1.42  takemura 	case PWR_RESUME:
    518   1.9  sommerfe 		if (ifp->if_flags & IFF_UP)
    519  1.40   thorpej 			fxp_init(ifp);
    520  1.42  takemura 		break;
    521  1.42  takemura 	case PWR_SOFTSUSPEND:
    522  1.42  takemura 	case PWR_SOFTSTANDBY:
    523  1.42  takemura 	case PWR_SOFTRESUME:
    524  1.42  takemura 		break;
    525   1.9  sommerfe 	}
    526   1.9  sommerfe 	splx(s);
    527   1.1   thorpej }
    528   1.1   thorpej 
    529   1.1   thorpej /*
    530   1.1   thorpej  * Initialize the interface media.
    531   1.1   thorpej  */
    532   1.1   thorpej void
    533  1.46   thorpej fxp_get_info(struct fxp_softc *sc, u_int8_t *enaddr)
    534   1.1   thorpej {
    535  1.37   tsutsui 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    536   1.1   thorpej 
    537   1.1   thorpej 	/*
    538   1.1   thorpej 	 * Reset to a stable state.
    539   1.1   thorpej 	 */
    540   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    541   1.1   thorpej 	DELAY(10);
    542   1.1   thorpej 
    543  1.13      joda 	sc->sc_eeprom_size = 0;
    544  1.13      joda 	fxp_autosize_eeprom(sc);
    545  1.13      joda 	if(sc->sc_eeprom_size == 0) {
    546  1.28     soren 	    printf("%s: failed to detect EEPROM size\n", sc->sc_dev.dv_xname);
    547  1.13      joda 	    sc->sc_eeprom_size = 6; /* XXX panic here? */
    548  1.10  sommerfe 	}
    549  1.10  sommerfe #ifdef DEBUG
    550  1.13      joda 	printf("%s: detected %d word EEPROM\n",
    551  1.10  sommerfe 	       sc->sc_dev.dv_xname,
    552  1.10  sommerfe 	       1 << sc->sc_eeprom_size);
    553  1.10  sommerfe #endif
    554  1.10  sommerfe 
    555  1.10  sommerfe 	/*
    556   1.1   thorpej 	 * Get info about the primary PHY
    557   1.1   thorpej 	 */
    558   1.1   thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    559  1.51   thorpej 	sc->phy_primary_device =
    560  1.51   thorpej 	    (data & FXP_PHY_DEVICE_MASK) >> FXP_PHY_DEVICE_SHIFT;
    561   1.1   thorpej 
    562   1.1   thorpej 	/*
    563   1.1   thorpej 	 * Read MAC address.
    564   1.1   thorpej 	 */
    565   1.1   thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    566  1.31     soren 	enaddr[0] = myea[0] & 0xff;
    567  1.31     soren 	enaddr[1] = myea[0] >> 8;
    568  1.31     soren 	enaddr[2] = myea[1] & 0xff;
    569  1.31     soren 	enaddr[3] = myea[1] >> 8;
    570  1.31     soren 	enaddr[4] = myea[2] & 0xff;
    571  1.31     soren 	enaddr[5] = myea[2] >> 8;
    572   1.1   thorpej }
    573   1.1   thorpej 
    574   1.1   thorpej /*
    575  1.13      joda  * Figure out EEPROM size.
    576  1.13      joda  *
    577  1.13      joda  * 559's can have either 64-word or 256-word EEPROMs, the 558
    578  1.13      joda  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    579  1.13      joda  * talks about the existance of 16 to 256 word EEPROMs.
    580  1.13      joda  *
    581  1.13      joda  * The only known sizes are 64 and 256, where the 256 version is used
    582  1.13      joda  * by CardBus cards to store CIS information.
    583  1.13      joda  *
    584  1.13      joda  * The address is shifted in msb-to-lsb, and after the last
    585  1.13      joda  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    586  1.13      joda  * after which follows the actual data. We try to detect this zero, by
    587  1.13      joda  * probing the data-out bit in the EEPROM control register just after
    588  1.13      joda  * having shifted in a bit. If the bit is zero, we assume we've
    589  1.13      joda  * shifted enough address bits. The data-out should be tri-state,
    590  1.13      joda  * before this, which should translate to a logical one.
    591  1.13      joda  *
    592  1.13      joda  * Other ways to do this would be to try to read a register with known
    593  1.13      joda  * contents with a varying number of address bits, but no such
    594  1.13      joda  * register seem to be available. The high bits of register 10 are 01
    595  1.13      joda  * on the 558 and 559, but apparently not on the 557.
    596  1.13      joda  *
    597  1.13      joda  * The Linux driver computes a checksum on the EEPROM data, but the
    598  1.13      joda  * value of this checksum is not very well documented.
    599  1.13      joda  */
    600  1.13      joda 
    601  1.13      joda void
    602  1.46   thorpej fxp_autosize_eeprom(struct fxp_softc *sc)
    603  1.13      joda {
    604  1.13      joda 	u_int16_t reg;
    605  1.13      joda 	int x;
    606  1.13      joda 
    607  1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    608  1.13      joda 	/*
    609  1.13      joda 	 * Shift in read opcode.
    610  1.13      joda 	 */
    611  1.13      joda 	for (x = 3; x > 0; x--) {
    612  1.13      joda 		if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    613  1.13      joda 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    614  1.13      joda 		} else {
    615  1.13      joda 			reg = FXP_EEPROM_EECS;
    616  1.13      joda 		}
    617  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    618  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    619  1.13      joda 			    reg | FXP_EEPROM_EESK);
    620  1.33   tsutsui 		DELAY(4);
    621  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    622  1.33   tsutsui 		DELAY(4);
    623  1.13      joda 	}
    624  1.13      joda 	/*
    625  1.13      joda 	 * Shift in address, wait for the dummy zero following a correct
    626  1.13      joda 	 * address shift.
    627  1.13      joda 	 */
    628  1.13      joda 	for (x = 1; x <=  8; x++) {
    629  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    630  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    631  1.19     enami 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    632  1.33   tsutsui 		DELAY(4);
    633  1.13      joda 		if((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    634  1.13      joda 		    FXP_EEPROM_EEDO) == 0)
    635  1.13      joda 			break;
    636  1.13      joda 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    637  1.33   tsutsui 		DELAY(4);
    638  1.13      joda 	}
    639  1.13      joda 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    640  1.33   tsutsui 	DELAY(4);
    641  1.13      joda 	if(x != 6 && x != 8) {
    642  1.13      joda #ifdef DEBUG
    643  1.13      joda 		printf("%s: strange EEPROM size (%d)\n",
    644  1.13      joda 		       sc->sc_dev.dv_xname, 1 << x);
    645  1.13      joda #endif
    646  1.13      joda 	} else
    647  1.13      joda 		sc->sc_eeprom_size = x;
    648  1.13      joda }
    649  1.13      joda 
    650  1.13      joda /*
    651   1.1   thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    652   1.1   thorpej  * the read opcode (one bit at a time) and then shift in the address,
    653   1.1   thorpej  * and then you shift out the data (all of this one bit at a time).
    654   1.1   thorpej  * The word size is 16 bits, so you have to provide the address for
    655   1.1   thorpej  * every 16 bits of data.
    656   1.1   thorpej  */
    657   1.1   thorpej void
    658  1.46   thorpej fxp_read_eeprom(struct fxp_softc *sc, u_int16_t *data, int offset, int words)
    659   1.1   thorpej {
    660   1.1   thorpej 	u_int16_t reg;
    661   1.1   thorpej 	int i, x;
    662   1.1   thorpej 
    663   1.1   thorpej 	for (i = 0; i < words; i++) {
    664   1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    665   1.1   thorpej 		/*
    666   1.1   thorpej 		 * Shift in read opcode.
    667   1.1   thorpej 		 */
    668   1.1   thorpej 		for (x = 3; x > 0; x--) {
    669   1.1   thorpej 			if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    670   1.1   thorpej 				reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    671   1.1   thorpej 			} else {
    672   1.1   thorpej 				reg = FXP_EEPROM_EECS;
    673   1.1   thorpej 			}
    674   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    675   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    676   1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    677  1.33   tsutsui 			DELAY(4);
    678   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    679  1.33   tsutsui 			DELAY(4);
    680   1.1   thorpej 		}
    681   1.1   thorpej 		/*
    682   1.1   thorpej 		 * Shift in address.
    683   1.1   thorpej 		 */
    684  1.10  sommerfe 		for (x = sc->sc_eeprom_size; x > 0; x--) {
    685   1.1   thorpej 			if ((i + offset) & (1 << (x - 1))) {
    686  1.13      joda 			    reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    687   1.1   thorpej 			} else {
    688  1.13      joda 			    reg = FXP_EEPROM_EECS;
    689   1.1   thorpej 			}
    690   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    691   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    692  1.19     enami 			    reg | FXP_EEPROM_EESK);
    693  1.33   tsutsui 			DELAY(4);
    694   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    695  1.33   tsutsui 			DELAY(4);
    696   1.1   thorpej 		}
    697   1.1   thorpej 		reg = FXP_EEPROM_EECS;
    698   1.1   thorpej 		data[i] = 0;
    699   1.1   thorpej 		/*
    700   1.1   thorpej 		 * Shift out data.
    701   1.1   thorpej 		 */
    702   1.1   thorpej 		for (x = 16; x > 0; x--) {
    703   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    704   1.1   thorpej 			    reg | FXP_EEPROM_EESK);
    705  1.33   tsutsui 			DELAY(4);
    706   1.1   thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    707   1.1   thorpej 			    FXP_EEPROM_EEDO)
    708   1.1   thorpej 				data[i] |= (1 << (x - 1));
    709   1.1   thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    710  1.33   tsutsui 			DELAY(4);
    711   1.1   thorpej 		}
    712   1.1   thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    713  1.33   tsutsui 		DELAY(4);
    714   1.1   thorpej 	}
    715   1.1   thorpej }
    716   1.1   thorpej 
    717   1.1   thorpej /*
    718   1.1   thorpej  * Start packet transmission on the interface.
    719   1.1   thorpej  */
    720   1.1   thorpej void
    721  1.46   thorpej fxp_start(struct ifnet *ifp)
    722   1.1   thorpej {
    723   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
    724   1.2   thorpej 	struct mbuf *m0, *m;
    725  1.50   thorpej 	struct fxp_txdesc *txd;
    726   1.2   thorpej 	struct fxp_txsoft *txs;
    727   1.1   thorpej 	bus_dmamap_t dmamap;
    728   1.2   thorpej 	int error, lasttx, nexttx, opending, seg;
    729   1.1   thorpej 
    730   1.1   thorpej 	/*
    731   1.8   thorpej 	 * If we want a re-init, bail out now.
    732   1.1   thorpej 	 */
    733   1.8   thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    734   1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    735   1.1   thorpej 		return;
    736   1.1   thorpej 	}
    737   1.1   thorpej 
    738   1.8   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    739   1.8   thorpej 		return;
    740   1.8   thorpej 
    741   1.1   thorpej 	/*
    742   1.2   thorpej 	 * Remember the previous txpending and the current lasttx.
    743   1.1   thorpej 	 */
    744   1.2   thorpej 	opending = sc->sc_txpending;
    745   1.2   thorpej 	lasttx = sc->sc_txlast;
    746   1.1   thorpej 
    747   1.2   thorpej 	/*
    748   1.2   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    749   1.2   thorpej 	 * until we drain the queue, or use up all available transmit
    750   1.2   thorpej 	 * descriptors.
    751   1.2   thorpej 	 */
    752   1.2   thorpej 	while (sc->sc_txpending < FXP_NTXCB) {
    753   1.1   thorpej 		/*
    754   1.2   thorpej 		 * Grab a packet off the queue.
    755   1.1   thorpej 		 */
    756  1.43   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    757   1.2   thorpej 		if (m0 == NULL)
    758   1.2   thorpej 			break;
    759  1.44   thorpej 		m = NULL;
    760   1.1   thorpej 
    761   1.1   thorpej 		/*
    762   1.2   thorpej 		 * Get the next available transmit descriptor.
    763   1.1   thorpej 		 */
    764   1.2   thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    765   1.2   thorpej 		txd = FXP_CDTX(sc, nexttx);
    766   1.2   thorpej 		txs = FXP_DSTX(sc, nexttx);
    767   1.2   thorpej 		dmamap = txs->txs_dmamap;
    768   1.1   thorpej 
    769   1.1   thorpej 		/*
    770   1.2   thorpej 		 * Load the DMA map.  If this fails, the packet either
    771   1.2   thorpej 		 * didn't fit in the allotted number of frags, or we were
    772   1.2   thorpej 		 * short on resources.  In this case, we'll copy and try
    773   1.2   thorpej 		 * again.
    774   1.1   thorpej 		 */
    775   1.2   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    776   1.2   thorpej 		    BUS_DMA_NOWAIT) != 0) {
    777   1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    778   1.2   thorpej 			if (m == NULL) {
    779   1.2   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    780   1.2   thorpej 				    sc->sc_dev.dv_xname);
    781   1.2   thorpej 				break;
    782   1.1   thorpej 			}
    783   1.2   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    784   1.2   thorpej 				MCLGET(m, M_DONTWAIT);
    785   1.2   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    786   1.2   thorpej 					printf("%s: unable to allocate Tx "
    787   1.2   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    788   1.2   thorpej 					m_freem(m);
    789   1.2   thorpej 					break;
    790   1.1   thorpej 				}
    791   1.1   thorpej 			}
    792   1.2   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    793   1.2   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    794   1.2   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    795  1.44   thorpej 			    m, BUS_DMA_NOWAIT);
    796   1.2   thorpej 			if (error) {
    797   1.2   thorpej 				printf("%s: unable to load Tx buffer, "
    798   1.2   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    799   1.2   thorpej 				break;
    800   1.2   thorpej 			}
    801   1.2   thorpej 		}
    802  1.43   thorpej 
    803  1.43   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    804  1.44   thorpej 		if (m != NULL) {
    805  1.44   thorpej 			m_freem(m0);
    806  1.44   thorpej 			m0 = m;
    807  1.44   thorpej 		}
    808   1.1   thorpej 
    809   1.2   thorpej 		/* Initialize the fraglist. */
    810   1.2   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    811  1.50   thorpej 			txd->txd_tbd[seg].tb_addr =
    812  1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_addr);
    813  1.50   thorpej 			txd->txd_tbd[seg].tb_size =
    814  1.15   thorpej 			    htole32(dmamap->dm_segs[seg].ds_len);
    815   1.1   thorpej 		}
    816   1.1   thorpej 
    817   1.2   thorpej 		/* Sync the DMA map. */
    818   1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    819   1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    820   1.1   thorpej 
    821   1.1   thorpej 		/*
    822   1.2   thorpej 		 * Store a pointer to the packet so we can free it later.
    823   1.1   thorpej 		 */
    824   1.2   thorpej 		txs->txs_mbuf = m0;
    825   1.1   thorpej 
    826   1.1   thorpej 		/*
    827   1.2   thorpej 		 * Initialize the transmit descriptor.
    828   1.1   thorpej 		 */
    829  1.15   thorpej 		/* BIG_ENDIAN: no need to swap to store 0 */
    830  1.50   thorpej 		txd->txd_txcb.cb_status = 0;
    831  1.50   thorpej 		txd->txd_txcb.cb_command =
    832  1.15   thorpej 		    htole16(FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF);
    833  1.50   thorpej 		txd->txd_txcb.tx_threshold = tx_threshold;
    834  1.50   thorpej 		txd->txd_txcb.tbd_number = dmamap->dm_nsegs;
    835   1.1   thorpej 
    836   1.2   thorpej 		FXP_CDTXSYNC(sc, nexttx,
    837   1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    838   1.2   thorpej 
    839   1.2   thorpej 		/* Advance the tx pointer. */
    840   1.2   thorpej 		sc->sc_txpending++;
    841   1.2   thorpej 		sc->sc_txlast = nexttx;
    842   1.1   thorpej 
    843   1.1   thorpej #if NBPFILTER > 0
    844   1.1   thorpej 		/*
    845   1.1   thorpej 		 * Pass packet to bpf if there is a listener.
    846   1.1   thorpej 		 */
    847   1.1   thorpej 		if (ifp->if_bpf)
    848   1.2   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    849   1.1   thorpej #endif
    850   1.1   thorpej 	}
    851   1.1   thorpej 
    852   1.2   thorpej 	if (sc->sc_txpending == FXP_NTXCB) {
    853   1.2   thorpej 		/* No more slots; notify upper layer. */
    854   1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    855   1.2   thorpej 	}
    856   1.2   thorpej 
    857   1.2   thorpej 	if (sc->sc_txpending != opending) {
    858   1.2   thorpej 		/*
    859   1.2   thorpej 		 * We enqueued packets.  If the transmitter was idle,
    860   1.2   thorpej 		 * reset the txdirty pointer.
    861   1.2   thorpej 		 */
    862   1.2   thorpej 		if (opending == 0)
    863   1.2   thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
    864   1.2   thorpej 
    865   1.2   thorpej 		/*
    866   1.2   thorpej 		 * Cause the chip to interrupt and suspend command
    867   1.2   thorpej 		 * processing once the last packet we've enqueued
    868   1.2   thorpej 		 * has been transmitted.
    869   1.2   thorpej 		 */
    870  1.50   thorpej 		FXP_CDTX(sc, sc->sc_txlast)->txd_txcb.cb_command |=
    871  1.15   thorpej 		    htole16(FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
    872   1.2   thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
    873   1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    874   1.2   thorpej 
    875   1.2   thorpej 		/*
    876   1.2   thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
    877   1.2   thorpej 		 * on the command prior to the first packet we set up.
    878   1.2   thorpej 		 */
    879   1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    880   1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    881  1.50   thorpej 		FXP_CDTX(sc, lasttx)->txd_txcb.cb_command &=
    882  1.50   thorpej 		    htole16(~FXP_CB_COMMAND_S);
    883   1.2   thorpej 		FXP_CDTXSYNC(sc, lasttx,
    884   1.2   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    885   1.2   thorpej 
    886   1.2   thorpej 		/*
    887   1.2   thorpej 		 * Issue a Resume command in case the chip was suspended.
    888   1.2   thorpej 		 */
    889   1.1   thorpej 		fxp_scb_wait(sc);
    890  1.47   thorpej 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
    891   1.1   thorpej 
    892   1.2   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    893   1.1   thorpej 		ifp->if_timer = 5;
    894   1.1   thorpej 	}
    895   1.1   thorpej }
    896   1.1   thorpej 
    897   1.1   thorpej /*
    898   1.1   thorpej  * Process interface interrupts.
    899   1.1   thorpej  */
    900   1.1   thorpej int
    901  1.46   thorpej fxp_intr(void *arg)
    902   1.1   thorpej {
    903   1.1   thorpej 	struct fxp_softc *sc = arg;
    904  1.39   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
    905   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    906  1.50   thorpej 	struct fxp_txdesc *txd;
    907   1.2   thorpej 	struct fxp_txsoft *txs;
    908   1.7   thorpej 	struct mbuf *m, *m0;
    909   1.7   thorpej 	bus_dmamap_t rxmap;
    910   1.7   thorpej 	struct fxp_rfa *rfa;
    911   1.8   thorpej 	int i, claimed = 0;
    912  1.15   thorpej 	u_int16_t len, rxstat, txstat;
    913   1.1   thorpej 	u_int8_t statack;
    914   1.1   thorpej 
    915  1.18      joda 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
    916  1.20     enami 		return (0);
    917   1.9  sommerfe 	/*
    918   1.9  sommerfe 	 * If the interface isn't running, don't try to
    919   1.9  sommerfe 	 * service the interrupt.. just ack it and bail.
    920   1.9  sommerfe 	 */
    921   1.9  sommerfe 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    922   1.9  sommerfe 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
    923   1.9  sommerfe 		if (statack) {
    924   1.9  sommerfe 			claimed = 1;
    925   1.9  sommerfe 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    926   1.9  sommerfe 		}
    927  1.20     enami 		return (claimed);
    928   1.9  sommerfe 	}
    929   1.9  sommerfe 
    930   1.1   thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
    931   1.1   thorpej 		claimed = 1;
    932   1.1   thorpej 
    933   1.1   thorpej 		/*
    934   1.1   thorpej 		 * First ACK all the interrupts in this pass.
    935   1.1   thorpej 		 */
    936   1.1   thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    937   1.1   thorpej 
    938   1.1   thorpej 		/*
    939   1.1   thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
    940   1.1   thorpej 		 * condition exists, get whatever packets we can and
    941   1.1   thorpej 		 * re-start the receiver.
    942   1.1   thorpej 		 */
    943   1.1   thorpej 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
    944   1.1   thorpej  rcvloop:
    945   1.7   thorpej 			m = sc->sc_rxq.ifq_head;
    946   1.7   thorpej 			rfa = FXP_MTORFA(m);
    947   1.7   thorpej 			rxmap = M_GETCTX(m, bus_dmamap_t);
    948   1.1   thorpej 
    949   1.7   thorpej 			FXP_RFASYNC(sc, m,
    950   1.1   thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    951   1.1   thorpej 
    952  1.15   thorpej 			rxstat = le16toh(rfa->rfa_status);
    953  1.15   thorpej 
    954  1.15   thorpej 			if ((rxstat & FXP_RFA_STATUS_C) == 0) {
    955   1.1   thorpej 				/*
    956   1.7   thorpej 				 * We have processed all of the
    957   1.7   thorpej 				 * receive buffers.
    958   1.1   thorpej 				 */
    959  1.36   thorpej 				FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
    960   1.7   thorpej 				goto do_transmit;
    961   1.7   thorpej 			}
    962   1.7   thorpej 
    963   1.7   thorpej 			IF_DEQUEUE(&sc->sc_rxq, m);
    964   1.7   thorpej 
    965   1.7   thorpej 			FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
    966   1.7   thorpej 
    967  1.15   thorpej 			len = le16toh(rfa->actual_size) &
    968  1.15   thorpej 			    (m->m_ext.ext_size - 1);
    969   1.1   thorpej 
    970   1.7   thorpej 			if (len < sizeof(struct ether_header)) {
    971   1.1   thorpej 				/*
    972   1.7   thorpej 				 * Runt packet; drop it now.
    973   1.1   thorpej 				 */
    974   1.7   thorpej 				FXP_INIT_RFABUF(sc, m);
    975   1.7   thorpej 				goto rcvloop;
    976   1.7   thorpej 			}
    977   1.7   thorpej 
    978   1.7   thorpej 			/*
    979  1.39   thorpej 			 * If support for 802.1Q VLAN sized frames is
    980  1.39   thorpej 			 * enabled, we need to do some additional error
    981  1.39   thorpej 			 * checking (as we are saving bad frames, in
    982  1.39   thorpej 			 * order to receive the larger ones).
    983  1.39   thorpej 			 */
    984  1.39   thorpej 			if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
    985  1.39   thorpej 			    (rxstat & (FXP_RFA_STATUS_OVERRUN|
    986  1.39   thorpej 				       FXP_RFA_STATUS_RNR|
    987  1.39   thorpej 				       FXP_RFA_STATUS_ALIGN|
    988  1.39   thorpej 				       FXP_RFA_STATUS_CRC)) != 0) {
    989  1.39   thorpej 				FXP_INIT_RFABUF(sc, m);
    990  1.39   thorpej 				goto rcvloop;
    991  1.39   thorpej 			}
    992  1.39   thorpej 
    993  1.39   thorpej 			/*
    994   1.7   thorpej 			 * If the packet is small enough to fit in a
    995   1.7   thorpej 			 * single header mbuf, allocate one and copy
    996   1.7   thorpej 			 * the data into it.  This greatly reduces
    997   1.7   thorpej 			 * memory consumption when we receive lots
    998   1.7   thorpej 			 * of small packets.
    999   1.7   thorpej 			 *
   1000   1.7   thorpej 			 * Otherwise, we add a new buffer to the receive
   1001   1.7   thorpej 			 * chain.  If this fails, we drop the packet and
   1002   1.7   thorpej 			 * recycle the old buffer.
   1003   1.7   thorpej 			 */
   1004   1.7   thorpej 			if (fxp_copy_small != 0 && len <= MHLEN) {
   1005   1.7   thorpej 				MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1006   1.7   thorpej 				if (m == NULL)
   1007   1.7   thorpej 					goto dropit;
   1008   1.7   thorpej 				memcpy(mtod(m0, caddr_t),
   1009   1.7   thorpej 				    mtod(m, caddr_t), len);
   1010   1.7   thorpej 				FXP_INIT_RFABUF(sc, m);
   1011   1.7   thorpej 				m = m0;
   1012   1.7   thorpej 			} else {
   1013   1.7   thorpej 				if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
   1014   1.7   thorpej  dropit:
   1015   1.7   thorpej 					ifp->if_ierrors++;
   1016   1.7   thorpej 					FXP_INIT_RFABUF(sc, m);
   1017   1.7   thorpej 					goto rcvloop;
   1018   1.7   thorpej 				}
   1019   1.7   thorpej 			}
   1020   1.7   thorpej 
   1021   1.7   thorpej 			m->m_pkthdr.rcvif = ifp;
   1022   1.7   thorpej 			m->m_pkthdr.len = m->m_len = len;
   1023   1.7   thorpej 
   1024   1.1   thorpej #if NBPFILTER > 0
   1025   1.7   thorpej 			/*
   1026   1.7   thorpej 			 * Pass this up to any BPF listeners, but only
   1027   1.7   thorpej 			 * pass it up the stack it its for us.
   1028   1.7   thorpej 			 */
   1029  1.38   thorpej 			if (ifp->if_bpf)
   1030   1.7   thorpej 				bpf_mtap(ifp->if_bpf, m);
   1031  1.38   thorpej #endif
   1032   1.7   thorpej 
   1033   1.7   thorpej 			/* Pass it on. */
   1034   1.7   thorpej 			(*ifp->if_input)(ifp, m);
   1035   1.7   thorpej 			goto rcvloop;
   1036   1.7   thorpej 		}
   1037   1.7   thorpej 
   1038   1.7   thorpej  do_transmit:
   1039   1.7   thorpej 		if (statack & FXP_SCB_STATACK_RNR) {
   1040   1.7   thorpej 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1041   1.7   thorpej 			fxp_scb_wait(sc);
   1042   1.7   thorpej 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1043   1.7   thorpej 			    rxmap->dm_segs[0].ds_addr +
   1044   1.7   thorpej 			    RFA_ALIGNMENT_FUDGE);
   1045  1.47   thorpej 			fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1046   1.1   thorpej 		}
   1047   1.7   thorpej 
   1048   1.1   thorpej 		/*
   1049   1.1   thorpej 		 * Free any finished transmit mbuf chains.
   1050   1.1   thorpej 		 */
   1051   1.5   thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
   1052   1.2   thorpej 			ifp->if_flags &= ~IFF_OACTIVE;
   1053   1.2   thorpej 			for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1054   1.2   thorpej 			     i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1055   1.2   thorpej 				txd = FXP_CDTX(sc, i);
   1056   1.2   thorpej 				txs = FXP_DSTX(sc, i);
   1057   1.2   thorpej 
   1058   1.2   thorpej 				FXP_CDTXSYNC(sc, i,
   1059   1.1   thorpej 				    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1060   1.2   thorpej 
   1061  1.50   thorpej 				txstat = le16toh(txd->txd_txcb.cb_status);
   1062  1.15   thorpej 
   1063  1.15   thorpej 				if ((txstat & FXP_CB_STATUS_C) == 0)
   1064   1.1   thorpej 					break;
   1065   1.2   thorpej 
   1066   1.2   thorpej 				bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1067   1.2   thorpej 				    0, txs->txs_dmamap->dm_mapsize,
   1068   1.2   thorpej 				    BUS_DMASYNC_POSTWRITE);
   1069   1.2   thorpej 				bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1070   1.2   thorpej 				m_freem(txs->txs_mbuf);
   1071   1.2   thorpej 				txs->txs_mbuf = NULL;
   1072   1.1   thorpej 			}
   1073   1.2   thorpej 
   1074   1.2   thorpej 			/* Update the dirty transmit buffer pointer. */
   1075   1.2   thorpej 			sc->sc_txdirty = i;
   1076   1.2   thorpej 
   1077   1.2   thorpej 			/*
   1078   1.2   thorpej 			 * Cancel the watchdog timer if there are no pending
   1079   1.2   thorpej 			 * transmissions.
   1080   1.2   thorpej 			 */
   1081   1.2   thorpej 			if (sc->sc_txpending == 0) {
   1082   1.1   thorpej 				ifp->if_timer = 0;
   1083   1.2   thorpej 
   1084   1.2   thorpej 				/*
   1085   1.8   thorpej 				 * If we want a re-init, do that now.
   1086   1.2   thorpej 				 */
   1087   1.8   thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
   1088  1.40   thorpej 					(void) fxp_init(ifp);
   1089   1.1   thorpej 			}
   1090   1.2   thorpej 
   1091   1.1   thorpej 			/*
   1092   1.2   thorpej 			 * Try to get more packets going.
   1093   1.1   thorpej 			 */
   1094   1.2   thorpej 			fxp_start(ifp);
   1095   1.1   thorpej 		}
   1096   1.1   thorpej 	}
   1097   1.1   thorpej 
   1098   1.1   thorpej #if NRND > 0
   1099   1.1   thorpej 	if (claimed)
   1100   1.1   thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
   1101   1.1   thorpej #endif
   1102   1.1   thorpej 	return (claimed);
   1103   1.1   thorpej }
   1104   1.1   thorpej 
   1105   1.1   thorpej /*
   1106   1.1   thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1107   1.1   thorpej  * allow you to access these counters without doing a fairly
   1108   1.1   thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1109   1.1   thorpej  * we do this operation here only once per second. The statistics
   1110   1.1   thorpej  * counters in the kernel are updated from the previous dump-stats
   1111   1.1   thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1112   1.1   thorpej  * counters are zeroed when the DMA completes. If we can't start
   1113   1.1   thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1114   1.1   thorpej  * them again next time.
   1115   1.1   thorpej  */
   1116   1.1   thorpej void
   1117  1.46   thorpej fxp_tick(void *arg)
   1118   1.1   thorpej {
   1119   1.1   thorpej 	struct fxp_softc *sc = arg;
   1120   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1121   1.2   thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1122   1.8   thorpej 	int s;
   1123   1.2   thorpej 
   1124  1.20     enami 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1125  1.20     enami 		return;
   1126  1.20     enami 
   1127   1.2   thorpej 	s = splnet();
   1128   1.2   thorpej 
   1129  1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1130  1.32   tsutsui 
   1131  1.15   thorpej 	ifp->if_opackets += le32toh(sp->tx_good);
   1132  1.15   thorpej 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1133   1.1   thorpej 	if (sp->rx_good) {
   1134  1.15   thorpej 		ifp->if_ipackets += le32toh(sp->rx_good);
   1135   1.7   thorpej 		sc->sc_rxidle = 0;
   1136   1.1   thorpej 	} else {
   1137   1.7   thorpej 		sc->sc_rxidle++;
   1138   1.1   thorpej 	}
   1139   1.1   thorpej 	ifp->if_ierrors +=
   1140  1.15   thorpej 	    le32toh(sp->rx_crc_errors) +
   1141  1.15   thorpej 	    le32toh(sp->rx_alignment_errors) +
   1142  1.15   thorpej 	    le32toh(sp->rx_rnr_errors) +
   1143  1.15   thorpej 	    le32toh(sp->rx_overrun_errors);
   1144   1.1   thorpej 	/*
   1145   1.1   thorpej 	 * If any transmit underruns occured, bump up the transmit
   1146   1.1   thorpej 	 * threshold by another 512 bytes (64 * 8).
   1147   1.1   thorpej 	 */
   1148   1.1   thorpej 	if (sp->tx_underruns) {
   1149  1.15   thorpej 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1150   1.1   thorpej 		if (tx_threshold < 192)
   1151   1.1   thorpej 			tx_threshold += 64;
   1152   1.1   thorpej 	}
   1153   1.1   thorpej 
   1154   1.1   thorpej 	/*
   1155   1.1   thorpej 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
   1156   1.1   thorpej 	 * then assume the receiver has locked up and attempt to clear
   1157   1.8   thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1158   1.8   thorpej 	 * resetting the interface). This is a work-around for a bug in
   1159   1.8   thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1160   1.8   thorpej 	 * of garbage in the syncronization bits prior to the packet header.
   1161   1.8   thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1162   1.8   thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1163   1.8   thorpej 	 * speed transition).
   1164   1.1   thorpej 	 */
   1165   1.7   thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1166  1.40   thorpej 		(void) fxp_init(ifp);
   1167   1.8   thorpej 		splx(s);
   1168   1.8   thorpej 		return;
   1169   1.1   thorpej 	}
   1170   1.1   thorpej 	/*
   1171   1.1   thorpej 	 * If there is no pending command, start another stats
   1172   1.1   thorpej 	 * dump. Otherwise punt for now.
   1173   1.1   thorpej 	 */
   1174   1.1   thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1175   1.1   thorpej 		/*
   1176   1.1   thorpej 		 * Start another stats dump.
   1177   1.1   thorpej 		 */
   1178  1.32   tsutsui 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1179  1.47   thorpej 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
   1180   1.1   thorpej 	} else {
   1181   1.1   thorpej 		/*
   1182   1.1   thorpej 		 * A previous command is still waiting to be accepted.
   1183   1.1   thorpej 		 * Just zero our copy of the stats and wait for the
   1184   1.1   thorpej 		 * next timer event to update them.
   1185   1.1   thorpej 		 */
   1186  1.15   thorpej 		/* BIG_ENDIAN: no swap required to store 0 */
   1187   1.1   thorpej 		sp->tx_good = 0;
   1188   1.1   thorpej 		sp->tx_underruns = 0;
   1189   1.1   thorpej 		sp->tx_total_collisions = 0;
   1190   1.1   thorpej 
   1191   1.1   thorpej 		sp->rx_good = 0;
   1192   1.1   thorpej 		sp->rx_crc_errors = 0;
   1193   1.1   thorpej 		sp->rx_alignment_errors = 0;
   1194   1.1   thorpej 		sp->rx_rnr_errors = 0;
   1195   1.1   thorpej 		sp->rx_overrun_errors = 0;
   1196   1.1   thorpej 	}
   1197   1.1   thorpej 
   1198   1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1199   1.6   thorpej 		/* Tick the MII clock. */
   1200   1.6   thorpej 		mii_tick(&sc->sc_mii);
   1201   1.6   thorpej 	}
   1202   1.2   thorpej 
   1203   1.1   thorpej 	splx(s);
   1204   1.1   thorpej 
   1205   1.1   thorpej 	/*
   1206   1.1   thorpej 	 * Schedule another timeout one second from now.
   1207   1.1   thorpej 	 */
   1208  1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1209   1.1   thorpej }
   1210   1.1   thorpej 
   1211   1.1   thorpej /*
   1212   1.7   thorpej  * Drain the receive queue.
   1213   1.7   thorpej  */
   1214   1.7   thorpej void
   1215  1.46   thorpej fxp_rxdrain(struct fxp_softc *sc)
   1216   1.7   thorpej {
   1217   1.7   thorpej 	bus_dmamap_t rxmap;
   1218   1.7   thorpej 	struct mbuf *m;
   1219   1.7   thorpej 
   1220   1.7   thorpej 	for (;;) {
   1221   1.7   thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1222   1.7   thorpej 		if (m == NULL)
   1223   1.7   thorpej 			break;
   1224   1.7   thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1225   1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1226   1.7   thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1227   1.7   thorpej 		m_freem(m);
   1228   1.7   thorpej 	}
   1229   1.7   thorpej }
   1230   1.7   thorpej 
   1231   1.7   thorpej /*
   1232   1.1   thorpej  * Stop the interface. Cancels the statistics updater and resets
   1233   1.1   thorpej  * the interface.
   1234   1.1   thorpej  */
   1235   1.1   thorpej void
   1236  1.46   thorpej fxp_stop(struct ifnet *ifp, int disable)
   1237   1.1   thorpej {
   1238  1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1239   1.2   thorpej 	struct fxp_txsoft *txs;
   1240   1.1   thorpej 	int i;
   1241   1.1   thorpej 
   1242   1.1   thorpej 	/*
   1243   1.9  sommerfe 	 * Turn down interface (done early to avoid bad interactions
   1244   1.9  sommerfe 	 * between panics, shutdown hooks, and the watchdog timer)
   1245   1.9  sommerfe 	 */
   1246   1.9  sommerfe 	ifp->if_timer = 0;
   1247   1.9  sommerfe 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1248   1.9  sommerfe 
   1249   1.9  sommerfe 	/*
   1250   1.1   thorpej 	 * Cancel stats updater.
   1251   1.1   thorpej 	 */
   1252  1.24   thorpej 	callout_stop(&sc->sc_callout);
   1253  1.12   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1254  1.12   thorpej 		/* Down the MII. */
   1255  1.12   thorpej 		mii_down(&sc->sc_mii);
   1256  1.12   thorpej 	}
   1257   1.1   thorpej 
   1258   1.1   thorpej 	/*
   1259   1.1   thorpej 	 * Issue software reset
   1260   1.1   thorpej 	 */
   1261   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
   1262   1.1   thorpej 	DELAY(10);
   1263   1.1   thorpej 
   1264   1.1   thorpej 	/*
   1265   1.1   thorpej 	 * Release any xmit buffers.
   1266   1.1   thorpej 	 */
   1267   1.2   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1268   1.2   thorpej 		txs = FXP_DSTX(sc, i);
   1269   1.2   thorpej 		if (txs->txs_mbuf != NULL) {
   1270   1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1271   1.2   thorpej 			m_freem(txs->txs_mbuf);
   1272   1.2   thorpej 			txs->txs_mbuf = NULL;
   1273   1.1   thorpej 		}
   1274   1.1   thorpej 	}
   1275   1.2   thorpej 	sc->sc_txpending = 0;
   1276   1.1   thorpej 
   1277  1.40   thorpej 	if (disable) {
   1278   1.7   thorpej 		fxp_rxdrain(sc);
   1279  1.40   thorpej 		fxp_disable(sc);
   1280   1.1   thorpej 	}
   1281   1.1   thorpej 
   1282   1.1   thorpej }
   1283   1.1   thorpej 
   1284   1.1   thorpej /*
   1285   1.1   thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1286   1.1   thorpej  * transmission is started on the interface, but no interrupt is
   1287   1.1   thorpej  * received before the timeout. This usually indicates that the
   1288   1.1   thorpej  * card has wedged for some reason.
   1289   1.1   thorpej  */
   1290   1.1   thorpej void
   1291  1.46   thorpej fxp_watchdog(struct ifnet *ifp)
   1292   1.1   thorpej {
   1293   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1294   1.1   thorpej 
   1295   1.3   thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1296   1.3   thorpej 	ifp->if_oerrors++;
   1297   1.1   thorpej 
   1298  1.40   thorpej 	(void) fxp_init(ifp);
   1299   1.1   thorpej }
   1300   1.1   thorpej 
   1301   1.2   thorpej /*
   1302   1.2   thorpej  * Initialize the interface.  Must be called at splnet().
   1303   1.2   thorpej  */
   1304   1.7   thorpej int
   1305  1.46   thorpej fxp_init(struct ifnet *ifp)
   1306   1.1   thorpej {
   1307  1.40   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1308   1.1   thorpej 	struct fxp_cb_config *cbp;
   1309   1.1   thorpej 	struct fxp_cb_ias *cb_ias;
   1310  1.50   thorpej 	struct fxp_txdesc *txd;
   1311   1.7   thorpej 	bus_dmamap_t rxmap;
   1312  1.52   thorpej 	int i, prm, save_bf, lrxen, allm, error = 0;
   1313   1.1   thorpej 
   1314  1.40   thorpej 	if ((error = fxp_enable(sc)) != 0)
   1315  1.40   thorpej 		goto out;
   1316  1.40   thorpej 
   1317   1.1   thorpej 	/*
   1318   1.1   thorpej 	 * Cancel any pending I/O
   1319   1.1   thorpej 	 */
   1320  1.40   thorpej 	fxp_stop(ifp, 0);
   1321   1.1   thorpej 
   1322  1.21      joda 	/*
   1323  1.21      joda 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1324  1.21      joda 	 * flag, and this prevents the MII from detaching resulting in
   1325  1.21      joda 	 * a panic. The flags field should perhaps be split in runtime
   1326  1.21      joda 	 * flags and more static information. For now, just clear the
   1327  1.21      joda 	 * only other flag set.
   1328  1.21      joda 	 */
   1329  1.21      joda 
   1330  1.21      joda 	sc->sc_flags &= ~FXPF_WANTINIT;
   1331   1.1   thorpej 
   1332   1.1   thorpej 	/*
   1333   1.1   thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1334   1.1   thorpej 	 * sets it up for regular linear addressing.
   1335   1.1   thorpej 	 */
   1336   1.2   thorpej 	fxp_scb_wait(sc);
   1337   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1338  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
   1339   1.1   thorpej 
   1340   1.1   thorpej 	fxp_scb_wait(sc);
   1341  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
   1342   1.1   thorpej 
   1343   1.1   thorpej 	/*
   1344   1.2   thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1345   1.2   thorpej 	 * have to setup the config block differently.
   1346   1.2   thorpej 	 */
   1347   1.3   thorpej 	fxp_mc_setup(sc);
   1348   1.2   thorpej 
   1349   1.2   thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1350   1.2   thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1351   1.2   thorpej 
   1352   1.2   thorpej 	/*
   1353  1.39   thorpej 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1354  1.39   thorpej 	 * enable "save bad frames", since they are 4 bytes larger than
   1355  1.52   thorpej 	 * the normal Ethernet maximum frame length.  On i82558 and later,
   1356  1.52   thorpej 	 * we have a better mechanism for this.
   1357  1.39   thorpej 	 */
   1358  1.52   thorpej 	save_bf = 0;
   1359  1.52   thorpej 	lrxen = 0;
   1360  1.52   thorpej 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) {
   1361  1.52   thorpej 		if (sc->sc_rev < FXP_REV_82558_A4)
   1362  1.52   thorpej 			save_bf = 1;
   1363  1.52   thorpej 		else
   1364  1.52   thorpej 			lrxen = 1;
   1365  1.52   thorpej 	}
   1366  1.39   thorpej 
   1367  1.39   thorpej 	/*
   1368   1.1   thorpej 	 * Initialize base of dump-stats buffer.
   1369   1.1   thorpej 	 */
   1370   1.1   thorpej 	fxp_scb_wait(sc);
   1371   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1372   1.2   thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1373  1.32   tsutsui 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1374  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1375   1.1   thorpej 
   1376   1.2   thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1377   1.2   thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1378   1.1   thorpej 
   1379   1.1   thorpej 	/*
   1380   1.2   thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1381   1.1   thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1382   1.1   thorpej 	 * way to initialize them all to proper values.
   1383   1.1   thorpej 	 */
   1384   1.2   thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1385   1.1   thorpej 
   1386  1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1387   1.1   thorpej 	cbp->cb_status =	0;
   1388  1.15   thorpej 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1389  1.15   thorpej 				    FXP_CB_COMMAND_EL);
   1390  1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1391  1.15   thorpej 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1392  1.53   thorpej 					/* bytes in config block */
   1393  1.53   thorpej 	cbp->byte_count =	FXP_CONFIG_LEN;
   1394   1.1   thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1395   1.1   thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1396   1.1   thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1397  1.52   thorpej 	cbp->mwi_enable =	(sc->sc_flags & FXPF_MWI) ? 1 : 0;
   1398  1.52   thorpej 	cbp->type_enable =	0;	/* actually reserved */
   1399  1.52   thorpej 	cbp->read_align_en =	(sc->sc_flags & FXPF_READ_ALIGN) ? 1 : 0;
   1400  1.52   thorpej 	cbp->end_wr_on_cl =	(sc->sc_flags & FXPF_WRITE_ALIGN) ? 1 : 0;
   1401   1.1   thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1402   1.1   thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1403  1.52   thorpej 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
   1404   1.1   thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1405  1.52   thorpej 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
   1406   1.4   thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1407  1.52   thorpej 	cbp->ext_txcb_dis =	(sc->sc_flags & FXPF_EXT_TXCB) ? 0 : 1;
   1408  1.52   thorpej 	cbp->ext_stats_dis =	1;	/* disable extended counters */
   1409  1.52   thorpej 	cbp->keep_overrun_rx =	0;	/* don't pass overrun frames to host */
   1410  1.39   thorpej 	cbp->save_bf =		save_bf;/* save bad frames */
   1411   1.1   thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1412   1.1   thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1413  1.52   thorpej 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
   1414  1.52   thorpej 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
   1415  1.51   thorpej 					/* interface mode */
   1416  1.51   thorpej 	cbp->mediatype =	(sc->sc_flags & FXPF_MII) ? 1 : 0;
   1417  1.52   thorpej 	cbp->csma_dis =		0;	/* (don't) disable link */
   1418  1.52   thorpej 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
   1419  1.52   thorpej 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
   1420  1.52   thorpej 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
   1421  1.52   thorpej 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
   1422  1.52   thorpej 	cbp->mc_wake_en =	0;	/* (don't) assert PME# on mcmatch */
   1423   1.1   thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1424   1.1   thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1425   1.1   thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1426   1.1   thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1427   1.1   thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1428   1.1   thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1429   1.1   thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1430   1.1   thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1431  1.52   thorpej 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
   1432  1.52   thorpej 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
   1433  1.52   thorpej 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
   1434  1.52   thorpej 	cbp->crscdt =		(sc->sc_flags & FXPF_MII) ? 0 : 1;
   1435   1.1   thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1436   1.1   thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1437   1.1   thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1438  1.52   thorpej 	cbp->long_rx_en =	lrxen;	/* long packet receive enable */
   1439  1.52   thorpej 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
   1440  1.52   thorpej 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
   1441  1.52   thorpej 					/* must set wake_en in PMCSR also */
   1442   1.1   thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1443   1.1   thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1444   1.1   thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1445   1.2   thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1446   1.1   thorpej 
   1447  1.52   thorpej 	if (sc->sc_rev < FXP_REV_82558_A4) {
   1448  1.52   thorpej 		/*
   1449  1.52   thorpej 		 * The i82557 has no hardware flow control, the values
   1450  1.52   thorpej 		 * here are the defaults for the chip.
   1451  1.52   thorpej 		 */
   1452  1.52   thorpej 		cbp->fc_delay_lsb =	0;
   1453  1.52   thorpej 		cbp->fc_delay_msb =	0x40;
   1454  1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1455  1.52   thorpej 		cbp->tx_fc_dis =	0;
   1456  1.52   thorpej 		cbp->rx_fc_restop =	0;
   1457  1.52   thorpej 		cbp->rx_fc_restart =	0;
   1458  1.52   thorpej 		cbp->fc_filter =	0;
   1459  1.52   thorpej 		cbp->pri_fc_loc =	1;
   1460  1.52   thorpej 	} else {
   1461  1.52   thorpej 		cbp->fc_delay_lsb =	0x1f;
   1462  1.52   thorpej 		cbp->fc_delay_msb =	0x01;
   1463  1.52   thorpej 		cbp->pri_fc_thresh =	3;
   1464  1.52   thorpej 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
   1465  1.52   thorpej 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
   1466  1.52   thorpej 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
   1467  1.52   thorpej 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
   1468  1.52   thorpej 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
   1469  1.52   thorpej 	}
   1470  1.52   thorpej 
   1471   1.2   thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1472   1.1   thorpej 
   1473   1.1   thorpej 	/*
   1474   1.1   thorpej 	 * Start the config command/DMA.
   1475   1.1   thorpej 	 */
   1476   1.1   thorpej 	fxp_scb_wait(sc);
   1477   1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1478  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1479   1.1   thorpej 	/* ...and wait for it to complete. */
   1480  1.27     jhawk 	i = 1000;
   1481   1.2   thorpej 	do {
   1482   1.2   thorpej 		FXP_CDCONFIGSYNC(sc,
   1483   1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1484  1.27     jhawk 		DELAY(1);
   1485  1.31     soren 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1486  1.26     jhawk 	if (i == 0) {
   1487  1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1488  1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1489  1.26     jhawk 		return ETIMEDOUT;
   1490  1.26     jhawk 	}
   1491   1.1   thorpej 
   1492   1.1   thorpej 	/*
   1493   1.2   thorpej 	 * Initialize the station address.
   1494   1.1   thorpej 	 */
   1495   1.2   thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1496  1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1497   1.1   thorpej 	cb_ias->cb_status = 0;
   1498  1.15   thorpej 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1499  1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1500  1.15   thorpej 	cb_ias->link_addr = 0xffffffff;
   1501   1.2   thorpej 	memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1502   1.1   thorpej 
   1503   1.2   thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1504   1.1   thorpej 
   1505   1.1   thorpej 	/*
   1506   1.1   thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1507   1.1   thorpej 	 */
   1508   1.1   thorpej 	fxp_scb_wait(sc);
   1509   1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1510  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1511   1.1   thorpej 	/* ...and wait for it to complete. */
   1512  1.27     jhawk 	i = 1000;
   1513   1.2   thorpej 	do {
   1514   1.2   thorpej 		FXP_CDIASSYNC(sc,
   1515   1.2   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1516  1.27     jhawk 		DELAY(1);
   1517  1.31     soren 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1518  1.26     jhawk 	if (i == 0) {
   1519  1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1520  1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1521  1.26     jhawk 		return ETIMEDOUT;
   1522  1.26     jhawk 	}
   1523  1.27     jhawk 
   1524   1.1   thorpej 	/*
   1525   1.2   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1526   1.2   thorpej 	 * to the end of the list so that it will wrap around to the first
   1527   1.2   thorpej 	 * descriptor when the first packet is transmitted.
   1528   1.1   thorpej 	 */
   1529   1.1   thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1530   1.2   thorpej 		txd = FXP_CDTX(sc, i);
   1531  1.50   thorpej 		memset(txd, 0, sizeof(*txd));
   1532  1.50   thorpej 		txd->txd_txcb.cb_command =
   1533  1.15   thorpej 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1534  1.50   thorpej 		txd->txd_txcb.link_addr =
   1535  1.50   thorpej 		    htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1536  1.52   thorpej 		if (sc->sc_flags & FXPF_EXT_TXCB)
   1537  1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1538  1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i) +
   1539  1.52   thorpej 				    (2 * sizeof(struct fxp_tbd)));
   1540  1.52   thorpej 		else
   1541  1.52   thorpej 			txd->txd_txcb.tbd_array_addr =
   1542  1.52   thorpej 			    htole32(FXP_CDTBDADDR(sc, i));
   1543   1.2   thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1544   1.2   thorpej 	}
   1545   1.2   thorpej 	sc->sc_txpending = 0;
   1546   1.2   thorpej 	sc->sc_txdirty = 0;
   1547   1.2   thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1548   1.2   thorpej 
   1549   1.2   thorpej 	/*
   1550   1.7   thorpej 	 * Initialize the receive buffer list.
   1551   1.7   thorpej 	 */
   1552   1.7   thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1553   1.7   thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1554   1.7   thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1555   1.7   thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1556   1.7   thorpej 			printf("%s: unable to allocate or map rx "
   1557   1.7   thorpej 			    "buffer %d, error = %d\n",
   1558   1.7   thorpej 			    sc->sc_dev.dv_xname,
   1559   1.7   thorpej 			    sc->sc_rxq.ifq_len, error);
   1560   1.7   thorpej 			/*
   1561   1.7   thorpej 			 * XXX Should attempt to run with fewer receive
   1562   1.7   thorpej 			 * XXX buffers instead of just failing.
   1563   1.7   thorpej 			 */
   1564   1.7   thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1565   1.7   thorpej 			fxp_rxdrain(sc);
   1566   1.7   thorpej 			goto out;
   1567   1.7   thorpej 		}
   1568   1.7   thorpej 	}
   1569   1.8   thorpej 	sc->sc_rxidle = 0;
   1570   1.7   thorpej 
   1571   1.7   thorpej 	/*
   1572   1.2   thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1573   1.2   thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1574   1.2   thorpej 	 * issuing a start command.  It will execute the NOP and then
   1575   1.2   thorpej 	 * suspend, pointing at the first descriptor.
   1576   1.1   thorpej 	 */
   1577   1.1   thorpej 	fxp_scb_wait(sc);
   1578   1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1579  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1580   1.1   thorpej 
   1581   1.1   thorpej 	/*
   1582   1.1   thorpej 	 * Initialize receiver buffer area - RFA.
   1583   1.1   thorpej 	 */
   1584   1.7   thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1585   1.1   thorpej 	fxp_scb_wait(sc);
   1586   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1587   1.7   thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1588  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
   1589   1.1   thorpej 
   1590   1.6   thorpej 	if (sc->sc_flags & FXPF_MII) {
   1591   1.6   thorpej 		/*
   1592   1.6   thorpej 		 * Set current media.
   1593   1.6   thorpej 		 */
   1594   1.6   thorpej 		mii_mediachg(&sc->sc_mii);
   1595   1.6   thorpej 	}
   1596   1.1   thorpej 
   1597   1.2   thorpej 	/*
   1598   1.2   thorpej 	 * ...all done!
   1599   1.2   thorpej 	 */
   1600   1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1601   1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1602   1.1   thorpej 
   1603   1.1   thorpej 	/*
   1604   1.7   thorpej 	 * Start the one second timer.
   1605   1.1   thorpej 	 */
   1606  1.24   thorpej 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1607   1.2   thorpej 
   1608   1.2   thorpej 	/*
   1609   1.2   thorpej 	 * Attempt to start output on the interface.
   1610   1.2   thorpej 	 */
   1611   1.2   thorpej 	fxp_start(ifp);
   1612   1.7   thorpej 
   1613   1.7   thorpej  out:
   1614  1.40   thorpej 	if (error) {
   1615  1.40   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1616  1.40   thorpej 		ifp->if_timer = 0;
   1617   1.7   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1618  1.40   thorpej 	}
   1619   1.7   thorpej 	return (error);
   1620   1.1   thorpej }
   1621   1.1   thorpej 
   1622   1.1   thorpej /*
   1623   1.1   thorpej  * Change media according to request.
   1624   1.1   thorpej  */
   1625   1.1   thorpej int
   1626  1.46   thorpej fxp_mii_mediachange(struct ifnet *ifp)
   1627   1.1   thorpej {
   1628   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1629   1.1   thorpej 
   1630   1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   1631   1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   1632   1.1   thorpej 	return (0);
   1633   1.1   thorpej }
   1634   1.1   thorpej 
   1635   1.1   thorpej /*
   1636   1.1   thorpej  * Notify the world which media we're using.
   1637   1.1   thorpej  */
   1638   1.1   thorpej void
   1639  1.46   thorpej fxp_mii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1640   1.1   thorpej {
   1641   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1642   1.1   thorpej 
   1643  1.10  sommerfe 	if(sc->sc_enabled == 0) {
   1644  1.10  sommerfe 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   1645  1.10  sommerfe 		ifmr->ifm_status = 0;
   1646  1.10  sommerfe 		return;
   1647  1.10  sommerfe 	}
   1648  1.10  sommerfe 
   1649   1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   1650   1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1651   1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1652   1.1   thorpej }
   1653   1.1   thorpej 
   1654   1.1   thorpej int
   1655  1.46   thorpej fxp_80c24_mediachange(struct ifnet *ifp)
   1656   1.1   thorpej {
   1657   1.1   thorpej 
   1658   1.1   thorpej 	/* Nothing to do here. */
   1659   1.1   thorpej 	return (0);
   1660   1.1   thorpej }
   1661   1.1   thorpej 
   1662   1.1   thorpej void
   1663  1.46   thorpej fxp_80c24_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1664   1.1   thorpej {
   1665   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1666   1.1   thorpej 
   1667   1.1   thorpej 	/*
   1668   1.1   thorpej 	 * Media is currently-selected media.  We cannot determine
   1669   1.1   thorpej 	 * the link status.
   1670   1.1   thorpej 	 */
   1671   1.1   thorpej 	ifmr->ifm_status = 0;
   1672   1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   1673   1.1   thorpej }
   1674   1.1   thorpej 
   1675   1.1   thorpej /*
   1676   1.1   thorpej  * Add a buffer to the end of the RFA buffer list.
   1677   1.7   thorpej  * Return 0 if successful, error code on failure.
   1678   1.7   thorpej  *
   1679   1.1   thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   1680   1.1   thorpej  * data pointer is fixed up to point just past it.
   1681   1.1   thorpej  */
   1682   1.1   thorpej int
   1683  1.46   thorpej fxp_add_rfabuf(struct fxp_softc *sc, bus_dmamap_t rxmap, int unload)
   1684   1.1   thorpej {
   1685   1.7   thorpej 	struct mbuf *m;
   1686   1.7   thorpej 	int error;
   1687   1.1   thorpej 
   1688   1.7   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1689   1.7   thorpej 	if (m == NULL)
   1690   1.7   thorpej 		return (ENOBUFS);
   1691   1.1   thorpej 
   1692   1.7   thorpej 	MCLGET(m, M_DONTWAIT);
   1693   1.7   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1694   1.7   thorpej 		m_freem(m);
   1695   1.7   thorpej 		return (ENOBUFS);
   1696   1.1   thorpej 	}
   1697   1.1   thorpej 
   1698   1.7   thorpej 	if (unload)
   1699   1.7   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1700   1.1   thorpej 
   1701   1.7   thorpej 	M_SETCTX(m, rxmap);
   1702   1.1   thorpej 
   1703   1.7   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxmap,
   1704   1.7   thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1705   1.7   thorpej 	if (error) {
   1706   1.7   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1707   1.7   thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   1708   1.7   thorpej 		panic("fxp_add_rfabuf");		/* XXX */
   1709   1.1   thorpej 	}
   1710   1.1   thorpej 
   1711   1.7   thorpej 	FXP_INIT_RFABUF(sc, m);
   1712   1.1   thorpej 
   1713   1.7   thorpej 	return (0);
   1714   1.1   thorpej }
   1715   1.1   thorpej 
   1716  1.45     lukem int
   1717  1.46   thorpej fxp_mdi_read(struct device *self, int phy, int reg)
   1718   1.1   thorpej {
   1719   1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1720   1.1   thorpej 	int count = 10000;
   1721   1.1   thorpej 	int value;
   1722   1.1   thorpej 
   1723   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1724   1.1   thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   1725   1.1   thorpej 
   1726   1.1   thorpej 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
   1727   1.1   thorpej 	    && count--)
   1728   1.1   thorpej 		DELAY(10);
   1729   1.1   thorpej 
   1730   1.1   thorpej 	if (count <= 0)
   1731   1.1   thorpej 		printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   1732   1.1   thorpej 
   1733   1.1   thorpej 	return (value & 0xffff);
   1734   1.1   thorpej }
   1735   1.1   thorpej 
   1736   1.1   thorpej void
   1737  1.46   thorpej fxp_statchg(struct device *self)
   1738   1.1   thorpej {
   1739  1.47   thorpej 	struct fxp_softc *sc = (void *) self;
   1740   1.1   thorpej 
   1741  1.47   thorpej 	/*
   1742  1.47   thorpej 	 * Determine whether or not we have to work-around the
   1743  1.47   thorpej 	 * Resume Bug.
   1744  1.47   thorpej 	 */
   1745  1.47   thorpej 	if (sc->sc_flags & FXPF_HAS_RESUME_BUG) {
   1746  1.47   thorpej 		if (IFM_TYPE(sc->sc_mii.mii_media_active) == IFM_10_T)
   1747  1.47   thorpej 			sc->sc_flags |= FXPF_FIX_RESUME_BUG;
   1748  1.47   thorpej 		else
   1749  1.47   thorpej 			sc->sc_flags &= ~FXPF_FIX_RESUME_BUG;
   1750  1.47   thorpej 	}
   1751   1.1   thorpej }
   1752   1.1   thorpej 
   1753   1.1   thorpej void
   1754  1.46   thorpej fxp_mdi_write(struct device *self, int phy, int reg, int value)
   1755   1.1   thorpej {
   1756   1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1757   1.1   thorpej 	int count = 10000;
   1758   1.1   thorpej 
   1759   1.1   thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1760   1.1   thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   1761   1.1   thorpej 	    (value & 0xffff));
   1762   1.1   thorpej 
   1763   1.1   thorpej 	while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   1764   1.1   thorpej 	    count--)
   1765   1.1   thorpej 		DELAY(10);
   1766   1.1   thorpej 
   1767   1.1   thorpej 	if (count <= 0)
   1768   1.1   thorpej 		printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   1769   1.1   thorpej }
   1770   1.1   thorpej 
   1771   1.1   thorpej int
   1772  1.46   thorpej fxp_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1773   1.1   thorpej {
   1774   1.1   thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1775   1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1776  1.40   thorpej 	int s, error;
   1777   1.1   thorpej 
   1778   1.1   thorpej 	s = splnet();
   1779   1.1   thorpej 
   1780  1.40   thorpej 	switch (cmd) {
   1781  1.40   thorpej 	case SIOCSIFMEDIA:
   1782  1.40   thorpej 	case SIOCGIFMEDIA:
   1783  1.40   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1784   1.1   thorpej 		break;
   1785   1.1   thorpej 
   1786  1.40   thorpej 	default:
   1787  1.40   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1788   1.1   thorpej 		if (error == ENETRESET) {
   1789  1.40   thorpej 			if (sc->sc_enabled) {
   1790  1.40   thorpej 				/*
   1791  1.40   thorpej 				 * Multicast list has changed; set the
   1792  1.40   thorpej 				 * hardware filter accordingly.
   1793  1.40   thorpej 				 */
   1794  1.40   thorpej 				if (sc->sc_txpending) {
   1795  1.40   thorpej 					sc->sc_flags |= FXPF_WANTINIT;
   1796  1.40   thorpej 					error = 0;
   1797  1.40   thorpej 				} else
   1798  1.40   thorpej 					error = fxp_init(ifp);
   1799  1.40   thorpej 			} else
   1800   1.8   thorpej 				error = 0;
   1801   1.1   thorpej 		}
   1802   1.1   thorpej 		break;
   1803  1.40   thorpej 	}
   1804   1.1   thorpej 
   1805  1.40   thorpej 	/* Try to get more packets going. */
   1806  1.40   thorpej 	if (sc->sc_enabled)
   1807  1.40   thorpej 		fxp_start(ifp);
   1808   1.2   thorpej 
   1809   1.2   thorpej 	splx(s);
   1810   1.1   thorpej 	return (error);
   1811   1.1   thorpej }
   1812   1.1   thorpej 
   1813   1.1   thorpej /*
   1814   1.1   thorpej  * Program the multicast filter.
   1815   1.1   thorpej  *
   1816   1.2   thorpej  * This function must be called at splnet().
   1817   1.1   thorpej  */
   1818   1.1   thorpej void
   1819  1.46   thorpej fxp_mc_setup(struct fxp_softc *sc)
   1820   1.1   thorpej {
   1821   1.2   thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   1822   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1823   1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1824   1.1   thorpej 	struct ether_multi *enm;
   1825   1.1   thorpej 	struct ether_multistep step;
   1826  1.26     jhawk 	int count, nmcasts;
   1827   1.1   thorpej 
   1828   1.8   thorpej #ifdef DIAGNOSTIC
   1829   1.8   thorpej 	if (sc->sc_txpending)
   1830   1.8   thorpej 		panic("fxp_mc_setup: pending transmissions");
   1831   1.8   thorpej #endif
   1832   1.2   thorpej 
   1833   1.2   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1834   1.1   thorpej 
   1835   1.1   thorpej 	/*
   1836   1.1   thorpej 	 * Initialize multicast setup descriptor.
   1837   1.1   thorpej 	 */
   1838   1.1   thorpej 	nmcasts = 0;
   1839   1.2   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1840   1.2   thorpej 	while (enm != NULL) {
   1841   1.2   thorpej 		/*
   1842   1.2   thorpej 		 * Check for too many multicast addresses or if we're
   1843   1.2   thorpej 		 * listening to a range.  Either way, we simply have
   1844   1.2   thorpej 		 * to accept all multicasts.
   1845   1.2   thorpej 		 */
   1846   1.2   thorpej 		if (nmcasts >= MAXMCADDR ||
   1847   1.2   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1848  1.19     enami 		    ETHER_ADDR_LEN) != 0) {
   1849   1.1   thorpej 			/*
   1850   1.2   thorpej 			 * Callers of this function must do the
   1851   1.2   thorpej 			 * right thing with this.  If we're called
   1852   1.2   thorpej 			 * from outside fxp_init(), the caller must
   1853   1.2   thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   1854   1.2   thorpej 			 * If it does, the caller must then call
   1855   1.2   thorpej 			 * fxp_init(), since allmulti is handled by
   1856   1.2   thorpej 			 * the config block.
   1857   1.1   thorpej 			 */
   1858   1.2   thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   1859   1.2   thorpej 			return;
   1860   1.1   thorpej 		}
   1861   1.2   thorpej 		memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   1862   1.2   thorpej 		    ETHER_ADDR_LEN);
   1863   1.2   thorpej 		nmcasts++;
   1864   1.2   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1865   1.2   thorpej 	}
   1866   1.2   thorpej 
   1867  1.15   thorpej 	/* BIG_ENDIAN: no need to swap to store 0 */
   1868   1.2   thorpej 	mcsp->cb_status = 0;
   1869  1.15   thorpej 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   1870  1.15   thorpej 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   1871  1.15   thorpej 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   1872   1.1   thorpej 
   1873   1.2   thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1874   1.1   thorpej 
   1875   1.1   thorpej 	/*
   1876   1.2   thorpej 	 * Wait until the command unit is not active.  This should never
   1877   1.2   thorpej 	 * happen since nothing is queued, but make sure anyway.
   1878   1.1   thorpej 	 */
   1879  1.27     jhawk 	count = 100;
   1880   1.1   thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   1881  1.26     jhawk 	    FXP_SCB_CUS_ACTIVE && --count)
   1882  1.27     jhawk 		DELAY(1);
   1883  1.26     jhawk 	if (count == 0) {
   1884  1.27     jhawk 		printf("%s at line %d: command queue timeout\n",
   1885  1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1886  1.26     jhawk 		return;
   1887  1.26     jhawk 	}
   1888   1.1   thorpej 
   1889   1.1   thorpej 	/*
   1890   1.2   thorpej 	 * Start the multicast setup command/DMA.
   1891   1.1   thorpej 	 */
   1892   1.1   thorpej 	fxp_scb_wait(sc);
   1893   1.2   thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   1894  1.47   thorpej 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
   1895   1.1   thorpej 
   1896   1.3   thorpej 	/* ...and wait for it to complete. */
   1897  1.27     jhawk 	count = 1000;
   1898   1.3   thorpej 	do {
   1899   1.3   thorpej 		FXP_CDMCSSYNC(sc,
   1900   1.3   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1901  1.27     jhawk 		DELAY(1);
   1902  1.31     soren 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   1903  1.26     jhawk 	if (count == 0) {
   1904  1.27     jhawk 		printf("%s at line %d: dmasync timeout\n",
   1905  1.27     jhawk 		    sc->sc_dev.dv_xname, __LINE__);
   1906  1.26     jhawk 		return;
   1907  1.26     jhawk 	}
   1908  1.10  sommerfe }
   1909  1.10  sommerfe 
   1910  1.10  sommerfe int
   1911  1.46   thorpej fxp_enable(struct fxp_softc *sc)
   1912  1.10  sommerfe {
   1913  1.10  sommerfe 
   1914  1.10  sommerfe 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   1915  1.10  sommerfe 		if ((*sc->sc_enable)(sc) != 0) {
   1916  1.10  sommerfe 			printf("%s: device enable failed\n",
   1917  1.19     enami 			    sc->sc_dev.dv_xname);
   1918  1.10  sommerfe 			return (EIO);
   1919  1.10  sommerfe 		}
   1920  1.10  sommerfe 	}
   1921  1.10  sommerfe 
   1922  1.10  sommerfe 	sc->sc_enabled = 1;
   1923  1.19     enami 	return (0);
   1924  1.10  sommerfe }
   1925  1.10  sommerfe 
   1926  1.10  sommerfe void
   1927  1.46   thorpej fxp_disable(struct fxp_softc *sc)
   1928  1.10  sommerfe {
   1929  1.19     enami 
   1930  1.10  sommerfe 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   1931  1.10  sommerfe 		(*sc->sc_disable)(sc);
   1932  1.10  sommerfe 		sc->sc_enabled = 0;
   1933  1.10  sommerfe 	}
   1934  1.18      joda }
   1935  1.18      joda 
   1936  1.20     enami /*
   1937  1.20     enami  * fxp_activate:
   1938  1.20     enami  *
   1939  1.20     enami  *	Handle device activation/deactivation requests.
   1940  1.20     enami  */
   1941  1.20     enami int
   1942  1.46   thorpej fxp_activate(struct device *self, enum devact act)
   1943  1.20     enami {
   1944  1.20     enami 	struct fxp_softc *sc = (void *) self;
   1945  1.20     enami 	int s, error = 0;
   1946  1.20     enami 
   1947  1.20     enami 	s = splnet();
   1948  1.20     enami 	switch (act) {
   1949  1.20     enami 	case DVACT_ACTIVATE:
   1950  1.20     enami 		error = EOPNOTSUPP;
   1951  1.20     enami 		break;
   1952  1.20     enami 
   1953  1.20     enami 	case DVACT_DEACTIVATE:
   1954  1.20     enami 		if (sc->sc_flags & FXPF_MII)
   1955  1.20     enami 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   1956  1.20     enami 			    MII_OFFSET_ANY);
   1957  1.20     enami 		if_deactivate(&sc->sc_ethercom.ec_if);
   1958  1.20     enami 		break;
   1959  1.20     enami 	}
   1960  1.20     enami 	splx(s);
   1961  1.20     enami 
   1962  1.20     enami 	return (error);
   1963  1.20     enami }
   1964  1.20     enami 
   1965  1.20     enami /*
   1966  1.20     enami  * fxp_detach:
   1967  1.20     enami  *
   1968  1.20     enami  *	Detach an i82557 interface.
   1969  1.20     enami  */
   1970  1.18      joda int
   1971  1.46   thorpej fxp_detach(struct fxp_softc *sc)
   1972  1.18      joda {
   1973  1.18      joda 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1974  1.18      joda 	int i;
   1975  1.34     jhawk 
   1976  1.34     jhawk 	/* Succeed now if there's no work to do. */
   1977  1.34     jhawk 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   1978  1.34     jhawk 		return (0);
   1979  1.18      joda 
   1980  1.18      joda 	/* Unhook our tick handler. */
   1981  1.24   thorpej 	callout_stop(&sc->sc_callout);
   1982  1.18      joda 
   1983  1.18      joda 	if (sc->sc_flags & FXPF_MII) {
   1984  1.18      joda 		/* Detach all PHYs */
   1985  1.18      joda 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1986  1.18      joda 	}
   1987  1.18      joda 
   1988  1.18      joda 	/* Delete all remaining media. */
   1989  1.18      joda 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   1990  1.18      joda 
   1991  1.18      joda #if NRND > 0
   1992  1.18      joda 	rnd_detach_source(&sc->rnd_source);
   1993  1.18      joda #endif
   1994  1.18      joda 	ether_ifdetach(ifp);
   1995  1.18      joda 	if_detach(ifp);
   1996  1.18      joda 
   1997  1.18      joda 	for (i = 0; i < FXP_NRFABUFS; i++) {
   1998  1.18      joda 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   1999  1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   2000  1.18      joda 	}
   2001  1.18      joda 
   2002  1.18      joda 	for (i = 0; i < FXP_NTXCB; i++) {
   2003  1.18      joda 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2004  1.18      joda 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   2005  1.18      joda 	}
   2006  1.18      joda 
   2007  1.18      joda 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   2008  1.18      joda 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   2009  1.18      joda 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   2010  1.19     enami 	    sizeof(struct fxp_control_data));
   2011  1.18      joda 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2012  1.18      joda 
   2013  1.18      joda 	shutdownhook_disestablish(sc->sc_sdhook);
   2014  1.23   thorpej 	powerhook_disestablish(sc->sc_powerhook);
   2015  1.18      joda 
   2016  1.18      joda 	return (0);
   2017   1.1   thorpej }
   2018