i82557.c revision 1.6 1 1.6 thorpej /* $NetBSD: i82557.c,v 1.6 1999/08/04 00:17:28 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1997, 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1995, David Greenman
42 1.1 thorpej * All rights reserved.
43 1.1 thorpej *
44 1.1 thorpej * Redistribution and use in source and binary forms, with or without
45 1.1 thorpej * modification, are permitted provided that the following conditions
46 1.1 thorpej * are met:
47 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.1 thorpej * notice unmodified, this list of conditions, and the following
49 1.1 thorpej * disclaimer.
50 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
51 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
52 1.1 thorpej * documentation and/or other materials provided with the distribution.
53 1.1 thorpej *
54 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
55 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
56 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
57 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
58 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
59 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
60 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
61 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
62 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
63 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
64 1.1 thorpej * SUCH DAMAGE.
65 1.1 thorpej *
66 1.1 thorpej * Id: if_fxp.c,v 1.47 1998/01/08 23:42:29 eivind Exp
67 1.1 thorpej */
68 1.1 thorpej
69 1.1 thorpej /*
70 1.1 thorpej * Device driver for the Intel i82557 fast Ethernet controller.
71 1.1 thorpej */
72 1.1 thorpej
73 1.1 thorpej #include "opt_inet.h"
74 1.1 thorpej #include "opt_ns.h"
75 1.1 thorpej #include "bpfilter.h"
76 1.1 thorpej #include "rnd.h"
77 1.1 thorpej
78 1.1 thorpej #include <sys/param.h>
79 1.1 thorpej #include <sys/systm.h>
80 1.1 thorpej #include <sys/mbuf.h>
81 1.1 thorpej #include <sys/malloc.h>
82 1.1 thorpej #include <sys/kernel.h>
83 1.1 thorpej #include <sys/socket.h>
84 1.1 thorpej #include <sys/ioctl.h>
85 1.1 thorpej #include <sys/errno.h>
86 1.1 thorpej #include <sys/device.h>
87 1.1 thorpej
88 1.1 thorpej #include <vm/vm.h> /* for PAGE_SIZE */
89 1.1 thorpej
90 1.1 thorpej #if NRND > 0
91 1.1 thorpej #include <sys/rnd.h>
92 1.1 thorpej #endif
93 1.1 thorpej
94 1.1 thorpej #include <net/if.h>
95 1.1 thorpej #include <net/if_dl.h>
96 1.1 thorpej #include <net/if_media.h>
97 1.1 thorpej #include <net/if_ether.h>
98 1.1 thorpej
99 1.1 thorpej #if NBPFILTER > 0
100 1.1 thorpej #include <net/bpf.h>
101 1.1 thorpej #endif
102 1.1 thorpej
103 1.1 thorpej #ifdef INET
104 1.1 thorpej #include <netinet/in.h>
105 1.1 thorpej #include <netinet/if_inarp.h>
106 1.1 thorpej #endif
107 1.1 thorpej
108 1.1 thorpej #ifdef NS
109 1.1 thorpej #include <netns/ns.h>
110 1.1 thorpej #include <netns/ns_if.h>
111 1.1 thorpej #endif
112 1.1 thorpej
113 1.1 thorpej #include <machine/bus.h>
114 1.1 thorpej #include <machine/intr.h>
115 1.1 thorpej
116 1.1 thorpej #include <dev/mii/miivar.h>
117 1.1 thorpej
118 1.1 thorpej #include <dev/ic/i82557reg.h>
119 1.1 thorpej #include <dev/ic/i82557var.h>
120 1.1 thorpej
121 1.1 thorpej /*
122 1.1 thorpej * NOTE! On the Alpha, we have an alignment constraint. The
123 1.1 thorpej * card DMAs the packet immediately following the RFA. However,
124 1.1 thorpej * the first thing in the packet is a 14-byte Ethernet header.
125 1.1 thorpej * This means that the packet is misaligned. To compensate,
126 1.1 thorpej * we actually offset the RFA 2 bytes into the cluster. This
127 1.1 thorpej * alignes the packet after the Ethernet header at a 32-bit
128 1.1 thorpej * boundary. HOWEVER! This means that the RFA is misaligned!
129 1.1 thorpej */
130 1.1 thorpej #define RFA_ALIGNMENT_FUDGE 2
131 1.1 thorpej
132 1.1 thorpej /*
133 1.1 thorpej * Template for default configuration parameters.
134 1.1 thorpej * See struct fxp_cb_config for the bit definitions.
135 1.1 thorpej */
136 1.1 thorpej u_int8_t fxp_cb_config_template[] = {
137 1.1 thorpej 0x0, 0x0, /* cb_status */
138 1.1 thorpej 0x80, 0x2, /* cb_command */
139 1.1 thorpej 0xff, 0xff, 0xff, 0xff, /* link_addr */
140 1.1 thorpej 0x16, /* 0 */
141 1.1 thorpej 0x8, /* 1 */
142 1.1 thorpej 0x0, /* 2 */
143 1.1 thorpej 0x0, /* 3 */
144 1.1 thorpej 0x0, /* 4 */
145 1.1 thorpej 0x80, /* 5 */
146 1.1 thorpej 0xb2, /* 6 */
147 1.1 thorpej 0x3, /* 7 */
148 1.1 thorpej 0x1, /* 8 */
149 1.1 thorpej 0x0, /* 9 */
150 1.1 thorpej 0x26, /* 10 */
151 1.1 thorpej 0x0, /* 11 */
152 1.1 thorpej 0x60, /* 12 */
153 1.1 thorpej 0x0, /* 13 */
154 1.1 thorpej 0xf2, /* 14 */
155 1.1 thorpej 0x48, /* 15 */
156 1.1 thorpej 0x0, /* 16 */
157 1.1 thorpej 0x40, /* 17 */
158 1.1 thorpej 0xf3, /* 18 */
159 1.1 thorpej 0x0, /* 19 */
160 1.1 thorpej 0x3f, /* 20 */
161 1.1 thorpej 0x5 /* 21 */
162 1.1 thorpej };
163 1.1 thorpej
164 1.1 thorpej void fxp_mii_initmedia __P((struct fxp_softc *));
165 1.1 thorpej int fxp_mii_mediachange __P((struct ifnet *));
166 1.1 thorpej void fxp_mii_mediastatus __P((struct ifnet *, struct ifmediareq *));
167 1.1 thorpej
168 1.1 thorpej void fxp_80c24_initmedia __P((struct fxp_softc *));
169 1.1 thorpej int fxp_80c24_mediachange __P((struct ifnet *));
170 1.1 thorpej void fxp_80c24_mediastatus __P((struct ifnet *, struct ifmediareq *));
171 1.1 thorpej
172 1.1 thorpej inline void fxp_scb_wait __P((struct fxp_softc *));
173 1.1 thorpej
174 1.1 thorpej void fxp_start __P((struct ifnet *));
175 1.1 thorpej int fxp_ioctl __P((struct ifnet *, u_long, caddr_t));
176 1.2 thorpej void fxp_init __P((struct fxp_softc *));
177 1.1 thorpej void fxp_stop __P((struct fxp_softc *));
178 1.1 thorpej void fxp_watchdog __P((struct ifnet *));
179 1.1 thorpej int fxp_add_rfabuf __P((struct fxp_softc *, struct fxp_rxdesc *));
180 1.1 thorpej int fxp_mdi_read __P((struct device *, int, int));
181 1.1 thorpej void fxp_statchg __P((struct device *));
182 1.1 thorpej void fxp_mdi_write __P((struct device *, int, int, int));
183 1.1 thorpej void fxp_read_eeprom __P((struct fxp_softc *, u_int16_t *, int, int));
184 1.1 thorpej void fxp_get_info __P((struct fxp_softc *, u_int8_t *));
185 1.1 thorpej void fxp_tick __P((void *));
186 1.3 thorpej void fxp_mc_setup __P((struct fxp_softc *));
187 1.1 thorpej
188 1.1 thorpej void fxp_shutdown __P((void *));
189 1.1 thorpej
190 1.1 thorpej struct fxp_phytype {
191 1.1 thorpej int fp_phy; /* type of PHY, -1 for MII at the end. */
192 1.1 thorpej void (*fp_init) __P((struct fxp_softc *));
193 1.1 thorpej } fxp_phytype_table[] = {
194 1.1 thorpej { FXP_PHY_80C24, fxp_80c24_initmedia },
195 1.1 thorpej { -1, fxp_mii_initmedia },
196 1.1 thorpej };
197 1.1 thorpej
198 1.1 thorpej /*
199 1.1 thorpej * Set initial transmit threshold at 64 (512 bytes). This is
200 1.1 thorpej * increased by 64 (512 bytes) at a time, to maximum of 192
201 1.1 thorpej * (1536 bytes), if an underrun occurs.
202 1.1 thorpej */
203 1.1 thorpej static int tx_threshold = 64;
204 1.1 thorpej
205 1.1 thorpej /*
206 1.1 thorpej * Wait for the previous command to be accepted (but not necessarily
207 1.1 thorpej * completed).
208 1.1 thorpej */
209 1.1 thorpej inline void
210 1.1 thorpej fxp_scb_wait(sc)
211 1.1 thorpej struct fxp_softc *sc;
212 1.1 thorpej {
213 1.1 thorpej int i = 10000;
214 1.1 thorpej
215 1.1 thorpej while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
216 1.2 thorpej delay(2);
217 1.1 thorpej if (i == 0)
218 1.1 thorpej printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
219 1.1 thorpej }
220 1.1 thorpej
221 1.1 thorpej /*
222 1.1 thorpej * Finish attaching an i82557 interface. Called by bus-specific front-end.
223 1.1 thorpej */
224 1.1 thorpej void
225 1.1 thorpej fxp_attach(sc)
226 1.1 thorpej struct fxp_softc *sc;
227 1.1 thorpej {
228 1.1 thorpej u_int8_t enaddr[6];
229 1.1 thorpej struct ifnet *ifp;
230 1.1 thorpej bus_dma_segment_t seg;
231 1.1 thorpej int rseg, i, error;
232 1.1 thorpej struct fxp_phytype *fp;
233 1.1 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * Allocate the control data structures, and create and load the
236 1.1 thorpej * DMA map for it.
237 1.1 thorpej */
238 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
239 1.1 thorpej sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
240 1.1 thorpej 0)) != 0) {
241 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
242 1.1 thorpej sc->sc_dev.dv_xname, error);
243 1.1 thorpej goto fail_0;
244 1.1 thorpej }
245 1.1 thorpej
246 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
247 1.2 thorpej sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
248 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
249 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
250 1.1 thorpej sc->sc_dev.dv_xname, error);
251 1.1 thorpej goto fail_1;
252 1.1 thorpej }
253 1.2 thorpej bzero(sc->sc_control_data, sizeof(struct fxp_control_data));
254 1.1 thorpej
255 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
256 1.1 thorpej sizeof(struct fxp_control_data), 1,
257 1.1 thorpej sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
258 1.1 thorpej printf("%s: unable to create control data DMA map, "
259 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
260 1.1 thorpej goto fail_2;
261 1.1 thorpej }
262 1.1 thorpej
263 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
264 1.2 thorpej sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
265 1.1 thorpej 0)) != 0) {
266 1.1 thorpej printf("%s: can't load control data DMA map, error = %d\n",
267 1.1 thorpej sc->sc_dev.dv_xname, error);
268 1.1 thorpej goto fail_3;
269 1.1 thorpej }
270 1.1 thorpej
271 1.1 thorpej /*
272 1.1 thorpej * Create the transmit buffer DMA maps.
273 1.1 thorpej */
274 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
275 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
276 1.1 thorpej FXP_NTXSEG, MCLBYTES, 0, 0,
277 1.2 thorpej &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
278 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
279 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
280 1.1 thorpej goto fail_4;
281 1.1 thorpej }
282 1.1 thorpej }
283 1.1 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Create the receive buffer DMA maps.
286 1.1 thorpej */
287 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
288 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
289 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rx_dmamaps[i])) != 0) {
290 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
291 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
292 1.1 thorpej goto fail_5;
293 1.1 thorpej }
294 1.1 thorpej }
295 1.1 thorpej
296 1.1 thorpej /*
297 1.1 thorpej * Pre-allocate the receive buffers.
298 1.1 thorpej */
299 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
300 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap = sc->sc_rx_dmamaps[i];
301 1.1 thorpej if (fxp_add_rfabuf(sc, &sc->sc_rxdescs[i]) != 0) {
302 1.1 thorpej printf("%s: unable to allocate or map rx buffer %d, "
303 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
304 1.1 thorpej goto fail_6;
305 1.1 thorpej }
306 1.1 thorpej }
307 1.1 thorpej
308 1.1 thorpej /* Initialize MAC address and media structures. */
309 1.1 thorpej fxp_get_info(sc, enaddr);
310 1.1 thorpej
311 1.1 thorpej printf("%s: Ethernet address %s, %s Mb/s\n", sc->sc_dev.dv_xname,
312 1.1 thorpej ether_sprintf(enaddr), sc->phy_10Mbps_only ? "10" : "10/100");
313 1.1 thorpej
314 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
315 1.1 thorpej
316 1.1 thorpej /*
317 1.1 thorpej * Get info about our media interface, and initialize it. Note
318 1.1 thorpej * the table terminates itself with a phy of -1, indicating
319 1.1 thorpej * that we're using MII.
320 1.1 thorpej */
321 1.1 thorpej for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
322 1.1 thorpej if (fp->fp_phy == sc->phy_primary_device)
323 1.1 thorpej break;
324 1.1 thorpej (*fp->fp_init)(sc);
325 1.1 thorpej
326 1.1 thorpej bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
327 1.1 thorpej ifp->if_softc = sc;
328 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
329 1.1 thorpej ifp->if_ioctl = fxp_ioctl;
330 1.1 thorpej ifp->if_start = fxp_start;
331 1.1 thorpej ifp->if_watchdog = fxp_watchdog;
332 1.1 thorpej
333 1.1 thorpej /*
334 1.1 thorpej * Attach the interface.
335 1.1 thorpej */
336 1.1 thorpej if_attach(ifp);
337 1.1 thorpej ether_ifattach(ifp, enaddr);
338 1.1 thorpej #if NBPFILTER > 0
339 1.1 thorpej bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
340 1.1 thorpej sizeof(struct ether_header));
341 1.1 thorpej #endif
342 1.1 thorpej #if NRND > 0
343 1.1 thorpej rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
344 1.1 thorpej RND_TYPE_NET, 0);
345 1.1 thorpej #endif
346 1.1 thorpej
347 1.1 thorpej /*
348 1.1 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
349 1.1 thorpej * doing do could allow DMA to corrupt kernel memory during the
350 1.1 thorpej * reboot before the driver initializes.
351 1.1 thorpej */
352 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
353 1.1 thorpej if (sc->sc_sdhook == NULL)
354 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
355 1.1 thorpej sc->sc_dev.dv_xname);
356 1.1 thorpej return;
357 1.1 thorpej
358 1.1 thorpej /*
359 1.1 thorpej * Free any resources we've allocated during the failed attach
360 1.1 thorpej * attempt. Do this in reverse order and fall though.
361 1.1 thorpej */
362 1.1 thorpej fail_6:
363 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
364 1.1 thorpej if (sc->sc_rxdescs[i].fr_mbhead != NULL) {
365 1.1 thorpej bus_dmamap_unload(sc->sc_dmat,
366 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap);
367 1.1 thorpej m_freem(sc->sc_rxdescs[i].fr_mbhead);
368 1.1 thorpej }
369 1.1 thorpej }
370 1.1 thorpej fail_5:
371 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
372 1.1 thorpej if (sc->sc_rxdescs[i].fr_dmamap != NULL)
373 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
374 1.1 thorpej sc->sc_rxdescs[i].fr_dmamap);
375 1.1 thorpej }
376 1.1 thorpej fail_4:
377 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
378 1.2 thorpej if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
379 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
380 1.2 thorpej FXP_DSTX(sc, i)->txs_dmamap);
381 1.1 thorpej }
382 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
383 1.1 thorpej fail_3:
384 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
385 1.1 thorpej fail_2:
386 1.2 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
387 1.1 thorpej sizeof(struct fxp_control_data));
388 1.1 thorpej fail_1:
389 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
390 1.1 thorpej fail_0:
391 1.1 thorpej return;
392 1.1 thorpej }
393 1.1 thorpej
394 1.1 thorpej void
395 1.1 thorpej fxp_mii_initmedia(sc)
396 1.1 thorpej struct fxp_softc *sc;
397 1.1 thorpej {
398 1.1 thorpej
399 1.6 thorpej sc->sc_flags |= FXPF_MII;
400 1.6 thorpej
401 1.1 thorpej sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
402 1.1 thorpej sc->sc_mii.mii_readreg = fxp_mdi_read;
403 1.1 thorpej sc->sc_mii.mii_writereg = fxp_mdi_write;
404 1.1 thorpej sc->sc_mii.mii_statchg = fxp_statchg;
405 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
406 1.1 thorpej fxp_mii_mediastatus);
407 1.1 thorpej mii_phy_probe(&sc->sc_dev, &sc->sc_mii, 0xffffffff);
408 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
409 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
410 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
411 1.1 thorpej } else
412 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
413 1.1 thorpej }
414 1.1 thorpej
415 1.1 thorpej void
416 1.1 thorpej fxp_80c24_initmedia(sc)
417 1.1 thorpej struct fxp_softc *sc;
418 1.1 thorpej {
419 1.1 thorpej
420 1.1 thorpej /*
421 1.1 thorpej * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
422 1.1 thorpej * doesn't have a programming interface of any sort. The
423 1.1 thorpej * media is sensed automatically based on how the link partner
424 1.1 thorpej * is configured. This is, in essence, manual configuration.
425 1.1 thorpej */
426 1.1 thorpej printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
427 1.1 thorpej sc->sc_dev.dv_xname);
428 1.1 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
429 1.1 thorpej fxp_80c24_mediastatus);
430 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
431 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
432 1.1 thorpej }
433 1.1 thorpej
434 1.1 thorpej /*
435 1.1 thorpej * Device shutdown routine. Called at system shutdown after sync. The
436 1.1 thorpej * main purpose of this routine is to shut off receiver DMA so that
437 1.1 thorpej * kernel memory doesn't get clobbered during warmboot.
438 1.1 thorpej */
439 1.1 thorpej void
440 1.2 thorpej fxp_shutdown(arg)
441 1.2 thorpej void *arg;
442 1.1 thorpej {
443 1.2 thorpej struct fxp_softc *sc = arg;
444 1.1 thorpej
445 1.2 thorpej fxp_stop(sc);
446 1.1 thorpej }
447 1.1 thorpej
448 1.1 thorpej /*
449 1.1 thorpej * Initialize the interface media.
450 1.1 thorpej */
451 1.1 thorpej void
452 1.1 thorpej fxp_get_info(sc, enaddr)
453 1.1 thorpej struct fxp_softc *sc;
454 1.1 thorpej u_int8_t *enaddr;
455 1.1 thorpej {
456 1.1 thorpej u_int16_t data, myea[3];
457 1.1 thorpej
458 1.1 thorpej /*
459 1.1 thorpej * Reset to a stable state.
460 1.1 thorpej */
461 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
462 1.1 thorpej DELAY(10);
463 1.1 thorpej
464 1.1 thorpej /*
465 1.1 thorpej * Get info about the primary PHY
466 1.1 thorpej */
467 1.1 thorpej fxp_read_eeprom(sc, &data, 6, 1);
468 1.1 thorpej sc->phy_primary_addr = data & 0xff;
469 1.1 thorpej sc->phy_primary_device = (data >> 8) & 0x3f;
470 1.1 thorpej sc->phy_10Mbps_only = data >> 15;
471 1.1 thorpej
472 1.1 thorpej /*
473 1.1 thorpej * Read MAC address.
474 1.1 thorpej */
475 1.1 thorpej fxp_read_eeprom(sc, myea, 0, 3);
476 1.1 thorpej bcopy(myea, enaddr, ETHER_ADDR_LEN);
477 1.1 thorpej }
478 1.1 thorpej
479 1.1 thorpej /*
480 1.1 thorpej * Read from the serial EEPROM. Basically, you manually shift in
481 1.1 thorpej * the read opcode (one bit at a time) and then shift in the address,
482 1.1 thorpej * and then you shift out the data (all of this one bit at a time).
483 1.1 thorpej * The word size is 16 bits, so you have to provide the address for
484 1.1 thorpej * every 16 bits of data.
485 1.1 thorpej */
486 1.1 thorpej void
487 1.1 thorpej fxp_read_eeprom(sc, data, offset, words)
488 1.1 thorpej struct fxp_softc *sc;
489 1.1 thorpej u_int16_t *data;
490 1.1 thorpej int offset;
491 1.1 thorpej int words;
492 1.1 thorpej {
493 1.1 thorpej u_int16_t reg;
494 1.1 thorpej int i, x;
495 1.1 thorpej
496 1.1 thorpej for (i = 0; i < words; i++) {
497 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
498 1.1 thorpej /*
499 1.1 thorpej * Shift in read opcode.
500 1.1 thorpej */
501 1.1 thorpej for (x = 3; x > 0; x--) {
502 1.1 thorpej if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
503 1.1 thorpej reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
504 1.1 thorpej } else {
505 1.1 thorpej reg = FXP_EEPROM_EECS;
506 1.1 thorpej }
507 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
508 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
509 1.1 thorpej reg | FXP_EEPROM_EESK);
510 1.1 thorpej DELAY(1);
511 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
512 1.1 thorpej DELAY(1);
513 1.1 thorpej }
514 1.1 thorpej /*
515 1.1 thorpej * Shift in address.
516 1.1 thorpej */
517 1.1 thorpej for (x = 6; x > 0; x--) {
518 1.1 thorpej if ((i + offset) & (1 << (x - 1))) {
519 1.1 thorpej reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
520 1.1 thorpej } else {
521 1.1 thorpej reg = FXP_EEPROM_EECS;
522 1.1 thorpej }
523 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
524 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
525 1.1 thorpej reg | FXP_EEPROM_EESK);
526 1.1 thorpej DELAY(1);
527 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
528 1.1 thorpej DELAY(1);
529 1.1 thorpej }
530 1.1 thorpej reg = FXP_EEPROM_EECS;
531 1.1 thorpej data[i] = 0;
532 1.1 thorpej /*
533 1.1 thorpej * Shift out data.
534 1.1 thorpej */
535 1.1 thorpej for (x = 16; x > 0; x--) {
536 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
537 1.1 thorpej reg | FXP_EEPROM_EESK);
538 1.1 thorpej DELAY(1);
539 1.1 thorpej if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
540 1.1 thorpej FXP_EEPROM_EEDO)
541 1.1 thorpej data[i] |= (1 << (x - 1));
542 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
543 1.1 thorpej DELAY(1);
544 1.1 thorpej }
545 1.1 thorpej CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
546 1.1 thorpej DELAY(1);
547 1.1 thorpej }
548 1.1 thorpej }
549 1.1 thorpej
550 1.1 thorpej /*
551 1.1 thorpej * Start packet transmission on the interface.
552 1.1 thorpej */
553 1.1 thorpej void
554 1.1 thorpej fxp_start(ifp)
555 1.1 thorpej struct ifnet *ifp;
556 1.1 thorpej {
557 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
558 1.2 thorpej struct mbuf *m0, *m;
559 1.2 thorpej struct fxp_cb_tx *txd;
560 1.2 thorpej struct fxp_txsoft *txs;
561 1.2 thorpej struct fxp_tbdlist *tbd;
562 1.1 thorpej bus_dmamap_t dmamap;
563 1.2 thorpej int error, lasttx, nexttx, opending, seg;
564 1.1 thorpej
565 1.1 thorpej /*
566 1.2 thorpej * If we need multicast setup, bail out now.
567 1.1 thorpej */
568 1.3 thorpej if (sc->sc_flags & FXPF_NEEDMCSETUP) {
569 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
570 1.1 thorpej return;
571 1.1 thorpej }
572 1.1 thorpej
573 1.1 thorpej /*
574 1.2 thorpej * Remember the previous txpending and the current lasttx.
575 1.1 thorpej */
576 1.2 thorpej opending = sc->sc_txpending;
577 1.2 thorpej lasttx = sc->sc_txlast;
578 1.1 thorpej
579 1.2 thorpej /*
580 1.2 thorpej * Loop through the send queue, setting up transmit descriptors
581 1.2 thorpej * until we drain the queue, or use up all available transmit
582 1.2 thorpej * descriptors.
583 1.2 thorpej */
584 1.2 thorpej while (sc->sc_txpending < FXP_NTXCB) {
585 1.1 thorpej /*
586 1.2 thorpej * Grab a packet off the queue.
587 1.1 thorpej */
588 1.2 thorpej IF_DEQUEUE(&ifp->if_snd, m0);
589 1.2 thorpej if (m0 == NULL)
590 1.2 thorpej break;
591 1.1 thorpej
592 1.1 thorpej /*
593 1.2 thorpej * Get the next available transmit descriptor.
594 1.1 thorpej */
595 1.2 thorpej nexttx = FXP_NEXTTX(sc->sc_txlast);
596 1.2 thorpej txd = FXP_CDTX(sc, nexttx);
597 1.2 thorpej tbd = FXP_CDTBD(sc, nexttx);
598 1.2 thorpej txs = FXP_DSTX(sc, nexttx);
599 1.2 thorpej dmamap = txs->txs_dmamap;
600 1.1 thorpej
601 1.1 thorpej /*
602 1.2 thorpej * Load the DMA map. If this fails, the packet either
603 1.2 thorpej * didn't fit in the allotted number of frags, or we were
604 1.2 thorpej * short on resources. In this case, we'll copy and try
605 1.2 thorpej * again.
606 1.1 thorpej */
607 1.2 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
608 1.2 thorpej BUS_DMA_NOWAIT) != 0) {
609 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
610 1.2 thorpej if (m == NULL) {
611 1.2 thorpej printf("%s: unable to allocate Tx mbuf\n",
612 1.2 thorpej sc->sc_dev.dv_xname);
613 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
614 1.2 thorpej break;
615 1.1 thorpej }
616 1.2 thorpej if (m0->m_pkthdr.len > MHLEN) {
617 1.2 thorpej MCLGET(m, M_DONTWAIT);
618 1.2 thorpej if ((m->m_flags & M_EXT) == 0) {
619 1.2 thorpej printf("%s: unable to allocate Tx "
620 1.2 thorpej "cluster\n", sc->sc_dev.dv_xname);
621 1.2 thorpej m_freem(m);
622 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
623 1.2 thorpej break;
624 1.1 thorpej }
625 1.1 thorpej }
626 1.2 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
627 1.2 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
628 1.2 thorpej m_freem(m0);
629 1.2 thorpej m0 = m;
630 1.2 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
631 1.2 thorpej m0, BUS_DMA_NOWAIT);
632 1.2 thorpej if (error) {
633 1.2 thorpej printf("%s: unable to load Tx buffer, "
634 1.2 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
635 1.2 thorpej IF_PREPEND(&ifp->if_snd, m0);
636 1.2 thorpej break;
637 1.2 thorpej }
638 1.2 thorpej }
639 1.1 thorpej
640 1.2 thorpej /* Initialize the fraglist. */
641 1.2 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
642 1.2 thorpej tbd->tbd_d[seg].tb_addr =
643 1.2 thorpej dmamap->dm_segs[seg].ds_addr;
644 1.2 thorpej tbd->tbd_d[seg].tb_size =
645 1.2 thorpej dmamap->dm_segs[seg].ds_len;
646 1.1 thorpej }
647 1.1 thorpej
648 1.2 thorpej FXP_CDTBDSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
649 1.1 thorpej
650 1.2 thorpej /* Sync the DMA map. */
651 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
652 1.1 thorpej BUS_DMASYNC_PREWRITE);
653 1.1 thorpej
654 1.1 thorpej /*
655 1.2 thorpej * Store a pointer to the packet so we can free it later.
656 1.1 thorpej */
657 1.2 thorpej txs->txs_mbuf = m0;
658 1.1 thorpej
659 1.1 thorpej /*
660 1.2 thorpej * Initialize the transmit descriptor.
661 1.1 thorpej */
662 1.2 thorpej txd->cb_status = 0;
663 1.2 thorpej txd->cb_command =
664 1.2 thorpej FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF;
665 1.2 thorpej txd->tx_threshold = tx_threshold;
666 1.2 thorpej txd->tbd_number = dmamap->dm_nsegs;
667 1.1 thorpej
668 1.2 thorpej FXP_CDTXSYNC(sc, nexttx,
669 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
670 1.2 thorpej
671 1.2 thorpej /* Advance the tx pointer. */
672 1.2 thorpej sc->sc_txpending++;
673 1.2 thorpej sc->sc_txlast = nexttx;
674 1.1 thorpej
675 1.1 thorpej #if NBPFILTER > 0
676 1.1 thorpej /*
677 1.1 thorpej * Pass packet to bpf if there is a listener.
678 1.1 thorpej */
679 1.1 thorpej if (ifp->if_bpf)
680 1.2 thorpej bpf_mtap(ifp->if_bpf, m0);
681 1.1 thorpej #endif
682 1.1 thorpej }
683 1.1 thorpej
684 1.2 thorpej if (sc->sc_txpending == FXP_NTXCB) {
685 1.2 thorpej /* No more slots; notify upper layer. */
686 1.2 thorpej ifp->if_flags |= IFF_OACTIVE;
687 1.2 thorpej }
688 1.2 thorpej
689 1.2 thorpej if (sc->sc_txpending != opending) {
690 1.2 thorpej /*
691 1.2 thorpej * We enqueued packets. If the transmitter was idle,
692 1.2 thorpej * reset the txdirty pointer.
693 1.2 thorpej */
694 1.2 thorpej if (opending == 0)
695 1.2 thorpej sc->sc_txdirty = FXP_NEXTTX(lasttx);
696 1.2 thorpej
697 1.2 thorpej /*
698 1.2 thorpej * Cause the chip to interrupt and suspend command
699 1.2 thorpej * processing once the last packet we've enqueued
700 1.2 thorpej * has been transmitted.
701 1.2 thorpej */
702 1.2 thorpej FXP_CDTX(sc, sc->sc_txlast)->cb_command |=
703 1.2 thorpej FXP_CB_COMMAND_I | FXP_CB_COMMAND_S;
704 1.2 thorpej FXP_CDTXSYNC(sc, sc->sc_txlast,
705 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
706 1.2 thorpej
707 1.2 thorpej /*
708 1.2 thorpej * The entire packet chain is set up. Clear the suspend bit
709 1.2 thorpej * on the command prior to the first packet we set up.
710 1.2 thorpej */
711 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
712 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
713 1.2 thorpej FXP_CDTX(sc, lasttx)->cb_command &= ~FXP_CB_COMMAND_S;
714 1.2 thorpej FXP_CDTXSYNC(sc, lasttx,
715 1.2 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
716 1.2 thorpej
717 1.2 thorpej /*
718 1.2 thorpej * Issue a Resume command in case the chip was suspended.
719 1.2 thorpej */
720 1.1 thorpej fxp_scb_wait(sc);
721 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_RESUME);
722 1.1 thorpej
723 1.2 thorpej /* Set a watchdog timer in case the chip flakes out. */
724 1.1 thorpej ifp->if_timer = 5;
725 1.1 thorpej }
726 1.1 thorpej }
727 1.1 thorpej
728 1.1 thorpej /*
729 1.1 thorpej * Process interface interrupts.
730 1.1 thorpej */
731 1.1 thorpej int
732 1.1 thorpej fxp_intr(arg)
733 1.1 thorpej void *arg;
734 1.1 thorpej {
735 1.1 thorpej struct fxp_softc *sc = arg;
736 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
737 1.2 thorpej struct fxp_cb_tx *txd;
738 1.2 thorpej struct fxp_txsoft *txs;
739 1.2 thorpej int i, oflags, claimed = 0;
740 1.1 thorpej u_int8_t statack;
741 1.1 thorpej
742 1.1 thorpej while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
743 1.1 thorpej claimed = 1;
744 1.1 thorpej
745 1.1 thorpej /*
746 1.1 thorpej * First ACK all the interrupts in this pass.
747 1.1 thorpej */
748 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
749 1.1 thorpej
750 1.1 thorpej /*
751 1.1 thorpej * Process receiver interrupts. If a no-resource (RNR)
752 1.1 thorpej * condition exists, get whatever packets we can and
753 1.1 thorpej * re-start the receiver.
754 1.1 thorpej */
755 1.1 thorpej if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
756 1.1 thorpej struct fxp_rxdesc *rxd;
757 1.1 thorpej struct mbuf *m;
758 1.1 thorpej struct fxp_rfa *rfa;
759 1.1 thorpej bus_dmamap_t rxmap;
760 1.1 thorpej rcvloop:
761 1.1 thorpej rxd = sc->rfa_head;
762 1.1 thorpej rxmap = rxd->fr_dmamap;
763 1.1 thorpej m = rxd->fr_mbhead;
764 1.1 thorpej rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
765 1.1 thorpej RFA_ALIGNMENT_FUDGE);
766 1.1 thorpej
767 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxmap, 0,
768 1.1 thorpej rxmap->dm_mapsize,
769 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
770 1.1 thorpej
771 1.1 thorpej if (rfa->rfa_status & FXP_RFA_STATUS_C) {
772 1.1 thorpej /*
773 1.1 thorpej * Remove first packet from the chain.
774 1.1 thorpej */
775 1.1 thorpej sc->rfa_head = rxd->fr_next;
776 1.1 thorpej rxd->fr_next = NULL;
777 1.1 thorpej
778 1.1 thorpej /*
779 1.1 thorpej * Add a new buffer to the receive chain.
780 1.1 thorpej * If this fails, the old buffer is recycled
781 1.1 thorpej * instead.
782 1.1 thorpej */
783 1.1 thorpej if (fxp_add_rfabuf(sc, rxd) == 0) {
784 1.1 thorpej struct ether_header *eh;
785 1.1 thorpej u_int16_t total_len;
786 1.1 thorpej
787 1.1 thorpej total_len = rfa->actual_size &
788 1.1 thorpej (MCLBYTES - 1);
789 1.1 thorpej if (total_len <
790 1.1 thorpej sizeof(struct ether_header)) {
791 1.1 thorpej m_freem(m);
792 1.1 thorpej goto rcvloop;
793 1.1 thorpej }
794 1.1 thorpej m->m_pkthdr.rcvif = ifp;
795 1.1 thorpej m->m_pkthdr.len = m->m_len = total_len;
796 1.1 thorpej eh = mtod(m, struct ether_header *);
797 1.1 thorpej #if NBPFILTER > 0
798 1.1 thorpej if (ifp->if_bpf) {
799 1.1 thorpej bpf_tap(ifp->if_bpf,
800 1.1 thorpej mtod(m, caddr_t),
801 1.1 thorpej total_len);
802 1.1 thorpej /*
803 1.1 thorpej * Only pass this packet up
804 1.1 thorpej * if it is for us.
805 1.1 thorpej */
806 1.1 thorpej if ((ifp->if_flags &
807 1.1 thorpej IFF_PROMISC) &&
808 1.1 thorpej (rfa->rfa_status &
809 1.1 thorpej FXP_RFA_STATUS_IAMATCH) &&
810 1.1 thorpej (eh->ether_dhost[0] & 1)
811 1.1 thorpej == 0) {
812 1.1 thorpej m_freem(m);
813 1.1 thorpej goto rcvloop;
814 1.1 thorpej }
815 1.1 thorpej }
816 1.1 thorpej #endif /* NBPFILTER > 0 */
817 1.1 thorpej (*ifp->if_input)(ifp, m);
818 1.1 thorpej }
819 1.1 thorpej goto rcvloop;
820 1.1 thorpej }
821 1.1 thorpej if (statack & FXP_SCB_STATACK_RNR) {
822 1.1 thorpej fxp_scb_wait(sc);
823 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
824 1.1 thorpej rxmap->dm_segs[0].ds_addr +
825 1.1 thorpej RFA_ALIGNMENT_FUDGE);
826 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
827 1.1 thorpej FXP_SCB_COMMAND_RU_START);
828 1.1 thorpej }
829 1.1 thorpej }
830 1.1 thorpej /*
831 1.1 thorpej * Free any finished transmit mbuf chains.
832 1.1 thorpej */
833 1.5 thorpej if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
834 1.2 thorpej ifp->if_flags &= ~IFF_OACTIVE;
835 1.2 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
836 1.2 thorpej i = FXP_NEXTTX(i), sc->sc_txpending--) {
837 1.2 thorpej txd = FXP_CDTX(sc, i);
838 1.2 thorpej txs = FXP_DSTX(sc, i);
839 1.2 thorpej
840 1.2 thorpej FXP_CDTXSYNC(sc, i,
841 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
842 1.2 thorpej
843 1.2 thorpej if ((txd->cb_status & FXP_CB_STATUS_C) == 0)
844 1.1 thorpej break;
845 1.2 thorpej
846 1.2 thorpej FXP_CDTBDSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
847 1.2 thorpej
848 1.2 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
849 1.2 thorpej 0, txs->txs_dmamap->dm_mapsize,
850 1.2 thorpej BUS_DMASYNC_POSTWRITE);
851 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
852 1.2 thorpej m_freem(txs->txs_mbuf);
853 1.2 thorpej txs->txs_mbuf = NULL;
854 1.1 thorpej }
855 1.2 thorpej
856 1.2 thorpej /* Update the dirty transmit buffer pointer. */
857 1.2 thorpej sc->sc_txdirty = i;
858 1.2 thorpej
859 1.2 thorpej /*
860 1.2 thorpej * Cancel the watchdog timer if there are no pending
861 1.2 thorpej * transmissions.
862 1.2 thorpej */
863 1.2 thorpej if (sc->sc_txpending == 0) {
864 1.1 thorpej ifp->if_timer = 0;
865 1.2 thorpej
866 1.2 thorpej /*
867 1.2 thorpej * If we need a multicast filter setup,
868 1.2 thorpej * do that now.
869 1.2 thorpej */
870 1.2 thorpej if (sc->sc_flags & FXPF_NEEDMCSETUP) {
871 1.2 thorpej oflags = ifp->if_flags;
872 1.3 thorpej fxp_mc_setup(sc);
873 1.2 thorpej
874 1.2 thorpej /*
875 1.2 thorpej * If IFF_ALLMULTI state changed,
876 1.2 thorpej * we need to reinitialize the chip,
877 1.2 thorpej * because this is handled by the
878 1.2 thorpej * config block.
879 1.2 thorpej */
880 1.2 thorpej if (((ifp->if_flags ^ oflags) &
881 1.2 thorpej IFF_ALLMULTI) != 0)
882 1.2 thorpej fxp_init(sc);
883 1.2 thorpej }
884 1.1 thorpej }
885 1.2 thorpej
886 1.1 thorpej /*
887 1.2 thorpej * Try to get more packets going.
888 1.1 thorpej */
889 1.2 thorpej fxp_start(ifp);
890 1.1 thorpej }
891 1.1 thorpej }
892 1.1 thorpej
893 1.1 thorpej #if NRND > 0
894 1.1 thorpej if (claimed)
895 1.1 thorpej rnd_add_uint32(&sc->rnd_source, statack);
896 1.1 thorpej #endif
897 1.1 thorpej return (claimed);
898 1.1 thorpej }
899 1.1 thorpej
900 1.1 thorpej /*
901 1.1 thorpej * Update packet in/out/collision statistics. The i82557 doesn't
902 1.1 thorpej * allow you to access these counters without doing a fairly
903 1.1 thorpej * expensive DMA to get _all_ of the statistics it maintains, so
904 1.1 thorpej * we do this operation here only once per second. The statistics
905 1.1 thorpej * counters in the kernel are updated from the previous dump-stats
906 1.1 thorpej * DMA and then a new dump-stats DMA is started. The on-chip
907 1.1 thorpej * counters are zeroed when the DMA completes. If we can't start
908 1.1 thorpej * the DMA immediately, we don't wait - we just prepare to read
909 1.1 thorpej * them again next time.
910 1.1 thorpej */
911 1.1 thorpej void
912 1.1 thorpej fxp_tick(arg)
913 1.1 thorpej void *arg;
914 1.1 thorpej {
915 1.1 thorpej struct fxp_softc *sc = arg;
916 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
917 1.2 thorpej struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
918 1.2 thorpej int oflags, s;
919 1.2 thorpej
920 1.2 thorpej s = splnet();
921 1.2 thorpej
922 1.2 thorpej oflags = ifp->if_flags;
923 1.1 thorpej
924 1.1 thorpej ifp->if_opackets += sp->tx_good;
925 1.1 thorpej ifp->if_collisions += sp->tx_total_collisions;
926 1.1 thorpej if (sp->rx_good) {
927 1.1 thorpej ifp->if_ipackets += sp->rx_good;
928 1.1 thorpej sc->rx_idle_secs = 0;
929 1.1 thorpej } else {
930 1.1 thorpej sc->rx_idle_secs++;
931 1.1 thorpej }
932 1.1 thorpej ifp->if_ierrors +=
933 1.1 thorpej sp->rx_crc_errors +
934 1.1 thorpej sp->rx_alignment_errors +
935 1.1 thorpej sp->rx_rnr_errors +
936 1.1 thorpej sp->rx_overrun_errors;
937 1.1 thorpej /*
938 1.1 thorpej * If any transmit underruns occured, bump up the transmit
939 1.1 thorpej * threshold by another 512 bytes (64 * 8).
940 1.1 thorpej */
941 1.1 thorpej if (sp->tx_underruns) {
942 1.1 thorpej ifp->if_oerrors += sp->tx_underruns;
943 1.1 thorpej if (tx_threshold < 192)
944 1.1 thorpej tx_threshold += 64;
945 1.1 thorpej }
946 1.1 thorpej
947 1.1 thorpej /*
948 1.1 thorpej * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
949 1.1 thorpej * then assume the receiver has locked up and attempt to clear
950 1.1 thorpej * the condition by reprogramming the multicast filter. This is
951 1.1 thorpej * a work-around for a bug in the 82557 where the receiver locks
952 1.1 thorpej * up if it gets certain types of garbage in the syncronization
953 1.1 thorpej * bits prior to the packet header. This bug is supposed to only
954 1.1 thorpej * occur in 10Mbps mode, but has been seen to occur in 100Mbps
955 1.1 thorpej * mode as well (perhaps due to a 10/100 speed transition).
956 1.1 thorpej */
957 1.1 thorpej if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
958 1.1 thorpej sc->rx_idle_secs = 0;
959 1.3 thorpej fxp_mc_setup(sc);
960 1.1 thorpej }
961 1.1 thorpej /*
962 1.1 thorpej * If there is no pending command, start another stats
963 1.1 thorpej * dump. Otherwise punt for now.
964 1.1 thorpej */
965 1.1 thorpej if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
966 1.1 thorpej /*
967 1.1 thorpej * Start another stats dump.
968 1.1 thorpej */
969 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
970 1.1 thorpej FXP_SCB_COMMAND_CU_DUMPRESET);
971 1.1 thorpej } else {
972 1.1 thorpej /*
973 1.1 thorpej * A previous command is still waiting to be accepted.
974 1.1 thorpej * Just zero our copy of the stats and wait for the
975 1.1 thorpej * next timer event to update them.
976 1.1 thorpej */
977 1.1 thorpej sp->tx_good = 0;
978 1.1 thorpej sp->tx_underruns = 0;
979 1.1 thorpej sp->tx_total_collisions = 0;
980 1.1 thorpej
981 1.1 thorpej sp->rx_good = 0;
982 1.1 thorpej sp->rx_crc_errors = 0;
983 1.1 thorpej sp->rx_alignment_errors = 0;
984 1.1 thorpej sp->rx_rnr_errors = 0;
985 1.1 thorpej sp->rx_overrun_errors = 0;
986 1.1 thorpej }
987 1.1 thorpej
988 1.6 thorpej if (sc->sc_flags & FXPF_MII) {
989 1.6 thorpej /* Tick the MII clock. */
990 1.6 thorpej mii_tick(&sc->sc_mii);
991 1.6 thorpej }
992 1.2 thorpej
993 1.2 thorpej /*
994 1.2 thorpej * If IFF_ALLMULTI state changed, we need to reinitialize the chip,
995 1.2 thorpej * because this is handled by the config block.
996 1.2 thorpej *
997 1.2 thorpej * NOTE: This shouldn't ever really happen here.
998 1.2 thorpej */
999 1.2 thorpej if (((ifp->if_flags ^ oflags) & IFF_ALLMULTI) != 0) {
1000 1.2 thorpej if (ifp->if_flags & IFF_DEBUG)
1001 1.2 thorpej printf("%s: fxp_tick: allmulti state changed\n",
1002 1.2 thorpej sc->sc_dev.dv_xname);
1003 1.2 thorpej fxp_init(sc);
1004 1.2 thorpej }
1005 1.2 thorpej
1006 1.1 thorpej splx(s);
1007 1.1 thorpej
1008 1.1 thorpej /*
1009 1.1 thorpej * Schedule another timeout one second from now.
1010 1.1 thorpej */
1011 1.1 thorpej timeout(fxp_tick, sc, hz);
1012 1.1 thorpej }
1013 1.1 thorpej
1014 1.1 thorpej /*
1015 1.1 thorpej * Stop the interface. Cancels the statistics updater and resets
1016 1.1 thorpej * the interface.
1017 1.1 thorpej */
1018 1.1 thorpej void
1019 1.1 thorpej fxp_stop(sc)
1020 1.1 thorpej struct fxp_softc *sc;
1021 1.1 thorpej {
1022 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1023 1.1 thorpej struct fxp_rxdesc *rxd;
1024 1.2 thorpej struct fxp_txsoft *txs;
1025 1.1 thorpej int i;
1026 1.1 thorpej
1027 1.1 thorpej /*
1028 1.1 thorpej * Cancel stats updater.
1029 1.1 thorpej */
1030 1.1 thorpej untimeout(fxp_tick, sc);
1031 1.1 thorpej
1032 1.1 thorpej /*
1033 1.1 thorpej * Issue software reset
1034 1.1 thorpej */
1035 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
1036 1.1 thorpej DELAY(10);
1037 1.1 thorpej
1038 1.1 thorpej /*
1039 1.1 thorpej * Release any xmit buffers.
1040 1.1 thorpej */
1041 1.2 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1042 1.2 thorpej txs = FXP_DSTX(sc, i);
1043 1.2 thorpej if (txs->txs_mbuf != NULL) {
1044 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1045 1.2 thorpej m_freem(txs->txs_mbuf);
1046 1.2 thorpej txs->txs_mbuf = NULL;
1047 1.1 thorpej }
1048 1.1 thorpej }
1049 1.2 thorpej sc->sc_txpending = 0;
1050 1.1 thorpej
1051 1.1 thorpej /*
1052 1.1 thorpej * Free all the receive buffers then reallocate/reinitialize
1053 1.1 thorpej */
1054 1.1 thorpej sc->rfa_head = NULL;
1055 1.1 thorpej sc->rfa_tail = NULL;
1056 1.1 thorpej for (i = 0; i < FXP_NRFABUFS; i++) {
1057 1.1 thorpej rxd = &sc->sc_rxdescs[i];
1058 1.1 thorpej if (rxd->fr_mbhead != NULL) {
1059 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxd->fr_dmamap);
1060 1.1 thorpej m_freem(rxd->fr_mbhead);
1061 1.1 thorpej rxd->fr_mbhead = NULL;
1062 1.1 thorpej }
1063 1.1 thorpej if (fxp_add_rfabuf(sc, rxd) != 0) {
1064 1.1 thorpej /*
1065 1.1 thorpej * This "can't happen" - we're at splnet()
1066 1.1 thorpej * and we just freed the buffer we need
1067 1.1 thorpej * above.
1068 1.1 thorpej */
1069 1.1 thorpej panic("fxp_stop: no buffers!");
1070 1.1 thorpej }
1071 1.1 thorpej }
1072 1.1 thorpej
1073 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1074 1.1 thorpej ifp->if_timer = 0;
1075 1.1 thorpej }
1076 1.1 thorpej
1077 1.1 thorpej /*
1078 1.1 thorpej * Watchdog/transmission transmit timeout handler. Called when a
1079 1.1 thorpej * transmission is started on the interface, but no interrupt is
1080 1.1 thorpej * received before the timeout. This usually indicates that the
1081 1.1 thorpej * card has wedged for some reason.
1082 1.1 thorpej */
1083 1.1 thorpej void
1084 1.1 thorpej fxp_watchdog(ifp)
1085 1.1 thorpej struct ifnet *ifp;
1086 1.1 thorpej {
1087 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1088 1.1 thorpej
1089 1.3 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1090 1.3 thorpej ifp->if_oerrors++;
1091 1.1 thorpej
1092 1.1 thorpej fxp_init(sc);
1093 1.1 thorpej }
1094 1.1 thorpej
1095 1.2 thorpej /*
1096 1.2 thorpej * Initialize the interface. Must be called at splnet().
1097 1.2 thorpej */
1098 1.1 thorpej void
1099 1.2 thorpej fxp_init(sc)
1100 1.2 thorpej struct fxp_softc *sc;
1101 1.1 thorpej {
1102 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1103 1.1 thorpej struct fxp_cb_config *cbp;
1104 1.1 thorpej struct fxp_cb_ias *cb_ias;
1105 1.2 thorpej struct fxp_cb_tx *txd;
1106 1.2 thorpej int i, prm, allm;
1107 1.1 thorpej
1108 1.1 thorpej /*
1109 1.1 thorpej * Cancel any pending I/O
1110 1.1 thorpej */
1111 1.1 thorpej fxp_stop(sc);
1112 1.1 thorpej
1113 1.2 thorpej sc->sc_flags = 0;
1114 1.1 thorpej
1115 1.1 thorpej /*
1116 1.1 thorpej * Initialize base of CBL and RFA memory. Loading with zero
1117 1.1 thorpej * sets it up for regular linear addressing.
1118 1.1 thorpej */
1119 1.2 thorpej fxp_scb_wait(sc);
1120 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
1121 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_BASE);
1122 1.1 thorpej
1123 1.1 thorpej fxp_scb_wait(sc);
1124 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_BASE);
1125 1.1 thorpej
1126 1.1 thorpej /*
1127 1.2 thorpej * Initialize the multicast filter. Do this now, since we might
1128 1.2 thorpej * have to setup the config block differently.
1129 1.2 thorpej */
1130 1.3 thorpej fxp_mc_setup(sc);
1131 1.2 thorpej
1132 1.2 thorpej prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1133 1.2 thorpej allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
1134 1.2 thorpej
1135 1.2 thorpej /*
1136 1.1 thorpej * Initialize base of dump-stats buffer.
1137 1.1 thorpej */
1138 1.1 thorpej fxp_scb_wait(sc);
1139 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1140 1.2 thorpej sc->sc_cddma + FXP_CDSTATSOFF);
1141 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_DUMP_ADR);
1142 1.1 thorpej
1143 1.2 thorpej cbp = &sc->sc_control_data->fcd_configcb;
1144 1.2 thorpej memset(cbp, 0, sizeof(struct fxp_cb_config));
1145 1.1 thorpej
1146 1.1 thorpej /*
1147 1.2 thorpej * This copy is kind of disgusting, but there are a bunch of must be
1148 1.1 thorpej * zero and must be one bits in this structure and this is the easiest
1149 1.1 thorpej * way to initialize them all to proper values.
1150 1.1 thorpej */
1151 1.2 thorpej memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
1152 1.1 thorpej
1153 1.1 thorpej cbp->cb_status = 0;
1154 1.1 thorpej cbp->cb_command = FXP_CB_COMMAND_CONFIG | FXP_CB_COMMAND_EL;
1155 1.1 thorpej cbp->link_addr = -1; /* (no) next command */
1156 1.1 thorpej cbp->byte_count = 22; /* (22) bytes to config */
1157 1.1 thorpej cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */
1158 1.1 thorpej cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */
1159 1.1 thorpej cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */
1160 1.1 thorpej cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */
1161 1.1 thorpej cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */
1162 1.1 thorpej cbp->dma_bce = 0; /* (disable) dma max counters */
1163 1.1 thorpej cbp->late_scb = 0; /* (don't) defer SCB update */
1164 1.1 thorpej cbp->tno_int = 0; /* (disable) tx not okay interrupt */
1165 1.4 thorpej cbp->ci_int = 1; /* interrupt on CU idle */
1166 1.1 thorpej cbp->save_bf = prm; /* save bad frames */
1167 1.1 thorpej cbp->disc_short_rx = !prm; /* discard short packets */
1168 1.1 thorpej cbp->underrun_retry = 1; /* retry mode (1) on DMA underrun */
1169 1.1 thorpej cbp->mediatype = !sc->phy_10Mbps_only; /* interface mode */
1170 1.1 thorpej cbp->nsai = 1; /* (don't) disable source addr insert */
1171 1.1 thorpej cbp->preamble_length = 2; /* (7 byte) preamble */
1172 1.1 thorpej cbp->loopback = 0; /* (don't) loopback */
1173 1.1 thorpej cbp->linear_priority = 0; /* (normal CSMA/CD operation) */
1174 1.1 thorpej cbp->linear_pri_mode = 0; /* (wait after xmit only) */
1175 1.1 thorpej cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */
1176 1.1 thorpej cbp->promiscuous = prm; /* promiscuous mode */
1177 1.1 thorpej cbp->bcast_disable = 0; /* (don't) disable broadcasts */
1178 1.1 thorpej cbp->crscdt = 0; /* (CRS only) */
1179 1.1 thorpej cbp->stripping = !prm; /* truncate rx packet to byte count */
1180 1.1 thorpej cbp->padding = 1; /* (do) pad short tx packets */
1181 1.1 thorpej cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */
1182 1.1 thorpej cbp->force_fdx = 0; /* (don't) force full duplex */
1183 1.1 thorpej cbp->fdx_pin_en = 1; /* (enable) FDX# pin */
1184 1.1 thorpej cbp->multi_ia = 0; /* (don't) accept multiple IAs */
1185 1.2 thorpej cbp->mc_all = allm; /* accept all multicasts */
1186 1.1 thorpej
1187 1.2 thorpej FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1188 1.1 thorpej
1189 1.1 thorpej /*
1190 1.1 thorpej * Start the config command/DMA.
1191 1.1 thorpej */
1192 1.1 thorpej fxp_scb_wait(sc);
1193 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
1194 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1195 1.1 thorpej /* ...and wait for it to complete. */
1196 1.2 thorpej do {
1197 1.2 thorpej FXP_CDCONFIGSYNC(sc,
1198 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1199 1.2 thorpej } while ((cbp->cb_status & FXP_CB_STATUS_C) == 0);
1200 1.1 thorpej
1201 1.1 thorpej /*
1202 1.2 thorpej * Initialize the station address.
1203 1.1 thorpej */
1204 1.2 thorpej cb_ias = &sc->sc_control_data->fcd_iascb;
1205 1.1 thorpej cb_ias->cb_status = 0;
1206 1.1 thorpej cb_ias->cb_command = FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL;
1207 1.1 thorpej cb_ias->link_addr = -1;
1208 1.2 thorpej memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
1209 1.1 thorpej
1210 1.2 thorpej FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1211 1.1 thorpej
1212 1.1 thorpej /*
1213 1.1 thorpej * Start the IAS (Individual Address Setup) command/DMA.
1214 1.1 thorpej */
1215 1.1 thorpej fxp_scb_wait(sc);
1216 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
1217 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1218 1.1 thorpej /* ...and wait for it to complete. */
1219 1.2 thorpej do {
1220 1.2 thorpej FXP_CDIASSYNC(sc,
1221 1.2 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1222 1.2 thorpej } while ((cb_ias->cb_status & FXP_CB_STATUS_C) == 0);
1223 1.1 thorpej
1224 1.1 thorpej /*
1225 1.2 thorpej * Initialize the transmit descriptor ring. txlast is initialized
1226 1.2 thorpej * to the end of the list so that it will wrap around to the first
1227 1.2 thorpej * descriptor when the first packet is transmitted.
1228 1.1 thorpej */
1229 1.1 thorpej for (i = 0; i < FXP_NTXCB; i++) {
1230 1.2 thorpej txd = FXP_CDTX(sc, i);
1231 1.2 thorpej memset(txd, 0, sizeof(struct fxp_cb_tx));
1232 1.2 thorpej txd->cb_command = FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S;
1233 1.2 thorpej txd->tbd_array_addr = FXP_CDTBDADDR(sc, i);
1234 1.2 thorpej txd->link_addr = FXP_CDTXADDR(sc, FXP_NEXTTX(i));
1235 1.2 thorpej FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1236 1.2 thorpej }
1237 1.2 thorpej sc->sc_txpending = 0;
1238 1.2 thorpej sc->sc_txdirty = 0;
1239 1.2 thorpej sc->sc_txlast = FXP_NTXCB - 1;
1240 1.2 thorpej
1241 1.2 thorpej /*
1242 1.2 thorpej * Give the transmit ring to the chip. We do this by pointing
1243 1.2 thorpej * the chip at the last descriptor (which is a NOP|SUSPEND), and
1244 1.2 thorpej * issuing a start command. It will execute the NOP and then
1245 1.2 thorpej * suspend, pointing at the first descriptor.
1246 1.1 thorpej */
1247 1.1 thorpej fxp_scb_wait(sc);
1248 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
1249 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1250 1.1 thorpej
1251 1.1 thorpej /*
1252 1.1 thorpej * Initialize receiver buffer area - RFA.
1253 1.1 thorpej */
1254 1.1 thorpej fxp_scb_wait(sc);
1255 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1256 1.1 thorpej sc->rfa_head->fr_dmamap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
1257 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_START);
1258 1.1 thorpej
1259 1.6 thorpej if (sc->sc_flags & FXPF_MII) {
1260 1.6 thorpej /*
1261 1.6 thorpej * Set current media.
1262 1.6 thorpej */
1263 1.6 thorpej mii_mediachg(&sc->sc_mii);
1264 1.6 thorpej }
1265 1.1 thorpej
1266 1.2 thorpej /*
1267 1.2 thorpej * ...all done!
1268 1.2 thorpej */
1269 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1270 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1271 1.1 thorpej
1272 1.1 thorpej /*
1273 1.1 thorpej * Start stats updater.
1274 1.1 thorpej */
1275 1.1 thorpej timeout(fxp_tick, sc, hz);
1276 1.2 thorpej
1277 1.2 thorpej /*
1278 1.2 thorpej * Attempt to start output on the interface.
1279 1.2 thorpej */
1280 1.2 thorpej fxp_start(ifp);
1281 1.1 thorpej }
1282 1.1 thorpej
1283 1.1 thorpej /*
1284 1.1 thorpej * Change media according to request.
1285 1.1 thorpej */
1286 1.1 thorpej int
1287 1.1 thorpej fxp_mii_mediachange(ifp)
1288 1.1 thorpej struct ifnet *ifp;
1289 1.1 thorpej {
1290 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1291 1.1 thorpej
1292 1.1 thorpej if (ifp->if_flags & IFF_UP)
1293 1.1 thorpej mii_mediachg(&sc->sc_mii);
1294 1.1 thorpej return (0);
1295 1.1 thorpej }
1296 1.1 thorpej
1297 1.1 thorpej /*
1298 1.1 thorpej * Notify the world which media we're using.
1299 1.1 thorpej */
1300 1.1 thorpej void
1301 1.1 thorpej fxp_mii_mediastatus(ifp, ifmr)
1302 1.1 thorpej struct ifnet *ifp;
1303 1.1 thorpej struct ifmediareq *ifmr;
1304 1.1 thorpej {
1305 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1306 1.1 thorpej
1307 1.1 thorpej mii_pollstat(&sc->sc_mii);
1308 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1309 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1310 1.1 thorpej }
1311 1.1 thorpej
1312 1.1 thorpej int
1313 1.1 thorpej fxp_80c24_mediachange(ifp)
1314 1.1 thorpej struct ifnet *ifp;
1315 1.1 thorpej {
1316 1.1 thorpej
1317 1.1 thorpej /* Nothing to do here. */
1318 1.1 thorpej return (0);
1319 1.1 thorpej }
1320 1.1 thorpej
1321 1.1 thorpej void
1322 1.1 thorpej fxp_80c24_mediastatus(ifp, ifmr)
1323 1.1 thorpej struct ifnet *ifp;
1324 1.1 thorpej struct ifmediareq *ifmr;
1325 1.1 thorpej {
1326 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1327 1.1 thorpej
1328 1.1 thorpej /*
1329 1.1 thorpej * Media is currently-selected media. We cannot determine
1330 1.1 thorpej * the link status.
1331 1.1 thorpej */
1332 1.1 thorpej ifmr->ifm_status = 0;
1333 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
1334 1.1 thorpej }
1335 1.1 thorpej
1336 1.1 thorpej /*
1337 1.1 thorpej * Add a buffer to the end of the RFA buffer list.
1338 1.1 thorpej * Return 0 if successful, 1 for failure. A failure results in
1339 1.1 thorpej * adding the 'oldm' (if non-NULL) on to the end of the list -
1340 1.1 thorpej * tossing out it's old contents and recycling it.
1341 1.1 thorpej * The RFA struct is stuck at the beginning of mbuf cluster and the
1342 1.1 thorpej * data pointer is fixed up to point just past it.
1343 1.1 thorpej */
1344 1.1 thorpej int
1345 1.1 thorpej fxp_add_rfabuf(sc, rxd)
1346 1.1 thorpej struct fxp_softc *sc;
1347 1.1 thorpej struct fxp_rxdesc *rxd;
1348 1.1 thorpej {
1349 1.1 thorpej struct mbuf *m, *oldm;
1350 1.1 thorpej struct fxp_rfa *rfa, *p_rfa;
1351 1.1 thorpej bus_dmamap_t rxmap;
1352 1.1 thorpej u_int32_t v;
1353 1.1 thorpej int error, rval = 0;
1354 1.1 thorpej
1355 1.1 thorpej oldm = rxd->fr_mbhead;
1356 1.1 thorpej rxmap = rxd->fr_dmamap;
1357 1.1 thorpej
1358 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1359 1.1 thorpej if (m != NULL) {
1360 1.1 thorpej MCLGET(m, M_DONTWAIT);
1361 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1362 1.1 thorpej m_freem(m);
1363 1.1 thorpej if (oldm == NULL)
1364 1.1 thorpej return 1;
1365 1.1 thorpej m = oldm;
1366 1.1 thorpej m->m_data = m->m_ext.ext_buf;
1367 1.1 thorpej rval = 1;
1368 1.1 thorpej }
1369 1.1 thorpej } else {
1370 1.1 thorpej if (oldm == NULL)
1371 1.1 thorpej return 1;
1372 1.1 thorpej m = oldm;
1373 1.1 thorpej m->m_data = m->m_ext.ext_buf;
1374 1.1 thorpej rval = 1;
1375 1.1 thorpej }
1376 1.1 thorpej
1377 1.1 thorpej rxd->fr_mbhead = m;
1378 1.1 thorpej
1379 1.1 thorpej /*
1380 1.1 thorpej * Setup the DMA map for this receive buffer.
1381 1.1 thorpej */
1382 1.1 thorpej if (m != oldm) {
1383 1.1 thorpej if (oldm != NULL)
1384 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxmap);
1385 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxmap,
1386 1.1 thorpej m->m_ext.ext_buf, MCLBYTES, NULL, BUS_DMA_NOWAIT);
1387 1.1 thorpej if (error) {
1388 1.1 thorpej printf("%s: can't load rx buffer, error = %d\n",
1389 1.1 thorpej sc->sc_dev.dv_xname, error);
1390 1.1 thorpej panic("fxp_add_rfabuf"); /* XXX */
1391 1.1 thorpej }
1392 1.1 thorpej }
1393 1.1 thorpej
1394 1.1 thorpej /*
1395 1.1 thorpej * Move the data pointer up so that the incoming data packet
1396 1.1 thorpej * will be 32-bit aligned.
1397 1.1 thorpej */
1398 1.1 thorpej m->m_data += RFA_ALIGNMENT_FUDGE;
1399 1.1 thorpej
1400 1.1 thorpej /*
1401 1.1 thorpej * Get a pointer to the base of the mbuf cluster and move
1402 1.1 thorpej * data start past the RFA descriptor.
1403 1.1 thorpej */
1404 1.1 thorpej rfa = mtod(m, struct fxp_rfa *);
1405 1.1 thorpej m->m_data += sizeof(struct fxp_rfa);
1406 1.1 thorpej rfa->size = MCLBYTES - sizeof(struct fxp_rfa) - RFA_ALIGNMENT_FUDGE;
1407 1.1 thorpej
1408 1.1 thorpej /*
1409 1.1 thorpej * Initialize the rest of the RFA.
1410 1.1 thorpej */
1411 1.1 thorpej rfa->rfa_status = 0;
1412 1.1 thorpej rfa->rfa_control = FXP_RFA_CONTROL_EL;
1413 1.1 thorpej rfa->actual_size = 0;
1414 1.1 thorpej
1415 1.1 thorpej /*
1416 1.1 thorpej * Note that since the RFA is misaligned, we cannot store values
1417 1.1 thorpej * directly. Instead, we must copy.
1418 1.1 thorpej */
1419 1.1 thorpej v = -1;
1420 1.1 thorpej memcpy((void *)&rfa->link_addr, &v, sizeof(v));
1421 1.1 thorpej memcpy((void *)&rfa->rbd_addr, &v, sizeof(v));
1422 1.1 thorpej
1423 1.1 thorpej /*
1424 1.1 thorpej * If there are other buffers already on the list, attach this
1425 1.1 thorpej * one to the end by fixing up the tail to point to this one.
1426 1.1 thorpej */
1427 1.1 thorpej if (sc->rfa_head != NULL) {
1428 1.1 thorpej p_rfa = (struct fxp_rfa *)
1429 1.1 thorpej (sc->rfa_tail->fr_mbhead->m_ext.ext_buf +
1430 1.1 thorpej RFA_ALIGNMENT_FUDGE);
1431 1.1 thorpej sc->rfa_tail->fr_next = rxd;
1432 1.1 thorpej v = rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE;
1433 1.1 thorpej memcpy((void *)&p_rfa->link_addr, &v, sizeof(v));
1434 1.1 thorpej p_rfa->rfa_control &= ~FXP_RFA_CONTROL_EL;
1435 1.1 thorpej } else {
1436 1.1 thorpej sc->rfa_head = rxd;
1437 1.1 thorpej }
1438 1.1 thorpej sc->rfa_tail = rxd;
1439 1.1 thorpej
1440 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxmap, 0, rxmap->dm_mapsize,
1441 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1442 1.1 thorpej
1443 1.1 thorpej return (rval);
1444 1.1 thorpej }
1445 1.1 thorpej
1446 1.1 thorpej volatile int
1447 1.1 thorpej fxp_mdi_read(self, phy, reg)
1448 1.1 thorpej struct device *self;
1449 1.1 thorpej int phy;
1450 1.1 thorpej int reg;
1451 1.1 thorpej {
1452 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1453 1.1 thorpej int count = 10000;
1454 1.1 thorpej int value;
1455 1.1 thorpej
1456 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1457 1.1 thorpej (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
1458 1.1 thorpej
1459 1.1 thorpej while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
1460 1.1 thorpej && count--)
1461 1.1 thorpej DELAY(10);
1462 1.1 thorpej
1463 1.1 thorpej if (count <= 0)
1464 1.1 thorpej printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
1465 1.1 thorpej
1466 1.1 thorpej return (value & 0xffff);
1467 1.1 thorpej }
1468 1.1 thorpej
1469 1.1 thorpej void
1470 1.1 thorpej fxp_statchg(self)
1471 1.1 thorpej struct device *self;
1472 1.1 thorpej {
1473 1.1 thorpej
1474 1.1 thorpej /* XXX Update ifp->if_baudrate */
1475 1.1 thorpej }
1476 1.1 thorpej
1477 1.1 thorpej void
1478 1.1 thorpej fxp_mdi_write(self, phy, reg, value)
1479 1.1 thorpej struct device *self;
1480 1.1 thorpej int phy;
1481 1.1 thorpej int reg;
1482 1.1 thorpej int value;
1483 1.1 thorpej {
1484 1.1 thorpej struct fxp_softc *sc = (struct fxp_softc *)self;
1485 1.1 thorpej int count = 10000;
1486 1.1 thorpej
1487 1.1 thorpej CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
1488 1.1 thorpej (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
1489 1.1 thorpej (value & 0xffff));
1490 1.1 thorpej
1491 1.1 thorpej while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
1492 1.1 thorpej count--)
1493 1.1 thorpej DELAY(10);
1494 1.1 thorpej
1495 1.1 thorpej if (count <= 0)
1496 1.1 thorpej printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
1497 1.1 thorpej }
1498 1.1 thorpej
1499 1.1 thorpej int
1500 1.1 thorpej fxp_ioctl(ifp, command, data)
1501 1.1 thorpej struct ifnet *ifp;
1502 1.1 thorpej u_long command;
1503 1.1 thorpej caddr_t data;
1504 1.1 thorpej {
1505 1.1 thorpej struct fxp_softc *sc = ifp->if_softc;
1506 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1507 1.1 thorpej struct ifaddr *ifa = (struct ifaddr *)data;
1508 1.2 thorpej int s, oflags, error = 0;
1509 1.1 thorpej
1510 1.1 thorpej s = splnet();
1511 1.1 thorpej
1512 1.1 thorpej switch (command) {
1513 1.1 thorpej case SIOCSIFADDR:
1514 1.1 thorpej ifp->if_flags |= IFF_UP;
1515 1.1 thorpej
1516 1.1 thorpej switch (ifa->ifa_addr->sa_family) {
1517 1.1 thorpej #ifdef INET
1518 1.1 thorpej case AF_INET:
1519 1.1 thorpej fxp_init(sc);
1520 1.1 thorpej arp_ifinit(ifp, ifa);
1521 1.1 thorpej break;
1522 1.2 thorpej #endif /* INET */
1523 1.1 thorpej #ifdef NS
1524 1.1 thorpej case AF_NS:
1525 1.1 thorpej {
1526 1.2 thorpej struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1527 1.1 thorpej
1528 1.1 thorpej if (ns_nullhost(*ina))
1529 1.1 thorpej ina->x_host = *(union ns_host *)
1530 1.1 thorpej LLADDR(ifp->if_sadl);
1531 1.1 thorpej else
1532 1.1 thorpej bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1533 1.1 thorpej ifp->if_addrlen);
1534 1.1 thorpej /* Set new address. */
1535 1.1 thorpej fxp_init(sc);
1536 1.1 thorpej break;
1537 1.1 thorpej }
1538 1.2 thorpej #endif /* NS */
1539 1.1 thorpej default:
1540 1.1 thorpej fxp_init(sc);
1541 1.1 thorpej break;
1542 1.1 thorpej }
1543 1.1 thorpej break;
1544 1.1 thorpej
1545 1.1 thorpej case SIOCSIFMTU:
1546 1.1 thorpej if (ifr->ifr_mtu > ETHERMTU)
1547 1.1 thorpej error = EINVAL;
1548 1.1 thorpej else
1549 1.1 thorpej ifp->if_mtu = ifr->ifr_mtu;
1550 1.1 thorpej break;
1551 1.1 thorpej
1552 1.1 thorpej case SIOCSIFFLAGS:
1553 1.2 thorpej if ((ifp->if_flags & IFF_UP) == 0 &&
1554 1.2 thorpej (ifp->if_flags & IFF_RUNNING) != 0) {
1555 1.2 thorpej /*
1556 1.2 thorpej * If interface is marked down and it is running, then
1557 1.2 thorpej * stop it.
1558 1.2 thorpej */
1559 1.2 thorpej fxp_stop(sc);
1560 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0 &&
1561 1.2 thorpej (ifp->if_flags & IFF_RUNNING) == 0) {
1562 1.2 thorpej /*
1563 1.2 thorpej * If interface is marked up and it is stopped, then
1564 1.2 thorpej * start it.
1565 1.2 thorpej */
1566 1.2 thorpej fxp_init(sc);
1567 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0) {
1568 1.2 thorpej /*
1569 1.2 thorpej * Reset the interface to pick up change in any other
1570 1.2 thorpej * flags that affect the hardware state.
1571 1.2 thorpej */
1572 1.1 thorpej fxp_init(sc);
1573 1.1 thorpej }
1574 1.1 thorpej break;
1575 1.1 thorpej
1576 1.1 thorpej case SIOCADDMULTI:
1577 1.1 thorpej case SIOCDELMULTI:
1578 1.1 thorpej error = (command == SIOCADDMULTI) ?
1579 1.1 thorpej ether_addmulti(ifr, &sc->sc_ethercom) :
1580 1.1 thorpej ether_delmulti(ifr, &sc->sc_ethercom);
1581 1.1 thorpej
1582 1.1 thorpej if (error == ENETRESET) {
1583 1.1 thorpej /*
1584 1.1 thorpej * Multicast list has changed; set the hardware
1585 1.1 thorpej * filter accordingly.
1586 1.1 thorpej */
1587 1.2 thorpej oflags = ifp->if_flags;
1588 1.3 thorpej fxp_mc_setup(sc);
1589 1.2 thorpej
1590 1.1 thorpej /*
1591 1.2 thorpej * If IFF_ALLMULTI state changed, we need to
1592 1.2 thorpej * reinitialize the chip, because this is
1593 1.2 thorpej * handled by the config block.
1594 1.1 thorpej */
1595 1.2 thorpej if (((ifp->if_flags ^ oflags) & IFF_ALLMULTI) != 0)
1596 1.1 thorpej fxp_init(sc);
1597 1.1 thorpej error = 0;
1598 1.1 thorpej }
1599 1.1 thorpej break;
1600 1.1 thorpej
1601 1.1 thorpej case SIOCSIFMEDIA:
1602 1.1 thorpej case SIOCGIFMEDIA:
1603 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, command);
1604 1.1 thorpej break;
1605 1.1 thorpej
1606 1.1 thorpej default:
1607 1.1 thorpej error = EINVAL;
1608 1.2 thorpej break;
1609 1.1 thorpej }
1610 1.2 thorpej
1611 1.2 thorpej splx(s);
1612 1.1 thorpej return (error);
1613 1.1 thorpej }
1614 1.1 thorpej
1615 1.1 thorpej /*
1616 1.1 thorpej * Program the multicast filter.
1617 1.1 thorpej *
1618 1.2 thorpej * This function must be called at splnet().
1619 1.1 thorpej */
1620 1.1 thorpej void
1621 1.3 thorpej fxp_mc_setup(sc)
1622 1.1 thorpej struct fxp_softc *sc;
1623 1.1 thorpej {
1624 1.2 thorpej struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
1625 1.2 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1626 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1627 1.1 thorpej struct ether_multi *enm;
1628 1.1 thorpej struct ether_multistep step;
1629 1.1 thorpej int nmcasts;
1630 1.1 thorpej
1631 1.2 thorpej /*
1632 1.2 thorpej * If there are transmissions pending, wait until they're
1633 1.2 thorpej * complete. fxp_intr() will call us when they've drained.
1634 1.2 thorpej */
1635 1.2 thorpej if (sc->sc_txpending) {
1636 1.2 thorpej sc->sc_flags |= FXPF_NEEDMCSETUP;
1637 1.1 thorpej return;
1638 1.1 thorpej }
1639 1.2 thorpej sc->sc_flags &= ~FXPF_NEEDMCSETUP;
1640 1.2 thorpej
1641 1.2 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1642 1.1 thorpej
1643 1.1 thorpej /*
1644 1.1 thorpej * Initialize multicast setup descriptor.
1645 1.1 thorpej */
1646 1.1 thorpej nmcasts = 0;
1647 1.2 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1648 1.2 thorpej while (enm != NULL) {
1649 1.2 thorpej /*
1650 1.2 thorpej * Check for too many multicast addresses or if we're
1651 1.2 thorpej * listening to a range. Either way, we simply have
1652 1.2 thorpej * to accept all multicasts.
1653 1.2 thorpej */
1654 1.2 thorpej if (nmcasts >= MAXMCADDR ||
1655 1.2 thorpej memcmp(enm->enm_addrlo, enm->enm_addrhi,
1656 1.2 thorpej ETHER_ADDR_LEN) != 0) {
1657 1.1 thorpej /*
1658 1.2 thorpej * Callers of this function must do the
1659 1.2 thorpej * right thing with this. If we're called
1660 1.2 thorpej * from outside fxp_init(), the caller must
1661 1.2 thorpej * detect if the state if IFF_ALLMULTI changes.
1662 1.2 thorpej * If it does, the caller must then call
1663 1.2 thorpej * fxp_init(), since allmulti is handled by
1664 1.2 thorpej * the config block.
1665 1.1 thorpej */
1666 1.2 thorpej ifp->if_flags |= IFF_ALLMULTI;
1667 1.2 thorpej return;
1668 1.1 thorpej }
1669 1.2 thorpej memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
1670 1.2 thorpej ETHER_ADDR_LEN);
1671 1.2 thorpej nmcasts++;
1672 1.2 thorpej ETHER_NEXT_MULTI(step, enm);
1673 1.2 thorpej }
1674 1.2 thorpej
1675 1.2 thorpej mcsp->cb_status = 0;
1676 1.3 thorpej mcsp->cb_command = FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_S;
1677 1.3 thorpej mcsp->link_addr = FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast));
1678 1.2 thorpej mcsp->mc_cnt = nmcasts * ETHER_ADDR_LEN;
1679 1.1 thorpej
1680 1.2 thorpej FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1681 1.1 thorpej
1682 1.1 thorpej /*
1683 1.2 thorpej * Wait until the command unit is not active. This should never
1684 1.2 thorpej * happen since nothing is queued, but make sure anyway.
1685 1.1 thorpej */
1686 1.1 thorpej while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
1687 1.2 thorpej FXP_SCB_CUS_ACTIVE)
1688 1.2 thorpej /* nothing */ ;
1689 1.1 thorpej
1690 1.1 thorpej /*
1691 1.2 thorpej * Start the multicast setup command/DMA.
1692 1.1 thorpej */
1693 1.1 thorpej fxp_scb_wait(sc);
1694 1.2 thorpej CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
1695 1.1 thorpej CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
1696 1.1 thorpej
1697 1.3 thorpej /* ...and wait for it to complete. */
1698 1.3 thorpej do {
1699 1.3 thorpej FXP_CDMCSSYNC(sc,
1700 1.3 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1701 1.3 thorpej } while ((mcsp->cb_status & FXP_CB_STATUS_C) == 0);
1702 1.1 thorpej }
1703