Home | History | Annotate | Line # | Download | only in ic
i82557.c revision 1.8.2.1
      1  1.8.2.1   bouyer /*	$NetBSD: i82557.c,v 1.8.2.1 2000/11/20 11:40:35 bouyer Exp $	*/
      2      1.1  thorpej 
      3      1.1  thorpej /*-
      4      1.1  thorpej  * Copyright (c) 1997, 1998, 1999 The NetBSD Foundation, Inc.
      5      1.1  thorpej  * All rights reserved.
      6      1.1  thorpej  *
      7      1.1  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1  thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9      1.1  thorpej  * NASA Ames Research Center.
     10      1.1  thorpej  *
     11      1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     12      1.1  thorpej  * modification, are permitted provided that the following conditions
     13      1.1  thorpej  * are met:
     14      1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     15      1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     16      1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17      1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     18      1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     19      1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     20      1.1  thorpej  *    must display the following acknowledgement:
     21      1.1  thorpej  *	This product includes software developed by the NetBSD
     22      1.1  thorpej  *	Foundation, Inc. and its contributors.
     23      1.1  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.1  thorpej  *    contributors may be used to endorse or promote products derived
     25      1.1  thorpej  *    from this software without specific prior written permission.
     26      1.1  thorpej  *
     27      1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28      1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29      1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30      1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31      1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32      1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33      1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34      1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35      1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36      1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37      1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38      1.1  thorpej  */
     39      1.1  thorpej 
     40      1.1  thorpej /*
     41      1.1  thorpej  * Copyright (c) 1995, David Greenman
     42      1.1  thorpej  * All rights reserved.
     43      1.1  thorpej  *
     44      1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     45      1.1  thorpej  * modification, are permitted provided that the following conditions
     46      1.1  thorpej  * are met:
     47      1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     48      1.1  thorpej  *    notice unmodified, this list of conditions, and the following
     49      1.1  thorpej  *    disclaimer.
     50      1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     51      1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     52      1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     53      1.1  thorpej  *
     54      1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     55      1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     56      1.1  thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     57      1.1  thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     58      1.1  thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     59      1.1  thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     60      1.1  thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61      1.1  thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     62      1.1  thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     63      1.1  thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     64      1.1  thorpej  * SUCH DAMAGE.
     65      1.1  thorpej  *
     66      1.1  thorpej  *	Id: if_fxp.c,v 1.47 1998/01/08 23:42:29 eivind Exp
     67      1.1  thorpej  */
     68      1.1  thorpej 
     69      1.1  thorpej /*
     70  1.8.2.1   bouyer  * Device driver for the Intel i82557 fast Ethernet controller,
     71  1.8.2.1   bouyer  * and its successors, the i82558 and i82559.
     72      1.1  thorpej  */
     73      1.1  thorpej 
     74      1.1  thorpej #include "opt_inet.h"
     75      1.1  thorpej #include "opt_ns.h"
     76      1.1  thorpej #include "bpfilter.h"
     77      1.1  thorpej #include "rnd.h"
     78      1.1  thorpej 
     79      1.1  thorpej #include <sys/param.h>
     80      1.1  thorpej #include <sys/systm.h>
     81  1.8.2.1   bouyer #include <sys/callout.h>
     82      1.1  thorpej #include <sys/mbuf.h>
     83      1.1  thorpej #include <sys/malloc.h>
     84      1.1  thorpej #include <sys/kernel.h>
     85      1.1  thorpej #include <sys/socket.h>
     86      1.1  thorpej #include <sys/ioctl.h>
     87      1.1  thorpej #include <sys/errno.h>
     88      1.1  thorpej #include <sys/device.h>
     89      1.1  thorpej 
     90  1.8.2.1   bouyer #include <machine/endian.h>
     91  1.8.2.1   bouyer 
     92  1.8.2.1   bouyer #include <uvm/uvm_extern.h>
     93      1.1  thorpej 
     94      1.1  thorpej #if NRND > 0
     95      1.1  thorpej #include <sys/rnd.h>
     96      1.1  thorpej #endif
     97      1.1  thorpej 
     98      1.1  thorpej #include <net/if.h>
     99      1.1  thorpej #include <net/if_dl.h>
    100      1.1  thorpej #include <net/if_media.h>
    101      1.1  thorpej #include <net/if_ether.h>
    102      1.1  thorpej 
    103      1.1  thorpej #if NBPFILTER > 0
    104      1.1  thorpej #include <net/bpf.h>
    105      1.1  thorpej #endif
    106      1.1  thorpej 
    107      1.1  thorpej #ifdef INET
    108      1.1  thorpej #include <netinet/in.h>
    109      1.1  thorpej #include <netinet/if_inarp.h>
    110      1.1  thorpej #endif
    111      1.1  thorpej 
    112      1.1  thorpej #ifdef NS
    113      1.1  thorpej #include <netns/ns.h>
    114      1.1  thorpej #include <netns/ns_if.h>
    115      1.1  thorpej #endif
    116      1.1  thorpej 
    117      1.1  thorpej #include <machine/bus.h>
    118      1.1  thorpej #include <machine/intr.h>
    119      1.1  thorpej 
    120      1.1  thorpej #include <dev/mii/miivar.h>
    121      1.1  thorpej 
    122      1.1  thorpej #include <dev/ic/i82557reg.h>
    123      1.1  thorpej #include <dev/ic/i82557var.h>
    124      1.1  thorpej 
    125      1.1  thorpej /*
    126      1.1  thorpej  * NOTE!  On the Alpha, we have an alignment constraint.  The
    127      1.1  thorpej  * card DMAs the packet immediately following the RFA.  However,
    128      1.1  thorpej  * the first thing in the packet is a 14-byte Ethernet header.
    129      1.1  thorpej  * This means that the packet is misaligned.  To compensate,
    130      1.1  thorpej  * we actually offset the RFA 2 bytes into the cluster.  This
    131      1.1  thorpej  * alignes the packet after the Ethernet header at a 32-bit
    132      1.1  thorpej  * boundary.  HOWEVER!  This means that the RFA is misaligned!
    133      1.1  thorpej  */
    134      1.1  thorpej #define	RFA_ALIGNMENT_FUDGE	2
    135      1.1  thorpej 
    136      1.1  thorpej /*
    137      1.1  thorpej  * Template for default configuration parameters.
    138      1.1  thorpej  * See struct fxp_cb_config for the bit definitions.
    139      1.1  thorpej  */
    140      1.1  thorpej u_int8_t fxp_cb_config_template[] = {
    141      1.1  thorpej 	0x0, 0x0,		/* cb_status */
    142      1.1  thorpej 	0x80, 0x2,		/* cb_command */
    143      1.1  thorpej 	0xff, 0xff, 0xff, 0xff,	/* link_addr */
    144      1.1  thorpej 	0x16,	/*  0 */
    145      1.1  thorpej 	0x8,	/*  1 */
    146      1.1  thorpej 	0x0,	/*  2 */
    147      1.1  thorpej 	0x0,	/*  3 */
    148      1.1  thorpej 	0x0,	/*  4 */
    149      1.1  thorpej 	0x80,	/*  5 */
    150      1.1  thorpej 	0xb2,	/*  6 */
    151      1.1  thorpej 	0x3,	/*  7 */
    152      1.1  thorpej 	0x1,	/*  8 */
    153      1.1  thorpej 	0x0,	/*  9 */
    154      1.1  thorpej 	0x26,	/* 10 */
    155      1.1  thorpej 	0x0,	/* 11 */
    156      1.1  thorpej 	0x60,	/* 12 */
    157      1.1  thorpej 	0x0,	/* 13 */
    158      1.1  thorpej 	0xf2,	/* 14 */
    159      1.1  thorpej 	0x48,	/* 15 */
    160      1.1  thorpej 	0x0,	/* 16 */
    161      1.1  thorpej 	0x40,	/* 17 */
    162      1.1  thorpej 	0xf3,	/* 18 */
    163      1.1  thorpej 	0x0,	/* 19 */
    164      1.1  thorpej 	0x3f,	/* 20 */
    165      1.1  thorpej 	0x5	/* 21 */
    166      1.1  thorpej };
    167      1.1  thorpej 
    168      1.1  thorpej void	fxp_mii_initmedia __P((struct fxp_softc *));
    169      1.1  thorpej int	fxp_mii_mediachange __P((struct ifnet *));
    170      1.1  thorpej void	fxp_mii_mediastatus __P((struct ifnet *, struct ifmediareq *));
    171      1.1  thorpej 
    172      1.1  thorpej void	fxp_80c24_initmedia __P((struct fxp_softc *));
    173      1.1  thorpej int	fxp_80c24_mediachange __P((struct ifnet *));
    174      1.1  thorpej void	fxp_80c24_mediastatus __P((struct ifnet *, struct ifmediareq *));
    175      1.1  thorpej 
    176      1.1  thorpej inline void fxp_scb_wait __P((struct fxp_softc *));
    177      1.1  thorpej 
    178      1.1  thorpej void	fxp_start __P((struct ifnet *));
    179      1.1  thorpej int	fxp_ioctl __P((struct ifnet *, u_long, caddr_t));
    180      1.1  thorpej void	fxp_watchdog __P((struct ifnet *));
    181  1.8.2.1   bouyer int	fxp_init __P((struct ifnet *));
    182  1.8.2.1   bouyer void	fxp_stop __P((struct ifnet *, int));
    183  1.8.2.1   bouyer 
    184  1.8.2.1   bouyer void	fxp_rxdrain __P((struct fxp_softc *));
    185      1.7  thorpej int	fxp_add_rfabuf __P((struct fxp_softc *, bus_dmamap_t, int));
    186      1.1  thorpej int	fxp_mdi_read __P((struct device *, int, int));
    187      1.1  thorpej void	fxp_statchg __P((struct device *));
    188      1.1  thorpej void	fxp_mdi_write __P((struct device *, int, int, int));
    189  1.8.2.1   bouyer void	fxp_autosize_eeprom __P((struct fxp_softc*));
    190      1.1  thorpej void	fxp_read_eeprom __P((struct fxp_softc *, u_int16_t *, int, int));
    191      1.1  thorpej void	fxp_get_info __P((struct fxp_softc *, u_int8_t *));
    192      1.1  thorpej void	fxp_tick __P((void *));
    193      1.3  thorpej void	fxp_mc_setup __P((struct fxp_softc *));
    194      1.1  thorpej 
    195      1.1  thorpej void	fxp_shutdown __P((void *));
    196  1.8.2.1   bouyer void	fxp_power __P((int, void *));
    197      1.1  thorpej 
    198      1.7  thorpej int	fxp_copy_small = 0;
    199      1.7  thorpej 
    200      1.1  thorpej struct fxp_phytype {
    201      1.1  thorpej 	int	fp_phy;		/* type of PHY, -1 for MII at the end. */
    202      1.1  thorpej 	void	(*fp_init) __P((struct fxp_softc *));
    203      1.1  thorpej } fxp_phytype_table[] = {
    204      1.1  thorpej 	{ FXP_PHY_80C24,		fxp_80c24_initmedia },
    205      1.1  thorpej 	{ -1,				fxp_mii_initmedia },
    206      1.1  thorpej };
    207      1.1  thorpej 
    208      1.1  thorpej /*
    209      1.1  thorpej  * Set initial transmit threshold at 64 (512 bytes). This is
    210      1.1  thorpej  * increased by 64 (512 bytes) at a time, to maximum of 192
    211      1.1  thorpej  * (1536 bytes), if an underrun occurs.
    212      1.1  thorpej  */
    213      1.1  thorpej static int tx_threshold = 64;
    214      1.1  thorpej 
    215      1.1  thorpej /*
    216      1.1  thorpej  * Wait for the previous command to be accepted (but not necessarily
    217      1.1  thorpej  * completed).
    218      1.1  thorpej  */
    219      1.1  thorpej inline void
    220      1.1  thorpej fxp_scb_wait(sc)
    221      1.1  thorpej 	struct fxp_softc *sc;
    222      1.1  thorpej {
    223      1.1  thorpej 	int i = 10000;
    224      1.1  thorpej 
    225      1.1  thorpej 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
    226      1.2  thorpej 		delay(2);
    227      1.1  thorpej 	if (i == 0)
    228      1.1  thorpej 		printf("%s: WARNING: SCB timed out!\n", sc->sc_dev.dv_xname);
    229      1.1  thorpej }
    230      1.1  thorpej 
    231      1.1  thorpej /*
    232      1.1  thorpej  * Finish attaching an i82557 interface.  Called by bus-specific front-end.
    233      1.1  thorpej  */
    234      1.1  thorpej void
    235      1.1  thorpej fxp_attach(sc)
    236      1.1  thorpej 	struct fxp_softc *sc;
    237      1.1  thorpej {
    238  1.8.2.1   bouyer 	u_int8_t enaddr[ETHER_ADDR_LEN];
    239      1.1  thorpej 	struct ifnet *ifp;
    240      1.1  thorpej 	bus_dma_segment_t seg;
    241      1.1  thorpej 	int rseg, i, error;
    242      1.1  thorpej 	struct fxp_phytype *fp;
    243      1.1  thorpej 
    244  1.8.2.1   bouyer 	callout_init(&sc->sc_callout);
    245  1.8.2.1   bouyer 
    246      1.1  thorpej 	/*
    247      1.1  thorpej 	 * Allocate the control data structures, and create and load the
    248      1.1  thorpej 	 * DMA map for it.
    249      1.1  thorpej 	 */
    250      1.1  thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    251      1.1  thorpej 	    sizeof(struct fxp_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    252      1.1  thorpej 	    0)) != 0) {
    253      1.1  thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    254      1.1  thorpej 		    sc->sc_dev.dv_xname, error);
    255      1.1  thorpej 		goto fail_0;
    256      1.1  thorpej 	}
    257      1.1  thorpej 
    258      1.1  thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    259      1.2  thorpej 	    sizeof(struct fxp_control_data), (caddr_t *)&sc->sc_control_data,
    260      1.1  thorpej 	    BUS_DMA_COHERENT)) != 0) {
    261      1.1  thorpej 		printf("%s: unable to map control data, error = %d\n",
    262      1.1  thorpej 		    sc->sc_dev.dv_xname, error);
    263      1.1  thorpej 		goto fail_1;
    264      1.1  thorpej 	}
    265  1.8.2.1   bouyer 	sc->sc_cdseg = seg;
    266  1.8.2.1   bouyer 	sc->sc_cdnseg = rseg;
    267  1.8.2.1   bouyer 
    268      1.2  thorpej 	bzero(sc->sc_control_data, sizeof(struct fxp_control_data));
    269      1.1  thorpej 
    270      1.1  thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    271      1.1  thorpej 	    sizeof(struct fxp_control_data), 1,
    272      1.1  thorpej 	    sizeof(struct fxp_control_data), 0, 0, &sc->sc_dmamap)) != 0) {
    273      1.1  thorpej 		printf("%s: unable to create control data DMA map, "
    274      1.1  thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    275      1.1  thorpej 		goto fail_2;
    276      1.1  thorpej 	}
    277      1.1  thorpej 
    278      1.1  thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    279      1.2  thorpej 	    sc->sc_control_data, sizeof(struct fxp_control_data), NULL,
    280      1.1  thorpej 	    0)) != 0) {
    281      1.1  thorpej 		printf("%s: can't load control data DMA map, error = %d\n",
    282      1.1  thorpej 		    sc->sc_dev.dv_xname, error);
    283      1.1  thorpej 		goto fail_3;
    284      1.1  thorpej 	}
    285      1.1  thorpej 
    286      1.1  thorpej 	/*
    287      1.1  thorpej 	 * Create the transmit buffer DMA maps.
    288      1.1  thorpej 	 */
    289      1.1  thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    290      1.1  thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    291      1.1  thorpej 		    FXP_NTXSEG, MCLBYTES, 0, 0,
    292      1.2  thorpej 		    &FXP_DSTX(sc, i)->txs_dmamap)) != 0) {
    293      1.1  thorpej 			printf("%s: unable to create tx DMA map %d, "
    294      1.1  thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    295      1.1  thorpej 			goto fail_4;
    296      1.1  thorpej 		}
    297      1.1  thorpej 	}
    298      1.1  thorpej 
    299      1.1  thorpej 	/*
    300      1.1  thorpej 	 * Create the receive buffer DMA maps.
    301      1.1  thorpej 	 */
    302      1.1  thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    303      1.1  thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    304      1.7  thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxmaps[i])) != 0) {
    305      1.1  thorpej 			printf("%s: unable to create rx DMA map %d, "
    306      1.1  thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    307      1.1  thorpej 			goto fail_5;
    308      1.1  thorpej 		}
    309      1.1  thorpej 	}
    310      1.1  thorpej 
    311      1.1  thorpej 	/* Initialize MAC address and media structures. */
    312      1.1  thorpej 	fxp_get_info(sc, enaddr);
    313      1.1  thorpej 
    314      1.1  thorpej 	printf("%s: Ethernet address %s, %s Mb/s\n", sc->sc_dev.dv_xname,
    315      1.1  thorpej 	    ether_sprintf(enaddr), sc->phy_10Mbps_only ? "10" : "10/100");
    316      1.1  thorpej 
    317      1.1  thorpej 	ifp = &sc->sc_ethercom.ec_if;
    318      1.1  thorpej 
    319      1.1  thorpej 	/*
    320      1.1  thorpej 	 * Get info about our media interface, and initialize it.  Note
    321      1.1  thorpej 	 * the table terminates itself with a phy of -1, indicating
    322      1.1  thorpej 	 * that we're using MII.
    323      1.1  thorpej 	 */
    324      1.1  thorpej 	for (fp = fxp_phytype_table; fp->fp_phy != -1; fp++)
    325      1.1  thorpej 		if (fp->fp_phy == sc->phy_primary_device)
    326      1.1  thorpej 			break;
    327      1.1  thorpej 	(*fp->fp_init)(sc);
    328      1.1  thorpej 
    329      1.1  thorpej 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    330      1.1  thorpej 	ifp->if_softc = sc;
    331      1.1  thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    332      1.1  thorpej 	ifp->if_ioctl = fxp_ioctl;
    333      1.1  thorpej 	ifp->if_start = fxp_start;
    334      1.1  thorpej 	ifp->if_watchdog = fxp_watchdog;
    335  1.8.2.1   bouyer 	ifp->if_init = fxp_init;
    336  1.8.2.1   bouyer 	ifp->if_stop = fxp_stop;
    337  1.8.2.1   bouyer 
    338  1.8.2.1   bouyer 	/*
    339  1.8.2.1   bouyer 	 * We can support 802.1Q VLAN-sized frames.
    340  1.8.2.1   bouyer 	 */
    341  1.8.2.1   bouyer 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    342      1.1  thorpej 
    343      1.1  thorpej 	/*
    344      1.1  thorpej 	 * Attach the interface.
    345      1.1  thorpej 	 */
    346      1.1  thorpej 	if_attach(ifp);
    347      1.1  thorpej 	ether_ifattach(ifp, enaddr);
    348      1.1  thorpej #if NBPFILTER > 0
    349      1.1  thorpej 	bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
    350      1.1  thorpej 	    sizeof(struct ether_header));
    351      1.1  thorpej #endif
    352      1.1  thorpej #if NRND > 0
    353      1.1  thorpej 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    354  1.8.2.1   bouyer 	    RND_TYPE_NET, 0);
    355      1.1  thorpej #endif
    356      1.1  thorpej 
    357      1.1  thorpej 	/*
    358      1.1  thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    359      1.1  thorpej 	 * doing do could allow DMA to corrupt kernel memory during the
    360      1.1  thorpej 	 * reboot before the driver initializes.
    361      1.1  thorpej 	 */
    362      1.1  thorpej 	sc->sc_sdhook = shutdownhook_establish(fxp_shutdown, sc);
    363      1.1  thorpej 	if (sc->sc_sdhook == NULL)
    364      1.1  thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    365      1.1  thorpej 		    sc->sc_dev.dv_xname);
    366  1.8.2.1   bouyer 	/*
    367  1.8.2.1   bouyer   	 * Add suspend hook, for similar reasons..
    368  1.8.2.1   bouyer 	 */
    369  1.8.2.1   bouyer 	sc->sc_powerhook = powerhook_establish(fxp_power, sc);
    370  1.8.2.1   bouyer 	if (sc->sc_powerhook == NULL)
    371  1.8.2.1   bouyer 		printf("%s: WARNING: unable to establish power hook\n",
    372  1.8.2.1   bouyer 		    sc->sc_dev.dv_xname);
    373  1.8.2.1   bouyer 
    374  1.8.2.1   bouyer 	/* The attach is successful. */
    375  1.8.2.1   bouyer 	sc->sc_flags |= FXPF_ATTACHED;
    376  1.8.2.1   bouyer 
    377      1.1  thorpej 	return;
    378      1.1  thorpej 
    379      1.1  thorpej 	/*
    380      1.1  thorpej 	 * Free any resources we've allocated during the failed attach
    381      1.1  thorpej 	 * attempt.  Do this in reverse order and fall though.
    382      1.1  thorpej 	 */
    383      1.1  thorpej  fail_5:
    384      1.1  thorpej 	for (i = 0; i < FXP_NRFABUFS; i++) {
    385      1.7  thorpej 		if (sc->sc_rxmaps[i] != NULL)
    386      1.7  thorpej 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
    387      1.1  thorpej 	}
    388      1.1  thorpej  fail_4:
    389      1.1  thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
    390      1.2  thorpej 		if (FXP_DSTX(sc, i)->txs_dmamap != NULL)
    391      1.1  thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    392      1.2  thorpej 			    FXP_DSTX(sc, i)->txs_dmamap);
    393      1.1  thorpej 	}
    394      1.1  thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
    395      1.1  thorpej  fail_3:
    396      1.1  thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
    397      1.1  thorpej  fail_2:
    398      1.2  thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    399      1.1  thorpej 	    sizeof(struct fxp_control_data));
    400      1.1  thorpej  fail_1:
    401      1.1  thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    402      1.1  thorpej  fail_0:
    403      1.1  thorpej 	return;
    404      1.1  thorpej }
    405      1.1  thorpej 
    406      1.1  thorpej void
    407      1.1  thorpej fxp_mii_initmedia(sc)
    408      1.1  thorpej 	struct fxp_softc *sc;
    409      1.1  thorpej {
    410      1.1  thorpej 
    411      1.6  thorpej 	sc->sc_flags |= FXPF_MII;
    412      1.6  thorpej 
    413      1.1  thorpej 	sc->sc_mii.mii_ifp = &sc->sc_ethercom.ec_if;
    414      1.1  thorpej 	sc->sc_mii.mii_readreg = fxp_mdi_read;
    415      1.1  thorpej 	sc->sc_mii.mii_writereg = fxp_mdi_write;
    416      1.1  thorpej 	sc->sc_mii.mii_statchg = fxp_statchg;
    417      1.1  thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_mii_mediachange,
    418      1.1  thorpej 	    fxp_mii_mediastatus);
    419  1.8.2.1   bouyer 	/*
    420  1.8.2.1   bouyer 	 * The i82557 wedges if all of its PHYs are isolated!
    421  1.8.2.1   bouyer 	 */
    422  1.8.2.1   bouyer 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    423  1.8.2.1   bouyer 	    MII_OFFSET_ANY, MIIF_NOISOLATE);
    424      1.1  thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    425      1.1  thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    426      1.1  thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    427      1.1  thorpej 	} else
    428      1.1  thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    429      1.1  thorpej }
    430      1.1  thorpej 
    431      1.1  thorpej void
    432      1.1  thorpej fxp_80c24_initmedia(sc)
    433      1.1  thorpej 	struct fxp_softc *sc;
    434      1.1  thorpej {
    435      1.1  thorpej 
    436      1.1  thorpej 	/*
    437      1.1  thorpej 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
    438      1.1  thorpej 	 * doesn't have a programming interface of any sort.  The
    439      1.1  thorpej 	 * media is sensed automatically based on how the link partner
    440      1.1  thorpej 	 * is configured.  This is, in essence, manual configuration.
    441      1.1  thorpej 	 */
    442      1.1  thorpej 	printf("%s: Seeq 80c24 AutoDUPLEX media interface present\n",
    443      1.1  thorpej 	    sc->sc_dev.dv_xname);
    444      1.1  thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, fxp_80c24_mediachange,
    445      1.1  thorpej 	    fxp_80c24_mediastatus);
    446      1.1  thorpej 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    447      1.1  thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    448      1.1  thorpej }
    449      1.1  thorpej 
    450      1.1  thorpej /*
    451      1.1  thorpej  * Device shutdown routine. Called at system shutdown after sync. The
    452      1.1  thorpej  * main purpose of this routine is to shut off receiver DMA so that
    453      1.1  thorpej  * kernel memory doesn't get clobbered during warmboot.
    454      1.1  thorpej  */
    455      1.1  thorpej void
    456      1.2  thorpej fxp_shutdown(arg)
    457      1.2  thorpej 	void *arg;
    458      1.1  thorpej {
    459      1.2  thorpej 	struct fxp_softc *sc = arg;
    460      1.1  thorpej 
    461  1.8.2.1   bouyer 	/*
    462  1.8.2.1   bouyer 	 * Since the system's going to halt shortly, don't bother
    463  1.8.2.1   bouyer 	 * freeing mbufs.
    464  1.8.2.1   bouyer 	 */
    465  1.8.2.1   bouyer 	fxp_stop(&sc->sc_ethercom.ec_if, 0);
    466  1.8.2.1   bouyer }
    467  1.8.2.1   bouyer /*
    468  1.8.2.1   bouyer  * Power handler routine. Called when the system is transitioning
    469  1.8.2.1   bouyer  * into/out of power save modes.  As with fxp_shutdown, the main
    470  1.8.2.1   bouyer  * purpose of this routine is to shut off receiver DMA so it doesn't
    471  1.8.2.1   bouyer  * clobber kernel memory at the wrong time.
    472  1.8.2.1   bouyer  */
    473  1.8.2.1   bouyer void
    474  1.8.2.1   bouyer fxp_power(why, arg)
    475  1.8.2.1   bouyer 	int why;
    476  1.8.2.1   bouyer 	void *arg;
    477  1.8.2.1   bouyer {
    478  1.8.2.1   bouyer 	struct fxp_softc *sc = arg;
    479  1.8.2.1   bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    480  1.8.2.1   bouyer 	int s;
    481  1.8.2.1   bouyer 
    482  1.8.2.1   bouyer 	s = splnet();
    483  1.8.2.1   bouyer 	if (why != PWR_RESUME)
    484  1.8.2.1   bouyer 		fxp_stop(ifp, 0);
    485  1.8.2.1   bouyer 	else {
    486  1.8.2.1   bouyer 		if (ifp->if_flags & IFF_UP)
    487  1.8.2.1   bouyer 			fxp_init(ifp);
    488  1.8.2.1   bouyer 	}
    489  1.8.2.1   bouyer 	splx(s);
    490      1.1  thorpej }
    491      1.1  thorpej 
    492      1.1  thorpej /*
    493      1.1  thorpej  * Initialize the interface media.
    494      1.1  thorpej  */
    495      1.1  thorpej void
    496      1.1  thorpej fxp_get_info(sc, enaddr)
    497      1.1  thorpej 	struct fxp_softc *sc;
    498      1.1  thorpej 	u_int8_t *enaddr;
    499      1.1  thorpej {
    500  1.8.2.1   bouyer 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
    501      1.1  thorpej 
    502      1.1  thorpej 	/*
    503      1.1  thorpej 	 * Reset to a stable state.
    504      1.1  thorpej 	 */
    505      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
    506      1.1  thorpej 	DELAY(10);
    507      1.1  thorpej 
    508  1.8.2.1   bouyer 	sc->sc_eeprom_size = 0;
    509  1.8.2.1   bouyer 	fxp_autosize_eeprom(sc);
    510  1.8.2.1   bouyer 	if(sc->sc_eeprom_size == 0) {
    511  1.8.2.1   bouyer 	    printf("%s: failed to detect EEPROM size\n", sc->sc_dev.dv_xname);
    512  1.8.2.1   bouyer 	    sc->sc_eeprom_size = 6; /* XXX panic here? */
    513  1.8.2.1   bouyer 	}
    514  1.8.2.1   bouyer #ifdef DEBUG
    515  1.8.2.1   bouyer 	printf("%s: detected %d word EEPROM\n",
    516  1.8.2.1   bouyer 	       sc->sc_dev.dv_xname,
    517  1.8.2.1   bouyer 	       1 << sc->sc_eeprom_size);
    518  1.8.2.1   bouyer #endif
    519  1.8.2.1   bouyer 
    520      1.1  thorpej 	/*
    521      1.1  thorpej 	 * Get info about the primary PHY
    522      1.1  thorpej 	 */
    523      1.1  thorpej 	fxp_read_eeprom(sc, &data, 6, 1);
    524      1.1  thorpej 	sc->phy_primary_addr = data & 0xff;
    525      1.1  thorpej 	sc->phy_primary_device = (data >> 8) & 0x3f;
    526      1.1  thorpej 	sc->phy_10Mbps_only = data >> 15;
    527      1.1  thorpej 
    528      1.1  thorpej 	/*
    529      1.1  thorpej 	 * Read MAC address.
    530      1.1  thorpej 	 */
    531      1.1  thorpej 	fxp_read_eeprom(sc, myea, 0, 3);
    532  1.8.2.1   bouyer 	enaddr[0] = myea[0] & 0xff;
    533  1.8.2.1   bouyer 	enaddr[1] = myea[0] >> 8;
    534  1.8.2.1   bouyer 	enaddr[2] = myea[1] & 0xff;
    535  1.8.2.1   bouyer 	enaddr[3] = myea[1] >> 8;
    536  1.8.2.1   bouyer 	enaddr[4] = myea[2] & 0xff;
    537  1.8.2.1   bouyer 	enaddr[5] = myea[2] >> 8;
    538  1.8.2.1   bouyer }
    539  1.8.2.1   bouyer 
    540  1.8.2.1   bouyer /*
    541  1.8.2.1   bouyer  * Figure out EEPROM size.
    542  1.8.2.1   bouyer  *
    543  1.8.2.1   bouyer  * 559's can have either 64-word or 256-word EEPROMs, the 558
    544  1.8.2.1   bouyer  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
    545  1.8.2.1   bouyer  * talks about the existance of 16 to 256 word EEPROMs.
    546  1.8.2.1   bouyer  *
    547  1.8.2.1   bouyer  * The only known sizes are 64 and 256, where the 256 version is used
    548  1.8.2.1   bouyer  * by CardBus cards to store CIS information.
    549  1.8.2.1   bouyer  *
    550  1.8.2.1   bouyer  * The address is shifted in msb-to-lsb, and after the last
    551  1.8.2.1   bouyer  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
    552  1.8.2.1   bouyer  * after which follows the actual data. We try to detect this zero, by
    553  1.8.2.1   bouyer  * probing the data-out bit in the EEPROM control register just after
    554  1.8.2.1   bouyer  * having shifted in a bit. If the bit is zero, we assume we've
    555  1.8.2.1   bouyer  * shifted enough address bits. The data-out should be tri-state,
    556  1.8.2.1   bouyer  * before this, which should translate to a logical one.
    557  1.8.2.1   bouyer  *
    558  1.8.2.1   bouyer  * Other ways to do this would be to try to read a register with known
    559  1.8.2.1   bouyer  * contents with a varying number of address bits, but no such
    560  1.8.2.1   bouyer  * register seem to be available. The high bits of register 10 are 01
    561  1.8.2.1   bouyer  * on the 558 and 559, but apparently not on the 557.
    562  1.8.2.1   bouyer  *
    563  1.8.2.1   bouyer  * The Linux driver computes a checksum on the EEPROM data, but the
    564  1.8.2.1   bouyer  * value of this checksum is not very well documented.
    565  1.8.2.1   bouyer  */
    566  1.8.2.1   bouyer 
    567  1.8.2.1   bouyer void
    568  1.8.2.1   bouyer fxp_autosize_eeprom(sc)
    569  1.8.2.1   bouyer 	struct fxp_softc *sc;
    570  1.8.2.1   bouyer {
    571  1.8.2.1   bouyer 	u_int16_t reg;
    572  1.8.2.1   bouyer 	int x;
    573  1.8.2.1   bouyer 
    574  1.8.2.1   bouyer 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    575  1.8.2.1   bouyer 	/*
    576  1.8.2.1   bouyer 	 * Shift in read opcode.
    577  1.8.2.1   bouyer 	 */
    578  1.8.2.1   bouyer 	for (x = 3; x > 0; x--) {
    579  1.8.2.1   bouyer 		if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    580  1.8.2.1   bouyer 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    581  1.8.2.1   bouyer 		} else {
    582  1.8.2.1   bouyer 			reg = FXP_EEPROM_EECS;
    583  1.8.2.1   bouyer 		}
    584  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    585  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    586  1.8.2.1   bouyer 			    reg | FXP_EEPROM_EESK);
    587  1.8.2.1   bouyer 		DELAY(4);
    588  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    589  1.8.2.1   bouyer 		DELAY(4);
    590  1.8.2.1   bouyer 	}
    591  1.8.2.1   bouyer 	/*
    592  1.8.2.1   bouyer 	 * Shift in address, wait for the dummy zero following a correct
    593  1.8.2.1   bouyer 	 * address shift.
    594  1.8.2.1   bouyer 	 */
    595  1.8.2.1   bouyer 	for (x = 1; x <=  8; x++) {
    596  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    597  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    598  1.8.2.1   bouyer 		    FXP_EEPROM_EECS | FXP_EEPROM_EESK);
    599  1.8.2.1   bouyer 		DELAY(4);
    600  1.8.2.1   bouyer 		if((CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    601  1.8.2.1   bouyer 		    FXP_EEPROM_EEDO) == 0)
    602  1.8.2.1   bouyer 			break;
    603  1.8.2.1   bouyer 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    604  1.8.2.1   bouyer 		DELAY(4);
    605  1.8.2.1   bouyer 	}
    606  1.8.2.1   bouyer 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    607  1.8.2.1   bouyer 	DELAY(4);
    608  1.8.2.1   bouyer 	if(x != 6 && x != 8) {
    609  1.8.2.1   bouyer #ifdef DEBUG
    610  1.8.2.1   bouyer 		printf("%s: strange EEPROM size (%d)\n",
    611  1.8.2.1   bouyer 		       sc->sc_dev.dv_xname, 1 << x);
    612  1.8.2.1   bouyer #endif
    613  1.8.2.1   bouyer 	} else
    614  1.8.2.1   bouyer 		sc->sc_eeprom_size = x;
    615      1.1  thorpej }
    616      1.1  thorpej 
    617      1.1  thorpej /*
    618      1.1  thorpej  * Read from the serial EEPROM. Basically, you manually shift in
    619      1.1  thorpej  * the read opcode (one bit at a time) and then shift in the address,
    620      1.1  thorpej  * and then you shift out the data (all of this one bit at a time).
    621      1.1  thorpej  * The word size is 16 bits, so you have to provide the address for
    622      1.1  thorpej  * every 16 bits of data.
    623      1.1  thorpej  */
    624      1.1  thorpej void
    625      1.1  thorpej fxp_read_eeprom(sc, data, offset, words)
    626      1.1  thorpej 	struct fxp_softc *sc;
    627      1.1  thorpej 	u_int16_t *data;
    628      1.1  thorpej 	int offset;
    629      1.1  thorpej 	int words;
    630      1.1  thorpej {
    631      1.1  thorpej 	u_int16_t reg;
    632      1.1  thorpej 	int i, x;
    633      1.1  thorpej 
    634      1.1  thorpej 	for (i = 0; i < words; i++) {
    635      1.1  thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
    636      1.1  thorpej 		/*
    637      1.1  thorpej 		 * Shift in read opcode.
    638      1.1  thorpej 		 */
    639      1.1  thorpej 		for (x = 3; x > 0; x--) {
    640      1.1  thorpej 			if (FXP_EEPROM_OPC_READ & (1 << (x - 1))) {
    641      1.1  thorpej 				reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    642      1.1  thorpej 			} else {
    643      1.1  thorpej 				reg = FXP_EEPROM_EECS;
    644      1.1  thorpej 			}
    645      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    646      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    647      1.1  thorpej 			    reg | FXP_EEPROM_EESK);
    648  1.8.2.1   bouyer 			DELAY(4);
    649      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    650  1.8.2.1   bouyer 			DELAY(4);
    651      1.1  thorpej 		}
    652      1.1  thorpej 		/*
    653      1.1  thorpej 		 * Shift in address.
    654      1.1  thorpej 		 */
    655  1.8.2.1   bouyer 		for (x = sc->sc_eeprom_size; x > 0; x--) {
    656      1.1  thorpej 			if ((i + offset) & (1 << (x - 1))) {
    657  1.8.2.1   bouyer 			    reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
    658      1.1  thorpej 			} else {
    659  1.8.2.1   bouyer 			    reg = FXP_EEPROM_EECS;
    660      1.1  thorpej 			}
    661      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    662      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    663      1.1  thorpej 			    reg | FXP_EEPROM_EESK);
    664  1.8.2.1   bouyer 			DELAY(4);
    665      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    666  1.8.2.1   bouyer 			DELAY(4);
    667      1.1  thorpej 		}
    668      1.1  thorpej 		reg = FXP_EEPROM_EECS;
    669      1.1  thorpej 		data[i] = 0;
    670      1.1  thorpej 		/*
    671      1.1  thorpej 		 * Shift out data.
    672      1.1  thorpej 		 */
    673      1.1  thorpej 		for (x = 16; x > 0; x--) {
    674      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL,
    675      1.1  thorpej 			    reg | FXP_EEPROM_EESK);
    676  1.8.2.1   bouyer 			DELAY(4);
    677      1.1  thorpej 			if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) &
    678      1.1  thorpej 			    FXP_EEPROM_EEDO)
    679      1.1  thorpej 				data[i] |= (1 << (x - 1));
    680      1.1  thorpej 			CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
    681  1.8.2.1   bouyer 			DELAY(4);
    682      1.1  thorpej 		}
    683      1.1  thorpej 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
    684  1.8.2.1   bouyer 		DELAY(4);
    685      1.1  thorpej 	}
    686      1.1  thorpej }
    687      1.1  thorpej 
    688      1.1  thorpej /*
    689      1.1  thorpej  * Start packet transmission on the interface.
    690      1.1  thorpej  */
    691      1.1  thorpej void
    692      1.1  thorpej fxp_start(ifp)
    693      1.1  thorpej 	struct ifnet *ifp;
    694      1.1  thorpej {
    695      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
    696      1.2  thorpej 	struct mbuf *m0, *m;
    697      1.2  thorpej 	struct fxp_cb_tx *txd;
    698      1.2  thorpej 	struct fxp_txsoft *txs;
    699      1.2  thorpej 	struct fxp_tbdlist *tbd;
    700      1.1  thorpej 	bus_dmamap_t dmamap;
    701      1.2  thorpej 	int error, lasttx, nexttx, opending, seg;
    702      1.1  thorpej 
    703      1.1  thorpej 	/*
    704      1.8  thorpej 	 * If we want a re-init, bail out now.
    705      1.1  thorpej 	 */
    706      1.8  thorpej 	if (sc->sc_flags & FXPF_WANTINIT) {
    707      1.1  thorpej 		ifp->if_flags |= IFF_OACTIVE;
    708      1.1  thorpej 		return;
    709      1.1  thorpej 	}
    710      1.1  thorpej 
    711      1.8  thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    712      1.8  thorpej 		return;
    713      1.8  thorpej 
    714      1.1  thorpej 	/*
    715      1.2  thorpej 	 * Remember the previous txpending and the current lasttx.
    716      1.1  thorpej 	 */
    717      1.2  thorpej 	opending = sc->sc_txpending;
    718      1.2  thorpej 	lasttx = sc->sc_txlast;
    719      1.1  thorpej 
    720      1.2  thorpej 	/*
    721      1.2  thorpej 	 * Loop through the send queue, setting up transmit descriptors
    722      1.2  thorpej 	 * until we drain the queue, or use up all available transmit
    723      1.2  thorpej 	 * descriptors.
    724      1.2  thorpej 	 */
    725      1.2  thorpej 	while (sc->sc_txpending < FXP_NTXCB) {
    726      1.1  thorpej 		/*
    727      1.2  thorpej 		 * Grab a packet off the queue.
    728      1.1  thorpej 		 */
    729      1.2  thorpej 		IF_DEQUEUE(&ifp->if_snd, m0);
    730      1.2  thorpej 		if (m0 == NULL)
    731      1.2  thorpej 			break;
    732      1.1  thorpej 
    733      1.1  thorpej 		/*
    734      1.2  thorpej 		 * Get the next available transmit descriptor.
    735      1.1  thorpej 		 */
    736      1.2  thorpej 		nexttx = FXP_NEXTTX(sc->sc_txlast);
    737      1.2  thorpej 		txd = FXP_CDTX(sc, nexttx);
    738      1.2  thorpej 		tbd = FXP_CDTBD(sc, nexttx);
    739      1.2  thorpej 		txs = FXP_DSTX(sc, nexttx);
    740      1.2  thorpej 		dmamap = txs->txs_dmamap;
    741      1.1  thorpej 
    742      1.1  thorpej 		/*
    743      1.2  thorpej 		 * Load the DMA map.  If this fails, the packet either
    744      1.2  thorpej 		 * didn't fit in the allotted number of frags, or we were
    745      1.2  thorpej 		 * short on resources.  In this case, we'll copy and try
    746      1.2  thorpej 		 * again.
    747      1.1  thorpej 		 */
    748      1.2  thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    749      1.2  thorpej 		    BUS_DMA_NOWAIT) != 0) {
    750      1.2  thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    751      1.2  thorpej 			if (m == NULL) {
    752      1.2  thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    753      1.2  thorpej 				    sc->sc_dev.dv_xname);
    754      1.2  thorpej 				IF_PREPEND(&ifp->if_snd, m0);
    755      1.2  thorpej 				break;
    756      1.1  thorpej 			}
    757      1.2  thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    758      1.2  thorpej 				MCLGET(m, M_DONTWAIT);
    759      1.2  thorpej 				if ((m->m_flags & M_EXT) == 0) {
    760      1.2  thorpej 					printf("%s: unable to allocate Tx "
    761      1.2  thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    762      1.2  thorpej 					m_freem(m);
    763      1.2  thorpej 					IF_PREPEND(&ifp->if_snd, m0);
    764      1.2  thorpej 					break;
    765      1.1  thorpej 				}
    766      1.1  thorpej 			}
    767      1.2  thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    768      1.2  thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    769      1.2  thorpej 			m_freem(m0);
    770      1.2  thorpej 			m0 = m;
    771      1.2  thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    772      1.2  thorpej 			    m0, BUS_DMA_NOWAIT);
    773      1.2  thorpej 			if (error) {
    774      1.2  thorpej 				printf("%s: unable to load Tx buffer, "
    775      1.2  thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    776      1.2  thorpej 				IF_PREPEND(&ifp->if_snd, m0);
    777      1.2  thorpej 				break;
    778      1.2  thorpej 			}
    779      1.2  thorpej 		}
    780      1.1  thorpej 
    781      1.2  thorpej 		/* Initialize the fraglist. */
    782      1.2  thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    783      1.2  thorpej 			tbd->tbd_d[seg].tb_addr =
    784  1.8.2.1   bouyer 			    htole32(dmamap->dm_segs[seg].ds_addr);
    785      1.2  thorpej 			tbd->tbd_d[seg].tb_size =
    786  1.8.2.1   bouyer 			    htole32(dmamap->dm_segs[seg].ds_len);
    787      1.1  thorpej 		}
    788      1.1  thorpej 
    789      1.2  thorpej 		FXP_CDTBDSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
    790      1.1  thorpej 
    791      1.2  thorpej 		/* Sync the DMA map. */
    792      1.1  thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    793      1.1  thorpej 		    BUS_DMASYNC_PREWRITE);
    794      1.1  thorpej 
    795      1.1  thorpej 		/*
    796      1.2  thorpej 		 * Store a pointer to the packet so we can free it later.
    797      1.1  thorpej 		 */
    798      1.2  thorpej 		txs->txs_mbuf = m0;
    799      1.1  thorpej 
    800      1.1  thorpej 		/*
    801      1.2  thorpej 		 * Initialize the transmit descriptor.
    802      1.1  thorpej 		 */
    803  1.8.2.1   bouyer 		/* BIG_ENDIAN: no need to swap to store 0 */
    804      1.2  thorpej 		txd->cb_status = 0;
    805      1.2  thorpej 		txd->cb_command =
    806  1.8.2.1   bouyer 		    htole16(FXP_CB_COMMAND_XMIT | FXP_CB_COMMAND_SF);
    807      1.2  thorpej 		txd->tx_threshold = tx_threshold;
    808      1.2  thorpej 		txd->tbd_number = dmamap->dm_nsegs;
    809      1.1  thorpej 
    810      1.2  thorpej 		FXP_CDTXSYNC(sc, nexttx,
    811      1.2  thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    812      1.2  thorpej 
    813      1.2  thorpej 		/* Advance the tx pointer. */
    814      1.2  thorpej 		sc->sc_txpending++;
    815      1.2  thorpej 		sc->sc_txlast = nexttx;
    816      1.1  thorpej 
    817      1.1  thorpej #if NBPFILTER > 0
    818      1.1  thorpej 		/*
    819      1.1  thorpej 		 * Pass packet to bpf if there is a listener.
    820      1.1  thorpej 		 */
    821      1.1  thorpej 		if (ifp->if_bpf)
    822      1.2  thorpej 			bpf_mtap(ifp->if_bpf, m0);
    823      1.1  thorpej #endif
    824      1.1  thorpej 	}
    825      1.1  thorpej 
    826      1.2  thorpej 	if (sc->sc_txpending == FXP_NTXCB) {
    827      1.2  thorpej 		/* No more slots; notify upper layer. */
    828      1.2  thorpej 		ifp->if_flags |= IFF_OACTIVE;
    829      1.2  thorpej 	}
    830      1.2  thorpej 
    831      1.2  thorpej 	if (sc->sc_txpending != opending) {
    832      1.2  thorpej 		/*
    833      1.2  thorpej 		 * We enqueued packets.  If the transmitter was idle,
    834      1.2  thorpej 		 * reset the txdirty pointer.
    835      1.2  thorpej 		 */
    836      1.2  thorpej 		if (opending == 0)
    837      1.2  thorpej 			sc->sc_txdirty = FXP_NEXTTX(lasttx);
    838      1.2  thorpej 
    839      1.2  thorpej 		/*
    840      1.2  thorpej 		 * Cause the chip to interrupt and suspend command
    841      1.2  thorpej 		 * processing once the last packet we've enqueued
    842      1.2  thorpej 		 * has been transmitted.
    843      1.2  thorpej 		 */
    844      1.2  thorpej 		FXP_CDTX(sc, sc->sc_txlast)->cb_command |=
    845  1.8.2.1   bouyer 		    htole16(FXP_CB_COMMAND_I | FXP_CB_COMMAND_S);
    846      1.2  thorpej 		FXP_CDTXSYNC(sc, sc->sc_txlast,
    847      1.2  thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    848      1.2  thorpej 
    849      1.2  thorpej 		/*
    850      1.2  thorpej 		 * The entire packet chain is set up.  Clear the suspend bit
    851      1.2  thorpej 		 * on the command prior to the first packet we set up.
    852      1.2  thorpej 		 */
    853      1.2  thorpej 		FXP_CDTXSYNC(sc, lasttx,
    854      1.2  thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    855  1.8.2.1   bouyer 		FXP_CDTX(sc, lasttx)->cb_command &= htole16(~FXP_CB_COMMAND_S);
    856      1.2  thorpej 		FXP_CDTXSYNC(sc, lasttx,
    857      1.2  thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    858      1.2  thorpej 
    859      1.2  thorpej 		/*
    860      1.2  thorpej 		 * Issue a Resume command in case the chip was suspended.
    861      1.2  thorpej 		 */
    862      1.1  thorpej 		fxp_scb_wait(sc);
    863      1.1  thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_RESUME);
    864      1.1  thorpej 
    865      1.2  thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    866      1.1  thorpej 		ifp->if_timer = 5;
    867      1.1  thorpej 	}
    868      1.1  thorpej }
    869      1.1  thorpej 
    870      1.1  thorpej /*
    871      1.1  thorpej  * Process interface interrupts.
    872      1.1  thorpej  */
    873      1.1  thorpej int
    874      1.1  thorpej fxp_intr(arg)
    875      1.1  thorpej 	void *arg;
    876      1.1  thorpej {
    877      1.1  thorpej 	struct fxp_softc *sc = arg;
    878  1.8.2.1   bouyer 	struct ethercom *ec = &sc->sc_ethercom;
    879      1.2  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    880      1.2  thorpej 	struct fxp_cb_tx *txd;
    881      1.2  thorpej 	struct fxp_txsoft *txs;
    882      1.7  thorpej 	struct mbuf *m, *m0;
    883      1.7  thorpej 	bus_dmamap_t rxmap;
    884      1.7  thorpej 	struct fxp_rfa *rfa;
    885      1.8  thorpej 	int i, claimed = 0;
    886  1.8.2.1   bouyer 	u_int16_t len, rxstat, txstat;
    887      1.1  thorpej 	u_int8_t statack;
    888      1.1  thorpej 
    889  1.8.2.1   bouyer 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
    890  1.8.2.1   bouyer 		return (0);
    891  1.8.2.1   bouyer 	/*
    892  1.8.2.1   bouyer 	 * If the interface isn't running, don't try to
    893  1.8.2.1   bouyer 	 * service the interrupt.. just ack it and bail.
    894  1.8.2.1   bouyer 	 */
    895  1.8.2.1   bouyer 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    896  1.8.2.1   bouyer 		statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
    897  1.8.2.1   bouyer 		if (statack) {
    898  1.8.2.1   bouyer 			claimed = 1;
    899  1.8.2.1   bouyer 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    900  1.8.2.1   bouyer 		}
    901  1.8.2.1   bouyer 		return (claimed);
    902  1.8.2.1   bouyer 	}
    903  1.8.2.1   bouyer 
    904      1.1  thorpej 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
    905      1.1  thorpej 		claimed = 1;
    906      1.1  thorpej 
    907      1.1  thorpej 		/*
    908      1.1  thorpej 		 * First ACK all the interrupts in this pass.
    909      1.1  thorpej 		 */
    910      1.1  thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
    911      1.1  thorpej 
    912      1.1  thorpej 		/*
    913      1.1  thorpej 		 * Process receiver interrupts. If a no-resource (RNR)
    914      1.1  thorpej 		 * condition exists, get whatever packets we can and
    915      1.1  thorpej 		 * re-start the receiver.
    916      1.1  thorpej 		 */
    917      1.1  thorpej 		if (statack & (FXP_SCB_STATACK_FR | FXP_SCB_STATACK_RNR)) {
    918      1.1  thorpej  rcvloop:
    919      1.7  thorpej 			m = sc->sc_rxq.ifq_head;
    920      1.7  thorpej 			rfa = FXP_MTORFA(m);
    921      1.7  thorpej 			rxmap = M_GETCTX(m, bus_dmamap_t);
    922      1.1  thorpej 
    923      1.7  thorpej 			FXP_RFASYNC(sc, m,
    924      1.1  thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    925      1.1  thorpej 
    926  1.8.2.1   bouyer 			rxstat = le16toh(rfa->rfa_status);
    927  1.8.2.1   bouyer 
    928  1.8.2.1   bouyer 			if ((rxstat & FXP_RFA_STATUS_C) == 0) {
    929      1.1  thorpej 				/*
    930      1.7  thorpej 				 * We have processed all of the
    931      1.7  thorpej 				 * receive buffers.
    932      1.1  thorpej 				 */
    933  1.8.2.1   bouyer 				FXP_RFASYNC(sc, m, BUS_DMASYNC_PREREAD);
    934      1.7  thorpej 				goto do_transmit;
    935      1.7  thorpej 			}
    936      1.7  thorpej 
    937      1.7  thorpej 			IF_DEQUEUE(&sc->sc_rxq, m);
    938      1.7  thorpej 
    939      1.7  thorpej 			FXP_RXBUFSYNC(sc, m, BUS_DMASYNC_POSTREAD);
    940      1.7  thorpej 
    941  1.8.2.1   bouyer 			len = le16toh(rfa->actual_size) &
    942  1.8.2.1   bouyer 			    (m->m_ext.ext_size - 1);
    943      1.1  thorpej 
    944      1.7  thorpej 			if (len < sizeof(struct ether_header)) {
    945      1.1  thorpej 				/*
    946      1.7  thorpej 				 * Runt packet; drop it now.
    947      1.1  thorpej 				 */
    948      1.7  thorpej 				FXP_INIT_RFABUF(sc, m);
    949      1.7  thorpej 				goto rcvloop;
    950      1.7  thorpej 			}
    951      1.7  thorpej 
    952      1.7  thorpej 			/*
    953  1.8.2.1   bouyer 			 * If support for 802.1Q VLAN sized frames is
    954  1.8.2.1   bouyer 			 * enabled, we need to do some additional error
    955  1.8.2.1   bouyer 			 * checking (as we are saving bad frames, in
    956  1.8.2.1   bouyer 			 * order to receive the larger ones).
    957  1.8.2.1   bouyer 			 */
    958  1.8.2.1   bouyer 			if ((ec->ec_capenable & ETHERCAP_VLAN_MTU) != 0 &&
    959  1.8.2.1   bouyer 			    (rxstat & (FXP_RFA_STATUS_OVERRUN|
    960  1.8.2.1   bouyer 				       FXP_RFA_STATUS_RNR|
    961  1.8.2.1   bouyer 				       FXP_RFA_STATUS_ALIGN|
    962  1.8.2.1   bouyer 				       FXP_RFA_STATUS_CRC)) != 0) {
    963  1.8.2.1   bouyer 				FXP_INIT_RFABUF(sc, m);
    964  1.8.2.1   bouyer 				goto rcvloop;
    965  1.8.2.1   bouyer 			}
    966  1.8.2.1   bouyer 
    967  1.8.2.1   bouyer 			/*
    968      1.7  thorpej 			 * If the packet is small enough to fit in a
    969      1.7  thorpej 			 * single header mbuf, allocate one and copy
    970      1.7  thorpej 			 * the data into it.  This greatly reduces
    971      1.7  thorpej 			 * memory consumption when we receive lots
    972      1.7  thorpej 			 * of small packets.
    973      1.7  thorpej 			 *
    974      1.7  thorpej 			 * Otherwise, we add a new buffer to the receive
    975      1.7  thorpej 			 * chain.  If this fails, we drop the packet and
    976      1.7  thorpej 			 * recycle the old buffer.
    977      1.7  thorpej 			 */
    978      1.7  thorpej 			if (fxp_copy_small != 0 && len <= MHLEN) {
    979      1.7  thorpej 				MGETHDR(m0, M_DONTWAIT, MT_DATA);
    980      1.7  thorpej 				if (m == NULL)
    981      1.7  thorpej 					goto dropit;
    982      1.7  thorpej 				memcpy(mtod(m0, caddr_t),
    983      1.7  thorpej 				    mtod(m, caddr_t), len);
    984      1.7  thorpej 				FXP_INIT_RFABUF(sc, m);
    985      1.7  thorpej 				m = m0;
    986      1.7  thorpej 			} else {
    987      1.7  thorpej 				if (fxp_add_rfabuf(sc, rxmap, 1) != 0) {
    988      1.7  thorpej  dropit:
    989      1.7  thorpej 					ifp->if_ierrors++;
    990      1.7  thorpej 					FXP_INIT_RFABUF(sc, m);
    991      1.7  thorpej 					goto rcvloop;
    992      1.7  thorpej 				}
    993      1.7  thorpej 			}
    994      1.7  thorpej 
    995      1.7  thorpej 			m->m_pkthdr.rcvif = ifp;
    996      1.7  thorpej 			m->m_pkthdr.len = m->m_len = len;
    997      1.7  thorpej 
    998      1.1  thorpej #if NBPFILTER > 0
    999      1.7  thorpej 			/*
   1000      1.7  thorpej 			 * Pass this up to any BPF listeners, but only
   1001      1.7  thorpej 			 * pass it up the stack it its for us.
   1002      1.7  thorpej 			 */
   1003  1.8.2.1   bouyer 			if (ifp->if_bpf)
   1004      1.7  thorpej 				bpf_mtap(ifp->if_bpf, m);
   1005  1.8.2.1   bouyer #endif
   1006      1.7  thorpej 
   1007      1.7  thorpej 			/* Pass it on. */
   1008      1.7  thorpej 			(*ifp->if_input)(ifp, m);
   1009      1.7  thorpej 			goto rcvloop;
   1010      1.7  thorpej 		}
   1011      1.7  thorpej 
   1012      1.7  thorpej  do_transmit:
   1013      1.7  thorpej 		if (statack & FXP_SCB_STATACK_RNR) {
   1014      1.7  thorpej 			rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1015      1.7  thorpej 			fxp_scb_wait(sc);
   1016      1.7  thorpej 			CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1017      1.7  thorpej 			    rxmap->dm_segs[0].ds_addr +
   1018      1.7  thorpej 			    RFA_ALIGNMENT_FUDGE);
   1019      1.7  thorpej 			CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
   1020      1.7  thorpej 			    FXP_SCB_COMMAND_RU_START);
   1021      1.1  thorpej 		}
   1022      1.7  thorpej 
   1023      1.1  thorpej 		/*
   1024      1.1  thorpej 		 * Free any finished transmit mbuf chains.
   1025      1.1  thorpej 		 */
   1026      1.5  thorpej 		if (statack & (FXP_SCB_STATACK_CXTNO|FXP_SCB_STATACK_CNA)) {
   1027      1.2  thorpej 			ifp->if_flags &= ~IFF_OACTIVE;
   1028      1.2  thorpej 			for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1029      1.2  thorpej 			     i = FXP_NEXTTX(i), sc->sc_txpending--) {
   1030      1.2  thorpej 				txd = FXP_CDTX(sc, i);
   1031      1.2  thorpej 				txs = FXP_DSTX(sc, i);
   1032      1.2  thorpej 
   1033      1.2  thorpej 				FXP_CDTXSYNC(sc, i,
   1034      1.1  thorpej 				    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1035      1.2  thorpej 
   1036  1.8.2.1   bouyer 				txstat = le16toh(txd->cb_status);
   1037  1.8.2.1   bouyer 
   1038  1.8.2.1   bouyer 				if ((txstat & FXP_CB_STATUS_C) == 0)
   1039      1.1  thorpej 					break;
   1040      1.2  thorpej 
   1041      1.2  thorpej 				FXP_CDTBDSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
   1042      1.2  thorpej 
   1043      1.2  thorpej 				bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1044      1.2  thorpej 				    0, txs->txs_dmamap->dm_mapsize,
   1045      1.2  thorpej 				    BUS_DMASYNC_POSTWRITE);
   1046      1.2  thorpej 				bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1047      1.2  thorpej 				m_freem(txs->txs_mbuf);
   1048      1.2  thorpej 				txs->txs_mbuf = NULL;
   1049      1.1  thorpej 			}
   1050      1.2  thorpej 
   1051      1.2  thorpej 			/* Update the dirty transmit buffer pointer. */
   1052      1.2  thorpej 			sc->sc_txdirty = i;
   1053      1.2  thorpej 
   1054      1.2  thorpej 			/*
   1055      1.2  thorpej 			 * Cancel the watchdog timer if there are no pending
   1056      1.2  thorpej 			 * transmissions.
   1057      1.2  thorpej 			 */
   1058      1.2  thorpej 			if (sc->sc_txpending == 0) {
   1059      1.1  thorpej 				ifp->if_timer = 0;
   1060      1.2  thorpej 
   1061      1.2  thorpej 				/*
   1062      1.8  thorpej 				 * If we want a re-init, do that now.
   1063      1.2  thorpej 				 */
   1064      1.8  thorpej 				if (sc->sc_flags & FXPF_WANTINIT)
   1065  1.8.2.1   bouyer 					(void) fxp_init(ifp);
   1066      1.1  thorpej 			}
   1067      1.2  thorpej 
   1068      1.1  thorpej 			/*
   1069      1.2  thorpej 			 * Try to get more packets going.
   1070      1.1  thorpej 			 */
   1071      1.2  thorpej 			fxp_start(ifp);
   1072      1.1  thorpej 		}
   1073      1.1  thorpej 	}
   1074      1.1  thorpej 
   1075      1.1  thorpej #if NRND > 0
   1076      1.1  thorpej 	if (claimed)
   1077      1.1  thorpej 		rnd_add_uint32(&sc->rnd_source, statack);
   1078      1.1  thorpej #endif
   1079      1.1  thorpej 	return (claimed);
   1080      1.1  thorpej }
   1081      1.1  thorpej 
   1082      1.1  thorpej /*
   1083      1.1  thorpej  * Update packet in/out/collision statistics. The i82557 doesn't
   1084      1.1  thorpej  * allow you to access these counters without doing a fairly
   1085      1.1  thorpej  * expensive DMA to get _all_ of the statistics it maintains, so
   1086      1.1  thorpej  * we do this operation here only once per second. The statistics
   1087      1.1  thorpej  * counters in the kernel are updated from the previous dump-stats
   1088      1.1  thorpej  * DMA and then a new dump-stats DMA is started. The on-chip
   1089      1.1  thorpej  * counters are zeroed when the DMA completes. If we can't start
   1090      1.1  thorpej  * the DMA immediately, we don't wait - we just prepare to read
   1091      1.1  thorpej  * them again next time.
   1092      1.1  thorpej  */
   1093      1.1  thorpej void
   1094      1.1  thorpej fxp_tick(arg)
   1095      1.1  thorpej 	void *arg;
   1096      1.1  thorpej {
   1097      1.1  thorpej 	struct fxp_softc *sc = arg;
   1098      1.2  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1099      1.2  thorpej 	struct fxp_stats *sp = &sc->sc_control_data->fcd_stats;
   1100      1.8  thorpej 	int s;
   1101      1.2  thorpej 
   1102  1.8.2.1   bouyer 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1103  1.8.2.1   bouyer 		return;
   1104  1.8.2.1   bouyer 
   1105      1.2  thorpej 	s = splnet();
   1106      1.2  thorpej 
   1107  1.8.2.1   bouyer 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   1108  1.8.2.1   bouyer 
   1109  1.8.2.1   bouyer 	ifp->if_opackets += le32toh(sp->tx_good);
   1110  1.8.2.1   bouyer 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
   1111      1.1  thorpej 	if (sp->rx_good) {
   1112  1.8.2.1   bouyer 		ifp->if_ipackets += le32toh(sp->rx_good);
   1113      1.7  thorpej 		sc->sc_rxidle = 0;
   1114      1.1  thorpej 	} else {
   1115      1.7  thorpej 		sc->sc_rxidle++;
   1116      1.1  thorpej 	}
   1117      1.1  thorpej 	ifp->if_ierrors +=
   1118  1.8.2.1   bouyer 	    le32toh(sp->rx_crc_errors) +
   1119  1.8.2.1   bouyer 	    le32toh(sp->rx_alignment_errors) +
   1120  1.8.2.1   bouyer 	    le32toh(sp->rx_rnr_errors) +
   1121  1.8.2.1   bouyer 	    le32toh(sp->rx_overrun_errors);
   1122      1.1  thorpej 	/*
   1123      1.1  thorpej 	 * If any transmit underruns occured, bump up the transmit
   1124      1.1  thorpej 	 * threshold by another 512 bytes (64 * 8).
   1125      1.1  thorpej 	 */
   1126      1.1  thorpej 	if (sp->tx_underruns) {
   1127  1.8.2.1   bouyer 		ifp->if_oerrors += le32toh(sp->tx_underruns);
   1128      1.1  thorpej 		if (tx_threshold < 192)
   1129      1.1  thorpej 			tx_threshold += 64;
   1130      1.1  thorpej 	}
   1131      1.1  thorpej 
   1132      1.1  thorpej 	/*
   1133      1.1  thorpej 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
   1134      1.1  thorpej 	 * then assume the receiver has locked up and attempt to clear
   1135      1.8  thorpej 	 * the condition by reprogramming the multicast filter (actually,
   1136      1.8  thorpej 	 * resetting the interface). This is a work-around for a bug in
   1137      1.8  thorpej 	 * the 82557 where the receiver locks up if it gets certain types
   1138      1.8  thorpej 	 * of garbage in the syncronization bits prior to the packet header.
   1139      1.8  thorpej 	 * This bug is supposed to only occur in 10Mbps mode, but has been
   1140      1.8  thorpej 	 * seen to occur in 100Mbps mode as well (perhaps due to a 10/100
   1141      1.8  thorpej 	 * speed transition).
   1142      1.1  thorpej 	 */
   1143      1.7  thorpej 	if (sc->sc_rxidle > FXP_MAX_RX_IDLE) {
   1144  1.8.2.1   bouyer 		(void) fxp_init(ifp);
   1145      1.8  thorpej 		splx(s);
   1146      1.8  thorpej 		return;
   1147      1.1  thorpej 	}
   1148      1.1  thorpej 	/*
   1149      1.1  thorpej 	 * If there is no pending command, start another stats
   1150      1.1  thorpej 	 * dump. Otherwise punt for now.
   1151      1.1  thorpej 	 */
   1152      1.1  thorpej 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
   1153      1.1  thorpej 		/*
   1154      1.1  thorpej 		 * Start another stats dump.
   1155      1.1  thorpej 		 */
   1156  1.8.2.1   bouyer 		FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1157      1.1  thorpej 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND,
   1158      1.1  thorpej 		    FXP_SCB_COMMAND_CU_DUMPRESET);
   1159      1.1  thorpej 	} else {
   1160      1.1  thorpej 		/*
   1161      1.1  thorpej 		 * A previous command is still waiting to be accepted.
   1162      1.1  thorpej 		 * Just zero our copy of the stats and wait for the
   1163      1.1  thorpej 		 * next timer event to update them.
   1164      1.1  thorpej 		 */
   1165  1.8.2.1   bouyer 		/* BIG_ENDIAN: no swap required to store 0 */
   1166      1.1  thorpej 		sp->tx_good = 0;
   1167      1.1  thorpej 		sp->tx_underruns = 0;
   1168      1.1  thorpej 		sp->tx_total_collisions = 0;
   1169      1.1  thorpej 
   1170      1.1  thorpej 		sp->rx_good = 0;
   1171      1.1  thorpej 		sp->rx_crc_errors = 0;
   1172      1.1  thorpej 		sp->rx_alignment_errors = 0;
   1173      1.1  thorpej 		sp->rx_rnr_errors = 0;
   1174      1.1  thorpej 		sp->rx_overrun_errors = 0;
   1175      1.1  thorpej 	}
   1176      1.1  thorpej 
   1177      1.6  thorpej 	if (sc->sc_flags & FXPF_MII) {
   1178      1.6  thorpej 		/* Tick the MII clock. */
   1179      1.6  thorpej 		mii_tick(&sc->sc_mii);
   1180      1.6  thorpej 	}
   1181      1.2  thorpej 
   1182      1.1  thorpej 	splx(s);
   1183      1.1  thorpej 
   1184      1.1  thorpej 	/*
   1185      1.1  thorpej 	 * Schedule another timeout one second from now.
   1186      1.1  thorpej 	 */
   1187  1.8.2.1   bouyer 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1188      1.1  thorpej }
   1189      1.1  thorpej 
   1190      1.1  thorpej /*
   1191      1.7  thorpej  * Drain the receive queue.
   1192      1.7  thorpej  */
   1193      1.7  thorpej void
   1194      1.7  thorpej fxp_rxdrain(sc)
   1195      1.7  thorpej 	struct fxp_softc *sc;
   1196      1.7  thorpej {
   1197      1.7  thorpej 	bus_dmamap_t rxmap;
   1198      1.7  thorpej 	struct mbuf *m;
   1199      1.7  thorpej 
   1200      1.7  thorpej 	for (;;) {
   1201      1.7  thorpej 		IF_DEQUEUE(&sc->sc_rxq, m);
   1202      1.7  thorpej 		if (m == NULL)
   1203      1.7  thorpej 			break;
   1204      1.7  thorpej 		rxmap = M_GETCTX(m, bus_dmamap_t);
   1205      1.7  thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1206      1.7  thorpej 		FXP_RXMAP_PUT(sc, rxmap);
   1207      1.7  thorpej 		m_freem(m);
   1208      1.7  thorpej 	}
   1209      1.7  thorpej }
   1210      1.7  thorpej 
   1211      1.7  thorpej /*
   1212      1.1  thorpej  * Stop the interface. Cancels the statistics updater and resets
   1213      1.1  thorpej  * the interface.
   1214      1.1  thorpej  */
   1215      1.1  thorpej void
   1216  1.8.2.1   bouyer fxp_stop(ifp, disable)
   1217  1.8.2.1   bouyer 	struct ifnet *ifp;
   1218  1.8.2.1   bouyer 	int disable;
   1219      1.1  thorpej {
   1220  1.8.2.1   bouyer 	struct fxp_softc *sc = ifp->if_softc;
   1221      1.2  thorpej 	struct fxp_txsoft *txs;
   1222      1.1  thorpej 	int i;
   1223      1.1  thorpej 
   1224      1.1  thorpej 	/*
   1225  1.8.2.1   bouyer 	 * Turn down interface (done early to avoid bad interactions
   1226  1.8.2.1   bouyer 	 * between panics, shutdown hooks, and the watchdog timer)
   1227  1.8.2.1   bouyer 	 */
   1228  1.8.2.1   bouyer 	ifp->if_timer = 0;
   1229  1.8.2.1   bouyer 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1230  1.8.2.1   bouyer 
   1231  1.8.2.1   bouyer 	/*
   1232      1.1  thorpej 	 * Cancel stats updater.
   1233      1.1  thorpej 	 */
   1234  1.8.2.1   bouyer 	callout_stop(&sc->sc_callout);
   1235  1.8.2.1   bouyer 	if (sc->sc_flags & FXPF_MII) {
   1236  1.8.2.1   bouyer 		/* Down the MII. */
   1237  1.8.2.1   bouyer 		mii_down(&sc->sc_mii);
   1238  1.8.2.1   bouyer 	}
   1239      1.1  thorpej 
   1240      1.1  thorpej 	/*
   1241      1.1  thorpej 	 * Issue software reset
   1242      1.1  thorpej 	 */
   1243      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
   1244      1.1  thorpej 	DELAY(10);
   1245      1.1  thorpej 
   1246      1.1  thorpej 	/*
   1247      1.1  thorpej 	 * Release any xmit buffers.
   1248      1.1  thorpej 	 */
   1249      1.2  thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1250      1.2  thorpej 		txs = FXP_DSTX(sc, i);
   1251      1.2  thorpej 		if (txs->txs_mbuf != NULL) {
   1252      1.2  thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1253      1.2  thorpej 			m_freem(txs->txs_mbuf);
   1254      1.2  thorpej 			txs->txs_mbuf = NULL;
   1255      1.1  thorpej 		}
   1256      1.1  thorpej 	}
   1257      1.2  thorpej 	sc->sc_txpending = 0;
   1258      1.1  thorpej 
   1259  1.8.2.1   bouyer 	if (disable) {
   1260      1.7  thorpej 		fxp_rxdrain(sc);
   1261  1.8.2.1   bouyer 		fxp_disable(sc);
   1262      1.1  thorpej 	}
   1263      1.1  thorpej 
   1264      1.1  thorpej }
   1265      1.1  thorpej 
   1266      1.1  thorpej /*
   1267      1.1  thorpej  * Watchdog/transmission transmit timeout handler. Called when a
   1268      1.1  thorpej  * transmission is started on the interface, but no interrupt is
   1269      1.1  thorpej  * received before the timeout. This usually indicates that the
   1270      1.1  thorpej  * card has wedged for some reason.
   1271      1.1  thorpej  */
   1272      1.1  thorpej void
   1273      1.1  thorpej fxp_watchdog(ifp)
   1274      1.1  thorpej 	struct ifnet *ifp;
   1275      1.1  thorpej {
   1276      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1277      1.1  thorpej 
   1278      1.3  thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1279      1.3  thorpej 	ifp->if_oerrors++;
   1280      1.1  thorpej 
   1281  1.8.2.1   bouyer 	(void) fxp_init(ifp);
   1282      1.1  thorpej }
   1283      1.1  thorpej 
   1284      1.2  thorpej /*
   1285      1.2  thorpej  * Initialize the interface.  Must be called at splnet().
   1286      1.2  thorpej  */
   1287      1.7  thorpej int
   1288  1.8.2.1   bouyer fxp_init(ifp)
   1289  1.8.2.1   bouyer 	struct ifnet *ifp;
   1290      1.1  thorpej {
   1291  1.8.2.1   bouyer 	struct fxp_softc *sc = ifp->if_softc;
   1292      1.1  thorpej 	struct fxp_cb_config *cbp;
   1293      1.1  thorpej 	struct fxp_cb_ias *cb_ias;
   1294      1.2  thorpej 	struct fxp_cb_tx *txd;
   1295      1.7  thorpej 	bus_dmamap_t rxmap;
   1296  1.8.2.1   bouyer 	int i, prm, save_bf, allm, error = 0;
   1297  1.8.2.1   bouyer 
   1298  1.8.2.1   bouyer 	if ((error = fxp_enable(sc)) != 0)
   1299  1.8.2.1   bouyer 		goto out;
   1300      1.1  thorpej 
   1301      1.1  thorpej 	/*
   1302      1.1  thorpej 	 * Cancel any pending I/O
   1303      1.1  thorpej 	 */
   1304  1.8.2.1   bouyer 	fxp_stop(ifp, 0);
   1305      1.1  thorpej 
   1306  1.8.2.1   bouyer 	/*
   1307  1.8.2.1   bouyer 	 * XXX just setting sc_flags to 0 here clears any FXPF_MII
   1308  1.8.2.1   bouyer 	 * flag, and this prevents the MII from detaching resulting in
   1309  1.8.2.1   bouyer 	 * a panic. The flags field should perhaps be split in runtime
   1310  1.8.2.1   bouyer 	 * flags and more static information. For now, just clear the
   1311  1.8.2.1   bouyer 	 * only other flag set.
   1312  1.8.2.1   bouyer 	 */
   1313  1.8.2.1   bouyer 
   1314  1.8.2.1   bouyer 	sc->sc_flags &= ~FXPF_WANTINIT;
   1315      1.1  thorpej 
   1316      1.1  thorpej 	/*
   1317      1.1  thorpej 	 * Initialize base of CBL and RFA memory. Loading with zero
   1318      1.1  thorpej 	 * sets it up for regular linear addressing.
   1319      1.1  thorpej 	 */
   1320      1.2  thorpej 	fxp_scb_wait(sc);
   1321      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
   1322      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_BASE);
   1323      1.1  thorpej 
   1324      1.1  thorpej 	fxp_scb_wait(sc);
   1325      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_BASE);
   1326      1.1  thorpej 
   1327      1.1  thorpej 	/*
   1328      1.2  thorpej 	 * Initialize the multicast filter.  Do this now, since we might
   1329      1.2  thorpej 	 * have to setup the config block differently.
   1330      1.2  thorpej 	 */
   1331      1.3  thorpej 	fxp_mc_setup(sc);
   1332      1.2  thorpej 
   1333      1.2  thorpej 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
   1334      1.2  thorpej 	allm = (ifp->if_flags & IFF_ALLMULTI) ? 1 : 0;
   1335      1.2  thorpej 
   1336      1.2  thorpej 	/*
   1337  1.8.2.1   bouyer 	 * In order to support receiving 802.1Q VLAN frames, we have to
   1338  1.8.2.1   bouyer 	 * enable "save bad frames", since they are 4 bytes larger than
   1339  1.8.2.1   bouyer 	 * the normal Ethernet maximum frame length.
   1340  1.8.2.1   bouyer 	 */
   1341  1.8.2.1   bouyer 	save_bf = (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) ? 1 : 0;
   1342  1.8.2.1   bouyer 
   1343  1.8.2.1   bouyer 	/*
   1344      1.1  thorpej 	 * Initialize base of dump-stats buffer.
   1345      1.1  thorpej 	 */
   1346      1.1  thorpej 	fxp_scb_wait(sc);
   1347      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1348      1.2  thorpej 	    sc->sc_cddma + FXP_CDSTATSOFF);
   1349  1.8.2.1   bouyer 	FXP_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   1350      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_DUMP_ADR);
   1351      1.1  thorpej 
   1352      1.2  thorpej 	cbp = &sc->sc_control_data->fcd_configcb;
   1353      1.2  thorpej 	memset(cbp, 0, sizeof(struct fxp_cb_config));
   1354      1.1  thorpej 
   1355      1.1  thorpej 	/*
   1356      1.2  thorpej 	 * This copy is kind of disgusting, but there are a bunch of must be
   1357      1.1  thorpej 	 * zero and must be one bits in this structure and this is the easiest
   1358      1.1  thorpej 	 * way to initialize them all to proper values.
   1359      1.1  thorpej 	 */
   1360      1.2  thorpej 	memcpy(cbp, fxp_cb_config_template, sizeof(fxp_cb_config_template));
   1361      1.1  thorpej 
   1362  1.8.2.1   bouyer 	/* BIG_ENDIAN: no need to swap to store 0 */
   1363      1.1  thorpej 	cbp->cb_status =	0;
   1364  1.8.2.1   bouyer 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
   1365  1.8.2.1   bouyer 				    FXP_CB_COMMAND_EL);
   1366  1.8.2.1   bouyer 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1367  1.8.2.1   bouyer 	cbp->link_addr =	0xffffffff; /* (no) next command */
   1368      1.1  thorpej 	cbp->byte_count =	22;	/* (22) bytes to config */
   1369      1.1  thorpej 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
   1370      1.1  thorpej 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
   1371      1.1  thorpej 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
   1372      1.1  thorpej 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
   1373      1.1  thorpej 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
   1374      1.1  thorpej 	cbp->dma_bce =		0;	/* (disable) dma max counters */
   1375      1.1  thorpej 	cbp->late_scb =		0;	/* (don't) defer SCB update */
   1376      1.1  thorpej 	cbp->tno_int =		0;	/* (disable) tx not okay interrupt */
   1377      1.4  thorpej 	cbp->ci_int =		1;	/* interrupt on CU idle */
   1378  1.8.2.1   bouyer 	cbp->save_bf =		save_bf;/* save bad frames */
   1379      1.1  thorpej 	cbp->disc_short_rx =	!prm;	/* discard short packets */
   1380      1.1  thorpej 	cbp->underrun_retry =	1;	/* retry mode (1) on DMA underrun */
   1381      1.1  thorpej 	cbp->mediatype =	!sc->phy_10Mbps_only; /* interface mode */
   1382      1.1  thorpej 	cbp->nsai =		1;	/* (don't) disable source addr insert */
   1383      1.1  thorpej 	cbp->preamble_length =	2;	/* (7 byte) preamble */
   1384      1.1  thorpej 	cbp->loopback =		0;	/* (don't) loopback */
   1385      1.1  thorpej 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
   1386      1.1  thorpej 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
   1387      1.1  thorpej 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
   1388      1.1  thorpej 	cbp->promiscuous =	prm;	/* promiscuous mode */
   1389      1.1  thorpej 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
   1390      1.1  thorpej 	cbp->crscdt =		0;	/* (CRS only) */
   1391      1.1  thorpej 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
   1392      1.1  thorpej 	cbp->padding =		1;	/* (do) pad short tx packets */
   1393      1.1  thorpej 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
   1394      1.1  thorpej 	cbp->force_fdx =	0;	/* (don't) force full duplex */
   1395      1.1  thorpej 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
   1396      1.1  thorpej 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
   1397      1.2  thorpej 	cbp->mc_all =		allm;	/* accept all multicasts */
   1398      1.1  thorpej 
   1399      1.2  thorpej 	FXP_CDCONFIGSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1400      1.1  thorpej 
   1401      1.1  thorpej 	/*
   1402      1.1  thorpej 	 * Start the config command/DMA.
   1403      1.1  thorpej 	 */
   1404      1.1  thorpej 	fxp_scb_wait(sc);
   1405      1.2  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDCONFIGOFF);
   1406      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
   1407      1.1  thorpej 	/* ...and wait for it to complete. */
   1408  1.8.2.1   bouyer 	i = 1000;
   1409      1.2  thorpej 	do {
   1410      1.2  thorpej 		FXP_CDCONFIGSYNC(sc,
   1411      1.2  thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1412  1.8.2.1   bouyer 		DELAY(1);
   1413  1.8.2.1   bouyer 	} while ((le16toh(cbp->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1414  1.8.2.1   bouyer 	if (i == 0) {
   1415  1.8.2.1   bouyer 		printf("%s at line %d: dmasync timeout\n",
   1416  1.8.2.1   bouyer 		    sc->sc_dev.dv_xname, __LINE__);
   1417  1.8.2.1   bouyer 		return ETIMEDOUT;
   1418  1.8.2.1   bouyer 	}
   1419      1.1  thorpej 
   1420      1.1  thorpej 	/*
   1421      1.2  thorpej 	 * Initialize the station address.
   1422      1.1  thorpej 	 */
   1423      1.2  thorpej 	cb_ias = &sc->sc_control_data->fcd_iascb;
   1424  1.8.2.1   bouyer 	/* BIG_ENDIAN: no need to swap to store 0 */
   1425      1.1  thorpej 	cb_ias->cb_status = 0;
   1426  1.8.2.1   bouyer 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
   1427  1.8.2.1   bouyer 	/* BIG_ENDIAN: no need to swap to store 0xffffffff */
   1428  1.8.2.1   bouyer 	cb_ias->link_addr = 0xffffffff;
   1429      1.2  thorpej 	memcpy((void *)cb_ias->macaddr, LLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1430      1.1  thorpej 
   1431      1.2  thorpej 	FXP_CDIASSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1432      1.1  thorpej 
   1433      1.1  thorpej 	/*
   1434      1.1  thorpej 	 * Start the IAS (Individual Address Setup) command/DMA.
   1435      1.1  thorpej 	 */
   1436      1.1  thorpej 	fxp_scb_wait(sc);
   1437      1.2  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDIASOFF);
   1438      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
   1439      1.1  thorpej 	/* ...and wait for it to complete. */
   1440  1.8.2.1   bouyer 	i = 1000;
   1441      1.2  thorpej 	do {
   1442      1.2  thorpej 		FXP_CDIASSYNC(sc,
   1443      1.2  thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1444  1.8.2.1   bouyer 		DELAY(1);
   1445  1.8.2.1   bouyer 	} while ((le16toh(cb_ias->cb_status) & FXP_CB_STATUS_C) == 0 && --i);
   1446  1.8.2.1   bouyer 	if (i == 0) {
   1447  1.8.2.1   bouyer 		printf("%s at line %d: dmasync timeout\n",
   1448  1.8.2.1   bouyer 		    sc->sc_dev.dv_xname, __LINE__);
   1449  1.8.2.1   bouyer 		return ETIMEDOUT;
   1450  1.8.2.1   bouyer 	}
   1451      1.1  thorpej 
   1452      1.1  thorpej 	/*
   1453      1.2  thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1454      1.2  thorpej 	 * to the end of the list so that it will wrap around to the first
   1455      1.2  thorpej 	 * descriptor when the first packet is transmitted.
   1456      1.1  thorpej 	 */
   1457      1.1  thorpej 	for (i = 0; i < FXP_NTXCB; i++) {
   1458      1.2  thorpej 		txd = FXP_CDTX(sc, i);
   1459      1.2  thorpej 		memset(txd, 0, sizeof(struct fxp_cb_tx));
   1460  1.8.2.1   bouyer 		txd->cb_command =
   1461  1.8.2.1   bouyer 		    htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
   1462  1.8.2.1   bouyer 		txd->tbd_array_addr = htole32(FXP_CDTBDADDR(sc, i));
   1463  1.8.2.1   bouyer 		txd->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(i)));
   1464      1.2  thorpej 		FXP_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1465      1.2  thorpej 	}
   1466      1.2  thorpej 	sc->sc_txpending = 0;
   1467      1.2  thorpej 	sc->sc_txdirty = 0;
   1468      1.2  thorpej 	sc->sc_txlast = FXP_NTXCB - 1;
   1469      1.2  thorpej 
   1470      1.2  thorpej 	/*
   1471      1.7  thorpej 	 * Initialize the receive buffer list.
   1472      1.7  thorpej 	 */
   1473      1.7  thorpej 	sc->sc_rxq.ifq_maxlen = FXP_NRFABUFS;
   1474      1.7  thorpej 	while (sc->sc_rxq.ifq_len < FXP_NRFABUFS) {
   1475      1.7  thorpej 		rxmap = FXP_RXMAP_GET(sc);
   1476      1.7  thorpej 		if ((error = fxp_add_rfabuf(sc, rxmap, 0)) != 0) {
   1477      1.7  thorpej 			printf("%s: unable to allocate or map rx "
   1478      1.7  thorpej 			    "buffer %d, error = %d\n",
   1479      1.7  thorpej 			    sc->sc_dev.dv_xname,
   1480      1.7  thorpej 			    sc->sc_rxq.ifq_len, error);
   1481      1.7  thorpej 			/*
   1482      1.7  thorpej 			 * XXX Should attempt to run with fewer receive
   1483      1.7  thorpej 			 * XXX buffers instead of just failing.
   1484      1.7  thorpej 			 */
   1485      1.7  thorpej 			FXP_RXMAP_PUT(sc, rxmap);
   1486      1.7  thorpej 			fxp_rxdrain(sc);
   1487      1.7  thorpej 			goto out;
   1488      1.7  thorpej 		}
   1489      1.7  thorpej 	}
   1490      1.8  thorpej 	sc->sc_rxidle = 0;
   1491      1.7  thorpej 
   1492      1.7  thorpej 	/*
   1493      1.2  thorpej 	 * Give the transmit ring to the chip.  We do this by pointing
   1494      1.2  thorpej 	 * the chip at the last descriptor (which is a NOP|SUSPEND), and
   1495      1.2  thorpej 	 * issuing a start command.  It will execute the NOP and then
   1496      1.2  thorpej 	 * suspend, pointing at the first descriptor.
   1497      1.1  thorpej 	 */
   1498      1.1  thorpej 	fxp_scb_wait(sc);
   1499      1.2  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, FXP_CDTXADDR(sc, sc->sc_txlast));
   1500      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
   1501      1.1  thorpej 
   1502      1.1  thorpej 	/*
   1503      1.1  thorpej 	 * Initialize receiver buffer area - RFA.
   1504      1.1  thorpej 	 */
   1505      1.7  thorpej 	rxmap = M_GETCTX(sc->sc_rxq.ifq_head, bus_dmamap_t);
   1506      1.1  thorpej 	fxp_scb_wait(sc);
   1507      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
   1508      1.7  thorpej 	    rxmap->dm_segs[0].ds_addr + RFA_ALIGNMENT_FUDGE);
   1509      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_RU_START);
   1510      1.1  thorpej 
   1511      1.6  thorpej 	if (sc->sc_flags & FXPF_MII) {
   1512      1.6  thorpej 		/*
   1513      1.6  thorpej 		 * Set current media.
   1514      1.6  thorpej 		 */
   1515      1.6  thorpej 		mii_mediachg(&sc->sc_mii);
   1516      1.6  thorpej 	}
   1517      1.1  thorpej 
   1518      1.2  thorpej 	/*
   1519      1.2  thorpej 	 * ...all done!
   1520      1.2  thorpej 	 */
   1521      1.1  thorpej 	ifp->if_flags |= IFF_RUNNING;
   1522      1.1  thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1523      1.1  thorpej 
   1524      1.1  thorpej 	/*
   1525      1.7  thorpej 	 * Start the one second timer.
   1526      1.1  thorpej 	 */
   1527  1.8.2.1   bouyer 	callout_reset(&sc->sc_callout, hz, fxp_tick, sc);
   1528      1.2  thorpej 
   1529      1.2  thorpej 	/*
   1530      1.2  thorpej 	 * Attempt to start output on the interface.
   1531      1.2  thorpej 	 */
   1532      1.2  thorpej 	fxp_start(ifp);
   1533      1.7  thorpej 
   1534      1.7  thorpej  out:
   1535  1.8.2.1   bouyer 	if (error) {
   1536  1.8.2.1   bouyer 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1537  1.8.2.1   bouyer 		ifp->if_timer = 0;
   1538      1.7  thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1539  1.8.2.1   bouyer 	}
   1540      1.7  thorpej 	return (error);
   1541      1.1  thorpej }
   1542      1.1  thorpej 
   1543      1.1  thorpej /*
   1544      1.1  thorpej  * Change media according to request.
   1545      1.1  thorpej  */
   1546      1.1  thorpej int
   1547      1.1  thorpej fxp_mii_mediachange(ifp)
   1548      1.1  thorpej 	struct ifnet *ifp;
   1549      1.1  thorpej {
   1550      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1551      1.1  thorpej 
   1552      1.1  thorpej 	if (ifp->if_flags & IFF_UP)
   1553      1.1  thorpej 		mii_mediachg(&sc->sc_mii);
   1554      1.1  thorpej 	return (0);
   1555      1.1  thorpej }
   1556      1.1  thorpej 
   1557      1.1  thorpej /*
   1558      1.1  thorpej  * Notify the world which media we're using.
   1559      1.1  thorpej  */
   1560      1.1  thorpej void
   1561      1.1  thorpej fxp_mii_mediastatus(ifp, ifmr)
   1562      1.1  thorpej 	struct ifnet *ifp;
   1563      1.1  thorpej 	struct ifmediareq *ifmr;
   1564      1.1  thorpej {
   1565      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1566      1.1  thorpej 
   1567  1.8.2.1   bouyer 	if(sc->sc_enabled == 0) {
   1568  1.8.2.1   bouyer 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   1569  1.8.2.1   bouyer 		ifmr->ifm_status = 0;
   1570  1.8.2.1   bouyer 		return;
   1571  1.8.2.1   bouyer 	}
   1572  1.8.2.1   bouyer 
   1573      1.1  thorpej 	mii_pollstat(&sc->sc_mii);
   1574      1.1  thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1575      1.1  thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1576      1.1  thorpej }
   1577      1.1  thorpej 
   1578      1.1  thorpej int
   1579      1.1  thorpej fxp_80c24_mediachange(ifp)
   1580      1.1  thorpej 	struct ifnet *ifp;
   1581      1.1  thorpej {
   1582      1.1  thorpej 
   1583      1.1  thorpej 	/* Nothing to do here. */
   1584      1.1  thorpej 	return (0);
   1585      1.1  thorpej }
   1586      1.1  thorpej 
   1587      1.1  thorpej void
   1588      1.1  thorpej fxp_80c24_mediastatus(ifp, ifmr)
   1589      1.1  thorpej 	struct ifnet *ifp;
   1590      1.1  thorpej 	struct ifmediareq *ifmr;
   1591      1.1  thorpej {
   1592      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1593      1.1  thorpej 
   1594      1.1  thorpej 	/*
   1595      1.1  thorpej 	 * Media is currently-selected media.  We cannot determine
   1596      1.1  thorpej 	 * the link status.
   1597      1.1  thorpej 	 */
   1598      1.1  thorpej 	ifmr->ifm_status = 0;
   1599      1.1  thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media.ifm_cur->ifm_media;
   1600      1.1  thorpej }
   1601      1.1  thorpej 
   1602      1.1  thorpej /*
   1603      1.1  thorpej  * Add a buffer to the end of the RFA buffer list.
   1604      1.7  thorpej  * Return 0 if successful, error code on failure.
   1605      1.7  thorpej  *
   1606      1.1  thorpej  * The RFA struct is stuck at the beginning of mbuf cluster and the
   1607      1.1  thorpej  * data pointer is fixed up to point just past it.
   1608      1.1  thorpej  */
   1609      1.1  thorpej int
   1610      1.7  thorpej fxp_add_rfabuf(sc, rxmap, unload)
   1611      1.1  thorpej 	struct fxp_softc *sc;
   1612      1.7  thorpej 	bus_dmamap_t rxmap;
   1613      1.7  thorpej 	int unload;
   1614      1.1  thorpej {
   1615      1.7  thorpej 	struct mbuf *m;
   1616      1.7  thorpej 	int error;
   1617      1.1  thorpej 
   1618      1.7  thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1619      1.7  thorpej 	if (m == NULL)
   1620      1.7  thorpej 		return (ENOBUFS);
   1621      1.1  thorpej 
   1622      1.7  thorpej 	MCLGET(m, M_DONTWAIT);
   1623      1.7  thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1624      1.7  thorpej 		m_freem(m);
   1625      1.7  thorpej 		return (ENOBUFS);
   1626      1.1  thorpej 	}
   1627      1.1  thorpej 
   1628      1.7  thorpej 	if (unload)
   1629      1.7  thorpej 		bus_dmamap_unload(sc->sc_dmat, rxmap);
   1630      1.1  thorpej 
   1631      1.7  thorpej 	M_SETCTX(m, rxmap);
   1632      1.1  thorpej 
   1633      1.7  thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxmap,
   1634      1.7  thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1635      1.7  thorpej 	if (error) {
   1636      1.7  thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1637      1.7  thorpej 		    sc->sc_dev.dv_xname, sc->sc_rxq.ifq_len, error);
   1638      1.7  thorpej 		panic("fxp_add_rfabuf");		/* XXX */
   1639      1.1  thorpej 	}
   1640      1.1  thorpej 
   1641      1.7  thorpej 	FXP_INIT_RFABUF(sc, m);
   1642      1.1  thorpej 
   1643      1.7  thorpej 	return (0);
   1644      1.1  thorpej }
   1645      1.1  thorpej 
   1646      1.1  thorpej volatile int
   1647      1.1  thorpej fxp_mdi_read(self, phy, reg)
   1648      1.1  thorpej 	struct device *self;
   1649      1.1  thorpej 	int phy;
   1650      1.1  thorpej 	int reg;
   1651      1.1  thorpej {
   1652      1.1  thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1653      1.1  thorpej 	int count = 10000;
   1654      1.1  thorpej 	int value;
   1655      1.1  thorpej 
   1656      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1657      1.1  thorpej 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
   1658      1.1  thorpej 
   1659      1.1  thorpej 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
   1660      1.1  thorpej 	    && count--)
   1661      1.1  thorpej 		DELAY(10);
   1662      1.1  thorpej 
   1663      1.1  thorpej 	if (count <= 0)
   1664      1.1  thorpej 		printf("%s: fxp_mdi_read: timed out\n", sc->sc_dev.dv_xname);
   1665      1.1  thorpej 
   1666      1.1  thorpej 	return (value & 0xffff);
   1667      1.1  thorpej }
   1668      1.1  thorpej 
   1669      1.1  thorpej void
   1670      1.1  thorpej fxp_statchg(self)
   1671      1.1  thorpej 	struct device *self;
   1672      1.1  thorpej {
   1673      1.1  thorpej 
   1674  1.8.2.1   bouyer 	/* Nothing to do. */
   1675      1.1  thorpej }
   1676      1.1  thorpej 
   1677      1.1  thorpej void
   1678      1.1  thorpej fxp_mdi_write(self, phy, reg, value)
   1679      1.1  thorpej 	struct device *self;
   1680      1.1  thorpej 	int phy;
   1681      1.1  thorpej 	int reg;
   1682      1.1  thorpej 	int value;
   1683      1.1  thorpej {
   1684      1.1  thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
   1685      1.1  thorpej 	int count = 10000;
   1686      1.1  thorpej 
   1687      1.1  thorpej 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
   1688      1.1  thorpej 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
   1689      1.1  thorpej 	    (value & 0xffff));
   1690      1.1  thorpej 
   1691      1.1  thorpej 	while((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
   1692      1.1  thorpej 	    count--)
   1693      1.1  thorpej 		DELAY(10);
   1694      1.1  thorpej 
   1695      1.1  thorpej 	if (count <= 0)
   1696      1.1  thorpej 		printf("%s: fxp_mdi_write: timed out\n", sc->sc_dev.dv_xname);
   1697      1.1  thorpej }
   1698      1.1  thorpej 
   1699      1.1  thorpej int
   1700  1.8.2.1   bouyer fxp_ioctl(ifp, cmd, data)
   1701      1.1  thorpej 	struct ifnet *ifp;
   1702  1.8.2.1   bouyer 	u_long cmd;
   1703      1.1  thorpej 	caddr_t data;
   1704      1.1  thorpej {
   1705      1.1  thorpej 	struct fxp_softc *sc = ifp->if_softc;
   1706      1.1  thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1707  1.8.2.1   bouyer 	int s, error;
   1708      1.1  thorpej 
   1709      1.1  thorpej 	s = splnet();
   1710      1.1  thorpej 
   1711  1.8.2.1   bouyer 	switch (cmd) {
   1712      1.1  thorpej 	case SIOCSIFMEDIA:
   1713      1.1  thorpej 	case SIOCGIFMEDIA:
   1714  1.8.2.1   bouyer 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1715      1.1  thorpej 		break;
   1716      1.1  thorpej 
   1717      1.1  thorpej 	default:
   1718  1.8.2.1   bouyer 		error = ether_ioctl(ifp, cmd, data);
   1719  1.8.2.1   bouyer 		if (error == ENETRESET) {
   1720  1.8.2.1   bouyer 			if (sc->sc_enabled) {
   1721  1.8.2.1   bouyer 				/*
   1722  1.8.2.1   bouyer 				 * Multicast list has changed; set the
   1723  1.8.2.1   bouyer 				 * hardware filter accordingly.
   1724  1.8.2.1   bouyer 				 */
   1725  1.8.2.1   bouyer 				if (sc->sc_txpending) {
   1726  1.8.2.1   bouyer 					sc->sc_flags |= FXPF_WANTINIT;
   1727  1.8.2.1   bouyer 					error = 0;
   1728  1.8.2.1   bouyer 				} else
   1729  1.8.2.1   bouyer 					error = fxp_init(ifp);
   1730  1.8.2.1   bouyer 			} else
   1731  1.8.2.1   bouyer 				error = 0;
   1732  1.8.2.1   bouyer 		}
   1733      1.2  thorpej 		break;
   1734      1.1  thorpej 	}
   1735      1.2  thorpej 
   1736  1.8.2.1   bouyer 	/* Try to get more packets going. */
   1737  1.8.2.1   bouyer 	if (sc->sc_enabled)
   1738  1.8.2.1   bouyer 		fxp_start(ifp);
   1739  1.8.2.1   bouyer 
   1740      1.2  thorpej 	splx(s);
   1741      1.1  thorpej 	return (error);
   1742      1.1  thorpej }
   1743      1.1  thorpej 
   1744      1.1  thorpej /*
   1745      1.1  thorpej  * Program the multicast filter.
   1746      1.1  thorpej  *
   1747      1.2  thorpej  * This function must be called at splnet().
   1748      1.1  thorpej  */
   1749      1.1  thorpej void
   1750      1.3  thorpej fxp_mc_setup(sc)
   1751      1.1  thorpej 	struct fxp_softc *sc;
   1752      1.1  thorpej {
   1753      1.2  thorpej 	struct fxp_cb_mcs *mcsp = &sc->sc_control_data->fcd_mcscb;
   1754      1.2  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1755      1.1  thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1756      1.1  thorpej 	struct ether_multi *enm;
   1757      1.1  thorpej 	struct ether_multistep step;
   1758  1.8.2.1   bouyer 	int count, nmcasts;
   1759      1.1  thorpej 
   1760      1.8  thorpej #ifdef DIAGNOSTIC
   1761      1.8  thorpej 	if (sc->sc_txpending)
   1762      1.8  thorpej 		panic("fxp_mc_setup: pending transmissions");
   1763      1.8  thorpej #endif
   1764      1.2  thorpej 
   1765      1.2  thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1766      1.1  thorpej 
   1767      1.1  thorpej 	/*
   1768      1.1  thorpej 	 * Initialize multicast setup descriptor.
   1769      1.1  thorpej 	 */
   1770      1.1  thorpej 	nmcasts = 0;
   1771      1.2  thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1772      1.2  thorpej 	while (enm != NULL) {
   1773      1.2  thorpej 		/*
   1774      1.2  thorpej 		 * Check for too many multicast addresses or if we're
   1775      1.2  thorpej 		 * listening to a range.  Either way, we simply have
   1776      1.2  thorpej 		 * to accept all multicasts.
   1777      1.2  thorpej 		 */
   1778      1.2  thorpej 		if (nmcasts >= MAXMCADDR ||
   1779      1.2  thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1780  1.8.2.1   bouyer 		    ETHER_ADDR_LEN) != 0) {
   1781      1.1  thorpej 			/*
   1782      1.2  thorpej 			 * Callers of this function must do the
   1783      1.2  thorpej 			 * right thing with this.  If we're called
   1784      1.2  thorpej 			 * from outside fxp_init(), the caller must
   1785      1.2  thorpej 			 * detect if the state if IFF_ALLMULTI changes.
   1786      1.2  thorpej 			 * If it does, the caller must then call
   1787      1.2  thorpej 			 * fxp_init(), since allmulti is handled by
   1788      1.2  thorpej 			 * the config block.
   1789      1.1  thorpej 			 */
   1790      1.2  thorpej 			ifp->if_flags |= IFF_ALLMULTI;
   1791      1.2  thorpej 			return;
   1792      1.1  thorpej 		}
   1793      1.2  thorpej 		memcpy((void *)&mcsp->mc_addr[nmcasts][0], enm->enm_addrlo,
   1794      1.2  thorpej 		    ETHER_ADDR_LEN);
   1795      1.2  thorpej 		nmcasts++;
   1796      1.2  thorpej 		ETHER_NEXT_MULTI(step, enm);
   1797      1.2  thorpej 	}
   1798      1.2  thorpej 
   1799  1.8.2.1   bouyer 	/* BIG_ENDIAN: no need to swap to store 0 */
   1800      1.2  thorpej 	mcsp->cb_status = 0;
   1801  1.8.2.1   bouyer 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
   1802  1.8.2.1   bouyer 	mcsp->link_addr = htole32(FXP_CDTXADDR(sc, FXP_NEXTTX(sc->sc_txlast)));
   1803  1.8.2.1   bouyer 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
   1804      1.1  thorpej 
   1805      1.2  thorpej 	FXP_CDMCSSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1806      1.1  thorpej 
   1807      1.1  thorpej 	/*
   1808      1.2  thorpej 	 * Wait until the command unit is not active.  This should never
   1809      1.2  thorpej 	 * happen since nothing is queued, but make sure anyway.
   1810      1.1  thorpej 	 */
   1811  1.8.2.1   bouyer 	count = 100;
   1812      1.1  thorpej 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
   1813  1.8.2.1   bouyer 	    FXP_SCB_CUS_ACTIVE && --count)
   1814  1.8.2.1   bouyer 		DELAY(1);
   1815  1.8.2.1   bouyer 	if (count == 0) {
   1816  1.8.2.1   bouyer 		printf("%s at line %d: command queue timeout\n",
   1817  1.8.2.1   bouyer 		    sc->sc_dev.dv_xname, __LINE__);
   1818  1.8.2.1   bouyer 		return;
   1819  1.8.2.1   bouyer 	}
   1820      1.1  thorpej 
   1821      1.1  thorpej 	/*
   1822      1.2  thorpej 	 * Start the multicast setup command/DMA.
   1823      1.1  thorpej 	 */
   1824      1.1  thorpej 	fxp_scb_wait(sc);
   1825      1.2  thorpej 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->sc_cddma + FXP_CDMCSOFF);
   1826      1.1  thorpej 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_SCB_COMMAND_CU_START);
   1827      1.1  thorpej 
   1828      1.3  thorpej 	/* ...and wait for it to complete. */
   1829  1.8.2.1   bouyer 	count = 1000;
   1830      1.3  thorpej 	do {
   1831      1.3  thorpej 		FXP_CDMCSSYNC(sc,
   1832      1.3  thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1833  1.8.2.1   bouyer 		DELAY(1);
   1834  1.8.2.1   bouyer 	} while ((le16toh(mcsp->cb_status) & FXP_CB_STATUS_C) == 0 && --count);
   1835  1.8.2.1   bouyer 	if (count == 0) {
   1836  1.8.2.1   bouyer 		printf("%s at line %d: dmasync timeout\n",
   1837  1.8.2.1   bouyer 		    sc->sc_dev.dv_xname, __LINE__);
   1838  1.8.2.1   bouyer 		return;
   1839  1.8.2.1   bouyer 	}
   1840  1.8.2.1   bouyer }
   1841  1.8.2.1   bouyer 
   1842  1.8.2.1   bouyer int
   1843  1.8.2.1   bouyer fxp_enable(sc)
   1844  1.8.2.1   bouyer 	struct fxp_softc *sc;
   1845  1.8.2.1   bouyer {
   1846  1.8.2.1   bouyer 
   1847  1.8.2.1   bouyer 	if (sc->sc_enabled == 0 && sc->sc_enable != NULL) {
   1848  1.8.2.1   bouyer 		if ((*sc->sc_enable)(sc) != 0) {
   1849  1.8.2.1   bouyer 			printf("%s: device enable failed\n",
   1850  1.8.2.1   bouyer 			    sc->sc_dev.dv_xname);
   1851  1.8.2.1   bouyer 			return (EIO);
   1852  1.8.2.1   bouyer 		}
   1853  1.8.2.1   bouyer 	}
   1854  1.8.2.1   bouyer 
   1855  1.8.2.1   bouyer 	sc->sc_enabled = 1;
   1856  1.8.2.1   bouyer 	return (0);
   1857  1.8.2.1   bouyer }
   1858  1.8.2.1   bouyer 
   1859  1.8.2.1   bouyer void
   1860  1.8.2.1   bouyer fxp_disable(sc)
   1861  1.8.2.1   bouyer 	struct fxp_softc *sc;
   1862  1.8.2.1   bouyer {
   1863  1.8.2.1   bouyer 
   1864  1.8.2.1   bouyer 	if (sc->sc_enabled != 0 && sc->sc_disable != NULL) {
   1865  1.8.2.1   bouyer 		(*sc->sc_disable)(sc);
   1866  1.8.2.1   bouyer 		sc->sc_enabled = 0;
   1867  1.8.2.1   bouyer 	}
   1868  1.8.2.1   bouyer }
   1869  1.8.2.1   bouyer 
   1870  1.8.2.1   bouyer /*
   1871  1.8.2.1   bouyer  * fxp_activate:
   1872  1.8.2.1   bouyer  *
   1873  1.8.2.1   bouyer  *	Handle device activation/deactivation requests.
   1874  1.8.2.1   bouyer  */
   1875  1.8.2.1   bouyer int
   1876  1.8.2.1   bouyer fxp_activate(self, act)
   1877  1.8.2.1   bouyer 	struct device *self;
   1878  1.8.2.1   bouyer 	enum devact act;
   1879  1.8.2.1   bouyer {
   1880  1.8.2.1   bouyer 	struct fxp_softc *sc = (void *) self;
   1881  1.8.2.1   bouyer 	int s, error = 0;
   1882  1.8.2.1   bouyer 
   1883  1.8.2.1   bouyer 	s = splnet();
   1884  1.8.2.1   bouyer 	switch (act) {
   1885  1.8.2.1   bouyer 	case DVACT_ACTIVATE:
   1886  1.8.2.1   bouyer 		error = EOPNOTSUPP;
   1887  1.8.2.1   bouyer 		break;
   1888  1.8.2.1   bouyer 
   1889  1.8.2.1   bouyer 	case DVACT_DEACTIVATE:
   1890  1.8.2.1   bouyer 		if (sc->sc_flags & FXPF_MII)
   1891  1.8.2.1   bouyer 			mii_activate(&sc->sc_mii, act, MII_PHY_ANY,
   1892  1.8.2.1   bouyer 			    MII_OFFSET_ANY);
   1893  1.8.2.1   bouyer 		if_deactivate(&sc->sc_ethercom.ec_if);
   1894  1.8.2.1   bouyer 		break;
   1895  1.8.2.1   bouyer 	}
   1896  1.8.2.1   bouyer 	splx(s);
   1897  1.8.2.1   bouyer 
   1898  1.8.2.1   bouyer 	return (error);
   1899  1.8.2.1   bouyer }
   1900  1.8.2.1   bouyer 
   1901  1.8.2.1   bouyer /*
   1902  1.8.2.1   bouyer  * fxp_detach:
   1903  1.8.2.1   bouyer  *
   1904  1.8.2.1   bouyer  *	Detach an i82557 interface.
   1905  1.8.2.1   bouyer  */
   1906  1.8.2.1   bouyer int
   1907  1.8.2.1   bouyer fxp_detach(sc)
   1908  1.8.2.1   bouyer 	struct fxp_softc *sc;
   1909  1.8.2.1   bouyer {
   1910  1.8.2.1   bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1911  1.8.2.1   bouyer 	int i;
   1912  1.8.2.1   bouyer 
   1913  1.8.2.1   bouyer 	/* Succeed now if there's no work to do. */
   1914  1.8.2.1   bouyer 	if ((sc->sc_flags & FXPF_ATTACHED) == 0)
   1915  1.8.2.1   bouyer 		return (0);
   1916  1.8.2.1   bouyer 
   1917  1.8.2.1   bouyer 	/* Unhook our tick handler. */
   1918  1.8.2.1   bouyer 	callout_stop(&sc->sc_callout);
   1919  1.8.2.1   bouyer 
   1920  1.8.2.1   bouyer 	if (sc->sc_flags & FXPF_MII) {
   1921  1.8.2.1   bouyer 		/* Detach all PHYs */
   1922  1.8.2.1   bouyer 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1923  1.8.2.1   bouyer 	}
   1924  1.8.2.1   bouyer 
   1925  1.8.2.1   bouyer 	/* Delete all remaining media. */
   1926  1.8.2.1   bouyer 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   1927  1.8.2.1   bouyer 
   1928  1.8.2.1   bouyer #if NRND > 0
   1929  1.8.2.1   bouyer 	rnd_detach_source(&sc->rnd_source);
   1930  1.8.2.1   bouyer #endif
   1931  1.8.2.1   bouyer #if NBPFILTER > 0
   1932  1.8.2.1   bouyer 	bpfdetach(ifp);
   1933  1.8.2.1   bouyer #endif
   1934  1.8.2.1   bouyer 	ether_ifdetach(ifp);
   1935  1.8.2.1   bouyer 	if_detach(ifp);
   1936  1.8.2.1   bouyer 
   1937  1.8.2.1   bouyer 	for (i = 0; i < FXP_NRFABUFS; i++) {
   1938  1.8.2.1   bouyer 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmaps[i]);
   1939  1.8.2.1   bouyer 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmaps[i]);
   1940  1.8.2.1   bouyer 	}
   1941  1.8.2.1   bouyer 
   1942  1.8.2.1   bouyer 	for (i = 0; i < FXP_NTXCB; i++) {
   1943  1.8.2.1   bouyer 		bus_dmamap_unload(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   1944  1.8.2.1   bouyer 		bus_dmamap_destroy(sc->sc_dmat, FXP_DSTX(sc, i)->txs_dmamap);
   1945  1.8.2.1   bouyer 	}
   1946  1.8.2.1   bouyer 
   1947  1.8.2.1   bouyer 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
   1948  1.8.2.1   bouyer 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
   1949  1.8.2.1   bouyer 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   1950  1.8.2.1   bouyer 	    sizeof(struct fxp_control_data));
   1951  1.8.2.1   bouyer 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   1952  1.8.2.1   bouyer 
   1953  1.8.2.1   bouyer 	shutdownhook_disestablish(sc->sc_sdhook);
   1954  1.8.2.1   bouyer 	powerhook_disestablish(sc->sc_powerhook);
   1955  1.8.2.1   bouyer 
   1956  1.8.2.1   bouyer 	return (0);
   1957      1.1  thorpej }
   1958