Home | History | Annotate | Line # | Download | only in ic
i82557reg.h revision 1.18.58.1
      1  1.18.58.1       riz /*	$NetBSD: i82557reg.h,v 1.18.58.1 2008/02/02 23:16:39 riz Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*-
      4        1.8   thorpej  * Copyright (c) 1998, 1999, 2001 The NetBSD Foundation, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9        1.1   thorpej  * NASA Ames Research Center.
     10        1.1   thorpej  *
     11        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12        1.1   thorpej  * modification, are permitted provided that the following conditions
     13        1.1   thorpej  * are met:
     14        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20        1.1   thorpej  *    must display the following acknowledgement:
     21        1.1   thorpej  *	This product includes software developed by the NetBSD
     22        1.1   thorpej  *	Foundation, Inc. and its contributors.
     23        1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24        1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25        1.1   thorpej  *    from this software without specific prior written permission.
     26        1.1   thorpej  *
     27        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28        1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38        1.1   thorpej  */
     39        1.1   thorpej 
     40        1.1   thorpej /*
     41        1.1   thorpej  * Copyright (c) 1995, David Greenman
     42        1.8   thorpej  * Copyright (c) 2001 Jonathan Lemon <jlemon (at) freebsd.org>
     43        1.1   thorpej  * All rights reserved.
     44        1.1   thorpej  *
     45        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     46        1.1   thorpej  * modification, are permitted provided that the following conditions
     47        1.1   thorpej  * are met:
     48        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     49        1.1   thorpej  *    notice unmodified, this list of conditions, and the following
     50        1.1   thorpej  *    disclaimer.
     51        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     52        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     53        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     54        1.1   thorpej  *
     55        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     56        1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57        1.1   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58        1.1   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     59        1.1   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60        1.1   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61        1.1   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62        1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63        1.1   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64        1.1   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65        1.1   thorpej  * SUCH DAMAGE.
     66        1.1   thorpej  *
     67        1.8   thorpej  *	Id: if_fxpreg.h,v 1.24 2001/05/15 18:52:40 jlemon Exp
     68        1.1   thorpej  */
     69        1.1   thorpej 
     70        1.1   thorpej #define FXP_PCI_MMBA	0x10
     71        1.1   thorpej #define FXP_PCI_IOBA	0x14
     72        1.1   thorpej 
     73        1.1   thorpej /*
     74        1.1   thorpej  * Control/status registers.
     75        1.1   thorpej  */
     76        1.5   thorpej #define	FXP_CSR_SCB_RUSCUS	0x00	/* scb_rus/scb_cus (1 byte) */
     77        1.5   thorpej #define	FXP_CSR_SCB_STATACK	0x01	/* scb_statack (1 byte) */
     78        1.5   thorpej #define	FXP_CSR_SCB_COMMAND	0x02	/* scb_command (1 byte) */
     79        1.5   thorpej #define	FXP_CSR_SCB_INTRCNTL	0x03	/* scb_intrcntl (1 byte) */
     80        1.5   thorpej #define	FXP_CSR_SCB_GENERAL	0x04	/* scb_general (4 bytes) */
     81        1.5   thorpej #define	FXP_CSR_PORT		0x08	/* port (4 bytes) */
     82        1.5   thorpej #define	FXP_CSR_FLASHCONTROL	0x0c	/* flash control (2 bytes) */
     83        1.5   thorpej #define	FXP_CSR_EEPROMCONTROL	0x0e	/* eeprom control (2 bytes) */
     84        1.5   thorpej #define	FXP_CSR_MDICONTROL	0x10	/* mdi control (4 bytes) */
     85        1.5   thorpej #define	FXP_CSR_FLOWCONTROL	0x19	/* flow control (2 bytes) */
     86        1.1   thorpej 
     87        1.1   thorpej /*
     88        1.1   thorpej  * FOR REFERENCE ONLY, the old definition of FXP_CSR_SCB_RUSCUS:
     89        1.1   thorpej  *
     90        1.1   thorpej  *	volatile u_int8_t	:2,
     91        1.1   thorpej  *				scb_rus:4,
     92        1.1   thorpej  *				scb_cus:2;
     93        1.1   thorpej  */
     94        1.1   thorpej 
     95        1.1   thorpej #define FXP_PORT_SOFTWARE_RESET		0
     96        1.1   thorpej #define FXP_PORT_SELFTEST		1
     97        1.1   thorpej #define FXP_PORT_SELECTIVE_RESET	2
     98        1.1   thorpej #define FXP_PORT_DUMP			3
     99        1.1   thorpej 
    100        1.1   thorpej #define FXP_SCB_RUS_IDLE		0
    101        1.1   thorpej #define FXP_SCB_RUS_SUSPENDED		1
    102        1.1   thorpej #define FXP_SCB_RUS_NORESOURCES		2
    103        1.1   thorpej #define FXP_SCB_RUS_READY		4
    104        1.1   thorpej #define FXP_SCB_RUS_SUSP_NORBDS		9
    105        1.1   thorpej #define FXP_SCB_RUS_NORES_NORBDS	10
    106        1.1   thorpej #define FXP_SCB_RUS_READY_NORBDS	12
    107        1.1   thorpej 
    108        1.1   thorpej #define FXP_SCB_CUS_IDLE		0
    109        1.1   thorpej #define FXP_SCB_CUS_SUSPENDED		1
    110        1.1   thorpej #define FXP_SCB_CUS_ACTIVE		2
    111        1.5   thorpej 
    112        1.5   thorpej #define	FXP_SCB_INTR_DISABLE		0x01	/* disable all interrupts */
    113        1.5   thorpej #define	FXP_SCB_INTR_SWI		0x02	/* generate SWI */
    114        1.5   thorpej #define	FXP_SCB_INTMASK_FCP		0x04
    115        1.5   thorpej #define	FXP_SCB_INTMASK_ER		0x08
    116        1.5   thorpej #define	FXP_SCB_INTMASK_RNR		0x10
    117        1.5   thorpej #define	FXP_SCB_INTMASK_CNA		0x20
    118        1.5   thorpej #define	FXP_SCB_INTMASK_FR		0x40
    119        1.5   thorpej #define	FXP_SCB_INTMASK_CXTNO		0x80
    120        1.1   thorpej 
    121        1.6   thorpej #define	FXP_SCB_STATACK_FCP		0x01	/* flow control pause */
    122        1.6   thorpej #define	FXP_SCB_STATACK_ER		0x02	/* early receive */
    123        1.1   thorpej #define FXP_SCB_STATACK_SWI		0x04
    124        1.1   thorpej #define FXP_SCB_STATACK_MDI		0x08
    125        1.1   thorpej #define FXP_SCB_STATACK_RNR		0x10
    126        1.1   thorpej #define FXP_SCB_STATACK_CNA		0x20
    127        1.1   thorpej #define FXP_SCB_STATACK_FR		0x40
    128        1.1   thorpej #define FXP_SCB_STATACK_CXTNO		0x80
    129        1.1   thorpej 
    130        1.1   thorpej #define FXP_SCB_COMMAND_CU_NOP		0x00
    131        1.1   thorpej #define FXP_SCB_COMMAND_CU_START	0x10
    132        1.1   thorpej #define FXP_SCB_COMMAND_CU_RESUME	0x20
    133        1.1   thorpej #define FXP_SCB_COMMAND_CU_DUMP_ADR	0x40
    134        1.1   thorpej #define FXP_SCB_COMMAND_CU_DUMP		0x50
    135        1.1   thorpej #define FXP_SCB_COMMAND_CU_BASE		0x60
    136        1.1   thorpej #define FXP_SCB_COMMAND_CU_DUMPRESET	0x70
    137        1.1   thorpej 
    138        1.1   thorpej #define FXP_SCB_COMMAND_RU_NOP		0
    139        1.1   thorpej #define FXP_SCB_COMMAND_RU_START	1
    140        1.1   thorpej #define FXP_SCB_COMMAND_RU_RESUME	2
    141        1.1   thorpej #define FXP_SCB_COMMAND_RU_ABORT	4
    142        1.1   thorpej #define FXP_SCB_COMMAND_RU_LOADHDS	5
    143        1.1   thorpej #define FXP_SCB_COMMAND_RU_BASE		6
    144        1.1   thorpej #define FXP_SCB_COMMAND_RU_RBDRESUME	7
    145        1.1   thorpej 
    146  1.18.58.1       riz #define FXP_SCB_INTRCNTL_REQUEST_SWI	0x02
    147        1.1   thorpej /*
    148        1.2   thorpej  * Command block definitions
    149        1.1   thorpej  */
    150        1.1   thorpej 
    151        1.1   thorpej /*
    152        1.2   thorpej  * NOP command.
    153        1.1   thorpej  */
    154        1.1   thorpej struct fxp_cb_nop {
    155        1.1   thorpej 	volatile u_int16_t cb_status;
    156        1.1   thorpej 	volatile u_int16_t cb_command;
    157        1.1   thorpej 	volatile u_int32_t link_addr;
    158        1.1   thorpej };
    159        1.2   thorpej 
    160        1.2   thorpej /*
    161        1.2   thorpej  * Individual Address command.
    162        1.2   thorpej  */
    163        1.1   thorpej struct fxp_cb_ias {
    164        1.1   thorpej 	volatile u_int16_t cb_status;
    165        1.1   thorpej 	volatile u_int16_t cb_command;
    166        1.1   thorpej 	volatile u_int32_t link_addr;
    167       1.17  christos 	u_int8_t macaddr[6];
    168        1.1   thorpej };
    169        1.2   thorpej 
    170        1.3   thorpej #if BYTE_ORDER == LITTLE_ENDIAN
    171        1.3   thorpej #define	__FXP_BITFIELD2(a, b)			a, b
    172        1.3   thorpej #define	__FXP_BITFIELD3(a, b, c)		a, b, c
    173        1.3   thorpej #define	__FXP_BITFIELD4(a, b, c, d)		a, b, c, d
    174        1.8   thorpej #define	__FXP_BITFIELD5(a, b, c, d, e)		a, b, c, d, e
    175        1.3   thorpej #define	__FXP_BITFIELD6(a, b, c, d, e, f)	a, b, c, d, e, f
    176        1.8   thorpej #define	__FXP_BITFIELD7(a, b, c, d, e, f, g)	a, b, c, d, e, f, g
    177        1.8   thorpej #define	__FXP_BITFIELD8(a, b, c, d, e, f, g, h)	a, b, c, d, e, f, g, h
    178        1.3   thorpej #else
    179        1.3   thorpej #define	__FXP_BITFIELD2(a, b)			b, a
    180        1.3   thorpej #define	__FXP_BITFIELD3(a, b, c)		c, b, a
    181        1.3   thorpej #define	__FXP_BITFIELD4(a, b, c, d)		d, c, b, a
    182        1.9   hannken #define	__FXP_BITFIELD5(a, b, c, d, e)		e, d, c, b, a
    183        1.3   thorpej #define	__FXP_BITFIELD6(a, b, c, d, e, f)	f, e, d, c, b, a
    184        1.9   hannken #define	__FXP_BITFIELD7(a, b, c, d, e, f, g)	g, f, e, d, c, b, a
    185        1.8   thorpej #define	__FXP_BITFIELD8(a, b, c, d, e, f, g, h)	h, g, f, e, d, c, b, a
    186        1.3   thorpej #endif
    187        1.3   thorpej 
    188        1.2   thorpej /*
    189        1.2   thorpej  * Configure command.
    190        1.2   thorpej  */
    191        1.1   thorpej struct fxp_cb_config {
    192        1.1   thorpej 	volatile u_int16_t	cb_status;
    193        1.1   thorpej 	volatile u_int16_t	cb_command;
    194        1.1   thorpej 	volatile u_int32_t	link_addr;
    195       1.10   thorpej 
    196       1.10   thorpej 	/* Bytes 0 - 21 -- common to all i8255x */
    197       1.10   thorpej /*0*/	volatile u_int8_t	__FXP_BITFIELD2(byte_count:6, :2);
    198       1.10   thorpej /*1*/	volatile u_int8_t	__FXP_BITFIELD3(rx_fifo_limit:4,
    199        1.3   thorpej 				    tx_fifo_limit:3,
    200        1.3   thorpej 				    :1);
    201       1.10   thorpej /*2*/	volatile u_int8_t	adaptive_ifs;
    202       1.10   thorpej /*3*/	volatile u_int8_t	__FXP_BITFIELD5(mwi_enable:1,	/* 8,9 */
    203        1.8   thorpej 				    type_enable:1,		/* 8,9 */
    204        1.8   thorpej 				    read_align_en:1,		/* 8,9 */
    205        1.8   thorpej 				    end_wr_on_cl:1,		/* 8,9 */
    206        1.8   thorpej 				    :4);
    207       1.10   thorpej /*4*/	volatile u_int8_t	__FXP_BITFIELD2(rx_dma_bytecount:7,
    208        1.8   thorpej 				    :1);
    209       1.10   thorpej /*5*/	volatile u_int8_t	__FXP_BITFIELD2(tx_dma_bytecount:7,
    210        1.8   thorpej 				    dma_mbce:1);
    211       1.10   thorpej /*6*/	volatile u_int8_t	__FXP_BITFIELD8(late_scb:1,	/* 7 */
    212        1.8   thorpej 				    direct_dma_dis:1,		/* 8,9 */
    213        1.8   thorpej 				    tno_int_or_tco_en:1,	/* 7,9 */
    214        1.8   thorpej 				    ci_int:1,
    215        1.8   thorpej 				    ext_txcb_dis:1,		/* 8,9 */
    216        1.8   thorpej 				    ext_stats_dis:1,		/* 8,9 */
    217        1.8   thorpej 				    keep_overrun_rx:1,
    218        1.3   thorpej 				    save_bf:1);
    219       1.10   thorpej /*7*/	volatile u_int8_t	__FXP_BITFIELD6(disc_short_rx:1,
    220        1.8   thorpej 				    underrun_retry:2,
    221       1.10   thorpej 				    :2,
    222       1.12      yamt 				    ext_rfa:1,			/* 0 */
    223        1.8   thorpej 				    two_frames:1,		/* 8,9 */
    224        1.8   thorpej 				    dyn_tbd:1);			/* 8,9 */
    225       1.10   thorpej /*8*/	volatile u_int8_t	__FXP_BITFIELD3(mediatype:1,	/* 7 */
    226        1.8   thorpej 				    :6,
    227        1.8   thorpej 				    csma_dis:1);		/* 8,9 */
    228       1.10   thorpej /*9*/	volatile u_int8_t	__FXP_BITFIELD6(tcp_udp_cksum:1,/* 9 */
    229        1.8   thorpej 				    :3,
    230        1.8   thorpej 				    vlan_tco:1,			/* 8,9 */
    231        1.8   thorpej 				    link_wake_en:1,		/* 8,9 */
    232        1.8   thorpej 				    arp_wake_en:1,		/* 8 */
    233        1.8   thorpej 				    mc_wake_en:1);		/* 8 */
    234       1.10   thorpej /*10*/	volatile u_int8_t	__FXP_BITFIELD4(:3,
    235        1.3   thorpej 				    nsai:1,
    236        1.3   thorpej 				    preamble_length:2,
    237        1.3   thorpej 				    loopback:2);
    238       1.10   thorpej /*11*/	volatile u_int8_t	__FXP_BITFIELD2(linear_priority:3,/* 7 */
    239        1.8   thorpej 				    :5);
    240       1.10   thorpej /*12*/	volatile u_int8_t	__FXP_BITFIELD3(linear_pri_mode:1,/* 7 */
    241        1.8   thorpej 				    :3,
    242        1.3   thorpej 				    interfrm_spacing:4);
    243       1.10   thorpej /*13*/	volatile u_int8_t	:8;
    244       1.10   thorpej /*14*/	volatile u_int8_t	:8;
    245       1.10   thorpej /*15*/	volatile u_int8_t	__FXP_BITFIELD8(promiscuous:1,
    246        1.8   thorpej 				    bcast_disable:1,
    247        1.8   thorpej 				    wait_after_win:1,		/* 8,9 */
    248        1.8   thorpej 				    :1,
    249        1.8   thorpej 				    ignore_ul:1,		/* 8,9 */
    250        1.8   thorpej 				    crc16_en:1,			/* 9 */
    251        1.8   thorpej 				    :1,
    252        1.3   thorpej 				    crscdt:1);
    253       1.10   thorpej /*16*/	volatile u_int8_t	fc_delay_lsb:8;			/* 8,9 */
    254       1.10   thorpej /*17*/	volatile u_int8_t	fc_delay_msb:8;			/* 8,9 */
    255       1.10   thorpej /*18*/	volatile u_int8_t	__FXP_BITFIELD6(stripping:1,
    256        1.3   thorpej 				    padding:1,
    257        1.8   thorpej 				    rcv_crc_xfer:1,
    258        1.8   thorpej 				    long_rx_en:1,		/* 8,9 */
    259        1.8   thorpej 				    pri_fc_thresh:3,		/* 8,9 */
    260        1.8   thorpej 				    :1);
    261       1.10   thorpej /*19*/	volatile u_int8_t	__FXP_BITFIELD8(ia_wake_en:1,	/* 8 */
    262        1.8   thorpej 				    magic_pkt_dis:1,		/* 8,9,!9ER */
    263        1.8   thorpej 				    tx_fc_dis:1,		/* 8,9 */
    264        1.8   thorpej 				    rx_fc_restop:1,		/* 8,9 */
    265        1.8   thorpej 				    rx_fc_restart:1,		/* 8,9 */
    266        1.8   thorpej 				    fc_filter:1,		/* 8,9 */
    267        1.8   thorpej 				    force_fdx:1,
    268        1.3   thorpej 				    fdx_pin_en:1);
    269       1.10   thorpej /*20*/	volatile u_int8_t	__FXP_BITFIELD4(:5,
    270        1.8   thorpej 				    pri_fc_loc:1		/* 8,9 */,
    271        1.8   thorpej 				    multi_ia:1,
    272        1.8   thorpej 				    :1);
    273       1.10   thorpej /*21*/	volatile u_int8_t	__FXP_BITFIELD3(:3, mc_all:1, :4);
    274       1.10   thorpej 
    275       1.10   thorpej 	/* Bytes 22 - 31 -- i82550 only */
    276       1.10   thorpej /*22*/	volatile u_int8_t	__FXP_BITFIELD3(ext_rx_mode:1,
    277       1.10   thorpej 				    vlan_drop_en:1,
    278       1.10   thorpej 				    :6);
    279       1.10   thorpej 	volatile u_int8_t	reserved[9];
    280        1.1   thorpej };
    281        1.1   thorpej 
    282       1.10   thorpej #define	FXP_CONFIG_LEN		22	/* i8255x */
    283       1.10   thorpej #define	FXP_EXT_CONFIG_LEN	32	/* i82550 */
    284       1.10   thorpej 
    285        1.1   thorpej /*
    286        1.2   thorpej  * Multicast setup command.
    287        1.1   thorpej  */
    288        1.1   thorpej #define MAXMCADDR 80
    289        1.1   thorpej struct fxp_cb_mcs {
    290        1.1   thorpej 	volatile u_int16_t cb_status;
    291        1.1   thorpej 	volatile u_int16_t cb_command;
    292        1.1   thorpej 	volatile u_int32_t link_addr;
    293        1.1   thorpej 	volatile u_int16_t mc_cnt;
    294       1.17  christos 	u_int8_t mc_addr[MAXMCADDR][6];
    295        1.1   thorpej };
    296        1.1   thorpej 
    297       1.11   thorpej #define	MAXUCODESIZE		192
    298       1.11   thorpej struct fxp_cb_ucode {
    299       1.11   thorpej 	volatile u_int16_t cb_status;
    300       1.11   thorpej 	volatile u_int16_t cb_command;
    301       1.11   thorpej 	volatile u_int32_t link_addr;
    302       1.17  christos 	u_int32_t ucode[MAXUCODESIZE];
    303       1.11   thorpej };
    304       1.11   thorpej 
    305       1.12      yamt struct fxp_ipcb {
    306       1.12      yamt 	/*
    307       1.12      yamt 	 * The following fields are valid only when
    308       1.12      yamt 	 * using the IPCB command block for TX checksum offload
    309       1.12      yamt 	 * (and TCP large send, VLANs, and (I think) IPsec). To use
    310       1.12      yamt 	 * them, you must enable extended TxCBs (available only
    311       1.12      yamt 	 * on the 82559 and later) and use the IPCBXMIT command.
    312       1.12      yamt 	 * Note that Intel defines the IPCB to be 32 bytes long,
    313       1.12      yamt 	 * the last 8 bytes of which comprise the first entry
    314       1.12      yamt 	 * in the TBD array. This means we only have to define
    315       1.12      yamt 	 * 8 extra bytes here.
    316       1.12      yamt          */
    317       1.12      yamt 	volatile u_int16_t ipcb_schedule_low;
    318       1.12      yamt 	volatile u_int8_t ipcb_ip_schedule;
    319       1.12      yamt 	volatile u_int8_t ipcb_ip_activation_high;
    320       1.12      yamt 	volatile u_int16_t ipcb_vlan_id;
    321       1.12      yamt 	volatile u_int8_t ipcb_ip_header_offset;
    322       1.12      yamt 	volatile u_int8_t ipcb_tcp_header_offset;
    323       1.12      yamt };
    324       1.12      yamt 
    325       1.12      yamt /*
    326       1.12      yamt  * IPCB field definitions
    327       1.12      yamt  */
    328       1.12      yamt /* for ipcb_ip_schedule */
    329       1.12      yamt #define FXP_IPCB_IP_CHECKSUM_ENABLE	0x10
    330       1.12      yamt #define FXP_IPCB_TCPUDP_CHECKSUM_ENABLE	0x20
    331       1.12      yamt #define FXP_IPCB_TCP_PACKET		0x40
    332       1.12      yamt #define FXP_IPCB_LARGESEND_ENABLE	0x80
    333       1.12      yamt /* for ipcb_ip_activation_high */
    334       1.12      yamt #define FXP_IPCB_HARDWAREPARSING_ENABLE	0x01
    335       1.12      yamt #define FXP_IPCB_INSERTVLAN_ENABLE	0x02
    336       1.12      yamt 
    337        1.1   thorpej /*
    338        1.2   thorpej  * Transmit command.
    339        1.1   thorpej  */
    340        1.1   thorpej struct fxp_cb_tx {
    341        1.1   thorpej 	volatile u_int16_t cb_status;
    342        1.1   thorpej 	volatile u_int16_t cb_command;
    343        1.1   thorpej 	volatile u_int32_t link_addr;
    344        1.1   thorpej 	volatile u_int32_t tbd_array_addr;
    345        1.1   thorpej 	volatile u_int16_t byte_count;
    346        1.1   thorpej 	volatile u_int8_t tx_threshold;
    347        1.1   thorpej 	volatile u_int8_t tbd_number;
    348        1.4   thorpej 	/*
    349        1.4   thorpej 	 * If using the extended TxCB feature, there is a
    350        1.8   thorpej 	 * two TBDs right here.  We handle this in the
    351        1.4   thorpej 	 * fxp_control_data in i82557var.h.
    352        1.4   thorpej 	 */
    353        1.1   thorpej };
    354        1.1   thorpej 
    355        1.1   thorpej /*
    356        1.2   thorpej  * Transmit buffer descriptors.
    357        1.1   thorpej  */
    358        1.2   thorpej struct fxp_tbd {
    359        1.2   thorpej 	volatile u_int32_t tb_addr;
    360        1.2   thorpej 	volatile u_int32_t tb_size;
    361        1.2   thorpej };
    362        1.1   thorpej 
    363        1.1   thorpej /*
    364        1.1   thorpej  * Control Block (CB) definitions
    365        1.1   thorpej  */
    366        1.1   thorpej 
    367        1.1   thorpej /* status */
    368        1.1   thorpej #define FXP_CB_STATUS_OK	0x2000
    369        1.1   thorpej #define FXP_CB_STATUS_C		0x8000
    370        1.2   thorpej 
    371        1.1   thorpej /* commands */
    372  1.18.58.1       riz #define FXP_CB_COMMAND_CMD	0x0007	/* XXX how about FXPF_IPCB case? */
    373        1.1   thorpej #define FXP_CB_COMMAND_NOP	0x0
    374        1.1   thorpej #define FXP_CB_COMMAND_IAS	0x1
    375        1.1   thorpej #define FXP_CB_COMMAND_CONFIG	0x2
    376        1.1   thorpej #define FXP_CB_COMMAND_MCAS	0x3
    377        1.1   thorpej #define FXP_CB_COMMAND_XMIT	0x4
    378       1.11   thorpej #define FXP_CB_COMMAND_UCODE	0x5
    379        1.1   thorpej #define FXP_CB_COMMAND_DUMP	0x6
    380        1.1   thorpej #define FXP_CB_COMMAND_DIAG	0x7
    381       1.12      yamt #define FXP_CB_COMMAND_IPCBXMIT	0x9
    382        1.2   thorpej 
    383        1.1   thorpej /* command flags */
    384        1.1   thorpej #define FXP_CB_COMMAND_SF	0x0008	/* simple/flexible mode */
    385        1.1   thorpej #define FXP_CB_COMMAND_I	0x2000	/* generate interrupt on completion */
    386        1.1   thorpej #define FXP_CB_COMMAND_S	0x4000	/* suspend on completion */
    387        1.1   thorpej #define FXP_CB_COMMAND_EL	0x8000	/* end of list */
    388        1.1   thorpej 
    389        1.1   thorpej /*
    390        1.2   thorpej  * Receive Frame Area.
    391        1.2   thorpej  *
    392        1.1   thorpej  * NOTE!  The RFA will NOT be aligned on a 4-byte boundary in the DMA
    393        1.1   thorpej  * area!  To prevent EGCS from optimizing the copy of link_addr and
    394        1.1   thorpej  * rbd_addr (which would cause an unaligned access fault on RISC systems),
    395        1.1   thorpej  * we must make them an array of bytes!
    396        1.1   thorpej  */
    397        1.1   thorpej struct fxp_rfa {
    398       1.10   thorpej 	/* Fields common to all i8255x chips. */
    399        1.1   thorpej 	volatile u_int16_t rfa_status;
    400        1.1   thorpej 	volatile u_int16_t rfa_control;
    401        1.1   thorpej 	volatile u_int8_t link_addr[4];
    402        1.1   thorpej 	volatile u_int8_t rbd_addr[4];
    403        1.1   thorpej 	volatile u_int16_t actual_size;
    404        1.1   thorpej 	volatile u_int16_t size;
    405       1.10   thorpej 
    406       1.12      yamt 	/* Fields available only on the i82550/i82551 in extended RFD mode. */
    407       1.10   thorpej 	volatile u_int16_t vlan_id;
    408       1.10   thorpej 	volatile u_int8_t rx_parse_stat;
    409       1.10   thorpej 	volatile u_int8_t reserved;
    410       1.10   thorpej 	volatile u_int16_t security_stat;
    411       1.10   thorpej 	volatile u_int8_t cksum_stat;
    412       1.10   thorpej 	volatile u_int8_t zerocopy_stat;
    413       1.10   thorpej 	volatile u_int8_t unused[8];
    414        1.1   thorpej };
    415       1.10   thorpej 
    416       1.10   thorpej #define	RFA_SIZE		16
    417       1.10   thorpej #define	RFA_EXT_SIZE		32
    418        1.2   thorpej 
    419        1.1   thorpej #define FXP_RFA_STATUS_RCOL	0x0001	/* receive collision */
    420        1.1   thorpej #define FXP_RFA_STATUS_IAMATCH	0x0002	/* 0 = matches station address */
    421       1.12      yamt #define FXP_RFA_STATUS_NOAMATCH	0x0004	/* 1 = doesn't match anything */
    422       1.12      yamt #define FXP_RFA_STATUS_PARSE	0x0008	/* pkt parse ok (82550/1 only) */
    423        1.1   thorpej #define FXP_RFA_STATUS_S4	0x0010	/* receive error from PHY */
    424        1.1   thorpej #define FXP_RFA_STATUS_TL	0x0020	/* type/length */
    425        1.1   thorpej #define FXP_RFA_STATUS_FTS	0x0080	/* frame too short */
    426        1.1   thorpej #define FXP_RFA_STATUS_OVERRUN	0x0100	/* DMA overrun */
    427        1.1   thorpej #define FXP_RFA_STATUS_RNR	0x0200	/* no resources */
    428        1.1   thorpej #define FXP_RFA_STATUS_ALIGN	0x0400	/* alignment error */
    429        1.1   thorpej #define FXP_RFA_STATUS_CRC	0x0800	/* CRC error */
    430       1.14      yamt #define FXP_RFA_STATUS_VLAN	0x1000	/* VLAN */
    431        1.1   thorpej #define FXP_RFA_STATUS_OK	0x2000	/* packet received okay */
    432        1.1   thorpej #define FXP_RFA_STATUS_C	0x8000	/* packet reception complete */
    433        1.2   thorpej 
    434        1.2   thorpej #define FXP_RFA_CONTROL_SF	0x0008	/* simple/flexible memory mode */
    435        1.2   thorpej #define FXP_RFA_CONTROL_H	0x0010	/* header RFD */
    436        1.1   thorpej #define FXP_RFA_CONTROL_S	0x4000	/* suspend after reception */
    437        1.1   thorpej #define FXP_RFA_CONTROL_EL	0x8000	/* end of list */
    438       1.12      yamt 
    439       1.12      yamt /* Bits in the 'cksum_stat' byte */
    440       1.12      yamt #define FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID	0x10
    441       1.12      yamt #define FXP_RFDX_CS_TCPUDP_CSUM_VALID		0x20
    442       1.12      yamt #define FXP_RFDX_CS_IP_CSUM_BIT_VALID		0x01
    443       1.12      yamt #define FXP_RFDX_CS_IP_CSUM_VALID		0x02
    444       1.12      yamt 
    445       1.12      yamt /* Bits in the 'rx_parse_stat' byte */
    446       1.12      yamt #define FXP_RFDX_P_PARSE_BIT			0x08
    447       1.12      yamt #define FXP_RFDX_P_CSUM_PROTOCOL_MASK		0x03
    448       1.12      yamt #define FXP_RFDX_P_TCP_PACKET			0x00
    449       1.12      yamt #define FXP_RFDX_P_UDP_PACKET			0x01
    450       1.12      yamt #define FXP_RFDX_P_IP_PACKET			0x03
    451        1.1   thorpej 
    452        1.1   thorpej /*
    453        1.1   thorpej  * Statistics dump area definitions
    454        1.1   thorpej  */
    455        1.1   thorpej struct fxp_stats {
    456        1.1   thorpej 	volatile u_int32_t tx_good;
    457        1.1   thorpej 	volatile u_int32_t tx_maxcols;
    458        1.1   thorpej 	volatile u_int32_t tx_latecols;
    459        1.1   thorpej 	volatile u_int32_t tx_underruns;
    460        1.1   thorpej 	volatile u_int32_t tx_lostcrs;
    461       1.13       wiz 	volatile u_int32_t tx_deferred;
    462        1.1   thorpej 	volatile u_int32_t tx_single_collisions;
    463        1.1   thorpej 	volatile u_int32_t tx_multiple_collisions;
    464        1.1   thorpej 	volatile u_int32_t tx_total_collisions;
    465        1.1   thorpej 	volatile u_int32_t rx_good;
    466        1.1   thorpej 	volatile u_int32_t rx_crc_errors;
    467        1.1   thorpej 	volatile u_int32_t rx_alignment_errors;
    468        1.1   thorpej 	volatile u_int32_t rx_rnr_errors;
    469        1.1   thorpej 	volatile u_int32_t rx_overrun_errors;
    470        1.1   thorpej 	volatile u_int32_t rx_cdt_errors;
    471        1.1   thorpej 	volatile u_int32_t rx_shortframes;
    472       1.15   thorpej 	volatile u_int32_t tx_pauseframes;
    473       1.15   thorpej #define	completion_status	tx_pauseframes
    474       1.15   thorpej 	volatile u_int32_t rx_pauseframes;
    475       1.15   thorpej 	volatile u_int32_t rx_unsupportedframes;
    476       1.15   thorpej 	volatile u_int32_t tx_tco_frames;
    477       1.15   thorpej 	volatile u_int32_t rx_tco_frames;
    478       1.15   thorpej 	volatile u_int32_t ext_completion_status;
    479        1.1   thorpej };
    480        1.1   thorpej #define FXP_STATS_DUMP_COMPLETE	0xa005
    481        1.1   thorpej #define FXP_STATS_DR_COMPLETE	0xa007
    482       1.16     perry 
    483        1.1   thorpej /*
    484        1.1   thorpej  * Serial EEPROM control register bits
    485        1.1   thorpej  */
    486        1.2   thorpej #define FXP_EEPROM_EESK		0x01		/* shift clock */
    487        1.2   thorpej #define FXP_EEPROM_EECS		0x02		/* chip select */
    488        1.2   thorpej #define FXP_EEPROM_EEDI		0x04		/* data in */
    489        1.2   thorpej #define FXP_EEPROM_EEDO		0x08		/* data out */
    490        1.1   thorpej 
    491        1.1   thorpej /*
    492        1.1   thorpej  * Serial EEPROM opcodes, including start bit
    493        1.1   thorpej  */
    494        1.1   thorpej #define FXP_EEPROM_OPC_ERASE	0x4
    495        1.1   thorpej #define FXP_EEPROM_OPC_WRITE	0x5
    496        1.1   thorpej #define FXP_EEPROM_OPC_READ	0x6
    497        1.1   thorpej 
    498        1.1   thorpej /*
    499        1.1   thorpej  * Management Data Interface opcodes
    500        1.1   thorpej  */
    501        1.1   thorpej #define FXP_MDI_WRITE		0x1
    502        1.1   thorpej #define FXP_MDI_READ		0x2
    503        1.1   thorpej 
    504        1.1   thorpej /*
    505        1.2   thorpej  * PHY device types (from EEPROM)
    506        1.1   thorpej  */
    507        1.6   thorpej #define	FXP_PHY_DEVICE_MASK	0x3f00
    508        1.6   thorpej #define	FXP_PHY_DEVICE_SHIFT	8
    509        1.6   thorpej #define	FXP_PHY_DEVADDR_MASK	0x00ff
    510        1.6   thorpej #define	FXP_PHY_SERIAL_ONLY	0x8000
    511        1.1   thorpej #define FXP_PHY_NONE		0
    512        1.1   thorpej #define FXP_PHY_82553A		1
    513        1.1   thorpej #define FXP_PHY_82553C		2
    514        1.1   thorpej #define FXP_PHY_82503		3
    515        1.1   thorpej #define FXP_PHY_DP83840		4
    516        1.1   thorpej #define FXP_PHY_80C240		5
    517        1.1   thorpej #define FXP_PHY_80C24		6
    518        1.1   thorpej #define FXP_PHY_82555		7
    519        1.1   thorpej #define FXP_PHY_DP83840A	10
    520        1.6   thorpej #define	FXP_PHY_DP82555B	11
    521        1.7   thorpej 
    522        1.7   thorpej /*
    523        1.7   thorpej  * PCI revisions.
    524        1.7   thorpej  */
    525        1.7   thorpej #define	FXP_REV_82558_A4	4
    526        1.7   thorpej #define	FXP_REV_82558_B0	5
    527        1.7   thorpej #define	FXP_REV_82559_A0	8
    528        1.7   thorpej #define	FXP_REV_82559S_A	9
    529        1.7   thorpej #define	FXP_REV_82550		12
    530        1.7   thorpej #define	FXP_REV_82550_C		13
    531