i82557reg.h revision 1.7 1 1.7 thorpej /* $NetBSD: i82557reg.h,v 1.7 2001/05/22 01:23:25 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.2 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1995, David Greenman
42 1.1 thorpej * All rights reserved.
43 1.1 thorpej *
44 1.1 thorpej * Redistribution and use in source and binary forms, with or without
45 1.1 thorpej * modification, are permitted provided that the following conditions
46 1.1 thorpej * are met:
47 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.1 thorpej * notice unmodified, this list of conditions, and the following
49 1.1 thorpej * disclaimer.
50 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
51 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
52 1.1 thorpej * documentation and/or other materials provided with the distribution.
53 1.1 thorpej *
54 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
55 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
56 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
57 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
58 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
59 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
60 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
61 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
62 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
63 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
64 1.1 thorpej * SUCH DAMAGE.
65 1.1 thorpej *
66 1.1 thorpej * Id: if_fxpreg.h,v 1.11 1997/09/29 11:27:42 davidg Exp
67 1.1 thorpej */
68 1.1 thorpej
69 1.1 thorpej #define FXP_VENDORID_INTEL 0x8086
70 1.1 thorpej #define FXP_DEVICEID_i82557 0x1229
71 1.1 thorpej
72 1.1 thorpej #define FXP_PCI_MMBA 0x10
73 1.1 thorpej #define FXP_PCI_IOBA 0x14
74 1.1 thorpej
75 1.1 thorpej /*
76 1.1 thorpej * Control/status registers.
77 1.1 thorpej */
78 1.5 thorpej #define FXP_CSR_SCB_RUSCUS 0x00 /* scb_rus/scb_cus (1 byte) */
79 1.5 thorpej #define FXP_CSR_SCB_STATACK 0x01 /* scb_statack (1 byte) */
80 1.5 thorpej #define FXP_CSR_SCB_COMMAND 0x02 /* scb_command (1 byte) */
81 1.5 thorpej #define FXP_CSR_SCB_INTRCNTL 0x03 /* scb_intrcntl (1 byte) */
82 1.5 thorpej #define FXP_CSR_SCB_GENERAL 0x04 /* scb_general (4 bytes) */
83 1.5 thorpej #define FXP_CSR_PORT 0x08 /* port (4 bytes) */
84 1.5 thorpej #define FXP_CSR_FLASHCONTROL 0x0c /* flash control (2 bytes) */
85 1.5 thorpej #define FXP_CSR_EEPROMCONTROL 0x0e /* eeprom control (2 bytes) */
86 1.5 thorpej #define FXP_CSR_MDICONTROL 0x10 /* mdi control (4 bytes) */
87 1.5 thorpej #define FXP_CSR_FLOWCONTROL 0x19 /* flow control (2 bytes) */
88 1.1 thorpej
89 1.1 thorpej /*
90 1.1 thorpej * FOR REFERENCE ONLY, the old definition of FXP_CSR_SCB_RUSCUS:
91 1.1 thorpej *
92 1.1 thorpej * volatile u_int8_t :2,
93 1.1 thorpej * scb_rus:4,
94 1.1 thorpej * scb_cus:2;
95 1.1 thorpej */
96 1.1 thorpej
97 1.1 thorpej #define FXP_PORT_SOFTWARE_RESET 0
98 1.1 thorpej #define FXP_PORT_SELFTEST 1
99 1.1 thorpej #define FXP_PORT_SELECTIVE_RESET 2
100 1.1 thorpej #define FXP_PORT_DUMP 3
101 1.1 thorpej
102 1.1 thorpej #define FXP_SCB_RUS_IDLE 0
103 1.1 thorpej #define FXP_SCB_RUS_SUSPENDED 1
104 1.1 thorpej #define FXP_SCB_RUS_NORESOURCES 2
105 1.1 thorpej #define FXP_SCB_RUS_READY 4
106 1.1 thorpej #define FXP_SCB_RUS_SUSP_NORBDS 9
107 1.1 thorpej #define FXP_SCB_RUS_NORES_NORBDS 10
108 1.1 thorpej #define FXP_SCB_RUS_READY_NORBDS 12
109 1.1 thorpej
110 1.1 thorpej #define FXP_SCB_CUS_IDLE 0
111 1.1 thorpej #define FXP_SCB_CUS_SUSPENDED 1
112 1.1 thorpej #define FXP_SCB_CUS_ACTIVE 2
113 1.5 thorpej
114 1.5 thorpej #define FXP_SCB_INTR_DISABLE 0x01 /* disable all interrupts */
115 1.5 thorpej #define FXP_SCB_INTR_SWI 0x02 /* generate SWI */
116 1.5 thorpej #define FXP_SCB_INTMASK_FCP 0x04
117 1.5 thorpej #define FXP_SCB_INTMASK_ER 0x08
118 1.5 thorpej #define FXP_SCB_INTMASK_RNR 0x10
119 1.5 thorpej #define FXP_SCB_INTMASK_CNA 0x20
120 1.5 thorpej #define FXP_SCB_INTMASK_FR 0x40
121 1.5 thorpej #define FXP_SCB_INTMASK_CXTNO 0x80
122 1.1 thorpej
123 1.6 thorpej #define FXP_SCB_STATACK_FCP 0x01 /* flow control pause */
124 1.6 thorpej #define FXP_SCB_STATACK_ER 0x02 /* early receive */
125 1.1 thorpej #define FXP_SCB_STATACK_SWI 0x04
126 1.1 thorpej #define FXP_SCB_STATACK_MDI 0x08
127 1.1 thorpej #define FXP_SCB_STATACK_RNR 0x10
128 1.1 thorpej #define FXP_SCB_STATACK_CNA 0x20
129 1.1 thorpej #define FXP_SCB_STATACK_FR 0x40
130 1.1 thorpej #define FXP_SCB_STATACK_CXTNO 0x80
131 1.1 thorpej
132 1.1 thorpej #define FXP_SCB_COMMAND_CU_NOP 0x00
133 1.1 thorpej #define FXP_SCB_COMMAND_CU_START 0x10
134 1.1 thorpej #define FXP_SCB_COMMAND_CU_RESUME 0x20
135 1.1 thorpej #define FXP_SCB_COMMAND_CU_DUMP_ADR 0x40
136 1.1 thorpej #define FXP_SCB_COMMAND_CU_DUMP 0x50
137 1.1 thorpej #define FXP_SCB_COMMAND_CU_BASE 0x60
138 1.1 thorpej #define FXP_SCB_COMMAND_CU_DUMPRESET 0x70
139 1.1 thorpej
140 1.1 thorpej #define FXP_SCB_COMMAND_RU_NOP 0
141 1.1 thorpej #define FXP_SCB_COMMAND_RU_START 1
142 1.1 thorpej #define FXP_SCB_COMMAND_RU_RESUME 2
143 1.1 thorpej #define FXP_SCB_COMMAND_RU_ABORT 4
144 1.1 thorpej #define FXP_SCB_COMMAND_RU_LOADHDS 5
145 1.1 thorpej #define FXP_SCB_COMMAND_RU_BASE 6
146 1.1 thorpej #define FXP_SCB_COMMAND_RU_RBDRESUME 7
147 1.1 thorpej
148 1.1 thorpej /*
149 1.2 thorpej * Command block definitions
150 1.1 thorpej */
151 1.1 thorpej
152 1.1 thorpej /*
153 1.2 thorpej * NOP command.
154 1.1 thorpej */
155 1.1 thorpej struct fxp_cb_nop {
156 1.1 thorpej volatile u_int16_t cb_status;
157 1.1 thorpej volatile u_int16_t cb_command;
158 1.1 thorpej volatile u_int32_t link_addr;
159 1.1 thorpej };
160 1.2 thorpej
161 1.2 thorpej /*
162 1.2 thorpej * Individual Address command.
163 1.2 thorpej */
164 1.1 thorpej struct fxp_cb_ias {
165 1.1 thorpej volatile u_int16_t cb_status;
166 1.1 thorpej volatile u_int16_t cb_command;
167 1.1 thorpej volatile u_int32_t link_addr;
168 1.1 thorpej volatile u_int8_t macaddr[6];
169 1.1 thorpej };
170 1.2 thorpej
171 1.3 thorpej #if BYTE_ORDER == LITTLE_ENDIAN
172 1.3 thorpej #define __FXP_BITFIELD2(a, b) a, b
173 1.3 thorpej #define __FXP_BITFIELD3(a, b, c) a, b, c
174 1.3 thorpej #define __FXP_BITFIELD4(a, b, c, d) a, b, c, d
175 1.3 thorpej #define __FXP_BITFIELD6(a, b, c, d, e, f) a, b, c, d, e, f
176 1.3 thorpej #else
177 1.3 thorpej #define __FXP_BITFIELD2(a, b) b, a
178 1.3 thorpej #define __FXP_BITFIELD3(a, b, c) c, b, a
179 1.3 thorpej #define __FXP_BITFIELD4(a, b, c, d) d, c, b, a
180 1.3 thorpej #define __FXP_BITFIELD6(a, b, c, d, e, f) f, e, d, c, b, a
181 1.3 thorpej #endif
182 1.3 thorpej
183 1.2 thorpej /*
184 1.2 thorpej * Configure command.
185 1.2 thorpej */
186 1.1 thorpej struct fxp_cb_config {
187 1.1 thorpej volatile u_int16_t cb_status;
188 1.1 thorpej volatile u_int16_t cb_command;
189 1.1 thorpej volatile u_int32_t link_addr;
190 1.3 thorpej volatile u_int8_t __FXP_BITFIELD2(byte_count:6, :2);
191 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(rx_fifo_limit:4,
192 1.3 thorpej tx_fifo_limit:3,
193 1.3 thorpej :1);
194 1.1 thorpej volatile u_int8_t adaptive_ifs;
195 1.1 thorpej volatile u_int8_t :8;
196 1.3 thorpej volatile u_int8_t __FXP_BITFIELD2(rx_dma_bytecount:7, :1);
197 1.3 thorpej volatile u_int8_t __FXP_BITFIELD2(tx_dma_bytecount:7,
198 1.3 thorpej dma_bce:1);
199 1.3 thorpej volatile u_int8_t __FXP_BITFIELD6(late_scb:1, :1,
200 1.3 thorpej tno_int:1,
201 1.3 thorpej ci_int:1, :3,
202 1.3 thorpej save_bf:1);
203 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(disc_short_rx:1,
204 1.3 thorpej underrun_retry:2, :5);
205 1.3 thorpej volatile u_int8_t __FXP_BITFIELD2(mediatype:1, :7);
206 1.3 thorpej volatile u_int8_t :8;
207 1.3 thorpej volatile u_int8_t __FXP_BITFIELD4(:3,
208 1.3 thorpej nsai:1,
209 1.3 thorpej preamble_length:2,
210 1.3 thorpej loopback:2);
211 1.3 thorpej volatile u_int8_t __FXP_BITFIELD2(linear_priority:3, :5);
212 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(linear_pri_mode:1, :3,
213 1.3 thorpej interfrm_spacing:4);
214 1.3 thorpej volatile u_int8_t :8;
215 1.3 thorpej volatile u_int8_t :8;
216 1.3 thorpej volatile u_int8_t __FXP_BITFIELD4(promiscuous:1,
217 1.3 thorpej bcast_disable:1, :5,
218 1.3 thorpej crscdt:1);
219 1.3 thorpej volatile u_int8_t :8;
220 1.3 thorpej volatile u_int8_t :8;
221 1.3 thorpej volatile u_int8_t __FXP_BITFIELD4(stripping:1,
222 1.3 thorpej padding:1,
223 1.3 thorpej rcv_crc_xfer:1, :5);
224 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(:6, force_fdx:1,
225 1.3 thorpej fdx_pin_en:1);
226 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(:6, multi_ia:1, :1);
227 1.3 thorpej volatile u_int8_t __FXP_BITFIELD3(:3, mc_all:1, :4);
228 1.1 thorpej };
229 1.1 thorpej
230 1.1 thorpej /*
231 1.2 thorpej * Multicast setup command.
232 1.1 thorpej */
233 1.1 thorpej #define MAXMCADDR 80
234 1.1 thorpej struct fxp_cb_mcs {
235 1.1 thorpej volatile u_int16_t cb_status;
236 1.1 thorpej volatile u_int16_t cb_command;
237 1.1 thorpej volatile u_int32_t link_addr;
238 1.1 thorpej volatile u_int16_t mc_cnt;
239 1.1 thorpej volatile u_int8_t mc_addr[MAXMCADDR][6];
240 1.1 thorpej };
241 1.1 thorpej
242 1.1 thorpej /*
243 1.2 thorpej * Transmit command.
244 1.1 thorpej */
245 1.1 thorpej struct fxp_cb_tx {
246 1.1 thorpej volatile u_int16_t cb_status;
247 1.1 thorpej volatile u_int16_t cb_command;
248 1.1 thorpej volatile u_int32_t link_addr;
249 1.1 thorpej volatile u_int32_t tbd_array_addr;
250 1.1 thorpej volatile u_int16_t byte_count;
251 1.1 thorpej volatile u_int8_t tx_threshold;
252 1.1 thorpej volatile u_int8_t tbd_number;
253 1.4 thorpej /*
254 1.4 thorpej * If using the extended TxCB feature, there is a
255 1.4 thorpej * single TBD right here. We handle this in the
256 1.4 thorpej * fxp_control_data in i82557var.h.
257 1.4 thorpej */
258 1.1 thorpej };
259 1.1 thorpej
260 1.1 thorpej /*
261 1.2 thorpej * Transmit buffer descriptors.
262 1.1 thorpej */
263 1.2 thorpej struct fxp_tbd {
264 1.2 thorpej volatile u_int32_t tb_addr;
265 1.2 thorpej volatile u_int32_t tb_size;
266 1.2 thorpej };
267 1.1 thorpej
268 1.1 thorpej /*
269 1.1 thorpej * Control Block (CB) definitions
270 1.1 thorpej */
271 1.1 thorpej
272 1.1 thorpej /* status */
273 1.1 thorpej #define FXP_CB_STATUS_OK 0x2000
274 1.1 thorpej #define FXP_CB_STATUS_C 0x8000
275 1.2 thorpej
276 1.1 thorpej /* commands */
277 1.1 thorpej #define FXP_CB_COMMAND_NOP 0x0
278 1.1 thorpej #define FXP_CB_COMMAND_IAS 0x1
279 1.1 thorpej #define FXP_CB_COMMAND_CONFIG 0x2
280 1.1 thorpej #define FXP_CB_COMMAND_MCAS 0x3
281 1.1 thorpej #define FXP_CB_COMMAND_XMIT 0x4
282 1.1 thorpej #define FXP_CB_COMMAND_RESRV 0x5
283 1.1 thorpej #define FXP_CB_COMMAND_DUMP 0x6
284 1.1 thorpej #define FXP_CB_COMMAND_DIAG 0x7
285 1.2 thorpej
286 1.1 thorpej /* command flags */
287 1.1 thorpej #define FXP_CB_COMMAND_SF 0x0008 /* simple/flexible mode */
288 1.1 thorpej #define FXP_CB_COMMAND_I 0x2000 /* generate interrupt on completion */
289 1.1 thorpej #define FXP_CB_COMMAND_S 0x4000 /* suspend on completion */
290 1.1 thorpej #define FXP_CB_COMMAND_EL 0x8000 /* end of list */
291 1.1 thorpej
292 1.1 thorpej /*
293 1.2 thorpej * Receive Frame Area.
294 1.2 thorpej *
295 1.1 thorpej * NOTE! The RFA will NOT be aligned on a 4-byte boundary in the DMA
296 1.1 thorpej * area! To prevent EGCS from optimizing the copy of link_addr and
297 1.1 thorpej * rbd_addr (which would cause an unaligned access fault on RISC systems),
298 1.1 thorpej * we must make them an array of bytes!
299 1.1 thorpej */
300 1.1 thorpej struct fxp_rfa {
301 1.1 thorpej volatile u_int16_t rfa_status;
302 1.1 thorpej volatile u_int16_t rfa_control;
303 1.1 thorpej volatile u_int8_t link_addr[4];
304 1.1 thorpej volatile u_int8_t rbd_addr[4];
305 1.1 thorpej volatile u_int16_t actual_size;
306 1.1 thorpej volatile u_int16_t size;
307 1.1 thorpej };
308 1.2 thorpej
309 1.1 thorpej #define FXP_RFA_STATUS_RCOL 0x0001 /* receive collision */
310 1.1 thorpej #define FXP_RFA_STATUS_IAMATCH 0x0002 /* 0 = matches station address */
311 1.1 thorpej #define FXP_RFA_STATUS_S4 0x0010 /* receive error from PHY */
312 1.1 thorpej #define FXP_RFA_STATUS_TL 0x0020 /* type/length */
313 1.1 thorpej #define FXP_RFA_STATUS_FTS 0x0080 /* frame too short */
314 1.1 thorpej #define FXP_RFA_STATUS_OVERRUN 0x0100 /* DMA overrun */
315 1.1 thorpej #define FXP_RFA_STATUS_RNR 0x0200 /* no resources */
316 1.1 thorpej #define FXP_RFA_STATUS_ALIGN 0x0400 /* alignment error */
317 1.1 thorpej #define FXP_RFA_STATUS_CRC 0x0800 /* CRC error */
318 1.1 thorpej #define FXP_RFA_STATUS_OK 0x2000 /* packet received okay */
319 1.1 thorpej #define FXP_RFA_STATUS_C 0x8000 /* packet reception complete */
320 1.2 thorpej
321 1.2 thorpej #define FXP_RFA_CONTROL_SF 0x0008 /* simple/flexible memory mode */
322 1.2 thorpej #define FXP_RFA_CONTROL_H 0x0010 /* header RFD */
323 1.1 thorpej #define FXP_RFA_CONTROL_S 0x4000 /* suspend after reception */
324 1.1 thorpej #define FXP_RFA_CONTROL_EL 0x8000 /* end of list */
325 1.1 thorpej
326 1.1 thorpej /*
327 1.1 thorpej * Statistics dump area definitions
328 1.1 thorpej */
329 1.1 thorpej struct fxp_stats {
330 1.1 thorpej volatile u_int32_t tx_good;
331 1.1 thorpej volatile u_int32_t tx_maxcols;
332 1.1 thorpej volatile u_int32_t tx_latecols;
333 1.1 thorpej volatile u_int32_t tx_underruns;
334 1.1 thorpej volatile u_int32_t tx_lostcrs;
335 1.1 thorpej volatile u_int32_t tx_deffered;
336 1.1 thorpej volatile u_int32_t tx_single_collisions;
337 1.1 thorpej volatile u_int32_t tx_multiple_collisions;
338 1.1 thorpej volatile u_int32_t tx_total_collisions;
339 1.1 thorpej volatile u_int32_t rx_good;
340 1.1 thorpej volatile u_int32_t rx_crc_errors;
341 1.1 thorpej volatile u_int32_t rx_alignment_errors;
342 1.1 thorpej volatile u_int32_t rx_rnr_errors;
343 1.1 thorpej volatile u_int32_t rx_overrun_errors;
344 1.1 thorpej volatile u_int32_t rx_cdt_errors;
345 1.1 thorpej volatile u_int32_t rx_shortframes;
346 1.1 thorpej volatile u_int32_t completion_status;
347 1.1 thorpej };
348 1.1 thorpej #define FXP_STATS_DUMP_COMPLETE 0xa005
349 1.1 thorpej #define FXP_STATS_DR_COMPLETE 0xa007
350 1.1 thorpej
351 1.1 thorpej /*
352 1.1 thorpej * Serial EEPROM control register bits
353 1.1 thorpej */
354 1.2 thorpej #define FXP_EEPROM_EESK 0x01 /* shift clock */
355 1.2 thorpej #define FXP_EEPROM_EECS 0x02 /* chip select */
356 1.2 thorpej #define FXP_EEPROM_EEDI 0x04 /* data in */
357 1.2 thorpej #define FXP_EEPROM_EEDO 0x08 /* data out */
358 1.1 thorpej
359 1.1 thorpej /*
360 1.1 thorpej * Serial EEPROM opcodes, including start bit
361 1.1 thorpej */
362 1.1 thorpej #define FXP_EEPROM_OPC_ERASE 0x4
363 1.1 thorpej #define FXP_EEPROM_OPC_WRITE 0x5
364 1.1 thorpej #define FXP_EEPROM_OPC_READ 0x6
365 1.1 thorpej
366 1.1 thorpej /*
367 1.1 thorpej * Management Data Interface opcodes
368 1.1 thorpej */
369 1.1 thorpej #define FXP_MDI_WRITE 0x1
370 1.1 thorpej #define FXP_MDI_READ 0x2
371 1.1 thorpej
372 1.1 thorpej /*
373 1.2 thorpej * PHY device types (from EEPROM)
374 1.1 thorpej */
375 1.6 thorpej #define FXP_PHY_DEVICE_MASK 0x3f00
376 1.6 thorpej #define FXP_PHY_DEVICE_SHIFT 8
377 1.6 thorpej #define FXP_PHY_DEVADDR_MASK 0x00ff
378 1.6 thorpej #define FXP_PHY_SERIAL_ONLY 0x8000
379 1.1 thorpej #define FXP_PHY_NONE 0
380 1.1 thorpej #define FXP_PHY_82553A 1
381 1.1 thorpej #define FXP_PHY_82553C 2
382 1.1 thorpej #define FXP_PHY_82503 3
383 1.1 thorpej #define FXP_PHY_DP83840 4
384 1.1 thorpej #define FXP_PHY_80C240 5
385 1.1 thorpej #define FXP_PHY_80C24 6
386 1.1 thorpej #define FXP_PHY_82555 7
387 1.1 thorpej #define FXP_PHY_DP83840A 10
388 1.6 thorpej #define FXP_PHY_DP82555B 11
389 1.7 thorpej
390 1.7 thorpej /*
391 1.7 thorpej * PCI revisions.
392 1.7 thorpej */
393 1.7 thorpej #define FXP_REV_82558_A4 4
394 1.7 thorpej #define FXP_REV_82558_B0 5
395 1.7 thorpej #define FXP_REV_82559_A0 8
396 1.7 thorpej #define FXP_REV_82559S_A 9
397 1.7 thorpej #define FXP_REV_82550 12
398 1.7 thorpej #define FXP_REV_82550_C 13
399