i82557var.h revision 1.51 1 1.51 joerg /* $NetBSD: i82557var.h,v 1.51 2014/11/22 19:50:00 joerg Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.23 thorpej * Copyright (c) 1997, 1998, 1999, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.34 perry /*
34 1.1 thorpej * Copyright (c) 1995, David Greenman
35 1.1 thorpej * All rights reserved.
36 1.34 perry *
37 1.1 thorpej * Redistribution and use in source and binary forms, with or without
38 1.1 thorpej * modification, are permitted provided that the following conditions
39 1.34 perry * are met:
40 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
41 1.1 thorpej * notice unmodified, this list of conditions, and the following
42 1.34 perry * disclaimer.
43 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
44 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
45 1.1 thorpej * documentation and/or other materials provided with the distribution.
46 1.1 thorpej *
47 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
48 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
49 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
50 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
51 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
52 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
53 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
54 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
55 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
56 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
57 1.1 thorpej * SUCH DAMAGE.
58 1.1 thorpej *
59 1.1 thorpej * Id: if_fxpvar.h,v 1.4 1997/11/29 08:11:01 davidg Exp
60 1.1 thorpej */
61 1.1 thorpej
62 1.12 thorpej #include <sys/callout.h>
63 1.12 thorpej
64 1.1 thorpej /*
65 1.30 wiz * Misc. definitions for the Intel i82557 fast Ethernet controller
66 1.1 thorpej * driver.
67 1.1 thorpej */
68 1.1 thorpej
69 1.1 thorpej /*
70 1.2 thorpej * Transmit descriptor list size.
71 1.1 thorpej */
72 1.19 thorpej #define FXP_NTXCB 256
73 1.2 thorpej #define FXP_NTXCB_MASK (FXP_NTXCB - 1)
74 1.2 thorpej #define FXP_NEXTTX(x) ((x + 1) & FXP_NTXCB_MASK)
75 1.28 thorpej #define FXP_NTXSEG 16
76 1.31 yamt #define FXP_IPCB_NTXSEG (FXP_NTXSEG - 1)
77 1.1 thorpej
78 1.1 thorpej /*
79 1.1 thorpej * Number of receive frame area buffers. These are large, so
80 1.1 thorpej * choose wisely.
81 1.1 thorpej */
82 1.19 thorpej #define FXP_NRFABUFS 128
83 1.1 thorpej
84 1.1 thorpej /*
85 1.25 wiz * Maximum number of seconds that the receiver can be idle before we
86 1.1 thorpej * assume it's dead and attempt to reset it by reprogramming the
87 1.1 thorpej * multicast filter. This is part of a work-around for a bug in the
88 1.1 thorpej * NIC. See fxp_stats_update().
89 1.1 thorpej */
90 1.1 thorpej #define FXP_MAX_RX_IDLE 15
91 1.1 thorpej
92 1.1 thorpej /*
93 1.1 thorpej * Misc. DMA'd data structures are allocated in a single clump, that
94 1.1 thorpej * maps to a single DMA segment, to make several things easier (computing
95 1.1 thorpej * offsets, setting up DMA maps, etc.)
96 1.1 thorpej */
97 1.1 thorpej struct fxp_control_data {
98 1.1 thorpej /*
99 1.20 thorpej * The transmit control blocks and transmit buffer descriptors.
100 1.20 thorpej * We arrange them like this so that everything is all lined
101 1.20 thorpej * up to use the extended TxCB feature.
102 1.20 thorpej */
103 1.20 thorpej struct fxp_txdesc {
104 1.20 thorpej struct fxp_cb_tx txd_txcb;
105 1.31 yamt union {
106 1.31 yamt struct fxp_ipcb txdu_ipcb;
107 1.31 yamt struct fxp_tbd txdu_tbd[FXP_NTXSEG];
108 1.31 yamt } txd_u;
109 1.20 thorpej } fcd_txdescs[FXP_NTXCB];
110 1.2 thorpej
111 1.2 thorpej /*
112 1.2 thorpej * The configuration CB.
113 1.2 thorpej */
114 1.2 thorpej struct fxp_cb_config fcd_configcb;
115 1.2 thorpej
116 1.2 thorpej /*
117 1.2 thorpej * The Individual Address CB.
118 1.2 thorpej */
119 1.2 thorpej struct fxp_cb_ias fcd_iascb;
120 1.2 thorpej
121 1.2 thorpej /*
122 1.1 thorpej * The multicast setup CB.
123 1.1 thorpej */
124 1.1 thorpej struct fxp_cb_mcs fcd_mcscb;
125 1.1 thorpej
126 1.1 thorpej /*
127 1.27 thorpej * The microcode setup CB.
128 1.27 thorpej */
129 1.27 thorpej struct fxp_cb_ucode fcd_ucode;
130 1.27 thorpej
131 1.27 thorpej /*
132 1.1 thorpej * The NIC statistics.
133 1.1 thorpej */
134 1.1 thorpej struct fxp_stats fcd_stats;
135 1.41 tsutsui
136 1.41 tsutsui /*
137 1.41 tsutsui * TX pad buffer for ip4csum-tx bug workaround.
138 1.41 tsutsui */
139 1.41 tsutsui uint8_t fcd_txpad[FXP_IP4CSUMTX_PADLEN];
140 1.1 thorpej };
141 1.1 thorpej
142 1.31 yamt #define txd_tbd txd_u.txdu_tbd
143 1.31 yamt
144 1.1 thorpej #define FXP_CDOFF(x) offsetof(struct fxp_control_data, x)
145 1.20 thorpej #define FXP_CDTXOFF(x) FXP_CDOFF(fcd_txdescs[(x)].txd_txcb)
146 1.20 thorpej #define FXP_CDTBDOFF(x) FXP_CDOFF(fcd_txdescs[(x)].txd_tbd)
147 1.2 thorpej #define FXP_CDCONFIGOFF FXP_CDOFF(fcd_configcb)
148 1.2 thorpej #define FXP_CDIASOFF FXP_CDOFF(fcd_iascb)
149 1.2 thorpej #define FXP_CDMCSOFF FXP_CDOFF(fcd_mcscb)
150 1.27 thorpej #define FXP_CDUCODEOFF FXP_CDOFF(fcd_ucode)
151 1.2 thorpej #define FXP_CDSTATSOFF FXP_CDOFF(fcd_stats)
152 1.41 tsutsui #define FXP_CDTXPADOFF FXP_CDOFF(fcd_txpad)
153 1.2 thorpej
154 1.2 thorpej /*
155 1.2 thorpej * Software state for transmit descriptors.
156 1.2 thorpej */
157 1.2 thorpej struct fxp_txsoft {
158 1.2 thorpej struct mbuf *txs_mbuf; /* head of mbuf chain */
159 1.2 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
160 1.2 thorpej };
161 1.1 thorpej
162 1.1 thorpej /*
163 1.2 thorpej * Software state per device.
164 1.2 thorpej */
165 1.1 thorpej struct fxp_softc {
166 1.40 joerg device_t sc_dev;
167 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
168 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
169 1.48 dyoung bus_size_t sc_size; /* bus space size */
170 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus dma tag */
171 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common part */
172 1.14 jhawk void *sc_ih; /* interrupt handler cookie */
173 1.2 thorpej
174 1.2 thorpej struct mii_data sc_mii; /* MII/media information */
175 1.12 thorpej struct callout sc_callout; /* MII callout */
176 1.1 thorpej
177 1.1 thorpej /*
178 1.1 thorpej * We create a single DMA map that maps all data structure
179 1.1 thorpej * overhead, except for RFAs, which are mapped by the
180 1.1 thorpej * fxp_rxdesc DMA map on a per-mbuf basis.
181 1.1 thorpej */
182 1.1 thorpej bus_dmamap_t sc_dmamap;
183 1.1 thorpej #define sc_cddma sc_dmamap->dm_segs[0].ds_addr
184 1.1 thorpej
185 1.1 thorpej /*
186 1.5 thorpej * Software state for transmit descriptors.
187 1.1 thorpej */
188 1.2 thorpej struct fxp_txsoft sc_txsoft[FXP_NTXCB];
189 1.2 thorpej
190 1.24 thorpej int sc_rfa_size; /* size of the RFA structure */
191 1.5 thorpej struct ifqueue sc_rxq; /* receive buffer queue */
192 1.5 thorpej bus_dmamap_t sc_rxmaps[FXP_NRFABUFS]; /* free receive buffer DMA maps */
193 1.5 thorpej int sc_rxfree; /* free map index */
194 1.5 thorpej int sc_rxidle; /* # of seconds RX has been idle */
195 1.45 tsutsui uint16_t sc_txcmd; /* transmit command (LITTLE ENDIAN) */
196 1.1 thorpej
197 1.1 thorpej /*
198 1.2 thorpej * Control data structures.
199 1.1 thorpej */
200 1.2 thorpej struct fxp_control_data *sc_control_data;
201 1.2 thorpej
202 1.26 thorpej #ifdef FXP_EVENT_COUNTERS
203 1.26 thorpej struct evcnt sc_ev_txstall; /* Tx stalled */
204 1.26 thorpej struct evcnt sc_ev_txintr; /* Tx interrupts */
205 1.26 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
206 1.33 thorpej struct evcnt sc_ev_txpause; /* Tx PAUSE frames */
207 1.33 thorpej struct evcnt sc_ev_rxpause; /* Rx PAUSE frames */
208 1.26 thorpej #endif /* FXP_EVENT_COUNTERS */
209 1.26 thorpej
210 1.10 joda bus_dma_segment_t sc_cdseg; /* control dma segment */
211 1.10 joda int sc_cdnseg;
212 1.10 joda
213 1.22 thorpej int sc_rev; /* chip revision */
214 1.2 thorpej int sc_flags; /* misc. flags */
215 1.2 thorpej
216 1.23 thorpej #define FXPF_MII 0x0001 /* device uses MII */
217 1.23 thorpej #define FXPF_ATTACHED 0x0002 /* attach has succeeded */
218 1.23 thorpej #define FXPF_WANTINIT 0x0004 /* want a re-init */
219 1.23 thorpej #define FXPF_HAS_RESUME_BUG 0x0008 /* has the resume bug */
220 1.29 mycroft #define FXPF_MWI 0x0010 /* enable PCI MWI */
221 1.29 mycroft #define FXPF_READ_ALIGN 0x0020 /* align read access w/ cacheline */
222 1.29 mycroft #define FXPF_WRITE_ALIGN 0x0040 /* end write on cacheline */
223 1.46 tsutsui #define FXPF_EXT_TXCB 0x0080 /* has extended TxCB */
224 1.29 mycroft #define FXPF_UCODE_LOADED 0x0100 /* microcode is loaded */
225 1.46 tsutsui #define FXPF_EXT_RFA 0x0200 /* has extended RFD and IPCB (82550) */
226 1.32 thorpej #define FXPF_RECV_WORKAROUND 0x0800 /* receiver lock-up workaround */
227 1.42 mrg #define FXPF_FC 0x1000 /* has flow control */
228 1.46 tsutsui #define FXPF_82559_RXCSUM 0x2000 /* has 82559 compat RX checksum */
229 1.27 thorpej
230 1.27 thorpej int sc_int_delay; /* interrupt delay */
231 1.27 thorpej int sc_bundle_max; /* max packet bundle */
232 1.2 thorpej
233 1.2 thorpej int sc_txpending; /* number of TX requests pending */
234 1.2 thorpej int sc_txdirty; /* first dirty TX descriptor */
235 1.2 thorpej int sc_txlast; /* last used TX descriptor */
236 1.1 thorpej
237 1.1 thorpej int phy_primary_device; /* device type of primary PHY */
238 1.8 sommerfe
239 1.8 sommerfe int sc_enabled; /* boolean; power enabled on interface */
240 1.17 thorpej int (*sc_enable)(struct fxp_softc *);
241 1.17 thorpej void (*sc_disable)(struct fxp_softc *);
242 1.8 sommerfe
243 1.10 joda int sc_eeprom_size; /* log2 size of EEPROM */
244 1.49 tls krndsource_t rnd_source; /* random source */
245 1.1 thorpej };
246 1.26 thorpej
247 1.26 thorpej #ifdef FXP_EVENT_COUNTERS
248 1.26 thorpej #define FXP_EVCNT_INCR(ev) (ev)->ev_count++
249 1.26 thorpej #else
250 1.26 thorpej #define FXP_EVCNT_INCR(ev) /* nothing */
251 1.26 thorpej #endif
252 1.2 thorpej
253 1.5 thorpej #define FXP_RXMAP_GET(sc) ((sc)->sc_rxmaps[(sc)->sc_rxfree++])
254 1.5 thorpej #define FXP_RXMAP_PUT(sc, map) (sc)->sc_rxmaps[--(sc)->sc_rxfree] = (map)
255 1.5 thorpej
256 1.2 thorpej #define FXP_CDTXADDR(sc, x) ((sc)->sc_cddma + FXP_CDTXOFF((x)))
257 1.2 thorpej #define FXP_CDTBDADDR(sc, x) ((sc)->sc_cddma + FXP_CDTBDOFF((x)))
258 1.41 tsutsui #define FXP_CDTXPADADDR(sc) ((sc)->sc_cddma + FXP_CDTXPADOFF)
259 1.2 thorpej
260 1.20 thorpej #define FXP_CDTX(sc, x) (&(sc)->sc_control_data->fcd_txdescs[(x)])
261 1.2 thorpej
262 1.2 thorpej #define FXP_DSTX(sc, x) (&(sc)->sc_txsoft[(x)])
263 1.2 thorpej
264 1.2 thorpej #define FXP_CDTXSYNC(sc, x, ops) \
265 1.2 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
266 1.20 thorpej FXP_CDTXOFF((x)), sizeof(struct fxp_txdesc), (ops))
267 1.2 thorpej
268 1.2 thorpej #define FXP_CDCONFIGSYNC(sc, ops) \
269 1.2 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
270 1.2 thorpej FXP_CDCONFIGOFF, sizeof(struct fxp_cb_config), (ops))
271 1.2 thorpej
272 1.2 thorpej #define FXP_CDIASSYNC(sc, ops) \
273 1.2 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
274 1.2 thorpej FXP_CDIASOFF, sizeof(struct fxp_cb_ias), (ops))
275 1.2 thorpej
276 1.2 thorpej #define FXP_CDMCSSYNC(sc, ops) \
277 1.2 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
278 1.2 thorpej FXP_CDMCSOFF, sizeof(struct fxp_cb_mcs), (ops))
279 1.27 thorpej
280 1.27 thorpej #define FXP_CDUCODESYNC(sc, ops) \
281 1.27 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
282 1.27 thorpej FXP_CDUCODEOFF, sizeof(struct fxp_cb_ucode), (ops))
283 1.15 tsutsui
284 1.15 tsutsui #define FXP_CDSTATSSYNC(sc, ops) \
285 1.15 tsutsui bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, \
286 1.15 tsutsui FXP_CDSTATSOFF, sizeof(struct fxp_stats), (ops))
287 1.5 thorpej
288 1.24 thorpej #define FXP_RXBUFSIZE(sc, m) ((m)->m_ext.ext_size - \
289 1.24 thorpej (sc->sc_rfa_size + \
290 1.5 thorpej RFA_ALIGNMENT_FUDGE))
291 1.5 thorpej
292 1.5 thorpej #define FXP_RFASYNC(sc, m, ops) \
293 1.5 thorpej bus_dmamap_sync((sc)->sc_dmat, M_GETCTX((m), bus_dmamap_t), \
294 1.24 thorpej RFA_ALIGNMENT_FUDGE, (sc)->sc_rfa_size, (ops))
295 1.5 thorpej
296 1.5 thorpej #define FXP_RXBUFSYNC(sc, m, ops) \
297 1.5 thorpej bus_dmamap_sync((sc)->sc_dmat, M_GETCTX((m), bus_dmamap_t), \
298 1.24 thorpej RFA_ALIGNMENT_FUDGE + (sc)->sc_rfa_size, \
299 1.24 thorpej FXP_RXBUFSIZE((sc), (m)), (ops))
300 1.5 thorpej
301 1.5 thorpej #define FXP_MTORFA(m) (struct fxp_rfa *)((m)->m_ext.ext_buf + \
302 1.5 thorpej RFA_ALIGNMENT_FUDGE)
303 1.5 thorpej
304 1.5 thorpej #define FXP_INIT_RFABUF(sc, m) \
305 1.5 thorpej do { \
306 1.5 thorpej bus_dmamap_t __rxmap = M_GETCTX((m), bus_dmamap_t); \
307 1.5 thorpej struct mbuf *__p_m; \
308 1.5 thorpej struct fxp_rfa *__rfa, *__p_rfa; \
309 1.45 tsutsui uint32_t __v; \
310 1.5 thorpej \
311 1.24 thorpej (m)->m_data = (m)->m_ext.ext_buf + (sc)->sc_rfa_size + \
312 1.5 thorpej RFA_ALIGNMENT_FUDGE; \
313 1.5 thorpej \
314 1.5 thorpej __rfa = FXP_MTORFA((m)); \
315 1.24 thorpej __rfa->size = htole16(FXP_RXBUFSIZE((sc), (m))); \
316 1.9 thorpej /* BIG_ENDIAN: no need to swap to store 0 */ \
317 1.5 thorpej __rfa->rfa_status = 0; \
318 1.36 tsutsui __rfa->rfa_control = \
319 1.36 tsutsui htole16(FXP_RFA_CONTROL_EL | FXP_RFA_CONTROL_S); \
320 1.9 thorpej /* BIG_ENDIAN: no need to swap to store 0 */ \
321 1.5 thorpej __rfa->actual_size = 0; \
322 1.5 thorpej \
323 1.5 thorpej /* NOTE: the RFA is misaligned, so we must copy. */ \
324 1.9 thorpej /* BIG_ENDIAN: no need to swap to store 0xffffffff */ \
325 1.9 thorpej __v = 0xffffffff; \
326 1.51 joerg memcpy(__UNVOLATILE(&__rfa->link_addr), &__v, sizeof(__v)); \
327 1.51 joerg memcpy(__UNVOLATILE(&__rfa->rbd_addr), &__v, sizeof(__v)); \
328 1.5 thorpej \
329 1.5 thorpej FXP_RFASYNC((sc), (m), \
330 1.5 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
331 1.5 thorpej \
332 1.5 thorpej FXP_RXBUFSYNC((sc), (m), BUS_DMASYNC_PREREAD); \
333 1.5 thorpej \
334 1.5 thorpej if ((__p_m = (sc)->sc_rxq.ifq_tail) != NULL) { \
335 1.5 thorpej __p_rfa = FXP_MTORFA(__p_m); \
336 1.9 thorpej __v = htole32(__rxmap->dm_segs[0].ds_addr + \
337 1.9 thorpej RFA_ALIGNMENT_FUDGE); \
338 1.5 thorpej FXP_RFASYNC((sc), __p_m, \
339 1.5 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); \
340 1.51 joerg memcpy(__UNVOLATILE(&__p_rfa->link_addr), &__v, \
341 1.5 thorpej sizeof(__v)); \
342 1.36 tsutsui __p_rfa->rfa_control &= htole16(~(FXP_RFA_CONTROL_EL| \
343 1.36 tsutsui FXP_RFA_CONTROL_S)); \
344 1.5 thorpej FXP_RFASYNC((sc), __p_m, \
345 1.5 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
346 1.5 thorpej } \
347 1.5 thorpej IF_ENQUEUE(&(sc)->sc_rxq, (m)); \
348 1.5 thorpej } while (0)
349 1.1 thorpej
350 1.1 thorpej /* Macros to ease CSR access. */
351 1.1 thorpej #define CSR_READ_1(sc, reg) \
352 1.1 thorpej bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
353 1.1 thorpej #define CSR_READ_2(sc, reg) \
354 1.1 thorpej bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
355 1.1 thorpej #define CSR_READ_4(sc, reg) \
356 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
357 1.1 thorpej #define CSR_WRITE_1(sc, reg, val) \
358 1.1 thorpej bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
359 1.1 thorpej #define CSR_WRITE_2(sc, reg, val) \
360 1.1 thorpej bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
361 1.1 thorpej #define CSR_WRITE_4(sc, reg, val) \
362 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
363 1.1 thorpej
364 1.17 thorpej void fxp_attach(struct fxp_softc *);
365 1.47 cegger int fxp_activate(device_t, enum devact);
366 1.48 dyoung int fxp_detach(struct fxp_softc *, int);
367 1.17 thorpej int fxp_intr(void *);
368 1.8 sommerfe
369 1.17 thorpej int fxp_enable(struct fxp_softc*);
370 1.17 thorpej void fxp_disable(struct fxp_softc*);
371