1 1.48 rin /* $NetBSD: i82596.c,v 1.48 2024/07/05 04:31:51 rin Exp $ */ 2 1.1 jkunz 3 1.1 jkunz /* 4 1.1 jkunz * Copyright (c) 2003 Jochen Kunz. 5 1.1 jkunz * All rights reserved. 6 1.1 jkunz * 7 1.1 jkunz * Redistribution and use in source and binary forms, with or without 8 1.1 jkunz * modification, are permitted provided that the following conditions 9 1.1 jkunz * are met: 10 1.1 jkunz * 1. Redistributions of source code must retain the above copyright 11 1.1 jkunz * notice, this list of conditions and the following disclaimer. 12 1.1 jkunz * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jkunz * notice, this list of conditions and the following disclaimer in the 14 1.1 jkunz * documentation and/or other materials provided with the distribution. 15 1.1 jkunz * 3. The name of Jochen Kunz may not be used to endorse or promote 16 1.1 jkunz * products derived from this software without specific prior 17 1.1 jkunz * written permission. 18 1.1 jkunz * 19 1.1 jkunz * THIS SOFTWARE IS PROVIDED BY JOCHEN KUNZ 20 1.1 jkunz * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 jkunz * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 jkunz * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL JOCHEN KUNZ 23 1.1 jkunz * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 jkunz * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 jkunz * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 jkunz * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 jkunz * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 jkunz * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 jkunz * POSSIBILITY OF SUCH DAMAGE. 30 1.1 jkunz */ 31 1.1 jkunz 32 1.1 jkunz /* 33 1.14 skrll * Driver for the Intel i82596CA and i82596DX/SX 10MBit/s Ethernet chips. 34 1.14 skrll * 35 1.1 jkunz * It operates the i82596 in 32-Bit Linear Mode, opposed to the old i82586 36 1.8 perry * ie(4) driver (src/sys/dev/ic/i82586.c), that degrades the i82596 to 37 1.1 jkunz * i82586 compatibility mode. 38 1.13 skrll * 39 1.14 skrll * Documentation about these chips can be found at 40 1.14 skrll * 41 1.14 skrll * http://developer.intel.com/design/network/datashts/290218.htm 42 1.14 skrll * http://developer.intel.com/design/network/datashts/290219.htm 43 1.1 jkunz */ 44 1.1 jkunz 45 1.1 jkunz #include <sys/cdefs.h> 46 1.48 rin __KERNEL_RCSID(0, "$NetBSD: i82596.c,v 1.48 2024/07/05 04:31:51 rin Exp $"); 47 1.1 jkunz 48 1.1 jkunz /* autoconfig and device stuff */ 49 1.1 jkunz #include <sys/param.h> 50 1.1 jkunz #include <sys/device.h> 51 1.1 jkunz #include <sys/conf.h> 52 1.1 jkunz #include "locators.h" 53 1.1 jkunz #include "ioconf.h" 54 1.1 jkunz 55 1.1 jkunz /* bus_space / bus_dma etc. */ 56 1.18 ad #include <sys/bus.h> 57 1.18 ad #include <sys/intr.h> 58 1.1 jkunz 59 1.1 jkunz /* general system data and functions */ 60 1.1 jkunz #include <sys/systm.h> 61 1.1 jkunz #include <sys/ioctl.h> 62 1.1 jkunz 63 1.1 jkunz /* tsleep / sleep / wakeup */ 64 1.1 jkunz #include <sys/proc.h> 65 1.1 jkunz /* hz for above */ 66 1.1 jkunz #include <sys/kernel.h> 67 1.1 jkunz 68 1.1 jkunz /* network stuff */ 69 1.1 jkunz #include <net/if.h> 70 1.1 jkunz #include <net/if_dl.h> 71 1.1 jkunz #include <net/if_media.h> 72 1.1 jkunz #include <net/if_ether.h> 73 1.40 msaitoh #include <net/bpf.h> 74 1.1 jkunz #include <sys/socket.h> 75 1.1 jkunz #include <sys/mbuf.h> 76 1.1 jkunz 77 1.1 jkunz #include <dev/ic/i82596reg.h> 78 1.1 jkunz #include <dev/ic/i82596var.h> 79 1.1 jkunz 80 1.1 jkunz /* Supported chip variants */ 81 1.10 skrll const char *i82596_typenames[] = { "unknown", "DX/SX", "CA" }; 82 1.1 jkunz 83 1.1 jkunz /* media change and status callback */ 84 1.1 jkunz static int iee_mediachange(struct ifnet *); 85 1.1 jkunz static void iee_mediastatus(struct ifnet *, struct ifmediareq *); 86 1.1 jkunz 87 1.1 jkunz /* interface routines to upper protocols */ 88 1.1 jkunz static void iee_start(struct ifnet *); /* initiate output */ 89 1.15 christos static int iee_ioctl(struct ifnet *, u_long, void *); /* ioctl routine */ 90 1.1 jkunz static int iee_init(struct ifnet *); /* init routine */ 91 1.1 jkunz static void iee_stop(struct ifnet *, int); /* stop routine */ 92 1.1 jkunz static void iee_watchdog(struct ifnet *); /* timer routine */ 93 1.1 jkunz 94 1.1 jkunz /* internal helper functions */ 95 1.7 tsutsui static void iee_cb_setup(struct iee_softc *, uint32_t); 96 1.1 jkunz 97 1.1 jkunz /* 98 1.13 skrll * Things a MD frontend has to provide: 99 1.13 skrll * 100 1.13 skrll * The functions via function pointers in the softc: 101 1.13 skrll * int (*sc_iee_cmd)(struct iee_softc *sc, uint32_t cmd); 102 1.13 skrll * int (*sc_iee_reset)(struct iee_softc *sc); 103 1.13 skrll * void (*sc_mediastatus)(struct ifnet *, struct ifmediareq *); 104 1.13 skrll * int (*sc_mediachange)(struct ifnet *); 105 1.13 skrll * 106 1.13 skrll * sc_iee_cmd(): send a command to the i82596 by writing the cmd parameter 107 1.13 skrll * to the SCP cmd word and issuing a Channel Attention. 108 1.13 skrll * sc_iee_reset(): initiate a reset, supply the address of the SCP to the 109 1.13 skrll * chip, wait for the chip to initialize and ACK interrupts that 110 1.13 skrll * this may have caused by calling (sc->sc_iee_cmd)(sc, IEE_SCB_ACK); 111 1.13 skrll * This functions must carefully bus_dmamap_sync() all data they have touched! 112 1.13 skrll * 113 1.13 skrll * sc_mediastatus() and sc_mediachange() are just MD hooks to the according 114 1.13 skrll * MI functions. The MD frontend may set this pointers to NULL when they 115 1.13 skrll * are not needed. 116 1.13 skrll * 117 1.13 skrll * sc->sc_type has to be set to I82596_UNKNOWN or I82596_DX or I82596_CA. 118 1.13 skrll * This is for printing out the correct chip type at attach time only. The 119 1.13 skrll * MI backend doesn't distinguish different chip types when programming 120 1.13 skrll * the chip. 121 1.13 skrll * 122 1.20 tsutsui * IEE_NEED_SWAP in sc->sc_flags has to be cleared on little endian hardware 123 1.45 msaitoh * and set on big endian hardware, when endianness conversion is not done 124 1.20 tsutsui * by the bus attachment but done by i82596 chip itself. 125 1.20 tsutsui * Usually you need to set IEE_NEED_SWAP on big endian machines 126 1.20 tsutsui * where the hardware (the LE/~BE pin) is configured as BE mode. 127 1.20 tsutsui * 128 1.20 tsutsui * If the chip is configured as BE mode, all 8 bit (byte) and 16 bit (word) 129 1.20 tsutsui * entities can be written in big endian. But Rev A chip doesn't support 130 1.20 tsutsui * 32 bit (dword) entities with big endian byte ordering, so we have to 131 1.20 tsutsui * treat all 32 bit (dword) entities as two 16 bit big endian entities. 132 1.20 tsutsui * Rev B and C chips support big endian byte ordering for 32 bit entities, 133 1.20 tsutsui * and this new feature is enabled by IEE_SYSBUS_BE in the sysbus byte. 134 1.20 tsutsui * 135 1.47 andvar * With the IEE_SYSBUS_BE feature, all 32 bit address pointers are 136 1.20 tsutsui * treated as true 32 bit entities but the SCB absolute address and 137 1.20 tsutsui * statistical counters are still treated as two 16 bit big endian entities, 138 1.20 tsutsui * so we have to always swap high and low words for these entities. 139 1.20 tsutsui * IEE_SWAP32() should be used for the SCB address and statistical counters, 140 1.20 tsutsui * and IEE_SWAPA32() should be used for other 32 bit pointers in the shmem. 141 1.20 tsutsui * 142 1.20 tsutsui * IEE_REV_A flag must be set in sc->sc_flags if the IEE_SYSBUS_BE feature 143 1.20 tsutsui * is disabled even on big endian machines for the old Rev A chip in backend. 144 1.13 skrll * 145 1.13 skrll * sc->sc_cl_align must be set to 1 or to the cache line size. When set to 146 1.13 skrll * 1 no special alignment of DMA descriptors is done. If sc->sc_cl_align != 1 147 1.13 skrll * it forces alignment of the data structures in the shared memory to a multiple 148 1.31 skrll * of sc->sc_cl_align. This is needed on some hppa machines that have non DMA 149 1.13 skrll * I/O coherent caches and are unable to map the shared memory uncachable. 150 1.13 skrll * (At least pre PA7100LC CPUs are unable to map memory uncachable.) 151 1.13 skrll * 152 1.21 tsutsui * The MD frontend also has to set sc->sc_cl_align and sc->sc_sysbus 153 1.21 tsutsui * to allocate and setup shared DMA memory in MI iee_attach(). 154 1.21 tsutsui * All communication with the chip is done via this shared memory. 155 1.21 tsutsui * This memory is mapped with BUS_DMA_COHERENT so it will be uncached 156 1.21 tsutsui * if possible for archs with non DMA I/O coherent caches. 157 1.21 tsutsui * The base of the memory needs to be aligned to an even address 158 1.21 tsutsui * if sc->sc_cl_align == 1 and aligned to a cache line if sc->sc_cl_align != 1. 159 1.26 tsutsui * Each descriptor offsets are calculated in iee_attach() to handle this. 160 1.13 skrll * 161 1.13 skrll * An interrupt with iee_intr() as handler must be established. 162 1.13 skrll * 163 1.13 skrll * Call void iee_attach(struct iee_softc *sc, uint8_t *ether_address, 164 1.13 skrll * int *media, int nmedia, int defmedia); when everything is set up. First 165 1.13 skrll * parameter is a pointer to the MI softc, ether_address is an array that 166 1.13 skrll * contains the ethernet address. media is an array of the media types 167 1.13 skrll * provided by the hardware. The members of this array are supplied to 168 1.13 skrll * ifmedia_add() in sequence. nmedia is the count of elements in media. 169 1.13 skrll * defmedia is the default media that is set via ifmedia_set(). 170 1.13 skrll * nmedia and defmedia are ignored when media == NULL. 171 1.13 skrll * 172 1.13 skrll * The MD backend may call iee_detach() to detach the device. 173 1.13 skrll * 174 1.31 skrll * See sys/arch/hppa/gsc/if_iee_gsc.c for an example. 175 1.13 skrll */ 176 1.1 jkunz 177 1.1 jkunz 178 1.1 jkunz /* 179 1.13 skrll * How frame reception is done: 180 1.13 skrll * Each Receive Frame Descriptor has one associated Receive Buffer Descriptor. 181 1.13 skrll * Each RBD points to the data area of an mbuf cluster. The RFDs are linked 182 1.13 skrll * together in a circular list. sc->sc_rx_done is the count of RFDs in the 183 1.13 skrll * list already processed / the number of the RFD that has to be checked for 184 1.13 skrll * a new frame first at the next RX interrupt. Upon successful reception of 185 1.13 skrll * a frame the mbuf cluster is handled to upper protocol layers, a new mbuf 186 1.13 skrll * cluster is allocated and the RFD / RBD are reinitialized accordingly. 187 1.13 skrll * 188 1.26 tsutsui * When a RFD list overrun occurred the whole RFD and RBD lists are 189 1.26 tsutsui * reinitialized and frame reception is started again. 190 1.13 skrll */ 191 1.1 jkunz int 192 1.1 jkunz iee_intr(void *intarg) 193 1.1 jkunz { 194 1.1 jkunz struct iee_softc *sc = intarg; 195 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if; 196 1.1 jkunz struct iee_rfd *rfd; 197 1.1 jkunz struct iee_rbd *rbd; 198 1.1 jkunz bus_dmamap_t rx_map; 199 1.1 jkunz struct mbuf *rx_mbuf; 200 1.1 jkunz struct mbuf *new_mbuf; 201 1.1 jkunz int scb_status; 202 1.1 jkunz int scb_cmd; 203 1.6 tsutsui int n, col; 204 1.25 tsutsui uint16_t status, count, cmd; 205 1.1 jkunz 206 1.1 jkunz if ((ifp->if_flags & IFF_RUNNING) == 0) { 207 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK); 208 1.19 tsutsui return 1; 209 1.1 jkunz } 210 1.25 tsutsui IEE_SCBSYNC(sc, BUS_DMASYNC_POSTREAD); 211 1.25 tsutsui scb_status = SC_SCB(sc)->scb_status; 212 1.25 tsutsui scb_cmd = SC_SCB(sc)->scb_cmd; 213 1.25 tsutsui for (;;) { 214 1.25 tsutsui rfd = SC_RFD(sc, sc->sc_rx_done); 215 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done, 216 1.39 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 217 1.25 tsutsui status = rfd->rfd_status; 218 1.25 tsutsui if ((status & IEE_RFD_C) == 0) { 219 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done, BUS_DMASYNC_PREREAD); 220 1.25 tsutsui break; 221 1.25 tsutsui } 222 1.25 tsutsui rfd->rfd_status = 0; 223 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done, 224 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 225 1.25 tsutsui 226 1.1 jkunz /* At least one packet was received. */ 227 1.1 jkunz rx_map = sc->sc_rx_map[sc->sc_rx_done]; 228 1.1 jkunz rx_mbuf = sc->sc_rx_mbuf[sc->sc_rx_done]; 229 1.25 tsutsui IEE_RBDSYNC(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD, 230 1.39 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 231 1.25 tsutsui SC_RBD(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD)->rbd_size 232 1.1 jkunz &= ~IEE_RBD_EL; 233 1.25 tsutsui IEE_RBDSYNC(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD, 234 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 235 1.25 tsutsui rbd = SC_RBD(sc, sc->sc_rx_done); 236 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done, 237 1.39 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 238 1.25 tsutsui count = rbd->rbd_count; 239 1.25 tsutsui if ((status & IEE_RFD_OK) == 0 240 1.25 tsutsui || (count & IEE_RBD_EOF) == 0 241 1.25 tsutsui || (count & IEE_RBD_F) == 0){ 242 1.1 jkunz /* Receive error, skip frame and reuse buffer. */ 243 1.1 jkunz rbd->rbd_count = 0; 244 1.1 jkunz rbd->rbd_size = IEE_RBD_EL | rx_map->dm_segs[0].ds_len; 245 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done, 246 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 247 1.1 jkunz printf("%s: iee_intr: receive error %d, rfd_status=" 248 1.19 tsutsui "0x%.4x, rfd_count=0x%.4x\n", 249 1.19 tsutsui device_xname(sc->sc_dev), 250 1.25 tsutsui ++sc->sc_rx_err, status, count); 251 1.1 jkunz sc->sc_rx_done = (sc->sc_rx_done + 1) % IEE_NRFD; 252 1.1 jkunz continue; 253 1.1 jkunz } 254 1.27 tsutsui bus_dmamap_sync(sc->sc_dmat, rx_map, 0, rx_map->dm_mapsize, 255 1.1 jkunz BUS_DMASYNC_POSTREAD); 256 1.8 perry rx_mbuf->m_pkthdr.len = rx_mbuf->m_len = 257 1.25 tsutsui count & IEE_RBD_COUNT; 258 1.34 ozaki m_set_rcvif(rx_mbuf, ifp); 259 1.1 jkunz MGETHDR(new_mbuf, M_DONTWAIT, MT_DATA); 260 1.1 jkunz if (new_mbuf == NULL) { 261 1.1 jkunz printf("%s: iee_intr: can't allocate mbuf\n", 262 1.19 tsutsui device_xname(sc->sc_dev)); 263 1.1 jkunz break; 264 1.1 jkunz } 265 1.1 jkunz MCLAIM(new_mbuf, &sc->sc_ethercom.ec_rx_mowner); 266 1.1 jkunz MCLGET(new_mbuf, M_DONTWAIT); 267 1.1 jkunz if ((new_mbuf->m_flags & M_EXT) == 0) { 268 1.8 perry printf("%s: iee_intr: can't alloc mbuf cluster\n", 269 1.19 tsutsui device_xname(sc->sc_dev)); 270 1.1 jkunz m_freem(new_mbuf); 271 1.1 jkunz break; 272 1.1 jkunz } 273 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, rx_map); 274 1.25 tsutsui new_mbuf->m_len = new_mbuf->m_pkthdr.len = MCLBYTES - 2; 275 1.25 tsutsui new_mbuf->m_data += 2; 276 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, rx_map, 277 1.25 tsutsui new_mbuf, BUS_DMA_READ | BUS_DMA_NOWAIT) != 0) 278 1.1 jkunz panic("%s: iee_intr: can't load RX DMA map\n", 279 1.19 tsutsui device_xname(sc->sc_dev)); 280 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, rx_map, 0, 281 1.25 tsutsui rx_map->dm_mapsize, BUS_DMASYNC_PREREAD); 282 1.33 ozaki if_percpuq_enqueue(ifp->if_percpuq, rx_mbuf); 283 1.1 jkunz sc->sc_rx_mbuf[sc->sc_rx_done] = new_mbuf; 284 1.1 jkunz rbd->rbd_count = 0; 285 1.1 jkunz rbd->rbd_size = IEE_RBD_EL | rx_map->dm_segs[0].ds_len; 286 1.20 tsutsui rbd->rbd_rb_addr = IEE_SWAPA32(rx_map->dm_segs[0].ds_addr); 287 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done, 288 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 289 1.1 jkunz sc->sc_rx_done = (sc->sc_rx_done + 1) % IEE_NRFD; 290 1.1 jkunz } 291 1.1 jkunz if ((scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR1 292 1.1 jkunz || (scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR2 293 1.1 jkunz || (scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR3) { 294 1.1 jkunz /* Receive Overrun, reinit receive ring buffer. */ 295 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) { 296 1.25 tsutsui rfd = SC_RFD(sc, n); 297 1.25 tsutsui rbd = SC_RBD(sc, n); 298 1.25 tsutsui rfd->rfd_cmd = IEE_RFD_SF; 299 1.25 tsutsui rfd->rfd_link_addr = 300 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off 301 1.25 tsutsui + sc->sc_rfd_sz * ((n + 1) % IEE_NRFD))); 302 1.25 tsutsui rbd->rbd_next_rbd = 303 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off 304 1.25 tsutsui + sc->sc_rbd_sz * ((n + 1) % IEE_NRFD))); 305 1.25 tsutsui rbd->rbd_size = IEE_RBD_EL | 306 1.1 jkunz sc->sc_rx_map[n]->dm_segs[0].ds_len; 307 1.25 tsutsui rbd->rbd_rb_addr = 308 1.20 tsutsui IEE_SWAPA32(sc->sc_rx_map[n]->dm_segs[0].ds_addr); 309 1.1 jkunz } 310 1.25 tsutsui SC_RFD(sc, 0)->rfd_rbd_addr = 311 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off)); 312 1.1 jkunz sc->sc_rx_done = 0; 313 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, sc->sc_rfd_off, 314 1.25 tsutsui sc->sc_rfd_sz * IEE_NRFD + sc->sc_rbd_sz * IEE_NRFD, 315 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 316 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_RUC_ST); 317 1.8 perry printf("%s: iee_intr: receive ring buffer overrun\n", 318 1.19 tsutsui device_xname(sc->sc_dev)); 319 1.2 jkunz } 320 1.1 jkunz 321 1.25 tsutsui if (sc->sc_next_cb != 0) { 322 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb - 1, 323 1.39 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 324 1.25 tsutsui status = SC_CB(sc, sc->sc_next_cb - 1)->cb_status; 325 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb - 1, 326 1.25 tsutsui BUS_DMASYNC_PREREAD); 327 1.25 tsutsui if ((status & IEE_CB_C) != 0) { 328 1.25 tsutsui /* CMD list finished */ 329 1.25 tsutsui ifp->if_timer = 0; 330 1.25 tsutsui if (sc->sc_next_tbd != 0) { 331 1.25 tsutsui /* A TX CMD list finished, cleanup */ 332 1.25 tsutsui for (n = 0 ; n < sc->sc_next_cb ; n++) { 333 1.46 rin bus_dmamap_unload(sc->sc_dmat, 334 1.46 rin sc->sc_tx_map[n]); 335 1.25 tsutsui m_freem(sc->sc_tx_mbuf[n]); 336 1.25 tsutsui sc->sc_tx_mbuf[n] = NULL; 337 1.25 tsutsui IEE_CBSYNC(sc, n, 338 1.40 msaitoh BUS_DMASYNC_POSTREAD | 339 1.25 tsutsui BUS_DMASYNC_POSTWRITE); 340 1.25 tsutsui status = SC_CB(sc, n)->cb_status; 341 1.25 tsutsui IEE_CBSYNC(sc, n, 342 1.40 msaitoh BUS_DMASYNC_PREREAD); 343 1.25 tsutsui if ((status & IEE_CB_COL) != 0 && 344 1.25 tsutsui (status & IEE_CB_MAXCOL) == 0) 345 1.25 tsutsui col = 16; 346 1.25 tsutsui else 347 1.25 tsutsui col = status 348 1.25 tsutsui & IEE_CB_MAXCOL; 349 1.25 tsutsui sc->sc_tx_col += col; 350 1.25 tsutsui if ((status & IEE_CB_OK) != 0) { 351 1.43 thorpej if_statadd2(ifp, 352 1.43 thorpej if_opackets, 1, 353 1.43 thorpej if_collisions, col); 354 1.25 tsutsui } 355 1.6 tsutsui } 356 1.25 tsutsui sc->sc_next_tbd = 0; 357 1.25 tsutsui ifp->if_flags &= ~IFF_OACTIVE; 358 1.1 jkunz } 359 1.25 tsutsui for (n = 0 ; n < sc->sc_next_cb; n++) { 360 1.25 tsutsui /* 361 1.25 tsutsui * Check if a CMD failed, but ignore TX errors. 362 1.25 tsutsui */ 363 1.39 msaitoh IEE_CBSYNC(sc, n, BUS_DMASYNC_POSTREAD | 364 1.39 msaitoh BUS_DMASYNC_POSTWRITE); 365 1.25 tsutsui cmd = SC_CB(sc, n)->cb_cmd; 366 1.25 tsutsui status = SC_CB(sc, n)->cb_status; 367 1.25 tsutsui IEE_CBSYNC(sc, n, BUS_DMASYNC_PREREAD); 368 1.25 tsutsui if ((cmd & IEE_CB_CMD) != IEE_CB_CMD_TR && 369 1.25 tsutsui (status & IEE_CB_OK) == 0) 370 1.25 tsutsui printf("%s: iee_intr: scb_status=0x%x " 371 1.25 tsutsui "scb_cmd=0x%x failed command %d: " 372 1.25 tsutsui "cb_status[%d]=0x%.4x " 373 1.25 tsutsui "cb_cmd[%d]=0x%.4x\n", 374 1.25 tsutsui device_xname(sc->sc_dev), 375 1.25 tsutsui scb_status, scb_cmd, 376 1.25 tsutsui ++sc->sc_cmd_err, 377 1.25 tsutsui n, status, n, cmd); 378 1.25 tsutsui } 379 1.25 tsutsui sc->sc_next_cb = 0; 380 1.25 tsutsui if ((sc->sc_flags & IEE_WANT_MCAST) != 0) { 381 1.25 tsutsui iee_cb_setup(sc, IEE_CB_CMD_MCS | 382 1.25 tsutsui IEE_CB_S | IEE_CB_EL | IEE_CB_I); 383 1.25 tsutsui (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE); 384 1.25 tsutsui } else 385 1.25 tsutsui /* Try to get deferred packets going. */ 386 1.36 ozaki if_schedule_deferred_start(ifp); 387 1.1 jkunz } 388 1.1 jkunz } 389 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_crc_err) != sc->sc_crc_err) { 390 1.25 tsutsui sc->sc_crc_err = IEE_SWAP32(SC_SCB(sc)->scb_crc_err); 391 1.19 tsutsui printf("%s: iee_intr: crc_err=%d\n", device_xname(sc->sc_dev), 392 1.1 jkunz sc->sc_crc_err); 393 1.1 jkunz } 394 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_align_err) != sc->sc_align_err) { 395 1.25 tsutsui sc->sc_align_err = IEE_SWAP32(SC_SCB(sc)->scb_align_err); 396 1.39 msaitoh printf("%s: iee_intr: align_err=%d\n", 397 1.39 msaitoh device_xname(sc->sc_dev), sc->sc_align_err); 398 1.1 jkunz } 399 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_resource_err) != sc->sc_resource_err) { 400 1.25 tsutsui sc->sc_resource_err = IEE_SWAP32(SC_SCB(sc)->scb_resource_err); 401 1.19 tsutsui printf("%s: iee_intr: resource_err=%d\n", 402 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_resource_err); 403 1.1 jkunz } 404 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_overrun_err) != sc->sc_overrun_err) { 405 1.25 tsutsui sc->sc_overrun_err = IEE_SWAP32(SC_SCB(sc)->scb_overrun_err); 406 1.19 tsutsui printf("%s: iee_intr: overrun_err=%d\n", 407 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_overrun_err); 408 1.1 jkunz } 409 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_rcvcdt_err) != sc->sc_rcvcdt_err) { 410 1.25 tsutsui sc->sc_rcvcdt_err = IEE_SWAP32(SC_SCB(sc)->scb_rcvcdt_err); 411 1.19 tsutsui printf("%s: iee_intr: rcvcdt_err=%d\n", 412 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_rcvcdt_err); 413 1.1 jkunz } 414 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_short_fr_err) != sc->sc_short_fr_err) { 415 1.25 tsutsui sc->sc_short_fr_err = IEE_SWAP32(SC_SCB(sc)->scb_short_fr_err); 416 1.19 tsutsui printf("%s: iee_intr: short_fr_err=%d\n", 417 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_short_fr_err); 418 1.1 jkunz } 419 1.25 tsutsui IEE_SCBSYNC(sc, BUS_DMASYNC_PREREAD); 420 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK); 421 1.19 tsutsui return 1; 422 1.1 jkunz } 423 1.1 jkunz 424 1.1 jkunz 425 1.1 jkunz 426 1.1 jkunz /* 427 1.13 skrll * How Command Block List Processing is done. 428 1.13 skrll * 429 1.13 skrll * A running CBL is never manipulated. If there is a CBL already running, 430 1.13 skrll * further CMDs are deferred until the current list is done. A new list is 431 1.13 skrll * setup when the old one has finished. 432 1.13 skrll * This eases programming. To manipulate a running CBL it is necessary to 433 1.13 skrll * suspend the Command Unit to avoid race conditions. After a suspend 434 1.13 skrll * is sent we have to wait for an interrupt that ACKs the suspend. Then 435 1.13 skrll * we can manipulate the CBL and resume operation. I am not sure that this 436 1.30 wiz * is more effective than the current, much simpler approach. => KISS 437 1.13 skrll * See i82596CA data sheet page 26. 438 1.13 skrll * 439 1.13 skrll * A CBL is running or on the way to be set up when (sc->sc_next_cb != 0). 440 1.13 skrll * 441 1.13 skrll * A CBL may consist of TX CMDs, and _only_ TX CMDs. 442 1.13 skrll * A TX CBL is running or on the way to be set up when 443 1.13 skrll * ((sc->sc_next_cb != 0) && (sc->sc_next_tbd != 0)). 444 1.13 skrll * 445 1.13 skrll * A CBL may consist of other non-TX CMDs like IAS or CONF, and _only_ 446 1.13 skrll * non-TX CMDs. 447 1.13 skrll * 448 1.13 skrll * This comes mostly through the way how an Ethernet driver works and 449 1.13 skrll * because running CBLs are not manipulated when they are on the way. If 450 1.13 skrll * if_start() is called there will be TX CMDs enqueued so we have a running 451 1.13 skrll * CBL and other CMDs from e.g. if_ioctl() will be deferred and vice versa. 452 1.13 skrll * 453 1.13 skrll * The Multicast Setup Command is special. A MCS needs more space than 454 1.13 skrll * a single CB has. Actual space requirement depends on the length of the 455 1.13 skrll * multicast list. So we always defer MCS until other CBLs are finished, 456 1.13 skrll * then we setup a CONF CMD in the first CB. The CONF CMD is needed to 457 1.13 skrll * turn ALLMULTI on the hardware on or off. The MCS is the 2nd CB and may 458 1.13 skrll * use all the remaining space in the CBL and the Transmit Buffer Descriptor 459 1.13 skrll * List. (Therefore CBL and TBDL must be continuous in physical and virtual 460 1.13 skrll * memory. This is guaranteed through the definitions of the list offsets 461 1.13 skrll * in i82596reg.h and because it is only a single DMA segment used for all 462 1.13 skrll * lists.) When ALLMULTI is enabled via the CONF CMD, the MCS is run with 463 1.13 skrll * a multicast list length of 0, thus disabling the multicast filter. 464 1.13 skrll * A deferred MCS is signaled via ((sc->sc_flags & IEE_WANT_MCAST) != 0) 465 1.13 skrll */ 466 1.1 jkunz void 467 1.7 tsutsui iee_cb_setup(struct iee_softc *sc, uint32_t cmd) 468 1.1 jkunz { 469 1.25 tsutsui struct iee_cb *cb = SC_CB(sc, sc->sc_next_cb); 470 1.41 msaitoh struct ethercom *ec = &sc->sc_ethercom; 471 1.41 msaitoh struct ifnet *ifp = &ec->ec_if; 472 1.1 jkunz struct ether_multistep step; 473 1.1 jkunz struct ether_multi *enm; 474 1.1 jkunz 475 1.25 tsutsui memset(cb, 0, sc->sc_cb_sz); 476 1.1 jkunz cb->cb_cmd = cmd; 477 1.25 tsutsui switch (cmd & IEE_CB_CMD) { 478 1.1 jkunz case IEE_CB_CMD_NOP: /* NOP CMD */ 479 1.1 jkunz break; 480 1.1 jkunz case IEE_CB_CMD_IAS: /* Individual Address Setup */ 481 1.17 dyoung memcpy(__UNVOLATILE(cb->cb_ind_addr), CLLADDR(ifp->if_sadl), 482 1.1 jkunz ETHER_ADDR_LEN); 483 1.1 jkunz break; 484 1.1 jkunz case IEE_CB_CMD_CONF: /* Configure */ 485 1.9 he memcpy(__UNVOLATILE(cb->cb_cf), sc->sc_cf, sc->sc_cf[0] 486 1.1 jkunz & IEE_CF_0_CNT_M); 487 1.1 jkunz break; 488 1.1 jkunz case IEE_CB_CMD_MCS: /* Multicast Setup */ 489 1.1 jkunz if (sc->sc_next_cb != 0) { 490 1.1 jkunz sc->sc_flags |= IEE_WANT_MCAST; 491 1.1 jkunz return; 492 1.1 jkunz } 493 1.1 jkunz sc->sc_flags &= ~IEE_WANT_MCAST; 494 1.1 jkunz if ((sc->sc_cf[8] & IEE_CF_8_PRM) != 0) { 495 1.1 jkunz /* Need no multicast filter in promisc mode. */ 496 1.8 perry iee_cb_setup(sc, IEE_CB_CMD_CONF | IEE_CB_S | IEE_CB_EL 497 1.1 jkunz | IEE_CB_I); 498 1.1 jkunz return; 499 1.1 jkunz } 500 1.1 jkunz /* Leave room for a CONF CMD to en/dis-able ALLMULTI mode */ 501 1.25 tsutsui cb = SC_CB(sc, sc->sc_next_cb + 1); 502 1.1 jkunz cb->cb_cmd = cmd; 503 1.1 jkunz cb->cb_mcast.mc_size = 0; 504 1.41 msaitoh ETHER_LOCK(ec); 505 1.41 msaitoh ETHER_FIRST_MULTI(step, ec, enm); 506 1.1 jkunz while (enm != NULL) { 507 1.8 perry if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 508 1.8 perry ETHER_ADDR_LEN) != 0 || cb->cb_mcast.mc_size 509 1.25 tsutsui * ETHER_ADDR_LEN + 2 * sc->sc_cb_sz > 510 1.25 tsutsui sc->sc_cb_sz * IEE_NCB + 511 1.25 tsutsui sc->sc_tbd_sz * IEE_NTBD * IEE_NCB) { 512 1.1 jkunz cb->cb_mcast.mc_size = 0; 513 1.1 jkunz break; 514 1.1 jkunz } 515 1.9 he memcpy(__UNVOLATILE(&cb->cb_mcast.mc_addrs[ 516 1.32 martin cb->cb_mcast.mc_size]), 517 1.1 jkunz enm->enm_addrlo, ETHER_ADDR_LEN); 518 1.1 jkunz ETHER_NEXT_MULTI(step, enm); 519 1.32 martin cb->cb_mcast.mc_size += ETHER_ADDR_LEN; 520 1.1 jkunz } 521 1.41 msaitoh ETHER_UNLOCK(ec); 522 1.1 jkunz if (cb->cb_mcast.mc_size == 0) { 523 1.1 jkunz /* Can't do exact mcast filtering, do ALLMULTI mode. */ 524 1.1 jkunz ifp->if_flags |= IFF_ALLMULTI; 525 1.1 jkunz sc->sc_cf[11] &= ~IEE_CF_11_MCALL; 526 1.1 jkunz } else { 527 1.1 jkunz /* disable ALLMULTI and load mcast list */ 528 1.1 jkunz ifp->if_flags &= ~IFF_ALLMULTI; 529 1.1 jkunz sc->sc_cf[11] |= IEE_CF_11_MCALL; 530 1.30 wiz /* Mcast setup may need more than sc->sc_cb_sz bytes. */ 531 1.8 perry bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 532 1.25 tsutsui sc->sc_cb_off, 533 1.25 tsutsui sc->sc_cb_sz * IEE_NCB + 534 1.25 tsutsui sc->sc_tbd_sz * IEE_NTBD * IEE_NCB, 535 1.1 jkunz BUS_DMASYNC_PREWRITE); 536 1.1 jkunz } 537 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_CONF); 538 1.1 jkunz break; 539 1.1 jkunz case IEE_CB_CMD_TR: /* Transmit */ 540 1.20 tsutsui cb->cb_transmit.tx_tbd_addr = 541 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_tbd_off 542 1.25 tsutsui + sc->sc_tbd_sz * sc->sc_next_tbd)); 543 1.12 skrll cb->cb_cmd |= IEE_CB_SF; /* Always use Flexible Mode. */ 544 1.1 jkunz break; 545 1.1 jkunz case IEE_CB_CMD_TDR: /* Time Domain Reflectometry */ 546 1.1 jkunz break; 547 1.1 jkunz case IEE_CB_CMD_DUMP: /* Dump */ 548 1.1 jkunz break; 549 1.1 jkunz case IEE_CB_CMD_DIAG: /* Diagnose */ 550 1.1 jkunz break; 551 1.1 jkunz default: 552 1.1 jkunz /* can't happen */ 553 1.1 jkunz break; 554 1.1 jkunz } 555 1.25 tsutsui cb->cb_link_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_cb_off + 556 1.25 tsutsui sc->sc_cb_sz * (sc->sc_next_cb + 1))); 557 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb, 558 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 559 1.1 jkunz sc->sc_next_cb++; 560 1.1 jkunz ifp->if_timer = 5; 561 1.1 jkunz } 562 1.1 jkunz 563 1.1 jkunz 564 1.1 jkunz 565 1.1 jkunz void 566 1.8 perry iee_attach(struct iee_softc *sc, uint8_t *eth_addr, int *media, int nmedia, 567 1.1 jkunz int defmedia) 568 1.1 jkunz { 569 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if; 570 1.1 jkunz int n; 571 1.1 jkunz 572 1.22 tsutsui KASSERT(sc->sc_cl_align > 0 && powerof2(sc->sc_cl_align)); 573 1.21 tsutsui 574 1.26 tsutsui /* 575 1.26 tsutsui * Calculate DMA descriptor offsets and sizes in shmem 576 1.26 tsutsui * which should be cache line aligned. 577 1.26 tsutsui */ 578 1.40 msaitoh sc->sc_scp_off = 0; 579 1.40 msaitoh sc->sc_scp_sz = roundup2(sizeof(struct iee_scp), sc->sc_cl_align); 580 1.25 tsutsui sc->sc_iscp_off = sc->sc_scp_sz; 581 1.40 msaitoh sc->sc_iscp_sz = roundup2(sizeof(struct iee_iscp), sc->sc_cl_align); 582 1.40 msaitoh sc->sc_scb_off = sc->sc_iscp_off + sc->sc_iscp_sz; 583 1.40 msaitoh sc->sc_scb_sz = roundup2(sizeof(struct iee_scb), sc->sc_cl_align); 584 1.40 msaitoh sc->sc_rfd_off = sc->sc_scb_off + sc->sc_scb_sz; 585 1.40 msaitoh sc->sc_rfd_sz = roundup2(sizeof(struct iee_rfd), sc->sc_cl_align); 586 1.40 msaitoh sc->sc_rbd_off = sc->sc_rfd_off + sc->sc_rfd_sz * IEE_NRFD; 587 1.40 msaitoh sc->sc_rbd_sz = roundup2(sizeof(struct iee_rbd), sc->sc_cl_align); 588 1.40 msaitoh sc->sc_cb_off = sc->sc_rbd_off + sc->sc_rbd_sz * IEE_NRFD; 589 1.40 msaitoh sc->sc_cb_sz = roundup2(sizeof(struct iee_cb), sc->sc_cl_align); 590 1.40 msaitoh sc->sc_tbd_off = sc->sc_cb_off + sc->sc_cb_sz * IEE_NCB; 591 1.40 msaitoh sc->sc_tbd_sz = roundup2(sizeof(struct iee_tbd), sc->sc_cl_align); 592 1.25 tsutsui sc->sc_shmem_sz = sc->sc_tbd_off + sc->sc_tbd_sz * IEE_NTBD * IEE_NCB; 593 1.25 tsutsui 594 1.21 tsutsui /* allocate memory for shared DMA descriptors */ 595 1.25 tsutsui if (bus_dmamem_alloc(sc->sc_dmat, sc->sc_shmem_sz, PAGE_SIZE, 0, 596 1.21 tsutsui &sc->sc_dma_segs, 1, &sc->sc_dma_rsegs, BUS_DMA_NOWAIT) != 0) { 597 1.23 tsutsui aprint_error(": can't allocate %d bytes of DMA memory\n", 598 1.25 tsutsui sc->sc_shmem_sz); 599 1.21 tsutsui return; 600 1.21 tsutsui } 601 1.21 tsutsui if (bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_segs, sc->sc_dma_rsegs, 602 1.25 tsutsui sc->sc_shmem_sz, (void **)&sc->sc_shmem_addr, 603 1.21 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT) != 0) { 604 1.23 tsutsui aprint_error(": can't map DMA memory\n"); 605 1.21 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs, 606 1.26 tsutsui sc->sc_dma_rsegs); 607 1.21 tsutsui return; 608 1.21 tsutsui } 609 1.25 tsutsui if (bus_dmamap_create(sc->sc_dmat, sc->sc_shmem_sz, sc->sc_dma_rsegs, 610 1.25 tsutsui sc->sc_shmem_sz, 0, BUS_DMA_NOWAIT, &sc->sc_shmem_map) != 0) { 611 1.23 tsutsui aprint_error(": can't create DMA map\n"); 612 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr, 613 1.25 tsutsui sc->sc_shmem_sz); 614 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs, 615 1.21 tsutsui sc->sc_dma_rsegs); 616 1.21 tsutsui return; 617 1.21 tsutsui } 618 1.21 tsutsui if (bus_dmamap_load(sc->sc_dmat, sc->sc_shmem_map, sc->sc_shmem_addr, 619 1.25 tsutsui sc->sc_shmem_sz, NULL, BUS_DMA_NOWAIT) != 0) { 620 1.23 tsutsui aprint_error(": can't load DMA map\n"); 621 1.21 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->sc_shmem_map); 622 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr, 623 1.25 tsutsui sc->sc_shmem_sz); 624 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs, 625 1.21 tsutsui sc->sc_dma_rsegs); 626 1.21 tsutsui return; 627 1.21 tsutsui } 628 1.25 tsutsui memset(sc->sc_shmem_addr, 0, sc->sc_shmem_sz); 629 1.21 tsutsui 630 1.39 msaitoh /* 631 1.39 msaitoh * Set pointer to Intermediate System Configuration Pointer. 632 1.39 msaitoh * Phys. addr. in big endian order. (Big endian as defined by Intel.) 633 1.39 msaitoh */ 634 1.25 tsutsui SC_SCP(sc)->scp_iscp_addr = IEE_SWAP32(IEE_PHYS_SHMEM(sc->sc_iscp_off)); 635 1.25 tsutsui SC_SCP(sc)->scp_sysbus = sc->sc_sysbus; 636 1.39 msaitoh /* 637 1.39 msaitoh * Set pointer to System Control Block. 638 1.39 msaitoh * Phys. addr. in big endian order. (Big endian as defined by Intel.) 639 1.39 msaitoh */ 640 1.25 tsutsui SC_ISCP(sc)->iscp_scb_addr = IEE_SWAP32(IEE_PHYS_SHMEM(sc->sc_scb_off)); 641 1.1 jkunz /* Set pointer to Receive Frame Area. (physical address) */ 642 1.25 tsutsui SC_SCB(sc)->scb_rfa_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off)); 643 1.1 jkunz /* Set pointer to Command Block. (physical address) */ 644 1.25 tsutsui SC_SCB(sc)->scb_cmd_blk_addr = 645 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_cb_off)); 646 1.1 jkunz 647 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 0, sc->sc_shmem_sz, 648 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 649 1.21 tsutsui 650 1.42 msaitoh /* Initialize ifmedia structures. */ 651 1.42 msaitoh sc->sc_ethercom.ec_ifmedia = &sc->sc_ifmedia; 652 1.1 jkunz ifmedia_init(&sc->sc_ifmedia, 0, iee_mediachange, iee_mediastatus); 653 1.1 jkunz if (media != NULL) { 654 1.1 jkunz for (n = 0 ; n < nmedia ; n++) 655 1.1 jkunz ifmedia_add(&sc->sc_ifmedia, media[n], 0, NULL); 656 1.1 jkunz ifmedia_set(&sc->sc_ifmedia, defmedia); 657 1.1 jkunz } else { 658 1.1 jkunz ifmedia_add(&sc->sc_ifmedia, IFM_ETHER | IFM_NONE, 0, NULL); 659 1.1 jkunz ifmedia_set(&sc->sc_ifmedia, IFM_ETHER | IFM_NONE); 660 1.1 jkunz } 661 1.1 jkunz 662 1.1 jkunz ifp->if_softc = sc; 663 1.19 tsutsui strcpy(ifp->if_xname, device_xname(sc->sc_dev)); 664 1.1 jkunz ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 665 1.1 jkunz ifp->if_start = iee_start; /* initiate output routine */ 666 1.1 jkunz ifp->if_ioctl = iee_ioctl; /* ioctl routine */ 667 1.1 jkunz ifp->if_init = iee_init; /* init routine */ 668 1.1 jkunz ifp->if_stop = iee_stop; /* stop routine */ 669 1.1 jkunz ifp->if_watchdog = iee_watchdog; /* timer routine */ 670 1.1 jkunz IFQ_SET_READY(&ifp->if_snd); 671 1.1 jkunz /* iee supports IEEE 802.1Q Virtual LANs, see vlan(4). */ 672 1.1 jkunz sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU; 673 1.1 jkunz 674 1.1 jkunz if_attach(ifp); 675 1.36 ozaki if_deferred_start_init(ifp, NULL); 676 1.1 jkunz ether_ifattach(ifp, eth_addr); 677 1.1 jkunz 678 1.1 jkunz aprint_normal(": Intel 82596%s address %s\n", 679 1.19 tsutsui i82596_typenames[sc->sc_type], ether_sprintf(eth_addr)); 680 1.1 jkunz 681 1.1 jkunz for (n = 0 ; n < IEE_NCB ; n++) 682 1.1 jkunz sc->sc_tx_map[n] = NULL; 683 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) { 684 1.1 jkunz sc->sc_rx_mbuf[n] = NULL; 685 1.1 jkunz sc->sc_rx_map[n] = NULL; 686 1.1 jkunz } 687 1.1 jkunz sc->sc_tx_timeout = 0; 688 1.1 jkunz sc->sc_setup_timeout = 0; 689 1.1 jkunz (sc->sc_iee_reset)(sc); 690 1.1 jkunz } 691 1.1 jkunz 692 1.1 jkunz 693 1.1 jkunz void 694 1.1 jkunz iee_detach(struct iee_softc *sc, int flags) 695 1.1 jkunz { 696 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if; 697 1.1 jkunz 698 1.1 jkunz if ((ifp->if_flags & IFF_RUNNING) != 0) 699 1.1 jkunz iee_stop(ifp, 1); 700 1.1 jkunz ether_ifdetach(ifp); 701 1.1 jkunz if_detach(ifp); 702 1.44 thorpej ifmedia_fini(&sc->sc_ifmedia); 703 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->sc_shmem_map); 704 1.21 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->sc_shmem_map); 705 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr, sc->sc_shmem_sz); 706 1.21 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs, sc->sc_dma_rsegs); 707 1.1 jkunz } 708 1.1 jkunz 709 1.1 jkunz 710 1.39 msaitoh /* Media change and status callback */ 711 1.1 jkunz int 712 1.1 jkunz iee_mediachange(struct ifnet *ifp) 713 1.1 jkunz { 714 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 715 1.8 perry 716 1.1 jkunz if (sc->sc_mediachange != NULL) 717 1.19 tsutsui return (sc->sc_mediachange)(ifp); 718 1.19 tsutsui return 0; 719 1.1 jkunz } 720 1.1 jkunz 721 1.1 jkunz 722 1.1 jkunz void 723 1.1 jkunz iee_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmreq) 724 1.1 jkunz { 725 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 726 1.1 jkunz 727 1.1 jkunz if (sc->sc_mediastatus != NULL) 728 1.19 tsutsui (sc->sc_mediastatus)(ifp, ifmreq); 729 1.1 jkunz } 730 1.1 jkunz 731 1.1 jkunz 732 1.39 msaitoh /* Initiate output routine */ 733 1.1 jkunz void 734 1.1 jkunz iee_start(struct ifnet *ifp) 735 1.1 jkunz { 736 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 737 1.1 jkunz struct mbuf *m = NULL; 738 1.25 tsutsui struct iee_tbd *tbd; 739 1.1 jkunz int t; 740 1.1 jkunz int n; 741 1.1 jkunz 742 1.1 jkunz if (sc->sc_next_cb != 0) 743 1.12 skrll /* There is already a CMD running. Defer packet enqueuing. */ 744 1.1 jkunz return; 745 1.1 jkunz for (t = 0 ; t < IEE_NCB ; t++) { 746 1.1 jkunz IFQ_DEQUEUE(&ifp->if_snd, sc->sc_tx_mbuf[t]); 747 1.1 jkunz if (sc->sc_tx_mbuf[t] == NULL) 748 1.1 jkunz break; 749 1.1 jkunz if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_tx_map[t], 750 1.1 jkunz sc->sc_tx_mbuf[t], BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) { 751 1.1 jkunz /* 752 1.30 wiz * The packet needs more TBD than we support. 753 1.8 perry * Copy the packet into a mbuf cluster to get it out. 754 1.1 jkunz */ 755 1.8 perry printf("%s: iee_start: failed to load DMA map\n", 756 1.19 tsutsui device_xname(sc->sc_dev)); 757 1.1 jkunz MGETHDR(m, M_DONTWAIT, MT_DATA); 758 1.1 jkunz if (m == NULL) { 759 1.1 jkunz printf("%s: iee_start: can't allocate mbuf\n", 760 1.19 tsutsui device_xname(sc->sc_dev)); 761 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]); 762 1.37 riastrad sc->sc_tx_mbuf[t] = NULL; 763 1.1 jkunz t--; 764 1.1 jkunz continue; 765 1.1 jkunz } 766 1.1 jkunz MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner); 767 1.1 jkunz MCLGET(m, M_DONTWAIT); 768 1.1 jkunz if ((m->m_flags & M_EXT) == 0) { 769 1.1 jkunz printf("%s: iee_start: can't allocate mbuf " 770 1.19 tsutsui "cluster\n", device_xname(sc->sc_dev)); 771 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]); 772 1.37 riastrad sc->sc_tx_mbuf[t] = NULL; 773 1.1 jkunz m_freem(m); 774 1.1 jkunz t--; 775 1.1 jkunz continue; 776 1.1 jkunz } 777 1.8 perry m_copydata(sc->sc_tx_mbuf[t], 0, 778 1.15 christos sc->sc_tx_mbuf[t]->m_pkthdr.len, mtod(m, void *)); 779 1.1 jkunz m->m_pkthdr.len = sc->sc_tx_mbuf[t]->m_pkthdr.len; 780 1.1 jkunz m->m_len = sc->sc_tx_mbuf[t]->m_pkthdr.len; 781 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]); 782 1.1 jkunz sc->sc_tx_mbuf[t] = m; 783 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_tx_map[t], 784 1.40 msaitoh m, BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) { 785 1.1 jkunz printf("%s: iee_start: can't load TX DMA map\n", 786 1.19 tsutsui device_xname(sc->sc_dev)); 787 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]); 788 1.37 riastrad sc->sc_tx_mbuf[t] = NULL; 789 1.1 jkunz t--; 790 1.1 jkunz continue; 791 1.1 jkunz } 792 1.1 jkunz } 793 1.1 jkunz for (n = 0 ; n < sc->sc_tx_map[t]->dm_nsegs ; n++) { 794 1.25 tsutsui tbd = SC_TBD(sc, sc->sc_next_tbd + n); 795 1.25 tsutsui tbd->tbd_tb_addr = 796 1.20 tsutsui IEE_SWAPA32(sc->sc_tx_map[t]->dm_segs[n].ds_addr); 797 1.25 tsutsui tbd->tbd_size = 798 1.1 jkunz sc->sc_tx_map[t]->dm_segs[n].ds_len; 799 1.25 tsutsui tbd->tbd_link_addr = 800 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_tbd_off + 801 1.25 tsutsui sc->sc_tbd_sz * (sc->sc_next_tbd + n + 1))); 802 1.1 jkunz } 803 1.25 tsutsui SC_TBD(sc, sc->sc_next_tbd + n - 1)->tbd_size |= IEE_CB_EL; 804 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 805 1.25 tsutsui sc->sc_tbd_off + sc->sc_next_tbd * sc->sc_tbd_sz, 806 1.25 tsutsui sc->sc_tbd_sz * sc->sc_tx_map[t]->dm_nsegs, 807 1.25 tsutsui BUS_DMASYNC_PREWRITE); 808 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, sc->sc_tx_map[t], 0, 809 1.1 jkunz sc->sc_tx_map[t]->dm_mapsize, BUS_DMASYNC_PREWRITE); 810 1.1 jkunz IFQ_POLL(&ifp->if_snd, m); 811 1.1 jkunz if (m == NULL) 812 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_TR | IEE_CB_S | IEE_CB_EL 813 1.1 jkunz | IEE_CB_I); 814 1.1 jkunz else 815 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_TR); 816 1.1 jkunz sc->sc_next_tbd += n; 817 1.1 jkunz /* Pass packet to bpf if someone listens. */ 818 1.38 msaitoh bpf_mtap(ifp, sc->sc_tx_mbuf[t], BPF_D_OUT); 819 1.1 jkunz } 820 1.1 jkunz if (t == 0) 821 1.1 jkunz /* No packets got set up for TX. */ 822 1.1 jkunz return; 823 1.1 jkunz if (t == IEE_NCB) 824 1.1 jkunz ifp->if_flags |= IFF_OACTIVE; 825 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE); 826 1.1 jkunz } 827 1.1 jkunz 828 1.1 jkunz 829 1.1 jkunz 830 1.1 jkunz /* ioctl routine */ 831 1.1 jkunz int 832 1.15 christos iee_ioctl(struct ifnet *ifp, u_long cmd, void *data) 833 1.1 jkunz { 834 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 835 1.1 jkunz int s; 836 1.1 jkunz int err; 837 1.1 jkunz 838 1.1 jkunz s = splnet(); 839 1.4 thorpej switch (cmd) { 840 1.4 thorpej default: 841 1.1 jkunz err = ether_ioctl(ifp, cmd, data); 842 1.4 thorpej if (err == ENETRESET) { 843 1.4 thorpej /* 844 1.4 thorpej * Multicast list as changed; set the hardware filter 845 1.4 thorpej * accordingly. 846 1.4 thorpej */ 847 1.4 thorpej if (ifp->if_flags & IFF_RUNNING) { 848 1.4 thorpej iee_cb_setup(sc, IEE_CB_CMD_MCS | IEE_CB_S | 849 1.4 thorpej IEE_CB_EL | IEE_CB_I); 850 1.4 thorpej if ((sc->sc_flags & IEE_WANT_MCAST) == 0) 851 1.4 thorpej (*sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE); 852 1.4 thorpej } 853 1.3 thorpej err = 0; 854 1.4 thorpej } 855 1.4 thorpej break; 856 1.1 jkunz } 857 1.1 jkunz splx(s); 858 1.19 tsutsui return err; 859 1.1 jkunz } 860 1.1 jkunz 861 1.1 jkunz 862 1.1 jkunz 863 1.1 jkunz /* init routine */ 864 1.1 jkunz int 865 1.1 jkunz iee_init(struct ifnet *ifp) 866 1.1 jkunz { 867 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 868 1.1 jkunz int r; 869 1.1 jkunz int t; 870 1.1 jkunz int n; 871 1.1 jkunz int err; 872 1.1 jkunz 873 1.1 jkunz sc->sc_next_cb = 0; 874 1.1 jkunz sc->sc_next_tbd = 0; 875 1.1 jkunz sc->sc_flags &= ~IEE_WANT_MCAST; 876 1.1 jkunz sc->sc_rx_done = 0; 877 1.25 tsutsui SC_SCB(sc)->scb_crc_err = 0; 878 1.25 tsutsui SC_SCB(sc)->scb_align_err = 0; 879 1.25 tsutsui SC_SCB(sc)->scb_resource_err = 0; 880 1.25 tsutsui SC_SCB(sc)->scb_overrun_err = 0; 881 1.25 tsutsui SC_SCB(sc)->scb_rcvcdt_err = 0; 882 1.25 tsutsui SC_SCB(sc)->scb_short_fr_err = 0; 883 1.1 jkunz sc->sc_crc_err = 0; 884 1.1 jkunz sc->sc_align_err = 0; 885 1.1 jkunz sc->sc_resource_err = 0; 886 1.1 jkunz sc->sc_overrun_err = 0; 887 1.1 jkunz sc->sc_rcvcdt_err = 0; 888 1.1 jkunz sc->sc_short_fr_err = 0; 889 1.1 jkunz sc->sc_tx_col = 0; 890 1.1 jkunz sc->sc_rx_err = 0; 891 1.1 jkunz sc->sc_cmd_err = 0; 892 1.1 jkunz /* Create Transmit DMA maps. */ 893 1.1 jkunz for (t = 0 ; t < IEE_NCB ; t++) { 894 1.1 jkunz if (sc->sc_tx_map[t] == NULL && bus_dmamap_create(sc->sc_dmat, 895 1.8 perry MCLBYTES, IEE_NTBD, MCLBYTES, 0, BUS_DMA_NOWAIT, 896 1.1 jkunz &sc->sc_tx_map[t]) != 0) { 897 1.8 perry printf("%s: iee_init: can't create TX DMA map\n", 898 1.19 tsutsui device_xname(sc->sc_dev)); 899 1.1 jkunz for (n = 0 ; n < t ; n++) 900 1.8 perry bus_dmamap_destroy(sc->sc_dmat, 901 1.1 jkunz sc->sc_tx_map[n]); 902 1.19 tsutsui return ENOBUFS; 903 1.1 jkunz } 904 1.1 jkunz } 905 1.1 jkunz /* Initialize Receive Frame and Receive Buffer Descriptors */ 906 1.1 jkunz err = 0; 907 1.25 tsutsui memset(SC_RFD(sc, 0), 0, sc->sc_rfd_sz * IEE_NRFD); 908 1.25 tsutsui memset(SC_RBD(sc, 0), 0, sc->sc_rbd_sz * IEE_NRFD); 909 1.1 jkunz for (r = 0 ; r < IEE_NRFD ; r++) { 910 1.25 tsutsui SC_RFD(sc, r)->rfd_cmd = IEE_RFD_SF; 911 1.25 tsutsui SC_RFD(sc, r)->rfd_link_addr = 912 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off 913 1.25 tsutsui + sc->sc_rfd_sz * ((r + 1) % IEE_NRFD))); 914 1.25 tsutsui 915 1.25 tsutsui SC_RBD(sc, r)->rbd_next_rbd = 916 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off 917 1.25 tsutsui + sc->sc_rbd_sz * ((r + 1) % IEE_NRFD))); 918 1.1 jkunz if (sc->sc_rx_mbuf[r] == NULL) { 919 1.1 jkunz MGETHDR(sc->sc_rx_mbuf[r], M_DONTWAIT, MT_DATA); 920 1.1 jkunz if (sc->sc_rx_mbuf[r] == NULL) { 921 1.8 perry printf("%s: iee_init: can't allocate mbuf\n", 922 1.19 tsutsui device_xname(sc->sc_dev)); 923 1.1 jkunz err = 1; 924 1.1 jkunz break; 925 1.1 jkunz } 926 1.39 msaitoh MCLAIM(sc->sc_rx_mbuf[r], 927 1.39 msaitoh &sc->sc_ethercom.ec_rx_mowner); 928 1.1 jkunz MCLGET(sc->sc_rx_mbuf[r], M_DONTWAIT); 929 1.1 jkunz if ((sc->sc_rx_mbuf[r]->m_flags & M_EXT) == 0) { 930 1.1 jkunz printf("%s: iee_init: can't allocate mbuf" 931 1.19 tsutsui " cluster\n", device_xname(sc->sc_dev)); 932 1.1 jkunz m_freem(sc->sc_rx_mbuf[r]); 933 1.37 riastrad sc->sc_rx_mbuf[r] = NULL; 934 1.1 jkunz err = 1; 935 1.1 jkunz break; 936 1.1 jkunz } 937 1.25 tsutsui sc->sc_rx_mbuf[r]->m_len = 938 1.25 tsutsui sc->sc_rx_mbuf[r]->m_pkthdr.len = MCLBYTES - 2; 939 1.25 tsutsui sc->sc_rx_mbuf[r]->m_data += 2; 940 1.1 jkunz } 941 1.1 jkunz if (sc->sc_rx_map[r] == NULL && bus_dmamap_create(sc->sc_dmat, 942 1.8 perry MCLBYTES, 1, MCLBYTES , 0, BUS_DMA_NOWAIT, 943 1.1 jkunz &sc->sc_rx_map[r]) != 0) { 944 1.39 msaitoh printf("%s: iee_init: can't create RX DMA map\n", 945 1.39 msaitoh device_xname(sc->sc_dev)); 946 1.39 msaitoh m_freem(sc->sc_rx_mbuf[r]); 947 1.39 msaitoh sc->sc_rx_mbuf[r] = NULL; 948 1.39 msaitoh err = 1; 949 1.39 msaitoh break; 950 1.39 msaitoh } 951 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_rx_map[r], 952 1.25 tsutsui sc->sc_rx_mbuf[r], BUS_DMA_READ | BUS_DMA_NOWAIT) != 0) { 953 1.1 jkunz printf("%s: iee_init: can't load RX DMA map\n", 954 1.19 tsutsui device_xname(sc->sc_dev)); 955 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[r]); 956 1.1 jkunz m_freem(sc->sc_rx_mbuf[r]); 957 1.37 riastrad sc->sc_rx_mbuf[r] = NULL; 958 1.1 jkunz err = 1; 959 1.1 jkunz break; 960 1.1 jkunz } 961 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, sc->sc_rx_map[r], 0, 962 1.25 tsutsui sc->sc_rx_map[r]->dm_mapsize, BUS_DMASYNC_PREREAD); 963 1.25 tsutsui SC_RBD(sc, r)->rbd_size = sc->sc_rx_map[r]->dm_segs[0].ds_len; 964 1.25 tsutsui SC_RBD(sc, r)->rbd_rb_addr = 965 1.20 tsutsui IEE_SWAPA32(sc->sc_rx_map[r]->dm_segs[0].ds_addr); 966 1.1 jkunz } 967 1.25 tsutsui SC_RFD(sc, 0)->rfd_rbd_addr = 968 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off)); 969 1.1 jkunz if (err != 0) { 970 1.1 jkunz for (n = 0 ; n < r; n++) { 971 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, sc->sc_rx_map[n]); 972 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[n]); 973 1.1 jkunz sc->sc_rx_map[n] = NULL; 974 1.46 rin m_freem(sc->sc_rx_mbuf[n]); 975 1.46 rin sc->sc_rx_mbuf[n] = NULL; 976 1.1 jkunz } 977 1.1 jkunz for (n = 0 ; n < t ; n++) { 978 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_map[n]); 979 1.1 jkunz sc->sc_tx_map[n] = NULL; 980 1.1 jkunz } 981 1.19 tsutsui return ENOBUFS; 982 1.1 jkunz } 983 1.1 jkunz 984 1.1 jkunz (sc->sc_iee_reset)(sc); 985 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_IAS); 986 1.1 jkunz sc->sc_cf[0] = IEE_CF_0_DEF | IEE_CF_0_PREF; 987 1.1 jkunz sc->sc_cf[1] = IEE_CF_1_DEF; 988 1.1 jkunz sc->sc_cf[2] = IEE_CF_2_DEF; 989 1.8 perry sc->sc_cf[3] = IEE_CF_3_ADDRLEN_DEF | IEE_CF_3_NSAI 990 1.1 jkunz | IEE_CF_3_PREAMLEN_DEF; 991 1.1 jkunz sc->sc_cf[4] = IEE_CF_4_DEF; 992 1.1 jkunz sc->sc_cf[5] = IEE_CF_5_DEF; 993 1.1 jkunz sc->sc_cf[6] = IEE_CF_6_DEF; 994 1.1 jkunz sc->sc_cf[7] = IEE_CF_7_DEF; 995 1.1 jkunz sc->sc_cf[8] = IEE_CF_8_DEF; 996 1.1 jkunz sc->sc_cf[9] = IEE_CF_9_DEF; 997 1.1 jkunz sc->sc_cf[10] = IEE_CF_10_DEF; 998 1.1 jkunz sc->sc_cf[11] = IEE_CF_11_DEF & ~IEE_CF_11_LNGFLD; 999 1.1 jkunz sc->sc_cf[12] = IEE_CF_12_DEF; 1000 1.1 jkunz sc->sc_cf[13] = IEE_CF_13_DEF; 1001 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_CONF | IEE_CB_S | IEE_CB_EL); 1002 1.25 tsutsui SC_SCB(sc)->scb_rfa_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off)); 1003 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 0, sc->sc_shmem_sz, 1004 1.39 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1005 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE | IEE_SCB_RUC_ST); 1006 1.1 jkunz /* Issue a Channel Attention to ACK interrupts we may have caused. */ 1007 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK); 1008 1.1 jkunz 1009 1.1 jkunz /* Mark the interface as running and ready to RX/TX packets. */ 1010 1.1 jkunz ifp->if_flags |= IFF_RUNNING; 1011 1.1 jkunz ifp->if_flags &= ~IFF_OACTIVE; 1012 1.19 tsutsui return 0; 1013 1.1 jkunz } 1014 1.1 jkunz 1015 1.1 jkunz 1016 1.39 msaitoh /* Stop routine */ 1017 1.1 jkunz void 1018 1.1 jkunz iee_stop(struct ifnet *ifp, int disable) 1019 1.1 jkunz { 1020 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 1021 1.1 jkunz int n; 1022 1.1 jkunz 1023 1.1 jkunz ifp->if_flags &= ~IFF_RUNNING; 1024 1.1 jkunz ifp->if_flags |= IFF_OACTIVE; 1025 1.1 jkunz ifp->if_timer = 0; 1026 1.1 jkunz /* Reset the chip to get it quiet. */ 1027 1.1 jkunz (sc->sc_iee_reset)(ifp->if_softc); 1028 1.1 jkunz /* Issue a Channel Attention to ACK interrupts we may have caused. */ 1029 1.1 jkunz (sc->sc_iee_cmd)(ifp->if_softc, IEE_SCB_ACK); 1030 1.12 skrll /* Release any dynamically allocated resources. */ 1031 1.1 jkunz for (n = 0 ; n < IEE_NCB ; n++) { 1032 1.1 jkunz if (sc->sc_tx_map[n] != NULL) 1033 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_map[n]); 1034 1.1 jkunz sc->sc_tx_map[n] = NULL; 1035 1.1 jkunz } 1036 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) { 1037 1.1 jkunz if (sc->sc_rx_map[n] != NULL) { 1038 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, sc->sc_rx_map[n]); 1039 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[n]); 1040 1.1 jkunz } 1041 1.1 jkunz sc->sc_rx_map[n] = NULL; 1042 1.48 rin m_freem(sc->sc_rx_mbuf[n]); 1043 1.46 rin sc->sc_rx_mbuf[n] = NULL; 1044 1.1 jkunz } 1045 1.1 jkunz } 1046 1.1 jkunz 1047 1.1 jkunz 1048 1.39 msaitoh /* Timer routine */ 1049 1.1 jkunz void 1050 1.1 jkunz iee_watchdog(struct ifnet *ifp) 1051 1.1 jkunz { 1052 1.1 jkunz struct iee_softc *sc = ifp->if_softc; 1053 1.1 jkunz 1054 1.1 jkunz (sc->sc_iee_reset)(sc); 1055 1.1 jkunz if (sc->sc_next_tbd != 0) 1056 1.8 perry printf("%s: iee_watchdog: transmit timeout %d\n", 1057 1.19 tsutsui device_xname(sc->sc_dev), ++sc->sc_tx_timeout); 1058 1.1 jkunz else 1059 1.8 perry printf("%s: iee_watchdog: setup timeout %d\n", 1060 1.19 tsutsui device_xname(sc->sc_dev), ++sc->sc_setup_timeout); 1061 1.1 jkunz iee_init(ifp); 1062 1.1 jkunz } 1063