i82596.c revision 1.26 1 1.26 tsutsui /* $NetBSD: i82596.c,v 1.26 2009/05/10 04:36:58 tsutsui Exp $ */
2 1.1 jkunz
3 1.1 jkunz /*
4 1.1 jkunz * Copyright (c) 2003 Jochen Kunz.
5 1.1 jkunz * All rights reserved.
6 1.1 jkunz *
7 1.1 jkunz * Redistribution and use in source and binary forms, with or without
8 1.1 jkunz * modification, are permitted provided that the following conditions
9 1.1 jkunz * are met:
10 1.1 jkunz * 1. Redistributions of source code must retain the above copyright
11 1.1 jkunz * notice, this list of conditions and the following disclaimer.
12 1.1 jkunz * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jkunz * notice, this list of conditions and the following disclaimer in the
14 1.1 jkunz * documentation and/or other materials provided with the distribution.
15 1.1 jkunz * 3. The name of Jochen Kunz may not be used to endorse or promote
16 1.1 jkunz * products derived from this software without specific prior
17 1.1 jkunz * written permission.
18 1.1 jkunz *
19 1.1 jkunz * THIS SOFTWARE IS PROVIDED BY JOCHEN KUNZ
20 1.1 jkunz * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jkunz * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jkunz * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL JOCHEN KUNZ
23 1.1 jkunz * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jkunz * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jkunz * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jkunz * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jkunz * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jkunz * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jkunz * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jkunz */
31 1.1 jkunz
32 1.1 jkunz /*
33 1.14 skrll * Driver for the Intel i82596CA and i82596DX/SX 10MBit/s Ethernet chips.
34 1.14 skrll *
35 1.1 jkunz * It operates the i82596 in 32-Bit Linear Mode, opposed to the old i82586
36 1.8 perry * ie(4) driver (src/sys/dev/ic/i82586.c), that degrades the i82596 to
37 1.1 jkunz * i82586 compatibility mode.
38 1.13 skrll *
39 1.14 skrll * Documentation about these chips can be found at
40 1.14 skrll *
41 1.14 skrll * http://developer.intel.com/design/network/datashts/290218.htm
42 1.14 skrll * http://developer.intel.com/design/network/datashts/290219.htm
43 1.1 jkunz */
44 1.1 jkunz
45 1.1 jkunz #include <sys/cdefs.h>
46 1.26 tsutsui __KERNEL_RCSID(0, "$NetBSD: i82596.c,v 1.26 2009/05/10 04:36:58 tsutsui Exp $");
47 1.1 jkunz
48 1.1 jkunz /* autoconfig and device stuff */
49 1.1 jkunz #include <sys/param.h>
50 1.1 jkunz #include <sys/device.h>
51 1.1 jkunz #include <sys/conf.h>
52 1.1 jkunz #include "locators.h"
53 1.1 jkunz #include "ioconf.h"
54 1.1 jkunz
55 1.1 jkunz /* bus_space / bus_dma etc. */
56 1.18 ad #include <sys/bus.h>
57 1.18 ad #include <sys/intr.h>
58 1.1 jkunz
59 1.1 jkunz /* general system data and functions */
60 1.1 jkunz #include <sys/systm.h>
61 1.1 jkunz #include <sys/ioctl.h>
62 1.1 jkunz
63 1.1 jkunz /* tsleep / sleep / wakeup */
64 1.1 jkunz #include <sys/proc.h>
65 1.1 jkunz /* hz for above */
66 1.1 jkunz #include <sys/kernel.h>
67 1.1 jkunz
68 1.1 jkunz /* network stuff */
69 1.1 jkunz #include <net/if.h>
70 1.1 jkunz #include <net/if_dl.h>
71 1.1 jkunz #include <net/if_media.h>
72 1.1 jkunz #include <net/if_ether.h>
73 1.1 jkunz #include <sys/socket.h>
74 1.1 jkunz #include <sys/mbuf.h>
75 1.1 jkunz
76 1.1 jkunz #include "bpfilter.h"
77 1.8 perry #if NBPFILTER > 0
78 1.1 jkunz #include <net/bpf.h>
79 1.8 perry #endif
80 1.1 jkunz
81 1.1 jkunz #include <dev/ic/i82596reg.h>
82 1.1 jkunz #include <dev/ic/i82596var.h>
83 1.1 jkunz
84 1.1 jkunz /* Supported chip variants */
85 1.10 skrll const char *i82596_typenames[] = { "unknown", "DX/SX", "CA" };
86 1.1 jkunz
87 1.1 jkunz /* media change and status callback */
88 1.1 jkunz static int iee_mediachange(struct ifnet *);
89 1.1 jkunz static void iee_mediastatus(struct ifnet *, struct ifmediareq *);
90 1.1 jkunz
91 1.1 jkunz /* interface routines to upper protocols */
92 1.1 jkunz static void iee_start(struct ifnet *); /* initiate output */
93 1.15 christos static int iee_ioctl(struct ifnet *, u_long, void *); /* ioctl routine */
94 1.1 jkunz static int iee_init(struct ifnet *); /* init routine */
95 1.1 jkunz static void iee_stop(struct ifnet *, int); /* stop routine */
96 1.1 jkunz static void iee_watchdog(struct ifnet *); /* timer routine */
97 1.1 jkunz
98 1.1 jkunz /* internal helper functions */
99 1.7 tsutsui static void iee_cb_setup(struct iee_softc *, uint32_t);
100 1.1 jkunz
101 1.1 jkunz /*
102 1.13 skrll * Things a MD frontend has to provide:
103 1.13 skrll *
104 1.13 skrll * The functions via function pointers in the softc:
105 1.13 skrll * int (*sc_iee_cmd)(struct iee_softc *sc, uint32_t cmd);
106 1.13 skrll * int (*sc_iee_reset)(struct iee_softc *sc);
107 1.13 skrll * void (*sc_mediastatus)(struct ifnet *, struct ifmediareq *);
108 1.13 skrll * int (*sc_mediachange)(struct ifnet *);
109 1.13 skrll *
110 1.13 skrll * sc_iee_cmd(): send a command to the i82596 by writing the cmd parameter
111 1.13 skrll * to the SCP cmd word and issuing a Channel Attention.
112 1.13 skrll * sc_iee_reset(): initiate a reset, supply the address of the SCP to the
113 1.13 skrll * chip, wait for the chip to initialize and ACK interrupts that
114 1.13 skrll * this may have caused by calling (sc->sc_iee_cmd)(sc, IEE_SCB_ACK);
115 1.13 skrll * This functions must carefully bus_dmamap_sync() all data they have touched!
116 1.13 skrll *
117 1.13 skrll * sc_mediastatus() and sc_mediachange() are just MD hooks to the according
118 1.13 skrll * MI functions. The MD frontend may set this pointers to NULL when they
119 1.13 skrll * are not needed.
120 1.13 skrll *
121 1.13 skrll * sc->sc_type has to be set to I82596_UNKNOWN or I82596_DX or I82596_CA.
122 1.13 skrll * This is for printing out the correct chip type at attach time only. The
123 1.13 skrll * MI backend doesn't distinguish different chip types when programming
124 1.13 skrll * the chip.
125 1.13 skrll *
126 1.20 tsutsui * IEE_NEED_SWAP in sc->sc_flags has to be cleared on little endian hardware
127 1.20 tsutsui * and set on big endian hardware, when endianess conversion is not done
128 1.20 tsutsui * by the bus attachment but done by i82596 chip itself.
129 1.20 tsutsui * Usually you need to set IEE_NEED_SWAP on big endian machines
130 1.20 tsutsui * where the hardware (the LE/~BE pin) is configured as BE mode.
131 1.20 tsutsui *
132 1.20 tsutsui * If the chip is configured as BE mode, all 8 bit (byte) and 16 bit (word)
133 1.20 tsutsui * entities can be written in big endian. But Rev A chip doesn't support
134 1.20 tsutsui * 32 bit (dword) entities with big endian byte ordering, so we have to
135 1.20 tsutsui * treat all 32 bit (dword) entities as two 16 bit big endian entities.
136 1.20 tsutsui * Rev B and C chips support big endian byte ordering for 32 bit entities,
137 1.20 tsutsui * and this new feature is enabled by IEE_SYSBUS_BE in the sysbus byte.
138 1.20 tsutsui *
139 1.20 tsutsui * With the IEE_SYSBUS_BE feature, all 32 bit address ponters are
140 1.20 tsutsui * treated as true 32 bit entities but the SCB absolute address and
141 1.20 tsutsui * statistical counters are still treated as two 16 bit big endian entities,
142 1.20 tsutsui * so we have to always swap high and low words for these entities.
143 1.20 tsutsui * IEE_SWAP32() should be used for the SCB address and statistical counters,
144 1.20 tsutsui * and IEE_SWAPA32() should be used for other 32 bit pointers in the shmem.
145 1.20 tsutsui *
146 1.20 tsutsui * IEE_REV_A flag must be set in sc->sc_flags if the IEE_SYSBUS_BE feature
147 1.20 tsutsui * is disabled even on big endian machines for the old Rev A chip in backend.
148 1.13 skrll *
149 1.13 skrll * sc->sc_cl_align must be set to 1 or to the cache line size. When set to
150 1.13 skrll * 1 no special alignment of DMA descriptors is done. If sc->sc_cl_align != 1
151 1.13 skrll * it forces alignment of the data structures in the shared memory to a multiple
152 1.13 skrll * of sc->sc_cl_align. This is needed on archs like hp700 that have non DMA
153 1.13 skrll * I/O coherent caches and are unable to map the shared memory uncachable.
154 1.13 skrll * (At least pre PA7100LC CPUs are unable to map memory uncachable.)
155 1.13 skrll *
156 1.21 tsutsui * The MD frontend also has to set sc->sc_cl_align and sc->sc_sysbus
157 1.21 tsutsui * to allocate and setup shared DMA memory in MI iee_attach().
158 1.21 tsutsui * All communication with the chip is done via this shared memory.
159 1.21 tsutsui * This memory is mapped with BUS_DMA_COHERENT so it will be uncached
160 1.21 tsutsui * if possible for archs with non DMA I/O coherent caches.
161 1.21 tsutsui * The base of the memory needs to be aligned to an even address
162 1.21 tsutsui * if sc->sc_cl_align == 1 and aligned to a cache line if sc->sc_cl_align != 1.
163 1.26 tsutsui * Each descriptor offsets are calculated in iee_attach() to handle this.
164 1.13 skrll *
165 1.13 skrll * An interrupt with iee_intr() as handler must be established.
166 1.13 skrll *
167 1.13 skrll * Call void iee_attach(struct iee_softc *sc, uint8_t *ether_address,
168 1.13 skrll * int *media, int nmedia, int defmedia); when everything is set up. First
169 1.13 skrll * parameter is a pointer to the MI softc, ether_address is an array that
170 1.13 skrll * contains the ethernet address. media is an array of the media types
171 1.13 skrll * provided by the hardware. The members of this array are supplied to
172 1.13 skrll * ifmedia_add() in sequence. nmedia is the count of elements in media.
173 1.13 skrll * defmedia is the default media that is set via ifmedia_set().
174 1.13 skrll * nmedia and defmedia are ignored when media == NULL.
175 1.13 skrll *
176 1.13 skrll * The MD backend may call iee_detach() to detach the device.
177 1.13 skrll *
178 1.13 skrll * See sys/arch/hp700/gsc/if_iee_gsc.c for an example.
179 1.13 skrll */
180 1.1 jkunz
181 1.1 jkunz
182 1.1 jkunz /*
183 1.13 skrll * How frame reception is done:
184 1.13 skrll * Each Receive Frame Descriptor has one associated Receive Buffer Descriptor.
185 1.13 skrll * Each RBD points to the data area of an mbuf cluster. The RFDs are linked
186 1.13 skrll * together in a circular list. sc->sc_rx_done is the count of RFDs in the
187 1.13 skrll * list already processed / the number of the RFD that has to be checked for
188 1.13 skrll * a new frame first at the next RX interrupt. Upon successful reception of
189 1.13 skrll * a frame the mbuf cluster is handled to upper protocol layers, a new mbuf
190 1.13 skrll * cluster is allocated and the RFD / RBD are reinitialized accordingly.
191 1.13 skrll *
192 1.26 tsutsui * When a RFD list overrun occurred the whole RFD and RBD lists are
193 1.26 tsutsui * reinitialized and frame reception is started again.
194 1.13 skrll */
195 1.1 jkunz int
196 1.1 jkunz iee_intr(void *intarg)
197 1.1 jkunz {
198 1.1 jkunz struct iee_softc *sc = intarg;
199 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if;
200 1.1 jkunz struct iee_rfd *rfd;
201 1.1 jkunz struct iee_rbd *rbd;
202 1.1 jkunz bus_dmamap_t rx_map;
203 1.1 jkunz struct mbuf *rx_mbuf;
204 1.1 jkunz struct mbuf *new_mbuf;
205 1.1 jkunz int scb_status;
206 1.1 jkunz int scb_cmd;
207 1.6 tsutsui int n, col;
208 1.25 tsutsui uint16_t status, count, cmd;
209 1.1 jkunz
210 1.1 jkunz if ((ifp->if_flags & IFF_RUNNING) == 0) {
211 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK);
212 1.19 tsutsui return 1;
213 1.1 jkunz }
214 1.25 tsutsui IEE_SCBSYNC(sc, BUS_DMASYNC_POSTREAD);
215 1.25 tsutsui scb_status = SC_SCB(sc)->scb_status;
216 1.25 tsutsui scb_cmd = SC_SCB(sc)->scb_cmd;
217 1.25 tsutsui for (;;) {
218 1.25 tsutsui rfd = SC_RFD(sc, sc->sc_rx_done);
219 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done,
220 1.25 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
221 1.25 tsutsui status = rfd->rfd_status;
222 1.25 tsutsui if ((status & IEE_RFD_C) == 0) {
223 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done, BUS_DMASYNC_PREREAD);
224 1.25 tsutsui break;
225 1.25 tsutsui }
226 1.25 tsutsui rfd->rfd_status = 0;
227 1.25 tsutsui IEE_RFDSYNC(sc, sc->sc_rx_done,
228 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
229 1.25 tsutsui
230 1.1 jkunz /* At least one packet was received. */
231 1.1 jkunz rx_map = sc->sc_rx_map[sc->sc_rx_done];
232 1.1 jkunz rx_mbuf = sc->sc_rx_mbuf[sc->sc_rx_done];
233 1.25 tsutsui IEE_RBDSYNC(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD,
234 1.25 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
235 1.25 tsutsui SC_RBD(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD)->rbd_size
236 1.1 jkunz &= ~IEE_RBD_EL;
237 1.25 tsutsui IEE_RBDSYNC(sc, (sc->sc_rx_done + IEE_NRFD - 1) % IEE_NRFD,
238 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
239 1.25 tsutsui rbd = SC_RBD(sc, sc->sc_rx_done);
240 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done,
241 1.25 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
242 1.25 tsutsui count = rbd->rbd_count;
243 1.25 tsutsui if ((status & IEE_RFD_OK) == 0
244 1.25 tsutsui || (count & IEE_RBD_EOF) == 0
245 1.25 tsutsui || (count & IEE_RBD_F) == 0){
246 1.1 jkunz /* Receive error, skip frame and reuse buffer. */
247 1.1 jkunz rbd->rbd_count = 0;
248 1.1 jkunz rbd->rbd_size = IEE_RBD_EL | rx_map->dm_segs[0].ds_len;
249 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done,
250 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
251 1.1 jkunz printf("%s: iee_intr: receive error %d, rfd_status="
252 1.19 tsutsui "0x%.4x, rfd_count=0x%.4x\n",
253 1.19 tsutsui device_xname(sc->sc_dev),
254 1.25 tsutsui ++sc->sc_rx_err, status, count);
255 1.1 jkunz sc->sc_rx_done = (sc->sc_rx_done + 1) % IEE_NRFD;
256 1.1 jkunz continue;
257 1.1 jkunz }
258 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, rx_map, 0, rx_mbuf->m_ext.ext_size,
259 1.1 jkunz BUS_DMASYNC_POSTREAD);
260 1.8 perry rx_mbuf->m_pkthdr.len = rx_mbuf->m_len =
261 1.25 tsutsui count & IEE_RBD_COUNT;
262 1.1 jkunz rx_mbuf->m_pkthdr.rcvif = ifp;
263 1.1 jkunz MGETHDR(new_mbuf, M_DONTWAIT, MT_DATA);
264 1.1 jkunz if (new_mbuf == NULL) {
265 1.1 jkunz printf("%s: iee_intr: can't allocate mbuf\n",
266 1.19 tsutsui device_xname(sc->sc_dev));
267 1.1 jkunz break;
268 1.1 jkunz }
269 1.1 jkunz MCLAIM(new_mbuf, &sc->sc_ethercom.ec_rx_mowner);
270 1.1 jkunz MCLGET(new_mbuf, M_DONTWAIT);
271 1.1 jkunz if ((new_mbuf->m_flags & M_EXT) == 0) {
272 1.8 perry printf("%s: iee_intr: can't alloc mbuf cluster\n",
273 1.19 tsutsui device_xname(sc->sc_dev));
274 1.1 jkunz m_freem(new_mbuf);
275 1.1 jkunz break;
276 1.1 jkunz }
277 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, rx_map);
278 1.25 tsutsui new_mbuf->m_len = new_mbuf->m_pkthdr.len = MCLBYTES - 2;
279 1.25 tsutsui new_mbuf->m_data += 2;
280 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, rx_map,
281 1.25 tsutsui new_mbuf, BUS_DMA_READ | BUS_DMA_NOWAIT) != 0)
282 1.1 jkunz panic("%s: iee_intr: can't load RX DMA map\n",
283 1.19 tsutsui device_xname(sc->sc_dev));
284 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, rx_map, 0,
285 1.25 tsutsui rx_map->dm_mapsize, BUS_DMASYNC_PREREAD);
286 1.1 jkunz #if NBPFILTER > 0
287 1.1 jkunz if (ifp->if_bpf != 0)
288 1.1 jkunz bpf_mtap(ifp->if_bpf, rx_mbuf);
289 1.1 jkunz #endif /* NBPFILTER > 0 */
290 1.1 jkunz (*ifp->if_input)(ifp, rx_mbuf);
291 1.1 jkunz ifp->if_ipackets++;
292 1.1 jkunz sc->sc_rx_mbuf[sc->sc_rx_done] = new_mbuf;
293 1.1 jkunz rbd->rbd_count = 0;
294 1.1 jkunz rbd->rbd_size = IEE_RBD_EL | rx_map->dm_segs[0].ds_len;
295 1.20 tsutsui rbd->rbd_rb_addr = IEE_SWAPA32(rx_map->dm_segs[0].ds_addr);
296 1.25 tsutsui IEE_RBDSYNC(sc, sc->sc_rx_done,
297 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
298 1.1 jkunz sc->sc_rx_done = (sc->sc_rx_done + 1) % IEE_NRFD;
299 1.1 jkunz }
300 1.1 jkunz if ((scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR1
301 1.1 jkunz || (scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR2
302 1.1 jkunz || (scb_status & IEE_SCB_RUS) == IEE_SCB_RUS_NR3) {
303 1.1 jkunz /* Receive Overrun, reinit receive ring buffer. */
304 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) {
305 1.25 tsutsui rfd = SC_RFD(sc, n);
306 1.25 tsutsui rbd = SC_RBD(sc, n);
307 1.25 tsutsui rfd->rfd_cmd = IEE_RFD_SF;
308 1.25 tsutsui rfd->rfd_link_addr =
309 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off
310 1.25 tsutsui + sc->sc_rfd_sz * ((n + 1) % IEE_NRFD)));
311 1.25 tsutsui rbd->rbd_next_rbd =
312 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off
313 1.25 tsutsui + sc->sc_rbd_sz * ((n + 1) % IEE_NRFD)));
314 1.25 tsutsui rbd->rbd_size = IEE_RBD_EL |
315 1.1 jkunz sc->sc_rx_map[n]->dm_segs[0].ds_len;
316 1.25 tsutsui rbd->rbd_rb_addr =
317 1.20 tsutsui IEE_SWAPA32(sc->sc_rx_map[n]->dm_segs[0].ds_addr);
318 1.1 jkunz }
319 1.25 tsutsui SC_RFD(sc, 0)->rfd_rbd_addr =
320 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off));
321 1.1 jkunz sc->sc_rx_done = 0;
322 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, sc->sc_rfd_off,
323 1.25 tsutsui sc->sc_rfd_sz * IEE_NRFD + sc->sc_rbd_sz * IEE_NRFD,
324 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
325 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_RUC_ST);
326 1.8 perry printf("%s: iee_intr: receive ring buffer overrun\n",
327 1.19 tsutsui device_xname(sc->sc_dev));
328 1.2 jkunz }
329 1.1 jkunz
330 1.25 tsutsui if (sc->sc_next_cb != 0) {
331 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb - 1,
332 1.25 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
333 1.25 tsutsui status = SC_CB(sc, sc->sc_next_cb - 1)->cb_status;
334 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb - 1,
335 1.25 tsutsui BUS_DMASYNC_PREREAD);
336 1.25 tsutsui if ((status & IEE_CB_C) != 0) {
337 1.25 tsutsui /* CMD list finished */
338 1.25 tsutsui ifp->if_timer = 0;
339 1.25 tsutsui if (sc->sc_next_tbd != 0) {
340 1.25 tsutsui /* A TX CMD list finished, cleanup */
341 1.25 tsutsui for (n = 0 ; n < sc->sc_next_cb ; n++) {
342 1.25 tsutsui m_freem(sc->sc_tx_mbuf[n]);
343 1.25 tsutsui sc->sc_tx_mbuf[n] = NULL;
344 1.25 tsutsui bus_dmamap_unload(sc->sc_dmat,
345 1.25 tsutsui sc->sc_tx_map[n]);
346 1.25 tsutsui IEE_CBSYNC(sc, n,
347 1.25 tsutsui BUS_DMASYNC_POSTREAD|
348 1.25 tsutsui BUS_DMASYNC_POSTWRITE);
349 1.25 tsutsui status = SC_CB(sc, n)->cb_status;
350 1.25 tsutsui IEE_CBSYNC(sc, n,
351 1.25 tsutsui BUS_DMASYNC_PREREAD);
352 1.25 tsutsui if ((status & IEE_CB_COL) != 0 &&
353 1.25 tsutsui (status & IEE_CB_MAXCOL) == 0)
354 1.25 tsutsui col = 16;
355 1.25 tsutsui else
356 1.25 tsutsui col = status
357 1.25 tsutsui & IEE_CB_MAXCOL;
358 1.25 tsutsui sc->sc_tx_col += col;
359 1.25 tsutsui if ((status & IEE_CB_OK) != 0) {
360 1.25 tsutsui ifp->if_opackets++;
361 1.25 tsutsui ifp->if_collisions += col;
362 1.25 tsutsui }
363 1.6 tsutsui }
364 1.25 tsutsui sc->sc_next_tbd = 0;
365 1.25 tsutsui ifp->if_flags &= ~IFF_OACTIVE;
366 1.1 jkunz }
367 1.25 tsutsui for (n = 0 ; n < sc->sc_next_cb; n++) {
368 1.25 tsutsui /*
369 1.25 tsutsui * Check if a CMD failed, but ignore TX errors.
370 1.25 tsutsui */
371 1.25 tsutsui IEE_CBSYNC(sc, n,
372 1.25 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
373 1.25 tsutsui cmd = SC_CB(sc, n)->cb_cmd;
374 1.25 tsutsui status = SC_CB(sc, n)->cb_status;
375 1.25 tsutsui IEE_CBSYNC(sc, n, BUS_DMASYNC_PREREAD);
376 1.25 tsutsui if ((cmd & IEE_CB_CMD) != IEE_CB_CMD_TR &&
377 1.25 tsutsui (status & IEE_CB_OK) == 0)
378 1.25 tsutsui printf("%s: iee_intr: scb_status=0x%x "
379 1.25 tsutsui "scb_cmd=0x%x failed command %d: "
380 1.25 tsutsui "cb_status[%d]=0x%.4x "
381 1.25 tsutsui "cb_cmd[%d]=0x%.4x\n",
382 1.25 tsutsui device_xname(sc->sc_dev),
383 1.25 tsutsui scb_status, scb_cmd,
384 1.25 tsutsui ++sc->sc_cmd_err,
385 1.25 tsutsui n, status, n, cmd);
386 1.25 tsutsui }
387 1.25 tsutsui sc->sc_next_cb = 0;
388 1.25 tsutsui if ((sc->sc_flags & IEE_WANT_MCAST) != 0) {
389 1.25 tsutsui iee_cb_setup(sc, IEE_CB_CMD_MCS |
390 1.25 tsutsui IEE_CB_S | IEE_CB_EL | IEE_CB_I);
391 1.25 tsutsui (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE);
392 1.25 tsutsui } else
393 1.25 tsutsui /* Try to get deferred packets going. */
394 1.25 tsutsui iee_start(ifp);
395 1.1 jkunz }
396 1.1 jkunz }
397 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_crc_err) != sc->sc_crc_err) {
398 1.25 tsutsui sc->sc_crc_err = IEE_SWAP32(SC_SCB(sc)->scb_crc_err);
399 1.19 tsutsui printf("%s: iee_intr: crc_err=%d\n", device_xname(sc->sc_dev),
400 1.1 jkunz sc->sc_crc_err);
401 1.1 jkunz }
402 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_align_err) != sc->sc_align_err) {
403 1.25 tsutsui sc->sc_align_err = IEE_SWAP32(SC_SCB(sc)->scb_align_err);
404 1.19 tsutsui printf("%s: iee_intr: align_err=%d\n", device_xname(sc->sc_dev),
405 1.1 jkunz sc->sc_align_err);
406 1.1 jkunz }
407 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_resource_err) != sc->sc_resource_err) {
408 1.25 tsutsui sc->sc_resource_err = IEE_SWAP32(SC_SCB(sc)->scb_resource_err);
409 1.19 tsutsui printf("%s: iee_intr: resource_err=%d\n",
410 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_resource_err);
411 1.1 jkunz }
412 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_overrun_err) != sc->sc_overrun_err) {
413 1.25 tsutsui sc->sc_overrun_err = IEE_SWAP32(SC_SCB(sc)->scb_overrun_err);
414 1.19 tsutsui printf("%s: iee_intr: overrun_err=%d\n",
415 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_overrun_err);
416 1.1 jkunz }
417 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_rcvcdt_err) != sc->sc_rcvcdt_err) {
418 1.25 tsutsui sc->sc_rcvcdt_err = IEE_SWAP32(SC_SCB(sc)->scb_rcvcdt_err);
419 1.19 tsutsui printf("%s: iee_intr: rcvcdt_err=%d\n",
420 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_rcvcdt_err);
421 1.1 jkunz }
422 1.25 tsutsui if (IEE_SWAP32(SC_SCB(sc)->scb_short_fr_err) != sc->sc_short_fr_err) {
423 1.25 tsutsui sc->sc_short_fr_err = IEE_SWAP32(SC_SCB(sc)->scb_short_fr_err);
424 1.19 tsutsui printf("%s: iee_intr: short_fr_err=%d\n",
425 1.19 tsutsui device_xname(sc->sc_dev), sc->sc_short_fr_err);
426 1.1 jkunz }
427 1.25 tsutsui IEE_SCBSYNC(sc, BUS_DMASYNC_PREREAD);
428 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK);
429 1.19 tsutsui return 1;
430 1.1 jkunz }
431 1.1 jkunz
432 1.1 jkunz
433 1.1 jkunz
434 1.1 jkunz /*
435 1.13 skrll * How Command Block List Processing is done.
436 1.13 skrll *
437 1.13 skrll * A running CBL is never manipulated. If there is a CBL already running,
438 1.13 skrll * further CMDs are deferred until the current list is done. A new list is
439 1.13 skrll * setup when the old one has finished.
440 1.13 skrll * This eases programming. To manipulate a running CBL it is necessary to
441 1.13 skrll * suspend the Command Unit to avoid race conditions. After a suspend
442 1.13 skrll * is sent we have to wait for an interrupt that ACKs the suspend. Then
443 1.13 skrll * we can manipulate the CBL and resume operation. I am not sure that this
444 1.13 skrll * is more effective then the current, much simpler approach. => KISS
445 1.13 skrll * See i82596CA data sheet page 26.
446 1.13 skrll *
447 1.13 skrll * A CBL is running or on the way to be set up when (sc->sc_next_cb != 0).
448 1.13 skrll *
449 1.13 skrll * A CBL may consist of TX CMDs, and _only_ TX CMDs.
450 1.13 skrll * A TX CBL is running or on the way to be set up when
451 1.13 skrll * ((sc->sc_next_cb != 0) && (sc->sc_next_tbd != 0)).
452 1.13 skrll *
453 1.13 skrll * A CBL may consist of other non-TX CMDs like IAS or CONF, and _only_
454 1.13 skrll * non-TX CMDs.
455 1.13 skrll *
456 1.13 skrll * This comes mostly through the way how an Ethernet driver works and
457 1.13 skrll * because running CBLs are not manipulated when they are on the way. If
458 1.13 skrll * if_start() is called there will be TX CMDs enqueued so we have a running
459 1.13 skrll * CBL and other CMDs from e.g. if_ioctl() will be deferred and vice versa.
460 1.13 skrll *
461 1.13 skrll * The Multicast Setup Command is special. A MCS needs more space than
462 1.13 skrll * a single CB has. Actual space requirement depends on the length of the
463 1.13 skrll * multicast list. So we always defer MCS until other CBLs are finished,
464 1.13 skrll * then we setup a CONF CMD in the first CB. The CONF CMD is needed to
465 1.13 skrll * turn ALLMULTI on the hardware on or off. The MCS is the 2nd CB and may
466 1.13 skrll * use all the remaining space in the CBL and the Transmit Buffer Descriptor
467 1.13 skrll * List. (Therefore CBL and TBDL must be continuous in physical and virtual
468 1.13 skrll * memory. This is guaranteed through the definitions of the list offsets
469 1.13 skrll * in i82596reg.h and because it is only a single DMA segment used for all
470 1.13 skrll * lists.) When ALLMULTI is enabled via the CONF CMD, the MCS is run with
471 1.13 skrll * a multicast list length of 0, thus disabling the multicast filter.
472 1.13 skrll * A deferred MCS is signaled via ((sc->sc_flags & IEE_WANT_MCAST) != 0)
473 1.13 skrll */
474 1.1 jkunz void
475 1.7 tsutsui iee_cb_setup(struct iee_softc *sc, uint32_t cmd)
476 1.1 jkunz {
477 1.25 tsutsui struct iee_cb *cb = SC_CB(sc, sc->sc_next_cb);
478 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if;
479 1.1 jkunz struct ether_multistep step;
480 1.1 jkunz struct ether_multi *enm;
481 1.1 jkunz
482 1.25 tsutsui memset(cb, 0, sc->sc_cb_sz);
483 1.1 jkunz cb->cb_cmd = cmd;
484 1.25 tsutsui switch (cmd & IEE_CB_CMD) {
485 1.1 jkunz case IEE_CB_CMD_NOP: /* NOP CMD */
486 1.1 jkunz break;
487 1.1 jkunz case IEE_CB_CMD_IAS: /* Individual Address Setup */
488 1.17 dyoung memcpy(__UNVOLATILE(cb->cb_ind_addr), CLLADDR(ifp->if_sadl),
489 1.1 jkunz ETHER_ADDR_LEN);
490 1.1 jkunz break;
491 1.1 jkunz case IEE_CB_CMD_CONF: /* Configure */
492 1.9 he memcpy(__UNVOLATILE(cb->cb_cf), sc->sc_cf, sc->sc_cf[0]
493 1.1 jkunz & IEE_CF_0_CNT_M);
494 1.1 jkunz break;
495 1.1 jkunz case IEE_CB_CMD_MCS: /* Multicast Setup */
496 1.1 jkunz if (sc->sc_next_cb != 0) {
497 1.1 jkunz sc->sc_flags |= IEE_WANT_MCAST;
498 1.1 jkunz return;
499 1.1 jkunz }
500 1.1 jkunz sc->sc_flags &= ~IEE_WANT_MCAST;
501 1.1 jkunz if ((sc->sc_cf[8] & IEE_CF_8_PRM) != 0) {
502 1.1 jkunz /* Need no multicast filter in promisc mode. */
503 1.8 perry iee_cb_setup(sc, IEE_CB_CMD_CONF | IEE_CB_S | IEE_CB_EL
504 1.1 jkunz | IEE_CB_I);
505 1.1 jkunz return;
506 1.1 jkunz }
507 1.1 jkunz /* Leave room for a CONF CMD to en/dis-able ALLMULTI mode */
508 1.25 tsutsui cb = SC_CB(sc, sc->sc_next_cb + 1);
509 1.1 jkunz cb->cb_cmd = cmd;
510 1.1 jkunz cb->cb_mcast.mc_size = 0;
511 1.1 jkunz ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
512 1.1 jkunz while (enm != NULL) {
513 1.8 perry if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
514 1.8 perry ETHER_ADDR_LEN) != 0 || cb->cb_mcast.mc_size
515 1.25 tsutsui * ETHER_ADDR_LEN + 2 * sc->sc_cb_sz >
516 1.25 tsutsui sc->sc_cb_sz * IEE_NCB +
517 1.25 tsutsui sc->sc_tbd_sz * IEE_NTBD * IEE_NCB) {
518 1.1 jkunz cb->cb_mcast.mc_size = 0;
519 1.1 jkunz break;
520 1.1 jkunz }
521 1.9 he memcpy(__UNVOLATILE(&cb->cb_mcast.mc_addrs[
522 1.9 he cb->cb_mcast.mc_size * ETHER_ADDR_LEN]),
523 1.1 jkunz enm->enm_addrlo, ETHER_ADDR_LEN);
524 1.1 jkunz ETHER_NEXT_MULTI(step, enm);
525 1.1 jkunz cb->cb_mcast.mc_size++;
526 1.1 jkunz }
527 1.1 jkunz if (cb->cb_mcast.mc_size == 0) {
528 1.1 jkunz /* Can't do exact mcast filtering, do ALLMULTI mode. */
529 1.1 jkunz ifp->if_flags |= IFF_ALLMULTI;
530 1.1 jkunz sc->sc_cf[11] &= ~IEE_CF_11_MCALL;
531 1.1 jkunz } else {
532 1.1 jkunz /* disable ALLMULTI and load mcast list */
533 1.1 jkunz ifp->if_flags &= ~IFF_ALLMULTI;
534 1.1 jkunz sc->sc_cf[11] |= IEE_CF_11_MCALL;
535 1.25 tsutsui /* Mcast setup may need more then sc->sc_cb_sz bytes. */
536 1.8 perry bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map,
537 1.25 tsutsui sc->sc_cb_off,
538 1.25 tsutsui sc->sc_cb_sz * IEE_NCB +
539 1.25 tsutsui sc->sc_tbd_sz * IEE_NTBD * IEE_NCB,
540 1.1 jkunz BUS_DMASYNC_PREWRITE);
541 1.1 jkunz }
542 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_CONF);
543 1.1 jkunz break;
544 1.1 jkunz case IEE_CB_CMD_TR: /* Transmit */
545 1.20 tsutsui cb->cb_transmit.tx_tbd_addr =
546 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_tbd_off
547 1.25 tsutsui + sc->sc_tbd_sz * sc->sc_next_tbd));
548 1.12 skrll cb->cb_cmd |= IEE_CB_SF; /* Always use Flexible Mode. */
549 1.1 jkunz break;
550 1.1 jkunz case IEE_CB_CMD_TDR: /* Time Domain Reflectometry */
551 1.1 jkunz break;
552 1.1 jkunz case IEE_CB_CMD_DUMP: /* Dump */
553 1.1 jkunz break;
554 1.1 jkunz case IEE_CB_CMD_DIAG: /* Diagnose */
555 1.1 jkunz break;
556 1.1 jkunz default:
557 1.1 jkunz /* can't happen */
558 1.1 jkunz break;
559 1.1 jkunz }
560 1.25 tsutsui cb->cb_link_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_cb_off +
561 1.25 tsutsui sc->sc_cb_sz * (sc->sc_next_cb + 1)));
562 1.25 tsutsui IEE_CBSYNC(sc, sc->sc_next_cb,
563 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
564 1.1 jkunz sc->sc_next_cb++;
565 1.1 jkunz ifp->if_timer = 5;
566 1.1 jkunz }
567 1.1 jkunz
568 1.1 jkunz
569 1.1 jkunz
570 1.1 jkunz void
571 1.8 perry iee_attach(struct iee_softc *sc, uint8_t *eth_addr, int *media, int nmedia,
572 1.1 jkunz int defmedia)
573 1.1 jkunz {
574 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if;
575 1.1 jkunz int n;
576 1.1 jkunz
577 1.22 tsutsui KASSERT(sc->sc_cl_align > 0 && powerof2(sc->sc_cl_align));
578 1.21 tsutsui
579 1.26 tsutsui /*
580 1.26 tsutsui * Calculate DMA descriptor offsets and sizes in shmem
581 1.26 tsutsui * which should be cache line aligned.
582 1.26 tsutsui */
583 1.25 tsutsui sc->sc_scp_off = 0;
584 1.25 tsutsui sc->sc_scp_sz = roundup2(sizeof(struct iee_scp), sc->sc_cl_align);
585 1.25 tsutsui sc->sc_iscp_off = sc->sc_scp_sz;
586 1.25 tsutsui sc->sc_iscp_sz = roundup2(sizeof(struct iee_iscp), sc->sc_cl_align);
587 1.25 tsutsui sc->sc_scb_off = sc->sc_iscp_off + sc->sc_iscp_sz;
588 1.25 tsutsui sc->sc_scb_sz = roundup2(sizeof(struct iee_scb), sc->sc_cl_align);
589 1.25 tsutsui sc->sc_rfd_off = sc->sc_scb_off + sc->sc_scb_sz;
590 1.25 tsutsui sc->sc_rfd_sz = roundup2(sizeof(struct iee_rfd), sc->sc_cl_align);
591 1.25 tsutsui sc->sc_rbd_off = sc->sc_rfd_off + sc->sc_rfd_sz * IEE_NRFD;
592 1.25 tsutsui sc->sc_rbd_sz = roundup2(sizeof(struct iee_rbd), sc->sc_cl_align);
593 1.25 tsutsui sc->sc_cb_off = sc->sc_rbd_off + sc->sc_rbd_sz * IEE_NRFD;
594 1.25 tsutsui sc->sc_cb_sz = roundup2(sizeof(struct iee_cb), sc->sc_cl_align);
595 1.25 tsutsui sc->sc_tbd_off = sc->sc_cb_off + sc->sc_cb_sz * IEE_NCB;
596 1.25 tsutsui sc->sc_tbd_sz = roundup2(sizeof(struct iee_tbd), sc->sc_cl_align);
597 1.25 tsutsui sc->sc_shmem_sz = sc->sc_tbd_off + sc->sc_tbd_sz * IEE_NTBD * IEE_NCB;
598 1.25 tsutsui
599 1.21 tsutsui /* allocate memory for shared DMA descriptors */
600 1.25 tsutsui if (bus_dmamem_alloc(sc->sc_dmat, sc->sc_shmem_sz, PAGE_SIZE, 0,
601 1.21 tsutsui &sc->sc_dma_segs, 1, &sc->sc_dma_rsegs, BUS_DMA_NOWAIT) != 0) {
602 1.23 tsutsui aprint_error(": can't allocate %d bytes of DMA memory\n",
603 1.25 tsutsui sc->sc_shmem_sz);
604 1.21 tsutsui return;
605 1.21 tsutsui }
606 1.21 tsutsui if (bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_segs, sc->sc_dma_rsegs,
607 1.25 tsutsui sc->sc_shmem_sz, (void **)&sc->sc_shmem_addr,
608 1.21 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT) != 0) {
609 1.23 tsutsui aprint_error(": can't map DMA memory\n");
610 1.21 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs,
611 1.26 tsutsui sc->sc_dma_rsegs);
612 1.21 tsutsui return;
613 1.21 tsutsui }
614 1.25 tsutsui if (bus_dmamap_create(sc->sc_dmat, sc->sc_shmem_sz, sc->sc_dma_rsegs,
615 1.25 tsutsui sc->sc_shmem_sz, 0, BUS_DMA_NOWAIT, &sc->sc_shmem_map) != 0) {
616 1.23 tsutsui aprint_error(": can't create DMA map\n");
617 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr,
618 1.25 tsutsui sc->sc_shmem_sz);
619 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs,
620 1.21 tsutsui sc->sc_dma_rsegs);
621 1.21 tsutsui return;
622 1.21 tsutsui }
623 1.21 tsutsui if (bus_dmamap_load(sc->sc_dmat, sc->sc_shmem_map, sc->sc_shmem_addr,
624 1.25 tsutsui sc->sc_shmem_sz, NULL, BUS_DMA_NOWAIT) != 0) {
625 1.23 tsutsui aprint_error(": can't load DMA map\n");
626 1.21 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->sc_shmem_map);
627 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr,
628 1.25 tsutsui sc->sc_shmem_sz);
629 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs,
630 1.21 tsutsui sc->sc_dma_rsegs);
631 1.21 tsutsui return;
632 1.21 tsutsui }
633 1.25 tsutsui memset(sc->sc_shmem_addr, 0, sc->sc_shmem_sz);
634 1.21 tsutsui
635 1.1 jkunz /* Set pointer to Intermediate System Configuration Pointer. */
636 1.1 jkunz /* Phys. addr. in big endian order. (Big endian as defined by Intel.) */
637 1.25 tsutsui SC_SCP(sc)->scp_iscp_addr = IEE_SWAP32(IEE_PHYS_SHMEM(sc->sc_iscp_off));
638 1.25 tsutsui SC_SCP(sc)->scp_sysbus = sc->sc_sysbus;
639 1.1 jkunz /* Set pointer to System Control Block. */
640 1.1 jkunz /* Phys. addr. in big endian order. (Big endian as defined by Intel.) */
641 1.25 tsutsui SC_ISCP(sc)->iscp_scb_addr = IEE_SWAP32(IEE_PHYS_SHMEM(sc->sc_scb_off));
642 1.1 jkunz /* Set pointer to Receive Frame Area. (physical address) */
643 1.25 tsutsui SC_SCB(sc)->scb_rfa_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off));
644 1.1 jkunz /* Set pointer to Command Block. (physical address) */
645 1.25 tsutsui SC_SCB(sc)->scb_cmd_blk_addr =
646 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_cb_off));
647 1.1 jkunz
648 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 0, sc->sc_shmem_sz,
649 1.21 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
650 1.21 tsutsui
651 1.1 jkunz ifmedia_init(&sc->sc_ifmedia, 0, iee_mediachange, iee_mediastatus);
652 1.1 jkunz if (media != NULL) {
653 1.1 jkunz for (n = 0 ; n < nmedia ; n++)
654 1.1 jkunz ifmedia_add(&sc->sc_ifmedia, media[n], 0, NULL);
655 1.1 jkunz ifmedia_set(&sc->sc_ifmedia, defmedia);
656 1.1 jkunz } else {
657 1.1 jkunz ifmedia_add(&sc->sc_ifmedia, IFM_ETHER | IFM_NONE, 0, NULL);
658 1.1 jkunz ifmedia_set(&sc->sc_ifmedia, IFM_ETHER | IFM_NONE);
659 1.1 jkunz }
660 1.1 jkunz
661 1.1 jkunz ifp->if_softc = sc;
662 1.19 tsutsui strcpy(ifp->if_xname, device_xname(sc->sc_dev));
663 1.1 jkunz ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
664 1.1 jkunz ifp->if_start = iee_start; /* initiate output routine */
665 1.1 jkunz ifp->if_ioctl = iee_ioctl; /* ioctl routine */
666 1.1 jkunz ifp->if_init = iee_init; /* init routine */
667 1.1 jkunz ifp->if_stop = iee_stop; /* stop routine */
668 1.1 jkunz ifp->if_watchdog = iee_watchdog; /* timer routine */
669 1.1 jkunz IFQ_SET_READY(&ifp->if_snd);
670 1.1 jkunz /* iee supports IEEE 802.1Q Virtual LANs, see vlan(4). */
671 1.1 jkunz sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
672 1.1 jkunz
673 1.1 jkunz if_attach(ifp);
674 1.1 jkunz ether_ifattach(ifp, eth_addr);
675 1.1 jkunz
676 1.1 jkunz aprint_normal(": Intel 82596%s address %s\n",
677 1.19 tsutsui i82596_typenames[sc->sc_type], ether_sprintf(eth_addr));
678 1.1 jkunz
679 1.1 jkunz for (n = 0 ; n < IEE_NCB ; n++)
680 1.1 jkunz sc->sc_tx_map[n] = NULL;
681 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) {
682 1.1 jkunz sc->sc_rx_mbuf[n] = NULL;
683 1.1 jkunz sc->sc_rx_map[n] = NULL;
684 1.1 jkunz }
685 1.1 jkunz sc->sc_tx_timeout = 0;
686 1.1 jkunz sc->sc_setup_timeout = 0;
687 1.1 jkunz (sc->sc_iee_reset)(sc);
688 1.1 jkunz }
689 1.1 jkunz
690 1.1 jkunz
691 1.1 jkunz
692 1.1 jkunz void
693 1.1 jkunz iee_detach(struct iee_softc *sc, int flags)
694 1.1 jkunz {
695 1.1 jkunz struct ifnet *ifp = &sc->sc_ethercom.ec_if;
696 1.1 jkunz
697 1.1 jkunz if ((ifp->if_flags & IFF_RUNNING) != 0)
698 1.1 jkunz iee_stop(ifp, 1);
699 1.1 jkunz ether_ifdetach(ifp);
700 1.1 jkunz if_detach(ifp);
701 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->sc_shmem_map);
702 1.21 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->sc_shmem_map);
703 1.25 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->sc_shmem_addr, sc->sc_shmem_sz);
704 1.21 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_segs, sc->sc_dma_rsegs);
705 1.1 jkunz }
706 1.1 jkunz
707 1.1 jkunz
708 1.1 jkunz
709 1.1 jkunz /* media change and status callback */
710 1.1 jkunz int
711 1.1 jkunz iee_mediachange(struct ifnet *ifp)
712 1.1 jkunz {
713 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
714 1.8 perry
715 1.1 jkunz if (sc->sc_mediachange != NULL)
716 1.19 tsutsui return (sc->sc_mediachange)(ifp);
717 1.19 tsutsui return 0;
718 1.1 jkunz }
719 1.1 jkunz
720 1.1 jkunz
721 1.1 jkunz
722 1.1 jkunz void
723 1.1 jkunz iee_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmreq)
724 1.1 jkunz {
725 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
726 1.1 jkunz
727 1.1 jkunz if (sc->sc_mediastatus != NULL)
728 1.19 tsutsui (sc->sc_mediastatus)(ifp, ifmreq);
729 1.1 jkunz }
730 1.1 jkunz
731 1.1 jkunz
732 1.1 jkunz
733 1.1 jkunz /* initiate output routine */
734 1.1 jkunz void
735 1.1 jkunz iee_start(struct ifnet *ifp)
736 1.1 jkunz {
737 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
738 1.1 jkunz struct mbuf *m = NULL;
739 1.25 tsutsui struct iee_tbd *tbd;
740 1.1 jkunz int t;
741 1.1 jkunz int n;
742 1.1 jkunz
743 1.1 jkunz if (sc->sc_next_cb != 0)
744 1.12 skrll /* There is already a CMD running. Defer packet enqueuing. */
745 1.1 jkunz return;
746 1.1 jkunz for (t = 0 ; t < IEE_NCB ; t++) {
747 1.1 jkunz IFQ_DEQUEUE(&ifp->if_snd, sc->sc_tx_mbuf[t]);
748 1.1 jkunz if (sc->sc_tx_mbuf[t] == NULL)
749 1.1 jkunz break;
750 1.1 jkunz if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_tx_map[t],
751 1.1 jkunz sc->sc_tx_mbuf[t], BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) {
752 1.1 jkunz /*
753 1.8 perry * The packet needs more TBD then we support.
754 1.8 perry * Copy the packet into a mbuf cluster to get it out.
755 1.1 jkunz */
756 1.8 perry printf("%s: iee_start: failed to load DMA map\n",
757 1.19 tsutsui device_xname(sc->sc_dev));
758 1.1 jkunz MGETHDR(m, M_DONTWAIT, MT_DATA);
759 1.1 jkunz if (m == NULL) {
760 1.1 jkunz printf("%s: iee_start: can't allocate mbuf\n",
761 1.19 tsutsui device_xname(sc->sc_dev));
762 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]);
763 1.1 jkunz t--;
764 1.1 jkunz continue;
765 1.1 jkunz }
766 1.1 jkunz MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
767 1.1 jkunz MCLGET(m, M_DONTWAIT);
768 1.1 jkunz if ((m->m_flags & M_EXT) == 0) {
769 1.1 jkunz printf("%s: iee_start: can't allocate mbuf "
770 1.19 tsutsui "cluster\n", device_xname(sc->sc_dev));
771 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]);
772 1.1 jkunz m_freem(m);
773 1.1 jkunz t--;
774 1.1 jkunz continue;
775 1.1 jkunz }
776 1.8 perry m_copydata(sc->sc_tx_mbuf[t], 0,
777 1.15 christos sc->sc_tx_mbuf[t]->m_pkthdr.len, mtod(m, void *));
778 1.1 jkunz m->m_pkthdr.len = sc->sc_tx_mbuf[t]->m_pkthdr.len;
779 1.1 jkunz m->m_len = sc->sc_tx_mbuf[t]->m_pkthdr.len;
780 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]);
781 1.1 jkunz sc->sc_tx_mbuf[t] = m;
782 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_tx_map[t],
783 1.1 jkunz m, BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) {
784 1.1 jkunz printf("%s: iee_start: can't load TX DMA map\n",
785 1.19 tsutsui device_xname(sc->sc_dev));
786 1.1 jkunz m_freem(sc->sc_tx_mbuf[t]);
787 1.1 jkunz t--;
788 1.1 jkunz continue;
789 1.1 jkunz }
790 1.1 jkunz }
791 1.1 jkunz for (n = 0 ; n < sc->sc_tx_map[t]->dm_nsegs ; n++) {
792 1.25 tsutsui tbd = SC_TBD(sc, sc->sc_next_tbd + n);
793 1.25 tsutsui tbd->tbd_tb_addr =
794 1.20 tsutsui IEE_SWAPA32(sc->sc_tx_map[t]->dm_segs[n].ds_addr);
795 1.25 tsutsui tbd->tbd_size =
796 1.1 jkunz sc->sc_tx_map[t]->dm_segs[n].ds_len;
797 1.25 tsutsui tbd->tbd_link_addr =
798 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_tbd_off +
799 1.25 tsutsui sc->sc_tbd_sz * (sc->sc_next_tbd + n + 1)));
800 1.1 jkunz }
801 1.25 tsutsui SC_TBD(sc, sc->sc_next_tbd + n - 1)->tbd_size |= IEE_CB_EL;
802 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map,
803 1.25 tsutsui sc->sc_tbd_off + sc->sc_next_tbd * sc->sc_tbd_sz,
804 1.25 tsutsui sc->sc_tbd_sz * sc->sc_tx_map[t]->dm_nsegs,
805 1.25 tsutsui BUS_DMASYNC_PREWRITE);
806 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, sc->sc_tx_map[t], 0,
807 1.1 jkunz sc->sc_tx_map[t]->dm_mapsize, BUS_DMASYNC_PREWRITE);
808 1.1 jkunz IFQ_POLL(&ifp->if_snd, m);
809 1.1 jkunz if (m == NULL)
810 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_TR | IEE_CB_S | IEE_CB_EL
811 1.1 jkunz | IEE_CB_I);
812 1.1 jkunz else
813 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_TR);
814 1.1 jkunz sc->sc_next_tbd += n;
815 1.1 jkunz #if NBPFILTER > 0
816 1.1 jkunz /* Pass packet to bpf if someone listens. */
817 1.1 jkunz if (ifp->if_bpf)
818 1.1 jkunz bpf_mtap(ifp->if_bpf, sc->sc_tx_mbuf[t]);
819 1.1 jkunz #endif
820 1.1 jkunz }
821 1.1 jkunz if (t == 0)
822 1.1 jkunz /* No packets got set up for TX. */
823 1.1 jkunz return;
824 1.1 jkunz if (t == IEE_NCB)
825 1.1 jkunz ifp->if_flags |= IFF_OACTIVE;
826 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE);
827 1.1 jkunz }
828 1.1 jkunz
829 1.1 jkunz
830 1.1 jkunz
831 1.1 jkunz /* ioctl routine */
832 1.1 jkunz int
833 1.15 christos iee_ioctl(struct ifnet *ifp, u_long cmd, void *data)
834 1.1 jkunz {
835 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
836 1.1 jkunz int s;
837 1.1 jkunz int err;
838 1.1 jkunz
839 1.1 jkunz s = splnet();
840 1.4 thorpej switch (cmd) {
841 1.4 thorpej case SIOCSIFMEDIA:
842 1.4 thorpej case SIOCGIFMEDIA:
843 1.4 thorpej err = ifmedia_ioctl(ifp, (struct ifreq *) data,
844 1.4 thorpej &sc->sc_ifmedia, cmd);
845 1.4 thorpej break;
846 1.4 thorpej
847 1.4 thorpej default:
848 1.1 jkunz err = ether_ioctl(ifp, cmd, data);
849 1.4 thorpej if (err == ENETRESET) {
850 1.4 thorpej /*
851 1.4 thorpej * Multicast list as changed; set the hardware filter
852 1.4 thorpej * accordingly.
853 1.4 thorpej */
854 1.4 thorpej if (ifp->if_flags & IFF_RUNNING) {
855 1.4 thorpej iee_cb_setup(sc, IEE_CB_CMD_MCS | IEE_CB_S |
856 1.4 thorpej IEE_CB_EL | IEE_CB_I);
857 1.4 thorpej if ((sc->sc_flags & IEE_WANT_MCAST) == 0)
858 1.4 thorpej (*sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE);
859 1.4 thorpej }
860 1.3 thorpej err = 0;
861 1.4 thorpej }
862 1.4 thorpej break;
863 1.1 jkunz }
864 1.1 jkunz splx(s);
865 1.19 tsutsui return err;
866 1.1 jkunz }
867 1.1 jkunz
868 1.1 jkunz
869 1.1 jkunz
870 1.1 jkunz /* init routine */
871 1.1 jkunz int
872 1.1 jkunz iee_init(struct ifnet *ifp)
873 1.1 jkunz {
874 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
875 1.1 jkunz int r;
876 1.1 jkunz int t;
877 1.1 jkunz int n;
878 1.1 jkunz int err;
879 1.1 jkunz
880 1.1 jkunz sc->sc_next_cb = 0;
881 1.1 jkunz sc->sc_next_tbd = 0;
882 1.1 jkunz sc->sc_flags &= ~IEE_WANT_MCAST;
883 1.1 jkunz sc->sc_rx_done = 0;
884 1.25 tsutsui SC_SCB(sc)->scb_crc_err = 0;
885 1.25 tsutsui SC_SCB(sc)->scb_align_err = 0;
886 1.25 tsutsui SC_SCB(sc)->scb_resource_err = 0;
887 1.25 tsutsui SC_SCB(sc)->scb_overrun_err = 0;
888 1.25 tsutsui SC_SCB(sc)->scb_rcvcdt_err = 0;
889 1.25 tsutsui SC_SCB(sc)->scb_short_fr_err = 0;
890 1.1 jkunz sc->sc_crc_err = 0;
891 1.1 jkunz sc->sc_align_err = 0;
892 1.1 jkunz sc->sc_resource_err = 0;
893 1.1 jkunz sc->sc_overrun_err = 0;
894 1.1 jkunz sc->sc_rcvcdt_err = 0;
895 1.1 jkunz sc->sc_short_fr_err = 0;
896 1.1 jkunz sc->sc_tx_col = 0;
897 1.1 jkunz sc->sc_rx_err = 0;
898 1.1 jkunz sc->sc_cmd_err = 0;
899 1.1 jkunz /* Create Transmit DMA maps. */
900 1.1 jkunz for (t = 0 ; t < IEE_NCB ; t++) {
901 1.1 jkunz if (sc->sc_tx_map[t] == NULL && bus_dmamap_create(sc->sc_dmat,
902 1.8 perry MCLBYTES, IEE_NTBD, MCLBYTES, 0, BUS_DMA_NOWAIT,
903 1.1 jkunz &sc->sc_tx_map[t]) != 0) {
904 1.8 perry printf("%s: iee_init: can't create TX DMA map\n",
905 1.19 tsutsui device_xname(sc->sc_dev));
906 1.1 jkunz for (n = 0 ; n < t ; n++)
907 1.8 perry bus_dmamap_destroy(sc->sc_dmat,
908 1.1 jkunz sc->sc_tx_map[n]);
909 1.19 tsutsui return ENOBUFS;
910 1.1 jkunz }
911 1.1 jkunz }
912 1.1 jkunz /* Initialize Receive Frame and Receive Buffer Descriptors */
913 1.1 jkunz err = 0;
914 1.25 tsutsui memset(SC_RFD(sc, 0), 0, sc->sc_rfd_sz * IEE_NRFD);
915 1.25 tsutsui memset(SC_RBD(sc, 0), 0, sc->sc_rbd_sz * IEE_NRFD);
916 1.1 jkunz for (r = 0 ; r < IEE_NRFD ; r++) {
917 1.25 tsutsui SC_RFD(sc, r)->rfd_cmd = IEE_RFD_SF;
918 1.25 tsutsui SC_RFD(sc, r)->rfd_link_addr =
919 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off
920 1.25 tsutsui + sc->sc_rfd_sz * ((r + 1) % IEE_NRFD)));
921 1.25 tsutsui
922 1.25 tsutsui SC_RBD(sc, r)->rbd_next_rbd =
923 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off
924 1.25 tsutsui + sc->sc_rbd_sz * ((r + 1) % IEE_NRFD)));
925 1.1 jkunz if (sc->sc_rx_mbuf[r] == NULL) {
926 1.1 jkunz MGETHDR(sc->sc_rx_mbuf[r], M_DONTWAIT, MT_DATA);
927 1.1 jkunz if (sc->sc_rx_mbuf[r] == NULL) {
928 1.8 perry printf("%s: iee_init: can't allocate mbuf\n",
929 1.19 tsutsui device_xname(sc->sc_dev));
930 1.1 jkunz err = 1;
931 1.1 jkunz break;
932 1.1 jkunz }
933 1.1 jkunz MCLAIM(sc->sc_rx_mbuf[r],&sc->sc_ethercom.ec_rx_mowner);
934 1.1 jkunz MCLGET(sc->sc_rx_mbuf[r], M_DONTWAIT);
935 1.1 jkunz if ((sc->sc_rx_mbuf[r]->m_flags & M_EXT) == 0) {
936 1.1 jkunz printf("%s: iee_init: can't allocate mbuf"
937 1.19 tsutsui " cluster\n", device_xname(sc->sc_dev));
938 1.1 jkunz m_freem(sc->sc_rx_mbuf[r]);
939 1.1 jkunz err = 1;
940 1.1 jkunz break;
941 1.1 jkunz }
942 1.25 tsutsui sc->sc_rx_mbuf[r]->m_len =
943 1.25 tsutsui sc->sc_rx_mbuf[r]->m_pkthdr.len = MCLBYTES - 2;
944 1.25 tsutsui sc->sc_rx_mbuf[r]->m_data += 2;
945 1.1 jkunz }
946 1.1 jkunz if (sc->sc_rx_map[r] == NULL && bus_dmamap_create(sc->sc_dmat,
947 1.8 perry MCLBYTES, 1, MCLBYTES , 0, BUS_DMA_NOWAIT,
948 1.1 jkunz &sc->sc_rx_map[r]) != 0) {
949 1.1 jkunz printf("%s: iee_init: can't create RX "
950 1.19 tsutsui "DMA map\n", device_xname(sc->sc_dev));
951 1.1 jkunz m_freem(sc->sc_rx_mbuf[r]);
952 1.1 jkunz err = 1;
953 1.1 jkunz break;
954 1.1 jkunz }
955 1.25 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_rx_map[r],
956 1.25 tsutsui sc->sc_rx_mbuf[r], BUS_DMA_READ | BUS_DMA_NOWAIT) != 0) {
957 1.1 jkunz printf("%s: iee_init: can't load RX DMA map\n",
958 1.19 tsutsui device_xname(sc->sc_dev));
959 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[r]);
960 1.1 jkunz m_freem(sc->sc_rx_mbuf[r]);
961 1.1 jkunz err = 1;
962 1.1 jkunz break;
963 1.1 jkunz }
964 1.1 jkunz bus_dmamap_sync(sc->sc_dmat, sc->sc_rx_map[r], 0,
965 1.25 tsutsui sc->sc_rx_map[r]->dm_mapsize, BUS_DMASYNC_PREREAD);
966 1.25 tsutsui SC_RBD(sc, r)->rbd_size = sc->sc_rx_map[r]->dm_segs[0].ds_len;
967 1.25 tsutsui SC_RBD(sc, r)->rbd_rb_addr =
968 1.20 tsutsui IEE_SWAPA32(sc->sc_rx_map[r]->dm_segs[0].ds_addr);
969 1.1 jkunz }
970 1.25 tsutsui SC_RFD(sc, 0)->rfd_rbd_addr =
971 1.25 tsutsui IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rbd_off));
972 1.1 jkunz if (err != 0) {
973 1.1 jkunz for (n = 0 ; n < r; n++) {
974 1.1 jkunz m_freem(sc->sc_rx_mbuf[n]);
975 1.1 jkunz sc->sc_rx_mbuf[n] = NULL;
976 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, sc->sc_rx_map[n]);
977 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[n]);
978 1.1 jkunz sc->sc_rx_map[n] = NULL;
979 1.1 jkunz }
980 1.1 jkunz for (n = 0 ; n < t ; n++) {
981 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_map[n]);
982 1.1 jkunz sc->sc_tx_map[n] = NULL;
983 1.1 jkunz }
984 1.19 tsutsui return ENOBUFS;
985 1.1 jkunz }
986 1.1 jkunz
987 1.1 jkunz (sc->sc_iee_reset)(sc);
988 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_IAS);
989 1.1 jkunz sc->sc_cf[0] = IEE_CF_0_DEF | IEE_CF_0_PREF;
990 1.1 jkunz sc->sc_cf[1] = IEE_CF_1_DEF;
991 1.1 jkunz sc->sc_cf[2] = IEE_CF_2_DEF;
992 1.8 perry sc->sc_cf[3] = IEE_CF_3_ADDRLEN_DEF | IEE_CF_3_NSAI
993 1.1 jkunz | IEE_CF_3_PREAMLEN_DEF;
994 1.1 jkunz sc->sc_cf[4] = IEE_CF_4_DEF;
995 1.1 jkunz sc->sc_cf[5] = IEE_CF_5_DEF;
996 1.1 jkunz sc->sc_cf[6] = IEE_CF_6_DEF;
997 1.1 jkunz sc->sc_cf[7] = IEE_CF_7_DEF;
998 1.1 jkunz sc->sc_cf[8] = IEE_CF_8_DEF;
999 1.1 jkunz sc->sc_cf[9] = IEE_CF_9_DEF;
1000 1.1 jkunz sc->sc_cf[10] = IEE_CF_10_DEF;
1001 1.1 jkunz sc->sc_cf[11] = IEE_CF_11_DEF & ~IEE_CF_11_LNGFLD;
1002 1.1 jkunz sc->sc_cf[12] = IEE_CF_12_DEF;
1003 1.1 jkunz sc->sc_cf[13] = IEE_CF_13_DEF;
1004 1.1 jkunz iee_cb_setup(sc, IEE_CB_CMD_CONF | IEE_CB_S | IEE_CB_EL);
1005 1.25 tsutsui SC_SCB(sc)->scb_rfa_addr = IEE_SWAPA32(IEE_PHYS_SHMEM(sc->sc_rfd_off));
1006 1.25 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_shmem_map, 0, sc->sc_shmem_sz,
1007 1.25 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1008 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_CUC_EXE | IEE_SCB_RUC_ST);
1009 1.1 jkunz /* Issue a Channel Attention to ACK interrupts we may have caused. */
1010 1.1 jkunz (sc->sc_iee_cmd)(sc, IEE_SCB_ACK);
1011 1.1 jkunz
1012 1.1 jkunz /* Mark the interface as running and ready to RX/TX packets. */
1013 1.1 jkunz ifp->if_flags |= IFF_RUNNING;
1014 1.1 jkunz ifp->if_flags &= ~IFF_OACTIVE;
1015 1.19 tsutsui return 0;
1016 1.1 jkunz }
1017 1.1 jkunz
1018 1.1 jkunz
1019 1.1 jkunz
1020 1.1 jkunz /* stop routine */
1021 1.1 jkunz void
1022 1.1 jkunz iee_stop(struct ifnet *ifp, int disable)
1023 1.1 jkunz {
1024 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
1025 1.1 jkunz int n;
1026 1.1 jkunz
1027 1.1 jkunz ifp->if_flags &= ~IFF_RUNNING;
1028 1.1 jkunz ifp->if_flags |= IFF_OACTIVE;
1029 1.1 jkunz ifp->if_timer = 0;
1030 1.1 jkunz /* Reset the chip to get it quiet. */
1031 1.1 jkunz (sc->sc_iee_reset)(ifp->if_softc);
1032 1.1 jkunz /* Issue a Channel Attention to ACK interrupts we may have caused. */
1033 1.1 jkunz (sc->sc_iee_cmd)(ifp->if_softc, IEE_SCB_ACK);
1034 1.12 skrll /* Release any dynamically allocated resources. */
1035 1.1 jkunz for (n = 0 ; n < IEE_NCB ; n++) {
1036 1.1 jkunz if (sc->sc_tx_map[n] != NULL)
1037 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_map[n]);
1038 1.1 jkunz sc->sc_tx_map[n] = NULL;
1039 1.1 jkunz }
1040 1.1 jkunz for (n = 0 ; n < IEE_NRFD ; n++) {
1041 1.1 jkunz if (sc->sc_rx_mbuf[n] != NULL)
1042 1.1 jkunz m_freem(sc->sc_rx_mbuf[n]);
1043 1.1 jkunz sc->sc_rx_mbuf[n] = NULL;
1044 1.1 jkunz if (sc->sc_rx_map[n] != NULL) {
1045 1.1 jkunz bus_dmamap_unload(sc->sc_dmat, sc->sc_rx_map[n]);
1046 1.1 jkunz bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_map[n]);
1047 1.1 jkunz }
1048 1.1 jkunz sc->sc_rx_map[n] = NULL;
1049 1.1 jkunz }
1050 1.1 jkunz }
1051 1.1 jkunz
1052 1.1 jkunz
1053 1.1 jkunz
1054 1.1 jkunz /* timer routine */
1055 1.1 jkunz void
1056 1.1 jkunz iee_watchdog(struct ifnet *ifp)
1057 1.1 jkunz {
1058 1.1 jkunz struct iee_softc *sc = ifp->if_softc;
1059 1.1 jkunz
1060 1.1 jkunz (sc->sc_iee_reset)(sc);
1061 1.1 jkunz if (sc->sc_next_tbd != 0)
1062 1.8 perry printf("%s: iee_watchdog: transmit timeout %d\n",
1063 1.19 tsutsui device_xname(sc->sc_dev), ++sc->sc_tx_timeout);
1064 1.1 jkunz else
1065 1.8 perry printf("%s: iee_watchdog: setup timeout %d\n",
1066 1.19 tsutsui device_xname(sc->sc_dev), ++sc->sc_setup_timeout);
1067 1.1 jkunz iee_init(ifp);
1068 1.1 jkunz }
1069