Home | History | Annotate | Line # | Download | only in ic
i82801lpcreg.h revision 1.9
      1  1.9  jakllsch /*	$NetBSD: i82801lpcreg.h,v 1.9 2009/09/21 16:18:31 jakllsch Exp $	*/
      2  1.1   minoura 
      3  1.1   minoura /*-
      4  1.1   minoura  * Copyright (c) 2004 The NetBSD Foundation, Inc.
      5  1.1   minoura  * All rights reserved.
      6  1.1   minoura  *
      7  1.1   minoura  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1   minoura  * by Minoura Makoto.
      9  1.1   minoura  *
     10  1.1   minoura  * Redistribution and use in source and binary forms, with or without
     11  1.1   minoura  * modification, are permitted provided that the following conditions
     12  1.1   minoura  * are met:
     13  1.1   minoura  * 1. Redistributions of source code must retain the above copyright
     14  1.1   minoura  *    notice, this list of conditions and the following disclaimer.
     15  1.1   minoura  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1   minoura  *    notice, this list of conditions and the following disclaimer in the
     17  1.1   minoura  *    documentation and/or other materials provided with the distribution.
     18  1.1   minoura  *
     19  1.1   minoura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1   minoura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1   minoura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1   minoura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1   minoura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1   minoura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1   minoura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1   minoura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1   minoura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1   minoura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1   minoura  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1   minoura  */
     31  1.1   minoura 
     32  1.1   minoura /*
     33  1.1   minoura  * Intel 82801 Series I/O Controller Hub (ICH) -- LPC Interface Bridge part
     34  1.1   minoura  *   register definitions.
     35  1.1   minoura  */
     36  1.1   minoura 
     37  1.6   xtraeme #ifndef _DEV_IC_I82801LPGREG_H_
     38  1.6   xtraeme #define _DEV_IC_I82801LPGREG_H_
     39  1.1   minoura /*
     40  1.1   minoura  * PCI configuration registers
     41  1.1   minoura  */
     42  1.1   minoura #define LPCIB_PCI_PMBASE	0x40
     43  1.1   minoura #define LPCIB_PCI_ACPI_CNTL	0x44
     44  1.5   xtraeme # define LPCIB_PCI_ACPI_CNTL_EN	(1 << 4)
     45  1.9  jakllsch /* GPIO config registers ICH6+ */
     46  1.9  jakllsch #define LPCIB_PCI_GPIO_BASE_ICH6	0x48
     47  1.9  jakllsch #define LPCIB_PCI_GPIO_CNTL_ICH6	0x4c
     48  1.1   minoura #define LPCIB_PCI_BIOS_CNTL	0x4e
     49  1.1   minoura #define LPCIB_PCI_TCO_CNTL	0x54
     50  1.9  jakllsch /* GPIO config registers ICH0-ICH5 */
     51  1.1   minoura #define LPCIB_PCI_GPIO_BASE	0x58
     52  1.1   minoura #define LPCIB_PCI_GPIO_CNTL	0x5c
     53  1.1   minoura #define LPCIB_PCI_PIRQA_ROUT	0x60
     54  1.1   minoura #define LPCIB_PCI_PIRQB_ROUT	0x61
     55  1.1   minoura #define LPCIB_PCI_PIRQC_ROUT	0x62
     56  1.1   minoura #define LPCIB_PCI_PIRQD_ROUT	0x63
     57  1.1   minoura #define LPCIB_PCI_SIRQ_CNTL	0x64
     58  1.1   minoura #define LPCIB_PCI_PIRQE_ROUT	0x68
     59  1.1   minoura #define LPCIB_PCI_PIRQF_ROUT	0x69
     60  1.1   minoura #define LPCIB_PCI_PIRQG_ROUT	0x6a
     61  1.1   minoura #define LPCIB_PCI_PIRQH_ROUT	0x6b
     62  1.1   minoura #define LPCIB_PCI_D31_ERR_CFG	0x88
     63  1.1   minoura #define LPCIB_PCI_D31_ERR_STS	0x8a
     64  1.1   minoura #define LPCIB_PCI_PCI_DMA_C	0x90
     65  1.1   minoura #define LPCIB_PCI_GEN_PMCON_1	0xa0
     66  1.2       mrg # define LPCIB_PCI_GEN_PMCON_1_SS_EN	0x08
     67  1.1   minoura #define LPCIB_PCI_GEN_PMCON_2	0xa2
     68  1.1   minoura #define LPCIB_PCI_GEN_PMCON_3	0xa4
     69  1.1   minoura #define LPCIB_PCI_STPCLK_DEL	0xa8
     70  1.1   minoura #define LPCIB_PCI_GPI_ROUT	0xb8
     71  1.1   minoura #define LPCIB_PCI_TRP_FWD_EN	0xc0
     72  1.1   minoura #define LPCIB_PCI_MON4_TRP_RNG	0xc4
     73  1.1   minoura #define LPCIB_PCI_MON5_TRP_RNG	0xc5
     74  1.1   minoura #define LPCIB_PCI_MON6_TRP_RNG	0xc6
     75  1.1   minoura #define LPCIB_PCI_MON7_TRP_RNG	0xc7
     76  1.9  jakllsch #define LPCIB_PCI_MON_TRP_MSK	0xcc
     77  1.1   minoura #define LPCIB_PCI_GEN_CNTL	0xd0
     78  1.7  jmcneill #define	LPCIB_ICH5_HPTC_EN		0x00020000
     79  1.7  jmcneill #define	LPCIB_ICH5_HPTC_WIN_MASK	0x0000c000
     80  1.7  jmcneill #define	LPCIB_ICH5_HPTC_0000		0x00000000
     81  1.7  jmcneill #define	LPCIB_ICH5_HPTC_0000_BASE	0xfed00000
     82  1.7  jmcneill #define	LPCIB_ICH5_HPTC_1000		0x00008000
     83  1.7  jmcneill #define	LPCIB_ICH5_HPTC_1000_BASE	0xfed01000
     84  1.7  jmcneill #define	LPCIB_ICH5_HPTC_2000		0x00010000
     85  1.7  jmcneill #define	LPCIB_ICH5_HPTC_2000_BASE	0xfed02000
     86  1.7  jmcneill #define	LPCIB_ICH5_HPTC_3000		0x00018000
     87  1.7  jmcneill #define	LPCIB_ICH5_HPTC_3000_BASE	0xfed03000
     88  1.1   minoura #define LPCIB_PCI_GEN_STA	0xd4
     89  1.5   xtraeme # define LPCIB_PCI_GEN_STA_SAFE_MODE	(1 << 2)
     90  1.5   xtraeme # define LPCIB_PCI_GEN_STA_NO_REBOOT	(1 << 1)
     91  1.1   minoura #define LPCIB_PCI_BACK_CNTL	0xd5
     92  1.1   minoura #define LPCIB_PCI_RTC_CONF	0xd8
     93  1.1   minoura #define LPCIB_PCI_COM_DEC	0xe0
     94  1.1   minoura #define LPCIB_PCI_LPCFDD_DEC	0xe1
     95  1.1   minoura #define LPCIB_PCI_SND_DEC	0xe2
     96  1.1   minoura #define LPCIB_PCI_FWH_DEC_EN1	0xe3
     97  1.1   minoura #define LPCIB_PCI_GEN1_DEC	0xe4
     98  1.1   minoura #define LPCIB_PCI_LPC_EN	0xe6
     99  1.1   minoura #define LPCIB_PCI_FWH_SEL1	0xe8
    100  1.1   minoura #define LPCIB_PCI_GEN2_DEC	0xec
    101  1.1   minoura #define LPCIB_PCI_FWH_SEL2	0xee
    102  1.1   minoura #define LPCIB_PCI_FWH_DEC_EN2	0xf0
    103  1.1   minoura #define LPCIB_PCI_FUNC_DIS	0xf2
    104  1.1   minoura 
    105  1.1   minoura /*
    106  1.1   minoura  * Power management I/O registers
    107  1.1   minoura  *  (offset from PMBASE)
    108  1.1   minoura  */
    109  1.1   minoura #define LPCIB_PM1_STS		0x00 /* ACPI PM1a_EVT_BLK fixed event status */
    110  1.1   minoura #define LPCIB_PM1_EN		0x02 /* ACPI PM1a_EVT_BLK fixed event enable */
    111  1.1   minoura #define LPCIB_PM1_CNT		0x04 /* ACPI PM1a_CNT_BLK */
    112  1.1   minoura #define LPCIB_PM1_TMR		0x08 /* ACPI PMTMR_BLK power mgmt timer */
    113  1.1   minoura #define LPCIB_PROC_CNT		0x10 /* ACPI P_BLK processor control */
    114  1.1   minoura #define LPCIB_LV2		0x14 /* ACPI P_BLK processor C2 control */
    115  1.2       mrg #define LPCIB_PM_CTRL		0x20 /* ACPI Power Management Control */
    116  1.2       mrg # define LPCIB_PM_SS_STATE_LOW	0x01 /* SpeedStep Low Power State */
    117  1.1   minoura #define LPCIB_GPE0_STS		0x28 /* ACPI GPE0_BLK GPE0 status */
    118  1.1   minoura #define LPCIB_GPE0_EN		0x2c /* ACPI GPE0_BLK GPE0 enable */
    119  1.1   minoura #define LPCIB_SMI_EN		0x30
    120  1.1   minoura # define LPCIB_SMI_EN_INTEL_USB2_EN	(1 << 18)
    121  1.1   minoura # define LPCIB_SMI_EN_LEGACY_USB2_EN	(1 << 17)
    122  1.1   minoura # define LPCIB_SMI_EN_PERIODIC_EN	(1 << 14)
    123  1.1   minoura # define LPCIB_SMI_EN_TCO_EN		(1 << 13)
    124  1.1   minoura # define LPCIB_SMI_EN_MCSMI_EN		(1 << 11)
    125  1.1   minoura # define LPCIB_SMI_EN_BIOS_RLS		(1 << 7)
    126  1.1   minoura # define LPCIB_SMI_EN_SWSMI_TMR_EN	(1 << 6)
    127  1.1   minoura # define LPCIB_SMI_EN_APMC_EN		(1 << 5)
    128  1.1   minoura # define LPCIB_SMI_EN_SLP_SMI_EN	(1 << 4)
    129  1.1   minoura # define LPCIB_SMI_EN_LEGACY_USB_EN	(1 << 3)
    130  1.1   minoura # define LPCIB_SMI_EN_BIOS_EN		(1 << 2)
    131  1.1   minoura # define LPCIB_SMI_EN_EOS		(1 << 1)
    132  1.1   minoura # define LPCIB_SMI_EN_GBL_SMI_EN	(1 << 0)
    133  1.1   minoura #define LPCIB_SMI_STS		0x34
    134  1.1   minoura #define LPCIB_ALT_GP_SMI_EN	0x38
    135  1.1   minoura #define LPCIB_ALT_GP_SMI_STS	0x3a
    136  1.1   minoura #define LPCIB_MON_SMI		0x40
    137  1.1   minoura #define LPCIB_DEVACT_STS	0x44
    138  1.1   minoura #define LPCIB_DEVTRAP_EN	0x48
    139  1.1   minoura #define LPCIB_BUS_ADDR_TRACK	0x4c
    140  1.1   minoura #define LPCIB_BUS_CYC_TRACK	0x4e
    141  1.2       mrg #define LPCIB_PM_SS_CNTL	0x50		/* SpeedStep control */
    142  1.2       mrg # define LPCIB_PM_SS_CNTL_ARB_DIS	0x01	/* disable arbiter */
    143  1.1   minoura 
    144  1.6   xtraeme /*
    145  1.9  jakllsch  * General Purpose I/O Registers
    146  1.9  jakllsch  *  (offset from GPIO_BASE)
    147  1.9  jakllsch  */
    148  1.9  jakllsch #define LPCIB_GPIO_GPIO_USE_SEL		0x00
    149  1.9  jakllsch #define LPCIB_GPIO_GP_IO_SEL		0x04
    150  1.9  jakllsch #define LPCIB_GPIO_GP_LVL		0x0c
    151  1.9  jakllsch #define LPCIB_GPIO_GPO_TTL		0x14
    152  1.9  jakllsch #define LPCIB_GPIO_GPO_BLINK		0x18
    153  1.9  jakllsch #define LPCIB_GPIO_GPI_INV		0x2c
    154  1.9  jakllsch #define LPCIB_GPIO_GPIO_USE_SEL2	0x30
    155  1.9  jakllsch #define LPCIB_GPIO_GP_IO_SEL2		0x34
    156  1.9  jakllsch #define LPCIB_GPIO_GP_LVL2		0x38
    157  1.9  jakllsch 
    158  1.9  jakllsch /*
    159  1.6   xtraeme  * SMBus controller registers.
    160  1.6   xtraeme  */
    161  1.6   xtraeme 
    162  1.6   xtraeme /* PCI configuration registers */
    163  1.6   xtraeme #define LPCIB_SMB_BASE	0x20		/* SMBus base address */
    164  1.6   xtraeme #define LPCIB_SMB_HOSTC	0x40		/* host configuration */
    165  1.6   xtraeme #define LPCIB_SMB_HOSTC_HSTEN	(1 << 0)	/* enable host controller */
    166  1.6   xtraeme #define LPCIB_SMB_HOSTC_SMIEN	(1 << 1)	/* generate SMI */
    167  1.6   xtraeme #define LPCIB_SMB_HOSTC_I2CEN	(1 << 2)	/* enable I2C commands */
    168  1.6   xtraeme 
    169  1.6   xtraeme /* SMBus I/O registers */
    170  1.6   xtraeme #define LPCIB_SMB_HS	0x00		/* host status */
    171  1.6   xtraeme #define LPCIB_SMB_HS_BUSY		(1 << 0)	/* running a command */
    172  1.6   xtraeme #define LPCIB_SMB_HS_INTR		(1 << 1)	/* command completed */
    173  1.6   xtraeme #define LPCIB_SMB_HS_DEVERR	(1 << 2)	/* command error */
    174  1.6   xtraeme #define LPCIB_SMB_HS_BUSERR	(1 << 3)	/* transaction collision */
    175  1.6   xtraeme #define LPCIB_SMB_HS_FAILED	(1 << 4)	/* failed bus transaction */
    176  1.6   xtraeme #define LPCIB_SMB_HS_SMBAL	(1 << 5)	/* SMBALERT# asserted */
    177  1.6   xtraeme #define LPCIB_SMB_HS_INUSE	(1 << 6)	/* bus semaphore */
    178  1.6   xtraeme #define LPCIB_SMB_HS_BDONE	(1 << 7)	/* byte received/transmitted */
    179  1.6   xtraeme #define LPCIB_SMB_HS_BITS		"\020\001BUSY\002INTR\003DEVERR\004BUSERR\005FAILED\006SMBAL\007INUSE\010BDONE"
    180  1.6   xtraeme #define LPCIB_SMB_HC	0x02		/* host control */
    181  1.6   xtraeme #define LPCIB_SMB_HC_INTREN	(1 << 0)	/* enable interrupts */
    182  1.6   xtraeme #define LPCIB_SMB_HC_KILL		(1 << 1)	/* kill current transaction */
    183  1.6   xtraeme #define LPCIB_SMB_HC_CMD_QUICK	(0 << 2)	/* QUICK command */
    184  1.6   xtraeme #define LPCIB_SMB_HC_CMD_BYTE	(1 << 2)	/* BYTE command */
    185  1.6   xtraeme #define LPCIB_SMB_HC_CMD_BDATA	(2 << 2)	/* BYTE DATA command */
    186  1.6   xtraeme #define LPCIB_SMB_HC_CMD_WDATA	(3 << 2)	/* WORD DATA command */
    187  1.6   xtraeme #define LPCIB_SMB_HC_CMD_PCALL	(4 << 2)	/* PROCESS CALL command */
    188  1.6   xtraeme #define LPCIB_SMB_HC_CMD_BLOCK	(5 << 2)	/* BLOCK command */
    189  1.6   xtraeme #define LPCIB_SMB_HC_CMD_I2CREAD	(6 << 2)	/* I2C READ command */
    190  1.6   xtraeme #define LPCIB_SMB_HC_CMD_BLOCKP	(7 << 2)	/* BLOCK PROCESS command */
    191  1.6   xtraeme #define LPCIB_SMB_HC_LASTB	(1 << 5)	/* last byte in block */
    192  1.6   xtraeme #define LPCIB_SMB_HC_START	(1 << 6)	/* start transaction */
    193  1.6   xtraeme #define LPCIB_SMB_HC_PECEN	(1 << 7)	/* enable PEC */
    194  1.6   xtraeme #define LPCIB_SMB_HCMD	0x03		/* host command */
    195  1.6   xtraeme #define LPCIB_SMB_TXSLVA	0x04		/* transmit slave address */
    196  1.6   xtraeme #define LPCIB_SMB_TXSLVA_READ	(1 << 0)	/* read direction */
    197  1.6   xtraeme #define LPCIB_SMB_TXSLVA_ADDR(x)	(((x) & 0x7f) << 1) /* 7-bit address */
    198  1.6   xtraeme #define LPCIB_SMB_HD0	0x05		/* host data 0 */
    199  1.6   xtraeme #define LPCIB_SMB_HD1	0x06		/* host data 1 */
    200  1.6   xtraeme #define LPCIB_SMB_HBDB	0x07		/* host block data byte */
    201  1.6   xtraeme #define LPCIB_SMB_PEC	0x08		/* PEC data */
    202  1.6   xtraeme #define LPCIB_SMB_RXSLVA	0x09		/* receive slave address */
    203  1.6   xtraeme #define LPCIB_SMB_SD	0x0a		/* receive slave data */
    204  1.6   xtraeme #define LPCIB_SMB_SD_MSG0(x)	((x) & 0xff)	/* data message byte 0 */
    205  1.6   xtraeme #define LPCIB_SMB_SD_MSG1(x)	((x) >> 8)	/* data message byte 1 */
    206  1.6   xtraeme #define LPCIB_SMB_AS	0x0c		/* auxiliary status */
    207  1.6   xtraeme #define LPCIB_SMB_AS_CRCE		(1 << 0)	/* CRC error */
    208  1.6   xtraeme #define LPCIB_SMB_AS_TCO		(1 << 1)	/* advanced TCO mode */
    209  1.6   xtraeme #define LPCIB_SMB_AC	0x0d		/* auxiliary control */
    210  1.6   xtraeme #define LPCIB_SMB_AC_AAC		(1 << 0)	/* automatically append CRC */
    211  1.6   xtraeme #define LPCIB_SMB_AC_E32B		(1 << 1)	/* enable 32-byte buffer */
    212  1.6   xtraeme #define LPCIB_SMB_SMLPC	0x0e		/* SMLink pin control */
    213  1.6   xtraeme #define LPCIB_SMB_SMLPC_LINK0	(1 << 0)	/* SMLINK0 pin state */
    214  1.6   xtraeme #define LPCIB_SMB_SMLPC_LINK1	(1 << 1)	/* SMLINK1 pin state */
    215  1.6   xtraeme #define LPCIB_SMB_SMLPC_CLKC	(1 << 2)	/* SMLINK0 pin is untouched */
    216  1.6   xtraeme #define LPCIB_SMB_SMBPC	0x0f		/* SMBus pin control */
    217  1.6   xtraeme #define LPCIB_SMB_SMBPC_CLK	(1 << 0)	/* SMBCLK pin state */
    218  1.6   xtraeme #define LPCIB_SMB_SMBPC_DATA	(1 << 1)	/* SMBDATA pin state */
    219  1.6   xtraeme #define LPCIB_SMB_SMBPC_CLKC	(1 << 2)	/* SMBCLK pin is untouched */
    220  1.6   xtraeme #define LPCIB_SMB_SS	0x10		/* slave status */
    221  1.6   xtraeme #define LPCIB_SMB_SS_HN		(1 << 0)	/* Host Notify command */
    222  1.6   xtraeme #define LPCIB_SMB_SCMD	0x11		/* slave command */
    223  1.6   xtraeme #define LPCIB_SMB_SCMD_INTREN	(1 << 0)	/* enable interrupts on HN */
    224  1.6   xtraeme #define LPCIB_SMB_SCMD_WKEN	(1 << 1)	/* wake on HN */
    225  1.6   xtraeme #define LPCIB_SMB_SCMD_SMBALDS	(1 << 2)	/* disable SMBALERT# intr */
    226  1.6   xtraeme #define LPCIB_SMB_NDADDR	0x14		/* notify device address */
    227  1.6   xtraeme #define LPCIB_SMB_NDADDR_ADDR(x)	((x) >> 1)	/* 7-bit address */
    228  1.6   xtraeme #define LPCIB_SMB_NDLOW	0x16		/* notify data low byte */
    229  1.6   xtraeme #define LPCIB_SMB_NDHIGH	0x17		/* notify data high byte */
    230  1.6   xtraeme 
    231  1.5   xtraeme /* ICH Chipset Configuration Registers (ICH6 and newer) */
    232  1.5   xtraeme #define LPCIB_RCBA		0xf0
    233  1.7  jmcneill #define LPCIB_RCBA_EN		0x00000001
    234  1.7  jmcneill #define	LPCIB_RCBA_SIZE		0x00004000
    235  1.7  jmcneill #define LPCIB_GCS_OFFSET		0x3410
    236  1.7  jmcneill #define LPCIB_GCS_NO_REBOOT		0x20
    237  1.7  jmcneill #define	LPCIB_RCBA_HPTC			0x00003404
    238  1.7  jmcneill #define	LPCIB_RCBA_HPTC_EN		0x00000080
    239  1.7  jmcneill #define	LPCIB_RCBA_HPTC_WIN_MASK	0x00000003
    240  1.7  jmcneill #define	LPCIB_RCBA_HPTC_0000		0x00000000
    241  1.7  jmcneill #define	LPCIB_RCBA_HPTC_0000_BASE	0xfed00000
    242  1.7  jmcneill #define	LPCIB_RCBA_HPTC_1000		0x00000001
    243  1.7  jmcneill #define	LPCIB_RCBA_HPTC_1000_BASE	0xfed01000
    244  1.7  jmcneill #define	LPCIB_RCBA_HPTC_2000		0x00000002
    245  1.7  jmcneill #define	LPCIB_RCBA_HPTC_2000_BASE	0xfed02000
    246  1.7  jmcneill #define	LPCIB_RCBA_HPTC_3000		0x00000003
    247  1.7  jmcneill #define	LPCIB_RCBA_HPTC_3000_BASE	0xfed03000
    248  1.5   xtraeme 
    249  1.1   minoura /*
    250  1.1   minoura  * System management TCO registers
    251  1.1   minoura  *  (offset from PMBASE)
    252  1.1   minoura  */
    253  1.1   minoura #define LPCIB_TCO_BASE		0x60
    254  1.1   minoura #define LPCIB_TCO_RLD		(LPCIB_TCO_BASE+0x00)
    255  1.1   minoura #define LPCIB_TCO_TMR		(LPCIB_TCO_BASE+0x01)
    256  1.5   xtraeme #define LPCIB_TCO_TMR2		(LPCIB_TCO_BASE+0x12) /* ICH6 and newer */
    257  1.5   xtraeme # define LPCIB_TCO_TMR_MASK 		0x3f
    258  1.1   minoura #define LPCIB_TCO_DAT_IN	(LPCIB_TCO_BASE+0x02)
    259  1.1   minoura #define LPCIB_TCO_DAT_OUT	(LPCIB_TCO_BASE+0x03)
    260  1.1   minoura #define LPCIB_TCO1_STS		(LPCIB_TCO_BASE+0x04)
    261  1.5   xtraeme # define LPCIB_TCO1_STS_TIMEOUT 	0x08
    262  1.1   minoura #define LPCIB_TCO2_STS		(LPCIB_TCO_BASE+0x06)
    263  1.5   xtraeme # define LPCIB_TCO2_STS_BOOT_STS 	0x04
    264  1.5   xtraeme # define LPCIB_TCO2_STS_SECONDS_TO_STS 	0x02
    265  1.1   minoura #define LPCIB_TCO1_CNT		(LPCIB_TCO_BASE+0x08)
    266  1.5   xtraeme # define LPCIB_TCO1_CNT_TCO_LOCK 	(1 << 12)
    267  1.1   minoura # define LPCIB_TCO1_CNT_TCO_TMR_HLT	(1 << 11)
    268  1.1   minoura # define LPCIB_TCO1_CNT_SEND_NOW	(1 << 10)
    269  1.1   minoura # define LPCIB_TCO1_CNT_NMI2SMI_EN	(1 << 9)
    270  1.1   minoura # define LPCIB_TCO1_CNT_NMI_NOW		(1 << 8)
    271  1.1   minoura #define LPCIB_TCO2_CNT		(LPCIB_TCO_BASE+0x0a)
    272  1.1   minoura #define LPCIB_TCO_MESSAGE1	(LPCIB_TCO_BASE+0x0c)
    273  1.1   minoura #define LPCIB_TCO_MESSAGE2	(LPCIB_TCO_BASE+0x0d)
    274  1.1   minoura #define LPCIB_TCO_WDSTATUS	(LPCIB_TCO_BASE+0x0e)
    275  1.1   minoura #define LPCIB_SW_IRQ_GEN	(LPCIB_TCO_BASE+0x10)
    276  1.1   minoura 
    277  1.1   minoura /*
    278  1.1   minoura  * TCO timer tick.  ICH datasheets say:
    279  1.1   minoura  *  - The timer is clocked at approximately 0.6 seconds
    280  1.1   minoura  *  - 6 bit; values of 0-3 will be ignored and should not be attempted
    281  1.1   minoura  */
    282  1.4     perry static __inline int
    283  1.6   xtraeme lpcib_tcotimer_tick_to_second(int ltick)
    284  1.1   minoura {
    285  1.6   xtraeme 	return ltick * 6 / 10;
    286  1.1   minoura }
    287  1.1   minoura 
    288  1.4     perry static __inline int
    289  1.6   xtraeme lpcib_tcotimer_second_to_tick(int ltick)
    290  1.1   minoura {
    291  1.6   xtraeme 	return ltick * 10 / 6;
    292  1.1   minoura }
    293  1.5   xtraeme 
    294  1.5   xtraeme #define LPCIB_TCOTIMER_MIN_TICK 	4
    295  1.5   xtraeme #define LPCIB_TCOTIMER2_MIN_TICK	2
    296  1.5   xtraeme #define LPCIB_TCOTIMER_MAX_TICK 	0x3f 	/* 39 seconds max */
    297  1.5   xtraeme #define LPCIB_TCOTIMER2_MAX_TICK 	0x265	/* 613 seconds max */
    298  1.6   xtraeme 
    299  1.6   xtraeme #endif /*  _DEV_IC_I82801LPGREG_H_ */
    300