Home | History | Annotate | Line # | Download | only in ic
ispmbox.h revision 1.5.2.1
      1  1.5.2.1     cgd /* $NetBSD: ispmbox.h,v 1.5.2.1 1998/11/07 05:51:21 cgd Exp $ */
      2      1.1     cgd /*
      3  1.5.2.1     cgd  * Mailbox and Queue Entry Definitions for for Qlogic ISP SCSI adapters.
      4      1.1     cgd  *
      5  1.5.2.1     cgd  *---------------------------------------
      6  1.5.2.1     cgd  * Copyright (c) 1997, 1998 by Matthew Jacob
      7      1.2     cgd  * NASA/Ames Research Center
      8      1.1     cgd  * All rights reserved.
      9  1.5.2.1     cgd  *---------------------------------------
     10      1.1     cgd  *
     11      1.1     cgd  * Redistribution and use in source and binary forms, with or without
     12      1.1     cgd  * modification, are permitted provided that the following conditions
     13      1.1     cgd  * are met:
     14      1.1     cgd  * 1. Redistributions of source code must retain the above copyright
     15      1.1     cgd  *    notice immediately at the beginning of the file, without modification,
     16      1.1     cgd  *    this list of conditions, and the following disclaimer.
     17      1.1     cgd  * 2. Redistributions in binary form must reproduce the above copyright
     18      1.1     cgd  *    notice, this list of conditions and the following disclaimer in the
     19      1.1     cgd  *    documentation and/or other materials provided with the distribution.
     20      1.1     cgd  * 3. The name of the author may not be used to endorse or promote products
     21      1.1     cgd  *    derived from this software without specific prior written permission.
     22      1.1     cgd  *
     23      1.1     cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     24      1.1     cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25      1.1     cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26      1.1     cgd  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     27      1.1     cgd  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28      1.1     cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29      1.1     cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30      1.1     cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31      1.1     cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32      1.1     cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33      1.1     cgd  * SUCH DAMAGE.
     34  1.5.2.1     cgd  *
     35      1.1     cgd  */
     36      1.1     cgd #ifndef	_ISPMBOX_H
     37      1.1     cgd #define	_ISPMBOX_H
     38      1.1     cgd 
     39      1.1     cgd /*
     40      1.1     cgd  * Mailbox Command Opcodes
     41      1.1     cgd  */
     42      1.1     cgd 
     43      1.1     cgd #define MBOX_NO_OP			0x0000
     44      1.1     cgd #define MBOX_LOAD_RAM			0x0001
     45      1.1     cgd #define MBOX_EXEC_FIRMWARE		0x0002
     46      1.1     cgd #define MBOX_DUMP_RAM			0x0003
     47      1.1     cgd #define MBOX_WRITE_RAM_WORD		0x0004
     48      1.1     cgd #define MBOX_READ_RAM_WORD		0x0005
     49      1.1     cgd #define MBOX_MAILBOX_REG_TEST		0x0006
     50      1.1     cgd #define MBOX_VERIFY_CHECKSUM		0x0007
     51      1.1     cgd #define MBOX_ABOUT_FIRMWARE		0x0008
     52      1.1     cgd 					/*   9 */
     53      1.1     cgd 					/*   a */
     54      1.1     cgd 					/*   b */
     55      1.1     cgd 					/*   c */
     56      1.1     cgd 					/*   d */
     57      1.1     cgd #define MBOX_CHECK_FIRMWARE		0x000e
     58      1.1     cgd 					/*   f */
     59      1.1     cgd #define MBOX_INIT_REQ_QUEUE		0x0010
     60      1.1     cgd #define MBOX_INIT_RES_QUEUE		0x0011
     61      1.1     cgd #define MBOX_EXECUTE_IOCB		0x0012
     62      1.1     cgd #define MBOX_WAKE_UP			0x0013
     63      1.1     cgd #define MBOX_STOP_FIRMWARE		0x0014
     64      1.1     cgd #define MBOX_ABORT			0x0015
     65      1.1     cgd #define MBOX_ABORT_DEVICE		0x0016
     66      1.1     cgd #define MBOX_ABORT_TARGET		0x0017
     67      1.1     cgd #define MBOX_BUS_RESET			0x0018
     68      1.1     cgd #define MBOX_STOP_QUEUE			0x0019
     69      1.1     cgd #define MBOX_START_QUEUE		0x001a
     70      1.1     cgd #define MBOX_SINGLE_STEP_QUEUE		0x001b
     71      1.1     cgd #define MBOX_ABORT_QUEUE		0x001c
     72      1.1     cgd #define MBOX_GET_DEV_QUEUE_STATUS	0x001d
     73      1.1     cgd 					/*  1e */
     74      1.1     cgd #define MBOX_GET_FIRMWARE_STATUS	0x001f
     75      1.1     cgd #define MBOX_GET_INIT_SCSI_ID		0x0020
     76      1.1     cgd #define MBOX_GET_SELECT_TIMEOUT		0x0021
     77      1.1     cgd #define MBOX_GET_RETRY_COUNT		0x0022
     78      1.1     cgd #define MBOX_GET_TAG_AGE_LIMIT		0x0023
     79      1.1     cgd #define MBOX_GET_CLOCK_RATE		0x0024
     80      1.1     cgd #define MBOX_GET_ACT_NEG_STATE		0x0025
     81      1.1     cgd #define MBOX_GET_ASYNC_DATA_SETUP_TIME	0x0026
     82      1.1     cgd #define MBOX_GET_SBUS_PARAMS		0x0027
     83      1.1     cgd #define MBOX_GET_TARGET_PARAMS		0x0028
     84      1.1     cgd #define MBOX_GET_DEV_QUEUE_PARAMS	0x0029
     85      1.1     cgd 					/*  2a */
     86      1.1     cgd 					/*  2b */
     87      1.1     cgd 					/*  2c */
     88      1.1     cgd 					/*  2d */
     89      1.1     cgd 					/*  2e */
     90      1.1     cgd 					/*  2f */
     91      1.1     cgd #define MBOX_SET_INIT_SCSI_ID		0x0030
     92      1.1     cgd #define MBOX_SET_SELECT_TIMEOUT		0x0031
     93      1.1     cgd #define MBOX_SET_RETRY_COUNT		0x0032
     94      1.1     cgd #define MBOX_SET_TAG_AGE_LIMIT		0x0033
     95      1.1     cgd #define MBOX_SET_CLOCK_RATE		0x0034
     96      1.1     cgd #define MBOX_SET_ACTIVE_NEG_STATE	0x0035
     97      1.1     cgd #define MBOX_SET_ASYNC_DATA_SETUP_TIME	0x0036
     98      1.1     cgd #define MBOX_SET_SBUS_CONTROL_PARAMS	0x0037
     99      1.3  mjacob #define		MBOX_SET_PCI_PARAMETERS	0x0037
    100      1.1     cgd #define MBOX_SET_TARGET_PARAMS		0x0038
    101      1.1     cgd #define MBOX_SET_DEV_QUEUE_PARAMS	0x0039
    102      1.1     cgd 					/*  3a */
    103      1.1     cgd 					/*  3b */
    104      1.1     cgd 					/*  3c */
    105      1.1     cgd 					/*  3d */
    106      1.1     cgd 					/*  3e */
    107      1.1     cgd 					/*  3f */
    108      1.1     cgd #define	MBOX_RETURN_BIOS_BLOCK_ADDR	0x0040
    109      1.1     cgd #define	MBOX_WRITE_FOUR_RAM_WORDS	0x0041
    110      1.1     cgd #define	MBOX_EXEC_BIOS_IOCB		0x0042
    111      1.1     cgd 
    112      1.3  mjacob /* These are for the ISP2100 FC cards */
    113      1.4  mjacob #define	MBOX_GET_LOOP_ID		0x20
    114      1.4  mjacob #define	MBOX_EXEC_COMMAND_IOCB_A64	0x54
    115      1.3  mjacob #define	MBOX_INIT_FIRMWARE		0x60
    116      1.3  mjacob #define	MBOX_GET_INIT_CONTROL_BLOCK	0x61
    117      1.3  mjacob #define	MBOX_INIT_LIP			0x62
    118      1.3  mjacob #define	MBOX_GET_FC_AL_POSITION_MAP	0x63
    119      1.3  mjacob #define	MBOX_GET_PORT_DB		0x64
    120      1.3  mjacob #define	MBOX_CLEAR_ACA			0x65
    121      1.3  mjacob #define	MBOX_TARGET_RESET		0x66
    122      1.3  mjacob #define	MBOX_CLEAR_TASK_SET		0x67
    123      1.3  mjacob #define	MBOX_ABORT_TASK_SET		0x68
    124      1.4  mjacob #define	MBOX_GET_FW_STATE		0x69
    125  1.5.2.1     cgd #define	MBOX_GET_LINK_STATUS		0x6a
    126  1.5.2.1     cgd #define	MBOX_INIT_LIP_RESET		0x6c
    127  1.5.2.1     cgd #define	MBOX_INIT_LIP_LOGIN		0x72
    128      1.3  mjacob 
    129      1.3  mjacob #define	ISP2100_SET_PCI_PARAM		0x00ff
    130      1.3  mjacob 
    131      1.1     cgd #define	MBOX_BUSY			0x04
    132      1.1     cgd 
    133      1.1     cgd typedef struct {
    134      1.3  mjacob 	u_int16_t param[8];
    135      1.1     cgd } mbreg_t;
    136      1.1     cgd 
    137      1.1     cgd /*
    138  1.5.2.1     cgd  * Mailbox Command Complete Status Codes
    139  1.5.2.1     cgd  */
    140  1.5.2.1     cgd #define	MBOX_COMMAND_COMPLETE		0x4000
    141  1.5.2.1     cgd #define	MBOX_INVALID_COMMAND		0x4001
    142  1.5.2.1     cgd #define	MBOX_HOST_INTERFACE_ERROR	0x4002
    143  1.5.2.1     cgd #define	MBOX_TEST_FAILED		0x4003
    144  1.5.2.1     cgd #define	MBOX_COMMAND_ERROR		0x4005
    145  1.5.2.1     cgd #define	MBOX_COMMAND_PARAM_ERROR	0x4006
    146  1.5.2.1     cgd 
    147  1.5.2.1     cgd /*
    148  1.5.2.1     cgd  * Asynchronous event status codes
    149  1.5.2.1     cgd  */
    150  1.5.2.1     cgd #define	ASYNC_BUS_RESET			0x8001
    151  1.5.2.1     cgd #define	ASYNC_SYSTEM_ERROR		0x8002
    152  1.5.2.1     cgd #define	ASYNC_RQS_XFER_ERR		0x8003
    153  1.5.2.1     cgd #define	ASYNC_RSP_XFER_ERR		0x8004
    154  1.5.2.1     cgd #define	ASYNC_QWAKEUP			0x8005
    155  1.5.2.1     cgd #define	ASYNC_TIMEOUT_RESET		0x8006
    156  1.5.2.1     cgd #define	ASYNC_UNSPEC_TMODE		0x8007
    157  1.5.2.1     cgd #define	ASYNC_EXTMSG_UNDERRUN		0x800A
    158  1.5.2.1     cgd #define	ASYNC_SCAM_INT			0x800B
    159  1.5.2.1     cgd #define	ASYNC_HUNG_SCSI			0x800C
    160  1.5.2.1     cgd #define	ASYNC_KILLED_BUS		0x800D
    161  1.5.2.1     cgd #define	ASYNC_BUS_TRANSIT		0x800E	/* LVD -> HVD, eg. */
    162  1.5.2.1     cgd #define	ASYNC_CMD_CMPLT			0x8020
    163  1.5.2.1     cgd #define	ASYNC_CTIO_DONE			0x8021
    164  1.5.2.1     cgd 
    165  1.5.2.1     cgd /* for ISP2100 only */
    166  1.5.2.1     cgd #define	ASYNC_LIP_OCCURRED		0x8010
    167  1.5.2.1     cgd #define	ASYNC_LOOP_UP			0x8011
    168  1.5.2.1     cgd #define	ASYNC_LOOP_DOWN			0x8012
    169  1.5.2.1     cgd #define	ASYNC_LOOP_RESET		0x8013
    170  1.5.2.1     cgd #define	ASYNC_PDB_CHANGED		0x8014	/* Port Database Changed */
    171  1.5.2.1     cgd #define	ASYNC_CHANGE_NOTIFY		0x8015
    172  1.5.2.1     cgd 
    173  1.5.2.1     cgd /*
    174      1.1     cgd  * Command Structure Definitions
    175      1.1     cgd  */
    176      1.1     cgd 
    177      1.1     cgd typedef struct {
    178      1.1     cgd 	u_int32_t	ds_base;
    179      1.1     cgd 	u_int32_t	ds_count;
    180      1.1     cgd } ispds_t;
    181      1.1     cgd 
    182      1.1     cgd typedef struct {
    183      1.1     cgd #if BYTE_ORDER == BIG_ENDIAN
    184      1.1     cgd 	u_int8_t	rqs_entry_count;
    185      1.1     cgd 	u_int8_t	rqs_entry_type;
    186      1.1     cgd 	u_int8_t	rqs_flags;
    187      1.1     cgd 	u_int8_t	rqs_seqno;
    188      1.1     cgd #else
    189      1.1     cgd 	u_int8_t	rqs_entry_type;
    190      1.1     cgd 	u_int8_t	rqs_entry_count;
    191      1.1     cgd 	u_int8_t	rqs_seqno;
    192      1.1     cgd 	u_int8_t	rqs_flags;
    193      1.1     cgd #endif
    194      1.1     cgd } isphdr_t;
    195      1.1     cgd 
    196      1.1     cgd /* RQS Flag definitions */
    197      1.1     cgd #define	RQSFLAG_CONTINUATION	0x01
    198      1.1     cgd #define	RQSFLAG_FULL		0x02
    199      1.1     cgd #define	RQSFLAG_BADHEADER	0x04
    200      1.1     cgd #define	RQSFLAG_BADPACKET	0x08
    201      1.3  mjacob 
    202      1.1     cgd /* RQS entry_type definitions */
    203  1.5.2.1     cgd #define	RQSTYPE_REQUEST		0x01
    204  1.5.2.1     cgd #define	RQSTYPE_DATASEG		0x02
    205  1.5.2.1     cgd #define	RQSTYPE_RESPONSE	0x03
    206  1.5.2.1     cgd #define	RQSTYPE_MARKER		0x04
    207  1.5.2.1     cgd #define	RQSTYPE_CMDONLY		0x05
    208  1.5.2.1     cgd #define	RQSTYPE_ATIO		0x06	/* Target Mode */
    209  1.5.2.1     cgd #define	RQSTYPE_CTIO0		0x07	/* Target Mode */
    210  1.5.2.1     cgd #define	RQSTYPE_SCAM		0x08
    211  1.5.2.1     cgd #define	RQSTYPE_A64		0x09
    212  1.5.2.1     cgd #define	RQSTYPE_A64_CONT	0x0a
    213  1.5.2.1     cgd #define	RQSTYPE_ENABLE_LUN	0x0b	/* Target Mode */
    214  1.5.2.1     cgd #define	RQSTYPE_MODIFY_LUN	0x0c	/* Target Mode */
    215  1.5.2.1     cgd #define	RQSTYPE_NOTIFY		0x0d	/* Target Mode */
    216  1.5.2.1     cgd #define	RQSTYPE_NOTIFY_ACK	0x0e	/* Target Mode */
    217  1.5.2.1     cgd #define	RQSTYPE_CTIO1		0x0f	/* Target Mode */
    218  1.5.2.1     cgd #define	RQSTYPE_STATUS_CONT	0x10
    219  1.5.2.1     cgd #define	RQSTYPE_T2RQS		0x11
    220  1.5.2.1     cgd 
    221  1.5.2.1     cgd #define	RQSTYPE_T4RQS		0x15
    222  1.5.2.1     cgd #define	RQSTYPE_ATIO2		0x16
    223  1.5.2.1     cgd #define	RQSTYPE_CTIO2		0x17
    224  1.5.2.1     cgd #define	RQSTYPE_CSET0		0x18
    225  1.5.2.1     cgd #define	RQSTYPE_T3RQS		0x19
    226  1.5.2.1     cgd 
    227  1.5.2.1     cgd #define	RQSTYPE_CTIO3		0x1f
    228      1.1     cgd 
    229      1.1     cgd 
    230      1.1     cgd #define	ISP_RQDSEG	4
    231      1.1     cgd typedef struct {
    232      1.1     cgd 	isphdr_t	req_header;
    233      1.1     cgd 	u_int32_t	req_handle;
    234      1.1     cgd #if BYTE_ORDER == BIG_ENDIAN
    235      1.1     cgd 	u_int8_t	req_target;
    236      1.1     cgd 	u_int8_t	req_lun_trn;
    237      1.1     cgd #else
    238      1.1     cgd 	u_int8_t	req_lun_trn;
    239      1.1     cgd 	u_int8_t	req_target;
    240      1.1     cgd #endif
    241      1.1     cgd 	u_int16_t	req_cdblen;
    242      1.1     cgd #define	req_modifier	req_cdblen	/* marker packet */
    243      1.1     cgd 	u_int16_t	req_flags;
    244      1.1     cgd 	u_int16_t	_res1;
    245      1.1     cgd 	u_int16_t	req_time;
    246      1.1     cgd 	u_int16_t	req_seg_count;
    247      1.1     cgd 	u_int8_t	req_cdb[12];
    248      1.1     cgd 	ispds_t		req_dataseg[ISP_RQDSEG];
    249      1.1     cgd } ispreq_t;
    250      1.1     cgd 
    251      1.3  mjacob #define	ISP_RQDSEG_T2	3
    252      1.3  mjacob typedef struct {
    253      1.3  mjacob 	isphdr_t	req_header;
    254      1.3  mjacob 	u_int32_t	req_handle;
    255      1.3  mjacob #if BYTE_ORDER == BIG_ENDIAN
    256      1.3  mjacob 	u_int8_t	req_target;
    257      1.3  mjacob 	u_int8_t	req_lun_trn;
    258      1.3  mjacob #else
    259      1.3  mjacob 	u_int8_t	req_lun_trn;
    260      1.3  mjacob 	u_int8_t	req_target;
    261      1.3  mjacob #endif
    262      1.3  mjacob 	u_int16_t	_res1;
    263      1.4  mjacob 	u_int16_t	req_flags;
    264      1.4  mjacob 	u_int16_t	_res2;
    265      1.3  mjacob 	u_int16_t	req_time;
    266      1.3  mjacob 	u_int16_t	req_seg_count;
    267      1.3  mjacob 	u_int32_t	req_cdb[4];
    268      1.3  mjacob 	u_int32_t	req_totalcnt;
    269      1.3  mjacob 	ispds_t		req_dataseg[ISP_RQDSEG_T2];
    270      1.3  mjacob } ispreqt2_t;
    271      1.3  mjacob 
    272      1.1     cgd /* req_flag values */
    273      1.1     cgd #define	REQFLAG_NODISCON	0x0001
    274      1.1     cgd #define	REQFLAG_HTAG		0x0002
    275      1.1     cgd #define	REQFLAG_OTAG		0x0004
    276      1.1     cgd #define	REQFLAG_STAG		0x0008
    277      1.1     cgd #define	REQFLAG_TARGET_RTN	0x0010
    278      1.1     cgd 
    279      1.1     cgd #define	REQFLAG_NODATA		0x0000
    280      1.1     cgd #define	REQFLAG_DATA_IN		0x0020
    281      1.1     cgd #define	REQFLAG_DATA_OUT	0x0040
    282      1.1     cgd #define	REQFLAG_DATA_UNKNOWN	0x0060
    283      1.1     cgd 
    284      1.1     cgd #define	REQFLAG_DISARQ		0x0100
    285  1.5.2.1     cgd #define	REQFLAG_FRC_ASYNC	0x0200
    286  1.5.2.1     cgd #define	REQFLAG_FRC_SYNC	0x0400
    287  1.5.2.1     cgd #define	REQFLAG_FRC_WIDE	0x0800
    288  1.5.2.1     cgd #define	REQFLAG_NOPARITY	0x1000
    289  1.5.2.1     cgd #define	REQFLAG_STOPQ		0x2000
    290  1.5.2.1     cgd #define	REQFLAG_XTRASNS		0x4000
    291  1.5.2.1     cgd #define	REQFLAG_PRIORITY	0x8000
    292      1.1     cgd 
    293      1.1     cgd typedef struct {
    294      1.1     cgd 	isphdr_t	req_header;
    295      1.1     cgd 	u_int32_t	req_handle;
    296      1.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    297      1.1     cgd 	u_int8_t	req_target;
    298      1.1     cgd 	u_int8_t	req_lun_trn;
    299      1.1     cgd #else
    300      1.1     cgd 	u_int8_t	req_lun_trn;
    301      1.1     cgd 	u_int8_t	req_target;
    302      1.1     cgd #endif
    303      1.1     cgd 	u_int16_t	req_cdblen;
    304      1.1     cgd 	u_int16_t	req_flags;
    305      1.1     cgd 	u_int16_t	_res1;
    306      1.1     cgd 	u_int16_t	req_time;
    307      1.1     cgd 	u_int16_t	req_seg_count;
    308      1.1     cgd 	u_int8_t	req_cdb[44];
    309      1.1     cgd } ispextreq_t;
    310      1.1     cgd 
    311      1.1     cgd #define	ISP_CDSEG	7
    312      1.1     cgd typedef struct {
    313      1.1     cgd 	isphdr_t	req_header;
    314      1.1     cgd 	u_int32_t	_res1;
    315      1.1     cgd 	ispds_t		req_dataseg[ISP_CDSEG];
    316      1.1     cgd } ispcontreq_t;
    317      1.1     cgd 
    318      1.1     cgd typedef struct {
    319      1.1     cgd 	isphdr_t	req_header;
    320      1.1     cgd 	u_int32_t	_res1;
    321      1.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    322      1.1     cgd 	u_int8_t	req_target;
    323      1.1     cgd 	u_int8_t	req_lun_trn;
    324      1.1     cgd 	u_int8_t	_res2;
    325      1.1     cgd 	u_int8_t	req_modifier;
    326      1.1     cgd #else
    327      1.1     cgd 	u_int8_t	req_lun_trn;
    328      1.1     cgd 	u_int8_t	req_target;
    329      1.1     cgd 	u_int8_t	req_modifier;
    330      1.1     cgd 	u_int8_t	_res2;
    331      1.1     cgd #endif
    332      1.3  mjacob } ispmarkreq_t;
    333      1.1     cgd 
    334      1.1     cgd #define SYNC_DEVICE	0
    335      1.1     cgd #define SYNC_TARGET	1
    336      1.1     cgd #define SYNC_ALL	2
    337      1.1     cgd 
    338      1.1     cgd typedef struct {
    339      1.1     cgd 	isphdr_t	req_header;
    340      1.1     cgd 	u_int32_t	req_handle;
    341      1.1     cgd 	u_int16_t	req_scsi_status;
    342      1.1     cgd 	u_int16_t	req_completion_status;
    343      1.1     cgd 	u_int16_t	req_state_flags;
    344      1.1     cgd 	u_int16_t	req_status_flags;
    345      1.1     cgd 	u_int16_t	req_time;
    346      1.1     cgd 	u_int16_t	req_sense_len;
    347      1.1     cgd 	u_int32_t	req_resid;
    348      1.1     cgd 	u_int8_t	_res1[8];
    349      1.1     cgd 	u_int8_t	req_sense_data[32];
    350      1.1     cgd } ispstatusreq_t;
    351      1.1     cgd 
    352      1.3  mjacob /*
    353      1.3  mjacob  * For Qlogic 2100, the high order byte of SCSI status has
    354      1.3  mjacob  * additional meaning.
    355      1.3  mjacob  */
    356      1.3  mjacob #define	RQCS_RU	0x800	/* Residual Under */
    357      1.3  mjacob #define	RQCS_RO	0x400	/* Residual Over */
    358      1.3  mjacob #define	RQCS_SV	0x200	/* Sense Length Valid */
    359      1.3  mjacob #define	RQCS_RV	0x100	/* Residual Valid */
    360      1.3  mjacob 
    361      1.3  mjacob /*
    362      1.3  mjacob  * Completion Status Codes.
    363      1.3  mjacob  */
    364      1.1     cgd #define RQCS_COMPLETE			0x0000
    365      1.1     cgd #define RQCS_INCOMPLETE			0x0001
    366      1.1     cgd #define RQCS_DMA_ERROR			0x0002
    367      1.1     cgd #define RQCS_TRANSPORT_ERROR		0x0003
    368      1.1     cgd #define RQCS_RESET_OCCURRED		0x0004
    369      1.1     cgd #define RQCS_ABORTED			0x0005
    370      1.1     cgd #define RQCS_TIMEOUT			0x0006
    371      1.1     cgd #define RQCS_DATA_OVERRUN		0x0007
    372      1.1     cgd #define RQCS_COMMAND_OVERRUN		0x0008
    373      1.1     cgd #define RQCS_STATUS_OVERRUN		0x0009
    374      1.1     cgd #define RQCS_BAD_MESSAGE		0x000a
    375      1.1     cgd #define RQCS_NO_MESSAGE_OUT		0x000b
    376      1.1     cgd #define RQCS_EXT_ID_FAILED		0x000c
    377      1.1     cgd #define RQCS_IDE_MSG_FAILED		0x000d
    378      1.1     cgd #define RQCS_ABORT_MSG_FAILED		0x000e
    379      1.1     cgd #define RQCS_REJECT_MSG_FAILED		0x000f
    380      1.1     cgd #define RQCS_NOP_MSG_FAILED		0x0010
    381      1.1     cgd #define RQCS_PARITY_ERROR_MSG_FAILED	0x0011
    382      1.1     cgd #define RQCS_DEVICE_RESET_MSG_FAILED	0x0012
    383      1.1     cgd #define RQCS_ID_MSG_FAILED		0x0013
    384      1.1     cgd #define RQCS_UNEXP_BUS_FREE		0x0014
    385      1.1     cgd #define RQCS_DATA_UNDERRUN		0x0015
    386  1.5.2.1     cgd #define	RQCS_XACT_ERR1			0x0018
    387  1.5.2.1     cgd #define	RQCS_XACT_ERR2			0x0019
    388  1.5.2.1     cgd #define	RQCS_XACT_ERR3			0x001A
    389  1.5.2.1     cgd #define	RQCS_BAD_ENTRY			0x001B
    390  1.5.2.1     cgd #define	RQCS_QUEUE_FULL			0x001C
    391  1.5.2.1     cgd #define	RQCS_PHASE_SKIPPED		0x001D
    392  1.5.2.1     cgd #define	RQCS_ARQS_FAILED		0x001E
    393  1.5.2.1     cgd #define	RQCS_WIDE_FAILED		0x001F
    394  1.5.2.1     cgd #define	RQCS_SYNCXFER_FAILED		0x0020
    395  1.5.2.1     cgd #define	RQCS_LVD_BUSERR			0x0021
    396  1.5.2.1     cgd 
    397      1.3  mjacob /* 2100 Only Completion Codes */
    398      1.3  mjacob #define	RQCS_PORT_UNAVAILABLE		0x0028
    399      1.3  mjacob #define	RQCS_PORT_LOGGED_OUT		0x0029
    400      1.3  mjacob #define	RQCS_PORT_CHANGED		0x002A
    401      1.3  mjacob #define	RQCS_PORT_BUSY			0x002B
    402      1.1     cgd 
    403      1.3  mjacob /*
    404      1.3  mjacob  * State Flags (not applicable to 2100)
    405      1.3  mjacob  */
    406      1.1     cgd #define RQSF_GOT_BUS			0x0100
    407      1.1     cgd #define RQSF_GOT_TARGET			0x0200
    408      1.1     cgd #define RQSF_SENT_CDB			0x0400
    409      1.5  mjacob #define RQSF_XFRD_DATA			0x0800
    410      1.1     cgd #define RQSF_GOT_STATUS			0x1000
    411      1.1     cgd #define RQSF_GOT_SENSE			0x2000
    412      1.5  mjacob #define	RQSF_XFER_COMPLETE		0x4000
    413      1.1     cgd 
    414      1.3  mjacob /*
    415      1.3  mjacob  * Status Flags (not applicable to 2100)
    416      1.3  mjacob  */
    417      1.1     cgd #define RQSTF_DISCONNECT		0x0001
    418      1.1     cgd #define RQSTF_SYNCHRONOUS		0x0002
    419      1.1     cgd #define RQSTF_PARITY_ERROR		0x0004
    420      1.1     cgd #define RQSTF_BUS_RESET			0x0008
    421      1.1     cgd #define RQSTF_DEVICE_RESET		0x0010
    422      1.1     cgd #define RQSTF_ABORTED			0x0020
    423      1.1     cgd #define RQSTF_TIMEOUT			0x0040
    424      1.1     cgd #define RQSTF_NEGOTIATION		0x0080
    425      1.3  mjacob 
    426      1.3  mjacob /*
    427  1.5.2.1     cgd  * Target Mode Structures
    428  1.5.2.1     cgd  */
    429  1.5.2.1     cgd /*
    430  1.5.2.1     cgd  * Used for Enable LUN and Modify Lun types.
    431  1.5.2.1     cgd  * (for FC, pre-1.14 FW layout revision).
    432  1.5.2.1     cgd  */
    433  1.5.2.1     cgd typedef struct {
    434  1.5.2.1     cgd 	isphdr_t	req_header;
    435  1.5.2.1     cgd 	u_int32_t	req_handle;
    436  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    437  1.5.2.1     cgd 	u_int8_t	_reserved0;
    438  1.5.2.1     cgd 	u_int8_t	req_lun;	/* HOST->FW: LUN to enable */
    439  1.5.2.1     cgd #else
    440  1.5.2.1     cgd 	u_int8_t	req_lun;	/* HOST->FW: LUN to enable */
    441  1.5.2.1     cgd 	u_int8_t	_reserved0;
    442  1.5.2.1     cgd #endif
    443  1.5.2.1     cgd 	u_int16_t	_reserved1[3];
    444  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    445  1.5.2.1     cgd 	u_int8_t	_reserved2;
    446  1.5.2.1     cgd 	u_int8_t	req_status;	/* FW->HOST: Status of Request */
    447  1.5.2.1     cgd 	u_int8_t	req_imcount;	/* HOST->FW: Immediate Notify Count */
    448  1.5.2.1     cgd 	u_int8_t	req_cmdcount;	/* HOST->FW: ATIO Count */
    449  1.5.2.1     cgd #else
    450  1.5.2.1     cgd 	u_int8_t	req_status;	/* FW->HOST: Status of Request */
    451  1.5.2.1     cgd 	u_int8_t	_reserved2;
    452  1.5.2.1     cgd 	u_int8_t	req_cmdcount;	/* HOST->FW: ATIO Count */
    453  1.5.2.1     cgd 	u_int8_t	req_imcount;	/* HOST->FW: Immediate Notify Count */
    454  1.5.2.1     cgd #endif
    455  1.5.2.1     cgd 	u_int16_t	_reserved3;
    456  1.5.2.1     cgd 	u_int16_t	req_timeout;	/* HOST->FW: Lun timeout value */
    457  1.5.2.1     cgd } isplun_t;
    458  1.5.2.1     cgd /* inbound status */
    459  1.5.2.1     cgd #define	LUN_OKAY	0x01
    460  1.5.2.1     cgd #define	LUN_ERR		0x04
    461  1.5.2.1     cgd #define	LUN_NOCAP	0x16
    462  1.5.2.1     cgd #define	LUN_ENABLED	0x3e
    463  1.5.2.1     cgd /* outbound flags */
    464  1.5.2.1     cgd #define	LUN_INCR_CMD	0x0001
    465  1.5.2.1     cgd #define	LUN_DECR_CMD	0x0002
    466  1.5.2.1     cgd #define	LUN_INCR_IMMED	0x0100
    467  1.5.2.1     cgd #define	LUN_DECR_IMMED	0x0200
    468  1.5.2.1     cgd 
    469  1.5.2.1     cgd typedef struct {
    470  1.5.2.1     cgd 	isphdr_t	req_header;
    471  1.5.2.1     cgd 	u_int32_t	req_handle;
    472  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    473  1.5.2.1     cgd 	u_int8_t	req_initiator;
    474  1.5.2.1     cgd 	u_int8_t	req_lun;
    475  1.5.2.1     cgd #else
    476  1.5.2.1     cgd 	u_int8_t	req_lun;
    477  1.5.2.1     cgd 	u_int8_t	req_initiator;
    478  1.5.2.1     cgd #endif
    479  1.5.2.1     cgd 	u_int16_t	req_flags;	/* NOTIFY_ACK only */
    480  1.5.2.1     cgd 	u_int16_t	_reserved1[2];
    481  1.5.2.1     cgd 	u_int16_t	req_status;
    482  1.5.2.1     cgd 	u_int16_t	req_task_flags;
    483  1.5.2.1     cgd 	u_int16_t	req_sequence;
    484  1.5.2.1     cgd } ispnotify_t;
    485  1.5.2.1     cgd 
    486  1.5.2.1     cgd #define	IN_NOCAP	0x16
    487  1.5.2.1     cgd #define	IN_IDE_RECEIVED	0x33
    488  1.5.2.1     cgd #define	IN_RSRC_UNAVAIL	0x34
    489  1.5.2.1     cgd #define	IN_MSG_RECEIVED	0x36
    490  1.5.2.1     cgd 
    491  1.5.2.1     cgd typedef struct {
    492  1.5.2.1     cgd 	isphdr_t	req_header;
    493  1.5.2.1     cgd 	u_int32_t	req_handle;
    494  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    495  1.5.2.1     cgd 	u_int8_t	req_initiator;
    496  1.5.2.1     cgd 	u_int8_t	req_lun;
    497  1.5.2.1     cgd #else
    498  1.5.2.1     cgd 	u_int8_t	req_lun;
    499  1.5.2.1     cgd 	u_int8_t	req_initiator;
    500  1.5.2.1     cgd #endif
    501  1.5.2.1     cgd 	u_int16_t	req_rxid;
    502  1.5.2.1     cgd 	u_int16_t	req_flags;
    503  1.5.2.1     cgd 	u_int16_t	req_status;
    504  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    505  1.5.2.1     cgd 	u_int8_t	req_taskcodes;
    506  1.5.2.1     cgd 	u_int8_t	_reserved0;
    507  1.5.2.1     cgd 	u_int8_t	req_execodes;
    508  1.5.2.1     cgd 	u_int8_t	req_taskflags;
    509  1.5.2.1     cgd #else
    510  1.5.2.1     cgd 	u_int8_t	_reserved0;
    511  1.5.2.1     cgd 	u_int8_t	req_taskcodes;
    512  1.5.2.1     cgd 	u_int8_t	req_taskflags;
    513  1.5.2.1     cgd 	u_int8_t	req_execodes;
    514  1.5.2.1     cgd #endif
    515  1.5.2.1     cgd 	u_int8_t	req_cdb[16];
    516  1.5.2.1     cgd 	u_int32_t	req_datalen;
    517  1.5.2.1     cgd 	u_int16_t	req_scclun;
    518  1.5.2.1     cgd 	u_int16_t	_reserved1;;
    519  1.5.2.1     cgd 	u_int16_t	req_scsi_status;
    520  1.5.2.1     cgd 	u_int8_t	req_sense[18];
    521  1.5.2.1     cgd } ispatiot2_t;
    522  1.5.2.1     cgd 
    523  1.5.2.1     cgd #define	ATIO_PATH_INVALID	0x07
    524  1.5.2.1     cgd #define	ATIO_PHASE_ERROR	0x14
    525  1.5.2.1     cgd #define	ATIO_NOCAP		0x16
    526  1.5.2.1     cgd #define	ATIO_BDR_MSG		0x17
    527  1.5.2.1     cgd #define	ATIO_CDB_RECEIVED	0x3d
    528  1.5.2.1     cgd 
    529  1.5.2.1     cgd #define	ATIO_SENSEVALID		0x80
    530  1.5.2.1     cgd 
    531  1.5.2.1     cgd /*
    532  1.5.2.1     cgd  * Continue Target I/O, type 2
    533  1.5.2.1     cgd  */
    534  1.5.2.1     cgd typedef struct {
    535  1.5.2.1     cgd 	isphdr_t	req_header;
    536  1.5.2.1     cgd 	u_int32_t	req_handle;
    537  1.5.2.1     cgd #if	BYTE_ORDER == BIG_ENDIAN
    538  1.5.2.1     cgd 	u_int8_t	req_initiator;
    539  1.5.2.1     cgd 	u_int8_t	req_lun;
    540  1.5.2.1     cgd #else
    541  1.5.2.1     cgd 	u_int8_t	req_lun;
    542  1.5.2.1     cgd 	u_int8_t	req_initiator;
    543  1.5.2.1     cgd #endif
    544  1.5.2.1     cgd 	u_int16_t	req_rxid;
    545  1.5.2.1     cgd 	u_int16_t	req_flags;
    546  1.5.2.1     cgd 	u_int16_t	req_status;
    547  1.5.2.1     cgd 	u_int16_t	req_timeout;
    548  1.5.2.1     cgd 	u_int16_t	req_seg_count;	/* data segment count */
    549  1.5.2.1     cgd 	u_int8_t	req_reloff[4];	/* relative offset */
    550  1.5.2.1     cgd 	u_int8_t	req_resid[4];	/* residual */
    551  1.5.2.1     cgd 	u_int8_t	_reserved0[4];
    552  1.5.2.1     cgd 	union {				/* should be offset 0x20 */
    553  1.5.2.1     cgd 		struct {
    554  1.5.2.1     cgd 			u_int16_t _reserved0;
    555  1.5.2.1     cgd 			u_int16_t req_scsi_status;
    556  1.5.2.1     cgd 			u_int32_t req_datalen;
    557  1.5.2.1     cgd 			ispds_t	req_dataseg[ISP_RQDSEG_T2];
    558  1.5.2.1     cgd 		} mode0;
    559  1.5.2.1     cgd 		struct {
    560  1.5.2.1     cgd 			u_int16_t req_sense_len;
    561  1.5.2.1     cgd 			u_int16_t req_scsi_status;
    562  1.5.2.1     cgd 			u_int32_t req_response_length;
    563  1.5.2.1     cgd 			u_int8_t req_response[26];
    564  1.5.2.1     cgd 		} mode1;
    565  1.5.2.1     cgd 		struct {
    566  1.5.2.1     cgd 			u_int16_t _reserved0[2];
    567  1.5.2.1     cgd 			u_int32_t req_datalen;
    568  1.5.2.1     cgd 			ispds_t	req_fcpiudata;
    569  1.5.2.1     cgd 		} mode2;
    570  1.5.2.1     cgd 	} req_m;
    571  1.5.2.1     cgd } ispctiot2_t;
    572  1.5.2.1     cgd 
    573  1.5.2.1     cgd #define	CTIO_SEND_STATUS	0x8000
    574  1.5.2.1     cgd #define	CTIO_SEND_DATA		0x0040	/* To initiator */
    575  1.5.2.1     cgd #define	CTIO_RECV_DATA		0x0080
    576  1.5.2.1     cgd #define	CTIO_NODATA		0x00C0
    577  1.5.2.1     cgd 
    578  1.5.2.1     cgd #define	CTIO2_SMODE0		0x0000
    579  1.5.2.1     cgd #define	CTIO2_SMODE1		0x0001
    580  1.5.2.1     cgd #define	CTIO2_SMODE2		0x0002
    581  1.5.2.1     cgd 
    582  1.5.2.1     cgd #define	CTIO2_RESP_VALID	0x0100
    583  1.5.2.1     cgd #define	CTIO2_STATUS_VALID	0x0200
    584  1.5.2.1     cgd #define	CTIO2_RSPOVERUN		0x0400
    585  1.5.2.1     cgd #define	CTIO2_RSPUNDERUN	0x0800
    586  1.5.2.1     cgd 
    587  1.5.2.1     cgd 
    588  1.5.2.1     cgd /*
    589      1.3  mjacob  * FC (ISP2100) specific data structures
    590      1.3  mjacob  */
    591      1.3  mjacob 
    592      1.3  mjacob /*
    593      1.3  mjacob  * Initialization Control Block
    594  1.5.2.1     cgd  *
    595  1.5.2.1     cgd  * Version One format.
    596      1.3  mjacob  */
    597      1.3  mjacob typedef struct {
    598      1.3  mjacob #if BYTE_ORDER == BIG_ENDIAN
    599      1.3  mjacob 	u_int8_t	_reserved0;
    600      1.3  mjacob 	u_int8_t	icb_version;
    601      1.3  mjacob #else
    602      1.3  mjacob 	u_int8_t	icb_version;
    603      1.3  mjacob 	u_int8_t	_reserved0;
    604      1.3  mjacob #endif
    605      1.3  mjacob         u_int16_t	icb_fwoptions;
    606      1.3  mjacob         u_int16_t	icb_maxfrmlen;
    607      1.3  mjacob 	u_int16_t	icb_maxalloc;
    608      1.3  mjacob 	u_int16_t	icb_execthrottle;
    609      1.3  mjacob #if BYTE_ORDER == BIG_ENDIAN
    610      1.3  mjacob 	u_int8_t	icb_retry_delay;
    611      1.3  mjacob 	u_int8_t	icb_retry_count;
    612      1.3  mjacob #else
    613      1.3  mjacob 	u_int8_t	icb_retry_count;
    614      1.3  mjacob 	u_int8_t	icb_retry_delay;
    615      1.3  mjacob #endif
    616  1.5.2.1     cgd         u_int8_t	icb_nodename[8];
    617      1.3  mjacob 	u_int16_t	icb_hardaddr;
    618  1.5.2.1     cgd #if BYTE_ORDER == BIG_ENDIAN
    619  1.5.2.1     cgd 	u_int8_t	_reserved1;
    620  1.5.2.1     cgd 	u_int8_t	icb_iqdevtype;
    621  1.5.2.1     cgd #else
    622  1.5.2.1     cgd 	u_int8_t	icb_iqdevtype;
    623  1.5.2.1     cgd 	u_int8_t	_reserved1;
    624  1.5.2.1     cgd #endif
    625  1.5.2.1     cgd         u_int8_t	icb_portname[8];
    626      1.3  mjacob 	u_int16_t	icb_rqstout;
    627      1.3  mjacob 	u_int16_t	icb_rspnsin;
    628      1.3  mjacob         u_int16_t	icb_rqstqlen;
    629      1.3  mjacob         u_int16_t	icb_rsltqlen;
    630      1.3  mjacob         u_int16_t	icb_rqstaddr[4];
    631      1.3  mjacob         u_int16_t	icb_respaddr[4];
    632      1.3  mjacob } isp_icb_t;
    633  1.5.2.1     cgd #define	ICB_VERSION1	1
    634  1.5.2.1     cgd 
    635  1.5.2.1     cgd #define	ICBOPT_HARD_ADDRESS	(1<<0)
    636  1.5.2.1     cgd #define	ICBOPT_FAIRNESS		(1<<1)
    637  1.5.2.1     cgd #define	ICBOPT_FULL_DUPLEX	(1<<2)
    638  1.5.2.1     cgd #define	ICBOPT_FAST_POST	(1<<3)
    639  1.5.2.1     cgd #define	ICBOPT_TGT_ENABLE	(1<<4)
    640  1.5.2.1     cgd #define	ICBOPT_INI_DISABLE	(1<<5)
    641  1.5.2.1     cgd #define	ICBOPT_INI_ADISC	(1<<6)
    642  1.5.2.1     cgd #define	ICBOPT_INI_TGTTYPE	(1<<7)
    643  1.5.2.1     cgd #define	ICBOPT_PDBCHANGE_AE	(1<<8)
    644  1.5.2.1     cgd #define	ICBOPT_NOLIP		(1<<9)
    645  1.5.2.1     cgd #define	ICBOPT_SRCHDOWN		(1<<10)
    646  1.5.2.1     cgd #define	ICBOPT_PREVLOOP		(1<<11)
    647  1.5.2.1     cgd #define	ICBOPT_STOP_ON_QFULL	(1<<12)
    648  1.5.2.1     cgd #define	ICBOPT_FULL_LOGIN	(1<<13)
    649  1.5.2.1     cgd #define	ICBOPT_USE_PORTNAME	(1<<14)
    650  1.5.2.1     cgd 
    651  1.5.2.1     cgd 
    652  1.5.2.1     cgd #define	ICB_MIN_FRMLEN		256
    653  1.5.2.1     cgd #define	ICB_MAX_FRMLEN		2112
    654  1.5.2.1     cgd #define	ICB_DFLT_FRMLEN		1024
    655  1.5.2.1     cgd 
    656  1.5.2.1     cgd #define	RQRSP_ADDR0015	0
    657  1.5.2.1     cgd #define	RQRSP_ADDR1631	1
    658  1.5.2.1     cgd #define	RQRSP_ADDR3247	2
    659  1.5.2.1     cgd #define	RQRSP_ADDR4863	3
    660  1.5.2.1     cgd 
    661  1.5.2.1     cgd 
    662  1.5.2.1     cgd #if BYTE_ORDER == BIG_ENDIAN
    663  1.5.2.1     cgd #define	ICB_NNM0	6
    664  1.5.2.1     cgd #define	ICB_NNM1	7
    665  1.5.2.1     cgd #define	ICB_NNM2	4
    666  1.5.2.1     cgd #define	ICB_NNM3	5
    667  1.5.2.1     cgd #define	ICB_NNM4	2
    668  1.5.2.1     cgd #define	ICB_NNM5	3
    669  1.5.2.1     cgd #define	ICB_NNM6	0
    670  1.5.2.1     cgd #define	ICB_NNM7	1
    671  1.5.2.1     cgd #else
    672  1.5.2.1     cgd #define	ICB_NNM0	7
    673  1.5.2.1     cgd #define	ICB_NNM1	6
    674  1.5.2.1     cgd #define	ICB_NNM2	5
    675  1.5.2.1     cgd #define	ICB_NNM3	4
    676  1.5.2.1     cgd #define	ICB_NNM4	3
    677  1.5.2.1     cgd #define	ICB_NNM5	2
    678  1.5.2.1     cgd #define	ICB_NNM6	1
    679  1.5.2.1     cgd #define	ICB_NNM7	0
    680  1.5.2.1     cgd #endif
    681      1.3  mjacob 
    682  1.5.2.1     cgd #define	MAKE_NODE_NAME_FROM_WWN(array, wwn)	\
    683  1.5.2.1     cgd 	array[ICB_NNM0] = (u_int8_t) ((wwn >>  0) & 0xff), \
    684  1.5.2.1     cgd 	array[ICB_NNM1] = (u_int8_t) ((wwn >>  8) & 0xff), \
    685  1.5.2.1     cgd 	array[ICB_NNM2] = (u_int8_t) ((wwn >> 16) & 0xff), \
    686  1.5.2.1     cgd 	array[ICB_NNM3] = (u_int8_t) ((wwn >> 24) & 0xff), \
    687  1.5.2.1     cgd 	array[ICB_NNM4] = (u_int8_t) ((wwn >> 32) & 0xff), \
    688  1.5.2.1     cgd 	array[ICB_NNM5] = (u_int8_t) ((wwn >> 40) & 0xff), \
    689  1.5.2.1     cgd 	array[ICB_NNM6] = (u_int8_t) ((wwn >> 48) & 0xff), \
    690  1.5.2.1     cgd 	array[ICB_NNM7] = (u_int8_t) ((wwn >> 56) & 0xff)
    691      1.1     cgd 
    692      1.1     cgd #endif	/* _ISPMBOX_H */
    693