Home | History | Annotate | Line # | Download | only in ic
ispreg.h revision 1.17.2.2
      1  1.17.2.2  bouyer /* $NetBSD: ispreg.h,v 1.17.2.2 2001/01/05 17:35:42 bouyer Exp $ */
      2  1.17.2.1  bouyer /*
      3  1.17.2.1  bouyer  * This driver, which is contained in NetBSD in the files:
      4  1.17.2.1  bouyer  *
      5  1.17.2.1  bouyer  *	sys/dev/ic/isp.c
      6  1.17.2.2  bouyer  *	sys/dev/ic/isp_inline.h
      7  1.17.2.2  bouyer  *	sys/dev/ic/isp_netbsd.c
      8  1.17.2.2  bouyer  *	sys/dev/ic/isp_netbsd.h
      9  1.17.2.2  bouyer  *	sys/dev/ic/isp_target.c
     10  1.17.2.2  bouyer  *	sys/dev/ic/isp_target.h
     11  1.17.2.2  bouyer  *	sys/dev/ic/isp_tpublic.h
     12  1.17.2.2  bouyer  *	sys/dev/ic/ispmbox.h
     13  1.17.2.2  bouyer  *	sys/dev/ic/ispreg.h
     14  1.17.2.2  bouyer  *	sys/dev/ic/ispvar.h
     15  1.17.2.1  bouyer  *	sys/microcode/isp/asm_sbus.h
     16  1.17.2.1  bouyer  *	sys/microcode/isp/asm_1040.h
     17  1.17.2.1  bouyer  *	sys/microcode/isp/asm_1080.h
     18  1.17.2.1  bouyer  *	sys/microcode/isp/asm_12160.h
     19  1.17.2.1  bouyer  *	sys/microcode/isp/asm_2100.h
     20  1.17.2.1  bouyer  *	sys/microcode/isp/asm_2200.h
     21  1.17.2.1  bouyer  *	sys/pci/isp_pci.c
     22  1.17.2.1  bouyer  *	sys/sbus/isp_sbus.c
     23  1.17.2.1  bouyer  *
     24  1.17.2.1  bouyer  * Is being actively maintained by Matthew Jacob (mjacob (at) netbsd.org).
     25  1.17.2.1  bouyer  * This driver also is shared source with FreeBSD, OpenBSD, Linux, Solaris,
     26  1.17.2.1  bouyer  * Linux versions. This tends to be an interesting maintenance problem.
     27  1.17.2.1  bouyer  *
     28  1.17.2.1  bouyer  * Please coordinate with Matthew Jacob on changes you wish to make here.
     29  1.17.2.1  bouyer  */
     30      1.16  mjacob /* release_6_5_99 */
     31       1.1     cgd /*
     32      1.16  mjacob  * Copyright (C) 1997, 1998, 1999 National Aeronautics & Space Administration
     33       1.1     cgd  * All rights reserved.
     34      1.14  mjacob  *
     35       1.1     cgd  * Redistribution and use in source and binary forms, with or without
     36       1.1     cgd  * modification, are permitted provided that the following conditions
     37       1.1     cgd  * are met:
     38       1.1     cgd  * 1. Redistributions of source code must retain the above copyright
     39      1.16  mjacob  *    notice, this list of conditions and the following disclaimer.
     40       1.1     cgd  * 2. Redistributions in binary form must reproduce the above copyright
     41       1.1     cgd  *    notice, this list of conditions and the following disclaimer in the
     42       1.1     cgd  *    documentation and/or other materials provided with the distribution.
     43       1.1     cgd  * 3. The name of the author may not be used to endorse or promote products
     44      1.16  mjacob  *    derived from this software without specific prior written permission
     45      1.16  mjacob  *
     46      1.16  mjacob  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     47      1.16  mjacob  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     48      1.16  mjacob  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     49      1.16  mjacob  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     50      1.16  mjacob  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     51      1.16  mjacob  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     52      1.16  mjacob  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     53      1.16  mjacob  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     54      1.16  mjacob  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     55      1.16  mjacob  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     56      1.16  mjacob  */
     57      1.16  mjacob /*
     58      1.16  mjacob  * Machine Independent (well, as best as possible) register
     59      1.16  mjacob  * definitions for Qlogic ISP SCSI adapters.
     60      1.16  mjacob  *
     61      1.16  mjacob  * Matthew Jacob <mjacob (at) nas.nasa.gov>
     62       1.1     cgd  *
     63       1.1     cgd  */
     64       1.1     cgd #ifndef	_ISPREG_H
     65       1.1     cgd #define	_ISPREG_H
     66       1.1     cgd 
     67       1.1     cgd /*
     68       1.1     cgd  * Hardware definitions for the Qlogic ISP  registers.
     69       1.1     cgd  */
     70       1.1     cgd 
     71       1.1     cgd /*
     72       1.1     cgd  * This defines types of access to various registers.
     73       1.1     cgd  *
     74       1.1     cgd  *  	R:		Read Only
     75       1.1     cgd  *	W:		Write Only
     76       1.1     cgd  *	RW:		Read/Write
     77       1.1     cgd  *
     78       1.1     cgd  *	R*, W*, RW*:	Read Only, Write Only, Read/Write, but only
     79       1.1     cgd  *			if RISC processor in ISP is paused.
     80       1.1     cgd  */
     81       1.1     cgd 
     82       1.1     cgd /*
     83       1.1     cgd  * Offsets for various register blocks.
     84       1.1     cgd  *
     85       1.1     cgd  * Sad but true, different architectures have different offsets.
     86      1.15  mjacob  *
     87      1.15  mjacob  * Don't be alarmed if none of this makes sense. The original register
     88      1.15  mjacob  * layout set some defines in a certain pattern. Everything else has been
     89      1.15  mjacob  * grafted on since. For example, the ISP1080 manual will state that DMA
     90      1.15  mjacob  * registers start at 0x80 from the base of the register address space.
     91      1.15  mjacob  * That's true, but for our purposes, we define DMA_REGS_OFF for the 1080
     92      1.15  mjacob  * to start at offset 0x60 because the DMA registers are all defined to
     93      1.15  mjacob  * be DMA_BLOCK+0x20 and so on. Clear?
     94       1.1     cgd  */
     95       1.1     cgd 
     96      1.13  mjacob #define	BIU_REGS_OFF			0x00
     97       1.1     cgd 
     98      1.13  mjacob #define	PCI_MBOX_REGS_OFF		0x70
     99      1.13  mjacob #define	PCI_MBOX_REGS2100_OFF		0x10
    100       1.1     cgd #define	SBUS_MBOX_REGS_OFF		0x80
    101       1.1     cgd 
    102      1.13  mjacob #define	PCI_SXP_REGS_OFF		0x80
    103       1.1     cgd #define	SBUS_SXP_REGS_OFF		0x200
    104       1.1     cgd 
    105      1.13  mjacob #define	PCI_RISC_REGS_OFF		0x80
    106       1.1     cgd #define	SBUS_RISC_REGS_OFF		0x400
    107       1.1     cgd 
    108      1.13  mjacob /* Bless me! Chip designers have putzed it again! */
    109      1.13  mjacob #define	ISP1080_DMA_REGS_OFF		0x60
    110      1.13  mjacob #define	DMA_REGS_OFF			0x00	/* same as BIU block */
    111      1.13  mjacob 
    112  1.17.2.1  bouyer #define	SBUS_REGSIZE			0x450
    113  1.17.2.1  bouyer #define	PCI_REGSIZE			0x100
    114  1.17.2.1  bouyer 
    115       1.1     cgd /*
    116       1.1     cgd  * NB:	The *_BLOCK definitions have no specific hardware meaning.
    117       1.1     cgd  *	They serve simply to note to the MD layer which block of
    118       1.1     cgd  *	registers offsets are being accessed.
    119       1.1     cgd  */
    120      1.13  mjacob #define	_NREG_BLKS	5
    121      1.13  mjacob #define	_BLK_REG_SHFT	13
    122      1.13  mjacob #define	_BLK_REG_MASK	(7 << _BLK_REG_SHFT)
    123      1.13  mjacob #define	BIU_BLOCK	(0 << _BLK_REG_SHFT)
    124      1.13  mjacob #define	MBOX_BLOCK	(1 << _BLK_REG_SHFT)
    125      1.13  mjacob #define	SXP_BLOCK	(2 << _BLK_REG_SHFT)
    126      1.13  mjacob #define	RISC_BLOCK	(3 << _BLK_REG_SHFT)
    127      1.13  mjacob #define	DMA_BLOCK	(4 << _BLK_REG_SHFT)
    128       1.1     cgd 
    129       1.1     cgd /*
    130       1.1     cgd  * Bus Interface Block Register Offsets
    131       1.1     cgd  */
    132      1.13  mjacob 
    133  1.17.2.1  bouyer #define	BIU_ID_LO	(BIU_BLOCK+0x0)		/* R  : Bus ID, Low */
    134  1.17.2.1  bouyer #define		BIU2100_FLASH_ADDR	(BIU_BLOCK+0x0)
    135  1.17.2.1  bouyer #define	BIU_ID_HI	(BIU_BLOCK+0x2)		/* R  : Bus ID, High */
    136  1.17.2.1  bouyer #define		BIU2100_FLASH_DATA	(BIU_BLOCK+0x2)
    137  1.17.2.1  bouyer #define	BIU_CONF0	(BIU_BLOCK+0x4)		/* R  : Bus Configuration #0 */
    138  1.17.2.1  bouyer #define	BIU_CONF1	(BIU_BLOCK+0x6)		/* R  : Bus Configuration #1 */
    139  1.17.2.1  bouyer #define		BIU2100_CSR		(BIU_BLOCK+0x6)
    140  1.17.2.1  bouyer #define	BIU_ICR		(BIU_BLOCK+0x8)		/* RW : Bus Interface Ctrl */
    141  1.17.2.1  bouyer #define	BIU_ISR		(BIU_BLOCK+0xA)		/* R  : Bus Interface Status */
    142  1.17.2.1  bouyer #define	BIU_SEMA	(BIU_BLOCK+0xC)		/* RW : Bus Semaphore */
    143  1.17.2.1  bouyer #define	BIU_NVRAM	(BIU_BLOCK+0xE)		/* RW : Bus NVRAM */
    144  1.17.2.1  bouyer #define	DFIFO_COMMAND	(BIU_BLOCK+0x60)	/* RW : Command FIFO Port */
    145      1.13  mjacob #define		RDMA2100_CONTROL	DFIFO_COMMAND
    146  1.17.2.1  bouyer #define	DFIFO_DATA	(BIU_BLOCK+0x62)	/* RW : Data FIFO Port */
    147      1.13  mjacob 
    148      1.13  mjacob /*
    149      1.13  mjacob  * Putzed DMA register layouts.
    150      1.13  mjacob  */
    151  1.17.2.1  bouyer #define	CDMA_CONF	(DMA_BLOCK+0x20)	/* RW*: DMA Configuration */
    152       1.3  mjacob #define		CDMA2100_CONTROL	CDMA_CONF
    153  1.17.2.1  bouyer #define	CDMA_CONTROL	(DMA_BLOCK+0x22)	/* RW*: DMA Control */
    154  1.17.2.1  bouyer #define	CDMA_STATUS 	(DMA_BLOCK+0x24)	/* R  : DMA Status */
    155  1.17.2.1  bouyer #define	CDMA_FIFO_STS	(DMA_BLOCK+0x26)	/* R  : DMA FIFO Status */
    156  1.17.2.1  bouyer #define	CDMA_COUNT	(DMA_BLOCK+0x28)	/* RW*: DMA Transfer Count */
    157  1.17.2.1  bouyer #define	CDMA_ADDR0	(DMA_BLOCK+0x2C)	/* RW*: DMA Address, Word 0 */
    158  1.17.2.1  bouyer #define	CDMA_ADDR1	(DMA_BLOCK+0x2E)	/* RW*: DMA Address, Word 1 */
    159  1.17.2.1  bouyer #define	CDMA_ADDR2	(DMA_BLOCK+0x30)	/* RW*: DMA Address, Word 2 */
    160  1.17.2.1  bouyer #define	CDMA_ADDR3	(DMA_BLOCK+0x32)	/* RW*: DMA Address, Word 3 */
    161       1.1     cgd 
    162  1.17.2.1  bouyer #define	DDMA_CONF	(DMA_BLOCK+0x40)	/* RW*: DMA Configuration */
    163       1.3  mjacob #define		TDMA2100_CONTROL	DDMA_CONF
    164  1.17.2.1  bouyer #define	DDMA_CONTROL	(DMA_BLOCK+0x42)	/* RW*: DMA Control */
    165  1.17.2.1  bouyer #define	DDMA_STATUS	(DMA_BLOCK+0x44)	/* R  : DMA Status */
    166  1.17.2.1  bouyer #define	DDMA_FIFO_STS	(DMA_BLOCK+0x46)	/* R  : DMA FIFO Status */
    167  1.17.2.1  bouyer #define	DDMA_COUNT_LO	(DMA_BLOCK+0x48)	/* RW*: DMA Xfer Count, Low */
    168  1.17.2.1  bouyer #define	DDMA_COUNT_HI	(DMA_BLOCK+0x4A)	/* RW*: DMA Xfer Count, High */
    169  1.17.2.1  bouyer #define	DDMA_ADDR0	(DMA_BLOCK+0x4C)	/* RW*: DMA Address, Word 0 */
    170  1.17.2.1  bouyer #define	DDMA_ADDR1	(DMA_BLOCK+0x4E)	/* RW*: DMA Address, Word 1 */
    171       1.1     cgd /* these are for the 1040A cards */
    172  1.17.2.1  bouyer #define	DDMA_ADDR2	(DMA_BLOCK+0x50)	/* RW*: DMA Address, Word 2 */
    173  1.17.2.1  bouyer #define	DDMA_ADDR3	(DMA_BLOCK+0x52)	/* RW*: DMA Address, Word 3 */
    174       1.1     cgd 
    175       1.1     cgd 
    176       1.1     cgd /*
    177       1.1     cgd  * Bus Interface Block Register Definitions
    178       1.1     cgd  */
    179       1.1     cgd /* BUS CONFIGURATION REGISTER #0 */
    180       1.1     cgd #define	BIU_CONF0_HW_MASK		0x000F	/* Hardware revision mask */
    181       1.1     cgd /* BUS CONFIGURATION REGISTER #1 */
    182       1.1     cgd 
    183       1.1     cgd #define	BIU_SBUS_CONF1_PARITY		0x0100 	/* Enable parity checking */
    184       1.1     cgd #define	BIU_SBUS_CONF1_FCODE_MASK	0x00F0	/* Fcode cycle mask */
    185       1.1     cgd 
    186       1.1     cgd #define	BIU_PCI_CONF1_FIFO_128		0x0040	/* 128 bytes FIFO threshold */
    187       1.1     cgd #define	BIU_PCI_CONF1_FIFO_64		0x0030	/* 64 bytes FIFO threshold */
    188       1.1     cgd #define	BIU_PCI_CONF1_FIFO_32		0x0020	/* 32 bytes FIFO threshold */
    189       1.1     cgd #define	BIU_PCI_CONF1_FIFO_16		0x0010	/* 16 bytes FIFO threshold */
    190       1.1     cgd #define	BIU_BURST_ENABLE		0x0004	/* Global enable Bus bursts */
    191       1.1     cgd #define	BIU_SBUS_CONF1_FIFO_64		0x0003	/* 64 bytes FIFO threshold */
    192       1.1     cgd #define	BIU_SBUS_CONF1_FIFO_32		0x0002	/* 32 bytes FIFO threshold */
    193       1.1     cgd #define	BIU_SBUS_CONF1_FIFO_16		0x0001	/* 16 bytes FIFO threshold */
    194       1.1     cgd #define	BIU_SBUS_CONF1_FIFO_8		0x0000	/* 8 bytes FIFO threshold */
    195       1.1     cgd #define	BIU_SBUS_CONF1_BURST8		0x0008 	/* Enable 8-byte  bursts */
    196       1.1     cgd #define	BIU_PCI_CONF1_SXP		0x0008	/* SXP register select */
    197       1.1     cgd 
    198  1.17.2.1  bouyer #define	BIU_PCI1080_CONF1_SXP0		0x0100	/* SXP bank #1 select */
    199  1.17.2.1  bouyer #define	BIU_PCI1080_CONF1_SXP1		0x0200	/* SXP bank #2 select */
    200      1.13  mjacob #define	BIU_PCI1080_CONF1_DMA		0x0300	/* DMA bank select */
    201      1.13  mjacob 
    202      1.14  mjacob /* ISP2100 Bus Control/Status Register */
    203       1.3  mjacob 
    204       1.3  mjacob #define	BIU2100_ICSR_REGBSEL		0x30	/* RW: register bank select */
    205       1.3  mjacob #define		BIU2100_RISC_REGS	(0 << 4)	/* RISC Regs */
    206       1.3  mjacob #define		BIU2100_FB_REGS		(1 << 4)	/* FrameBuffer Regs */
    207       1.3  mjacob #define		BIU2100_FPM0_REGS	(2 << 4)	/* FPM 0 Regs */
    208       1.3  mjacob #define		BIU2100_FPM1_REGS	(3 << 4)	/* FPM 1 Regs */
    209       1.3  mjacob #define	BIU2100_PCI64			0x04	/*  R: 64 Bit PCI slot */
    210       1.3  mjacob #define	BIU2100_FLASH_ENABLE		0x02	/* RW: Enable Flash RAM */
    211       1.3  mjacob #define	BIU2100_SOFT_RESET		0x01
    212       1.3  mjacob /* SOFT RESET FOR ISP2100 is same bit, but in this register, not ICR */
    213       1.3  mjacob 
    214       1.3  mjacob 
    215       1.1     cgd /* BUS CONTROL REGISTER */
    216       1.1     cgd #define	BIU_ICR_ENABLE_DMA_INT		0x0020	/* Enable DMA interrupts */
    217       1.1     cgd #define	BIU_ICR_ENABLE_CDMA_INT		0x0010	/* Enable CDMA interrupts */
    218       1.1     cgd #define	BIU_ICR_ENABLE_SXP_INT		0x0008	/* Enable SXP interrupts */
    219       1.1     cgd #define	BIU_ICR_ENABLE_RISC_INT		0x0004	/* Enable Risc interrupts */
    220       1.1     cgd #define	BIU_ICR_ENABLE_ALL_INTS		0x0002	/* Global enable all inter */
    221       1.1     cgd #define	BIU_ICR_SOFT_RESET		0x0001	/* Soft Reset of ISP */
    222       1.1     cgd 
    223       1.3  mjacob #define	BIU2100_ICR_ENABLE_ALL_INTS	0x8000
    224       1.3  mjacob #define	BIU2100_ICR_ENA_FPM_INT		0x0020
    225       1.3  mjacob #define	BIU2100_ICR_ENA_FB_INT		0x0010
    226       1.3  mjacob #define	BIU2100_ICR_ENA_RISC_INT	0x0008
    227       1.3  mjacob #define	BIU2100_ICR_ENA_CDMA_INT	0x0004
    228       1.3  mjacob #define	BIU2100_ICR_ENABLE_RXDMA_INT	0x0002
    229       1.3  mjacob #define	BIU2100_ICR_ENABLE_TXDMA_INT	0x0001
    230       1.3  mjacob #define	BIU2100_ICR_DISABLE_ALL_INTS	0x0000
    231       1.3  mjacob 
    232      1.15  mjacob #define	ENABLE_INTS(isp)	(IS_SCSI(isp))?  \
    233       1.3  mjacob  ISP_WRITE(isp, BIU_ICR, BIU_ICR_ENABLE_RISC_INT | BIU_ICR_ENABLE_ALL_INTS) : \
    234       1.3  mjacob  ISP_WRITE(isp, BIU_ICR, BIU2100_ICR_ENA_RISC_INT | BIU2100_ICR_ENABLE_ALL_INTS)
    235       1.3  mjacob 
    236      1.15  mjacob #define	INTS_ENABLED(isp)	((IS_SCSI(isp))?  \
    237      1.13  mjacob  (ISP_READ(isp, BIU_ICR) & (BIU_ICR_ENABLE_RISC_INT|BIU_ICR_ENABLE_ALL_INTS)) :\
    238      1.13  mjacob  (ISP_READ(isp, BIU_ICR) & \
    239      1.13  mjacob 	(BIU2100_ICR_ENA_RISC_INT|BIU2100_ICR_ENABLE_ALL_INTS)))
    240      1.13  mjacob 
    241       1.3  mjacob #define	DISABLE_INTS(isp)	ISP_WRITE(isp, BIU_ICR, 0)
    242       1.1     cgd 
    243       1.1     cgd /* BUS STATUS REGISTER */
    244       1.1     cgd #define	BIU_ISR_DMA_INT			0x0020	/* DMA interrupt pending */
    245       1.1     cgd #define	BIU_ISR_CDMA_INT		0x0010	/* CDMA interrupt pending */
    246       1.1     cgd #define	BIU_ISR_SXP_INT			0x0008	/* SXP interrupt pending */
    247       1.1     cgd #define	BIU_ISR_RISC_INT		0x0004	/* Risc interrupt pending */
    248       1.1     cgd #define	BIU_ISR_IPEND			0x0002	/* Global interrupt pending */
    249       1.1     cgd 
    250       1.3  mjacob #define	BIU2100_ISR_INT_PENDING		0x8000	/* Global interrupt pending */
    251       1.3  mjacob #define	BIU2100_ISR_FPM_INT		0x0020	/* FPM interrupt pending */
    252       1.3  mjacob #define	BIU2100_ISR_FB_INT		0x0010	/* FB interrupt pending */
    253       1.3  mjacob #define	BIU2100_ISR_RISC_INT		0x0008	/* Risc interrupt pending */
    254       1.3  mjacob #define	BIU2100_ISR_CDMA_INT		0x0004	/* CDMA interrupt pending */
    255       1.3  mjacob #define	BIU2100_ISR_RXDMA_INT_PENDING	0x0002	/* Global interrupt pending */
    256       1.3  mjacob #define	BIU2100_ISR_TXDMA_INT_PENDING	0x0001	/* Global interrupt pending */
    257       1.3  mjacob 
    258      1.17  mjacob #define	INT_PENDING(isp, isr)	(IS_FC(isp)? \
    259      1.17  mjacob 	((isr & BIU2100_ISR_RISC_INT) != 0) : ((isr & BIU_ISR_RISC_INT) != 0))
    260       1.1     cgd 
    261  1.17.2.1  bouyer #define	INT_PENDING_MASK(isp)	\
    262  1.17.2.1  bouyer 	(IS_FC(isp)? BIU2100_ISR_RISC_INT: BIU_ISR_RISC_INT)
    263  1.17.2.1  bouyer 
    264       1.1     cgd /* BUS SEMAPHORE REGISTER */
    265       1.1     cgd #define	BIU_SEMA_STATUS		0x0002	/* Semaphore Status Bit */
    266       1.1     cgd #define	BIU_SEMA_LOCK  		0x0001	/* Semaphore Lock Bit */
    267       1.1     cgd 
    268       1.7  mjacob /* NVRAM SEMAPHORE REGISTER */
    269       1.7  mjacob #define	BIU_NVRAM_CLOCK		0x0001
    270       1.7  mjacob #define	BIU_NVRAM_SELECT	0x0002
    271       1.7  mjacob #define	BIU_NVRAM_DATAOUT	0x0004
    272       1.7  mjacob #define	BIU_NVRAM_DATAIN	0x0008
    273       1.7  mjacob #define		ISP_NVRAM_READ		6
    274       1.1     cgd 
    275       1.1     cgd /* COMNMAND && DATA DMA CONFIGURATION REGISTER */
    276       1.1     cgd #define	DMA_ENABLE_SXP_DMA		0x0008	/* Enable SXP to DMA Data */
    277       1.1     cgd #define	DMA_ENABLE_INTS			0x0004	/* Enable interrupts to RISC */
    278       1.1     cgd #define	DMA_ENABLE_BURST		0x0002	/* Enable Bus burst trans */
    279       1.1     cgd #define	DMA_DMA_DIRECTION		0x0001	/*
    280       1.1     cgd 						 * Set DMA direction:
    281       1.1     cgd 						 *	0 - DMA FIFO to host
    282       1.1     cgd 						 *	1 - Host to DMA FIFO
    283       1.1     cgd 						 */
    284       1.1     cgd 
    285       1.1     cgd /* COMMAND && DATA DMA CONTROL REGISTER */
    286       1.1     cgd #define	DMA_CNTRL_SUSPEND_CHAN		0x0010	/* Suspend DMA transfer */
    287       1.1     cgd #define	DMA_CNTRL_CLEAR_CHAN		0x0008	/*
    288       1.1     cgd 						 * Clear FIFO and DMA Channel,
    289       1.1     cgd 						 * reset DMA registers
    290       1.1     cgd 						 */
    291       1.1     cgd #define	DMA_CNTRL_CLEAR_FIFO		0x0004	/* Clear DMA FIFO */
    292       1.1     cgd #define	DMA_CNTRL_RESET_INT		0x0002	/* Clear DMA interrupt */
    293       1.1     cgd #define	DMA_CNTRL_STROBE		0x0001	/* Start DMA transfer */
    294       1.1     cgd 
    295       1.3  mjacob /*
    296       1.3  mjacob  * Variants of same for 2100
    297       1.3  mjacob  */
    298       1.3  mjacob #define	DMA_CNTRL2100_CLEAR_CHAN	0x0004
    299       1.3  mjacob #define	DMA_CNTRL2100_RESET_INT		0x0002
    300       1.3  mjacob 
    301       1.3  mjacob 
    302       1.1     cgd 
    303       1.1     cgd /* DMA STATUS REGISTER */
    304       1.1     cgd #define	DMA_SBUS_STATUS_PIPE_MASK	0x00C0	/* DMA Pipeline status mask */
    305       1.1     cgd #define	DMA_SBUS_STATUS_CHAN_MASK	0x0030	/* Channel status mask */
    306       1.1     cgd #define	DMA_SBUS_STATUS_BUS_PARITY	0x0008	/* Parity Error on bus */
    307       1.1     cgd #define	DMA_SBUS_STATUS_BUS_ERR		0x0004	/* Error Detected on bus */
    308       1.1     cgd #define	DMA_SBUS_STATUS_TERM_COUNT	0x0002	/* DMA Transfer Completed */
    309       1.1     cgd #define	DMA_SBUS_STATUS_INTERRUPT	0x0001	/* Enable DMA channel inter */
    310       1.1     cgd 
    311       1.1     cgd #define	DMA_PCI_STATUS_INTERRUPT	0x8000	/* Enable DMA channel inter */
    312       1.1     cgd #define	DMA_PCI_STATUS_RETRY_STAT	0x4000	/* Retry status */
    313       1.1     cgd #define	DMA_PCI_STATUS_CHAN_MASK	0x3000	/* Channel status mask */
    314       1.1     cgd #define	DMA_PCI_STATUS_FIFO_OVR		0x0100	/* DMA FIFO overrun cond */
    315       1.1     cgd #define	DMA_PCI_STATUS_FIFO_UDR		0x0080	/* DMA FIFO underrun cond */
    316       1.1     cgd #define	DMA_PCI_STATUS_BUS_ERR		0x0040	/* Error Detected on bus */
    317       1.1     cgd #define	DMA_PCI_STATUS_BUS_PARITY	0x0020	/* Parity Error on bus */
    318       1.1     cgd #define	DMA_PCI_STATUS_CLR_PEND		0x0010	/* DMA clear pending */
    319       1.1     cgd #define	DMA_PCI_STATUS_TERM_COUNT	0x0008	/* DMA Transfer Completed */
    320       1.1     cgd #define	DMA_PCI_STATUS_DMA_SUSP		0x0004	/* DMA suspended */
    321       1.1     cgd #define	DMA_PCI_STATUS_PIPE_MASK	0x0003	/* DMA Pipeline status mask */
    322       1.1     cgd 
    323       1.1     cgd /* DMA Status Register, pipeline status bits */
    324       1.1     cgd #define	DMA_SBUS_PIPE_FULL		0x00C0	/* Both pipeline stages full */
    325       1.1     cgd #define	DMA_SBUS_PIPE_OVERRUN		0x0080	/* Pipeline overrun */
    326       1.1     cgd #define	DMA_SBUS_PIPE_STAGE1		0x0040	/*
    327       1.1     cgd 						 * Pipeline stage 1 Loaded,
    328       1.1     cgd 						 * stage 2 empty
    329       1.1     cgd 						 */
    330       1.1     cgd #define	DMA_PCI_PIPE_FULL		0x0003	/* Both pipeline stages full */
    331       1.1     cgd #define	DMA_PCI_PIPE_OVERRUN		0x0002	/* Pipeline overrun */
    332       1.1     cgd #define	DMA_PCI_PIPE_STAGE1		0x0001	/*
    333       1.1     cgd 						 * Pipeline stage 1 Loaded,
    334       1.1     cgd 						 * stage 2 empty
    335       1.1     cgd 						 */
    336       1.1     cgd #define	DMA_PIPE_EMPTY			0x0000	/* All pipeline stages empty */
    337       1.1     cgd 
    338       1.1     cgd /* DMA Status Register, channel status bits */
    339       1.1     cgd #define	DMA_SBUS_CHAN_SUSPEND	0x0030	/* Channel error or suspended */
    340       1.1     cgd #define	DMA_SBUS_CHAN_TRANSFER	0x0020	/* Chan transfer in progress */
    341       1.1     cgd #define	DMA_SBUS_CHAN_ACTIVE	0x0010	/* Chan trans to host active */
    342       1.1     cgd #define	DMA_PCI_CHAN_TRANSFER	0x3000	/* Chan transfer in progress */
    343       1.1     cgd #define	DMA_PCI_CHAN_SUSPEND	0x2000	/* Channel error or suspended */
    344       1.1     cgd #define	DMA_PCI_CHAN_ACTIVE	0x1000	/* Chan trans to host active */
    345       1.1     cgd #define	ISP_DMA_CHAN_IDLE	0x0000	/* Chan idle (normal comp) */
    346       1.1     cgd 
    347       1.1     cgd 
    348       1.1     cgd /* DMA FIFO STATUS REGISTER */
    349       1.1     cgd #define	DMA_FIFO_STATUS_OVERRUN		0x0200	/* FIFO Overrun Condition */
    350       1.1     cgd #define	DMA_FIFO_STATUS_UNDERRUN	0x0100	/* FIFO Underrun Condition */
    351       1.1     cgd #define	DMA_FIFO_SBUS_COUNT_MASK	0x007F	/* FIFO Byte count mask */
    352       1.1     cgd #define	DMA_FIFO_PCI_COUNT_MASK		0x00FF	/* FIFO Byte count mask */
    353       1.1     cgd 
    354       1.1     cgd /*
    355       1.1     cgd  * Mailbox Block Register Offsets
    356       1.1     cgd  */
    357       1.1     cgd 
    358  1.17.2.1  bouyer #define	INMAILBOX0	(MBOX_BLOCK+0x0)
    359  1.17.2.1  bouyer #define	INMAILBOX1	(MBOX_BLOCK+0x2)
    360  1.17.2.1  bouyer #define	INMAILBOX2	(MBOX_BLOCK+0x4)
    361  1.17.2.1  bouyer #define	INMAILBOX3	(MBOX_BLOCK+0x6)
    362  1.17.2.1  bouyer #define	INMAILBOX4	(MBOX_BLOCK+0x8)
    363  1.17.2.1  bouyer #define	INMAILBOX5	(MBOX_BLOCK+0xA)
    364  1.17.2.1  bouyer #define	INMAILBOX6	(MBOX_BLOCK+0xC)
    365  1.17.2.1  bouyer #define	INMAILBOX7	(MBOX_BLOCK+0xE)
    366  1.17.2.1  bouyer 
    367  1.17.2.1  bouyer #define	OUTMAILBOX0	(MBOX_BLOCK+0x0)
    368  1.17.2.1  bouyer #define	OUTMAILBOX1	(MBOX_BLOCK+0x2)
    369  1.17.2.1  bouyer #define	OUTMAILBOX2	(MBOX_BLOCK+0x4)
    370  1.17.2.1  bouyer #define	OUTMAILBOX3	(MBOX_BLOCK+0x6)
    371  1.17.2.1  bouyer #define	OUTMAILBOX4	(MBOX_BLOCK+0x8)
    372  1.17.2.1  bouyer #define	OUTMAILBOX5	(MBOX_BLOCK+0xA)
    373  1.17.2.1  bouyer #define	OUTMAILBOX6	(MBOX_BLOCK+0xC)
    374  1.17.2.1  bouyer #define	OUTMAILBOX7	(MBOX_BLOCK+0xE)
    375       1.1     cgd 
    376  1.17.2.1  bouyer #define	MBOX_OFF(n)	(MBOX_BLOCK + ((n) << 1))
    377       1.3  mjacob #define	NMBOX(isp)	\
    378       1.3  mjacob 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
    379       1.3  mjacob 	 ((isp)->isp_type & ISP_HA_FC))? 8 : 6)
    380  1.17.2.1  bouyer #define	NMBOX_BMASK(isp)	\
    381  1.17.2.1  bouyer 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
    382  1.17.2.1  bouyer 	 ((isp)->isp_type & ISP_HA_FC))? 0xff : 0x3f)
    383  1.17.2.1  bouyer 
    384  1.17.2.1  bouyer #define	MAX_MAILBOX	8
    385       1.3  mjacob 
    386       1.1     cgd /*
    387       1.1     cgd  * SXP Block Register Offsets
    388       1.1     cgd  */
    389  1.17.2.1  bouyer #define	SXP_PART_ID	(SXP_BLOCK+0x0)		/* R  : Part ID Code */
    390  1.17.2.1  bouyer #define	SXP_CONFIG1	(SXP_BLOCK+0x2)		/* RW*: Configuration Reg #1 */
    391  1.17.2.1  bouyer #define	SXP_CONFIG2	(SXP_BLOCK+0x4)		/* RW*: Configuration Reg #2 */
    392  1.17.2.1  bouyer #define	SXP_CONFIG3	(SXP_BLOCK+0x6)		/* RW*: Configuration Reg #2 */
    393  1.17.2.1  bouyer #define	SXP_INSTRUCTION	(SXP_BLOCK+0xC)		/* RW*: Instruction Pointer */
    394  1.17.2.1  bouyer #define	SXP_RETURN_ADDR	(SXP_BLOCK+0x10)	/* RW*: Return Address */
    395  1.17.2.1  bouyer #define	SXP_COMMAND	(SXP_BLOCK+0x14)	/* RW*: Command */
    396  1.17.2.1  bouyer #define	SXP_INTERRUPT	(SXP_BLOCK+0x18)	/* R  : Interrupt */
    397  1.17.2.1  bouyer #define	SXP_SEQUENCE	(SXP_BLOCK+0x1C)	/* RW*: Sequence */
    398  1.17.2.1  bouyer #define	SXP_GROSS_ERR	(SXP_BLOCK+0x1E)	/* R  : Gross Error */
    399  1.17.2.1  bouyer #define	SXP_EXCEPTION	(SXP_BLOCK+0x20)	/* RW*: Exception Enable */
    400  1.17.2.1  bouyer #define	SXP_OVERRIDE	(SXP_BLOCK+0x24)	/* RW*: Override */
    401  1.17.2.1  bouyer #define	SXP_LIT_BASE	(SXP_BLOCK+0x28)	/* RW*: Literal Base */
    402  1.17.2.1  bouyer #define	SXP_USER_FLAGS	(SXP_BLOCK+0x2C)	/* RW*: User Flags */
    403  1.17.2.1  bouyer #define	SXP_USER_EXCEPT	(SXP_BLOCK+0x30)	/* RW*: User Exception */
    404  1.17.2.1  bouyer #define	SXP_BREAKPOINT	(SXP_BLOCK+0x34)	/* RW*: Breakpoint */
    405  1.17.2.1  bouyer #define	SXP_SCSI_ID	(SXP_BLOCK+0x40)	/* RW*: SCSI ID */
    406  1.17.2.1  bouyer #define	SXP_DEV_CONFIG1	(SXP_BLOCK+0x42)	/* RW*: Device Config Reg #1 */
    407  1.17.2.1  bouyer #define	SXP_DEV_CONFIG2	(SXP_BLOCK+0x44)	/* RW*: Device Config Reg #2 */
    408  1.17.2.1  bouyer #define	SXP_PHASE_PTR	(SXP_BLOCK+0x48)	/* RW*: SCSI Phase Pointer */
    409  1.17.2.1  bouyer #define	SXP_BUF_PTR	(SXP_BLOCK+0x4C)	/* RW*: SCSI Buffer Pointer */
    410  1.17.2.1  bouyer #define	SXP_BUF_CTR	(SXP_BLOCK+0x50)	/* RW*: SCSI Buffer Counter */
    411  1.17.2.1  bouyer #define	SXP_BUFFER	(SXP_BLOCK+0x52)	/* RW*: SCSI Buffer */
    412  1.17.2.1  bouyer #define	SXP_BUF_BYTE	(SXP_BLOCK+0x54)	/* RW*: SCSI Buffer Byte */
    413  1.17.2.1  bouyer #define	SXP_BUF_WD	(SXP_BLOCK+0x56)	/* RW*: SCSI Buffer Word */
    414  1.17.2.1  bouyer #define	SXP_BUF_WD_TRAN	(SXP_BLOCK+0x58)	/* RW*: SCSI Buffer Wd xlate */
    415  1.17.2.1  bouyer #define	SXP_FIFO	(SXP_BLOCK+0x5A)	/* RW*: SCSI FIFO */
    416  1.17.2.1  bouyer #define	SXP_FIFO_STATUS	(SXP_BLOCK+0x5C)	/* RW*: SCSI FIFO Status */
    417  1.17.2.1  bouyer #define	SXP_FIFO_TOP	(SXP_BLOCK+0x5E)	/* RW*: SCSI FIFO Top Resid */
    418  1.17.2.1  bouyer #define	SXP_FIFO_BOTTOM	(SXP_BLOCK+0x60)	/* RW*: SCSI FIFO Bot Resid */
    419  1.17.2.1  bouyer #define	SXP_TRAN_REG	(SXP_BLOCK+0x64)	/* RW*: SCSI Transferr Reg */
    420  1.17.2.1  bouyer #define	SXP_TRAN_CNT_LO	(SXP_BLOCK+0x68)	/* RW*: SCSI Trans Count */
    421  1.17.2.1  bouyer #define	SXP_TRAN_CNT_HI	(SXP_BLOCK+0x6A)	/* RW*: SCSI Trans Count */
    422  1.17.2.1  bouyer #define	SXP_TRAN_CTR_LO	(SXP_BLOCK+0x6C)	/* RW*: SCSI Trans Counter */
    423  1.17.2.1  bouyer #define	SXP_TRAN_CTR_HI	(SXP_BLOCK+0x6E)	/* RW*: SCSI Trans Counter */
    424  1.17.2.1  bouyer #define	SXP_ARB_DATA	(SXP_BLOCK+0x70)	/* R  : SCSI Arb Data */
    425  1.17.2.1  bouyer #define	SXP_PINS_CTRL	(SXP_BLOCK+0x72)	/* RW*: SCSI Control Pins */
    426  1.17.2.1  bouyer #define	SXP_PINS_DATA	(SXP_BLOCK+0x74)	/* RW*: SCSI Data Pins */
    427  1.17.2.1  bouyer #define	SXP_PINS_DIFF	(SXP_BLOCK+0x76)	/* RW*: SCSI Diff Pins */
    428  1.17.2.1  bouyer 
    429  1.17.2.1  bouyer /* for 1080/1280/1240 only */
    430  1.17.2.1  bouyer #define	SXP_BANK1_SELECT	0x100
    431       1.1     cgd 
    432       1.1     cgd 
    433       1.1     cgd /* SXP CONF1 REGISTER */
    434       1.1     cgd #define	SXP_CONF1_ASYNCH_SETUP		0xF000	/* Asynchronous setup time */
    435       1.1     cgd #define	SXP_CONF1_SELECTION_UNIT	0x0000	/* Selection time unit */
    436       1.1     cgd #define	SXP_CONF1_SELECTION_TIMEOUT	0x0600	/* Selection timeout */
    437       1.1     cgd #define	SXP_CONF1_CLOCK_FACTOR		0x00E0	/* Clock factor */
    438       1.1     cgd #define	SXP_CONF1_SCSI_ID		0x000F	/* SCSI id */
    439       1.1     cgd 
    440       1.1     cgd /* SXP CONF2 REGISTER */
    441       1.1     cgd #define	SXP_CONF2_DISABLE_FILTER	0x0040	/* Disable SCSI rec filters */
    442       1.1     cgd #define	SXP_CONF2_REQ_ACK_PULLUPS	0x0020	/* Enable req/ack pullups */
    443       1.1     cgd #define	SXP_CONF2_DATA_PULLUPS		0x0010	/* Enable data pullups */
    444       1.1     cgd #define	SXP_CONF2_CONFIG_AUTOLOAD	0x0008	/* Enable dev conf auto-load */
    445       1.1     cgd #define	SXP_CONF2_RESELECT		0x0002	/* Enable reselection */
    446       1.1     cgd #define	SXP_CONF2_SELECT		0x0001	/* Enable selection */
    447       1.1     cgd 
    448       1.1     cgd /* SXP INTERRUPT REGISTER */
    449       1.1     cgd #define	SXP_INT_PARITY_ERR		0x8000	/* Parity error detected */
    450       1.1     cgd #define	SXP_INT_GROSS_ERR		0x4000	/* Gross error detected */
    451       1.1     cgd #define	SXP_INT_FUNCTION_ABORT		0x2000	/* Last cmd aborted */
    452       1.1     cgd #define	SXP_INT_CONDITION_FAILED	0x1000	/* Last cond failed test */
    453       1.1     cgd #define	SXP_INT_FIFO_EMPTY		0x0800	/* SCSI FIFO is empty */
    454       1.1     cgd #define	SXP_INT_BUF_COUNTER_ZERO	0x0400	/* SCSI buf count == zero */
    455       1.1     cgd #define	SXP_INT_XFER_ZERO		0x0200	/* SCSI trans count == zero */
    456       1.1     cgd #define	SXP_INT_INT_PENDING		0x0080	/* SXP interrupt pending */
    457       1.1     cgd #define	SXP_INT_CMD_RUNNING		0x0040	/* SXP is running a command */
    458       1.1     cgd #define	SXP_INT_INT_RETURN_CODE		0x000F	/* Interrupt return code */
    459       1.1     cgd 
    460       1.1     cgd 
    461       1.1     cgd /* SXP GROSS ERROR REGISTER */
    462       1.1     cgd #define	SXP_GROSS_OFFSET_RESID		0x0040	/* Req/Ack offset not zero */
    463       1.1     cgd #define	SXP_GROSS_OFFSET_UNDERFLOW	0x0020	/* Req/Ack offset underflow */
    464       1.1     cgd #define	SXP_GROSS_OFFSET_OVERFLOW	0x0010	/* Req/Ack offset overflow */
    465       1.1     cgd #define	SXP_GROSS_FIFO_UNDERFLOW	0x0008	/* SCSI FIFO underflow */
    466       1.1     cgd #define	SXP_GROSS_FIFO_OVERFLOW		0x0004	/* SCSI FIFO overflow */
    467       1.1     cgd #define	SXP_GROSS_WRITE_ERR		0x0002	/* SXP and RISC wrote to reg */
    468       1.1     cgd #define	SXP_GROSS_ILLEGAL_INST		0x0001	/* Bad inst loaded into SXP */
    469       1.1     cgd 
    470       1.1     cgd /* SXP EXCEPTION REGISTER */
    471       1.1     cgd #define	SXP_EXCEPT_USER_0		0x8000	/* Enable user exception #0 */
    472       1.1     cgd #define	SXP_EXCEPT_USER_1		0x4000	/* Enable user exception #1 */
    473       1.1     cgd #define	PCI_SXP_EXCEPT_SCAM		0x0400	/* SCAM Selection enable */
    474       1.1     cgd #define	SXP_EXCEPT_BUS_FREE		0x0200	/* Enable Bus Free det */
    475       1.1     cgd #define	SXP_EXCEPT_TARGET_ATN		0x0100	/* Enable TGT mode atten det */
    476       1.1     cgd #define	SXP_EXCEPT_RESELECTED		0x0080	/* Enable ReSEL exc handling */
    477       1.1     cgd #define	SXP_EXCEPT_SELECTED		0x0040	/* Enable SEL exc handling */
    478       1.1     cgd #define	SXP_EXCEPT_ARBITRATION		0x0020	/* Enable ARB exc handling */
    479       1.1     cgd #define	SXP_EXCEPT_GROSS_ERR		0x0010	/* Enable gross error except */
    480       1.1     cgd #define	SXP_EXCEPT_BUS_RESET		0x0008	/* Enable Bus Reset except */
    481       1.1     cgd 
    482       1.1     cgd 	/* SXP OVERRIDE REGISTER */
    483       1.1     cgd #define	SXP_ORIDE_EXT_TRIGGER		0x8000	/* Enable external trigger */
    484       1.1     cgd #define	SXP_ORIDE_STEP			0x4000	/* Enable single step mode */
    485       1.1     cgd #define	SXP_ORIDE_BREAKPOINT		0x2000	/* Enable breakpoint reg */
    486       1.1     cgd #define	SXP_ORIDE_PIN_WRITE		0x1000	/* Enable write to SCSI pins */
    487       1.1     cgd #define	SXP_ORIDE_FORCE_OUTPUTS		0x0800	/* Force SCSI outputs on */
    488       1.1     cgd #define	SXP_ORIDE_LOOPBACK		0x0400	/* Enable SCSI loopback mode */
    489       1.1     cgd #define	SXP_ORIDE_PARITY_TEST		0x0200	/* Enable parity test mode */
    490       1.1     cgd #define	SXP_ORIDE_TRISTATE_ENA_PINS	0x0100	/* Tristate SCSI enable pins */
    491       1.1     cgd #define	SXP_ORIDE_TRISTATE_PINS		0x0080	/* Tristate SCSI pins */
    492       1.1     cgd #define	SXP_ORIDE_FIFO_RESET		0x0008	/* Reset SCSI FIFO */
    493       1.1     cgd #define	SXP_ORIDE_CMD_TERMINATE		0x0004	/* Terminate cur SXP com */
    494       1.1     cgd #define	SXP_ORIDE_RESET_REG		0x0002	/* Reset SXP registers */
    495       1.1     cgd #define	SXP_ORIDE_RESET_MODULE		0x0001	/* Reset SXP module */
    496       1.1     cgd 
    497       1.1     cgd /* SXP COMMANDS */
    498       1.1     cgd #define	SXP_RESET_BUS_CMD		0x300b
    499       1.1     cgd 
    500       1.1     cgd /* SXP SCSI ID REGISTER */
    501       1.1     cgd #define	SXP_SELECTING_ID		0x0F00	/* (Re)Selecting id */
    502       1.1     cgd #define	SXP_SELECT_ID			0x000F	/* Select id */
    503       1.1     cgd 
    504       1.1     cgd /* SXP DEV CONFIG1 REGISTER */
    505       1.1     cgd #define	SXP_DCONF1_SYNC_HOLD		0x7000	/* Synchronous data hold */
    506       1.1     cgd #define	SXP_DCONF1_SYNC_SETUP		0x0F00	/* Synchronous data setup */
    507       1.1     cgd #define	SXP_DCONF1_SYNC_OFFSET		0x000F	/* Synchronous data offset */
    508       1.1     cgd 
    509       1.1     cgd 
    510       1.1     cgd /* SXP DEV CONFIG2 REGISTER */
    511       1.1     cgd #define	SXP_DCONF2_FLAGS_MASK		0xF000	/* Device flags */
    512       1.1     cgd #define	SXP_DCONF2_WIDE			0x0400	/* Enable wide SCSI */
    513       1.1     cgd #define	SXP_DCONF2_PARITY		0x0200	/* Enable parity checking */
    514       1.1     cgd #define	SXP_DCONF2_BLOCK_MODE		0x0100	/* Enable blk mode xfr count */
    515       1.1     cgd #define	SXP_DCONF2_ASSERTION_MASK	0x0007	/* Assersion period mask */
    516       1.1     cgd 
    517       1.1     cgd 
    518       1.1     cgd /* SXP PHASE POINTER REGISTER */
    519       1.1     cgd #define	SXP_PHASE_STATUS_PTR		0x1000	/* Status buffer offset */
    520       1.1     cgd #define	SXP_PHASE_MSG_IN_PTR		0x0700	/* Msg in buffer offset */
    521       1.1     cgd #define	SXP_PHASE_COM_PTR		0x00F0	/* Command buffer offset */
    522       1.1     cgd #define	SXP_PHASE_MSG_OUT_PTR		0x0007	/* Msg out buffer offset */
    523       1.1     cgd 
    524       1.1     cgd 
    525       1.1     cgd /* SXP FIFO STATUS REGISTER */
    526       1.1     cgd #define	SXP_FIFO_TOP_RESID		0x8000	/* Top residue reg full */
    527       1.1     cgd #define	SXP_FIFO_ACK_RESID		0x4000	/* Wide transfers odd resid */
    528       1.1     cgd #define	SXP_FIFO_COUNT_MASK		0x001C	/* Words in SXP FIFO */
    529       1.1     cgd #define	SXP_FIFO_BOTTOM_RESID		0x0001	/* Bottom residue reg full */
    530       1.1     cgd 
    531       1.1     cgd 
    532       1.1     cgd /* SXP CONTROL PINS REGISTER */
    533       1.1     cgd #define	SXP_PINS_CON_PHASE		0x8000	/* Scsi phase valid */
    534       1.1     cgd #define	SXP_PINS_CON_PARITY_HI		0x0400	/* Parity pin */
    535       1.1     cgd #define	SXP_PINS_CON_PARITY_LO		0x0200	/* Parity pin */
    536       1.1     cgd #define	SXP_PINS_CON_REQ		0x0100	/* SCSI bus REQUEST */
    537       1.1     cgd #define	SXP_PINS_CON_ACK		0x0080	/* SCSI bus ACKNOWLEDGE */
    538       1.1     cgd #define	SXP_PINS_CON_RST		0x0040	/* SCSI bus RESET */
    539       1.1     cgd #define	SXP_PINS_CON_BSY		0x0020	/* SCSI bus BUSY */
    540       1.1     cgd #define	SXP_PINS_CON_SEL		0x0010	/* SCSI bus SELECT */
    541       1.1     cgd #define	SXP_PINS_CON_ATN		0x0008	/* SCSI bus ATTENTION */
    542       1.1     cgd #define	SXP_PINS_CON_MSG		0x0004	/* SCSI bus MESSAGE */
    543       1.1     cgd #define	SXP_PINS_CON_CD 		0x0002	/* SCSI bus COMMAND */
    544       1.1     cgd #define	SXP_PINS_CON_IO 		0x0001	/* SCSI bus INPUT */
    545       1.1     cgd 
    546       1.1     cgd /*
    547       1.1     cgd  * Set the hold time for the SCSI Bus Reset to be 250 ms
    548       1.1     cgd  */
    549       1.1     cgd #define	SXP_SCSI_BUS_RESET_HOLD_TIME	250
    550       1.1     cgd 
    551       1.1     cgd /* SXP DIFF PINS REGISTER */
    552       1.1     cgd #define	SXP_PINS_DIFF_SENSE		0x0200	/* DIFFSENS sig on SCSI bus */
    553       1.1     cgd #define	SXP_PINS_DIFF_MODE		0x0100	/* DIFFM signal */
    554       1.1     cgd #define	SXP_PINS_DIFF_ENABLE_OUTPUT	0x0080	/* Enable SXP SCSI data drv */
    555       1.1     cgd #define	SXP_PINS_DIFF_PINS_MASK		0x007C	/* Differential control pins */
    556       1.1     cgd #define	SXP_PINS_DIFF_TARGET		0x0002	/* Enable SXP target mode */
    557       1.1     cgd #define	SXP_PINS_DIFF_INITIATOR		0x0001	/* Enable SXP initiator mode */
    558       1.1     cgd 
    559  1.17.2.1  bouyer /* Ultra2 only */
    560      1.14  mjacob #define	SXP_PINS_LVD_MODE		0x1000
    561      1.14  mjacob #define	SXP_PINS_HVD_MODE		0x0800
    562      1.14  mjacob #define	SXP_PINS_SE_MODE		0x0400
    563      1.14  mjacob 
    564      1.14  mjacob /* The above have to be put together with the DIFFM pin to make sense */
    565      1.14  mjacob #define	ISP1080_LVD_MODE		(SXP_PINS_LVD_MODE)
    566      1.14  mjacob #define	ISP1080_HVD_MODE		(SXP_PINS_HVD_MODE|SXP_PINS_DIFF_MODE)
    567      1.14  mjacob #define	ISP1080_SE_MODE			(SXP_PINS_SE_MODE)
    568      1.14  mjacob #define	ISP1080_MODE_MASK	\
    569      1.14  mjacob     (SXP_PINS_LVD_MODE|SXP_PINS_HVD_MODE|SXP_PINS_SE_MODE|SXP_PINS_DIFF_MODE)
    570      1.14  mjacob 
    571       1.1     cgd /*
    572       1.1     cgd  * RISC and Host Command and Control Block Register Offsets
    573       1.1     cgd  */
    574       1.1     cgd 
    575       1.1     cgd #define	RISC_ACC	RISC_BLOCK+0x0	/* RW*: Accumulator */
    576       1.1     cgd #define	RISC_R1		RISC_BLOCK+0x2	/* RW*: GP Reg R1  */
    577       1.1     cgd #define	RISC_R2		RISC_BLOCK+0x4	/* RW*: GP Reg R2  */
    578       1.1     cgd #define	RISC_R3		RISC_BLOCK+0x6	/* RW*: GP Reg R3  */
    579       1.1     cgd #define	RISC_R4		RISC_BLOCK+0x8	/* RW*: GP Reg R4  */
    580       1.1     cgd #define	RISC_R5		RISC_BLOCK+0xA	/* RW*: GP Reg R5  */
    581       1.1     cgd #define	RISC_R6		RISC_BLOCK+0xC	/* RW*: GP Reg R6  */
    582       1.1     cgd #define	RISC_R7		RISC_BLOCK+0xE	/* RW*: GP Reg R7  */
    583       1.1     cgd #define	RISC_R8		RISC_BLOCK+0x10	/* RW*: GP Reg R8  */
    584       1.1     cgd #define	RISC_R9		RISC_BLOCK+0x12	/* RW*: GP Reg R9  */
    585       1.1     cgd #define	RISC_R10	RISC_BLOCK+0x14	/* RW*: GP Reg R10 */
    586       1.1     cgd #define	RISC_R11	RISC_BLOCK+0x16	/* RW*: GP Reg R11 */
    587       1.1     cgd #define	RISC_R12	RISC_BLOCK+0x18	/* RW*: GP Reg R12 */
    588       1.1     cgd #define	RISC_R13	RISC_BLOCK+0x1a	/* RW*: GP Reg R13 */
    589       1.1     cgd #define	RISC_R14	RISC_BLOCK+0x1c	/* RW*: GP Reg R14 */
    590       1.1     cgd #define	RISC_R15	RISC_BLOCK+0x1e	/* RW*: GP Reg R15 */
    591       1.1     cgd #define	RISC_PSR	RISC_BLOCK+0x20	/* RW*: Processor Status */
    592       1.1     cgd #define	RISC_IVR	RISC_BLOCK+0x22	/* RW*: Interrupt Vector */
    593       1.1     cgd #define	RISC_PCR	RISC_BLOCK+0x24	/* RW*: Processor Ctrl */
    594       1.1     cgd #define	RISC_RAR0	RISC_BLOCK+0x26	/* RW*: Ram Address #0 */
    595       1.1     cgd #define	RISC_RAR1	RISC_BLOCK+0x28	/* RW*: Ram Address #1 */
    596       1.1     cgd #define	RISC_LCR	RISC_BLOCK+0x2a	/* RW*: Loop Counter */
    597       1.1     cgd #define	RISC_PC		RISC_BLOCK+0x2c	/* R  : Program Counter */
    598       1.1     cgd #define	RISC_MTR	RISC_BLOCK+0x2e	/* RW*: Memory Timing */
    599       1.3  mjacob #define		RISC_MTR2100	RISC_BLOCK+0x30
    600       1.3  mjacob 
    601       1.1     cgd #define	RISC_EMB	RISC_BLOCK+0x30	/* RW*: Ext Mem Boundary */
    602      1.11  mjacob #define		DUAL_BANK	8
    603       1.1     cgd #define	RISC_SP		RISC_BLOCK+0x32	/* RW*: Stack Pointer */
    604       1.1     cgd #define	RISC_HRL	RISC_BLOCK+0x3e	/* R *: Hardware Rev Level */
    605       1.1     cgd #define	HCCR		RISC_BLOCK+0x40	/* RW : Host Command & Ctrl */
    606       1.1     cgd #define	BP0		RISC_BLOCK+0x42	/* RW : Processor Brkpt #0 */
    607       1.1     cgd #define	BP1		RISC_BLOCK+0x44	/* RW : Processor Brkpt #1 */
    608       1.1     cgd #define	TCR		RISC_BLOCK+0x46	/*  W : Test Control */
    609       1.1     cgd #define	TMR		RISC_BLOCK+0x48	/*  W : Test Mode */
    610       1.1     cgd 
    611       1.1     cgd 
    612       1.1     cgd /* PROCESSOR STATUS REGISTER */
    613       1.1     cgd #define	RISC_PSR_FORCE_TRUE		0x8000
    614       1.1     cgd #define	RISC_PSR_LOOP_COUNT_DONE	0x4000
    615       1.1     cgd #define	RISC_PSR_RISC_INT		0x2000
    616       1.1     cgd #define	RISC_PSR_TIMER_ROLLOVER		0x1000
    617       1.1     cgd #define	RISC_PSR_ALU_OVERFLOW		0x0800
    618       1.1     cgd #define	RISC_PSR_ALU_MSB		0x0400
    619       1.1     cgd #define	RISC_PSR_ALU_CARRY		0x0200
    620       1.1     cgd #define	RISC_PSR_ALU_ZERO		0x0100
    621       1.7  mjacob 
    622       1.7  mjacob #define	RISC_PSR_PCI_ULTRA		0x0080
    623       1.7  mjacob #define	RISC_PSR_SBUS_ULTRA		0x0020
    624       1.7  mjacob 
    625       1.1     cgd #define	RISC_PSR_DMA_INT		0x0010
    626       1.1     cgd #define	RISC_PSR_SXP_INT		0x0008
    627       1.1     cgd #define	RISC_PSR_HOST_INT		0x0004
    628       1.1     cgd #define	RISC_PSR_INT_PENDING		0x0002
    629       1.1     cgd #define	RISC_PSR_FORCE_FALSE  		0x0001
    630       1.1     cgd 
    631       1.1     cgd 
    632       1.1     cgd /* Host Command and Control */
    633       1.1     cgd #define	HCCR_CMD_NOP			0x0000	/* NOP */
    634       1.1     cgd #define	HCCR_CMD_RESET			0x1000	/* Reset RISC */
    635       1.1     cgd #define	HCCR_CMD_PAUSE			0x2000	/* Pause RISC */
    636       1.1     cgd #define	HCCR_CMD_RELEASE		0x3000	/* Release Paused RISC */
    637       1.1     cgd #define	HCCR_CMD_STEP			0x4000	/* Single Step RISC */
    638       1.1     cgd #define	HCCR_CMD_SET_HOST_INT		0x5000	/* Set Host Interrupt */
    639       1.1     cgd #define	HCCR_CMD_CLEAR_HOST_INT		0x6000	/* Clear Host Interrupt */
    640       1.1     cgd #define	HCCR_CMD_CLEAR_RISC_INT		0x7000	/* Clear RISC interrupt */
    641       1.1     cgd #define	HCCR_CMD_BREAKPOINT		0x8000	/* Change breakpoint enables */
    642       1.1     cgd #define	PCI_HCCR_CMD_BIOS		0x9000	/* Write BIOS (disable) */
    643       1.1     cgd #define	PCI_HCCR_CMD_PARITY		0xA000	/* Write parity enable */
    644       1.1     cgd #define	PCI_HCCR_CMD_PARITY_ERR		0xE000	/* Generate parity error */
    645       1.1     cgd #define	HCCR_CMD_TEST_MODE		0xF000	/* Set Test Mode */
    646       1.3  mjacob 
    647       1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_2	0x0400
    648       1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_1	0x0200
    649       1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_0	0x0100
    650       1.3  mjacob #define	ISP2100_HCCR_PARITY		0x0001
    651       1.1     cgd 
    652       1.1     cgd #define	PCI_HCCR_PARITY			0x0400	/* Parity error flag */
    653       1.1     cgd #define	PCI_HCCR_PARITY_ENABLE_1	0x0200	/* Parity enable bank 1 */
    654       1.1     cgd #define	PCI_HCCR_PARITY_ENABLE_0	0x0100	/* Parity enable bank 0 */
    655       1.1     cgd 
    656       1.1     cgd #define	HCCR_HOST_INT			0x0080	/* R  : Host interrupt set */
    657       1.1     cgd #define	HCCR_RESET			0x0040	/* R  : reset in progress */
    658       1.1     cgd #define	HCCR_PAUSE			0x0020	/* R  : RISC paused */
    659       1.1     cgd 
    660       1.1     cgd #define	PCI_HCCR_BIOS			0x0001	/*  W : BIOS enable */
    661       1.7  mjacob 
    662       1.7  mjacob /*
    663      1.15  mjacob  * NVRAM Definitions (PCI cards only)
    664      1.15  mjacob  */
    665      1.15  mjacob 
    666      1.15  mjacob #define	ISPBSMX(c, byte, shift, mask)	\
    667      1.15  mjacob 	(((c)[(byte)] >> (shift)) & (mask))
    668      1.15  mjacob /*
    669      1.15  mjacob  * Qlogic 1020/1040 NVRAM is an array of 128 bytes.
    670       1.7  mjacob  *
    671       1.7  mjacob  * Some portion of the front of this is for general host adapter properties
    672       1.7  mjacob  * This is followed by an array of per-target parameters, and is tailed off
    673       1.7  mjacob  * with a checksum xor byte at offset 127. For non-byte entities data is
    674       1.7  mjacob  * stored in Little Endian order.
    675       1.7  mjacob  */
    676       1.7  mjacob 
    677       1.7  mjacob #define	ISP_NVRAM_SIZE	128
    678      1.14  mjacob 
    679       1.7  mjacob #define	ISP_NVRAM_VERSION(c)			(c)[4]
    680       1.7  mjacob #define	ISP_NVRAM_FIFO_THRESHOLD(c)		ISPBSMX(c, 5, 0, 0x03)
    681       1.7  mjacob #define	ISP_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 5, 2, 0x01)
    682       1.7  mjacob #define	ISP_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 5, 3, 0x01)
    683       1.7  mjacob #define	ISP_NVRAM_INITIATOR_ID(c)		ISPBSMX(c, 5, 4, 0x0f)
    684       1.7  mjacob #define	ISP_NVRAM_BUS_RESET_DELAY(c)		(c)[6]
    685       1.7  mjacob #define	ISP_NVRAM_BUS_RETRY_COUNT(c)		(c)[7]
    686       1.7  mjacob #define	ISP_NVRAM_BUS_RETRY_DELAY(c)		(c)[8]
    687       1.7  mjacob #define	ISP_NVRAM_ASYNC_DATA_SETUP_TIME(c)	ISPBSMX(c, 9, 0, 0x0f)
    688       1.7  mjacob #define	ISP_NVRAM_REQ_ACK_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 4, 0x01)
    689       1.7  mjacob #define	ISP_NVRAM_DATA_LINE_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 5, 0x01)
    690       1.7  mjacob #define	ISP_NVRAM_DATA_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 6, 0x01)
    691       1.7  mjacob #define	ISP_NVRAM_CMD_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 7, 0x01)
    692       1.7  mjacob #define	ISP_NVRAM_TAG_AGE_LIMIT(c)		(c)[10]
    693       1.7  mjacob #define	ISP_NVRAM_LOWTRM_ENABLE(c)		ISPBSMX(c, 11, 0, 0x01)
    694       1.7  mjacob #define	ISP_NVRAM_HITRM_ENABLE(c)		ISPBSMX(c, 11, 1, 0x01)
    695       1.7  mjacob #define	ISP_NVRAM_PCMC_BURST_ENABLE(c)		ISPBSMX(c, 11, 2, 0x01)
    696       1.7  mjacob #define	ISP_NVRAM_ENABLE_60_MHZ(c)		ISPBSMX(c, 11, 3, 0x01)
    697       1.7  mjacob #define	ISP_NVRAM_SCSI_RESET_DISABLE(c)		ISPBSMX(c, 11, 4, 0x01)
    698       1.7  mjacob #define	ISP_NVRAM_ENABLE_AUTO_TERM(c)		ISPBSMX(c, 11, 5, 0x01)
    699       1.7  mjacob #define	ISP_NVRAM_FIFO_THRESHOLD_128(c)		ISPBSMX(c, 11, 6, 0x01)
    700       1.7  mjacob #define	ISP_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 11, 7, 0x01)
    701       1.7  mjacob #define	ISP_NVRAM_SELECTION_TIMEOUT(c)		(((c)[12]) | ((c)[13] << 8))
    702       1.7  mjacob #define	ISP_NVRAM_MAX_QUEUE_DEPTH(c)		(((c)[14]) | ((c)[15] << 8))
    703       1.7  mjacob #define	ISP_NVRAM_SCSI_BUS_SIZE(c)		ISPBSMX(c, 16, 0, 0x01)
    704       1.7  mjacob #define	ISP_NVRAM_SCSI_BUS_TYPE(c)		ISPBSMX(c, 16, 1, 0x01)
    705       1.7  mjacob #define	ISP_NVRAM_ADAPTER_CLK_SPEED(c)		ISPBSMX(c, 16, 2, 0x01)
    706       1.7  mjacob #define	ISP_NVRAM_SOFT_TERM_SUPPORT(c)		ISPBSMX(c, 16, 3, 0x01)
    707       1.7  mjacob #define	ISP_NVRAM_FLASH_ONBOARD(c)		ISPBSMX(c, 16, 4, 0x01)
    708       1.7  mjacob #define	ISP_NVRAM_FAST_MTTR_ENABLE(c)		ISPBSMX(c, 22, 0, 0x01)
    709       1.7  mjacob 
    710       1.7  mjacob #define	ISP_NVRAM_TARGOFF			28
    711       1.7  mjacob #define	ISP_NVARM_TARGSIZE			6
    712       1.7  mjacob #define	_IxT(tgt, tidx)			\
    713       1.7  mjacob 	(ISP_NVRAM_TARGOFF + (ISP_NVARM_TARGSIZE * (tgt)) + (tidx))
    714       1.7  mjacob #define	ISP_NVRAM_TGT_RENEG(c, t)		ISPBSMX(c, _IxT(t, 0), 0, 0x01)
    715       1.7  mjacob #define	ISP_NVRAM_TGT_QFRZ(c, t)		ISPBSMX(c, _IxT(t, 0), 1, 0x01)
    716       1.7  mjacob #define	ISP_NVRAM_TGT_ARQ(c, t)			ISPBSMX(c, _IxT(t, 0), 2, 0x01)
    717       1.7  mjacob #define	ISP_NVRAM_TGT_TQING(c, t)		ISPBSMX(c, _IxT(t, 0), 3, 0x01)
    718       1.7  mjacob #define	ISP_NVRAM_TGT_SYNC(c, t)		ISPBSMX(c, _IxT(t, 0), 4, 0x01)
    719       1.7  mjacob #define	ISP_NVRAM_TGT_WIDE(c, t)		ISPBSMX(c, _IxT(t, 0), 5, 0x01)
    720       1.7  mjacob #define	ISP_NVRAM_TGT_PARITY(c, t)		ISPBSMX(c, _IxT(t, 0), 6, 0x01)
    721       1.7  mjacob #define	ISP_NVRAM_TGT_DISC(c, t)		ISPBSMX(c, _IxT(t, 0), 7, 0x01)
    722       1.7  mjacob #define	ISP_NVRAM_TGT_EXEC_THROTTLE(c, t)	ISPBSMX(c, _IxT(t, 1), 0, 0xff)
    723       1.7  mjacob #define	ISP_NVRAM_TGT_SYNC_PERIOD(c, t)		ISPBSMX(c, _IxT(t, 2), 0, 0xff)
    724       1.7  mjacob #define	ISP_NVRAM_TGT_SYNC_OFFSET(c, t)		ISPBSMX(c, _IxT(t, 3), 0, 0x0f)
    725       1.7  mjacob #define	ISP_NVRAM_TGT_DEVICE_ENABLE(c, t)	ISPBSMX(c, _IxT(t, 3), 4, 0x01)
    726       1.7  mjacob #define	ISP_NVRAM_TGT_LUN_DISABLE(c, t)		ISPBSMX(c, _IxT(t, 3), 5, 0x01)
    727      1.15  mjacob 
    728      1.15  mjacob /*
    729      1.15  mjacob  * Qlogic 1080/1240 NVRAM is an array of 256 bytes.
    730      1.15  mjacob  *
    731      1.15  mjacob  * Some portion of the front of this is for general host adapter properties
    732      1.15  mjacob  * This is followed by an array of per-target parameters, and is tailed off
    733      1.15  mjacob  * with a checksum xor byte at offset 256. For non-byte entities data is
    734      1.15  mjacob  * stored in Little Endian order.
    735      1.15  mjacob  */
    736      1.15  mjacob 
    737      1.15  mjacob #define	ISP1080_NVRAM_SIZE	256
    738      1.15  mjacob 
    739      1.15  mjacob #define	ISP1080_NVRAM_VERSION(c)		ISP_NVRAM_VERSION(c)
    740      1.15  mjacob 
    741      1.15  mjacob /* Offset 5 */
    742      1.15  mjacob /*
    743  1.17.2.1  bouyer 	u_int8_t bios_configuration_mode     :2;
    744  1.17.2.1  bouyer 	u_int8_t bios_disable                :1;
    745  1.17.2.1  bouyer 	u_int8_t selectable_scsi_boot_enable :1;
    746  1.17.2.1  bouyer 	u_int8_t cd_rom_boot_enable          :1;
    747  1.17.2.1  bouyer 	u_int8_t disable_loading_risc_code   :1;
    748  1.17.2.1  bouyer 	u_int8_t enable_64bit_addressing     :1;
    749  1.17.2.1  bouyer 	u_int8_t unused_7                    :1;
    750      1.15  mjacob  */
    751      1.15  mjacob 
    752      1.15  mjacob /* Offsets 6, 7 */
    753      1.15  mjacob /*
    754  1.17.2.1  bouyer         u_int8_t boot_lun_number    :5;
    755  1.17.2.1  bouyer         u_int8_t scsi_bus_number    :1;
    756  1.17.2.1  bouyer         u_int8_t unused_6           :1;
    757  1.17.2.1  bouyer         u_int8_t unused_7           :1;
    758  1.17.2.1  bouyer         u_int8_t boot_target_number :4;
    759  1.17.2.1  bouyer         u_int8_t unused_12          :1;
    760  1.17.2.1  bouyer         u_int8_t unused_13          :1;
    761  1.17.2.1  bouyer         u_int8_t unused_14          :1;
    762  1.17.2.1  bouyer         u_int8_t unused_15          :1;
    763      1.15  mjacob  */
    764      1.15  mjacob 
    765      1.15  mjacob #define	ISP1080_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 16, 3, 0x01)
    766      1.15  mjacob 
    767      1.15  mjacob #define	ISP1080_NVRAM_BURST_ENABLE(c)			ISPBSMX(c, 16, 1, 0x01)
    768      1.15  mjacob #define	ISP1080_NVRAM_FIFO_THRESHOLD(c)			ISPBSMX(c, 16, 4, 0x0f)
    769      1.15  mjacob 
    770      1.15  mjacob #define	ISP1080_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 17, 7, 0x01)
    771      1.15  mjacob #define	ISP1080_NVRAM_BUS0_TERM_MODE(c)			ISPBSMX(c, 17, 0, 0x03)
    772      1.15  mjacob #define	ISP1080_NVRAM_BUS1_TERM_MODE(c)			ISPBSMX(c, 17, 2, 0x03)
    773      1.15  mjacob 
    774      1.15  mjacob #define	ISP1080_ISP_PARAMETER(c)			\
    775      1.15  mjacob 	(((c)[18]) | ((c)[19] << 8))
    776      1.15  mjacob 
    777  1.17.2.1  bouyer #define	ISP1080_FAST_POST(c)				ISPBSMX(c, 20, 0, 0x01)
    778  1.17.2.1  bouyer #define	ISP1080_REPORT_LVD_TRANSITION(c)		ISPBSMX(c, 20, 1, 0x01)
    779      1.15  mjacob 
    780      1.15  mjacob #define	ISP1080_BUS1_OFF				112
    781      1.15  mjacob 
    782      1.15  mjacob #define	ISP1080_NVRAM_INITIATOR_ID(c, b)		\
    783      1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 24, 0, 0x0f)
    784      1.15  mjacob #define	ISP1080_NVRAM_BUS_RESET_DELAY(c, b)		\
    785      1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 25]
    786      1.15  mjacob #define	ISP1080_NVRAM_BUS_RETRY_COUNT(c, b)		\
    787      1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 26]
    788      1.15  mjacob #define	ISP1080_NVRAM_BUS_RETRY_DELAY(c, b)		\
    789      1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 27]
    790      1.15  mjacob 
    791      1.15  mjacob #define	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME(c, b)	\
    792      1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 0, 0x0f)
    793      1.15  mjacob #define	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION(c, b)	\
    794      1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 4, 0x01)
    795      1.15  mjacob #define	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION(c, b)	\
    796      1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 5, 0x01)
    797      1.15  mjacob #define	ISP1080_NVRAM_SELECTION_TIMEOUT(c, b)		\
    798      1.15  mjacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 30]) | \
    799      1.15  mjacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 31] << 8))
    800      1.15  mjacob #define	ISP1080_NVRAM_MAX_QUEUE_DEPTH(c, b)		\
    801      1.15  mjacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 32]) | \
    802      1.15  mjacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 33] << 8))
    803      1.15  mjacob 
    804      1.15  mjacob #define	ISP1080_NVRAM_TARGOFF(b)		\
    805      1.15  mjacob 	((b == 0)? 40: (40 + ISP1080_BUS1_OFF))
    806      1.15  mjacob #define	ISP1080_NVRAM_TARGSIZE			6
    807      1.15  mjacob #define	_IxT8(tgt, tidx, b)			\
    808      1.15  mjacob 	(ISP1080_NVRAM_TARGOFF((b)) + (ISP1080_NVRAM_TARGSIZE * (tgt)) + (tidx))
    809      1.15  mjacob 
    810      1.15  mjacob #define	ISP1080_NVRAM_TGT_RENEG(c, t, b)		\
    811      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 0, 0x01)
    812      1.15  mjacob #define	ISP1080_NVRAM_TGT_QFRZ(c, t, b)			\
    813      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 1, 0x01)
    814      1.15  mjacob #define	ISP1080_NVRAM_TGT_ARQ(c, t, b)			\
    815      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 2, 0x01)
    816      1.15  mjacob #define	ISP1080_NVRAM_TGT_TQING(c, t, b)		\
    817      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 3, 0x01)
    818      1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC(c, t, b)			\
    819      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 4, 0x01)
    820      1.15  mjacob #define	ISP1080_NVRAM_TGT_WIDE(c, t, b)			\
    821      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 5, 0x01)
    822      1.15  mjacob #define	ISP1080_NVRAM_TGT_PARITY(c, t, b)		\
    823      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 6, 0x01)
    824      1.15  mjacob #define	ISP1080_NVRAM_TGT_DISC(c, t, b)			\
    825      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 7, 0x01)
    826      1.15  mjacob #define	ISP1080_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
    827      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 1, (b)), 0, 0xff)
    828      1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
    829      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 2, (b)), 0, 0xff)
    830      1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
    831      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 0, 0x0f)
    832      1.15  mjacob #define	ISP1080_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
    833      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 4, 0x01)
    834      1.15  mjacob #define	ISP1080_NVRAM_TGT_LUN_DISABLE(c, t, b)		\
    835      1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 5, 0x01)
    836       1.7  mjacob 
    837  1.17.2.1  bouyer #define	ISP12160_NVRAM_HBA_ENABLE	ISP1080_NVRAM_HBA_ENABLE
    838  1.17.2.1  bouyer #define	ISP12160_NVRAM_BURST_ENABLE	ISP1080_NVRAM_BURST_ENABLE
    839  1.17.2.1  bouyer #define	ISP12160_NVRAM_FIFO_THRESHOLD	ISP1080_NVRAM_FIFO_THRESHOLD
    840  1.17.2.1  bouyer #define	ISP12160_NVRAM_AUTO_TERM_SUPPORT	ISP1080_NVRAM_AUTO_TERM_SUPPORT
    841  1.17.2.1  bouyer #define	ISP12160_NVRAM_BUS0_TERM_MODE	ISP1080_NVRAM_BUS0_TERM_MODE
    842  1.17.2.1  bouyer #define	ISP12160_NVRAM_BUS1_TERM_MODE	ISP1080_NVRAM_BUS1_TERM_MODE
    843  1.17.2.1  bouyer #define	ISP12160_ISP_PARAMETER		ISP12160_ISP_PARAMETER
    844  1.17.2.1  bouyer #define	ISP12160_FAST_POST		ISP1080_FAST_POST
    845  1.17.2.1  bouyer #define	ISP12160_REPORT_LVD_TRANSITION	ISP1080_REPORT_LVD_TRANSTION
    846  1.17.2.1  bouyer 
    847  1.17.2.1  bouyer #define	ISP12160_NVRAM_INITIATOR_ID			\
    848  1.17.2.1  bouyer 	ISP1080_NVRAM_INITIATOR_ID
    849  1.17.2.1  bouyer #define	ISP12160_NVRAM_BUS_RESET_DELAY			\
    850  1.17.2.1  bouyer 	ISP1080_NVRAM_BUS_RESET_DELAY
    851  1.17.2.1  bouyer #define	ISP12160_NVRAM_BUS_RETRY_COUNT			\
    852  1.17.2.1  bouyer 	ISP1080_NVRAM_BUS_RETRY_COUNT
    853  1.17.2.1  bouyer #define	ISP12160_NVRAM_BUS_RETRY_DELAY			\
    854  1.17.2.1  bouyer 	ISP1080_NVRAM_BUS_RETRY_DELAY
    855  1.17.2.1  bouyer #define	ISP12160_NVRAM_ASYNC_DATA_SETUP_TIME		\
    856  1.17.2.1  bouyer 	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME
    857  1.17.2.1  bouyer #define	ISP12160_NVRAM_REQ_ACK_ACTIVE_NEGATION		\
    858  1.17.2.1  bouyer 	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION
    859  1.17.2.1  bouyer #define	ISP12160_NVRAM_DATA_LINE_ACTIVE_NEGATION	\
    860  1.17.2.1  bouyer 	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION
    861  1.17.2.1  bouyer #define	ISP12160_NVRAM_SELECTION_TIMEOUT		\
    862  1.17.2.1  bouyer 	ISP1080_NVRAM_SELECTION_TIMEOUT
    863  1.17.2.1  bouyer #define	ISP12160_NVRAM_MAX_QUEUE_DEPTH			\
    864  1.17.2.1  bouyer 	ISP1080_NVRAM_MAX_QUEUE_DEPTH
    865  1.17.2.1  bouyer 
    866  1.17.2.1  bouyer 
    867  1.17.2.1  bouyer #define	ISP12160_BUS0_OFF	24
    868  1.17.2.1  bouyer #define	ISP12160_BUS1_OFF	136
    869  1.17.2.1  bouyer 
    870  1.17.2.1  bouyer #define	ISP12160_NVRAM_TARGOFF(b)		\
    871  1.17.2.1  bouyer 	(((b == 0)? ISP12160_BUS0_OFF : ISP12160_BUS1_OFF) + 16)
    872  1.17.2.1  bouyer 
    873  1.17.2.1  bouyer #define	ISP12160_NVRAM_TARGSIZE			6
    874  1.17.2.1  bouyer #define	_IxT16(tgt, tidx, b)			\
    875  1.17.2.1  bouyer 	(ISP12160_NVRAM_TARGOFF((b))+(ISP12160_NVRAM_TARGSIZE * (tgt))+(tidx))
    876  1.17.2.1  bouyer 
    877  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_RENEG(c, t, b)		\
    878  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 0, 0x01)
    879  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_QFRZ(c, t, b)		\
    880  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 1, 0x01)
    881  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_ARQ(c, t, b)			\
    882  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 2, 0x01)
    883  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_TQING(c, t, b)		\
    884  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 3, 0x01)
    885  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_SYNC(c, t, b)		\
    886  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 4, 0x01)
    887  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_WIDE(c, t, b)		\
    888  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 5, 0x01)
    889  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_PARITY(c, t, b)		\
    890  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 6, 0x01)
    891  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_DISC(c, t, b)		\
    892  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 0, (b)), 7, 0x01)
    893  1.17.2.1  bouyer 
    894  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
    895  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 1, (b)), 0, 0xff)
    896  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
    897  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 2, (b)), 0, 0xff)
    898  1.17.2.1  bouyer 
    899  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
    900  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 3, (b)), 0, 0x1f)
    901  1.17.2.1  bouyer #define	ISP12160_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
    902  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 3, (b)), 5, 0x01)
    903  1.17.2.1  bouyer 
    904  1.17.2.1  bouyer #define	ISP12160_NVRAM_PPR_OPTIONS(c, t, b)		\
    905  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 4, (b)), 0, 0x0f)
    906  1.17.2.1  bouyer #define	ISP12160_NVRAM_PPR_WIDTH(c, t, b)		\
    907  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 4, (b)), 4, 0x03)
    908  1.17.2.1  bouyer #define	ISP12160_NVRAM_PPR_ENABLE(c, t, b)		\
    909  1.17.2.1  bouyer 	ISPBSMX(c, _IxT16(t, 4, (b)), 7, 0x01)
    910  1.17.2.1  bouyer 
    911       1.7  mjacob /*
    912       1.7  mjacob  * Qlogic 2XXX NVRAM is an array of 256 bytes.
    913       1.7  mjacob  *
    914       1.7  mjacob  * Some portion of the front of this is for general RISC engine parameters,
    915       1.7  mjacob  * mostly reflecting the state of the last INITIALIZE FIRMWARE mailbox command.
    916       1.7  mjacob  *
    917       1.7  mjacob  * This is followed by some general host adapter parameters, and ends with
    918       1.7  mjacob  * a checksum xor byte at offset 255. For non-byte entities data is stored
    919       1.7  mjacob  * in Little Endian order.
    920       1.7  mjacob  */
    921       1.7  mjacob #define	ISP2100_NVRAM_SIZE	256
    922       1.7  mjacob /* ISP_NVRAM_VERSION is in same overall place */
    923       1.7  mjacob #define	ISP2100_NVRAM_RISCVER(c)		(c)[6]
    924      1.12  mjacob #define	ISP2100_NVRAM_OPTIONS(c)		(c)[8]
    925       1.7  mjacob #define	ISP2100_NVRAM_MAXFRAMELENGTH(c)		(((c)[10]) | ((c)[11] << 8))
    926       1.7  mjacob #define	ISP2100_NVRAM_MAXIOCBALLOCATION(c)	(((c)[12]) | ((c)[13] << 8))
    927       1.7  mjacob #define	ISP2100_NVRAM_EXECUTION_THROTTLE(c)	(((c)[14]) | ((c)[15] << 8))
    928       1.7  mjacob #define	ISP2100_NVRAM_RETRY_COUNT(c)		(c)[16]
    929       1.7  mjacob #define	ISP2100_NVRAM_RETRY_DELAY(c)		(c)[17]
    930       1.7  mjacob 
    931  1.17.2.1  bouyer #define	ISP2100_NVRAM_PORT_NAME(c)	(\
    932       1.7  mjacob 		(((u_int64_t)(c)[18]) << 56) | \
    933       1.7  mjacob 		(((u_int64_t)(c)[19]) << 48) | \
    934       1.7  mjacob 		(((u_int64_t)(c)[20]) << 40) | \
    935       1.7  mjacob 		(((u_int64_t)(c)[21]) << 32) | \
    936       1.7  mjacob 		(((u_int64_t)(c)[22]) << 24) | \
    937       1.7  mjacob 		(((u_int64_t)(c)[23]) << 16) | \
    938       1.7  mjacob 		(((u_int64_t)(c)[24]) <<  8) | \
    939       1.7  mjacob 		(((u_int64_t)(c)[25]) <<  0))
    940  1.17.2.1  bouyer 
    941       1.9  mjacob #define	ISP2100_NVRAM_HARDLOOPID(c)		(c)[26]
    942  1.17.2.1  bouyer 
    943  1.17.2.1  bouyer #define	ISP2100_NVRAM_NODE_NAME(c)	(\
    944  1.17.2.1  bouyer 		(((u_int64_t)(c)[30]) << 56) | \
    945  1.17.2.1  bouyer 		(((u_int64_t)(c)[31]) << 48) | \
    946  1.17.2.1  bouyer 		(((u_int64_t)(c)[32]) << 40) | \
    947  1.17.2.1  bouyer 		(((u_int64_t)(c)[33]) << 32) | \
    948  1.17.2.1  bouyer 		(((u_int64_t)(c)[34]) << 24) | \
    949  1.17.2.1  bouyer 		(((u_int64_t)(c)[35]) << 16) | \
    950  1.17.2.1  bouyer 		(((u_int64_t)(c)[36]) <<  8) | \
    951  1.17.2.1  bouyer 		(((u_int64_t)(c)[37]) <<  0))
    952       1.7  mjacob 
    953      1.12  mjacob #define	ISP2100_NVRAM_HBA_OPTIONS(c)		(c)[70]
    954       1.7  mjacob #define	ISP2100_NVRAM_HBA_DISABLE(c)		ISPBSMX(c, 70, 0, 0x01)
    955       1.7  mjacob #define	ISP2100_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 70, 1, 0x01)
    956       1.7  mjacob #define	ISP2100_NVRAM_LUN_DISABLE(c)		ISPBSMX(c, 70, 2, 0x01)
    957       1.7  mjacob #define	ISP2100_NVRAM_ENABLE_SELECT_BOOT(c)	ISPBSMX(c, 70, 3, 0x01)
    958       1.7  mjacob #define	ISP2100_NVRAM_DISABLE_CODELOAD(c)	ISPBSMX(c, 70, 4, 0x01)
    959       1.7  mjacob #define	ISP2100_NVRAM_SET_CACHELINESZ(c)	ISPBSMX(c, 70, 5, 0x01)
    960       1.7  mjacob 
    961      1.14  mjacob #define	ISP2100_NVRAM_BOOT_NODE_NAME(c)	(\
    962       1.7  mjacob 		(((u_int64_t)(c)[72]) << 56) | \
    963       1.7  mjacob 		(((u_int64_t)(c)[73]) << 48) | \
    964       1.7  mjacob 		(((u_int64_t)(c)[74]) << 40) | \
    965       1.7  mjacob 		(((u_int64_t)(c)[75]) << 32) | \
    966       1.7  mjacob 		(((u_int64_t)(c)[76]) << 24) | \
    967       1.7  mjacob 		(((u_int64_t)(c)[77]) << 16) | \
    968       1.7  mjacob 		(((u_int64_t)(c)[78]) <<  8) | \
    969       1.7  mjacob 		(((u_int64_t)(c)[79]) <<  0))
    970      1.12  mjacob 
    971       1.7  mjacob #define	ISP2100_NVRAM_BOOT_LUN(c)		(c)[80]
    972       1.7  mjacob 
    973       1.1     cgd #endif	/* _ISPREG_H */
    974