ispreg.h revision 1.21 1 1.21 mjacob /* $NetBSD: ispreg.h,v 1.21 2000/07/05 22:26:53 mjacob Exp $ */
2 1.16 mjacob /* release_6_5_99 */
3 1.1 cgd /*
4 1.16 mjacob * Copyright (C) 1997, 1998, 1999 National Aeronautics & Space Administration
5 1.1 cgd * All rights reserved.
6 1.14 mjacob *
7 1.1 cgd * Redistribution and use in source and binary forms, with or without
8 1.1 cgd * modification, are permitted provided that the following conditions
9 1.1 cgd * are met:
10 1.1 cgd * 1. Redistributions of source code must retain the above copyright
11 1.16 mjacob * notice, this list of conditions and the following disclaimer.
12 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 cgd * notice, this list of conditions and the following disclaimer in the
14 1.1 cgd * documentation and/or other materials provided with the distribution.
15 1.1 cgd * 3. The name of the author may not be used to endorse or promote products
16 1.16 mjacob * derived from this software without specific prior written permission
17 1.16 mjacob *
18 1.16 mjacob * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.16 mjacob * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.16 mjacob * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.16 mjacob * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.16 mjacob * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.16 mjacob * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.16 mjacob * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.16 mjacob * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.16 mjacob * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.16 mjacob * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.16 mjacob */
29 1.16 mjacob /*
30 1.16 mjacob * Machine Independent (well, as best as possible) register
31 1.16 mjacob * definitions for Qlogic ISP SCSI adapters.
32 1.16 mjacob *
33 1.16 mjacob * Matthew Jacob <mjacob (at) nas.nasa.gov>
34 1.1 cgd *
35 1.1 cgd */
36 1.1 cgd #ifndef _ISPREG_H
37 1.1 cgd #define _ISPREG_H
38 1.1 cgd
39 1.1 cgd /*
40 1.1 cgd * Hardware definitions for the Qlogic ISP registers.
41 1.1 cgd */
42 1.1 cgd
43 1.1 cgd /*
44 1.1 cgd * This defines types of access to various registers.
45 1.1 cgd *
46 1.1 cgd * R: Read Only
47 1.1 cgd * W: Write Only
48 1.1 cgd * RW: Read/Write
49 1.1 cgd *
50 1.1 cgd * R*, W*, RW*: Read Only, Write Only, Read/Write, but only
51 1.1 cgd * if RISC processor in ISP is paused.
52 1.1 cgd */
53 1.1 cgd
54 1.1 cgd /*
55 1.1 cgd * Offsets for various register blocks.
56 1.1 cgd *
57 1.1 cgd * Sad but true, different architectures have different offsets.
58 1.15 mjacob *
59 1.15 mjacob * Don't be alarmed if none of this makes sense. The original register
60 1.15 mjacob * layout set some defines in a certain pattern. Everything else has been
61 1.15 mjacob * grafted on since. For example, the ISP1080 manual will state that DMA
62 1.15 mjacob * registers start at 0x80 from the base of the register address space.
63 1.15 mjacob * That's true, but for our purposes, we define DMA_REGS_OFF for the 1080
64 1.15 mjacob * to start at offset 0x60 because the DMA registers are all defined to
65 1.15 mjacob * be DMA_BLOCK+0x20 and so on. Clear?
66 1.1 cgd */
67 1.1 cgd
68 1.13 mjacob #define BIU_REGS_OFF 0x00
69 1.1 cgd
70 1.13 mjacob #define PCI_MBOX_REGS_OFF 0x70
71 1.13 mjacob #define PCI_MBOX_REGS2100_OFF 0x10
72 1.1 cgd #define SBUS_MBOX_REGS_OFF 0x80
73 1.1 cgd
74 1.13 mjacob #define PCI_SXP_REGS_OFF 0x80
75 1.1 cgd #define SBUS_SXP_REGS_OFF 0x200
76 1.1 cgd
77 1.13 mjacob #define PCI_RISC_REGS_OFF 0x80
78 1.1 cgd #define SBUS_RISC_REGS_OFF 0x400
79 1.1 cgd
80 1.13 mjacob /* Bless me! Chip designers have putzed it again! */
81 1.13 mjacob #define ISP1080_DMA_REGS_OFF 0x60
82 1.13 mjacob #define DMA_REGS_OFF 0x00 /* same as BIU block */
83 1.13 mjacob
84 1.1 cgd /*
85 1.1 cgd * NB: The *_BLOCK definitions have no specific hardware meaning.
86 1.1 cgd * They serve simply to note to the MD layer which block of
87 1.1 cgd * registers offsets are being accessed.
88 1.1 cgd */
89 1.13 mjacob #define _NREG_BLKS 5
90 1.13 mjacob #define _BLK_REG_SHFT 13
91 1.13 mjacob #define _BLK_REG_MASK (7 << _BLK_REG_SHFT)
92 1.13 mjacob #define BIU_BLOCK (0 << _BLK_REG_SHFT)
93 1.13 mjacob #define MBOX_BLOCK (1 << _BLK_REG_SHFT)
94 1.13 mjacob #define SXP_BLOCK (2 << _BLK_REG_SHFT)
95 1.13 mjacob #define RISC_BLOCK (3 << _BLK_REG_SHFT)
96 1.13 mjacob #define DMA_BLOCK (4 << _BLK_REG_SHFT)
97 1.1 cgd
98 1.1 cgd /*
99 1.1 cgd * Bus Interface Block Register Offsets
100 1.1 cgd */
101 1.13 mjacob
102 1.18 mjacob #define BIU_ID_LO (BIU_BLOCK+0x0) /* R : Bus ID, Low */
103 1.18 mjacob #define BIU2100_FLASH_ADDR (BIU_BLOCK+0x0)
104 1.18 mjacob #define BIU_ID_HI (BIU_BLOCK+0x2) /* R : Bus ID, High */
105 1.18 mjacob #define BIU2100_FLASH_DATA (BIU_BLOCK+0x2)
106 1.18 mjacob #define BIU_CONF0 (BIU_BLOCK+0x4) /* R : Bus Configuration #0 */
107 1.18 mjacob #define BIU_CONF1 (BIU_BLOCK+0x6) /* R : Bus Configuration #1 */
108 1.18 mjacob #define BIU2100_CSR (BIU_BLOCK+0x6)
109 1.18 mjacob #define BIU_ICR (BIU_BLOCK+0x8) /* RW : Bus Interface Ctrl */
110 1.18 mjacob #define BIU_ISR (BIU_BLOCK+0xA) /* R : Bus Interface Status */
111 1.18 mjacob #define BIU_SEMA (BIU_BLOCK+0xC) /* RW : Bus Semaphore */
112 1.18 mjacob #define BIU_NVRAM (BIU_BLOCK+0xE) /* RW : Bus NVRAM */
113 1.18 mjacob #define DFIFO_COMMAND (BIU_BLOCK+0x60) /* RW : Command FIFO Port */
114 1.13 mjacob #define RDMA2100_CONTROL DFIFO_COMMAND
115 1.18 mjacob #define DFIFO_DATA (BIU_BLOCK+0x62) /* RW : Data FIFO Port */
116 1.13 mjacob
117 1.13 mjacob /*
118 1.13 mjacob * Putzed DMA register layouts.
119 1.13 mjacob */
120 1.18 mjacob #define CDMA_CONF (DMA_BLOCK+0x20) /* RW*: DMA Configuration */
121 1.3 mjacob #define CDMA2100_CONTROL CDMA_CONF
122 1.18 mjacob #define CDMA_CONTROL (DMA_BLOCK+0x22) /* RW*: DMA Control */
123 1.18 mjacob #define CDMA_STATUS (DMA_BLOCK+0x24) /* R : DMA Status */
124 1.18 mjacob #define CDMA_FIFO_STS (DMA_BLOCK+0x26) /* R : DMA FIFO Status */
125 1.18 mjacob #define CDMA_COUNT (DMA_BLOCK+0x28) /* RW*: DMA Transfer Count */
126 1.18 mjacob #define CDMA_ADDR0 (DMA_BLOCK+0x2C) /* RW*: DMA Address, Word 0 */
127 1.18 mjacob #define CDMA_ADDR1 (DMA_BLOCK+0x2E) /* RW*: DMA Address, Word 1 */
128 1.18 mjacob #define CDMA_ADDR2 (DMA_BLOCK+0x30) /* RW*: DMA Address, Word 2 */
129 1.18 mjacob #define CDMA_ADDR3 (DMA_BLOCK+0x32) /* RW*: DMA Address, Word 3 */
130 1.1 cgd
131 1.18 mjacob #define DDMA_CONF (DMA_BLOCK+0x40) /* RW*: DMA Configuration */
132 1.3 mjacob #define TDMA2100_CONTROL DDMA_CONF
133 1.18 mjacob #define DDMA_CONTROL (DMA_BLOCK+0x42) /* RW*: DMA Control */
134 1.18 mjacob #define DDMA_STATUS (DMA_BLOCK+0x44) /* R : DMA Status */
135 1.18 mjacob #define DDMA_FIFO_STS (DMA_BLOCK+0x46) /* R : DMA FIFO Status */
136 1.18 mjacob #define DDMA_COUNT_LO (DMA_BLOCK+0x48) /* RW*: DMA Xfer Count, Low */
137 1.18 mjacob #define DDMA_COUNT_HI (DMA_BLOCK+0x4A) /* RW*: DMA Xfer Count, High */
138 1.18 mjacob #define DDMA_ADDR0 (DMA_BLOCK+0x4C) /* RW*: DMA Address, Word 0 */
139 1.18 mjacob #define DDMA_ADDR1 (DMA_BLOCK+0x4E) /* RW*: DMA Address, Word 1 */
140 1.1 cgd /* these are for the 1040A cards */
141 1.18 mjacob #define DDMA_ADDR2 (DMA_BLOCK+0x50) /* RW*: DMA Address, Word 2 */
142 1.18 mjacob #define DDMA_ADDR3 (DMA_BLOCK+0x52) /* RW*: DMA Address, Word 3 */
143 1.1 cgd
144 1.1 cgd
145 1.1 cgd /*
146 1.1 cgd * Bus Interface Block Register Definitions
147 1.1 cgd */
148 1.1 cgd /* BUS CONFIGURATION REGISTER #0 */
149 1.1 cgd #define BIU_CONF0_HW_MASK 0x000F /* Hardware revision mask */
150 1.1 cgd /* BUS CONFIGURATION REGISTER #1 */
151 1.1 cgd
152 1.1 cgd #define BIU_SBUS_CONF1_PARITY 0x0100 /* Enable parity checking */
153 1.1 cgd #define BIU_SBUS_CONF1_FCODE_MASK 0x00F0 /* Fcode cycle mask */
154 1.1 cgd
155 1.1 cgd #define BIU_PCI_CONF1_FIFO_128 0x0040 /* 128 bytes FIFO threshold */
156 1.1 cgd #define BIU_PCI_CONF1_FIFO_64 0x0030 /* 64 bytes FIFO threshold */
157 1.1 cgd #define BIU_PCI_CONF1_FIFO_32 0x0020 /* 32 bytes FIFO threshold */
158 1.1 cgd #define BIU_PCI_CONF1_FIFO_16 0x0010 /* 16 bytes FIFO threshold */
159 1.1 cgd #define BIU_BURST_ENABLE 0x0004 /* Global enable Bus bursts */
160 1.1 cgd #define BIU_SBUS_CONF1_FIFO_64 0x0003 /* 64 bytes FIFO threshold */
161 1.1 cgd #define BIU_SBUS_CONF1_FIFO_32 0x0002 /* 32 bytes FIFO threshold */
162 1.1 cgd #define BIU_SBUS_CONF1_FIFO_16 0x0001 /* 16 bytes FIFO threshold */
163 1.1 cgd #define BIU_SBUS_CONF1_FIFO_8 0x0000 /* 8 bytes FIFO threshold */
164 1.1 cgd #define BIU_SBUS_CONF1_BURST8 0x0008 /* Enable 8-byte bursts */
165 1.1 cgd #define BIU_PCI_CONF1_SXP 0x0008 /* SXP register select */
166 1.1 cgd
167 1.18 mjacob #define BIU_PCI1080_CONF1_SXP0 0x0100 /* SXP bank #1 select */
168 1.18 mjacob #define BIU_PCI1080_CONF1_SXP1 0x0200 /* SXP bank #2 select */
169 1.13 mjacob #define BIU_PCI1080_CONF1_DMA 0x0300 /* DMA bank select */
170 1.13 mjacob
171 1.14 mjacob /* ISP2100 Bus Control/Status Register */
172 1.3 mjacob
173 1.3 mjacob #define BIU2100_ICSR_REGBSEL 0x30 /* RW: register bank select */
174 1.3 mjacob #define BIU2100_RISC_REGS (0 << 4) /* RISC Regs */
175 1.3 mjacob #define BIU2100_FB_REGS (1 << 4) /* FrameBuffer Regs */
176 1.3 mjacob #define BIU2100_FPM0_REGS (2 << 4) /* FPM 0 Regs */
177 1.3 mjacob #define BIU2100_FPM1_REGS (3 << 4) /* FPM 1 Regs */
178 1.3 mjacob #define BIU2100_PCI64 0x04 /* R: 64 Bit PCI slot */
179 1.3 mjacob #define BIU2100_FLASH_ENABLE 0x02 /* RW: Enable Flash RAM */
180 1.3 mjacob #define BIU2100_SOFT_RESET 0x01
181 1.3 mjacob /* SOFT RESET FOR ISP2100 is same bit, but in this register, not ICR */
182 1.3 mjacob
183 1.3 mjacob
184 1.1 cgd /* BUS CONTROL REGISTER */
185 1.1 cgd #define BIU_ICR_ENABLE_DMA_INT 0x0020 /* Enable DMA interrupts */
186 1.1 cgd #define BIU_ICR_ENABLE_CDMA_INT 0x0010 /* Enable CDMA interrupts */
187 1.1 cgd #define BIU_ICR_ENABLE_SXP_INT 0x0008 /* Enable SXP interrupts */
188 1.1 cgd #define BIU_ICR_ENABLE_RISC_INT 0x0004 /* Enable Risc interrupts */
189 1.1 cgd #define BIU_ICR_ENABLE_ALL_INTS 0x0002 /* Global enable all inter */
190 1.1 cgd #define BIU_ICR_SOFT_RESET 0x0001 /* Soft Reset of ISP */
191 1.1 cgd
192 1.3 mjacob #define BIU2100_ICR_ENABLE_ALL_INTS 0x8000
193 1.3 mjacob #define BIU2100_ICR_ENA_FPM_INT 0x0020
194 1.3 mjacob #define BIU2100_ICR_ENA_FB_INT 0x0010
195 1.3 mjacob #define BIU2100_ICR_ENA_RISC_INT 0x0008
196 1.3 mjacob #define BIU2100_ICR_ENA_CDMA_INT 0x0004
197 1.3 mjacob #define BIU2100_ICR_ENABLE_RXDMA_INT 0x0002
198 1.3 mjacob #define BIU2100_ICR_ENABLE_TXDMA_INT 0x0001
199 1.3 mjacob #define BIU2100_ICR_DISABLE_ALL_INTS 0x0000
200 1.3 mjacob
201 1.15 mjacob #define ENABLE_INTS(isp) (IS_SCSI(isp))? \
202 1.3 mjacob ISP_WRITE(isp, BIU_ICR, BIU_ICR_ENABLE_RISC_INT | BIU_ICR_ENABLE_ALL_INTS) : \
203 1.3 mjacob ISP_WRITE(isp, BIU_ICR, BIU2100_ICR_ENA_RISC_INT | BIU2100_ICR_ENABLE_ALL_INTS)
204 1.3 mjacob
205 1.15 mjacob #define INTS_ENABLED(isp) ((IS_SCSI(isp))? \
206 1.13 mjacob (ISP_READ(isp, BIU_ICR) & (BIU_ICR_ENABLE_RISC_INT|BIU_ICR_ENABLE_ALL_INTS)) :\
207 1.13 mjacob (ISP_READ(isp, BIU_ICR) & \
208 1.13 mjacob (BIU2100_ICR_ENA_RISC_INT|BIU2100_ICR_ENABLE_ALL_INTS)))
209 1.13 mjacob
210 1.3 mjacob #define DISABLE_INTS(isp) ISP_WRITE(isp, BIU_ICR, 0)
211 1.1 cgd
212 1.1 cgd /* BUS STATUS REGISTER */
213 1.1 cgd #define BIU_ISR_DMA_INT 0x0020 /* DMA interrupt pending */
214 1.1 cgd #define BIU_ISR_CDMA_INT 0x0010 /* CDMA interrupt pending */
215 1.1 cgd #define BIU_ISR_SXP_INT 0x0008 /* SXP interrupt pending */
216 1.1 cgd #define BIU_ISR_RISC_INT 0x0004 /* Risc interrupt pending */
217 1.1 cgd #define BIU_ISR_IPEND 0x0002 /* Global interrupt pending */
218 1.1 cgd
219 1.3 mjacob #define BIU2100_ISR_INT_PENDING 0x8000 /* Global interrupt pending */
220 1.3 mjacob #define BIU2100_ISR_FPM_INT 0x0020 /* FPM interrupt pending */
221 1.3 mjacob #define BIU2100_ISR_FB_INT 0x0010 /* FB interrupt pending */
222 1.3 mjacob #define BIU2100_ISR_RISC_INT 0x0008 /* Risc interrupt pending */
223 1.3 mjacob #define BIU2100_ISR_CDMA_INT 0x0004 /* CDMA interrupt pending */
224 1.3 mjacob #define BIU2100_ISR_RXDMA_INT_PENDING 0x0002 /* Global interrupt pending */
225 1.3 mjacob #define BIU2100_ISR_TXDMA_INT_PENDING 0x0001 /* Global interrupt pending */
226 1.3 mjacob
227 1.17 mjacob #define INT_PENDING(isp, isr) (IS_FC(isp)? \
228 1.17 mjacob ((isr & BIU2100_ISR_RISC_INT) != 0) : ((isr & BIU_ISR_RISC_INT) != 0))
229 1.1 cgd
230 1.21 mjacob #define INT_PENDING_MASK(isp) \
231 1.21 mjacob (IS_FC(isp)? BIU2100_ISR_RISC_INT: BIU_ISR_RISC_INT)
232 1.21 mjacob
233 1.1 cgd /* BUS SEMAPHORE REGISTER */
234 1.1 cgd #define BIU_SEMA_STATUS 0x0002 /* Semaphore Status Bit */
235 1.1 cgd #define BIU_SEMA_LOCK 0x0001 /* Semaphore Lock Bit */
236 1.1 cgd
237 1.7 mjacob /* NVRAM SEMAPHORE REGISTER */
238 1.7 mjacob #define BIU_NVRAM_CLOCK 0x0001
239 1.7 mjacob #define BIU_NVRAM_SELECT 0x0002
240 1.7 mjacob #define BIU_NVRAM_DATAOUT 0x0004
241 1.7 mjacob #define BIU_NVRAM_DATAIN 0x0008
242 1.7 mjacob #define ISP_NVRAM_READ 6
243 1.1 cgd
244 1.1 cgd /* COMNMAND && DATA DMA CONFIGURATION REGISTER */
245 1.1 cgd #define DMA_ENABLE_SXP_DMA 0x0008 /* Enable SXP to DMA Data */
246 1.1 cgd #define DMA_ENABLE_INTS 0x0004 /* Enable interrupts to RISC */
247 1.1 cgd #define DMA_ENABLE_BURST 0x0002 /* Enable Bus burst trans */
248 1.1 cgd #define DMA_DMA_DIRECTION 0x0001 /*
249 1.1 cgd * Set DMA direction:
250 1.1 cgd * 0 - DMA FIFO to host
251 1.1 cgd * 1 - Host to DMA FIFO
252 1.1 cgd */
253 1.1 cgd
254 1.1 cgd /* COMMAND && DATA DMA CONTROL REGISTER */
255 1.1 cgd #define DMA_CNTRL_SUSPEND_CHAN 0x0010 /* Suspend DMA transfer */
256 1.1 cgd #define DMA_CNTRL_CLEAR_CHAN 0x0008 /*
257 1.1 cgd * Clear FIFO and DMA Channel,
258 1.1 cgd * reset DMA registers
259 1.1 cgd */
260 1.1 cgd #define DMA_CNTRL_CLEAR_FIFO 0x0004 /* Clear DMA FIFO */
261 1.1 cgd #define DMA_CNTRL_RESET_INT 0x0002 /* Clear DMA interrupt */
262 1.1 cgd #define DMA_CNTRL_STROBE 0x0001 /* Start DMA transfer */
263 1.1 cgd
264 1.3 mjacob /*
265 1.3 mjacob * Variants of same for 2100
266 1.3 mjacob */
267 1.3 mjacob #define DMA_CNTRL2100_CLEAR_CHAN 0x0004
268 1.3 mjacob #define DMA_CNTRL2100_RESET_INT 0x0002
269 1.3 mjacob
270 1.3 mjacob
271 1.1 cgd
272 1.1 cgd /* DMA STATUS REGISTER */
273 1.1 cgd #define DMA_SBUS_STATUS_PIPE_MASK 0x00C0 /* DMA Pipeline status mask */
274 1.1 cgd #define DMA_SBUS_STATUS_CHAN_MASK 0x0030 /* Channel status mask */
275 1.1 cgd #define DMA_SBUS_STATUS_BUS_PARITY 0x0008 /* Parity Error on bus */
276 1.1 cgd #define DMA_SBUS_STATUS_BUS_ERR 0x0004 /* Error Detected on bus */
277 1.1 cgd #define DMA_SBUS_STATUS_TERM_COUNT 0x0002 /* DMA Transfer Completed */
278 1.1 cgd #define DMA_SBUS_STATUS_INTERRUPT 0x0001 /* Enable DMA channel inter */
279 1.1 cgd
280 1.1 cgd #define DMA_PCI_STATUS_INTERRUPT 0x8000 /* Enable DMA channel inter */
281 1.1 cgd #define DMA_PCI_STATUS_RETRY_STAT 0x4000 /* Retry status */
282 1.1 cgd #define DMA_PCI_STATUS_CHAN_MASK 0x3000 /* Channel status mask */
283 1.1 cgd #define DMA_PCI_STATUS_FIFO_OVR 0x0100 /* DMA FIFO overrun cond */
284 1.1 cgd #define DMA_PCI_STATUS_FIFO_UDR 0x0080 /* DMA FIFO underrun cond */
285 1.1 cgd #define DMA_PCI_STATUS_BUS_ERR 0x0040 /* Error Detected on bus */
286 1.1 cgd #define DMA_PCI_STATUS_BUS_PARITY 0x0020 /* Parity Error on bus */
287 1.1 cgd #define DMA_PCI_STATUS_CLR_PEND 0x0010 /* DMA clear pending */
288 1.1 cgd #define DMA_PCI_STATUS_TERM_COUNT 0x0008 /* DMA Transfer Completed */
289 1.1 cgd #define DMA_PCI_STATUS_DMA_SUSP 0x0004 /* DMA suspended */
290 1.1 cgd #define DMA_PCI_STATUS_PIPE_MASK 0x0003 /* DMA Pipeline status mask */
291 1.1 cgd
292 1.1 cgd /* DMA Status Register, pipeline status bits */
293 1.1 cgd #define DMA_SBUS_PIPE_FULL 0x00C0 /* Both pipeline stages full */
294 1.1 cgd #define DMA_SBUS_PIPE_OVERRUN 0x0080 /* Pipeline overrun */
295 1.1 cgd #define DMA_SBUS_PIPE_STAGE1 0x0040 /*
296 1.1 cgd * Pipeline stage 1 Loaded,
297 1.1 cgd * stage 2 empty
298 1.1 cgd */
299 1.1 cgd #define DMA_PCI_PIPE_FULL 0x0003 /* Both pipeline stages full */
300 1.1 cgd #define DMA_PCI_PIPE_OVERRUN 0x0002 /* Pipeline overrun */
301 1.1 cgd #define DMA_PCI_PIPE_STAGE1 0x0001 /*
302 1.1 cgd * Pipeline stage 1 Loaded,
303 1.1 cgd * stage 2 empty
304 1.1 cgd */
305 1.1 cgd #define DMA_PIPE_EMPTY 0x0000 /* All pipeline stages empty */
306 1.1 cgd
307 1.1 cgd /* DMA Status Register, channel status bits */
308 1.1 cgd #define DMA_SBUS_CHAN_SUSPEND 0x0030 /* Channel error or suspended */
309 1.1 cgd #define DMA_SBUS_CHAN_TRANSFER 0x0020 /* Chan transfer in progress */
310 1.1 cgd #define DMA_SBUS_CHAN_ACTIVE 0x0010 /* Chan trans to host active */
311 1.1 cgd #define DMA_PCI_CHAN_TRANSFER 0x3000 /* Chan transfer in progress */
312 1.1 cgd #define DMA_PCI_CHAN_SUSPEND 0x2000 /* Channel error or suspended */
313 1.1 cgd #define DMA_PCI_CHAN_ACTIVE 0x1000 /* Chan trans to host active */
314 1.1 cgd #define ISP_DMA_CHAN_IDLE 0x0000 /* Chan idle (normal comp) */
315 1.1 cgd
316 1.1 cgd
317 1.1 cgd /* DMA FIFO STATUS REGISTER */
318 1.1 cgd #define DMA_FIFO_STATUS_OVERRUN 0x0200 /* FIFO Overrun Condition */
319 1.1 cgd #define DMA_FIFO_STATUS_UNDERRUN 0x0100 /* FIFO Underrun Condition */
320 1.1 cgd #define DMA_FIFO_SBUS_COUNT_MASK 0x007F /* FIFO Byte count mask */
321 1.1 cgd #define DMA_FIFO_PCI_COUNT_MASK 0x00FF /* FIFO Byte count mask */
322 1.1 cgd
323 1.1 cgd /*
324 1.1 cgd * Mailbox Block Register Offsets
325 1.1 cgd */
326 1.1 cgd
327 1.18 mjacob #define INMAILBOX0 (MBOX_BLOCK+0x0)
328 1.18 mjacob #define INMAILBOX1 (MBOX_BLOCK+0x2)
329 1.18 mjacob #define INMAILBOX2 (MBOX_BLOCK+0x4)
330 1.18 mjacob #define INMAILBOX3 (MBOX_BLOCK+0x6)
331 1.18 mjacob #define INMAILBOX4 (MBOX_BLOCK+0x8)
332 1.18 mjacob #define INMAILBOX5 (MBOX_BLOCK+0xA)
333 1.18 mjacob #define INMAILBOX6 (MBOX_BLOCK+0xC)
334 1.18 mjacob #define INMAILBOX7 (MBOX_BLOCK+0xE)
335 1.18 mjacob
336 1.18 mjacob #define OUTMAILBOX0 (MBOX_BLOCK+0x0)
337 1.18 mjacob #define OUTMAILBOX1 (MBOX_BLOCK+0x2)
338 1.18 mjacob #define OUTMAILBOX2 (MBOX_BLOCK+0x4)
339 1.18 mjacob #define OUTMAILBOX3 (MBOX_BLOCK+0x6)
340 1.18 mjacob #define OUTMAILBOX4 (MBOX_BLOCK+0x8)
341 1.18 mjacob #define OUTMAILBOX5 (MBOX_BLOCK+0xA)
342 1.18 mjacob #define OUTMAILBOX6 (MBOX_BLOCK+0xC)
343 1.18 mjacob #define OUTMAILBOX7 (MBOX_BLOCK+0xE)
344 1.1 cgd
345 1.21 mjacob #define MBOX_OFF(n) (MBOX_BLOCK + ((n) << 1))
346 1.3 mjacob #define NMBOX(isp) \
347 1.3 mjacob (((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
348 1.3 mjacob ((isp)->isp_type & ISP_HA_FC))? 8 : 6)
349 1.21 mjacob #define NMBOX_BMASK(isp) \
350 1.21 mjacob (((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
351 1.21 mjacob ((isp)->isp_type & ISP_HA_FC))? 0xff : 0x3f)
352 1.21 mjacob
353 1.21 mjacob #define MAX_MAILBOX 8
354 1.3 mjacob
355 1.1 cgd /*
356 1.1 cgd * SXP Block Register Offsets
357 1.1 cgd */
358 1.18 mjacob #define SXP_PART_ID (SXP_BLOCK+0x0) /* R : Part ID Code */
359 1.18 mjacob #define SXP_CONFIG1 (SXP_BLOCK+0x2) /* RW*: Configuration Reg #1 */
360 1.18 mjacob #define SXP_CONFIG2 (SXP_BLOCK+0x4) /* RW*: Configuration Reg #2 */
361 1.18 mjacob #define SXP_CONFIG3 (SXP_BLOCK+0x6) /* RW*: Configuration Reg #2 */
362 1.18 mjacob #define SXP_INSTRUCTION (SXP_BLOCK+0xC) /* RW*: Instruction Pointer */
363 1.18 mjacob #define SXP_RETURN_ADDR (SXP_BLOCK+0x10) /* RW*: Return Address */
364 1.18 mjacob #define SXP_COMMAND (SXP_BLOCK+0x14) /* RW*: Command */
365 1.18 mjacob #define SXP_INTERRUPT (SXP_BLOCK+0x18) /* R : Interrupt */
366 1.18 mjacob #define SXP_SEQUENCE (SXP_BLOCK+0x1C) /* RW*: Sequence */
367 1.18 mjacob #define SXP_GROSS_ERR (SXP_BLOCK+0x1E) /* R : Gross Error */
368 1.18 mjacob #define SXP_EXCEPTION (SXP_BLOCK+0x20) /* RW*: Exception Enable */
369 1.18 mjacob #define SXP_OVERRIDE (SXP_BLOCK+0x24) /* RW*: Override */
370 1.18 mjacob #define SXP_LIT_BASE (SXP_BLOCK+0x28) /* RW*: Literal Base */
371 1.18 mjacob #define SXP_USER_FLAGS (SXP_BLOCK+0x2C) /* RW*: User Flags */
372 1.18 mjacob #define SXP_USER_EXCEPT (SXP_BLOCK+0x30) /* RW*: User Exception */
373 1.18 mjacob #define SXP_BREAKPOINT (SXP_BLOCK+0x34) /* RW*: Breakpoint */
374 1.18 mjacob #define SXP_SCSI_ID (SXP_BLOCK+0x40) /* RW*: SCSI ID */
375 1.18 mjacob #define SXP_DEV_CONFIG1 (SXP_BLOCK+0x42) /* RW*: Device Config Reg #1 */
376 1.18 mjacob #define SXP_DEV_CONFIG2 (SXP_BLOCK+0x44) /* RW*: Device Config Reg #2 */
377 1.18 mjacob #define SXP_PHASE_PTR (SXP_BLOCK+0x48) /* RW*: SCSI Phase Pointer */
378 1.18 mjacob #define SXP_BUF_PTR (SXP_BLOCK+0x4C) /* RW*: SCSI Buffer Pointer */
379 1.18 mjacob #define SXP_BUF_CTR (SXP_BLOCK+0x50) /* RW*: SCSI Buffer Counter */
380 1.18 mjacob #define SXP_BUFFER (SXP_BLOCK+0x52) /* RW*: SCSI Buffer */
381 1.18 mjacob #define SXP_BUF_BYTE (SXP_BLOCK+0x54) /* RW*: SCSI Buffer Byte */
382 1.18 mjacob #define SXP_BUF_WD (SXP_BLOCK+0x56) /* RW*: SCSI Buffer Word */
383 1.18 mjacob #define SXP_BUF_WD_TRAN (SXP_BLOCK+0x58) /* RW*: SCSI Buffer Wd xlate */
384 1.18 mjacob #define SXP_FIFO (SXP_BLOCK+0x5A) /* RW*: SCSI FIFO */
385 1.18 mjacob #define SXP_FIFO_STATUS (SXP_BLOCK+0x5C) /* RW*: SCSI FIFO Status */
386 1.18 mjacob #define SXP_FIFO_TOP (SXP_BLOCK+0x5E) /* RW*: SCSI FIFO Top Resid */
387 1.18 mjacob #define SXP_FIFO_BOTTOM (SXP_BLOCK+0x60) /* RW*: SCSI FIFO Bot Resid */
388 1.18 mjacob #define SXP_TRAN_REG (SXP_BLOCK+0x64) /* RW*: SCSI Transferr Reg */
389 1.18 mjacob #define SXP_TRAN_CNT_LO (SXP_BLOCK+0x68) /* RW*: SCSI Trans Count */
390 1.18 mjacob #define SXP_TRAN_CNT_HI (SXP_BLOCK+0x6A) /* RW*: SCSI Trans Count */
391 1.18 mjacob #define SXP_TRAN_CTR_LO (SXP_BLOCK+0x6C) /* RW*: SCSI Trans Counter */
392 1.18 mjacob #define SXP_TRAN_CTR_HI (SXP_BLOCK+0x6E) /* RW*: SCSI Trans Counter */
393 1.18 mjacob #define SXP_ARB_DATA (SXP_BLOCK+0x70) /* R : SCSI Arb Data */
394 1.18 mjacob #define SXP_PINS_CTRL (SXP_BLOCK+0x72) /* RW*: SCSI Control Pins */
395 1.18 mjacob #define SXP_PINS_DATA (SXP_BLOCK+0x74) /* RW*: SCSI Data Pins */
396 1.18 mjacob #define SXP_PINS_DIFF (SXP_BLOCK+0x76) /* RW*: SCSI Diff Pins */
397 1.18 mjacob
398 1.18 mjacob /* for 1080/1280/1240 only */
399 1.18 mjacob #define SXP_BANK1_SELECT 0x100
400 1.1 cgd
401 1.1 cgd
402 1.1 cgd /* SXP CONF1 REGISTER */
403 1.1 cgd #define SXP_CONF1_ASYNCH_SETUP 0xF000 /* Asynchronous setup time */
404 1.1 cgd #define SXP_CONF1_SELECTION_UNIT 0x0000 /* Selection time unit */
405 1.1 cgd #define SXP_CONF1_SELECTION_TIMEOUT 0x0600 /* Selection timeout */
406 1.1 cgd #define SXP_CONF1_CLOCK_FACTOR 0x00E0 /* Clock factor */
407 1.1 cgd #define SXP_CONF1_SCSI_ID 0x000F /* SCSI id */
408 1.1 cgd
409 1.1 cgd /* SXP CONF2 REGISTER */
410 1.1 cgd #define SXP_CONF2_DISABLE_FILTER 0x0040 /* Disable SCSI rec filters */
411 1.1 cgd #define SXP_CONF2_REQ_ACK_PULLUPS 0x0020 /* Enable req/ack pullups */
412 1.1 cgd #define SXP_CONF2_DATA_PULLUPS 0x0010 /* Enable data pullups */
413 1.1 cgd #define SXP_CONF2_CONFIG_AUTOLOAD 0x0008 /* Enable dev conf auto-load */
414 1.1 cgd #define SXP_CONF2_RESELECT 0x0002 /* Enable reselection */
415 1.1 cgd #define SXP_CONF2_SELECT 0x0001 /* Enable selection */
416 1.1 cgd
417 1.1 cgd /* SXP INTERRUPT REGISTER */
418 1.1 cgd #define SXP_INT_PARITY_ERR 0x8000 /* Parity error detected */
419 1.1 cgd #define SXP_INT_GROSS_ERR 0x4000 /* Gross error detected */
420 1.1 cgd #define SXP_INT_FUNCTION_ABORT 0x2000 /* Last cmd aborted */
421 1.1 cgd #define SXP_INT_CONDITION_FAILED 0x1000 /* Last cond failed test */
422 1.1 cgd #define SXP_INT_FIFO_EMPTY 0x0800 /* SCSI FIFO is empty */
423 1.1 cgd #define SXP_INT_BUF_COUNTER_ZERO 0x0400 /* SCSI buf count == zero */
424 1.1 cgd #define SXP_INT_XFER_ZERO 0x0200 /* SCSI trans count == zero */
425 1.1 cgd #define SXP_INT_INT_PENDING 0x0080 /* SXP interrupt pending */
426 1.1 cgd #define SXP_INT_CMD_RUNNING 0x0040 /* SXP is running a command */
427 1.1 cgd #define SXP_INT_INT_RETURN_CODE 0x000F /* Interrupt return code */
428 1.1 cgd
429 1.1 cgd
430 1.1 cgd /* SXP GROSS ERROR REGISTER */
431 1.1 cgd #define SXP_GROSS_OFFSET_RESID 0x0040 /* Req/Ack offset not zero */
432 1.1 cgd #define SXP_GROSS_OFFSET_UNDERFLOW 0x0020 /* Req/Ack offset underflow */
433 1.1 cgd #define SXP_GROSS_OFFSET_OVERFLOW 0x0010 /* Req/Ack offset overflow */
434 1.1 cgd #define SXP_GROSS_FIFO_UNDERFLOW 0x0008 /* SCSI FIFO underflow */
435 1.1 cgd #define SXP_GROSS_FIFO_OVERFLOW 0x0004 /* SCSI FIFO overflow */
436 1.1 cgd #define SXP_GROSS_WRITE_ERR 0x0002 /* SXP and RISC wrote to reg */
437 1.1 cgd #define SXP_GROSS_ILLEGAL_INST 0x0001 /* Bad inst loaded into SXP */
438 1.1 cgd
439 1.1 cgd /* SXP EXCEPTION REGISTER */
440 1.1 cgd #define SXP_EXCEPT_USER_0 0x8000 /* Enable user exception #0 */
441 1.1 cgd #define SXP_EXCEPT_USER_1 0x4000 /* Enable user exception #1 */
442 1.1 cgd #define PCI_SXP_EXCEPT_SCAM 0x0400 /* SCAM Selection enable */
443 1.1 cgd #define SXP_EXCEPT_BUS_FREE 0x0200 /* Enable Bus Free det */
444 1.1 cgd #define SXP_EXCEPT_TARGET_ATN 0x0100 /* Enable TGT mode atten det */
445 1.1 cgd #define SXP_EXCEPT_RESELECTED 0x0080 /* Enable ReSEL exc handling */
446 1.1 cgd #define SXP_EXCEPT_SELECTED 0x0040 /* Enable SEL exc handling */
447 1.1 cgd #define SXP_EXCEPT_ARBITRATION 0x0020 /* Enable ARB exc handling */
448 1.1 cgd #define SXP_EXCEPT_GROSS_ERR 0x0010 /* Enable gross error except */
449 1.1 cgd #define SXP_EXCEPT_BUS_RESET 0x0008 /* Enable Bus Reset except */
450 1.1 cgd
451 1.1 cgd /* SXP OVERRIDE REGISTER */
452 1.1 cgd #define SXP_ORIDE_EXT_TRIGGER 0x8000 /* Enable external trigger */
453 1.1 cgd #define SXP_ORIDE_STEP 0x4000 /* Enable single step mode */
454 1.1 cgd #define SXP_ORIDE_BREAKPOINT 0x2000 /* Enable breakpoint reg */
455 1.1 cgd #define SXP_ORIDE_PIN_WRITE 0x1000 /* Enable write to SCSI pins */
456 1.1 cgd #define SXP_ORIDE_FORCE_OUTPUTS 0x0800 /* Force SCSI outputs on */
457 1.1 cgd #define SXP_ORIDE_LOOPBACK 0x0400 /* Enable SCSI loopback mode */
458 1.1 cgd #define SXP_ORIDE_PARITY_TEST 0x0200 /* Enable parity test mode */
459 1.1 cgd #define SXP_ORIDE_TRISTATE_ENA_PINS 0x0100 /* Tristate SCSI enable pins */
460 1.1 cgd #define SXP_ORIDE_TRISTATE_PINS 0x0080 /* Tristate SCSI pins */
461 1.1 cgd #define SXP_ORIDE_FIFO_RESET 0x0008 /* Reset SCSI FIFO */
462 1.1 cgd #define SXP_ORIDE_CMD_TERMINATE 0x0004 /* Terminate cur SXP com */
463 1.1 cgd #define SXP_ORIDE_RESET_REG 0x0002 /* Reset SXP registers */
464 1.1 cgd #define SXP_ORIDE_RESET_MODULE 0x0001 /* Reset SXP module */
465 1.1 cgd
466 1.1 cgd /* SXP COMMANDS */
467 1.1 cgd #define SXP_RESET_BUS_CMD 0x300b
468 1.1 cgd
469 1.1 cgd /* SXP SCSI ID REGISTER */
470 1.1 cgd #define SXP_SELECTING_ID 0x0F00 /* (Re)Selecting id */
471 1.1 cgd #define SXP_SELECT_ID 0x000F /* Select id */
472 1.1 cgd
473 1.1 cgd /* SXP DEV CONFIG1 REGISTER */
474 1.1 cgd #define SXP_DCONF1_SYNC_HOLD 0x7000 /* Synchronous data hold */
475 1.1 cgd #define SXP_DCONF1_SYNC_SETUP 0x0F00 /* Synchronous data setup */
476 1.1 cgd #define SXP_DCONF1_SYNC_OFFSET 0x000F /* Synchronous data offset */
477 1.1 cgd
478 1.1 cgd
479 1.1 cgd /* SXP DEV CONFIG2 REGISTER */
480 1.1 cgd #define SXP_DCONF2_FLAGS_MASK 0xF000 /* Device flags */
481 1.1 cgd #define SXP_DCONF2_WIDE 0x0400 /* Enable wide SCSI */
482 1.1 cgd #define SXP_DCONF2_PARITY 0x0200 /* Enable parity checking */
483 1.1 cgd #define SXP_DCONF2_BLOCK_MODE 0x0100 /* Enable blk mode xfr count */
484 1.1 cgd #define SXP_DCONF2_ASSERTION_MASK 0x0007 /* Assersion period mask */
485 1.1 cgd
486 1.1 cgd
487 1.1 cgd /* SXP PHASE POINTER REGISTER */
488 1.1 cgd #define SXP_PHASE_STATUS_PTR 0x1000 /* Status buffer offset */
489 1.1 cgd #define SXP_PHASE_MSG_IN_PTR 0x0700 /* Msg in buffer offset */
490 1.1 cgd #define SXP_PHASE_COM_PTR 0x00F0 /* Command buffer offset */
491 1.1 cgd #define SXP_PHASE_MSG_OUT_PTR 0x0007 /* Msg out buffer offset */
492 1.1 cgd
493 1.1 cgd
494 1.1 cgd /* SXP FIFO STATUS REGISTER */
495 1.1 cgd #define SXP_FIFO_TOP_RESID 0x8000 /* Top residue reg full */
496 1.1 cgd #define SXP_FIFO_ACK_RESID 0x4000 /* Wide transfers odd resid */
497 1.1 cgd #define SXP_FIFO_COUNT_MASK 0x001C /* Words in SXP FIFO */
498 1.1 cgd #define SXP_FIFO_BOTTOM_RESID 0x0001 /* Bottom residue reg full */
499 1.1 cgd
500 1.1 cgd
501 1.1 cgd /* SXP CONTROL PINS REGISTER */
502 1.1 cgd #define SXP_PINS_CON_PHASE 0x8000 /* Scsi phase valid */
503 1.1 cgd #define SXP_PINS_CON_PARITY_HI 0x0400 /* Parity pin */
504 1.1 cgd #define SXP_PINS_CON_PARITY_LO 0x0200 /* Parity pin */
505 1.1 cgd #define SXP_PINS_CON_REQ 0x0100 /* SCSI bus REQUEST */
506 1.1 cgd #define SXP_PINS_CON_ACK 0x0080 /* SCSI bus ACKNOWLEDGE */
507 1.1 cgd #define SXP_PINS_CON_RST 0x0040 /* SCSI bus RESET */
508 1.1 cgd #define SXP_PINS_CON_BSY 0x0020 /* SCSI bus BUSY */
509 1.1 cgd #define SXP_PINS_CON_SEL 0x0010 /* SCSI bus SELECT */
510 1.1 cgd #define SXP_PINS_CON_ATN 0x0008 /* SCSI bus ATTENTION */
511 1.1 cgd #define SXP_PINS_CON_MSG 0x0004 /* SCSI bus MESSAGE */
512 1.1 cgd #define SXP_PINS_CON_CD 0x0002 /* SCSI bus COMMAND */
513 1.1 cgd #define SXP_PINS_CON_IO 0x0001 /* SCSI bus INPUT */
514 1.1 cgd
515 1.1 cgd /*
516 1.1 cgd * Set the hold time for the SCSI Bus Reset to be 250 ms
517 1.1 cgd */
518 1.1 cgd #define SXP_SCSI_BUS_RESET_HOLD_TIME 250
519 1.1 cgd
520 1.1 cgd /* SXP DIFF PINS REGISTER */
521 1.1 cgd #define SXP_PINS_DIFF_SENSE 0x0200 /* DIFFSENS sig on SCSI bus */
522 1.1 cgd #define SXP_PINS_DIFF_MODE 0x0100 /* DIFFM signal */
523 1.1 cgd #define SXP_PINS_DIFF_ENABLE_OUTPUT 0x0080 /* Enable SXP SCSI data drv */
524 1.1 cgd #define SXP_PINS_DIFF_PINS_MASK 0x007C /* Differential control pins */
525 1.1 cgd #define SXP_PINS_DIFF_TARGET 0x0002 /* Enable SXP target mode */
526 1.1 cgd #define SXP_PINS_DIFF_INITIATOR 0x0001 /* Enable SXP initiator mode */
527 1.1 cgd
528 1.18 mjacob /* Ultra2 only */
529 1.14 mjacob #define SXP_PINS_LVD_MODE 0x1000
530 1.14 mjacob #define SXP_PINS_HVD_MODE 0x0800
531 1.14 mjacob #define SXP_PINS_SE_MODE 0x0400
532 1.14 mjacob
533 1.14 mjacob /* The above have to be put together with the DIFFM pin to make sense */
534 1.14 mjacob #define ISP1080_LVD_MODE (SXP_PINS_LVD_MODE)
535 1.14 mjacob #define ISP1080_HVD_MODE (SXP_PINS_HVD_MODE|SXP_PINS_DIFF_MODE)
536 1.14 mjacob #define ISP1080_SE_MODE (SXP_PINS_SE_MODE)
537 1.14 mjacob #define ISP1080_MODE_MASK \
538 1.14 mjacob (SXP_PINS_LVD_MODE|SXP_PINS_HVD_MODE|SXP_PINS_SE_MODE|SXP_PINS_DIFF_MODE)
539 1.14 mjacob
540 1.1 cgd /*
541 1.1 cgd * RISC and Host Command and Control Block Register Offsets
542 1.1 cgd */
543 1.1 cgd
544 1.1 cgd #define RISC_ACC RISC_BLOCK+0x0 /* RW*: Accumulator */
545 1.1 cgd #define RISC_R1 RISC_BLOCK+0x2 /* RW*: GP Reg R1 */
546 1.1 cgd #define RISC_R2 RISC_BLOCK+0x4 /* RW*: GP Reg R2 */
547 1.1 cgd #define RISC_R3 RISC_BLOCK+0x6 /* RW*: GP Reg R3 */
548 1.1 cgd #define RISC_R4 RISC_BLOCK+0x8 /* RW*: GP Reg R4 */
549 1.1 cgd #define RISC_R5 RISC_BLOCK+0xA /* RW*: GP Reg R5 */
550 1.1 cgd #define RISC_R6 RISC_BLOCK+0xC /* RW*: GP Reg R6 */
551 1.1 cgd #define RISC_R7 RISC_BLOCK+0xE /* RW*: GP Reg R7 */
552 1.1 cgd #define RISC_R8 RISC_BLOCK+0x10 /* RW*: GP Reg R8 */
553 1.1 cgd #define RISC_R9 RISC_BLOCK+0x12 /* RW*: GP Reg R9 */
554 1.1 cgd #define RISC_R10 RISC_BLOCK+0x14 /* RW*: GP Reg R10 */
555 1.1 cgd #define RISC_R11 RISC_BLOCK+0x16 /* RW*: GP Reg R11 */
556 1.1 cgd #define RISC_R12 RISC_BLOCK+0x18 /* RW*: GP Reg R12 */
557 1.1 cgd #define RISC_R13 RISC_BLOCK+0x1a /* RW*: GP Reg R13 */
558 1.1 cgd #define RISC_R14 RISC_BLOCK+0x1c /* RW*: GP Reg R14 */
559 1.1 cgd #define RISC_R15 RISC_BLOCK+0x1e /* RW*: GP Reg R15 */
560 1.1 cgd #define RISC_PSR RISC_BLOCK+0x20 /* RW*: Processor Status */
561 1.1 cgd #define RISC_IVR RISC_BLOCK+0x22 /* RW*: Interrupt Vector */
562 1.1 cgd #define RISC_PCR RISC_BLOCK+0x24 /* RW*: Processor Ctrl */
563 1.1 cgd #define RISC_RAR0 RISC_BLOCK+0x26 /* RW*: Ram Address #0 */
564 1.1 cgd #define RISC_RAR1 RISC_BLOCK+0x28 /* RW*: Ram Address #1 */
565 1.1 cgd #define RISC_LCR RISC_BLOCK+0x2a /* RW*: Loop Counter */
566 1.1 cgd #define RISC_PC RISC_BLOCK+0x2c /* R : Program Counter */
567 1.1 cgd #define RISC_MTR RISC_BLOCK+0x2e /* RW*: Memory Timing */
568 1.3 mjacob #define RISC_MTR2100 RISC_BLOCK+0x30
569 1.3 mjacob
570 1.1 cgd #define RISC_EMB RISC_BLOCK+0x30 /* RW*: Ext Mem Boundary */
571 1.11 mjacob #define DUAL_BANK 8
572 1.1 cgd #define RISC_SP RISC_BLOCK+0x32 /* RW*: Stack Pointer */
573 1.1 cgd #define RISC_HRL RISC_BLOCK+0x3e /* R *: Hardware Rev Level */
574 1.1 cgd #define HCCR RISC_BLOCK+0x40 /* RW : Host Command & Ctrl */
575 1.1 cgd #define BP0 RISC_BLOCK+0x42 /* RW : Processor Brkpt #0 */
576 1.1 cgd #define BP1 RISC_BLOCK+0x44 /* RW : Processor Brkpt #1 */
577 1.1 cgd #define TCR RISC_BLOCK+0x46 /* W : Test Control */
578 1.1 cgd #define TMR RISC_BLOCK+0x48 /* W : Test Mode */
579 1.1 cgd
580 1.1 cgd
581 1.1 cgd /* PROCESSOR STATUS REGISTER */
582 1.1 cgd #define RISC_PSR_FORCE_TRUE 0x8000
583 1.1 cgd #define RISC_PSR_LOOP_COUNT_DONE 0x4000
584 1.1 cgd #define RISC_PSR_RISC_INT 0x2000
585 1.1 cgd #define RISC_PSR_TIMER_ROLLOVER 0x1000
586 1.1 cgd #define RISC_PSR_ALU_OVERFLOW 0x0800
587 1.1 cgd #define RISC_PSR_ALU_MSB 0x0400
588 1.1 cgd #define RISC_PSR_ALU_CARRY 0x0200
589 1.1 cgd #define RISC_PSR_ALU_ZERO 0x0100
590 1.7 mjacob
591 1.7 mjacob #define RISC_PSR_PCI_ULTRA 0x0080
592 1.7 mjacob #define RISC_PSR_SBUS_ULTRA 0x0020
593 1.7 mjacob
594 1.1 cgd #define RISC_PSR_DMA_INT 0x0010
595 1.1 cgd #define RISC_PSR_SXP_INT 0x0008
596 1.1 cgd #define RISC_PSR_HOST_INT 0x0004
597 1.1 cgd #define RISC_PSR_INT_PENDING 0x0002
598 1.1 cgd #define RISC_PSR_FORCE_FALSE 0x0001
599 1.1 cgd
600 1.1 cgd
601 1.1 cgd /* Host Command and Control */
602 1.1 cgd #define HCCR_CMD_NOP 0x0000 /* NOP */
603 1.1 cgd #define HCCR_CMD_RESET 0x1000 /* Reset RISC */
604 1.1 cgd #define HCCR_CMD_PAUSE 0x2000 /* Pause RISC */
605 1.1 cgd #define HCCR_CMD_RELEASE 0x3000 /* Release Paused RISC */
606 1.1 cgd #define HCCR_CMD_STEP 0x4000 /* Single Step RISC */
607 1.1 cgd #define HCCR_CMD_SET_HOST_INT 0x5000 /* Set Host Interrupt */
608 1.1 cgd #define HCCR_CMD_CLEAR_HOST_INT 0x6000 /* Clear Host Interrupt */
609 1.1 cgd #define HCCR_CMD_CLEAR_RISC_INT 0x7000 /* Clear RISC interrupt */
610 1.1 cgd #define HCCR_CMD_BREAKPOINT 0x8000 /* Change breakpoint enables */
611 1.1 cgd #define PCI_HCCR_CMD_BIOS 0x9000 /* Write BIOS (disable) */
612 1.1 cgd #define PCI_HCCR_CMD_PARITY 0xA000 /* Write parity enable */
613 1.1 cgd #define PCI_HCCR_CMD_PARITY_ERR 0xE000 /* Generate parity error */
614 1.1 cgd #define HCCR_CMD_TEST_MODE 0xF000 /* Set Test Mode */
615 1.3 mjacob
616 1.3 mjacob #define ISP2100_HCCR_PARITY_ENABLE_2 0x0400
617 1.3 mjacob #define ISP2100_HCCR_PARITY_ENABLE_1 0x0200
618 1.3 mjacob #define ISP2100_HCCR_PARITY_ENABLE_0 0x0100
619 1.3 mjacob #define ISP2100_HCCR_PARITY 0x0001
620 1.1 cgd
621 1.1 cgd #define PCI_HCCR_PARITY 0x0400 /* Parity error flag */
622 1.1 cgd #define PCI_HCCR_PARITY_ENABLE_1 0x0200 /* Parity enable bank 1 */
623 1.1 cgd #define PCI_HCCR_PARITY_ENABLE_0 0x0100 /* Parity enable bank 0 */
624 1.1 cgd
625 1.1 cgd #define HCCR_HOST_INT 0x0080 /* R : Host interrupt set */
626 1.1 cgd #define HCCR_RESET 0x0040 /* R : reset in progress */
627 1.1 cgd #define HCCR_PAUSE 0x0020 /* R : RISC paused */
628 1.1 cgd
629 1.1 cgd #define PCI_HCCR_BIOS 0x0001 /* W : BIOS enable */
630 1.7 mjacob
631 1.7 mjacob /*
632 1.15 mjacob * NVRAM Definitions (PCI cards only)
633 1.15 mjacob */
634 1.15 mjacob
635 1.15 mjacob #define ISPBSMX(c, byte, shift, mask) \
636 1.15 mjacob (((c)[(byte)] >> (shift)) & (mask))
637 1.15 mjacob /*
638 1.15 mjacob * Qlogic 1020/1040 NVRAM is an array of 128 bytes.
639 1.7 mjacob *
640 1.7 mjacob * Some portion of the front of this is for general host adapter properties
641 1.7 mjacob * This is followed by an array of per-target parameters, and is tailed off
642 1.7 mjacob * with a checksum xor byte at offset 127. For non-byte entities data is
643 1.7 mjacob * stored in Little Endian order.
644 1.7 mjacob */
645 1.7 mjacob
646 1.7 mjacob #define ISP_NVRAM_SIZE 128
647 1.14 mjacob
648 1.7 mjacob #define ISP_NVRAM_VERSION(c) (c)[4]
649 1.7 mjacob #define ISP_NVRAM_FIFO_THRESHOLD(c) ISPBSMX(c, 5, 0, 0x03)
650 1.7 mjacob #define ISP_NVRAM_BIOS_DISABLE(c) ISPBSMX(c, 5, 2, 0x01)
651 1.7 mjacob #define ISP_NVRAM_HBA_ENABLE(c) ISPBSMX(c, 5, 3, 0x01)
652 1.7 mjacob #define ISP_NVRAM_INITIATOR_ID(c) ISPBSMX(c, 5, 4, 0x0f)
653 1.7 mjacob #define ISP_NVRAM_BUS_RESET_DELAY(c) (c)[6]
654 1.7 mjacob #define ISP_NVRAM_BUS_RETRY_COUNT(c) (c)[7]
655 1.7 mjacob #define ISP_NVRAM_BUS_RETRY_DELAY(c) (c)[8]
656 1.7 mjacob #define ISP_NVRAM_ASYNC_DATA_SETUP_TIME(c) ISPBSMX(c, 9, 0, 0x0f)
657 1.7 mjacob #define ISP_NVRAM_REQ_ACK_ACTIVE_NEGATION(c) ISPBSMX(c, 9, 4, 0x01)
658 1.7 mjacob #define ISP_NVRAM_DATA_LINE_ACTIVE_NEGATION(c) ISPBSMX(c, 9, 5, 0x01)
659 1.7 mjacob #define ISP_NVRAM_DATA_DMA_BURST_ENABLE(c) ISPBSMX(c, 9, 6, 0x01)
660 1.7 mjacob #define ISP_NVRAM_CMD_DMA_BURST_ENABLE(c) ISPBSMX(c, 9, 7, 0x01)
661 1.7 mjacob #define ISP_NVRAM_TAG_AGE_LIMIT(c) (c)[10]
662 1.7 mjacob #define ISP_NVRAM_LOWTRM_ENABLE(c) ISPBSMX(c, 11, 0, 0x01)
663 1.7 mjacob #define ISP_NVRAM_HITRM_ENABLE(c) ISPBSMX(c, 11, 1, 0x01)
664 1.7 mjacob #define ISP_NVRAM_PCMC_BURST_ENABLE(c) ISPBSMX(c, 11, 2, 0x01)
665 1.7 mjacob #define ISP_NVRAM_ENABLE_60_MHZ(c) ISPBSMX(c, 11, 3, 0x01)
666 1.7 mjacob #define ISP_NVRAM_SCSI_RESET_DISABLE(c) ISPBSMX(c, 11, 4, 0x01)
667 1.7 mjacob #define ISP_NVRAM_ENABLE_AUTO_TERM(c) ISPBSMX(c, 11, 5, 0x01)
668 1.7 mjacob #define ISP_NVRAM_FIFO_THRESHOLD_128(c) ISPBSMX(c, 11, 6, 0x01)
669 1.7 mjacob #define ISP_NVRAM_AUTO_TERM_SUPPORT(c) ISPBSMX(c, 11, 7, 0x01)
670 1.7 mjacob #define ISP_NVRAM_SELECTION_TIMEOUT(c) (((c)[12]) | ((c)[13] << 8))
671 1.7 mjacob #define ISP_NVRAM_MAX_QUEUE_DEPTH(c) (((c)[14]) | ((c)[15] << 8))
672 1.7 mjacob #define ISP_NVRAM_SCSI_BUS_SIZE(c) ISPBSMX(c, 16, 0, 0x01)
673 1.7 mjacob #define ISP_NVRAM_SCSI_BUS_TYPE(c) ISPBSMX(c, 16, 1, 0x01)
674 1.7 mjacob #define ISP_NVRAM_ADAPTER_CLK_SPEED(c) ISPBSMX(c, 16, 2, 0x01)
675 1.7 mjacob #define ISP_NVRAM_SOFT_TERM_SUPPORT(c) ISPBSMX(c, 16, 3, 0x01)
676 1.7 mjacob #define ISP_NVRAM_FLASH_ONBOARD(c) ISPBSMX(c, 16, 4, 0x01)
677 1.7 mjacob #define ISP_NVRAM_FAST_MTTR_ENABLE(c) ISPBSMX(c, 22, 0, 0x01)
678 1.7 mjacob
679 1.7 mjacob #define ISP_NVRAM_TARGOFF 28
680 1.7 mjacob #define ISP_NVARM_TARGSIZE 6
681 1.7 mjacob #define _IxT(tgt, tidx) \
682 1.7 mjacob (ISP_NVRAM_TARGOFF + (ISP_NVARM_TARGSIZE * (tgt)) + (tidx))
683 1.7 mjacob #define ISP_NVRAM_TGT_RENEG(c, t) ISPBSMX(c, _IxT(t, 0), 0, 0x01)
684 1.7 mjacob #define ISP_NVRAM_TGT_QFRZ(c, t) ISPBSMX(c, _IxT(t, 0), 1, 0x01)
685 1.7 mjacob #define ISP_NVRAM_TGT_ARQ(c, t) ISPBSMX(c, _IxT(t, 0), 2, 0x01)
686 1.7 mjacob #define ISP_NVRAM_TGT_TQING(c, t) ISPBSMX(c, _IxT(t, 0), 3, 0x01)
687 1.7 mjacob #define ISP_NVRAM_TGT_SYNC(c, t) ISPBSMX(c, _IxT(t, 0), 4, 0x01)
688 1.7 mjacob #define ISP_NVRAM_TGT_WIDE(c, t) ISPBSMX(c, _IxT(t, 0), 5, 0x01)
689 1.7 mjacob #define ISP_NVRAM_TGT_PARITY(c, t) ISPBSMX(c, _IxT(t, 0), 6, 0x01)
690 1.7 mjacob #define ISP_NVRAM_TGT_DISC(c, t) ISPBSMX(c, _IxT(t, 0), 7, 0x01)
691 1.7 mjacob #define ISP_NVRAM_TGT_EXEC_THROTTLE(c, t) ISPBSMX(c, _IxT(t, 1), 0, 0xff)
692 1.7 mjacob #define ISP_NVRAM_TGT_SYNC_PERIOD(c, t) ISPBSMX(c, _IxT(t, 2), 0, 0xff)
693 1.7 mjacob #define ISP_NVRAM_TGT_SYNC_OFFSET(c, t) ISPBSMX(c, _IxT(t, 3), 0, 0x0f)
694 1.7 mjacob #define ISP_NVRAM_TGT_DEVICE_ENABLE(c, t) ISPBSMX(c, _IxT(t, 3), 4, 0x01)
695 1.7 mjacob #define ISP_NVRAM_TGT_LUN_DISABLE(c, t) ISPBSMX(c, _IxT(t, 3), 5, 0x01)
696 1.15 mjacob
697 1.15 mjacob /*
698 1.15 mjacob * Qlogic 1080/1240 NVRAM is an array of 256 bytes.
699 1.15 mjacob *
700 1.15 mjacob * Some portion of the front of this is for general host adapter properties
701 1.15 mjacob * This is followed by an array of per-target parameters, and is tailed off
702 1.15 mjacob * with a checksum xor byte at offset 256. For non-byte entities data is
703 1.15 mjacob * stored in Little Endian order.
704 1.15 mjacob */
705 1.15 mjacob
706 1.15 mjacob #define ISP1080_NVRAM_SIZE 256
707 1.15 mjacob
708 1.15 mjacob #define ISP1080_NVRAM_VERSION(c) ISP_NVRAM_VERSION(c)
709 1.15 mjacob
710 1.15 mjacob /* Offset 5 */
711 1.15 mjacob /*
712 1.21 mjacob u_int8_t bios_configuration_mode :2;
713 1.21 mjacob u_int8_t bios_disable :1;
714 1.21 mjacob u_int8_t selectable_scsi_boot_enable :1;
715 1.21 mjacob u_int8_t cd_rom_boot_enable :1;
716 1.21 mjacob u_int8_t disable_loading_risc_code :1;
717 1.21 mjacob u_int8_t enable_64bit_addressing :1;
718 1.21 mjacob u_int8_t unused_7 :1;
719 1.15 mjacob */
720 1.15 mjacob
721 1.15 mjacob /* Offsets 6, 7 */
722 1.15 mjacob /*
723 1.21 mjacob u_int8_t boot_lun_number :5;
724 1.21 mjacob u_int8_t scsi_bus_number :1;
725 1.21 mjacob u_int8_t unused_6 :1;
726 1.21 mjacob u_int8_t unused_7 :1;
727 1.21 mjacob u_int8_t boot_target_number :4;
728 1.21 mjacob u_int8_t unused_12 :1;
729 1.21 mjacob u_int8_t unused_13 :1;
730 1.21 mjacob u_int8_t unused_14 :1;
731 1.21 mjacob u_int8_t unused_15 :1;
732 1.15 mjacob */
733 1.15 mjacob
734 1.15 mjacob #define ISP1080_NVRAM_HBA_ENABLE(c) ISPBSMX(c, 16, 3, 0x01)
735 1.15 mjacob
736 1.15 mjacob #define ISP1080_NVRAM_BURST_ENABLE(c) ISPBSMX(c, 16, 1, 0x01)
737 1.15 mjacob #define ISP1080_NVRAM_FIFO_THRESHOLD(c) ISPBSMX(c, 16, 4, 0x0f)
738 1.15 mjacob
739 1.15 mjacob #define ISP1080_NVRAM_AUTO_TERM_SUPPORT(c) ISPBSMX(c, 17, 7, 0x01)
740 1.15 mjacob #define ISP1080_NVRAM_BUS0_TERM_MODE(c) ISPBSMX(c, 17, 0, 0x03)
741 1.15 mjacob #define ISP1080_NVRAM_BUS1_TERM_MODE(c) ISPBSMX(c, 17, 2, 0x03)
742 1.15 mjacob
743 1.15 mjacob #define ISP1080_ISP_PARAMETER(c) \
744 1.15 mjacob (((c)[18]) | ((c)[19] << 8))
745 1.15 mjacob
746 1.19 mjacob #define ISP1080_FAST_POST(c) ISPBSMX(c, 20, 0, 0x01)
747 1.19 mjacob #define ISP1080_REPORT_LVD_TRANSITION(c) ISPBSMX(c, 20, 1, 0x01)
748 1.15 mjacob
749 1.15 mjacob #define ISP1080_BUS1_OFF 112
750 1.15 mjacob
751 1.15 mjacob #define ISP1080_NVRAM_INITIATOR_ID(c, b) \
752 1.15 mjacob ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 24, 0, 0x0f)
753 1.15 mjacob #define ISP1080_NVRAM_BUS_RESET_DELAY(c, b) \
754 1.15 mjacob (c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 25]
755 1.15 mjacob #define ISP1080_NVRAM_BUS_RETRY_COUNT(c, b) \
756 1.15 mjacob (c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 26]
757 1.15 mjacob #define ISP1080_NVRAM_BUS_RETRY_DELAY(c, b) \
758 1.15 mjacob (c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 27]
759 1.15 mjacob
760 1.15 mjacob #define ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME(c, b) \
761 1.15 mjacob ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 0, 0x0f)
762 1.15 mjacob #define ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION(c, b) \
763 1.15 mjacob ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 4, 0x01)
764 1.15 mjacob #define ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION(c, b) \
765 1.15 mjacob ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 5, 0x01)
766 1.15 mjacob #define ISP1080_NVRAM_SELECTION_TIMEOUT(c, b) \
767 1.15 mjacob (((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 30]) | \
768 1.15 mjacob ((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 31] << 8))
769 1.15 mjacob #define ISP1080_NVRAM_MAX_QUEUE_DEPTH(c, b) \
770 1.15 mjacob (((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 32]) | \
771 1.15 mjacob ((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 33] << 8))
772 1.15 mjacob
773 1.15 mjacob #define ISP1080_NVRAM_TARGOFF(b) \
774 1.15 mjacob ((b == 0)? 40: (40 + ISP1080_BUS1_OFF))
775 1.15 mjacob #define ISP1080_NVRAM_TARGSIZE 6
776 1.15 mjacob #define _IxT8(tgt, tidx, b) \
777 1.15 mjacob (ISP1080_NVRAM_TARGOFF((b)) + (ISP1080_NVRAM_TARGSIZE * (tgt)) + (tidx))
778 1.15 mjacob
779 1.15 mjacob #define ISP1080_NVRAM_TGT_RENEG(c, t, b) \
780 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 0, 0x01)
781 1.15 mjacob #define ISP1080_NVRAM_TGT_QFRZ(c, t, b) \
782 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 1, 0x01)
783 1.15 mjacob #define ISP1080_NVRAM_TGT_ARQ(c, t, b) \
784 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 2, 0x01)
785 1.15 mjacob #define ISP1080_NVRAM_TGT_TQING(c, t, b) \
786 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 3, 0x01)
787 1.15 mjacob #define ISP1080_NVRAM_TGT_SYNC(c, t, b) \
788 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 4, 0x01)
789 1.15 mjacob #define ISP1080_NVRAM_TGT_WIDE(c, t, b) \
790 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 5, 0x01)
791 1.15 mjacob #define ISP1080_NVRAM_TGT_PARITY(c, t, b) \
792 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 6, 0x01)
793 1.15 mjacob #define ISP1080_NVRAM_TGT_DISC(c, t, b) \
794 1.15 mjacob ISPBSMX(c, _IxT8(t, 0, (b)), 7, 0x01)
795 1.15 mjacob #define ISP1080_NVRAM_TGT_EXEC_THROTTLE(c, t, b) \
796 1.15 mjacob ISPBSMX(c, _IxT8(t, 1, (b)), 0, 0xff)
797 1.15 mjacob #define ISP1080_NVRAM_TGT_SYNC_PERIOD(c, t, b) \
798 1.15 mjacob ISPBSMX(c, _IxT8(t, 2, (b)), 0, 0xff)
799 1.15 mjacob #define ISP1080_NVRAM_TGT_SYNC_OFFSET(c, t, b) \
800 1.15 mjacob ISPBSMX(c, _IxT8(t, 3, (b)), 0, 0x0f)
801 1.15 mjacob #define ISP1080_NVRAM_TGT_DEVICE_ENABLE(c, t, b) \
802 1.15 mjacob ISPBSMX(c, _IxT8(t, 3, (b)), 4, 0x01)
803 1.15 mjacob #define ISP1080_NVRAM_TGT_LUN_DISABLE(c, t, b) \
804 1.15 mjacob ISPBSMX(c, _IxT8(t, 3, (b)), 5, 0x01)
805 1.19 mjacob
806 1.19 mjacob #define ISP12160_NVRAM_HBA_ENABLE ISP1080_NVRAM_HBA_ENABLE
807 1.19 mjacob #define ISP12160_NVRAM_BURST_ENABLE ISP1080_NVRAM_BURST_ENABLE
808 1.19 mjacob #define ISP12160_NVRAM_FIFO_THRESHOLD ISP1080_NVRAM_FIFO_THRESHOLD
809 1.19 mjacob #define ISP12160_NVRAM_AUTO_TERM_SUPPORT ISP1080_NVRAM_AUTO_TERM_SUPPORT
810 1.19 mjacob #define ISP12160_NVRAM_BUS0_TERM_MODE ISP1080_NVRAM_BUS0_TERM_MODE
811 1.19 mjacob #define ISP12160_NVRAM_BUS1_TERM_MODE ISP1080_NVRAM_BUS1_TERM_MODE
812 1.19 mjacob #define ISP12160_ISP_PARAMETER ISP12160_ISP_PARAMETER
813 1.19 mjacob #define ISP12160_FAST_POST ISP1080_FAST_POST
814 1.19 mjacob #define ISP12160_REPORT_LVD_TRANSITION ISP1080_REPORT_LVD_TRANSTION
815 1.19 mjacob
816 1.19 mjacob #define ISP12160_NVRAM_INITIATOR_ID \
817 1.19 mjacob ISP1080_NVRAM_INITIATOR_ID
818 1.19 mjacob #define ISP12160_NVRAM_BUS_RESET_DELAY \
819 1.19 mjacob ISP1080_NVRAM_BUS_RESET_DELAY
820 1.19 mjacob #define ISP12160_NVRAM_BUS_RETRY_COUNT \
821 1.19 mjacob ISP1080_NVRAM_BUS_RETRY_COUNT
822 1.19 mjacob #define ISP12160_NVRAM_BUS_RETRY_DELAY \
823 1.19 mjacob ISP1080_NVRAM_BUS_RETRY_DELAY
824 1.19 mjacob #define ISP12160_NVRAM_ASYNC_DATA_SETUP_TIME \
825 1.19 mjacob ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME
826 1.19 mjacob #define ISP12160_NVRAM_REQ_ACK_ACTIVE_NEGATION \
827 1.19 mjacob ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION
828 1.19 mjacob #define ISP12160_NVRAM_DATA_LINE_ACTIVE_NEGATION \
829 1.19 mjacob ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION
830 1.19 mjacob #define ISP12160_NVRAM_SELECTION_TIMEOUT \
831 1.19 mjacob ISP1080_NVRAM_SELECTION_TIMEOUT
832 1.19 mjacob #define ISP12160_NVRAM_MAX_QUEUE_DEPTH \
833 1.19 mjacob ISP1080_NVRAM_MAX_QUEUE_DEPTH
834 1.19 mjacob
835 1.19 mjacob
836 1.19 mjacob #define ISP12160_BUS0_OFF 24
837 1.19 mjacob #define ISP12160_BUS1_OFF 136
838 1.19 mjacob
839 1.19 mjacob #define ISP12160_NVRAM_TARGOFF(b) \
840 1.19 mjacob (((b == 0)? ISP12160_BUS0_OFF : ISP12160_BUS1_OFF) + 16)
841 1.19 mjacob
842 1.19 mjacob #define ISP12160_NVRAM_TARGSIZE 6
843 1.19 mjacob #define _IxT16(tgt, tidx, b) \
844 1.19 mjacob (ISP12160_NVRAM_TARGOFF((b))+(ISP12160_NVRAM_TARGSIZE * (tgt))+(tidx))
845 1.19 mjacob
846 1.19 mjacob #define ISP12160_NVRAM_TGT_RENEG(c, t, b) \
847 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 0, 0x01)
848 1.19 mjacob #define ISP12160_NVRAM_TGT_QFRZ(c, t, b) \
849 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 1, 0x01)
850 1.19 mjacob #define ISP12160_NVRAM_TGT_ARQ(c, t, b) \
851 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 2, 0x01)
852 1.19 mjacob #define ISP12160_NVRAM_TGT_TQING(c, t, b) \
853 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 3, 0x01)
854 1.19 mjacob #define ISP12160_NVRAM_TGT_SYNC(c, t, b) \
855 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 4, 0x01)
856 1.19 mjacob #define ISP12160_NVRAM_TGT_WIDE(c, t, b) \
857 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 5, 0x01)
858 1.19 mjacob #define ISP12160_NVRAM_TGT_PARITY(c, t, b) \
859 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 6, 0x01)
860 1.19 mjacob #define ISP12160_NVRAM_TGT_DISC(c, t, b) \
861 1.19 mjacob ISPBSMX(c, _IxT16(t, 0, (b)), 7, 0x01)
862 1.19 mjacob
863 1.19 mjacob #define ISP12160_NVRAM_TGT_EXEC_THROTTLE(c, t, b) \
864 1.19 mjacob ISPBSMX(c, _IxT16(t, 1, (b)), 0, 0xff)
865 1.19 mjacob #define ISP12160_NVRAM_TGT_SYNC_PERIOD(c, t, b) \
866 1.19 mjacob ISPBSMX(c, _IxT16(t, 2, (b)), 0, 0xff)
867 1.19 mjacob
868 1.19 mjacob #define ISP12160_NVRAM_TGT_SYNC_OFFSET(c, t, b) \
869 1.19 mjacob ISPBSMX(c, _IxT16(t, 3, (b)), 0, 0x1f)
870 1.19 mjacob #define ISP12160_NVRAM_TGT_DEVICE_ENABLE(c, t, b) \
871 1.19 mjacob ISPBSMX(c, _IxT16(t, 3, (b)), 5, 0x01)
872 1.19 mjacob
873 1.19 mjacob #define ISP12160_NVRAM_PPR_OPTIONS(c, t, b) \
874 1.19 mjacob ISPBSMX(c, _IxT16(t, 4, (b)), 0, 0x0f)
875 1.19 mjacob #define ISP12160_NVRAM_PPR_WIDTH(c, t, b) \
876 1.19 mjacob ISPBSMX(c, _IxT16(t, 4, (b)), 4, 0x03)
877 1.19 mjacob #define ISP12160_NVRAM_PPR_ENABLE(c, t, b) \
878 1.19 mjacob ISPBSMX(c, _IxT16(t, 4, (b)), 7, 0x01)
879 1.7 mjacob
880 1.7 mjacob /*
881 1.7 mjacob * Qlogic 2XXX NVRAM is an array of 256 bytes.
882 1.7 mjacob *
883 1.7 mjacob * Some portion of the front of this is for general RISC engine parameters,
884 1.7 mjacob * mostly reflecting the state of the last INITIALIZE FIRMWARE mailbox command.
885 1.7 mjacob *
886 1.7 mjacob * This is followed by some general host adapter parameters, and ends with
887 1.7 mjacob * a checksum xor byte at offset 255. For non-byte entities data is stored
888 1.7 mjacob * in Little Endian order.
889 1.7 mjacob */
890 1.7 mjacob #define ISP2100_NVRAM_SIZE 256
891 1.7 mjacob /* ISP_NVRAM_VERSION is in same overall place */
892 1.7 mjacob #define ISP2100_NVRAM_RISCVER(c) (c)[6]
893 1.12 mjacob #define ISP2100_NVRAM_OPTIONS(c) (c)[8]
894 1.7 mjacob #define ISP2100_NVRAM_MAXFRAMELENGTH(c) (((c)[10]) | ((c)[11] << 8))
895 1.7 mjacob #define ISP2100_NVRAM_MAXIOCBALLOCATION(c) (((c)[12]) | ((c)[13] << 8))
896 1.7 mjacob #define ISP2100_NVRAM_EXECUTION_THROTTLE(c) (((c)[14]) | ((c)[15] << 8))
897 1.7 mjacob #define ISP2100_NVRAM_RETRY_COUNT(c) (c)[16]
898 1.7 mjacob #define ISP2100_NVRAM_RETRY_DELAY(c) (c)[17]
899 1.7 mjacob
900 1.20 he #define ISP2100_NVRAM_PORT_NAME(c) (\
901 1.7 mjacob (((u_int64_t)(c)[18]) << 56) | \
902 1.7 mjacob (((u_int64_t)(c)[19]) << 48) | \
903 1.7 mjacob (((u_int64_t)(c)[20]) << 40) | \
904 1.7 mjacob (((u_int64_t)(c)[21]) << 32) | \
905 1.7 mjacob (((u_int64_t)(c)[22]) << 24) | \
906 1.7 mjacob (((u_int64_t)(c)[23]) << 16) | \
907 1.7 mjacob (((u_int64_t)(c)[24]) << 8) | \
908 1.7 mjacob (((u_int64_t)(c)[25]) << 0))
909 1.20 he
910 1.9 mjacob #define ISP2100_NVRAM_HARDLOOPID(c) (c)[26]
911 1.20 he
912 1.20 he #define ISP2100_NVRAM_NODE_NAME(c) (\
913 1.20 he (((u_int64_t)(c)[30]) << 56) | \
914 1.20 he (((u_int64_t)(c)[31]) << 48) | \
915 1.20 he (((u_int64_t)(c)[32]) << 40) | \
916 1.20 he (((u_int64_t)(c)[33]) << 32) | \
917 1.20 he (((u_int64_t)(c)[34]) << 24) | \
918 1.20 he (((u_int64_t)(c)[35]) << 16) | \
919 1.20 he (((u_int64_t)(c)[36]) << 8) | \
920 1.20 he (((u_int64_t)(c)[37]) << 0))
921 1.7 mjacob
922 1.12 mjacob #define ISP2100_NVRAM_HBA_OPTIONS(c) (c)[70]
923 1.7 mjacob #define ISP2100_NVRAM_HBA_DISABLE(c) ISPBSMX(c, 70, 0, 0x01)
924 1.7 mjacob #define ISP2100_NVRAM_BIOS_DISABLE(c) ISPBSMX(c, 70, 1, 0x01)
925 1.7 mjacob #define ISP2100_NVRAM_LUN_DISABLE(c) ISPBSMX(c, 70, 2, 0x01)
926 1.7 mjacob #define ISP2100_NVRAM_ENABLE_SELECT_BOOT(c) ISPBSMX(c, 70, 3, 0x01)
927 1.7 mjacob #define ISP2100_NVRAM_DISABLE_CODELOAD(c) ISPBSMX(c, 70, 4, 0x01)
928 1.7 mjacob #define ISP2100_NVRAM_SET_CACHELINESZ(c) ISPBSMX(c, 70, 5, 0x01)
929 1.7 mjacob
930 1.14 mjacob #define ISP2100_NVRAM_BOOT_NODE_NAME(c) (\
931 1.7 mjacob (((u_int64_t)(c)[72]) << 56) | \
932 1.7 mjacob (((u_int64_t)(c)[73]) << 48) | \
933 1.7 mjacob (((u_int64_t)(c)[74]) << 40) | \
934 1.7 mjacob (((u_int64_t)(c)[75]) << 32) | \
935 1.7 mjacob (((u_int64_t)(c)[76]) << 24) | \
936 1.7 mjacob (((u_int64_t)(c)[77]) << 16) | \
937 1.7 mjacob (((u_int64_t)(c)[78]) << 8) | \
938 1.7 mjacob (((u_int64_t)(c)[79]) << 0))
939 1.12 mjacob
940 1.7 mjacob #define ISP2100_NVRAM_BOOT_LUN(c) (c)[80]
941 1.7 mjacob
942 1.1 cgd #endif /* _ISPREG_H */
943