Home | History | Annotate | Line # | Download | only in ic
ispreg.h revision 1.27.16.1
      1  1.27.16.1   skrll /* $NetBSD: ispreg.h,v 1.27.16.1 2004/08/03 10:46:16 skrll Exp $ */
      2       1.23  mjacob /*
      3       1.23  mjacob  * This driver, which is contained in NetBSD in the files:
      4       1.23  mjacob  *
      5       1.23  mjacob  *	sys/dev/ic/isp.c
      6       1.24     wiz  *	sys/dev/ic/isp_inline.h
      7       1.24     wiz  *	sys/dev/ic/isp_netbsd.c
      8       1.24     wiz  *	sys/dev/ic/isp_netbsd.h
      9       1.24     wiz  *	sys/dev/ic/isp_target.c
     10       1.24     wiz  *	sys/dev/ic/isp_target.h
     11       1.24     wiz  *	sys/dev/ic/isp_tpublic.h
     12       1.24     wiz  *	sys/dev/ic/ispmbox.h
     13       1.24     wiz  *	sys/dev/ic/ispreg.h
     14       1.24     wiz  *	sys/dev/ic/ispvar.h
     15       1.23  mjacob  *	sys/microcode/isp/asm_sbus.h
     16       1.23  mjacob  *	sys/microcode/isp/asm_1040.h
     17       1.23  mjacob  *	sys/microcode/isp/asm_1080.h
     18       1.23  mjacob  *	sys/microcode/isp/asm_12160.h
     19       1.23  mjacob  *	sys/microcode/isp/asm_2100.h
     20       1.23  mjacob  *	sys/microcode/isp/asm_2200.h
     21       1.23  mjacob  *	sys/pci/isp_pci.c
     22       1.23  mjacob  *	sys/sbus/isp_sbus.c
     23       1.23  mjacob  *
     24  1.27.16.1   skrll  * Is being actively maintained by Matthew Jacob (mjacob (at) NetBSD.org).
     25       1.23  mjacob  * This driver also is shared source with FreeBSD, OpenBSD, Linux, Solaris,
     26       1.23  mjacob  * Linux versions. This tends to be an interesting maintenance problem.
     27       1.23  mjacob  *
     28       1.23  mjacob  * Please coordinate with Matthew Jacob on changes you wish to make here.
     29       1.23  mjacob  */
     30       1.16  mjacob /* release_6_5_99 */
     31        1.1     cgd /*
     32       1.16  mjacob  * Copyright (C) 1997, 1998, 1999 National Aeronautics & Space Administration
     33        1.1     cgd  * All rights reserved.
     34       1.14  mjacob  *
     35        1.1     cgd  * Redistribution and use in source and binary forms, with or without
     36        1.1     cgd  * modification, are permitted provided that the following conditions
     37        1.1     cgd  * are met:
     38        1.1     cgd  * 1. Redistributions of source code must retain the above copyright
     39       1.16  mjacob  *    notice, this list of conditions and the following disclaimer.
     40        1.1     cgd  * 2. Redistributions in binary form must reproduce the above copyright
     41        1.1     cgd  *    notice, this list of conditions and the following disclaimer in the
     42        1.1     cgd  *    documentation and/or other materials provided with the distribution.
     43        1.1     cgd  * 3. The name of the author may not be used to endorse or promote products
     44       1.16  mjacob  *    derived from this software without specific prior written permission
     45       1.16  mjacob  *
     46       1.16  mjacob  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     47       1.16  mjacob  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     48       1.16  mjacob  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     49       1.16  mjacob  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     50       1.16  mjacob  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     51       1.16  mjacob  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     52       1.16  mjacob  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     53       1.16  mjacob  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     54       1.16  mjacob  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     55       1.16  mjacob  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     56       1.16  mjacob  */
     57       1.16  mjacob /*
     58       1.16  mjacob  * Machine Independent (well, as best as possible) register
     59       1.16  mjacob  * definitions for Qlogic ISP SCSI adapters.
     60       1.16  mjacob  *
     61       1.16  mjacob  * Matthew Jacob <mjacob (at) nas.nasa.gov>
     62        1.1     cgd  *
     63        1.1     cgd  */
     64        1.1     cgd #ifndef	_ISPREG_H
     65        1.1     cgd #define	_ISPREG_H
     66        1.1     cgd 
     67        1.1     cgd /*
     68        1.1     cgd  * Hardware definitions for the Qlogic ISP  registers.
     69        1.1     cgd  */
     70        1.1     cgd 
     71        1.1     cgd /*
     72        1.1     cgd  * This defines types of access to various registers.
     73        1.1     cgd  *
     74        1.1     cgd  *  	R:		Read Only
     75        1.1     cgd  *	W:		Write Only
     76        1.1     cgd  *	RW:		Read/Write
     77        1.1     cgd  *
     78        1.1     cgd  *	R*, W*, RW*:	Read Only, Write Only, Read/Write, but only
     79        1.1     cgd  *			if RISC processor in ISP is paused.
     80        1.1     cgd  */
     81        1.1     cgd 
     82        1.1     cgd /*
     83        1.1     cgd  * Offsets for various register blocks.
     84        1.1     cgd  *
     85        1.1     cgd  * Sad but true, different architectures have different offsets.
     86       1.15  mjacob  *
     87       1.15  mjacob  * Don't be alarmed if none of this makes sense. The original register
     88       1.15  mjacob  * layout set some defines in a certain pattern. Everything else has been
     89       1.15  mjacob  * grafted on since. For example, the ISP1080 manual will state that DMA
     90       1.15  mjacob  * registers start at 0x80 from the base of the register address space.
     91       1.15  mjacob  * That's true, but for our purposes, we define DMA_REGS_OFF for the 1080
     92       1.15  mjacob  * to start at offset 0x60 because the DMA registers are all defined to
     93       1.15  mjacob  * be DMA_BLOCK+0x20 and so on. Clear?
     94        1.1     cgd  */
     95        1.1     cgd 
     96       1.13  mjacob #define	BIU_REGS_OFF			0x00
     97        1.1     cgd 
     98       1.13  mjacob #define	PCI_MBOX_REGS_OFF		0x70
     99       1.13  mjacob #define	PCI_MBOX_REGS2100_OFF		0x10
    100       1.26  mjacob #define	PCI_MBOX_REGS2300_OFF		0x40
    101        1.1     cgd #define	SBUS_MBOX_REGS_OFF		0x80
    102        1.1     cgd 
    103       1.13  mjacob #define	PCI_SXP_REGS_OFF		0x80
    104        1.1     cgd #define	SBUS_SXP_REGS_OFF		0x200
    105        1.1     cgd 
    106       1.13  mjacob #define	PCI_RISC_REGS_OFF		0x80
    107        1.1     cgd #define	SBUS_RISC_REGS_OFF		0x400
    108        1.1     cgd 
    109       1.13  mjacob /* Bless me! Chip designers have putzed it again! */
    110       1.13  mjacob #define	ISP1080_DMA_REGS_OFF		0x60
    111       1.13  mjacob #define	DMA_REGS_OFF			0x00	/* same as BIU block */
    112       1.22  mjacob 
    113       1.22  mjacob #define	SBUS_REGSIZE			0x450
    114       1.22  mjacob #define	PCI_REGSIZE			0x100
    115       1.13  mjacob 
    116        1.1     cgd /*
    117        1.1     cgd  * NB:	The *_BLOCK definitions have no specific hardware meaning.
    118        1.1     cgd  *	They serve simply to note to the MD layer which block of
    119        1.1     cgd  *	registers offsets are being accessed.
    120        1.1     cgd  */
    121       1.13  mjacob #define	_NREG_BLKS	5
    122       1.13  mjacob #define	_BLK_REG_SHFT	13
    123       1.13  mjacob #define	_BLK_REG_MASK	(7 << _BLK_REG_SHFT)
    124       1.13  mjacob #define	BIU_BLOCK	(0 << _BLK_REG_SHFT)
    125       1.13  mjacob #define	MBOX_BLOCK	(1 << _BLK_REG_SHFT)
    126       1.13  mjacob #define	SXP_BLOCK	(2 << _BLK_REG_SHFT)
    127       1.13  mjacob #define	RISC_BLOCK	(3 << _BLK_REG_SHFT)
    128       1.13  mjacob #define	DMA_BLOCK	(4 << _BLK_REG_SHFT)
    129        1.1     cgd 
    130        1.1     cgd /*
    131        1.1     cgd  * Bus Interface Block Register Offsets
    132        1.1     cgd  */
    133       1.13  mjacob 
    134       1.18  mjacob #define	BIU_ID_LO	(BIU_BLOCK+0x0)		/* R  : Bus ID, Low */
    135       1.18  mjacob #define		BIU2100_FLASH_ADDR	(BIU_BLOCK+0x0)
    136       1.18  mjacob #define	BIU_ID_HI	(BIU_BLOCK+0x2)		/* R  : Bus ID, High */
    137       1.18  mjacob #define		BIU2100_FLASH_DATA	(BIU_BLOCK+0x2)
    138       1.18  mjacob #define	BIU_CONF0	(BIU_BLOCK+0x4)		/* R  : Bus Configuration #0 */
    139       1.18  mjacob #define	BIU_CONF1	(BIU_BLOCK+0x6)		/* R  : Bus Configuration #1 */
    140       1.18  mjacob #define		BIU2100_CSR		(BIU_BLOCK+0x6)
    141       1.18  mjacob #define	BIU_ICR		(BIU_BLOCK+0x8)		/* RW : Bus Interface Ctrl */
    142       1.18  mjacob #define	BIU_ISR		(BIU_BLOCK+0xA)		/* R  : Bus Interface Status */
    143       1.18  mjacob #define	BIU_SEMA	(BIU_BLOCK+0xC)		/* RW : Bus Semaphore */
    144       1.18  mjacob #define	BIU_NVRAM	(BIU_BLOCK+0xE)		/* RW : Bus NVRAM */
    145       1.26  mjacob /*
    146       1.26  mjacob  * These are specific to the 2300.
    147       1.26  mjacob  *
    148       1.26  mjacob  * They *claim* you can read BIU_R2HSTSLO with a full 32 bit access
    149       1.26  mjacob  * and get both registers, but I'm a bit dubious about that. But the
    150       1.26  mjacob  * point here is that the top 16 bits are firmware defined bits that
    151       1.26  mjacob  * the RISC processor uses to inform the host about something- usually
    152       1.26  mjacob  * something which was nominally in a mailbox register.
    153       1.26  mjacob  */
    154       1.26  mjacob #define	BIU_REQINP	(BIU_BLOCK+0x10)	/* Request Queue In */
    155       1.26  mjacob #define	BIU_REQOUTP	(BIU_BLOCK+0x12)	/* Request Queue Out */
    156       1.26  mjacob #define	BIU_RSPINP	(BIU_BLOCK+0x14)	/* Response Queue In */
    157       1.26  mjacob #define	BIU_RSPOUTP	(BIU_BLOCK+0x16)	/* Response Queue Out */
    158       1.26  mjacob 
    159       1.26  mjacob #define	BIU_R2HSTSLO	(BIU_BLOCK+0x18)
    160       1.26  mjacob #define	BIU_R2HSTSHI	(BIU_BLOCK+0x1A)
    161       1.26  mjacob 
    162       1.26  mjacob #define	BIU_R2HST_INTR		(1 << 15)	/* RISC to Host Interrupt */
    163       1.26  mjacob #define	BIU_R2HST_PAUSED	(1 <<  8)	/* RISC paused */
    164       1.26  mjacob #define	BIU_R2HST_ISTAT_MASK	0x3f		/* intr information && status */
    165       1.26  mjacob #define		ISPR2HST_ROM_MBX_OK	0x1	/* ROM mailbox cmd done ok */
    166       1.26  mjacob #define		ISPR2HST_ROM_MBX_FAIL	0x2	/* ROM mailbox cmd done fail */
    167       1.26  mjacob #define		ISPR2HST_MBX_OK		0x10	/* mailbox cmd done ok */
    168       1.26  mjacob #define		ISPR2HST_MBX_FAIL	0x11	/* mailbox cmd done fail */
    169       1.26  mjacob #define		ISPR2HST_ASYNC_EVENT	0x12	/* Async Event */
    170       1.26  mjacob #define		ISPR2HST_RSPQ_UPDATE	0x13	/* Response Queue Update */
    171       1.26  mjacob #define		ISPR2HST_RQST_UPDATE	0x14	/* Resquest Queue Update */
    172       1.26  mjacob #define		ISPR2HST_RIO_16		0x15	/* RIO 1-16 */
    173       1.26  mjacob #define		ISPR2HST_FPOST		0x16	/* Low 16 bits fast post */
    174       1.26  mjacob #define		ISPR2HST_FPOST_CTIO	0x17	/* Low 16 bits fast post ctio */
    175       1.26  mjacob 
    176       1.18  mjacob #define	DFIFO_COMMAND	(BIU_BLOCK+0x60)	/* RW : Command FIFO Port */
    177       1.13  mjacob #define		RDMA2100_CONTROL	DFIFO_COMMAND
    178       1.18  mjacob #define	DFIFO_DATA	(BIU_BLOCK+0x62)	/* RW : Data FIFO Port */
    179       1.13  mjacob 
    180       1.13  mjacob /*
    181       1.13  mjacob  * Putzed DMA register layouts.
    182       1.13  mjacob  */
    183       1.18  mjacob #define	CDMA_CONF	(DMA_BLOCK+0x20)	/* RW*: DMA Configuration */
    184        1.3  mjacob #define		CDMA2100_CONTROL	CDMA_CONF
    185       1.18  mjacob #define	CDMA_CONTROL	(DMA_BLOCK+0x22)	/* RW*: DMA Control */
    186       1.18  mjacob #define	CDMA_STATUS 	(DMA_BLOCK+0x24)	/* R  : DMA Status */
    187       1.18  mjacob #define	CDMA_FIFO_STS	(DMA_BLOCK+0x26)	/* R  : DMA FIFO Status */
    188       1.18  mjacob #define	CDMA_COUNT	(DMA_BLOCK+0x28)	/* RW*: DMA Transfer Count */
    189       1.18  mjacob #define	CDMA_ADDR0	(DMA_BLOCK+0x2C)	/* RW*: DMA Address, Word 0 */
    190       1.18  mjacob #define	CDMA_ADDR1	(DMA_BLOCK+0x2E)	/* RW*: DMA Address, Word 1 */
    191       1.18  mjacob #define	CDMA_ADDR2	(DMA_BLOCK+0x30)	/* RW*: DMA Address, Word 2 */
    192       1.18  mjacob #define	CDMA_ADDR3	(DMA_BLOCK+0x32)	/* RW*: DMA Address, Word 3 */
    193        1.1     cgd 
    194       1.18  mjacob #define	DDMA_CONF	(DMA_BLOCK+0x40)	/* RW*: DMA Configuration */
    195        1.3  mjacob #define		TDMA2100_CONTROL	DDMA_CONF
    196       1.18  mjacob #define	DDMA_CONTROL	(DMA_BLOCK+0x42)	/* RW*: DMA Control */
    197       1.18  mjacob #define	DDMA_STATUS	(DMA_BLOCK+0x44)	/* R  : DMA Status */
    198       1.18  mjacob #define	DDMA_FIFO_STS	(DMA_BLOCK+0x46)	/* R  : DMA FIFO Status */
    199       1.18  mjacob #define	DDMA_COUNT_LO	(DMA_BLOCK+0x48)	/* RW*: DMA Xfer Count, Low */
    200       1.18  mjacob #define	DDMA_COUNT_HI	(DMA_BLOCK+0x4A)	/* RW*: DMA Xfer Count, High */
    201       1.18  mjacob #define	DDMA_ADDR0	(DMA_BLOCK+0x4C)	/* RW*: DMA Address, Word 0 */
    202       1.18  mjacob #define	DDMA_ADDR1	(DMA_BLOCK+0x4E)	/* RW*: DMA Address, Word 1 */
    203        1.1     cgd /* these are for the 1040A cards */
    204       1.18  mjacob #define	DDMA_ADDR2	(DMA_BLOCK+0x50)	/* RW*: DMA Address, Word 2 */
    205       1.18  mjacob #define	DDMA_ADDR3	(DMA_BLOCK+0x52)	/* RW*: DMA Address, Word 3 */
    206        1.1     cgd 
    207        1.1     cgd 
    208        1.1     cgd /*
    209        1.1     cgd  * Bus Interface Block Register Definitions
    210        1.1     cgd  */
    211        1.1     cgd /* BUS CONFIGURATION REGISTER #0 */
    212        1.1     cgd #define	BIU_CONF0_HW_MASK		0x000F	/* Hardware revision mask */
    213        1.1     cgd /* BUS CONFIGURATION REGISTER #1 */
    214        1.1     cgd 
    215        1.1     cgd #define	BIU_SBUS_CONF1_PARITY		0x0100 	/* Enable parity checking */
    216        1.1     cgd #define	BIU_SBUS_CONF1_FCODE_MASK	0x00F0	/* Fcode cycle mask */
    217        1.1     cgd 
    218        1.1     cgd #define	BIU_PCI_CONF1_FIFO_128		0x0040	/* 128 bytes FIFO threshold */
    219        1.1     cgd #define	BIU_PCI_CONF1_FIFO_64		0x0030	/* 64 bytes FIFO threshold */
    220        1.1     cgd #define	BIU_PCI_CONF1_FIFO_32		0x0020	/* 32 bytes FIFO threshold */
    221        1.1     cgd #define	BIU_PCI_CONF1_FIFO_16		0x0010	/* 16 bytes FIFO threshold */
    222        1.1     cgd #define	BIU_BURST_ENABLE		0x0004	/* Global enable Bus bursts */
    223        1.1     cgd #define	BIU_SBUS_CONF1_FIFO_64		0x0003	/* 64 bytes FIFO threshold */
    224        1.1     cgd #define	BIU_SBUS_CONF1_FIFO_32		0x0002	/* 32 bytes FIFO threshold */
    225        1.1     cgd #define	BIU_SBUS_CONF1_FIFO_16		0x0001	/* 16 bytes FIFO threshold */
    226        1.1     cgd #define	BIU_SBUS_CONF1_FIFO_8		0x0000	/* 8 bytes FIFO threshold */
    227        1.1     cgd #define	BIU_SBUS_CONF1_BURST8		0x0008 	/* Enable 8-byte  bursts */
    228        1.1     cgd #define	BIU_PCI_CONF1_SXP		0x0008	/* SXP register select */
    229        1.1     cgd 
    230       1.18  mjacob #define	BIU_PCI1080_CONF1_SXP0		0x0100	/* SXP bank #1 select */
    231       1.18  mjacob #define	BIU_PCI1080_CONF1_SXP1		0x0200	/* SXP bank #2 select */
    232       1.13  mjacob #define	BIU_PCI1080_CONF1_DMA		0x0300	/* DMA bank select */
    233       1.13  mjacob 
    234       1.14  mjacob /* ISP2100 Bus Control/Status Register */
    235        1.3  mjacob 
    236        1.3  mjacob #define	BIU2100_ICSR_REGBSEL		0x30	/* RW: register bank select */
    237        1.3  mjacob #define		BIU2100_RISC_REGS	(0 << 4)	/* RISC Regs */
    238        1.3  mjacob #define		BIU2100_FB_REGS		(1 << 4)	/* FrameBuffer Regs */
    239        1.3  mjacob #define		BIU2100_FPM0_REGS	(2 << 4)	/* FPM 0 Regs */
    240        1.3  mjacob #define		BIU2100_FPM1_REGS	(3 << 4)	/* FPM 1 Regs */
    241        1.3  mjacob #define	BIU2100_PCI64			0x04	/*  R: 64 Bit PCI slot */
    242        1.3  mjacob #define	BIU2100_FLASH_ENABLE		0x02	/* RW: Enable Flash RAM */
    243        1.3  mjacob #define	BIU2100_SOFT_RESET		0x01
    244        1.3  mjacob /* SOFT RESET FOR ISP2100 is same bit, but in this register, not ICR */
    245        1.3  mjacob 
    246        1.3  mjacob 
    247        1.1     cgd /* BUS CONTROL REGISTER */
    248        1.1     cgd #define	BIU_ICR_ENABLE_DMA_INT		0x0020	/* Enable DMA interrupts */
    249        1.1     cgd #define	BIU_ICR_ENABLE_CDMA_INT		0x0010	/* Enable CDMA interrupts */
    250        1.1     cgd #define	BIU_ICR_ENABLE_SXP_INT		0x0008	/* Enable SXP interrupts */
    251        1.1     cgd #define	BIU_ICR_ENABLE_RISC_INT		0x0004	/* Enable Risc interrupts */
    252        1.1     cgd #define	BIU_ICR_ENABLE_ALL_INTS		0x0002	/* Global enable all inter */
    253        1.1     cgd #define	BIU_ICR_SOFT_RESET		0x0001	/* Soft Reset of ISP */
    254        1.1     cgd 
    255        1.3  mjacob #define	BIU2100_ICR_ENABLE_ALL_INTS	0x8000
    256        1.3  mjacob #define	BIU2100_ICR_ENA_FPM_INT		0x0020
    257        1.3  mjacob #define	BIU2100_ICR_ENA_FB_INT		0x0010
    258        1.3  mjacob #define	BIU2100_ICR_ENA_RISC_INT	0x0008
    259        1.3  mjacob #define	BIU2100_ICR_ENA_CDMA_INT	0x0004
    260        1.3  mjacob #define	BIU2100_ICR_ENABLE_RXDMA_INT	0x0002
    261        1.3  mjacob #define	BIU2100_ICR_ENABLE_TXDMA_INT	0x0001
    262        1.3  mjacob #define	BIU2100_ICR_DISABLE_ALL_INTS	0x0000
    263        1.3  mjacob 
    264       1.15  mjacob #define	ENABLE_INTS(isp)	(IS_SCSI(isp))?  \
    265        1.3  mjacob  ISP_WRITE(isp, BIU_ICR, BIU_ICR_ENABLE_RISC_INT | BIU_ICR_ENABLE_ALL_INTS) : \
    266        1.3  mjacob  ISP_WRITE(isp, BIU_ICR, BIU2100_ICR_ENA_RISC_INT | BIU2100_ICR_ENABLE_ALL_INTS)
    267        1.3  mjacob 
    268       1.15  mjacob #define	INTS_ENABLED(isp)	((IS_SCSI(isp))?  \
    269       1.13  mjacob  (ISP_READ(isp, BIU_ICR) & (BIU_ICR_ENABLE_RISC_INT|BIU_ICR_ENABLE_ALL_INTS)) :\
    270       1.13  mjacob  (ISP_READ(isp, BIU_ICR) & \
    271       1.13  mjacob 	(BIU2100_ICR_ENA_RISC_INT|BIU2100_ICR_ENABLE_ALL_INTS)))
    272       1.13  mjacob 
    273        1.3  mjacob #define	DISABLE_INTS(isp)	ISP_WRITE(isp, BIU_ICR, 0)
    274        1.1     cgd 
    275        1.1     cgd /* BUS STATUS REGISTER */
    276        1.1     cgd #define	BIU_ISR_DMA_INT			0x0020	/* DMA interrupt pending */
    277        1.1     cgd #define	BIU_ISR_CDMA_INT		0x0010	/* CDMA interrupt pending */
    278        1.1     cgd #define	BIU_ISR_SXP_INT			0x0008	/* SXP interrupt pending */
    279        1.1     cgd #define	BIU_ISR_RISC_INT		0x0004	/* Risc interrupt pending */
    280        1.1     cgd #define	BIU_ISR_IPEND			0x0002	/* Global interrupt pending */
    281        1.1     cgd 
    282        1.3  mjacob #define	BIU2100_ISR_INT_PENDING		0x8000	/* Global interrupt pending */
    283        1.3  mjacob #define	BIU2100_ISR_FPM_INT		0x0020	/* FPM interrupt pending */
    284        1.3  mjacob #define	BIU2100_ISR_FB_INT		0x0010	/* FB interrupt pending */
    285        1.3  mjacob #define	BIU2100_ISR_RISC_INT		0x0008	/* Risc interrupt pending */
    286        1.3  mjacob #define	BIU2100_ISR_CDMA_INT		0x0004	/* CDMA interrupt pending */
    287        1.3  mjacob #define	BIU2100_ISR_RXDMA_INT_PENDING	0x0002	/* Global interrupt pending */
    288        1.3  mjacob #define	BIU2100_ISR_TXDMA_INT_PENDING	0x0001	/* Global interrupt pending */
    289        1.3  mjacob 
    290       1.17  mjacob #define	INT_PENDING(isp, isr)	(IS_FC(isp)? \
    291       1.17  mjacob 	((isr & BIU2100_ISR_RISC_INT) != 0) : ((isr & BIU_ISR_RISC_INT) != 0))
    292        1.1     cgd 
    293       1.21  mjacob #define	INT_PENDING_MASK(isp)	\
    294       1.21  mjacob 	(IS_FC(isp)? BIU2100_ISR_RISC_INT: BIU_ISR_RISC_INT)
    295       1.21  mjacob 
    296        1.1     cgd /* BUS SEMAPHORE REGISTER */
    297        1.1     cgd #define	BIU_SEMA_STATUS		0x0002	/* Semaphore Status Bit */
    298        1.1     cgd #define	BIU_SEMA_LOCK  		0x0001	/* Semaphore Lock Bit */
    299        1.1     cgd 
    300        1.7  mjacob /* NVRAM SEMAPHORE REGISTER */
    301        1.7  mjacob #define	BIU_NVRAM_CLOCK		0x0001
    302        1.7  mjacob #define	BIU_NVRAM_SELECT	0x0002
    303        1.7  mjacob #define	BIU_NVRAM_DATAOUT	0x0004
    304        1.7  mjacob #define	BIU_NVRAM_DATAIN	0x0008
    305        1.7  mjacob #define		ISP_NVRAM_READ		6
    306        1.1     cgd 
    307        1.1     cgd /* COMNMAND && DATA DMA CONFIGURATION REGISTER */
    308        1.1     cgd #define	DMA_ENABLE_SXP_DMA		0x0008	/* Enable SXP to DMA Data */
    309        1.1     cgd #define	DMA_ENABLE_INTS			0x0004	/* Enable interrupts to RISC */
    310        1.1     cgd #define	DMA_ENABLE_BURST		0x0002	/* Enable Bus burst trans */
    311        1.1     cgd #define	DMA_DMA_DIRECTION		0x0001	/*
    312        1.1     cgd 						 * Set DMA direction:
    313        1.1     cgd 						 *	0 - DMA FIFO to host
    314        1.1     cgd 						 *	1 - Host to DMA FIFO
    315        1.1     cgd 						 */
    316        1.1     cgd 
    317        1.1     cgd /* COMMAND && DATA DMA CONTROL REGISTER */
    318        1.1     cgd #define	DMA_CNTRL_SUSPEND_CHAN		0x0010	/* Suspend DMA transfer */
    319        1.1     cgd #define	DMA_CNTRL_CLEAR_CHAN		0x0008	/*
    320        1.1     cgd 						 * Clear FIFO and DMA Channel,
    321        1.1     cgd 						 * reset DMA registers
    322        1.1     cgd 						 */
    323        1.1     cgd #define	DMA_CNTRL_CLEAR_FIFO		0x0004	/* Clear DMA FIFO */
    324        1.1     cgd #define	DMA_CNTRL_RESET_INT		0x0002	/* Clear DMA interrupt */
    325        1.1     cgd #define	DMA_CNTRL_STROBE		0x0001	/* Start DMA transfer */
    326        1.1     cgd 
    327        1.3  mjacob /*
    328        1.3  mjacob  * Variants of same for 2100
    329        1.3  mjacob  */
    330        1.3  mjacob #define	DMA_CNTRL2100_CLEAR_CHAN	0x0004
    331        1.3  mjacob #define	DMA_CNTRL2100_RESET_INT		0x0002
    332        1.3  mjacob 
    333        1.3  mjacob 
    334        1.1     cgd 
    335        1.1     cgd /* DMA STATUS REGISTER */
    336        1.1     cgd #define	DMA_SBUS_STATUS_PIPE_MASK	0x00C0	/* DMA Pipeline status mask */
    337        1.1     cgd #define	DMA_SBUS_STATUS_CHAN_MASK	0x0030	/* Channel status mask */
    338        1.1     cgd #define	DMA_SBUS_STATUS_BUS_PARITY	0x0008	/* Parity Error on bus */
    339        1.1     cgd #define	DMA_SBUS_STATUS_BUS_ERR		0x0004	/* Error Detected on bus */
    340        1.1     cgd #define	DMA_SBUS_STATUS_TERM_COUNT	0x0002	/* DMA Transfer Completed */
    341        1.1     cgd #define	DMA_SBUS_STATUS_INTERRUPT	0x0001	/* Enable DMA channel inter */
    342        1.1     cgd 
    343        1.1     cgd #define	DMA_PCI_STATUS_INTERRUPT	0x8000	/* Enable DMA channel inter */
    344        1.1     cgd #define	DMA_PCI_STATUS_RETRY_STAT	0x4000	/* Retry status */
    345        1.1     cgd #define	DMA_PCI_STATUS_CHAN_MASK	0x3000	/* Channel status mask */
    346        1.1     cgd #define	DMA_PCI_STATUS_FIFO_OVR		0x0100	/* DMA FIFO overrun cond */
    347        1.1     cgd #define	DMA_PCI_STATUS_FIFO_UDR		0x0080	/* DMA FIFO underrun cond */
    348        1.1     cgd #define	DMA_PCI_STATUS_BUS_ERR		0x0040	/* Error Detected on bus */
    349        1.1     cgd #define	DMA_PCI_STATUS_BUS_PARITY	0x0020	/* Parity Error on bus */
    350        1.1     cgd #define	DMA_PCI_STATUS_CLR_PEND		0x0010	/* DMA clear pending */
    351        1.1     cgd #define	DMA_PCI_STATUS_TERM_COUNT	0x0008	/* DMA Transfer Completed */
    352        1.1     cgd #define	DMA_PCI_STATUS_DMA_SUSP		0x0004	/* DMA suspended */
    353        1.1     cgd #define	DMA_PCI_STATUS_PIPE_MASK	0x0003	/* DMA Pipeline status mask */
    354        1.1     cgd 
    355        1.1     cgd /* DMA Status Register, pipeline status bits */
    356        1.1     cgd #define	DMA_SBUS_PIPE_FULL		0x00C0	/* Both pipeline stages full */
    357        1.1     cgd #define	DMA_SBUS_PIPE_OVERRUN		0x0080	/* Pipeline overrun */
    358        1.1     cgd #define	DMA_SBUS_PIPE_STAGE1		0x0040	/*
    359        1.1     cgd 						 * Pipeline stage 1 Loaded,
    360        1.1     cgd 						 * stage 2 empty
    361        1.1     cgd 						 */
    362        1.1     cgd #define	DMA_PCI_PIPE_FULL		0x0003	/* Both pipeline stages full */
    363        1.1     cgd #define	DMA_PCI_PIPE_OVERRUN		0x0002	/* Pipeline overrun */
    364        1.1     cgd #define	DMA_PCI_PIPE_STAGE1		0x0001	/*
    365        1.1     cgd 						 * Pipeline stage 1 Loaded,
    366        1.1     cgd 						 * stage 2 empty
    367        1.1     cgd 						 */
    368        1.1     cgd #define	DMA_PIPE_EMPTY			0x0000	/* All pipeline stages empty */
    369        1.1     cgd 
    370        1.1     cgd /* DMA Status Register, channel status bits */
    371        1.1     cgd #define	DMA_SBUS_CHAN_SUSPEND	0x0030	/* Channel error or suspended */
    372        1.1     cgd #define	DMA_SBUS_CHAN_TRANSFER	0x0020	/* Chan transfer in progress */
    373        1.1     cgd #define	DMA_SBUS_CHAN_ACTIVE	0x0010	/* Chan trans to host active */
    374        1.1     cgd #define	DMA_PCI_CHAN_TRANSFER	0x3000	/* Chan transfer in progress */
    375        1.1     cgd #define	DMA_PCI_CHAN_SUSPEND	0x2000	/* Channel error or suspended */
    376        1.1     cgd #define	DMA_PCI_CHAN_ACTIVE	0x1000	/* Chan trans to host active */
    377        1.1     cgd #define	ISP_DMA_CHAN_IDLE	0x0000	/* Chan idle (normal comp) */
    378        1.1     cgd 
    379        1.1     cgd 
    380        1.1     cgd /* DMA FIFO STATUS REGISTER */
    381        1.1     cgd #define	DMA_FIFO_STATUS_OVERRUN		0x0200	/* FIFO Overrun Condition */
    382        1.1     cgd #define	DMA_FIFO_STATUS_UNDERRUN	0x0100	/* FIFO Underrun Condition */
    383        1.1     cgd #define	DMA_FIFO_SBUS_COUNT_MASK	0x007F	/* FIFO Byte count mask */
    384        1.1     cgd #define	DMA_FIFO_PCI_COUNT_MASK		0x00FF	/* FIFO Byte count mask */
    385        1.1     cgd 
    386        1.1     cgd /*
    387        1.1     cgd  * Mailbox Block Register Offsets
    388        1.1     cgd  */
    389        1.1     cgd 
    390       1.18  mjacob #define	INMAILBOX0	(MBOX_BLOCK+0x0)
    391       1.18  mjacob #define	INMAILBOX1	(MBOX_BLOCK+0x2)
    392       1.18  mjacob #define	INMAILBOX2	(MBOX_BLOCK+0x4)
    393       1.18  mjacob #define	INMAILBOX3	(MBOX_BLOCK+0x6)
    394       1.18  mjacob #define	INMAILBOX4	(MBOX_BLOCK+0x8)
    395       1.18  mjacob #define	INMAILBOX5	(MBOX_BLOCK+0xA)
    396       1.18  mjacob #define	INMAILBOX6	(MBOX_BLOCK+0xC)
    397       1.18  mjacob #define	INMAILBOX7	(MBOX_BLOCK+0xE)
    398       1.18  mjacob 
    399       1.18  mjacob #define	OUTMAILBOX0	(MBOX_BLOCK+0x0)
    400       1.18  mjacob #define	OUTMAILBOX1	(MBOX_BLOCK+0x2)
    401       1.18  mjacob #define	OUTMAILBOX2	(MBOX_BLOCK+0x4)
    402       1.18  mjacob #define	OUTMAILBOX3	(MBOX_BLOCK+0x6)
    403       1.18  mjacob #define	OUTMAILBOX4	(MBOX_BLOCK+0x8)
    404       1.18  mjacob #define	OUTMAILBOX5	(MBOX_BLOCK+0xA)
    405       1.18  mjacob #define	OUTMAILBOX6	(MBOX_BLOCK+0xC)
    406       1.18  mjacob #define	OUTMAILBOX7	(MBOX_BLOCK+0xE)
    407        1.1     cgd 
    408       1.21  mjacob #define	MBOX_OFF(n)	(MBOX_BLOCK + ((n) << 1))
    409        1.3  mjacob #define	NMBOX(isp)	\
    410        1.3  mjacob 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
    411        1.3  mjacob 	 ((isp)->isp_type & ISP_HA_FC))? 8 : 6)
    412       1.21  mjacob #define	NMBOX_BMASK(isp)	\
    413       1.21  mjacob 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
    414       1.21  mjacob 	 ((isp)->isp_type & ISP_HA_FC))? 0xff : 0x3f)
    415       1.21  mjacob 
    416       1.21  mjacob #define	MAX_MAILBOX	8
    417        1.3  mjacob 
    418        1.1     cgd /*
    419       1.25  mjacob  * Fibre Protocol Module and Frame Buffer Register Offsets/Definitions (2X00).
    420       1.25  mjacob  * NB: The RISC processor must be paused and the appropriate register
    421       1.25  mjacob  * bank selected via BIU2100_CSR bits.
    422       1.25  mjacob  */
    423       1.25  mjacob 
    424       1.25  mjacob #define	FPM_DIAG_CONFIG	(BIU_BLOCK + 0x96)
    425       1.25  mjacob #define		FPM_SOFT_RESET		0x0100
    426       1.25  mjacob 
    427       1.25  mjacob #define	FBM_CMD		(BIU_BLOCK + 0xB8)
    428       1.25  mjacob #define		FBMCMD_FIFO_RESET_ALL	0xA000
    429       1.25  mjacob 
    430       1.25  mjacob 
    431       1.25  mjacob /*
    432        1.1     cgd  * SXP Block Register Offsets
    433        1.1     cgd  */
    434       1.18  mjacob #define	SXP_PART_ID	(SXP_BLOCK+0x0)		/* R  : Part ID Code */
    435       1.18  mjacob #define	SXP_CONFIG1	(SXP_BLOCK+0x2)		/* RW*: Configuration Reg #1 */
    436       1.18  mjacob #define	SXP_CONFIG2	(SXP_BLOCK+0x4)		/* RW*: Configuration Reg #2 */
    437       1.18  mjacob #define	SXP_CONFIG3	(SXP_BLOCK+0x6)		/* RW*: Configuration Reg #2 */
    438       1.18  mjacob #define	SXP_INSTRUCTION	(SXP_BLOCK+0xC)		/* RW*: Instruction Pointer */
    439       1.18  mjacob #define	SXP_RETURN_ADDR	(SXP_BLOCK+0x10)	/* RW*: Return Address */
    440       1.18  mjacob #define	SXP_COMMAND	(SXP_BLOCK+0x14)	/* RW*: Command */
    441       1.18  mjacob #define	SXP_INTERRUPT	(SXP_BLOCK+0x18)	/* R  : Interrupt */
    442       1.18  mjacob #define	SXP_SEQUENCE	(SXP_BLOCK+0x1C)	/* RW*: Sequence */
    443       1.18  mjacob #define	SXP_GROSS_ERR	(SXP_BLOCK+0x1E)	/* R  : Gross Error */
    444       1.18  mjacob #define	SXP_EXCEPTION	(SXP_BLOCK+0x20)	/* RW*: Exception Enable */
    445       1.18  mjacob #define	SXP_OVERRIDE	(SXP_BLOCK+0x24)	/* RW*: Override */
    446       1.18  mjacob #define	SXP_LIT_BASE	(SXP_BLOCK+0x28)	/* RW*: Literal Base */
    447       1.18  mjacob #define	SXP_USER_FLAGS	(SXP_BLOCK+0x2C)	/* RW*: User Flags */
    448       1.18  mjacob #define	SXP_USER_EXCEPT	(SXP_BLOCK+0x30)	/* RW*: User Exception */
    449       1.18  mjacob #define	SXP_BREAKPOINT	(SXP_BLOCK+0x34)	/* RW*: Breakpoint */
    450       1.18  mjacob #define	SXP_SCSI_ID	(SXP_BLOCK+0x40)	/* RW*: SCSI ID */
    451       1.18  mjacob #define	SXP_DEV_CONFIG1	(SXP_BLOCK+0x42)	/* RW*: Device Config Reg #1 */
    452       1.18  mjacob #define	SXP_DEV_CONFIG2	(SXP_BLOCK+0x44)	/* RW*: Device Config Reg #2 */
    453       1.18  mjacob #define	SXP_PHASE_PTR	(SXP_BLOCK+0x48)	/* RW*: SCSI Phase Pointer */
    454       1.18  mjacob #define	SXP_BUF_PTR	(SXP_BLOCK+0x4C)	/* RW*: SCSI Buffer Pointer */
    455       1.18  mjacob #define	SXP_BUF_CTR	(SXP_BLOCK+0x50)	/* RW*: SCSI Buffer Counter */
    456       1.18  mjacob #define	SXP_BUFFER	(SXP_BLOCK+0x52)	/* RW*: SCSI Buffer */
    457       1.18  mjacob #define	SXP_BUF_BYTE	(SXP_BLOCK+0x54)	/* RW*: SCSI Buffer Byte */
    458       1.18  mjacob #define	SXP_BUF_WD	(SXP_BLOCK+0x56)	/* RW*: SCSI Buffer Word */
    459       1.18  mjacob #define	SXP_BUF_WD_TRAN	(SXP_BLOCK+0x58)	/* RW*: SCSI Buffer Wd xlate */
    460       1.18  mjacob #define	SXP_FIFO	(SXP_BLOCK+0x5A)	/* RW*: SCSI FIFO */
    461       1.18  mjacob #define	SXP_FIFO_STATUS	(SXP_BLOCK+0x5C)	/* RW*: SCSI FIFO Status */
    462       1.18  mjacob #define	SXP_FIFO_TOP	(SXP_BLOCK+0x5E)	/* RW*: SCSI FIFO Top Resid */
    463       1.18  mjacob #define	SXP_FIFO_BOTTOM	(SXP_BLOCK+0x60)	/* RW*: SCSI FIFO Bot Resid */
    464  1.27.16.1   skrll #define	SXP_TRAN_REG	(SXP_BLOCK+0x64)	/* RW*: SCSI Transfer Reg */
    465       1.18  mjacob #define	SXP_TRAN_CNT_LO	(SXP_BLOCK+0x68)	/* RW*: SCSI Trans Count */
    466       1.18  mjacob #define	SXP_TRAN_CNT_HI	(SXP_BLOCK+0x6A)	/* RW*: SCSI Trans Count */
    467       1.18  mjacob #define	SXP_TRAN_CTR_LO	(SXP_BLOCK+0x6C)	/* RW*: SCSI Trans Counter */
    468       1.18  mjacob #define	SXP_TRAN_CTR_HI	(SXP_BLOCK+0x6E)	/* RW*: SCSI Trans Counter */
    469       1.18  mjacob #define	SXP_ARB_DATA	(SXP_BLOCK+0x70)	/* R  : SCSI Arb Data */
    470       1.18  mjacob #define	SXP_PINS_CTRL	(SXP_BLOCK+0x72)	/* RW*: SCSI Control Pins */
    471       1.18  mjacob #define	SXP_PINS_DATA	(SXP_BLOCK+0x74)	/* RW*: SCSI Data Pins */
    472       1.18  mjacob #define	SXP_PINS_DIFF	(SXP_BLOCK+0x76)	/* RW*: SCSI Diff Pins */
    473       1.18  mjacob 
    474       1.18  mjacob /* for 1080/1280/1240 only */
    475       1.18  mjacob #define	SXP_BANK1_SELECT	0x100
    476        1.1     cgd 
    477        1.1     cgd 
    478        1.1     cgd /* SXP CONF1 REGISTER */
    479        1.1     cgd #define	SXP_CONF1_ASYNCH_SETUP		0xF000	/* Asynchronous setup time */
    480        1.1     cgd #define	SXP_CONF1_SELECTION_UNIT	0x0000	/* Selection time unit */
    481        1.1     cgd #define	SXP_CONF1_SELECTION_TIMEOUT	0x0600	/* Selection timeout */
    482        1.1     cgd #define	SXP_CONF1_CLOCK_FACTOR		0x00E0	/* Clock factor */
    483        1.1     cgd #define	SXP_CONF1_SCSI_ID		0x000F	/* SCSI id */
    484        1.1     cgd 
    485        1.1     cgd /* SXP CONF2 REGISTER */
    486        1.1     cgd #define	SXP_CONF2_DISABLE_FILTER	0x0040	/* Disable SCSI rec filters */
    487        1.1     cgd #define	SXP_CONF2_REQ_ACK_PULLUPS	0x0020	/* Enable req/ack pullups */
    488        1.1     cgd #define	SXP_CONF2_DATA_PULLUPS		0x0010	/* Enable data pullups */
    489        1.1     cgd #define	SXP_CONF2_CONFIG_AUTOLOAD	0x0008	/* Enable dev conf auto-load */
    490        1.1     cgd #define	SXP_CONF2_RESELECT		0x0002	/* Enable reselection */
    491        1.1     cgd #define	SXP_CONF2_SELECT		0x0001	/* Enable selection */
    492        1.1     cgd 
    493        1.1     cgd /* SXP INTERRUPT REGISTER */
    494        1.1     cgd #define	SXP_INT_PARITY_ERR		0x8000	/* Parity error detected */
    495        1.1     cgd #define	SXP_INT_GROSS_ERR		0x4000	/* Gross error detected */
    496        1.1     cgd #define	SXP_INT_FUNCTION_ABORT		0x2000	/* Last cmd aborted */
    497        1.1     cgd #define	SXP_INT_CONDITION_FAILED	0x1000	/* Last cond failed test */
    498        1.1     cgd #define	SXP_INT_FIFO_EMPTY		0x0800	/* SCSI FIFO is empty */
    499        1.1     cgd #define	SXP_INT_BUF_COUNTER_ZERO	0x0400	/* SCSI buf count == zero */
    500        1.1     cgd #define	SXP_INT_XFER_ZERO		0x0200	/* SCSI trans count == zero */
    501        1.1     cgd #define	SXP_INT_INT_PENDING		0x0080	/* SXP interrupt pending */
    502        1.1     cgd #define	SXP_INT_CMD_RUNNING		0x0040	/* SXP is running a command */
    503        1.1     cgd #define	SXP_INT_INT_RETURN_CODE		0x000F	/* Interrupt return code */
    504        1.1     cgd 
    505        1.1     cgd 
    506        1.1     cgd /* SXP GROSS ERROR REGISTER */
    507        1.1     cgd #define	SXP_GROSS_OFFSET_RESID		0x0040	/* Req/Ack offset not zero */
    508        1.1     cgd #define	SXP_GROSS_OFFSET_UNDERFLOW	0x0020	/* Req/Ack offset underflow */
    509        1.1     cgd #define	SXP_GROSS_OFFSET_OVERFLOW	0x0010	/* Req/Ack offset overflow */
    510        1.1     cgd #define	SXP_GROSS_FIFO_UNDERFLOW	0x0008	/* SCSI FIFO underflow */
    511        1.1     cgd #define	SXP_GROSS_FIFO_OVERFLOW		0x0004	/* SCSI FIFO overflow */
    512        1.1     cgd #define	SXP_GROSS_WRITE_ERR		0x0002	/* SXP and RISC wrote to reg */
    513        1.1     cgd #define	SXP_GROSS_ILLEGAL_INST		0x0001	/* Bad inst loaded into SXP */
    514        1.1     cgd 
    515        1.1     cgd /* SXP EXCEPTION REGISTER */
    516        1.1     cgd #define	SXP_EXCEPT_USER_0		0x8000	/* Enable user exception #0 */
    517        1.1     cgd #define	SXP_EXCEPT_USER_1		0x4000	/* Enable user exception #1 */
    518        1.1     cgd #define	PCI_SXP_EXCEPT_SCAM		0x0400	/* SCAM Selection enable */
    519        1.1     cgd #define	SXP_EXCEPT_BUS_FREE		0x0200	/* Enable Bus Free det */
    520        1.1     cgd #define	SXP_EXCEPT_TARGET_ATN		0x0100	/* Enable TGT mode atten det */
    521        1.1     cgd #define	SXP_EXCEPT_RESELECTED		0x0080	/* Enable ReSEL exc handling */
    522        1.1     cgd #define	SXP_EXCEPT_SELECTED		0x0040	/* Enable SEL exc handling */
    523        1.1     cgd #define	SXP_EXCEPT_ARBITRATION		0x0020	/* Enable ARB exc handling */
    524        1.1     cgd #define	SXP_EXCEPT_GROSS_ERR		0x0010	/* Enable gross error except */
    525        1.1     cgd #define	SXP_EXCEPT_BUS_RESET		0x0008	/* Enable Bus Reset except */
    526        1.1     cgd 
    527        1.1     cgd 	/* SXP OVERRIDE REGISTER */
    528        1.1     cgd #define	SXP_ORIDE_EXT_TRIGGER		0x8000	/* Enable external trigger */
    529        1.1     cgd #define	SXP_ORIDE_STEP			0x4000	/* Enable single step mode */
    530        1.1     cgd #define	SXP_ORIDE_BREAKPOINT		0x2000	/* Enable breakpoint reg */
    531        1.1     cgd #define	SXP_ORIDE_PIN_WRITE		0x1000	/* Enable write to SCSI pins */
    532        1.1     cgd #define	SXP_ORIDE_FORCE_OUTPUTS		0x0800	/* Force SCSI outputs on */
    533        1.1     cgd #define	SXP_ORIDE_LOOPBACK		0x0400	/* Enable SCSI loopback mode */
    534        1.1     cgd #define	SXP_ORIDE_PARITY_TEST		0x0200	/* Enable parity test mode */
    535        1.1     cgd #define	SXP_ORIDE_TRISTATE_ENA_PINS	0x0100	/* Tristate SCSI enable pins */
    536        1.1     cgd #define	SXP_ORIDE_TRISTATE_PINS		0x0080	/* Tristate SCSI pins */
    537        1.1     cgd #define	SXP_ORIDE_FIFO_RESET		0x0008	/* Reset SCSI FIFO */
    538        1.1     cgd #define	SXP_ORIDE_CMD_TERMINATE		0x0004	/* Terminate cur SXP com */
    539        1.1     cgd #define	SXP_ORIDE_RESET_REG		0x0002	/* Reset SXP registers */
    540        1.1     cgd #define	SXP_ORIDE_RESET_MODULE		0x0001	/* Reset SXP module */
    541        1.1     cgd 
    542        1.1     cgd /* SXP COMMANDS */
    543        1.1     cgd #define	SXP_RESET_BUS_CMD		0x300b
    544        1.1     cgd 
    545        1.1     cgd /* SXP SCSI ID REGISTER */
    546        1.1     cgd #define	SXP_SELECTING_ID		0x0F00	/* (Re)Selecting id */
    547        1.1     cgd #define	SXP_SELECT_ID			0x000F	/* Select id */
    548        1.1     cgd 
    549        1.1     cgd /* SXP DEV CONFIG1 REGISTER */
    550        1.1     cgd #define	SXP_DCONF1_SYNC_HOLD		0x7000	/* Synchronous data hold */
    551        1.1     cgd #define	SXP_DCONF1_SYNC_SETUP		0x0F00	/* Synchronous data setup */
    552        1.1     cgd #define	SXP_DCONF1_SYNC_OFFSET		0x000F	/* Synchronous data offset */
    553        1.1     cgd 
    554        1.1     cgd 
    555        1.1     cgd /* SXP DEV CONFIG2 REGISTER */
    556        1.1     cgd #define	SXP_DCONF2_FLAGS_MASK		0xF000	/* Device flags */
    557        1.1     cgd #define	SXP_DCONF2_WIDE			0x0400	/* Enable wide SCSI */
    558        1.1     cgd #define	SXP_DCONF2_PARITY		0x0200	/* Enable parity checking */
    559        1.1     cgd #define	SXP_DCONF2_BLOCK_MODE		0x0100	/* Enable blk mode xfr count */
    560        1.1     cgd #define	SXP_DCONF2_ASSERTION_MASK	0x0007	/* Assersion period mask */
    561        1.1     cgd 
    562        1.1     cgd 
    563        1.1     cgd /* SXP PHASE POINTER REGISTER */
    564        1.1     cgd #define	SXP_PHASE_STATUS_PTR		0x1000	/* Status buffer offset */
    565        1.1     cgd #define	SXP_PHASE_MSG_IN_PTR		0x0700	/* Msg in buffer offset */
    566        1.1     cgd #define	SXP_PHASE_COM_PTR		0x00F0	/* Command buffer offset */
    567        1.1     cgd #define	SXP_PHASE_MSG_OUT_PTR		0x0007	/* Msg out buffer offset */
    568        1.1     cgd 
    569        1.1     cgd 
    570        1.1     cgd /* SXP FIFO STATUS REGISTER */
    571        1.1     cgd #define	SXP_FIFO_TOP_RESID		0x8000	/* Top residue reg full */
    572        1.1     cgd #define	SXP_FIFO_ACK_RESID		0x4000	/* Wide transfers odd resid */
    573        1.1     cgd #define	SXP_FIFO_COUNT_MASK		0x001C	/* Words in SXP FIFO */
    574        1.1     cgd #define	SXP_FIFO_BOTTOM_RESID		0x0001	/* Bottom residue reg full */
    575        1.1     cgd 
    576        1.1     cgd 
    577        1.1     cgd /* SXP CONTROL PINS REGISTER */
    578        1.1     cgd #define	SXP_PINS_CON_PHASE		0x8000	/* Scsi phase valid */
    579        1.1     cgd #define	SXP_PINS_CON_PARITY_HI		0x0400	/* Parity pin */
    580        1.1     cgd #define	SXP_PINS_CON_PARITY_LO		0x0200	/* Parity pin */
    581        1.1     cgd #define	SXP_PINS_CON_REQ		0x0100	/* SCSI bus REQUEST */
    582        1.1     cgd #define	SXP_PINS_CON_ACK		0x0080	/* SCSI bus ACKNOWLEDGE */
    583        1.1     cgd #define	SXP_PINS_CON_RST		0x0040	/* SCSI bus RESET */
    584        1.1     cgd #define	SXP_PINS_CON_BSY		0x0020	/* SCSI bus BUSY */
    585        1.1     cgd #define	SXP_PINS_CON_SEL		0x0010	/* SCSI bus SELECT */
    586        1.1     cgd #define	SXP_PINS_CON_ATN		0x0008	/* SCSI bus ATTENTION */
    587        1.1     cgd #define	SXP_PINS_CON_MSG		0x0004	/* SCSI bus MESSAGE */
    588        1.1     cgd #define	SXP_PINS_CON_CD 		0x0002	/* SCSI bus COMMAND */
    589        1.1     cgd #define	SXP_PINS_CON_IO 		0x0001	/* SCSI bus INPUT */
    590        1.1     cgd 
    591        1.1     cgd /*
    592        1.1     cgd  * Set the hold time for the SCSI Bus Reset to be 250 ms
    593        1.1     cgd  */
    594        1.1     cgd #define	SXP_SCSI_BUS_RESET_HOLD_TIME	250
    595        1.1     cgd 
    596        1.1     cgd /* SXP DIFF PINS REGISTER */
    597        1.1     cgd #define	SXP_PINS_DIFF_SENSE		0x0200	/* DIFFSENS sig on SCSI bus */
    598        1.1     cgd #define	SXP_PINS_DIFF_MODE		0x0100	/* DIFFM signal */
    599        1.1     cgd #define	SXP_PINS_DIFF_ENABLE_OUTPUT	0x0080	/* Enable SXP SCSI data drv */
    600        1.1     cgd #define	SXP_PINS_DIFF_PINS_MASK		0x007C	/* Differential control pins */
    601        1.1     cgd #define	SXP_PINS_DIFF_TARGET		0x0002	/* Enable SXP target mode */
    602        1.1     cgd #define	SXP_PINS_DIFF_INITIATOR		0x0001	/* Enable SXP initiator mode */
    603        1.1     cgd 
    604       1.18  mjacob /* Ultra2 only */
    605       1.14  mjacob #define	SXP_PINS_LVD_MODE		0x1000
    606       1.14  mjacob #define	SXP_PINS_HVD_MODE		0x0800
    607       1.14  mjacob #define	SXP_PINS_SE_MODE		0x0400
    608       1.14  mjacob 
    609       1.14  mjacob /* The above have to be put together with the DIFFM pin to make sense */
    610       1.14  mjacob #define	ISP1080_LVD_MODE		(SXP_PINS_LVD_MODE)
    611       1.14  mjacob #define	ISP1080_HVD_MODE		(SXP_PINS_HVD_MODE|SXP_PINS_DIFF_MODE)
    612       1.14  mjacob #define	ISP1080_SE_MODE			(SXP_PINS_SE_MODE)
    613       1.14  mjacob #define	ISP1080_MODE_MASK	\
    614       1.14  mjacob     (SXP_PINS_LVD_MODE|SXP_PINS_HVD_MODE|SXP_PINS_SE_MODE|SXP_PINS_DIFF_MODE)
    615       1.14  mjacob 
    616        1.1     cgd /*
    617        1.1     cgd  * RISC and Host Command and Control Block Register Offsets
    618        1.1     cgd  */
    619        1.1     cgd 
    620        1.1     cgd #define	RISC_ACC	RISC_BLOCK+0x0	/* RW*: Accumulator */
    621        1.1     cgd #define	RISC_R1		RISC_BLOCK+0x2	/* RW*: GP Reg R1  */
    622        1.1     cgd #define	RISC_R2		RISC_BLOCK+0x4	/* RW*: GP Reg R2  */
    623        1.1     cgd #define	RISC_R3		RISC_BLOCK+0x6	/* RW*: GP Reg R3  */
    624        1.1     cgd #define	RISC_R4		RISC_BLOCK+0x8	/* RW*: GP Reg R4  */
    625        1.1     cgd #define	RISC_R5		RISC_BLOCK+0xA	/* RW*: GP Reg R5  */
    626        1.1     cgd #define	RISC_R6		RISC_BLOCK+0xC	/* RW*: GP Reg R6  */
    627        1.1     cgd #define	RISC_R7		RISC_BLOCK+0xE	/* RW*: GP Reg R7  */
    628        1.1     cgd #define	RISC_R8		RISC_BLOCK+0x10	/* RW*: GP Reg R8  */
    629        1.1     cgd #define	RISC_R9		RISC_BLOCK+0x12	/* RW*: GP Reg R9  */
    630        1.1     cgd #define	RISC_R10	RISC_BLOCK+0x14	/* RW*: GP Reg R10 */
    631        1.1     cgd #define	RISC_R11	RISC_BLOCK+0x16	/* RW*: GP Reg R11 */
    632        1.1     cgd #define	RISC_R12	RISC_BLOCK+0x18	/* RW*: GP Reg R12 */
    633        1.1     cgd #define	RISC_R13	RISC_BLOCK+0x1a	/* RW*: GP Reg R13 */
    634        1.1     cgd #define	RISC_R14	RISC_BLOCK+0x1c	/* RW*: GP Reg R14 */
    635        1.1     cgd #define	RISC_R15	RISC_BLOCK+0x1e	/* RW*: GP Reg R15 */
    636        1.1     cgd #define	RISC_PSR	RISC_BLOCK+0x20	/* RW*: Processor Status */
    637        1.1     cgd #define	RISC_IVR	RISC_BLOCK+0x22	/* RW*: Interrupt Vector */
    638        1.1     cgd #define	RISC_PCR	RISC_BLOCK+0x24	/* RW*: Processor Ctrl */
    639        1.1     cgd #define	RISC_RAR0	RISC_BLOCK+0x26	/* RW*: Ram Address #0 */
    640        1.1     cgd #define	RISC_RAR1	RISC_BLOCK+0x28	/* RW*: Ram Address #1 */
    641        1.1     cgd #define	RISC_LCR	RISC_BLOCK+0x2a	/* RW*: Loop Counter */
    642        1.1     cgd #define	RISC_PC		RISC_BLOCK+0x2c	/* R  : Program Counter */
    643        1.1     cgd #define	RISC_MTR	RISC_BLOCK+0x2e	/* RW*: Memory Timing */
    644        1.3  mjacob #define		RISC_MTR2100	RISC_BLOCK+0x30
    645        1.3  mjacob 
    646        1.1     cgd #define	RISC_EMB	RISC_BLOCK+0x30	/* RW*: Ext Mem Boundary */
    647       1.11  mjacob #define		DUAL_BANK	8
    648        1.1     cgd #define	RISC_SP		RISC_BLOCK+0x32	/* RW*: Stack Pointer */
    649        1.1     cgd #define	RISC_HRL	RISC_BLOCK+0x3e	/* R *: Hardware Rev Level */
    650        1.1     cgd #define	HCCR		RISC_BLOCK+0x40	/* RW : Host Command & Ctrl */
    651        1.1     cgd #define	BP0		RISC_BLOCK+0x42	/* RW : Processor Brkpt #0 */
    652        1.1     cgd #define	BP1		RISC_BLOCK+0x44	/* RW : Processor Brkpt #1 */
    653        1.1     cgd #define	TCR		RISC_BLOCK+0x46	/*  W : Test Control */
    654        1.1     cgd #define	TMR		RISC_BLOCK+0x48	/*  W : Test Mode */
    655        1.1     cgd 
    656        1.1     cgd 
    657        1.1     cgd /* PROCESSOR STATUS REGISTER */
    658        1.1     cgd #define	RISC_PSR_FORCE_TRUE		0x8000
    659        1.1     cgd #define	RISC_PSR_LOOP_COUNT_DONE	0x4000
    660        1.1     cgd #define	RISC_PSR_RISC_INT		0x2000
    661        1.1     cgd #define	RISC_PSR_TIMER_ROLLOVER		0x1000
    662        1.1     cgd #define	RISC_PSR_ALU_OVERFLOW		0x0800
    663        1.1     cgd #define	RISC_PSR_ALU_MSB		0x0400
    664        1.1     cgd #define	RISC_PSR_ALU_CARRY		0x0200
    665        1.1     cgd #define	RISC_PSR_ALU_ZERO		0x0100
    666        1.7  mjacob 
    667        1.7  mjacob #define	RISC_PSR_PCI_ULTRA		0x0080
    668        1.7  mjacob #define	RISC_PSR_SBUS_ULTRA		0x0020
    669        1.7  mjacob 
    670        1.1     cgd #define	RISC_PSR_DMA_INT		0x0010
    671        1.1     cgd #define	RISC_PSR_SXP_INT		0x0008
    672        1.1     cgd #define	RISC_PSR_HOST_INT		0x0004
    673        1.1     cgd #define	RISC_PSR_INT_PENDING		0x0002
    674        1.1     cgd #define	RISC_PSR_FORCE_FALSE  		0x0001
    675        1.1     cgd 
    676        1.1     cgd 
    677        1.1     cgd /* Host Command and Control */
    678        1.1     cgd #define	HCCR_CMD_NOP			0x0000	/* NOP */
    679        1.1     cgd #define	HCCR_CMD_RESET			0x1000	/* Reset RISC */
    680        1.1     cgd #define	HCCR_CMD_PAUSE			0x2000	/* Pause RISC */
    681        1.1     cgd #define	HCCR_CMD_RELEASE		0x3000	/* Release Paused RISC */
    682        1.1     cgd #define	HCCR_CMD_STEP			0x4000	/* Single Step RISC */
    683       1.25  mjacob #define	HCCR_2X00_DISABLE_PARITY_PAUSE	0x4001	/*
    684       1.25  mjacob 						 * Disable RISC pause on FPM
    685       1.25  mjacob 						 * parity error.
    686       1.25  mjacob 						 */
    687        1.1     cgd #define	HCCR_CMD_SET_HOST_INT		0x5000	/* Set Host Interrupt */
    688        1.1     cgd #define	HCCR_CMD_CLEAR_HOST_INT		0x6000	/* Clear Host Interrupt */
    689        1.1     cgd #define	HCCR_CMD_CLEAR_RISC_INT		0x7000	/* Clear RISC interrupt */
    690        1.1     cgd #define	HCCR_CMD_BREAKPOINT		0x8000	/* Change breakpoint enables */
    691        1.1     cgd #define	PCI_HCCR_CMD_BIOS		0x9000	/* Write BIOS (disable) */
    692        1.1     cgd #define	PCI_HCCR_CMD_PARITY		0xA000	/* Write parity enable */
    693        1.1     cgd #define	PCI_HCCR_CMD_PARITY_ERR		0xE000	/* Generate parity error */
    694        1.1     cgd #define	HCCR_CMD_TEST_MODE		0xF000	/* Set Test Mode */
    695        1.3  mjacob 
    696        1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_2	0x0400
    697        1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_1	0x0200
    698        1.3  mjacob #define	ISP2100_HCCR_PARITY_ENABLE_0	0x0100
    699        1.3  mjacob #define	ISP2100_HCCR_PARITY		0x0001
    700        1.1     cgd 
    701        1.1     cgd #define	PCI_HCCR_PARITY			0x0400	/* Parity error flag */
    702        1.1     cgd #define	PCI_HCCR_PARITY_ENABLE_1	0x0200	/* Parity enable bank 1 */
    703        1.1     cgd #define	PCI_HCCR_PARITY_ENABLE_0	0x0100	/* Parity enable bank 0 */
    704        1.1     cgd 
    705        1.1     cgd #define	HCCR_HOST_INT			0x0080	/* R  : Host interrupt set */
    706        1.1     cgd #define	HCCR_RESET			0x0040	/* R  : reset in progress */
    707        1.1     cgd #define	HCCR_PAUSE			0x0020	/* R  : RISC paused */
    708        1.1     cgd 
    709        1.1     cgd #define	PCI_HCCR_BIOS			0x0001	/*  W : BIOS enable */
    710        1.7  mjacob 
    711        1.7  mjacob /*
    712       1.15  mjacob  * NVRAM Definitions (PCI cards only)
    713       1.15  mjacob  */
    714       1.15  mjacob 
    715       1.15  mjacob #define	ISPBSMX(c, byte, shift, mask)	\
    716       1.15  mjacob 	(((c)[(byte)] >> (shift)) & (mask))
    717       1.15  mjacob /*
    718       1.15  mjacob  * Qlogic 1020/1040 NVRAM is an array of 128 bytes.
    719        1.7  mjacob  *
    720        1.7  mjacob  * Some portion of the front of this is for general host adapter properties
    721        1.7  mjacob  * This is followed by an array of per-target parameters, and is tailed off
    722        1.7  mjacob  * with a checksum xor byte at offset 127. For non-byte entities data is
    723        1.7  mjacob  * stored in Little Endian order.
    724        1.7  mjacob  */
    725        1.7  mjacob 
    726        1.7  mjacob #define	ISP_NVRAM_SIZE	128
    727       1.14  mjacob 
    728        1.7  mjacob #define	ISP_NVRAM_VERSION(c)			(c)[4]
    729        1.7  mjacob #define	ISP_NVRAM_FIFO_THRESHOLD(c)		ISPBSMX(c, 5, 0, 0x03)
    730        1.7  mjacob #define	ISP_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 5, 2, 0x01)
    731        1.7  mjacob #define	ISP_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 5, 3, 0x01)
    732        1.7  mjacob #define	ISP_NVRAM_INITIATOR_ID(c)		ISPBSMX(c, 5, 4, 0x0f)
    733        1.7  mjacob #define	ISP_NVRAM_BUS_RESET_DELAY(c)		(c)[6]
    734        1.7  mjacob #define	ISP_NVRAM_BUS_RETRY_COUNT(c)		(c)[7]
    735        1.7  mjacob #define	ISP_NVRAM_BUS_RETRY_DELAY(c)		(c)[8]
    736        1.7  mjacob #define	ISP_NVRAM_ASYNC_DATA_SETUP_TIME(c)	ISPBSMX(c, 9, 0, 0x0f)
    737        1.7  mjacob #define	ISP_NVRAM_REQ_ACK_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 4, 0x01)
    738        1.7  mjacob #define	ISP_NVRAM_DATA_LINE_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 5, 0x01)
    739        1.7  mjacob #define	ISP_NVRAM_DATA_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 6, 0x01)
    740        1.7  mjacob #define	ISP_NVRAM_CMD_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 7, 0x01)
    741        1.7  mjacob #define	ISP_NVRAM_TAG_AGE_LIMIT(c)		(c)[10]
    742        1.7  mjacob #define	ISP_NVRAM_LOWTRM_ENABLE(c)		ISPBSMX(c, 11, 0, 0x01)
    743        1.7  mjacob #define	ISP_NVRAM_HITRM_ENABLE(c)		ISPBSMX(c, 11, 1, 0x01)
    744        1.7  mjacob #define	ISP_NVRAM_PCMC_BURST_ENABLE(c)		ISPBSMX(c, 11, 2, 0x01)
    745        1.7  mjacob #define	ISP_NVRAM_ENABLE_60_MHZ(c)		ISPBSMX(c, 11, 3, 0x01)
    746        1.7  mjacob #define	ISP_NVRAM_SCSI_RESET_DISABLE(c)		ISPBSMX(c, 11, 4, 0x01)
    747        1.7  mjacob #define	ISP_NVRAM_ENABLE_AUTO_TERM(c)		ISPBSMX(c, 11, 5, 0x01)
    748        1.7  mjacob #define	ISP_NVRAM_FIFO_THRESHOLD_128(c)		ISPBSMX(c, 11, 6, 0x01)
    749        1.7  mjacob #define	ISP_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 11, 7, 0x01)
    750        1.7  mjacob #define	ISP_NVRAM_SELECTION_TIMEOUT(c)		(((c)[12]) | ((c)[13] << 8))
    751        1.7  mjacob #define	ISP_NVRAM_MAX_QUEUE_DEPTH(c)		(((c)[14]) | ((c)[15] << 8))
    752        1.7  mjacob #define	ISP_NVRAM_SCSI_BUS_SIZE(c)		ISPBSMX(c, 16, 0, 0x01)
    753        1.7  mjacob #define	ISP_NVRAM_SCSI_BUS_TYPE(c)		ISPBSMX(c, 16, 1, 0x01)
    754        1.7  mjacob #define	ISP_NVRAM_ADAPTER_CLK_SPEED(c)		ISPBSMX(c, 16, 2, 0x01)
    755        1.7  mjacob #define	ISP_NVRAM_SOFT_TERM_SUPPORT(c)		ISPBSMX(c, 16, 3, 0x01)
    756        1.7  mjacob #define	ISP_NVRAM_FLASH_ONBOARD(c)		ISPBSMX(c, 16, 4, 0x01)
    757        1.7  mjacob #define	ISP_NVRAM_FAST_MTTR_ENABLE(c)		ISPBSMX(c, 22, 0, 0x01)
    758        1.7  mjacob 
    759        1.7  mjacob #define	ISP_NVRAM_TARGOFF			28
    760        1.7  mjacob #define	ISP_NVARM_TARGSIZE			6
    761        1.7  mjacob #define	_IxT(tgt, tidx)			\
    762        1.7  mjacob 	(ISP_NVRAM_TARGOFF + (ISP_NVARM_TARGSIZE * (tgt)) + (tidx))
    763        1.7  mjacob #define	ISP_NVRAM_TGT_RENEG(c, t)		ISPBSMX(c, _IxT(t, 0), 0, 0x01)
    764        1.7  mjacob #define	ISP_NVRAM_TGT_QFRZ(c, t)		ISPBSMX(c, _IxT(t, 0), 1, 0x01)
    765        1.7  mjacob #define	ISP_NVRAM_TGT_ARQ(c, t)			ISPBSMX(c, _IxT(t, 0), 2, 0x01)
    766        1.7  mjacob #define	ISP_NVRAM_TGT_TQING(c, t)		ISPBSMX(c, _IxT(t, 0), 3, 0x01)
    767        1.7  mjacob #define	ISP_NVRAM_TGT_SYNC(c, t)		ISPBSMX(c, _IxT(t, 0), 4, 0x01)
    768        1.7  mjacob #define	ISP_NVRAM_TGT_WIDE(c, t)		ISPBSMX(c, _IxT(t, 0), 5, 0x01)
    769        1.7  mjacob #define	ISP_NVRAM_TGT_PARITY(c, t)		ISPBSMX(c, _IxT(t, 0), 6, 0x01)
    770        1.7  mjacob #define	ISP_NVRAM_TGT_DISC(c, t)		ISPBSMX(c, _IxT(t, 0), 7, 0x01)
    771        1.7  mjacob #define	ISP_NVRAM_TGT_EXEC_THROTTLE(c, t)	ISPBSMX(c, _IxT(t, 1), 0, 0xff)
    772        1.7  mjacob #define	ISP_NVRAM_TGT_SYNC_PERIOD(c, t)		ISPBSMX(c, _IxT(t, 2), 0, 0xff)
    773        1.7  mjacob #define	ISP_NVRAM_TGT_SYNC_OFFSET(c, t)		ISPBSMX(c, _IxT(t, 3), 0, 0x0f)
    774        1.7  mjacob #define	ISP_NVRAM_TGT_DEVICE_ENABLE(c, t)	ISPBSMX(c, _IxT(t, 3), 4, 0x01)
    775        1.7  mjacob #define	ISP_NVRAM_TGT_LUN_DISABLE(c, t)		ISPBSMX(c, _IxT(t, 3), 5, 0x01)
    776       1.15  mjacob 
    777       1.15  mjacob /*
    778       1.15  mjacob  * Qlogic 1080/1240 NVRAM is an array of 256 bytes.
    779       1.15  mjacob  *
    780       1.15  mjacob  * Some portion of the front of this is for general host adapter properties
    781       1.15  mjacob  * This is followed by an array of per-target parameters, and is tailed off
    782       1.15  mjacob  * with a checksum xor byte at offset 256. For non-byte entities data is
    783       1.15  mjacob  * stored in Little Endian order.
    784       1.15  mjacob  */
    785       1.15  mjacob 
    786       1.15  mjacob #define	ISP1080_NVRAM_SIZE	256
    787       1.15  mjacob 
    788       1.15  mjacob #define	ISP1080_NVRAM_VERSION(c)		ISP_NVRAM_VERSION(c)
    789       1.15  mjacob 
    790       1.15  mjacob /* Offset 5 */
    791       1.15  mjacob /*
    792       1.21  mjacob 	u_int8_t bios_configuration_mode     :2;
    793       1.21  mjacob 	u_int8_t bios_disable                :1;
    794       1.21  mjacob 	u_int8_t selectable_scsi_boot_enable :1;
    795       1.21  mjacob 	u_int8_t cd_rom_boot_enable          :1;
    796       1.21  mjacob 	u_int8_t disable_loading_risc_code   :1;
    797       1.21  mjacob 	u_int8_t enable_64bit_addressing     :1;
    798       1.21  mjacob 	u_int8_t unused_7                    :1;
    799       1.15  mjacob  */
    800       1.15  mjacob 
    801       1.15  mjacob /* Offsets 6, 7 */
    802       1.15  mjacob /*
    803       1.21  mjacob         u_int8_t boot_lun_number    :5;
    804       1.21  mjacob         u_int8_t scsi_bus_number    :1;
    805       1.21  mjacob         u_int8_t unused_6           :1;
    806       1.21  mjacob         u_int8_t unused_7           :1;
    807       1.21  mjacob         u_int8_t boot_target_number :4;
    808       1.21  mjacob         u_int8_t unused_12          :1;
    809       1.21  mjacob         u_int8_t unused_13          :1;
    810       1.21  mjacob         u_int8_t unused_14          :1;
    811       1.21  mjacob         u_int8_t unused_15          :1;
    812       1.15  mjacob  */
    813       1.15  mjacob 
    814       1.15  mjacob #define	ISP1080_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 16, 3, 0x01)
    815       1.15  mjacob 
    816       1.15  mjacob #define	ISP1080_NVRAM_BURST_ENABLE(c)			ISPBSMX(c, 16, 1, 0x01)
    817       1.15  mjacob #define	ISP1080_NVRAM_FIFO_THRESHOLD(c)			ISPBSMX(c, 16, 4, 0x0f)
    818       1.15  mjacob 
    819       1.15  mjacob #define	ISP1080_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 17, 7, 0x01)
    820       1.15  mjacob #define	ISP1080_NVRAM_BUS0_TERM_MODE(c)			ISPBSMX(c, 17, 0, 0x03)
    821       1.15  mjacob #define	ISP1080_NVRAM_BUS1_TERM_MODE(c)			ISPBSMX(c, 17, 2, 0x03)
    822       1.15  mjacob 
    823       1.15  mjacob #define	ISP1080_ISP_PARAMETER(c)			\
    824       1.15  mjacob 	(((c)[18]) | ((c)[19] << 8))
    825       1.15  mjacob 
    826       1.19  mjacob #define	ISP1080_FAST_POST(c)				ISPBSMX(c, 20, 0, 0x01)
    827       1.19  mjacob #define	ISP1080_REPORT_LVD_TRANSITION(c)		ISPBSMX(c, 20, 1, 0x01)
    828       1.15  mjacob 
    829       1.15  mjacob #define	ISP1080_BUS1_OFF				112
    830       1.15  mjacob 
    831       1.15  mjacob #define	ISP1080_NVRAM_INITIATOR_ID(c, b)		\
    832       1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 24, 0, 0x0f)
    833       1.15  mjacob #define	ISP1080_NVRAM_BUS_RESET_DELAY(c, b)		\
    834       1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 25]
    835       1.15  mjacob #define	ISP1080_NVRAM_BUS_RETRY_COUNT(c, b)		\
    836       1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 26]
    837       1.15  mjacob #define	ISP1080_NVRAM_BUS_RETRY_DELAY(c, b)		\
    838       1.15  mjacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 27]
    839       1.15  mjacob 
    840       1.15  mjacob #define	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME(c, b)	\
    841       1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 0, 0x0f)
    842       1.15  mjacob #define	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION(c, b)	\
    843       1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 4, 0x01)
    844       1.15  mjacob #define	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION(c, b)	\
    845       1.15  mjacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 5, 0x01)
    846       1.15  mjacob #define	ISP1080_NVRAM_SELECTION_TIMEOUT(c, b)		\
    847       1.15  mjacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 30]) | \
    848       1.15  mjacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 31] << 8))
    849       1.15  mjacob #define	ISP1080_NVRAM_MAX_QUEUE_DEPTH(c, b)		\
    850       1.15  mjacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 32]) | \
    851       1.15  mjacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 33] << 8))
    852       1.15  mjacob 
    853       1.15  mjacob #define	ISP1080_NVRAM_TARGOFF(b)		\
    854       1.15  mjacob 	((b == 0)? 40: (40 + ISP1080_BUS1_OFF))
    855       1.15  mjacob #define	ISP1080_NVRAM_TARGSIZE			6
    856       1.15  mjacob #define	_IxT8(tgt, tidx, b)			\
    857       1.15  mjacob 	(ISP1080_NVRAM_TARGOFF((b)) + (ISP1080_NVRAM_TARGSIZE * (tgt)) + (tidx))
    858       1.15  mjacob 
    859       1.15  mjacob #define	ISP1080_NVRAM_TGT_RENEG(c, t, b)		\
    860       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 0, 0x01)
    861       1.15  mjacob #define	ISP1080_NVRAM_TGT_QFRZ(c, t, b)			\
    862       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 1, 0x01)
    863       1.15  mjacob #define	ISP1080_NVRAM_TGT_ARQ(c, t, b)			\
    864       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 2, 0x01)
    865       1.15  mjacob #define	ISP1080_NVRAM_TGT_TQING(c, t, b)		\
    866       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 3, 0x01)
    867       1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC(c, t, b)			\
    868       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 4, 0x01)
    869       1.15  mjacob #define	ISP1080_NVRAM_TGT_WIDE(c, t, b)			\
    870       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 5, 0x01)
    871       1.15  mjacob #define	ISP1080_NVRAM_TGT_PARITY(c, t, b)		\
    872       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 6, 0x01)
    873       1.15  mjacob #define	ISP1080_NVRAM_TGT_DISC(c, t, b)			\
    874       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 7, 0x01)
    875       1.15  mjacob #define	ISP1080_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
    876       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 1, (b)), 0, 0xff)
    877       1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
    878       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 2, (b)), 0, 0xff)
    879       1.15  mjacob #define	ISP1080_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
    880       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 0, 0x0f)
    881       1.15  mjacob #define	ISP1080_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
    882       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 4, 0x01)
    883       1.15  mjacob #define	ISP1080_NVRAM_TGT_LUN_DISABLE(c, t, b)		\
    884       1.15  mjacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 5, 0x01)
    885       1.19  mjacob 
    886       1.19  mjacob #define	ISP12160_NVRAM_HBA_ENABLE	ISP1080_NVRAM_HBA_ENABLE
    887       1.19  mjacob #define	ISP12160_NVRAM_BURST_ENABLE	ISP1080_NVRAM_BURST_ENABLE
    888       1.19  mjacob #define	ISP12160_NVRAM_FIFO_THRESHOLD	ISP1080_NVRAM_FIFO_THRESHOLD
    889       1.19  mjacob #define	ISP12160_NVRAM_AUTO_TERM_SUPPORT	ISP1080_NVRAM_AUTO_TERM_SUPPORT
    890       1.19  mjacob #define	ISP12160_NVRAM_BUS0_TERM_MODE	ISP1080_NVRAM_BUS0_TERM_MODE
    891       1.19  mjacob #define	ISP12160_NVRAM_BUS1_TERM_MODE	ISP1080_NVRAM_BUS1_TERM_MODE
    892       1.19  mjacob #define	ISP12160_ISP_PARAMETER		ISP12160_ISP_PARAMETER
    893       1.19  mjacob #define	ISP12160_FAST_POST		ISP1080_FAST_POST
    894       1.19  mjacob #define	ISP12160_REPORT_LVD_TRANSITION	ISP1080_REPORT_LVD_TRANSTION
    895       1.19  mjacob 
    896       1.19  mjacob #define	ISP12160_NVRAM_INITIATOR_ID			\
    897       1.19  mjacob 	ISP1080_NVRAM_INITIATOR_ID
    898       1.19  mjacob #define	ISP12160_NVRAM_BUS_RESET_DELAY			\
    899       1.19  mjacob 	ISP1080_NVRAM_BUS_RESET_DELAY
    900       1.19  mjacob #define	ISP12160_NVRAM_BUS_RETRY_COUNT			\
    901       1.19  mjacob 	ISP1080_NVRAM_BUS_RETRY_COUNT
    902       1.19  mjacob #define	ISP12160_NVRAM_BUS_RETRY_DELAY			\
    903       1.19  mjacob 	ISP1080_NVRAM_BUS_RETRY_DELAY
    904       1.19  mjacob #define	ISP12160_NVRAM_ASYNC_DATA_SETUP_TIME		\
    905       1.19  mjacob 	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME
    906       1.19  mjacob #define	ISP12160_NVRAM_REQ_ACK_ACTIVE_NEGATION		\
    907       1.19  mjacob 	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION
    908       1.19  mjacob #define	ISP12160_NVRAM_DATA_LINE_ACTIVE_NEGATION	\
    909       1.19  mjacob 	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION
    910       1.19  mjacob #define	ISP12160_NVRAM_SELECTION_TIMEOUT		\
    911       1.19  mjacob 	ISP1080_NVRAM_SELECTION_TIMEOUT
    912       1.19  mjacob #define	ISP12160_NVRAM_MAX_QUEUE_DEPTH			\
    913       1.19  mjacob 	ISP1080_NVRAM_MAX_QUEUE_DEPTH
    914       1.19  mjacob 
    915       1.19  mjacob 
    916       1.19  mjacob #define	ISP12160_BUS0_OFF	24
    917       1.19  mjacob #define	ISP12160_BUS1_OFF	136
    918       1.19  mjacob 
    919       1.19  mjacob #define	ISP12160_NVRAM_TARGOFF(b)		\
    920       1.19  mjacob 	(((b == 0)? ISP12160_BUS0_OFF : ISP12160_BUS1_OFF) + 16)
    921       1.19  mjacob 
    922       1.19  mjacob #define	ISP12160_NVRAM_TARGSIZE			6
    923       1.19  mjacob #define	_IxT16(tgt, tidx, b)			\
    924       1.19  mjacob 	(ISP12160_NVRAM_TARGOFF((b))+(ISP12160_NVRAM_TARGSIZE * (tgt))+(tidx))
    925       1.19  mjacob 
    926       1.19  mjacob #define	ISP12160_NVRAM_TGT_RENEG(c, t, b)		\
    927       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 0, 0x01)
    928       1.19  mjacob #define	ISP12160_NVRAM_TGT_QFRZ(c, t, b)		\
    929       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 1, 0x01)
    930       1.19  mjacob #define	ISP12160_NVRAM_TGT_ARQ(c, t, b)			\
    931       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 2, 0x01)
    932       1.19  mjacob #define	ISP12160_NVRAM_TGT_TQING(c, t, b)		\
    933       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 3, 0x01)
    934       1.19  mjacob #define	ISP12160_NVRAM_TGT_SYNC(c, t, b)		\
    935       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 4, 0x01)
    936       1.19  mjacob #define	ISP12160_NVRAM_TGT_WIDE(c, t, b)		\
    937       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 5, 0x01)
    938       1.19  mjacob #define	ISP12160_NVRAM_TGT_PARITY(c, t, b)		\
    939       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 6, 0x01)
    940       1.19  mjacob #define	ISP12160_NVRAM_TGT_DISC(c, t, b)		\
    941       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 7, 0x01)
    942       1.19  mjacob 
    943       1.19  mjacob #define	ISP12160_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
    944       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 1, (b)), 0, 0xff)
    945       1.19  mjacob #define	ISP12160_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
    946       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 2, (b)), 0, 0xff)
    947       1.19  mjacob 
    948       1.19  mjacob #define	ISP12160_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
    949       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 3, (b)), 0, 0x1f)
    950       1.19  mjacob #define	ISP12160_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
    951       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 3, (b)), 5, 0x01)
    952       1.19  mjacob 
    953       1.19  mjacob #define	ISP12160_NVRAM_PPR_OPTIONS(c, t, b)		\
    954       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 0, 0x0f)
    955       1.19  mjacob #define	ISP12160_NVRAM_PPR_WIDTH(c, t, b)		\
    956       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 4, 0x03)
    957       1.19  mjacob #define	ISP12160_NVRAM_PPR_ENABLE(c, t, b)		\
    958       1.19  mjacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 7, 0x01)
    959        1.7  mjacob 
    960        1.7  mjacob /*
    961        1.7  mjacob  * Qlogic 2XXX NVRAM is an array of 256 bytes.
    962        1.7  mjacob  *
    963        1.7  mjacob  * Some portion of the front of this is for general RISC engine parameters,
    964        1.7  mjacob  * mostly reflecting the state of the last INITIALIZE FIRMWARE mailbox command.
    965        1.7  mjacob  *
    966        1.7  mjacob  * This is followed by some general host adapter parameters, and ends with
    967        1.7  mjacob  * a checksum xor byte at offset 255. For non-byte entities data is stored
    968        1.7  mjacob  * in Little Endian order.
    969        1.7  mjacob  */
    970        1.7  mjacob #define	ISP2100_NVRAM_SIZE	256
    971        1.7  mjacob /* ISP_NVRAM_VERSION is in same overall place */
    972        1.7  mjacob #define	ISP2100_NVRAM_RISCVER(c)		(c)[6]
    973       1.12  mjacob #define	ISP2100_NVRAM_OPTIONS(c)		(c)[8]
    974        1.7  mjacob #define	ISP2100_NVRAM_MAXFRAMELENGTH(c)		(((c)[10]) | ((c)[11] << 8))
    975        1.7  mjacob #define	ISP2100_NVRAM_MAXIOCBALLOCATION(c)	(((c)[12]) | ((c)[13] << 8))
    976        1.7  mjacob #define	ISP2100_NVRAM_EXECUTION_THROTTLE(c)	(((c)[14]) | ((c)[15] << 8))
    977        1.7  mjacob #define	ISP2100_NVRAM_RETRY_COUNT(c)		(c)[16]
    978        1.7  mjacob #define	ISP2100_NVRAM_RETRY_DELAY(c)		(c)[17]
    979        1.7  mjacob 
    980       1.20      he #define	ISP2100_NVRAM_PORT_NAME(c)	(\
    981        1.7  mjacob 		(((u_int64_t)(c)[18]) << 56) | \
    982        1.7  mjacob 		(((u_int64_t)(c)[19]) << 48) | \
    983        1.7  mjacob 		(((u_int64_t)(c)[20]) << 40) | \
    984        1.7  mjacob 		(((u_int64_t)(c)[21]) << 32) | \
    985        1.7  mjacob 		(((u_int64_t)(c)[22]) << 24) | \
    986        1.7  mjacob 		(((u_int64_t)(c)[23]) << 16) | \
    987        1.7  mjacob 		(((u_int64_t)(c)[24]) <<  8) | \
    988        1.7  mjacob 		(((u_int64_t)(c)[25]) <<  0))
    989       1.20      he 
    990        1.9  mjacob #define	ISP2100_NVRAM_HARDLOOPID(c)		(c)[26]
    991       1.20      he 
    992       1.27  mjacob #define	ISP2200_NVRAM_NODE_NAME(c)	(\
    993       1.20      he 		(((u_int64_t)(c)[30]) << 56) | \
    994       1.20      he 		(((u_int64_t)(c)[31]) << 48) | \
    995       1.20      he 		(((u_int64_t)(c)[32]) << 40) | \
    996       1.20      he 		(((u_int64_t)(c)[33]) << 32) | \
    997       1.20      he 		(((u_int64_t)(c)[34]) << 24) | \
    998       1.20      he 		(((u_int64_t)(c)[35]) << 16) | \
    999       1.20      he 		(((u_int64_t)(c)[36]) <<  8) | \
   1000       1.20      he 		(((u_int64_t)(c)[37]) <<  0))
   1001        1.7  mjacob 
   1002       1.12  mjacob #define	ISP2100_NVRAM_HBA_OPTIONS(c)		(c)[70]
   1003        1.7  mjacob #define	ISP2100_NVRAM_HBA_DISABLE(c)		ISPBSMX(c, 70, 0, 0x01)
   1004        1.7  mjacob #define	ISP2100_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 70, 1, 0x01)
   1005        1.7  mjacob #define	ISP2100_NVRAM_LUN_DISABLE(c)		ISPBSMX(c, 70, 2, 0x01)
   1006        1.7  mjacob #define	ISP2100_NVRAM_ENABLE_SELECT_BOOT(c)	ISPBSMX(c, 70, 3, 0x01)
   1007        1.7  mjacob #define	ISP2100_NVRAM_DISABLE_CODELOAD(c)	ISPBSMX(c, 70, 4, 0x01)
   1008        1.7  mjacob #define	ISP2100_NVRAM_SET_CACHELINESZ(c)	ISPBSMX(c, 70, 5, 0x01)
   1009        1.7  mjacob 
   1010       1.14  mjacob #define	ISP2100_NVRAM_BOOT_NODE_NAME(c)	(\
   1011        1.7  mjacob 		(((u_int64_t)(c)[72]) << 56) | \
   1012        1.7  mjacob 		(((u_int64_t)(c)[73]) << 48) | \
   1013        1.7  mjacob 		(((u_int64_t)(c)[74]) << 40) | \
   1014        1.7  mjacob 		(((u_int64_t)(c)[75]) << 32) | \
   1015        1.7  mjacob 		(((u_int64_t)(c)[76]) << 24) | \
   1016        1.7  mjacob 		(((u_int64_t)(c)[77]) << 16) | \
   1017        1.7  mjacob 		(((u_int64_t)(c)[78]) <<  8) | \
   1018        1.7  mjacob 		(((u_int64_t)(c)[79]) <<  0))
   1019       1.12  mjacob 
   1020        1.7  mjacob #define	ISP2100_NVRAM_BOOT_LUN(c)		(c)[80]
   1021        1.7  mjacob 
   1022       1.27  mjacob #define	ISP2200_HBA_FEATURES(c)			(c)[232] | ((c)[233] << 8)
   1023       1.27  mjacob 
   1024       1.27  mjacob /*
   1025       1.27  mjacob  * Firmware Crash Dump
   1026       1.27  mjacob  *
   1027       1.27  mjacob  * QLogic needs specific information format when they look at firmware crashes.
   1028       1.27  mjacob  *
   1029       1.27  mjacob  * This is incredibly kernel memory consumptive (to say the least), so this
   1030       1.27  mjacob  * code is only compiled in when needed.
   1031       1.27  mjacob  */
   1032       1.27  mjacob 
   1033       1.27  mjacob #define	QLA2200_RISC_IMAGE_DUMP_SIZE					\
   1034       1.27  mjacob 	(1 * sizeof (u_int16_t)) +	/* 'used' flag (also HBA type) */ \
   1035       1.27  mjacob 	(352 * sizeof (u_int16_t)) +	/* RISC registers */		\
   1036       1.27  mjacob  	(61440 * sizeof (u_int16_t))	/* RISC SRAM (offset 0x1000..0xffff) */
   1037       1.27  mjacob #define	QLA2300_RISC_IMAGE_DUMP_SIZE					\
   1038       1.27  mjacob 	(1 * sizeof (u_int16_t)) +	/* 'used' flag (also HBA type) */ \
   1039       1.27  mjacob 	(464 * sizeof (u_int16_t)) +	/* RISC registers */		\
   1040       1.27  mjacob  	(63488 * sizeof (u_int16_t)) +	/* RISC SRAM (0x0800..0xffff) */ \
   1041       1.27  mjacob 	(4096 * sizeof (u_int16_t)) +	/* RISC SRAM (0x10000..0x10FFF) */ \
   1042       1.27  mjacob 	(61440 * sizeof (u_int16_t))	/* RISC SRAM (0x11000..0x1FFFF) */
   1043       1.27  mjacob /* the larger of the two */
   1044       1.27  mjacob #define	ISP_CRASH_IMAGE_SIZE	QLA2300_RISC_IMAGE_DUMP_SIZE
   1045        1.1     cgd #endif	/* _ISPREG_H */
   1046