1 1.7 rillig /* $NetBSD: lsi64854reg.h,v 1.7 2024/03/10 17:16:26 rillig Exp $ */ 2 1.1 pk 3 1.1 pk /*- 4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 1.1 pk * All rights reserved. 6 1.1 pk * 7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation 8 1.1 pk * by Paul Kranenburg. 9 1.1 pk * 10 1.1 pk * Redistribution and use in source and binary forms, with or without 11 1.1 pk * modification, are permitted provided that the following conditions 12 1.1 pk * are met: 13 1.1 pk * 1. Redistributions of source code must retain the above copyright 14 1.1 pk * notice, this list of conditions and the following disclaimer. 15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 pk * notice, this list of conditions and the following disclaimer in the 17 1.1 pk * documentation and/or other materials provided with the distribution. 18 1.1 pk * 19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 pk * POSSIBILITY OF SUCH DAMAGE. 30 1.1 pk */ 31 1.1 pk 32 1.1 pk /* 33 1.1 pk * LSI 64854 DMA engine. Contains three independent channels 34 1.1 pk * designed to interface with (a) a NCR539X SCSI controller, 35 1.1 pk * (b) a AM7990 Ethernet controller, (c) Parallel port hardware.. 36 1.1 pk */ 37 1.1 pk 38 1.1 pk /* 39 1.1 pk * Register offsets to bus handle. 40 1.1 pk */ 41 1.1 pk #define L64854_REG_CSR 0 /* Control bits */ 42 1.1 pk #define L64854_REG_ADDR 4 /* DMA Address */ 43 1.1 pk #define L64854_REG_CNT 8 /* DMA count */ 44 1.1 pk #define L64854_REG_CNT_MASK 0x00ffffff /* only 24 bits */ 45 1.1 pk #define L64854_REG_ENBAR 12 /* ENET Base register */ 46 1.1 pk #define L64854_REG_TEST 12 /* SCSI Test register */ 47 1.4 pk #define L64854_REG_HCR 16 /* PP Hardware Configuration */ 48 1.4 pk #define L64854_REG_OCR 18 /* PP Operation Configuration */ 49 1.4 pk #define L64854_REG_DR 20 /* PP Data register */ 50 1.4 pk #define L64854_REG_TCR 21 /* PP Transfer Control */ 51 1.4 pk #define L64854_REG_OR 22 /* PP Output register */ 52 1.4 pk #define L64854_REG_IR 23 /* PP Input register */ 53 1.4 pk #define L64854_REG_ICR 24 /* PP Interrupt Control */ 54 1.1 pk 55 1.1 pk 56 1.1 pk /* 57 1.1 pk * Control bits common to all three channels. 58 1.1 pk */ 59 1.1 pk #define L64854_INT_PEND 0x00000001 /* Interrupt pending */ 60 1.1 pk #define L64854_ERR_PEND 0x00000002 /* Error pending */ 61 1.1 pk #define L64854_DRAINING 0x0000000c /* FIFO draining */ 62 1.1 pk #define L64854_INT_EN 0x00000010 /* Interrupt enable */ 63 1.1 pk #define L64854_INVALIDATE 0x00000020 /* Invalidate FIFO */ 64 1.1 pk #define L64854_SLAVE_ERR 0x00000040 /* Slave access size error */ 65 1.1 pk #define L64854_RESET 0x00000080 /* Reset device */ 66 1.1 pk #define L64854_WRITE 0x00000100 /* 1: xfer to memory */ 67 1.1 pk #define L64854_EN_DMA 0x00000200 /* enable DMA transfers */ 68 1.1 pk 69 1.1 pk #define L64854_BURST_SIZE 0x000c0000 /* Read/write burst size */ 70 1.2 pk #define L64854_BURST_0 0x00080000 /* no bursts (SCSI-only) */ 71 1.1 pk #define L64854_BURST_16 0x00000000 /* 16-byte bursts */ 72 1.1 pk #define L64854_BURST_32 0x00040000 /* 32-byte bursts */ 73 1.5 petrov #define L64854_BURST_64 0x000c0000 /* 64-byte bursts (fas) */ 74 1.5 petrov 75 1.5 petrov #define L64854_RST_FAS366 0x08000000 /* FAS366 hardware reset */ 76 1.1 pk 77 1.2 pk #define L64854_DEVID 0xf0000000 /* device ID bits */ 78 1.1 pk 79 1.1 pk /* 80 1.1 pk * SCSI DMA control bits. 81 1.1 pk */ 82 1.1 pk #define D_INT_PEND L64854_INT_PEND /* interrupt pending */ 83 1.1 pk #define D_ERR_PEND L64854_ERR_PEND /* error pending */ 84 1.1 pk #define D_DRAINING L64854_DRAINING /* fifo draining */ 85 1.1 pk #define D_INT_EN L64854_INT_EN /* interrupt enable */ 86 1.1 pk #define D_INVALIDATE L64854_INVALIDATE/* invalidate fifo */ 87 1.1 pk #define D_SLAVE_ERR L64854_SLAVE_ERR/* slave access size error */ 88 1.1 pk #define D_RESET L64854_RESET /* reset scsi */ 89 1.1 pk #define D_WRITE L64854_WRITE /* 1 = dev -> mem */ 90 1.1 pk #define D_EN_DMA L64854_EN_DMA /* enable DMA requests */ 91 1.1 pk #define D_EN_CNT 0x00002000 /* enable byte counter */ 92 1.1 pk #define D_TC 0x00004000 /* terminal count */ 93 1.5 petrov #define D_WIDE_EN 0x00008000 /* enable wide mode SBUS DMA (fas) */ 94 1.1 pk #define D_DSBL_CSR_DRN 0x00010000 /* disable fifo drain on csr */ 95 1.1 pk #define D_DSBL_SCSI_DRN 0x00020000 /* disable fifo drain on reg */ 96 1.1 pk 97 1.1 pk #define D_DIAG 0x00100000 /* disable fifo drain on addr */ 98 1.1 pk #define D_TWO_CYCLE 0x00200000 /* 2 clocks per transfer */ 99 1.1 pk #define D_FASTER 0x00400000 /* 3 clocks per transfer */ 100 1.1 pk #define D_TCI_DIS 0x00800000 /* disable intr on D_TC */ 101 1.1 pk #define D_EN_NEXT 0x01000000 /* enable auto next address */ 102 1.5 petrov #define D_DMA_ON 0x02000000 /* enable dma from scsi XXX */ 103 1.5 petrov #define D_DSBL_PARITY_CHK \ 104 1.5 petrov 0x02000000 /* disable checking for parity on bus (default 1:fas) */ 105 1.1 pk #define D_A_LOADED 0x04000000 /* address loaded */ 106 1.1 pk #define D_NA_LOADED 0x08000000 /* next address loaded */ 107 1.5 petrov #define D_HW_RESET_FAS366 \ 108 1.5 petrov 0x08000000 /* hardware reset FAS366 (fas) */ 109 1.1 pk #define D_DEV_ID L64854_DEVID /* device ID */ 110 1.1 pk #define DMAREV_0 0x00000000 /* Sunray DMA */ 111 1.1 pk #define DMAREV_ESC 0x40000000 /* DMA ESC array */ 112 1.1 pk #define DMAREV_1 0x80000000 /* 'DMA' */ 113 1.1 pk #define DMAREV_PLUS 0x90000000 /* 'DMA+' */ 114 1.1 pk #define DMAREV_2 0xa0000000 /* 'DMA2' */ 115 1.5 petrov #define DMAREV_HME 0xb0000000 /* 'HME' */ 116 1.1 pk 117 1.1 pk /* 118 1.1 pk * revisions 0,1 and ESC have different bits. 119 1.1 pk */ 120 1.1 pk #define D_ESC_DRAIN 0x00000040 /* rev0,1,esc: drain fifo */ 121 1.1 pk #define D_ESC_R_PEND 0x00000400 /* rev0,1: request pending */ 122 1.1 pk #define D_ESC_BURST 0x00000800 /* DMA ESC: 16 byte bursts */ 123 1.1 pk #define D_ESC_AUTODRAIN 0x00040000 /* DMA ESC: Auto-drain */ 124 1.1 pk 125 1.3 pk #define DDMACSR_BITS "\177\020" \ 126 1.3 pk "b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0" \ 127 1.3 pk "b\06SLVERR\0b\07RST\0b\10WRITE\0b\11ENDMA\0" \ 128 1.7 rillig "b\15ENCNT\0b\16TC\0b\20DSBL_CSR_DRN\0" \ 129 1.3 pk "b\21DSBL_SCSI_DRN\0f\22\2BURST\0b\25TWOCYCLE\0" \ 130 1.3 pk "b\26FASTER\0b\27TCIDIS\0b\30ENNXT\0b\031DMAON\0" \ 131 1.3 pk "b\32ALOADED\0b\33NALOADED\0" 132 1.1 pk 133 1.1 pk 134 1.1 pk /* 135 1.1 pk * ENET DMA control bits. 136 1.1 pk */ 137 1.1 pk #define E_INT_PEND L64854_INT_PEND /* interrupt pending */ 138 1.1 pk #define E_ERR_PEND L64854_ERR_PEND /* error pending */ 139 1.1 pk #define E_DRAINING L64854_DRAINING /* fifo draining */ 140 1.1 pk #define E_INT_EN L64854_INT_EN /* interrupt enable */ 141 1.1 pk #define E_INVALIDATE L64854_INVALIDATE/* invalidate fifo */ 142 1.1 pk #define E_SLAVE_ERR L64854_SLAVE_ERR/* slave access size error */ 143 1.1 pk #define E_RESET L64854_RESET /* reset ENET */ 144 1.1 pk #define E_reserved1 0x00000300 /* */ 145 1.1 pk #define E_DRAIN 0x00000400 /* force Ecache drain */ 146 1.1 pk #define E_DSBL_WR_DRN 0x00000800 /* disable Ecache drain on .. */ 147 1.1 pk #define E_DSBL_RD_DRN 0x00001000 /* disable Ecache drain on .. */ 148 1.1 pk #define E_reserved2 0x00006000 /* */ 149 1.1 pk #define E_ILACC 0x00008000 /* ... */ 150 1.1 pk #define E_DSBL_BUF_WR 0x00010000 /* no buffering of slave writes */ 151 1.1 pk #define E_DSBL_WR_INVAL 0x00020000 /* no Ecache invalidate on slave writes */ 152 1.1 pk 153 1.1 pk #define E_reserved3 0x00100000 /* */ 154 1.1 pk #define E_LOOP_TEST 0x00200000 /* loopback mode */ 155 1.1 pk #define E_TP_AUI 0x00400000 /* 1 for TP, 0 for AUI */ 156 1.1 pk #define E_reserved4 0x0c800000 /* */ 157 1.1 pk #define E_DEV_ID L64854_DEVID /* ID bits */ 158 1.1 pk 159 1.3 pk #define EDMACSR_BITS "\177\020" \ 160 1.3 pk "b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0" \ 161 1.3 pk "b\06SLVERR\0b\07RST\0b\10WRITE\0b\12DRAIN\0" \ 162 1.3 pk "b\13DSBL_WR_DRN\0b\14DSBL_RD_DRN\0b\17ILACC\0" \ 163 1.3 pk "b\20DSBL_BUF_WR\0b\21DSBL_WR_INVAL\0" \ 164 1.3 pk "b\25LOOPTEST\0b\26TP\0" 165 1.1 pk 166 1.1 pk /* 167 1.1 pk * PP DMA control bits. 168 1.1 pk */ 169 1.1 pk #define P_INT_PEND L64854_INT_PEND /* interrupt pending */ 170 1.1 pk #define P_ERR_PEND L64854_ERR_PEND /* error pending */ 171 1.1 pk #define P_DRAINING L64854_DRAINING /* fifo draining */ 172 1.1 pk #define P_INT_EN L64854_INT_EN /* interrupt enable */ 173 1.1 pk #define P_INVALIDATE L64854_INVALIDATE/* invalidate fifo */ 174 1.1 pk #define P_SLAVE_ERR L64854_SLAVE_ERR/* slave access size error */ 175 1.1 pk #define P_RESET L64854_RESET /* reset PP */ 176 1.1 pk #define P_WRITE L64854_WRITE /* 1: xfer to memory */ 177 1.1 pk #define P_EN_DMA L64854_EN_DMA /* enable DMA transfers */ 178 1.1 pk #define P_reserved1 0x00001c00 /* */ 179 1.1 pk #define P_EN_CNT 0x00002000 /* enable counter */ 180 1.1 pk #define P_TC 0x00004000 /* terminal count */ 181 1.1 pk #define P_reserved2 0x00038000 /* */ 182 1.1 pk 183 1.1 pk #define P_DIAG 0x00100000 /* ... */ 184 1.1 pk #define P_reserved3 0x00600000 /* */ 185 1.1 pk #define P_TCI_DIS 0x00800000 /* no interrupt on terminal count */ 186 1.1 pk #define P_EN_NEXT 0x01000000 /* enable DMA chaining */ 187 1.1 pk #define P_DMA_ON 0x02000000 /* DMA xfers enabled */ 188 1.1 pk #define P_A_LOADED 0x04000000 /* addr and byte count valid */ 189 1.1 pk #define P_NA_LOADED 0x08000000 /* next addr & count valid but not used */ 190 1.1 pk #define P_DEV_ID L64854_DEVID /* ID bits */ 191 1.3 pk 192 1.3 pk #define PDMACSR_BITS "\177\020" \ 193 1.3 pk "b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0" \ 194 1.3 pk "b\06SLVERR\0b\07RST\0b\10WRITE\0b\11ENDMA\0" \ 195 1.7 rillig "b\15ENCNT\0b\16TC\0b\24DIAG\0b\27TCIDIS\0" \ 196 1.3 pk "b\30ENNXT\0b\031DMAON\0b\32ALOADED\0b\33NALOADED\0" 197