Home | History | Annotate | Line # | Download | only in ic
lsi64854reg.h revision 1.4.24.1
      1  1.4.24.1  nathanw /*	$NetBSD: lsi64854reg.h,v 1.4.24.1 2001/04/09 01:56:24 nathanw Exp $ */
      2       1.1       pk 
      3       1.1       pk /*-
      4       1.1       pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1       pk  * All rights reserved.
      6       1.1       pk  *
      7       1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1       pk  * by Paul Kranenburg.
      9       1.1       pk  *
     10       1.1       pk  * Redistribution and use in source and binary forms, with or without
     11       1.1       pk  * modification, are permitted provided that the following conditions
     12       1.1       pk  * are met:
     13       1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1       pk  *    documentation and/or other materials provided with the distribution.
     18       1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19       1.1       pk  *    must display the following acknowledgement:
     20       1.1       pk  *        This product includes software developed by the NetBSD
     21       1.1       pk  *        Foundation, Inc. and its contributors.
     22       1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1       pk  *    contributors may be used to endorse or promote products derived
     24       1.1       pk  *    from this software without specific prior written permission.
     25       1.1       pk  *
     26       1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1       pk  */
     38       1.1       pk 
     39       1.1       pk /*
     40       1.1       pk  * LSI 64854 DMA engine. Contains three independent channels
     41       1.1       pk  * designed to interface with (a) a NCR539X SCSI controller,
     42       1.1       pk  * (b) a AM7990 Ethernet controller, (c) Parallel port hardware..
     43       1.1       pk  */
     44       1.1       pk 
     45       1.1       pk /*
     46       1.1       pk  * Register offsets to bus handle.
     47       1.1       pk  */
     48       1.1       pk #define L64854_REG_CSR		0		/* Control bits */
     49       1.1       pk #define L64854_REG_ADDR		4		/* DMA Address */
     50       1.1       pk #define L64854_REG_CNT		8		/* DMA count */
     51       1.1       pk #define L64854_REG_CNT_MASK	0x00ffffff	/*   only 24 bits */
     52       1.1       pk #define L64854_REG_ENBAR	12		/* ENET Base register */
     53       1.1       pk #define L64854_REG_TEST		12		/* SCSI Test register */
     54       1.4       pk #define L64854_REG_HCR		16		/* PP Hardware Configuration */
     55       1.4       pk #define L64854_REG_OCR		18		/* PP Operation Configuration */
     56       1.4       pk #define L64854_REG_DR		20		/* PP Data register */
     57       1.4       pk #define L64854_REG_TCR		21		/* PP Transfer Control */
     58       1.4       pk #define L64854_REG_OR		22		/* PP Output register */
     59       1.4       pk #define L64854_REG_IR		23		/* PP Input register */
     60       1.4       pk #define L64854_REG_ICR		24		/* PP Interrupt Control */
     61       1.1       pk 
     62       1.1       pk 
     63       1.1       pk /*
     64       1.1       pk  * Control bits common to all three channels.
     65       1.1       pk  */
     66       1.1       pk #define L64854_INT_PEND	0x00000001	/* Interrupt pending */
     67       1.1       pk #define L64854_ERR_PEND	0x00000002	/* Error pending */
     68       1.1       pk #define L64854_DRAINING	0x0000000c	/* FIFO draining */
     69       1.1       pk #define L64854_INT_EN	0x00000010	/* Interrupt enable */
     70       1.1       pk #define L64854_INVALIDATE	0x00000020	/* Invalidate FIFO */
     71       1.1       pk #define L64854_SLAVE_ERR	0x00000040	/* Slave access size error */
     72       1.1       pk #define L64854_RESET	0x00000080	/* Reset device */
     73       1.1       pk #define L64854_WRITE	0x00000100	/* 1: xfer to memory */
     74       1.1       pk #define L64854_EN_DMA	0x00000200	/* enable DMA transfers */
     75       1.1       pk 
     76       1.1       pk #define L64854_BURST_SIZE	0x000c0000	/* Read/write burst size */
     77       1.2       pk #define  L64854_BURST_0		0x00080000	/*   no bursts (SCSI-only) */
     78       1.1       pk #define  L64854_BURST_16	0x00000000	/*   16-byte bursts */
     79       1.1       pk #define  L64854_BURST_32    	0x00040000	/*   32-byte bursts */
     80  1.4.24.1  nathanw #define  L64854_BURST_64	0x000c0000	/*   64-byte bursts (fas) */
     81  1.4.24.1  nathanw 
     82  1.4.24.1  nathanw #define L64854_RST_FAS366	0x08000000	/* FAS366 hardware reset */
     83       1.1       pk 
     84       1.2       pk #define L64854_DEVID		0xf0000000	/* device ID bits */
     85       1.1       pk 
     86       1.1       pk /*
     87       1.1       pk  * SCSI DMA control bits.
     88       1.1       pk  */
     89       1.1       pk #define D_INT_PEND	L64854_INT_PEND	/* interrupt pending */
     90       1.1       pk #define D_ERR_PEND	L64854_ERR_PEND	/* error pending */
     91       1.1       pk #define D_DRAINING	L64854_DRAINING	/* fifo draining */
     92       1.1       pk #define D_INT_EN	L64854_INT_EN	/* interrupt enable */
     93       1.1       pk #define D_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
     94       1.1       pk #define D_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
     95       1.1       pk #define D_RESET		L64854_RESET	/* reset scsi */
     96       1.1       pk #define D_WRITE		L64854_WRITE	/* 1 = dev -> mem */
     97       1.1       pk #define D_EN_DMA	L64854_EN_DMA	/* enable DMA requests */
     98       1.1       pk #define D_EN_CNT	0x00002000	/* enable byte counter */
     99       1.1       pk #define D_TC		0x00004000	/* terminal count */
    100  1.4.24.1  nathanw #define D_WIDE_EN	0x00008000	/* enable wide mode SBUS DMA (fas) */
    101       1.1       pk #define D_DSBL_CSR_DRN	0x00010000	/* disable fifo drain on csr */
    102       1.1       pk #define D_DSBL_SCSI_DRN	0x00020000	/* disable fifo drain on reg */
    103       1.1       pk 
    104       1.1       pk #define D_DIAG		0x00100000	/* disable fifo drain on addr */
    105       1.1       pk #define D_TWO_CYCLE	0x00200000	/* 2 clocks per transfer */
    106       1.1       pk #define D_FASTER	0x00400000	/* 3 clocks per transfer */
    107       1.1       pk #define D_TCI_DIS	0x00800000	/* disable intr on D_TC */
    108       1.1       pk #define D_EN_NEXT	0x01000000	/* enable auto next address */
    109  1.4.24.1  nathanw #define D_DMA_ON	0x02000000	/* enable dma from scsi XXX */
    110  1.4.24.1  nathanw #define D_DSBL_PARITY_CHK \
    111  1.4.24.1  nathanw 			0x02000000	/* disable checking for parity on bus (default 1:fas) */
    112       1.1       pk #define D_A_LOADED	0x04000000	/* address loaded */
    113       1.1       pk #define D_NA_LOADED	0x08000000	/* next address loaded */
    114  1.4.24.1  nathanw #define D_HW_RESET_FAS366 \
    115  1.4.24.1  nathanw 			0x08000000	/* hardware reset FAS366 (fas) */
    116       1.1       pk #define D_DEV_ID	L64854_DEVID	/* device ID */
    117       1.1       pk #define  DMAREV_0	0x00000000	/* Sunray DMA */
    118       1.1       pk #define  DMAREV_ESC	0x40000000	/*  DMA ESC array */
    119       1.1       pk #define  DMAREV_1	0x80000000	/* 'DMA' */
    120       1.1       pk #define  DMAREV_PLUS	0x90000000	/* 'DMA+' */
    121       1.1       pk #define  DMAREV_2	0xa0000000	/* 'DMA2' */
    122  1.4.24.1  nathanw #define  DMAREV_HME     0xb0000000 	/* 'HME'  */
    123       1.1       pk 
    124       1.1       pk /*
    125       1.1       pk  * revisions 0,1 and ESC have different bits.
    126       1.1       pk  */
    127       1.1       pk #define D_ESC_DRAIN	0x00000040	/* rev0,1,esc: drain fifo */
    128       1.1       pk #define D_ESC_R_PEND	0x00000400	/* rev0,1: request pending */
    129       1.1       pk #define D_ESC_BURST	0x00000800	/* DMA ESC: 16 byte bursts */
    130       1.1       pk #define D_ESC_AUTODRAIN	0x00040000	/* DMA ESC: Auto-drain */
    131       1.1       pk 
    132       1.3       pk #define DDMACSR_BITS	"\177\020"				\
    133       1.3       pk 	"b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0"		\
    134       1.3       pk 	"b\06SLVERR\0b\07RST\0b\10WRITE\0b\11ENDMA\0"		\
    135       1.3       pk 	"b\15ENCNT\0b\16TC\0\b\20DSBL_CSR_DRN\0"		\
    136       1.3       pk 	"b\21DSBL_SCSI_DRN\0f\22\2BURST\0b\25TWOCYCLE\0"	\
    137       1.3       pk 	"b\26FASTER\0b\27TCIDIS\0b\30ENNXT\0b\031DMAON\0"	\
    138       1.3       pk 	"b\32ALOADED\0b\33NALOADED\0"
    139       1.1       pk 
    140       1.1       pk 
    141       1.1       pk /*
    142       1.1       pk  * ENET DMA control bits.
    143       1.1       pk  */
    144       1.1       pk #define E_INT_PEND	L64854_INT_PEND	/* interrupt pending */
    145       1.1       pk #define E_ERR_PEND	L64854_ERR_PEND	/* error pending */
    146       1.1       pk #define E_DRAINING	L64854_DRAINING	/* fifo draining */
    147       1.1       pk #define E_INT_EN	L64854_INT_EN	/* interrupt enable */
    148       1.1       pk #define E_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
    149       1.1       pk #define E_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
    150       1.1       pk #define E_RESET		L64854_RESET	/* reset ENET */
    151       1.1       pk #define E_reserved1	0x00000300	/* */
    152       1.1       pk #define E_DRAIN		0x00000400	/* force Ecache drain */
    153       1.1       pk #define E_DSBL_WR_DRN	0x00000800	/* disable Ecache drain on .. */
    154       1.1       pk #define E_DSBL_RD_DRN	0x00001000	/* disable Ecache drain on .. */
    155       1.1       pk #define E_reserved2	0x00006000	/* */
    156       1.1       pk #define E_ILACC		0x00008000	/* ... */
    157       1.1       pk #define E_DSBL_BUF_WR	0x00010000	/* no buffering of slave writes */
    158       1.1       pk #define E_DSBL_WR_INVAL	0x00020000	/* no Ecache invalidate on slave writes */
    159       1.1       pk 
    160       1.1       pk #define E_reserved3	0x00100000	/* */
    161       1.1       pk #define E_LOOP_TEST	0x00200000	/* loopback mode */
    162       1.1       pk #define E_TP_AUI	0x00400000	/* 1 for TP, 0 for AUI */
    163       1.1       pk #define E_reserved4	0x0c800000	/* */
    164       1.1       pk #define E_DEV_ID	L64854_DEVID	/* ID bits */
    165       1.1       pk 
    166       1.3       pk #define EDMACSR_BITS	"\177\020"				\
    167       1.3       pk 	"b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0"		\
    168       1.3       pk 	"b\06SLVERR\0b\07RST\0b\10WRITE\0b\12DRAIN\0"		\
    169       1.3       pk 	"b\13DSBL_WR_DRN\0b\14DSBL_RD_DRN\0b\17ILACC\0"		\
    170       1.3       pk 	"b\20DSBL_BUF_WR\0b\21DSBL_WR_INVAL\0"			\
    171       1.3       pk 	"b\25LOOPTEST\0b\26TP\0"
    172       1.1       pk 
    173       1.1       pk /*
    174       1.1       pk  * PP DMA control bits.
    175       1.1       pk  */
    176       1.1       pk #define P_INT_PEND	L64854_INT_PEND	/* interrupt pending */
    177       1.1       pk #define P_ERR_PEND	L64854_ERR_PEND	/* error pending */
    178       1.1       pk #define P_DRAINING	L64854_DRAINING	/* fifo draining */
    179       1.1       pk #define P_INT_EN	L64854_INT_EN	/* interrupt enable */
    180       1.1       pk #define P_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
    181       1.1       pk #define P_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
    182       1.1       pk #define P_RESET		L64854_RESET	/* reset PP */
    183       1.1       pk #define P_WRITE		L64854_WRITE	/* 1: xfer to memory */
    184       1.1       pk #define P_EN_DMA	L64854_EN_DMA	/* enable DMA transfers */
    185       1.1       pk #define P_reserved1	0x00001c00	/* */
    186       1.1       pk #define P_EN_CNT	0x00002000	/* enable counter */
    187       1.1       pk #define P_TC		0x00004000	/* terminal count */
    188       1.1       pk #define P_reserved2	0x00038000	/* */
    189       1.1       pk 
    190       1.1       pk #define P_DIAG		0x00100000	/* ... */
    191       1.1       pk #define P_reserved3	0x00600000	/* */
    192       1.1       pk #define P_TCI_DIS	0x00800000	/* no interrupt on terminal count */
    193       1.1       pk #define P_EN_NEXT	0x01000000	/* enable DMA chaining */
    194       1.1       pk #define P_DMA_ON	0x02000000	/* DMA xfers enabled */
    195       1.1       pk #define P_A_LOADED	0x04000000	/* addr and byte count valid */
    196       1.1       pk #define P_NA_LOADED	0x08000000	/* next addr & count valid but not used */
    197       1.1       pk #define P_DEV_ID	L64854_DEVID	/* ID bits */
    198       1.3       pk 
    199       1.3       pk #define PDMACSR_BITS	"\177\020"				\
    200       1.3       pk 	"b\00INT\0b\01ERR\0f\02\02DRAINING\0b\04IEN\0"		\
    201       1.3       pk 	"b\06SLVERR\0b\07RST\0b\10WRITE\0b\11ENDMA\0"		\
    202       1.3       pk 	"b\15ENCNT\0b\16TC\0\b\24DIAG\0b\27TCIDIS\0"		\
    203       1.3       pk 	"b\30ENNXT\0b\031DMAON\0b\32ALOADED\0b\33NALOADED\0"
    204