mb86960reg.h revision 1.3 1 1.3 msaitoh /* $NetBSD: mb86960reg.h,v 1.3 1998/03/23 16:57:21 msaitoh Exp $ */
2 1.2 perry
3 1.1 mycroft /*
4 1.1 mycroft * All Rights Reserved, Copyright (C) Fujitsu Limited 1995
5 1.1 mycroft *
6 1.1 mycroft * This software may be used, modified, copied, distributed, and sold, in
7 1.1 mycroft * both source and binary form provided that the above copyright, these
8 1.1 mycroft * terms and the following disclaimer are retained. The name of the author
9 1.1 mycroft * and/or the contributor may not be used to endorse or promote products
10 1.1 mycroft * derived from this software without specific prior written permission.
11 1.1 mycroft *
12 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND THE CONTRIBUTOR ``AS IS'' AND
13 1.1 mycroft * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
14 1.1 mycroft * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15 1.1 mycroft * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR THE CONTRIBUTOR BE LIABLE
16 1.1 mycroft * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
17 1.1 mycroft * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
18 1.1 mycroft * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
19 1.1 mycroft * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
20 1.1 mycroft * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
21 1.1 mycroft * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
22 1.1 mycroft * SUCH DAMAGE.
23 1.1 mycroft */
24 1.1 mycroft
25 1.1 mycroft #define FE_MB86960_H_VERSION "mb86960.h ver. 0.8"
26 1.1 mycroft
27 1.1 mycroft /*
28 1.1 mycroft * Registers of Fujitsu MB86960A/MB86965A Ethernet controller.
29 1.1 mycroft * Written and contributed by M.S. <seki (at) sysrap.cs.fujitsu.co.jp>
30 1.1 mycroft */
31 1.1 mycroft
32 1.1 mycroft /*
33 1.1 mycroft * Notes on register naming:
34 1.1 mycroft *
35 1.1 mycroft * Fujitsu documents for MB86960A/MB86965A uses no mnemorable names
36 1.1 mycroft * for their registers. They defined only three names for 32
37 1.1 mycroft * registers and appended numbers to distinguish registers of
38 1.1 mycroft * same name. Surprisingly, the numbers represent I/O address
39 1.1 mycroft * offsets of the registers from the base addresses, and their
40 1.1 mycroft * names correspond to the "bank" the registers are allocated.
41 1.1 mycroft * All this means that, for example, to say "read DLCR8" has no more
42 1.1 mycroft * than to say "read a register at offset 8 on bank DLCR."
43 1.1 mycroft *
44 1.1 mycroft * The following definitions may look silly, but that's what Fujitsu
45 1.1 mycroft * did, and it is necessary to know these names to read Fujitsu
46 1.1 mycroft * documents..
47 1.1 mycroft */
48 1.1 mycroft
49 1.1 mycroft /* Data Link Control Registrs, on invaliant port addresses. */
50 1.1 mycroft #define FE_DLCR0 0
51 1.1 mycroft #define FE_DLCR1 1
52 1.1 mycroft #define FE_DLCR2 2
53 1.1 mycroft #define FE_DLCR3 3
54 1.1 mycroft #define FE_DLCR4 4
55 1.1 mycroft #define FE_DLCR5 5
56 1.1 mycroft #define FE_DLCR6 6
57 1.1 mycroft #define FE_DLCR7 7
58 1.1 mycroft
59 1.1 mycroft /* More DLCRs, on register bank #0. */
60 1.1 mycroft #define FE_DLCR8 8
61 1.1 mycroft #define FE_DLCR9 9
62 1.1 mycroft #define FE_DLCR10 10
63 1.1 mycroft #define FE_DLCR11 11
64 1.1 mycroft #define FE_DLCR12 12
65 1.1 mycroft #define FE_DLCR13 13
66 1.1 mycroft #define FE_DLCR14 14
67 1.1 mycroft #define FE_DLCR15 15
68 1.1 mycroft
69 1.1 mycroft /* Malticast Address Registers. On register bank #1. */
70 1.1 mycroft #define FE_MAR8 8
71 1.1 mycroft #define FE_MAR9 9
72 1.1 mycroft #define FE_MAR10 10
73 1.1 mycroft #define FE_MAR11 11
74 1.1 mycroft #define FE_MAR12 12
75 1.1 mycroft #define FE_MAR13 13
76 1.1 mycroft #define FE_MAR14 14
77 1.1 mycroft #define FE_MAR15 15
78 1.1 mycroft
79 1.3 msaitoh /* Buffer Memory Port Registers. On register bank #2. */
80 1.1 mycroft #define FE_BMPR8 8
81 1.1 mycroft #define FE_BMPR9 9
82 1.1 mycroft #define FE_BMPR10 10
83 1.1 mycroft #define FE_BMPR11 11
84 1.1 mycroft #define FE_BMPR12 12
85 1.1 mycroft #define FE_BMPR13 13
86 1.1 mycroft #define FE_BMPR14 14
87 1.1 mycroft #define FE_BMPR15 15
88 1.1 mycroft
89 1.1 mycroft /* More BMPRs, only on MB86965A, accessible only when JLI mode. */
90 1.1 mycroft #define FE_BMPR16 16
91 1.1 mycroft #define FE_BMPR17 17
92 1.1 mycroft #define FE_BMPR18 18
93 1.1 mycroft #define FE_BMPR19 19
94 1.1 mycroft
95 1.1 mycroft #define FE_RESET 31
96 1.1 mycroft
97 1.1 mycroft /*
98 1.1 mycroft * Definitions of registers.
99 1.1 mycroft * I don't have Fujitsu documents of MB86960A/MB86965A, so I don't
100 1.1 mycroft * know the official names for each flags and fields. The following
101 1.1 mycroft * names are assigned by me (the author of this file,) since I cannot
102 1.1 mycroft * mnemorize hexadecimal constants for all of these functions.
103 1.1 mycroft * Comments? FIXME.
104 1.1 mycroft */
105 1.1 mycroft
106 1.1 mycroft /* DLCR0 -- transmitter status */
107 1.1 mycroft #define FE_D0_BUSERR 0x01 /* Bus write error */
108 1.1 mycroft #define FE_D0_COLL16 0x02 /* Collision limit (16) encountered */
109 1.1 mycroft #define FE_D0_COLLID 0x04 /* Collision on last transmission */
110 1.1 mycroft #define FE_D0_JABBER 0x08 /* Jabber */
111 1.1 mycroft #define FE_D0_CRLOST 0x10 /* Carrier lost on last transmission */
112 1.1 mycroft #define FE_D0_PKTRCD 0x20 /* No corrision on last transmission */
113 1.1 mycroft #define FE_D0_NETBSY 0x40 /* Network Busy (Carrier Detected) */
114 1.1 mycroft #define FE_D0_TXDONE 0x80 /* Transmission complete */
115 1.1 mycroft
116 1.1 mycroft /* DLCR1 -- receiver status */
117 1.1 mycroft #define FE_D1_OVRFLO 0x01 /* Receiver buffer overflow */
118 1.1 mycroft #define FE_D1_CRCERR 0x02 /* CRC error on last packet */
119 1.1 mycroft #define FE_D1_ALGERR 0x04 /* Alignment error on last packet */
120 1.1 mycroft #define FE_D1_SRTPKT 0x08 /* Short (RUNT) packet is received */
121 1.1 mycroft #define FE_D1_RMTRST 0x10 /* Remote reset packet (type = 0x0900) */
122 1.1 mycroft #define FE_D1_DMAEOP 0x20 /* Host asserted End of DMA OPeration */
123 1.1 mycroft #define FE_D1_BUSERR 0x40 /* Bus read error */
124 1.1 mycroft #define FE_D1_PKTRDY 0x80 /* Packet(s) ready on receive buffer */
125 1.1 mycroft
126 1.1 mycroft #define FE_D1_ERRBITS "\20\4SRTPKT\3ALGERR\2CRCERR\1OVRFLO"
127 1.1 mycroft
128 1.1 mycroft /* DLCR2 -- transmitter interrupt control; same layout as DLCR0 */
129 1.1 mycroft #define FE_D2_BUSERR FE_D0_BUSERR
130 1.1 mycroft #define FE_D2_COLL16 FE_D0_COLL16
131 1.1 mycroft #define FE_D2_COLLID FE_D0_COLLID
132 1.1 mycroft #define FE_D2_JABBER FE_D0_JABBER
133 1.1 mycroft #define FE_D2_TXDONE FE_D0_TXDONE
134 1.1 mycroft
135 1.1 mycroft #define FE_D2_RESERVED 0x70
136 1.1 mycroft
137 1.1 mycroft /* DLCR3 -- receiver interrupt control; same layout as DLCR1 */
138 1.1 mycroft #define FE_D3_OVRFLO FE_D1_OVRFLO
139 1.1 mycroft #define FE_D3_CRCERR FE_D1_CRCERR
140 1.1 mycroft #define FE_D3_ALGERR FE_D1_ALGERR
141 1.1 mycroft #define FE_D3_SRTPKT FE_D1_SRTPKT
142 1.1 mycroft #define FE_D3_RMTRST FE_D1_RMTRST
143 1.1 mycroft #define FE_D3_DMAEOP FE_D1_DMAEOP
144 1.1 mycroft #define FE_D3_BUSERR FE_D1_BUSERR
145 1.1 mycroft #define FE_D3_PKTRDY FE_D1_PKTRDY
146 1.1 mycroft
147 1.1 mycroft /* DLCR4 -- transmitter operation mode */
148 1.1 mycroft #define FE_D4_DSC 0x01 /* Disable carrier sense on trans. */
149 1.1 mycroft #define FE_D4_LBC 0x02 /* Loop back test control */
150 1.1 mycroft #define FE_D4_CNTRL 0x04 /* - ??? */
151 1.1 mycroft #define FE_D4_TEST1 0x08 /* Test output #1 */
152 1.1 mycroft #define FE_D4_COL 0xF0 /* Collision counter */
153 1.1 mycroft
154 1.1 mycroft #define FE_D4_LBC_ENABLE 0x00 /* Perform loop back test */
155 1.1 mycroft #define FE_D4_LBC_DISABLE 0x02 /* Normal operation */
156 1.1 mycroft
157 1.1 mycroft #define FE_D4_COL_SHIFT 4
158 1.1 mycroft
159 1.1 mycroft /* DLCR5 -- receiver operation mode */
160 1.1 mycroft #define FE_D5_AFM0 0x01 /* Receive packets for other stations */
161 1.1 mycroft #define FE_D5_AFM1 0x02 /* Receive packets for this station */
162 1.1 mycroft #define FE_D5_RMTRST 0x04 /* Enable remote reset operation */
163 1.1 mycroft #define FE_D5_SRTPKT 0x08 /* Accept short (RUNT) packets */
164 1.1 mycroft #define FE_D5_SRTADR 0x10 /* Short (16 bits?) MAC address */
165 1.1 mycroft #define FE_D5_BADPKT 0x20 /* Accept packets with error */
166 1.1 mycroft #define FE_D5_BUFEMP 0x40 /* Receive buffer is empty */
167 1.1 mycroft #define FE_D5_TEST2 0x80 /* Test output #2 */
168 1.1 mycroft
169 1.1 mycroft /* DLCR6 -- hardware configuration #0 */
170 1.1 mycroft #define FE_D6_BUFSIZ 0x03 /* Size of NIC buffer SRAM */
171 1.1 mycroft #define FE_D6_TXBSIZ 0x0C /* Size (and config)of trans. buffer */
172 1.1 mycroft #define FE_D6_BBW 0x10 /* Buffer SRAM bus width */
173 1.1 mycroft #define FE_D6_SBW 0x20 /* System bus width */
174 1.1 mycroft #define FE_D6_SRAM 0x40 /* Buffer SRAM access time */
175 1.1 mycroft #define FE_D6_DLC 0x80 /* Disable DLC (recever/transmitter) */
176 1.1 mycroft
177 1.1 mycroft #define FE_D6_BUFSIZ_8KB 0x00 /* The board has 8KB SRAM */
178 1.1 mycroft #define FE_D6_BUFSIZ_16KB 0x01 /* The board has 16KB SRAM */
179 1.1 mycroft #define FE_D6_BUFSIZ_32KB 0x02 /* The board has 32KB SRAM */
180 1.1 mycroft #define FE_D6_BUFSIZ_64KB 0x03 /* The board has 64KB SRAM */
181 1.1 mycroft
182 1.1 mycroft #define FE_D6_TXBSIZ_1x2KB 0x00 /* Single 2KB buffer for trans. */
183 1.1 mycroft #define FE_D6_TXBSIZ_2x2KB 0x04 /* Double 2KB buffers */
184 1.1 mycroft #define FE_D6_TXBSIZ_2x4KB 0x08 /* Double 4KB buffers */
185 1.1 mycroft #define FE_D6_TXBSIZ_2x8KB 0x0C /* Double 8KB buffers */
186 1.1 mycroft
187 1.1 mycroft #define FE_D6_BBW_WORD 0x00 /* SRAM has 16 bit data line */
188 1.1 mycroft #define FE_D6_BBW_BYTE 0x10 /* SRAM has 8 bit data line */
189 1.1 mycroft
190 1.1 mycroft #define FE_D6_SBW_WORD 0x00 /* Access with 16 bit (AT) bus */
191 1.1 mycroft #define FE_D6_SBW_BYTE 0x20 /* Access with 8 bit (XT) bus */
192 1.1 mycroft
193 1.1 mycroft #define FE_D6_SRAM_150ns 0x00 /* The board has slow SRAM */
194 1.1 mycroft #define FE_D6_SRAM_100ns 0x40 /* The board has fast SRAM */
195 1.1 mycroft
196 1.1 mycroft #define FE_D6_DLC_ENABLE 0x00 /* Normal operation */
197 1.1 mycroft #define FE_D6_DLC_DISABLE 0x80 /* Stop sending/receiving */
198 1.1 mycroft
199 1.1 mycroft /* DLC7 -- hardware configuration #1 */
200 1.1 mycroft #define FE_D7_BYTSWP 0x01 /* Host byte order control */
201 1.1 mycroft #define FE_D7_EOPPOL 0x02 /* Polarity of DMA EOP signal */
202 1.1 mycroft #define FE_D7_RBS 0x0C /* Register bank select */
203 1.1 mycroft #define FE_D7_RDYPNS 0x10 /* Senses RDYPNSEL input signal */
204 1.1 mycroft #define FE_D7_POWER 0x20 /* Stand-by (power down) mode control */
205 1.1 mycroft #define FE_D7_IDENT 0xC0 /* Chip identification */
206 1.1 mycroft
207 1.1 mycroft #define FE_D7_BYTSWP_LH 0x00 /* DEC/Intel byte order */
208 1.1 mycroft #define FE_D7_BYTSWP_HL 0x01 /* IBM/Motorolla byte order */
209 1.1 mycroft
210 1.1 mycroft #define FE_D7_RBS_DLCR 0x00 /* Select DLCR8-15 */
211 1.1 mycroft #define FE_D7_RBS_MAR 0x04 /* Select MAR8-15 */
212 1.1 mycroft #define FE_D7_RBS_BMPR 0x08 /* Select BMPR8-15 */
213 1.1 mycroft
214 1.1 mycroft #define FE_D7_POWER_DOWN 0x00 /* Power down (stand-by) mode */
215 1.1 mycroft #define FE_D7_POWER_UP 0x20 /* Normal operation */
216 1.1 mycroft
217 1.1 mycroft #define FE_D7_IDENT_NICE 0x80
218 1.1 mycroft #define FE_D7_IDENT_EC 0xC0
219 1.1 mycroft
220 1.1 mycroft /* DLCR8 thru DLCR13 are for Ethernet station address. */
221 1.1 mycroft
222 1.1 mycroft /* DLCR14 and DLCR15 are for TDR. (BTW, what is TDR? FIXME.) */
223 1.1 mycroft
224 1.1 mycroft /* MAR8 thru MAR15 are for Multicast address filter. */
225 1.1 mycroft
226 1.1 mycroft /* BMPR8 and BMPR9 are for packet data. */
227 1.1 mycroft
228 1.1 mycroft /* BMPR10 -- transmitter start trigger */
229 1.1 mycroft #define FE_B10_START 0x80 /* Start transmitter */
230 1.1 mycroft #define FE_B10_COUNT 0x7F /* Packet count */
231 1.1 mycroft
232 1.1 mycroft /* BMPR11 -- 16 collisions control */
233 1.1 mycroft #define FE_B11_CTRL 0x01 /* Skip or resend errored packets */
234 1.1 mycroft #define FE_B11_MODE1 0x02 /* Restart transmitter after COLL16 */
235 1.1 mycroft #define FE_B11_MODE2 0x04 /* Automatic restart enable */
236 1.1 mycroft
237 1.1 mycroft #define FE_B11_CTRL_RESEND 0x00 /* Re-send the collided packet */
238 1.1 mycroft #define FE_B11_CTRL_SKIP 0x01 /* Skip the collided packet */
239 1.1 mycroft
240 1.1 mycroft /* BMPR12 -- DMA enable */
241 1.1 mycroft #define FE_B12_TXDMA 0x01 /* Enable transmitter DMA */
242 1.1 mycroft #define FE_B12_RXDMA 0x02 /* Enable receiver DMA */
243 1.1 mycroft
244 1.1 mycroft /* BMPR13 -- DMA control */
245 1.1 mycroft #define FE_B13_BSTCTL 0x03 /* DMA burst mode control */
246 1.1 mycroft #define FE_B13_TPTYPE 0x04 /* Twisted pair cable impedance */
247 1.1 mycroft #define FE_B13_PORT 0x18 /* Port (TP/AUI) selection */
248 1.1 mycroft #define FE_B13_LNKTST 0x20 /* Link test enable */
249 1.1 mycroft #define FE_B13_SQTHLD 0x40 /* Lower squelch threshold */
250 1.1 mycroft #define FE_B13_IOUNLK 0x80 /* Change I/O base address */
251 1.1 mycroft
252 1.1 mycroft #define FE_B13_BSTCTL_1 0x00
253 1.1 mycroft #define FE_B13_BSTCTL_4 0x01
254 1.1 mycroft #define FE_B13_BSTCTL_8 0x02
255 1.1 mycroft #define FE_B13_BSTCLT_12 0x03
256 1.1 mycroft
257 1.1 mycroft #define FE_B13_TPTYPE_UTP 0x00 /* Unshielded (standard) cable */
258 1.1 mycroft #define FE_B13_TPTYPE_STP 0x04 /* Shielded (IBM) cable */
259 1.1 mycroft
260 1.1 mycroft #define FE_B13_PORT_AUTO 0x00 /* Auto detected */
261 1.1 mycroft #define FE_B13_PORT_TP 0x08 /* Force TP */
262 1.1 mycroft #define FE_B13_PORT_AUI 0x18 /* Force AUI */
263 1.1 mycroft
264 1.1 mycroft /* BMPR14 -- More receiver control and more transmission interrupts */
265 1.1 mycroft #define FE_B14_FILTER 0x01 /* Filter out self-originated packets */
266 1.1 mycroft #define FE_B14_SQE 0x02 /* SQE interrupt enable */
267 1.1 mycroft #define FE_B14_SKIP 0x04 /* Skip a received packet */
268 1.1 mycroft #define FE_B14_RJAB 0x20 /* RJAB interrupt enable */
269 1.1 mycroft #define FE_B14_LLD 0x40 /* Local-link-down interrupt enable */
270 1.1 mycroft #define FE_B14_RLD 0x80 /* Remote-link-down interrupt enable */
271 1.1 mycroft
272 1.1 mycroft /* BMPR15 -- More transmitter status; basically same layout as BMPR14 */
273 1.1 mycroft #define FE_B15_SQE FE_B14_SQE
274 1.1 mycroft #define FE_B15_RCVPOL 0x08 /* Reversed receive line polarity */
275 1.1 mycroft #define FE_B15_RMTPRT 0x10 /* ??? */
276 1.1 mycroft #define FE_B15_RAJB FE_B14_RJAB
277 1.1 mycroft #define FE_B15_LLD FE_B14_LLD
278 1.1 mycroft #define FE_B15_RLD FE_B14_RLD
279 1.1 mycroft
280 1.1 mycroft /* BMPR16 -- EEPROM control */
281 1.1 mycroft #define FE_B16_DOUT 0x04 /* EEPROM Data in (CPU to EEPROM) */
282 1.1 mycroft #define FE_B16_SELECT 0x20 /* EEPROM chip select */
283 1.1 mycroft #define FE_B16_CLOCK 0x40 /* EEPROM shift clock */
284 1.1 mycroft #define FE_B16_DIN 0x80 /* EEPROM data out (EEPROM to CPU) */
285 1.1 mycroft
286 1.1 mycroft /* BMPR17 -- EEPROM data */
287 1.1 mycroft #define FE_B17_DATA 0x80 /* EEPROM data bit */
288 1.1 mycroft
289 1.1 mycroft /* BMPR18 ??? */
290 1.1 mycroft
291 1.1 mycroft /* BMPR19 -- ISA interface configuration */
292 1.1 mycroft #define FE_B19_IRQ 0xC0
293 1.1 mycroft #define FE_B19_IRQ_SHIFT 6
294 1.1 mycroft
295 1.1 mycroft #define FE_B19_ROM 0x38
296 1.1 mycroft #define FE_B19_ROM_SHIFT 3
297 1.1 mycroft
298 1.1 mycroft #define FE_B19_ADDR 0x07
299 1.1 mycroft #define FE_B19_ADDR_SHIFT 0
300 1.1 mycroft
301 1.1 mycroft /*
302 1.1 mycroft * EEPROM specification (of JLI mode).
303 1.1 mycroft */
304 1.1 mycroft
305 1.1 mycroft /* Number of bytes in an EEPROM accessible through 86965. */
306 1.1 mycroft #define FE_EEPROM_SIZE 32
307 1.1 mycroft
308 1.1 mycroft /* Offset for JLI config; automatically copied into BMPR19 at startup. */
309 1.1 mycroft #define FE_EEPROM_CONF 0
310 1.1 mycroft
311 1.1 mycroft /*
312 1.1 mycroft * Some 86960 specific constants.
313 1.1 mycroft */
314 1.1 mycroft
315 1.1 mycroft /* Length (in bytes) of a Multicast Address Filter. */
316 1.1 mycroft #define FE_FILTER_LEN 8
317 1.1 mycroft
318 1.1 mycroft /* How many packets we can put in the transmission buffer on NIC memory. */
319 1.1 mycroft #define FE_QUEUEING_MAX 127
320 1.1 mycroft
321 1.1 mycroft /* Length (in bytes) of a "packet length" word in transmission buffer. */
322 1.1 mycroft #define FE_DATA_LEN_LEN 2
323