mfireg.h revision 1.3.24.1 1 1.3.24.1 uebayasi /* $NetBSD: mfireg.h,v 1.3.24.1 2010/04/30 14:43:19 uebayasi Exp $ */
2 1.1 bouyer /* $OpenBSD: mfireg.h,v 1.24 2006/06/19 19:05:45 marco Exp $ */
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2006 Marco Peereboom <marco (at) peereboom.us>
5 1.1 bouyer *
6 1.1 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.1 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.1 bouyer * copyright notice and this permission notice appear in all copies.
9 1.1 bouyer *
10 1.1 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 bouyer */
18 1.1 bouyer
19 1.1 bouyer /* management interface constants */
20 1.1 bouyer #define MFI_MGMT_VD 0x01
21 1.1 bouyer #define MFI_MGMT_SD 0x02
22 1.1 bouyer
23 1.1 bouyer /* generic constants */
24 1.1 bouyer #define MFI_FRAME_SIZE 64
25 1.1 bouyer #define MFI_SENSE_SIZE 128
26 1.1 bouyer #define MFI_OSTS_INTR_VALID 0x00000002 /* valid interrupt */
27 1.3 xtraeme #define MFI_OSTS_PPC_INTR_VALID 0x80000000
28 1.3.24.1 uebayasi #define MFI_OSTS_GEN2_INTR_VALID (0x00000001 | 0x00000004)
29 1.1 bouyer #define MFI_INVALID_CTX 0xffffffff
30 1.1 bouyer #define MFI_ENABLE_INTR 0x01
31 1.1 bouyer #define MFI_MAXFER MAXPHYS /* XXX bogus */
32 1.1 bouyer
33 1.1 bouyer /* register offsets */
34 1.1 bouyer #define MFI_IMSG0 0x10 /* inbound msg 0 */
35 1.1 bouyer #define MFI_IMSG1 0x14 /* inbound msg 1 */
36 1.1 bouyer #define MFI_OMSG0 0x18 /* outbound msg 0 */
37 1.1 bouyer #define MFI_OMSG1 0x1c /* outbound msg 1 */
38 1.1 bouyer #define MFI_IDB 0x20 /* inbound doorbell */
39 1.1 bouyer #define MFI_ISTS 0x24 /* inbound intr stat */
40 1.1 bouyer #define MFI_IMSK 0x28 /* inbound intr mask */
41 1.1 bouyer #define MFI_ODB 0x2c /* outbound doorbell */
42 1.1 bouyer #define MFI_OSTS 0x30 /* outbound intr stat */
43 1.1 bouyer #define MFI_OMSK 0x34 /* outbound inter mask */
44 1.1 bouyer #define MFI_IQP 0x40 /* inbound queue port */
45 1.1 bouyer #define MFI_OQP 0x44 /* outbound queue port */
46 1.3 xtraeme #define MFI_ODC 0xa0 /* outbound doorbell clr */
47 1.3 xtraeme #define MFI_OSP 0xb0 /* outbound scratch pad */
48 1.1 bouyer
49 1.1 bouyer /* * firmware states */
50 1.1 bouyer #define MFI_STATE_MASK 0xf0000000
51 1.1 bouyer #define MFI_STATE_UNDEFINED 0x00000000
52 1.1 bouyer #define MFI_STATE_BB_INIT 0x10000000
53 1.1 bouyer #define MFI_STATE_FW_INIT 0x40000000
54 1.1 bouyer #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
55 1.1 bouyer #define MFI_STATE_FW_INIT_2 0x70000000
56 1.1 bouyer #define MFI_STATE_DEVICE_SCAN 0x80000000
57 1.1 bouyer #define MFI_STATE_FLUSH_CACHE 0xa0000000
58 1.1 bouyer #define MFI_STATE_READY 0xb0000000
59 1.1 bouyer #define MFI_STATE_OPERATIONAL 0xc0000000
60 1.1 bouyer #define MFI_STATE_FAULT 0xf0000000
61 1.1 bouyer #define MFI_STATE_MAXSGL_MASK 0x00ff0000
62 1.1 bouyer #define MFI_STATE_MAXCMD_MASK 0x0000ffff
63 1.1 bouyer
64 1.1 bouyer /* command reset register */
65 1.1 bouyer #define MFI_INIT_ABORT 0x00000000
66 1.1 bouyer #define MFI_INIT_READY 0x00000002
67 1.1 bouyer #define MFI_INIT_MFIMODE 0x00000004
68 1.1 bouyer #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
69 1.1 bouyer #define MFI_RESET_FLAGS MFI_INIT_READY|MFI_INIT_MFIMODE
70 1.1 bouyer
71 1.1 bouyer /* mfi Frame flags */
72 1.1 bouyer #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
73 1.1 bouyer #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
74 1.1 bouyer #define MFI_FRAME_SGL32 0x0000
75 1.1 bouyer #define MFI_FRAME_SGL64 0x0002
76 1.1 bouyer #define MFI_FRAME_SENSE32 0x0000
77 1.1 bouyer #define MFI_FRAME_SENSE64 0x0004
78 1.1 bouyer #define MFI_FRAME_DIR_NONE 0x0000
79 1.1 bouyer #define MFI_FRAME_DIR_WRITE 0x0008
80 1.1 bouyer #define MFI_FRAME_DIR_READ 0x0010
81 1.1 bouyer #define MFI_FRAME_DIR_BOTH 0x0018
82 1.1 bouyer
83 1.1 bouyer /* mfi command opcodes */
84 1.1 bouyer #define MFI_CMD_INIT 0x00
85 1.1 bouyer #define MFI_CMD_LD_READ 0x01
86 1.1 bouyer #define MFI_CMD_LD_WRITE 0x02
87 1.1 bouyer #define MFI_CMD_LD_SCSI_IO 0x03
88 1.1 bouyer #define MFI_CMD_PD_SCSI_IO 0x04
89 1.1 bouyer #define MFI_CMD_DCMD 0x05
90 1.1 bouyer #define MFI_CMD_ABORT 0x06
91 1.1 bouyer #define MFI_CMD_SMP 0x07
92 1.1 bouyer #define MFI_CMD_STP 0x08
93 1.1 bouyer
94 1.1 bouyer /* direct commands */
95 1.1 bouyer #define MR_DCMD_CTRL_GET_INFO 0x01010000
96 1.1 bouyer #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
97 1.1 bouyer #define MR_FLUSH_CTRL_CACHE 0x01
98 1.1 bouyer #define MR_FLUSH_DISK_CACHE 0x02
99 1.1 bouyer #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
100 1.1 bouyer #define MR_ENABLE_DRIVE_SPINDOWN 0x01
101 1.1 bouyer #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
102 1.1 bouyer #define MR_DCMD_CTRL_EVENT_GET 0x01040300
103 1.1 bouyer #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
104 1.1 bouyer #define MR_DCMD_PD_GET_LIST 0x02010000
105 1.1 bouyer #define MR_DCMD_PD_GET_INFO 0x02020000
106 1.1 bouyer #define MD_DCMD_PD_SET_STATE 0x02030100
107 1.1 bouyer #define MD_DCMD_PD_REBUILD 0x02040100
108 1.1 bouyer #define MR_DCMD_PD_BLINK 0x02070100
109 1.1 bouyer #define MR_DCMD_PD_UNBLINK 0x02070200
110 1.1 bouyer #define MR_DCMD_LD_GET_LIST 0x03010000
111 1.1 bouyer #define MR_DCMD_LD_GET_INFO 0x03020000
112 1.1 bouyer #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
113 1.1 bouyer #define MD_DCMD_CONF_GET 0x04010000
114 1.1 bouyer #define MR_DCMD_CLUSTER 0x08000000
115 1.1 bouyer #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
116 1.1 bouyer #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
117 1.1 bouyer
118 1.1 bouyer #define MR_DCMD_SPEAKER_GET 0x01030100
119 1.1 bouyer #define MR_DCMD_SPEAKER_ENABLE 0x01030200
120 1.1 bouyer #define MR_DCMD_SPEAKER_DISABLE 0x01030300
121 1.1 bouyer #define MR_DCMD_SPEAKER_SILENCE 0x01030400
122 1.1 bouyer #define MR_DCMD_SPEAKER_TEST 0x01030500
123 1.1 bouyer
124 1.1 bouyer /* mailbox bytes in direct command */
125 1.1 bouyer #define MFI_MBOX_SIZE 12
126 1.1 bouyer
127 1.1 bouyer /* mfi completion codes */
128 1.1 bouyer typedef enum {
129 1.1 bouyer MFI_STAT_OK = 0x00,
130 1.1 bouyer MFI_STAT_INVALID_CMD = 0x01,
131 1.1 bouyer MFI_STAT_INVALID_DCMD = 0x02,
132 1.1 bouyer MFI_STAT_INVALID_PARAMETER = 0x03,
133 1.1 bouyer MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
134 1.1 bouyer MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
135 1.1 bouyer MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
136 1.1 bouyer MFI_STAT_APP_IN_USE = 0x07,
137 1.1 bouyer MFI_STAT_APP_NOT_INITIALIZED = 0x08,
138 1.1 bouyer MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
139 1.1 bouyer MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
140 1.1 bouyer MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
141 1.1 bouyer MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
142 1.1 bouyer MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
143 1.1 bouyer MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
144 1.1 bouyer MFI_STAT_FLASH_BUSY = 0x0f,
145 1.1 bouyer MFI_STAT_FLASH_ERROR = 0x10,
146 1.1 bouyer MFI_STAT_FLASH_IMAGE_BAD = 0x11,
147 1.1 bouyer MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
148 1.1 bouyer MFI_STAT_FLASH_NOT_OPEN = 0x13,
149 1.1 bouyer MFI_STAT_FLASH_NOT_STARTED = 0x14,
150 1.1 bouyer MFI_STAT_FLUSH_FAILED = 0x15,
151 1.1 bouyer MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
152 1.1 bouyer MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
153 1.1 bouyer MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
154 1.1 bouyer MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
155 1.1 bouyer MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
156 1.1 bouyer MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
157 1.1 bouyer MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
158 1.1 bouyer MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
159 1.1 bouyer MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
160 1.1 bouyer MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
161 1.1 bouyer MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
162 1.1 bouyer MFI_STAT_MFC_HW_ERROR = 0x21,
163 1.1 bouyer MFI_STAT_NO_HW_PRESENT = 0x22,
164 1.1 bouyer MFI_STAT_NOT_FOUND = 0x23,
165 1.1 bouyer MFI_STAT_NOT_IN_ENCL = 0x24,
166 1.1 bouyer MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
167 1.1 bouyer MFI_STAT_PD_TYPE_WRONG = 0x26,
168 1.1 bouyer MFI_STAT_PR_DISABLED = 0x27,
169 1.1 bouyer MFI_STAT_ROW_INDEX_INVALID = 0x28,
170 1.1 bouyer MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
171 1.1 bouyer MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
172 1.1 bouyer MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
173 1.1 bouyer MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
174 1.1 bouyer MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
175 1.1 bouyer MFI_STAT_SCSI_IO_FAILED = 0x2e,
176 1.1 bouyer MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
177 1.1 bouyer MFI_STAT_SHUTDOWN_FAILED = 0x30,
178 1.1 bouyer MFI_STAT_TIME_NOT_SET = 0x31,
179 1.1 bouyer MFI_STAT_WRONG_STATE = 0x32,
180 1.1 bouyer MFI_STAT_LD_OFFLINE = 0x33,
181 1.1 bouyer MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
182 1.1 bouyer MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
183 1.1 bouyer MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
184 1.1 bouyer MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
185 1.1 bouyer MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
186 1.1 bouyer MFI_STAT_INVALID_STATUS = 0xff
187 1.1 bouyer } mfi_status_t;
188 1.1 bouyer
189 1.1 bouyer typedef enum {
190 1.1 bouyer MFI_EVT_CLASS_DEBUG = -2,
191 1.1 bouyer MFI_EVT_CLASS_PROGRESS = -1,
192 1.1 bouyer MFI_EVT_CLASS_INFO = 0,
193 1.1 bouyer MFI_EVT_CLASS_WARNING = 1,
194 1.1 bouyer MFI_EVT_CLASS_CRITICAL = 2,
195 1.1 bouyer MFI_EVT_CLASS_FATAL = 3,
196 1.1 bouyer MFI_EVT_CLASS_DEAD = 4
197 1.1 bouyer } mfi_evt_class_t;
198 1.1 bouyer
199 1.1 bouyer typedef enum {
200 1.1 bouyer MFI_EVT_LOCALE_LD = 0x0001,
201 1.1 bouyer MFI_EVT_LOCALE_PD = 0x0002,
202 1.1 bouyer MFI_EVT_LOCALE_ENCL = 0x0004,
203 1.1 bouyer MFI_EVT_LOCALE_BBU = 0x0008,
204 1.1 bouyer MFI_EVT_LOCALE_SAS = 0x0010,
205 1.1 bouyer MFI_EVT_LOCALE_CTRL = 0x0020,
206 1.1 bouyer MFI_EVT_LOCALE_CONFIG = 0x0040,
207 1.1 bouyer MFI_EVT_LOCALE_CLUSTER = 0x0080,
208 1.1 bouyer MFI_EVT_LOCALE_ALL = 0xffff
209 1.1 bouyer } mfi_evt_locale_t;
210 1.1 bouyer
211 1.1 bouyer typedef enum {
212 1.1 bouyer MR_EVT_ARGS_NONE = 0x00,
213 1.1 bouyer MR_EVT_ARGS_CDB_SENSE,
214 1.1 bouyer MR_EVT_ARGS_LD,
215 1.1 bouyer MR_EVT_ARGS_LD_COUNT,
216 1.1 bouyer MR_EVT_ARGS_LD_LBA,
217 1.1 bouyer MR_EVT_ARGS_LD_OWNER,
218 1.1 bouyer MR_EVT_ARGS_LD_LBA_PD_LBA,
219 1.1 bouyer MR_EVT_ARGS_LD_PROG,
220 1.1 bouyer MR_EVT_ARGS_LD_STATE,
221 1.1 bouyer MR_EVT_ARGS_LD_STRIP,
222 1.1 bouyer MR_EVT_ARGS_PD,
223 1.1 bouyer MR_EVT_ARGS_PD_ERR,
224 1.1 bouyer MR_EVT_ARGS_PD_LBA,
225 1.1 bouyer MR_EVT_ARGS_PD_LBA_LD,
226 1.1 bouyer MR_EVT_ARGS_PD_PROG,
227 1.1 bouyer MR_EVT_ARGS_PD_STATE,
228 1.1 bouyer MR_EVT_ARGS_PCI,
229 1.1 bouyer MR_EVT_ARGS_RATE,
230 1.1 bouyer MR_EVT_ARGS_STR,
231 1.1 bouyer MR_EVT_ARGS_TIME,
232 1.1 bouyer MR_EVT_ARGS_ECC
233 1.1 bouyer } mfi_evt_args;
234 1.1 bouyer
235 1.1 bouyer /* driver definitions */
236 1.1 bouyer #define MFI_MAX_PD_CHANNELS 2
237 1.1 bouyer #define MFI_MAX_PD_ARRAY 32
238 1.1 bouyer #define MFI_MAX_LD_CHANNELS 2
239 1.1 bouyer #define MFI_MAX_CHANNELS (MFI_MAX_PD_CHANNELS + MFI_MAX_LD_CHANNELS)
240 1.1 bouyer #define MFI_MAX_CHANNEL_DEVS 128
241 1.1 bouyer #define MFI_DEFAULT_ID -1
242 1.1 bouyer #define MFI_MAX_LUN 8
243 1.1 bouyer #define MFI_MAX_LD 64
244 1.1 bouyer #define MFI_MAX_SPAN 8
245 1.1 bouyer #define MFI_MAX_ARRAY_DEDICATED 16
246 1.1 bouyer
247 1.1 bouyer /* sense buffer */
248 1.1 bouyer struct mfi_sense {
249 1.1 bouyer uint8_t mse_data[MFI_SENSE_SIZE];
250 1.1 bouyer } __packed;
251 1.1 bouyer
252 1.1 bouyer /* scatter gather elements */
253 1.1 bouyer struct mfi_sg32 {
254 1.1 bouyer uint32_t addr;
255 1.1 bouyer uint32_t len;
256 1.1 bouyer } __packed;
257 1.1 bouyer
258 1.1 bouyer struct mfi_sg64 {
259 1.1 bouyer uint64_t addr;
260 1.1 bouyer uint32_t len;
261 1.1 bouyer } __packed;
262 1.1 bouyer
263 1.1 bouyer union mfi_sgl {
264 1.1 bouyer struct mfi_sg32 sg32[1];
265 1.1 bouyer struct mfi_sg64 sg64[1];
266 1.1 bouyer } __packed;
267 1.1 bouyer
268 1.1 bouyer /* message frame */
269 1.1 bouyer struct mfi_frame_header {
270 1.1 bouyer uint8_t mfh_cmd;
271 1.1 bouyer uint8_t mfh_sense_len;
272 1.1 bouyer uint8_t mfh_cmd_status;
273 1.1 bouyer uint8_t mfh_scsi_status;
274 1.1 bouyer uint8_t mfh_target_id;
275 1.1 bouyer uint8_t mfh_lun_id;
276 1.1 bouyer uint8_t mfh_cdb_len;
277 1.1 bouyer uint8_t mfh_sg_count;
278 1.1 bouyer uint32_t mfh_context;
279 1.1 bouyer uint32_t mfh_pad0;
280 1.1 bouyer uint16_t mfh_flags;
281 1.1 bouyer uint16_t mfh_timeout;
282 1.1 bouyer uint32_t mfh_data_len;
283 1.1 bouyer } __packed;
284 1.1 bouyer
285 1.1 bouyer union mfi_sgl_frame {
286 1.1 bouyer struct mfi_sg32 sge32[8];
287 1.1 bouyer struct mfi_sg64 sge64[5];
288 1.1 bouyer
289 1.1 bouyer } __packed;
290 1.1 bouyer
291 1.1 bouyer struct mfi_init_frame {
292 1.1 bouyer struct mfi_frame_header mif_header;
293 1.1 bouyer uint32_t mif_qinfo_new_addr_lo;
294 1.1 bouyer uint32_t mif_qinfo_new_addr_hi;
295 1.1 bouyer uint32_t mif_qinfo_old_addr_lo;
296 1.1 bouyer uint32_t mif_qinfo_old_addr_hi;
297 1.1 bouyer uint32_t mif_reserved[6];
298 1.1 bouyer } __packed;
299 1.1 bouyer
300 1.1 bouyer /* queue init structure */
301 1.1 bouyer struct mfi_init_qinfo {
302 1.1 bouyer uint32_t miq_flags;
303 1.1 bouyer uint32_t miq_rq_entries;
304 1.1 bouyer uint32_t miq_rq_addr_lo;
305 1.1 bouyer uint32_t miq_rq_addr_hi;
306 1.1 bouyer uint32_t miq_pi_addr_lo;
307 1.1 bouyer uint32_t miq_pi_addr_hi;
308 1.1 bouyer uint32_t miq_ci_addr_lo;
309 1.1 bouyer uint32_t miq_ci_addr_hi;
310 1.1 bouyer } __packed;
311 1.1 bouyer
312 1.1 bouyer #define MFI_IO_FRAME_SIZE 40
313 1.1 bouyer struct mfi_io_frame {
314 1.1 bouyer struct mfi_frame_header mif_header;
315 1.1 bouyer uint32_t mif_sense_addr_lo;
316 1.1 bouyer uint32_t mif_sense_addr_hi;
317 1.1 bouyer uint32_t mif_lba_lo;
318 1.1 bouyer uint32_t mif_lba_hi;
319 1.1 bouyer union mfi_sgl mif_sgl;
320 1.1 bouyer } __packed;
321 1.1 bouyer
322 1.1 bouyer #define MFI_PASS_FRAME_SIZE 48
323 1.1 bouyer struct mfi_pass_frame {
324 1.1 bouyer struct mfi_frame_header mpf_header;
325 1.1 bouyer uint32_t mpf_sense_addr_lo;
326 1.1 bouyer uint32_t mpf_sense_addr_hi;
327 1.1 bouyer uint8_t mpf_cdb[16];
328 1.1 bouyer union mfi_sgl mpf_sgl;
329 1.1 bouyer } __packed;
330 1.1 bouyer
331 1.1 bouyer #define MFI_DCMD_FRAME_SIZE 40
332 1.1 bouyer struct mfi_dcmd_frame {
333 1.1 bouyer struct mfi_frame_header mdf_header;
334 1.1 bouyer uint32_t mdf_opcode;
335 1.1 bouyer uint8_t mdf_mbox[MFI_MBOX_SIZE];
336 1.1 bouyer union mfi_sgl mdf_sgl;
337 1.1 bouyer } __packed;
338 1.1 bouyer
339 1.1 bouyer struct mfi_abort_frame {
340 1.1 bouyer struct mfi_frame_header maf_header;
341 1.1 bouyer uint32_t maf_abort_context;
342 1.1 bouyer uint32_t maf_pad;
343 1.1 bouyer uint32_t maf_abort_mfi_addr_lo;
344 1.1 bouyer uint32_t maf_abort_mfi_addr_hi;
345 1.1 bouyer uint32_t maf_reserved[6];
346 1.1 bouyer } __packed;
347 1.1 bouyer
348 1.1 bouyer struct mfi_smp_frame {
349 1.1 bouyer struct mfi_frame_header msf_header;
350 1.1 bouyer uint64_t msf_sas_addr;
351 1.1 bouyer union {
352 1.1 bouyer struct mfi_sg32 sg32[2];
353 1.1 bouyer struct mfi_sg64 sg64[2];
354 1.1 bouyer } msf_sgl;
355 1.1 bouyer } __packed;
356 1.1 bouyer
357 1.1 bouyer struct mfi_stp_frame {
358 1.1 bouyer struct mfi_frame_header msf_header;
359 1.1 bouyer uint16_t msf_fis[10];
360 1.1 bouyer uint32_t msf_stp_flags;
361 1.1 bouyer union {
362 1.1 bouyer struct mfi_sg32 sg32[2];
363 1.1 bouyer struct mfi_sg64 sg64[2];
364 1.1 bouyer } msf_sgl;
365 1.1 bouyer } __packed;
366 1.1 bouyer
367 1.1 bouyer union mfi_frame {
368 1.1 bouyer struct mfi_frame_header mfr_header;
369 1.1 bouyer struct mfi_init_frame mfr_init;
370 1.1 bouyer struct mfi_io_frame mfr_io;
371 1.1 bouyer struct mfi_pass_frame mfr_pass;
372 1.1 bouyer struct mfi_dcmd_frame mfr_dcmd;
373 1.1 bouyer struct mfi_abort_frame mfr_abort;
374 1.1 bouyer struct mfi_smp_frame mfr_smp;
375 1.1 bouyer struct mfi_stp_frame mfr_stp;
376 1.1 bouyer uint8_t mfr_bytes[MFI_FRAME_SIZE];
377 1.1 bouyer };
378 1.1 bouyer
379 1.1 bouyer union mfi_evt_class_locale {
380 1.1 bouyer struct {
381 1.1 bouyer uint16_t locale;
382 1.1 bouyer uint8_t reserved;
383 1.1 bouyer int8_t class;
384 1.1 bouyer } __packed mec_members;
385 1.1 bouyer
386 1.1 bouyer uint32_t mec_word;
387 1.1 bouyer } __packed;
388 1.1 bouyer
389 1.1 bouyer struct mfi_evt_log_info {
390 1.1 bouyer uint32_t mel_newest_seq_num;
391 1.1 bouyer uint32_t mel_oldest_seq_num;
392 1.1 bouyer uint32_t mel_clear_seq_num;
393 1.1 bouyer uint32_t mel_shutdown_seq_num;
394 1.1 bouyer uint32_t mel_boot_seq_num;
395 1.1 bouyer } __packed;
396 1.1 bouyer
397 1.1 bouyer struct mfi_progress {
398 1.1 bouyer uint16_t mp_progress;
399 1.1 bouyer uint16_t mp_elapsed_seconds;
400 1.1 bouyer } __packed;
401 1.1 bouyer
402 1.1 bouyer struct mfi_evtarg_ld {
403 1.1 bouyer uint16_t mel_target_id;
404 1.1 bouyer uint8_t mel_ld_index;
405 1.1 bouyer uint8_t mel_reserved;
406 1.1 bouyer } __packed;
407 1.1 bouyer
408 1.1 bouyer struct mfi_evtarg_pd {
409 1.1 bouyer uint16_t mep_device_id;
410 1.1 bouyer uint8_t mep_encl_index;
411 1.1 bouyer uint8_t mep_slot_number;
412 1.1 bouyer } __packed;
413 1.1 bouyer
414 1.1 bouyer struct mfi_evt_detail {
415 1.1 bouyer uint32_t med_seq_num;
416 1.1 bouyer uint32_t med_time_stamp;
417 1.1 bouyer uint32_t med_code;
418 1.1 bouyer union mfi_evt_class_locale med_cl;
419 1.1 bouyer uint8_t med_arg_type;
420 1.1 bouyer uint8_t med_reserved1[15];
421 1.1 bouyer
422 1.1 bouyer union {
423 1.1 bouyer struct {
424 1.1 bouyer struct mfi_evtarg_pd pd;
425 1.1 bouyer uint8_t cdb_length;
426 1.1 bouyer uint8_t sense_length;
427 1.1 bouyer uint8_t reserved[2];
428 1.1 bouyer uint8_t cdb[16];
429 1.1 bouyer uint8_t sense[64];
430 1.1 bouyer } __packed cdb_sense;
431 1.1 bouyer
432 1.1 bouyer struct mfi_evtarg_ld ld;
433 1.1 bouyer
434 1.1 bouyer struct {
435 1.1 bouyer struct mfi_evtarg_ld ld;
436 1.1 bouyer uint64_t count;
437 1.1 bouyer } __packed ld_count;
438 1.1 bouyer
439 1.1 bouyer struct {
440 1.1 bouyer uint64_t lba;
441 1.1 bouyer struct mfi_evtarg_ld ld;
442 1.1 bouyer } __packed ld_lba;
443 1.1 bouyer
444 1.1 bouyer struct {
445 1.1 bouyer struct mfi_evtarg_ld ld;
446 1.1 bouyer uint32_t prev_owner;
447 1.1 bouyer uint32_t new_owner;
448 1.1 bouyer } __packed ld_owner;
449 1.1 bouyer
450 1.1 bouyer struct {
451 1.1 bouyer uint64_t ld_lba;
452 1.1 bouyer uint64_t pd_lba;
453 1.1 bouyer struct mfi_evtarg_ld ld;
454 1.1 bouyer struct mfi_evtarg_pd pd;
455 1.1 bouyer } __packed ld_lba_pd_lba;
456 1.1 bouyer
457 1.1 bouyer struct {
458 1.1 bouyer struct mfi_evtarg_ld ld;
459 1.1 bouyer struct mfi_progress prog;
460 1.1 bouyer } __packed ld_prog;
461 1.1 bouyer
462 1.1 bouyer struct {
463 1.1 bouyer struct mfi_evtarg_ld ld;
464 1.1 bouyer uint32_t prev_state;
465 1.1 bouyer uint32_t new_state;
466 1.1 bouyer } __packed ld_state;
467 1.1 bouyer
468 1.1 bouyer struct {
469 1.1 bouyer uint64_t strip;
470 1.1 bouyer struct mfi_evtarg_ld ld;
471 1.1 bouyer } __packed ld_strip;
472 1.1 bouyer
473 1.1 bouyer struct mfi_evtarg_pd pd;
474 1.1 bouyer
475 1.1 bouyer struct {
476 1.1 bouyer struct mfi_evtarg_pd pd;
477 1.1 bouyer uint32_t err;
478 1.1 bouyer } __packed pd_err;
479 1.1 bouyer
480 1.1 bouyer struct {
481 1.1 bouyer uint64_t lba;
482 1.1 bouyer struct mfi_evtarg_pd pd;
483 1.1 bouyer } __packed pd_lba;
484 1.1 bouyer
485 1.1 bouyer struct {
486 1.1 bouyer uint64_t lba;
487 1.1 bouyer struct mfi_evtarg_pd pd;
488 1.1 bouyer struct mfi_evtarg_ld ld;
489 1.1 bouyer } __packed pd_lba_ld;
490 1.1 bouyer
491 1.1 bouyer struct {
492 1.1 bouyer struct mfi_evtarg_pd pd;
493 1.1 bouyer struct mfi_progress prog;
494 1.1 bouyer } __packed pd_prog;
495 1.1 bouyer
496 1.1 bouyer struct {
497 1.1 bouyer struct mfi_evtarg_pd pd;
498 1.1 bouyer uint32_t prev_state;
499 1.1 bouyer uint32_t new_state;
500 1.1 bouyer } __packed pd_state;
501 1.1 bouyer
502 1.1 bouyer struct {
503 1.1 bouyer uint16_t vendor_id;
504 1.1 bouyer uint16_t device_id;
505 1.1 bouyer uint16_t subvendor_id;
506 1.1 bouyer uint16_t subdevice_id;
507 1.1 bouyer } __packed pci;
508 1.1 bouyer
509 1.1 bouyer uint32_t rate;
510 1.1 bouyer char str[96];
511 1.1 bouyer
512 1.1 bouyer struct {
513 1.1 bouyer uint32_t rtc;
514 1.1 bouyer uint32_t elapsed_seconds;
515 1.1 bouyer } __packed time;
516 1.1 bouyer
517 1.1 bouyer struct {
518 1.1 bouyer uint32_t ecar;
519 1.1 bouyer uint32_t elog;
520 1.1 bouyer char str[64];
521 1.1 bouyer } __packed ecc;
522 1.1 bouyer
523 1.1 bouyer uint8_t b[96];
524 1.1 bouyer uint16_t s[48];
525 1.1 bouyer uint32_t w[24];
526 1.1 bouyer uint64_t d[12];
527 1.1 bouyer } args;
528 1.1 bouyer
529 1.1 bouyer char med_description[128];
530 1.1 bouyer } __packed;
531 1.1 bouyer
532 1.1 bouyer /* controller properties from mfi_ctrl_info */
533 1.1 bouyer struct mfi_ctrl_props {
534 1.1 bouyer uint16_t mcp_seq_num;
535 1.1 bouyer uint16_t mcp_pred_fail_poll_interval;
536 1.1 bouyer uint16_t mcp_intr_throttle_cnt;
537 1.1 bouyer uint16_t mcp_intr_throttle_timeout;
538 1.1 bouyer uint8_t mcp_rebuild_rate;
539 1.1 bouyer uint8_t mcp_patrol_read_rate;
540 1.1 bouyer uint8_t mcp_bgi_rate;
541 1.1 bouyer uint8_t mcp_cc_rate;
542 1.1 bouyer uint8_t mcp_recon_rate;
543 1.1 bouyer uint8_t mcp_cache_flush_interval;
544 1.1 bouyer uint8_t mcp_spinup_drv_cnt;
545 1.1 bouyer uint8_t mcp_spinup_delay;
546 1.1 bouyer uint8_t mcp_cluster_enable;
547 1.1 bouyer uint8_t mcp_coercion_mode;
548 1.1 bouyer uint8_t mcp_alarm_enable;
549 1.1 bouyer uint8_t mcp_disable_auto_rebuild;
550 1.1 bouyer uint8_t mcp_disable_battery_warn;
551 1.1 bouyer uint8_t mcp_ecc_bucket_size;
552 1.1 bouyer uint16_t mcp_ecc_bucket_leak_rate;
553 1.1 bouyer uint8_t mcp_restore_hotspare_on_insertion;
554 1.1 bouyer uint8_t mcp_expose_encl_devices;
555 1.1 bouyer uint8_t mcp_reserved[38];
556 1.1 bouyer } __packed;
557 1.1 bouyer
558 1.1 bouyer /* pci info */
559 1.1 bouyer struct mfi_info_pci {
560 1.1 bouyer uint16_t mip_vendor;
561 1.1 bouyer uint16_t mip_device;
562 1.1 bouyer uint16_t mip_subvendor;
563 1.1 bouyer uint16_t mip_subdevice;
564 1.1 bouyer uint8_t mip_reserved[24];
565 1.1 bouyer } __packed;
566 1.1 bouyer
567 1.1 bouyer /* host interface infor */
568 1.1 bouyer struct mfi_info_host {
569 1.1 bouyer uint8_t mih_type;
570 1.1 bouyer #define MFI_INFO_HOST_PCIX 0x01
571 1.1 bouyer #define MFI_INFO_HOST_PCIE 0x02
572 1.1 bouyer #define MFI_INFO_HOST_ISCSI 0x04
573 1.1 bouyer #define MFI_INFO_HOST_SAS3G 0x08
574 1.1 bouyer uint8_t mih_reserved[6];
575 1.1 bouyer uint8_t mih_port_count;
576 1.1 bouyer uint64_t mih_port_addr[8];
577 1.1 bouyer } __packed;
578 1.1 bouyer
579 1.1 bouyer /* device interface info */
580 1.1 bouyer struct mfi_info_device {
581 1.1 bouyer uint8_t mid_type;
582 1.1 bouyer #define MFI_INFO_DEV_SPI 0x01
583 1.1 bouyer #define MFI_INFO_DEV_SAS3G 0x02
584 1.1 bouyer #define MFI_INFO_DEV_SATA1 0x04
585 1.1 bouyer #define MFI_INFO_DEV_SATA3G 0x08
586 1.1 bouyer uint8_t mid_reserved[6];
587 1.1 bouyer uint8_t mid_port_count;
588 1.1 bouyer uint64_t mid_port_addr[8];
589 1.1 bouyer } __packed;
590 1.1 bouyer
591 1.1 bouyer /* firmware component info */
592 1.1 bouyer struct mfi_info_component {
593 1.1 bouyer char mic_name[8];
594 1.1 bouyer char mic_version[32];
595 1.1 bouyer char mic_build_date[16];
596 1.1 bouyer char mic_build_time[16];
597 1.1 bouyer } __packed;
598 1.1 bouyer
599 1.1 bouyer /* controller info from MFI_DCMD_CTRL_GETINFO. */
600 1.1 bouyer struct mfi_ctrl_info {
601 1.1 bouyer struct mfi_info_pci mci_pci;
602 1.1 bouyer struct mfi_info_host mci_host;
603 1.1 bouyer struct mfi_info_device mci_device;
604 1.1 bouyer
605 1.1 bouyer /* Firmware components that are present and active. */
606 1.1 bouyer uint32_t mci_image_check_word;
607 1.1 bouyer uint32_t mci_image_component_count;
608 1.1 bouyer struct mfi_info_component mci_image_component[8];
609 1.1 bouyer
610 1.1 bouyer /* Firmware components that have been flashed but are inactive */
611 1.1 bouyer uint32_t mci_pending_image_component_count;
612 1.1 bouyer struct mfi_info_component mci_pending_image_component[8];
613 1.1 bouyer
614 1.1 bouyer uint8_t mci_max_arms;
615 1.1 bouyer uint8_t mci_max_spans;
616 1.1 bouyer uint8_t mci_max_arrays;
617 1.1 bouyer uint8_t mci_max_lds;
618 1.1 bouyer char mci_product_name[80];
619 1.1 bouyer char mci_serial_number[32];
620 1.1 bouyer uint32_t mci_hw_present;
621 1.1 bouyer #define MFI_INFO_HW_BBU 0x01
622 1.1 bouyer #define MFI_INFO_HW_ALARM 0x02
623 1.1 bouyer #define MFI_INFO_HW_NVRAM 0x04
624 1.1 bouyer #define MFI_INFO_HW_UART 0x08
625 1.1 bouyer uint32_t mci_current_fw_time;
626 1.1 bouyer uint16_t mci_max_cmds;
627 1.1 bouyer uint16_t mci_max_sg_elements;
628 1.1 bouyer uint32_t mci_max_request_size;
629 1.1 bouyer uint16_t mci_lds_present;
630 1.1 bouyer uint16_t mci_lds_degraded;
631 1.1 bouyer uint16_t mci_lds_offline;
632 1.1 bouyer uint16_t mci_pd_present;
633 1.1 bouyer uint16_t mci_pd_disks_present;
634 1.1 bouyer uint16_t mci_pd_disks_pred_failure;
635 1.1 bouyer uint16_t mci_pd_disks_failed;
636 1.1 bouyer uint16_t mci_nvram_size;
637 1.1 bouyer uint16_t mci_memory_size;
638 1.1 bouyer uint16_t mci_flash_size;
639 1.1 bouyer uint16_t mci_ram_correctable_errors;
640 1.1 bouyer uint16_t mci_ram_uncorrectable_errors;
641 1.1 bouyer uint8_t mci_cluster_allowed;
642 1.1 bouyer uint8_t mci_cluster_active;
643 1.1 bouyer uint16_t mci_max_strips_per_io;
644 1.1 bouyer
645 1.1 bouyer uint32_t mci_raid_levels;
646 1.1 bouyer #define MFI_INFO_RAID_0 0x01
647 1.1 bouyer #define MFI_INFO_RAID_1 0x02
648 1.1 bouyer #define MFI_INFO_RAID_5 0x04
649 1.1 bouyer #define MFI_INFO_RAID_1E 0x08
650 1.1 bouyer #define MFI_INFO_RAID_6 0x10
651 1.1 bouyer
652 1.1 bouyer uint32_t mci_adapter_ops;
653 1.1 bouyer #define MFI_INFO_AOPS_RBLD_RATE 0x0001
654 1.1 bouyer #define MFI_INFO_AOPS_CC_RATE 0x0002
655 1.1 bouyer #define MFI_INFO_AOPS_BGI_RATE 0x0004
656 1.1 bouyer #define MFI_INFO_AOPS_RECON_RATE 0x0008
657 1.1 bouyer #define MFI_INFO_AOPS_PATROL_RATE 0x0010
658 1.1 bouyer #define MFI_INFO_AOPS_ALARM_CONTROL 0x0020
659 1.1 bouyer #define MFI_INFO_AOPS_CLUSTER_SUPPORTED 0x0040
660 1.1 bouyer #define MFI_INFO_AOPS_BBU 0x0080
661 1.1 bouyer #define MFI_INFO_AOPS_SPANNING_ALLOWED 0x0100
662 1.1 bouyer #define MFI_INFO_AOPS_DEDICATED_SPARES 0x0200
663 1.1 bouyer #define MFI_INFO_AOPS_REVERTIBLE_SPARES 0x0400
664 1.1 bouyer #define MFI_INFO_AOPS_FOREIGN_IMPORT 0x0800
665 1.1 bouyer #define MFI_INFO_AOPS_SELF_DIAGNOSTIC 0x1000
666 1.1 bouyer #define MFI_INFO_AOPS_MIXED_ARRAY 0x2000
667 1.1 bouyer #define MFI_INFO_AOPS_GLOBAL_SPARES 0x4000
668 1.1 bouyer
669 1.1 bouyer uint32_t mci_ld_ops;
670 1.1 bouyer #define MFI_INFO_LDOPS_READ_POLICY 0x01
671 1.1 bouyer #define MFI_INFO_LDOPS_WRITE_POLICY 0x02
672 1.1 bouyer #define MFI_INFO_LDOPS_IO_POLICY 0x04
673 1.1 bouyer #define MFI_INFO_LDOPS_ACCESS_POLICY 0x08
674 1.1 bouyer #define MFI_INFO_LDOPS_DISK_CACHE_POLICY 0x10
675 1.1 bouyer
676 1.1 bouyer struct {
677 1.1 bouyer uint8_t min;
678 1.1 bouyer uint8_t max;
679 1.1 bouyer uint8_t reserved[2];
680 1.1 bouyer } __packed mci_stripe_sz_ops;
681 1.1 bouyer
682 1.1 bouyer uint32_t mci_pd_ops;
683 1.1 bouyer #define MFI_INFO_PDOPS_FORCE_ONLINE 0x01
684 1.1 bouyer #define MFI_INFO_PDOPS_FORCE_OFFLINE 0x02
685 1.1 bouyer #define MFI_INFO_PDOPS_FORCE_REBUILD 0x04
686 1.1 bouyer
687 1.1 bouyer uint32_t mci_pd_mix_support;
688 1.1 bouyer #define MFI_INFO_PDMIX_SAS 0x01
689 1.1 bouyer #define MFI_INFO_PDMIX_SATA 0x02
690 1.1 bouyer #define MFI_INFO_PDMIX_ENCL 0x04
691 1.1 bouyer #define MFI_INFO_PDMIX_LD 0x08
692 1.1 bouyer #define MFI_INFO_PDMIX_SATA_CLUSTER 0x10
693 1.1 bouyer
694 1.1 bouyer uint8_t mci_ecc_bucket_count;
695 1.1 bouyer uint8_t mci_reserved2[11];
696 1.1 bouyer struct mfi_ctrl_props mci_properties;
697 1.1 bouyer char mci_package_version[0x60];
698 1.1 bouyer uint8_t mci_pad[0x800 - 0x6a0];
699 1.1 bouyer } __packed;
700 1.1 bouyer
701 1.1 bouyer /* logical disk info from MR_DCMD_LD_GET_LIST */
702 1.1 bouyer struct mfi_ld {
703 1.1 bouyer uint8_t mld_target;
704 1.1 bouyer uint8_t mld_res;
705 1.1 bouyer uint16_t mld_seq;
706 1.1 bouyer } __packed;
707 1.1 bouyer
708 1.1 bouyer struct mfi_ld_list {
709 1.1 bouyer uint32_t mll_no_ld;
710 1.1 bouyer uint32_t mll_res;
711 1.1 bouyer struct {
712 1.1 bouyer struct mfi_ld mll_ld;
713 1.1 bouyer uint8_t mll_state;
714 1.1 bouyer #define MFI_LD_OFFLINE 0x00
715 1.1 bouyer #define MFI_LD_PART_DEGRADED 0x01
716 1.1 bouyer #define MFI_LD_DEGRADED 0x02
717 1.1 bouyer #define MFI_LD_ONLINE 0x03
718 1.1 bouyer uint8_t mll_res2;
719 1.1 bouyer uint8_t mll_res3;
720 1.1 bouyer uint8_t mll_res4;
721 1.1 bouyer u_quad_t mll_size;
722 1.1 bouyer } mll_list[MFI_MAX_LD];
723 1.1 bouyer } __packed;
724 1.1 bouyer
725 1.1 bouyer /* logicl disk details from MR_DCMD_LD_GET_INFO */
726 1.1 bouyer struct mfi_ld_prop {
727 1.1 bouyer struct mfi_ld mlp_ld;
728 1.1 bouyer char mlp_name[16];
729 1.1 bouyer uint8_t mlp_cache_policy;
730 1.1 bouyer uint8_t mlp_acces_policy;
731 1.1 bouyer uint8_t mlp_diskcache_policy;
732 1.1 bouyer uint8_t mlp_cur_cache_policy;
733 1.1 bouyer uint8_t mlp_disable_bgi;
734 1.1 bouyer uint8_t mlp_res[7];
735 1.1 bouyer } __packed;
736 1.1 bouyer
737 1.1 bouyer struct mfi_ld_parm {
738 1.1 bouyer uint8_t mpa_pri_raid; /* SNIA DDF PRL */
739 1.1 bouyer #define MFI_DDF_PRL_RAID0 0x00
740 1.1 bouyer #define MFI_DDF_PRL_RAID1 0x01
741 1.1 bouyer #define MFI_DDF_PRL_RAID3 0x03
742 1.1 bouyer #define MFI_DDF_PRL_RAID4 0x04
743 1.1 bouyer #define MFI_DDF_PRL_RAID5 0x05
744 1.1 bouyer #define MFI_DDF_PRL_RAID1E 0x11
745 1.1 bouyer #define MFI_DDF_PRL_JBOD 0x0f
746 1.1 bouyer #define MFI_DDF_PRL_CONCAT 0x1f
747 1.1 bouyer #define MFI_DDF_PRL_RAID5E 0x15
748 1.1 bouyer #define MFI_DDF_PRL_RAID5EE 0x25
749 1.1 bouyer #define MFI_DDF_PRL_RAID6 0x16
750 1.1 bouyer uint8_t mpa_raid_qual; /* SNIA DDF RLQ */
751 1.1 bouyer uint8_t mpa_sec_raid; /* SNIA DDF SRL */
752 1.1 bouyer #define MFI_DDF_SRL_STRIPED 0x00
753 1.1 bouyer #define MFI_DDF_SRL_MIRRORED 0x01
754 1.1 bouyer #define MFI_DDF_SRL_CONCAT 0x02
755 1.1 bouyer #define MFI_DDF_SRL_SPANNED 0x03
756 1.1 bouyer uint8_t mpa_stripe_size;
757 1.1 bouyer uint8_t mpa_no_drv_per_span;
758 1.1 bouyer uint8_t mpa_span_depth;
759 1.1 bouyer uint8_t mpa_state;
760 1.1 bouyer uint8_t mpa_init_state;
761 1.1 bouyer uint8_t mpa_res[24];
762 1.1 bouyer } __packed;
763 1.1 bouyer
764 1.1 bouyer struct mfi_ld_span {
765 1.1 bouyer u_quad_t mls_start_block;
766 1.1 bouyer u_quad_t mls_no_blocks;
767 1.1 bouyer uint16_t mls_index;
768 1.1 bouyer uint8_t mls_res[6];
769 1.1 bouyer } __packed;
770 1.1 bouyer
771 1.1 bouyer struct mfi_ld_cfg {
772 1.1 bouyer struct mfi_ld_prop mlc_prop;
773 1.1 bouyer struct mfi_ld_parm mlc_parm;
774 1.1 bouyer struct mfi_ld_span mlc_span[MFI_MAX_SPAN];
775 1.1 bouyer } __packed;
776 1.1 bouyer
777 1.1 bouyer struct mfi_ld_progress {
778 1.1 bouyer uint32_t mlp_in_prog;
779 1.1 bouyer #define MFI_LD_PROG_CC 0x01
780 1.1 bouyer #define MFI_LD_PROG_BGI 0x02
781 1.1 bouyer #define MFI_LD_PROG_FGI 0x04
782 1.1 bouyer #define MFI_LD_PROG_RECONSTRUCT 0x08
783 1.1 bouyer struct mfi_progress mlp_cc;
784 1.1 bouyer struct mfi_progress mlp_bgi;
785 1.1 bouyer struct mfi_progress mlp_fgi;
786 1.1 bouyer struct mfi_progress mlp_reconstruct;
787 1.1 bouyer struct mfi_progress mlp_res[4];
788 1.1 bouyer } __packed;
789 1.1 bouyer
790 1.1 bouyer struct mfi_ld_details {
791 1.1 bouyer struct mfi_ld_cfg mld_cfg;
792 1.1 bouyer u_quad_t mld_size;
793 1.1 bouyer struct mfi_ld_progress mld_progress;
794 1.1 bouyer uint16_t mld_clust_own_id;
795 1.1 bouyer uint8_t mld_res1;
796 1.1 bouyer uint8_t mld_res2;
797 1.1 bouyer uint8_t mld_inq_page83[64];
798 1.1 bouyer uint8_t mld_res[16];
799 1.1 bouyer } __packed;
800 1.1 bouyer
801 1.1 bouyer /* physical disk info from MR_DCMD_PD_GET_LIST */
802 1.1 bouyer struct mfi_pd_address {
803 1.1 bouyer uint16_t mpa_pd_id;
804 1.1 bouyer uint16_t mpa_enc_id;
805 1.1 bouyer uint8_t mpa_enc_index;
806 1.1 bouyer uint8_t mpa_enc_slot;
807 1.1 bouyer uint8_t mpa_scsi_type;
808 1.1 bouyer uint8_t mpa_port;
809 1.1 bouyer u_quad_t mpa_sas_address[2];
810 1.1 bouyer } __packed;
811 1.1 bouyer
812 1.1 bouyer struct mfi_pd_list {
813 1.1 bouyer uint32_t mpl_size;
814 1.1 bouyer uint32_t mpl_no_pd;
815 1.1 bouyer struct mfi_pd_address mpl_address[1];
816 1.1 bouyer } __packed;
817 1.1 bouyer #define MFI_PD_LIST_SIZE (256 * sizeof(struct mfi_pd_address) + 8)
818 1.1 bouyer
819 1.1 bouyer struct mfi_pd {
820 1.1 bouyer uint16_t mfp_id;
821 1.1 bouyer uint16_t mfp_seq;
822 1.1 bouyer } __packed;
823 1.1 bouyer
824 1.1 bouyer struct mfi_pd_progress {
825 1.1 bouyer uint32_t mfp_in_prog;
826 1.1 bouyer #define MFI_PD_PROG_RBLD 0x01
827 1.1 bouyer #define MFI_PD_PROG_PR 0x02
828 1.1 bouyer #define MFI_PD_PROG_CLEAR 0x04
829 1.1 bouyer struct mfi_progress mfp_rebuild;
830 1.1 bouyer struct mfi_progress mfp_patrol_read;
831 1.1 bouyer struct mfi_progress mfp_clear;
832 1.1 bouyer struct mfi_progress mfp_res[4];
833 1.1 bouyer } __packed;
834 1.1 bouyer
835 1.1 bouyer struct mfi_pd_details {
836 1.1 bouyer struct mfi_pd mpd_pd;
837 1.1 bouyer uint8_t mpd_inq_data[96];
838 1.1 bouyer uint8_t mpd_inq_page83[64];
839 1.1 bouyer uint8_t mpd_no_support;
840 1.1 bouyer uint8_t mpd_scsy_type;
841 1.1 bouyer uint8_t mpd_port;
842 1.1 bouyer uint8_t mpd_speed;
843 1.1 bouyer uint32_t mpd_mediaerr_cnt;
844 1.1 bouyer uint32_t mpd_othererr_cnt;
845 1.1 bouyer uint32_t mpd_predfail_cnt;
846 1.1 bouyer uint32_t mpd_last_pred_event;
847 1.1 bouyer uint16_t mpd_fw_state;
848 1.1 bouyer uint8_t mpd_rdy_for_remove;
849 1.1 bouyer uint8_t mpd_link_speed;
850 1.1 bouyer uint32_t mpd_ddf_state;
851 1.1 bouyer #define MFI_DDF_GUID_FORCED 0x01
852 1.1 bouyer #define MFI_DDF_PART_OF_VD 0x02
853 1.1 bouyer #define MFI_DDF_GLOB_HOTSPARE 0x04
854 1.1 bouyer #define MFI_DDF_HOTSPARE 0x08
855 1.1 bouyer #define MFI_DDF_FOREIGN 0x10
856 1.1 bouyer #define MFI_DDF_TYPE_MASK 0xf000
857 1.1 bouyer #define MFI_DDF_TYPE_UNKNOWN 0x0000
858 1.1 bouyer #define MFI_DDF_TYPE_PAR_SCSI 0x1000
859 1.1 bouyer #define MFI_DDF_TYPE_SAS 0x2000
860 1.1 bouyer #define MFI_DDF_TYPE_SATA 0x3000
861 1.1 bouyer #define MFI_DDF_TYPE_FC 0x4000
862 1.1 bouyer struct {
863 1.1 bouyer uint8_t mpp_cnt;
864 1.1 bouyer uint8_t mpp_severed;
865 1.1 bouyer uint8_t mpp_res[6];
866 1.1 bouyer u_quad_t mpp_sas_addr[4];
867 1.1 bouyer } __packed mpd_path;
868 1.1 bouyer u_quad_t mpd_size;
869 1.1 bouyer u_quad_t mpd_no_coerce_size;
870 1.1 bouyer u_quad_t mpd_coerce_size;
871 1.1 bouyer uint16_t mpd_enc_id;
872 1.1 bouyer uint8_t mpd_enc_idx;
873 1.1 bouyer uint8_t mpd_enc_slot;
874 1.1 bouyer struct mfi_pd_progress mpd_progress;
875 1.1 bouyer uint8_t mpd_bblock_full;
876 1.1 bouyer uint8_t mpd_unusable;
877 1.1 bouyer uint8_t mpd_res[218]; /* size is 512 */
878 1.1 bouyer } __packed;
879 1.1 bouyer
880 1.1 bouyer /* array configuration from MD_DCMD_CONF_GET */
881 1.1 bouyer struct mfi_array {
882 1.1 bouyer u_quad_t mar_smallest_pd;
883 1.1 bouyer uint8_t mar_no_disk;
884 1.1 bouyer uint8_t mar_res1;
885 1.1 bouyer uint16_t mar_array_ref;
886 1.1 bouyer uint8_t mar_res2[20];
887 1.1 bouyer struct {
888 1.1 bouyer struct mfi_pd mar_pd;
889 1.1 bouyer uint16_t mar_pd_state;
890 1.1 bouyer #define MFI_PD_UNCONFIG_GOOD 0x00
891 1.1 bouyer #define MFI_PD_UNCONFIG_BAD 0x01
892 1.1 bouyer #define MFI_PD_HOTSPARE 0x02
893 1.1 bouyer #define MFI_PD_OFFLINE 0x10
894 1.1 bouyer #define MFI_PD_FAILED 0x11
895 1.1 bouyer #define MFI_PD_REBUILD 0x14
896 1.1 bouyer #define MFI_PD_ONLINE 0x18
897 1.1 bouyer uint8_t mar_enc_pd;
898 1.1 bouyer uint8_t mar_enc_slot;
899 1.1 bouyer } pd[MFI_MAX_PD_ARRAY];
900 1.1 bouyer } __packed;
901 1.1 bouyer
902 1.1 bouyer struct mfi_hotspare {
903 1.1 bouyer struct mfi_pd mhs_pd;
904 1.1 bouyer uint8_t mhs_type;
905 1.1 bouyer #define MFI_PD_HS_DEDICATED 0x01
906 1.1 bouyer #define MFI_PD_HS_REVERTIBLE 0x02
907 1.1 bouyer #define MFI_PD_HS_ENC_AFFINITY 0x04
908 1.1 bouyer uint8_t mhs_res[2];
909 1.1 bouyer uint8_t mhs_array_max;
910 1.1 bouyer uint16_t mhs_array_ref[MFI_MAX_ARRAY_DEDICATED];
911 1.1 bouyer } __packed;
912 1.1 bouyer
913 1.1 bouyer struct mfi_conf {
914 1.1 bouyer uint32_t mfc_size;
915 1.1 bouyer uint16_t mfc_no_array;
916 1.1 bouyer uint16_t mfc_array_size;
917 1.1 bouyer uint16_t mfc_no_ld;
918 1.1 bouyer uint16_t mfc_ld_size;
919 1.1 bouyer uint16_t mfc_no_hs;
920 1.1 bouyer uint16_t mfc_hs_size;
921 1.1 bouyer uint8_t mfc_res[16];
922 1.1 bouyer /*
923 1.1 bouyer * XXX this is a ridiculous hack and does not reflect reality
924 1.1 bouyer * Structures are actually indexed and therefore need pointer
925 1.1 bouyer * math to reach. We need the size of this structure first so
926 1.1 bouyer * call it with the size of this structure and then use the returned
927 1.1 bouyer * values to allocate memory and do the transfer of the whole structure
928 1.1 bouyer * then calculate pointers to each of these structures.
929 1.1 bouyer */
930 1.1 bouyer struct mfi_array mfc_array[1];
931 1.1 bouyer struct mfi_ld_cfg mfc_ld[1];
932 1.1 bouyer struct mfi_hotspare mfc_hs[1];
933 1.1 bouyer } __packed;
934