mpc106reg.h revision 1.1 1 /* $NetBSD: mpc106reg.h,v 1.1 2007/05/01 05:00:55 garbled Exp $ */
2
3 /*-
4 * Copyright (c) 2001,2007 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Klaus J. Klein and Tim Rightnour
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #ifndef _DEV_IC_MPC106REG_H_
40 #define _DEV_IC_MPC106REG_H_
41
42 /*
43 * Register definitions for the Motorola MPC106 PCI Bridge/Memory
44 * Controller (PCIB/MC), as found in:
45 *
46 * MPC106 PCI Bridge/Memory Controller User's Manual,
47 * Motorola Publication Number MPC106UM/AD.
48 */
49
50 #define MPC106_PMCR1 0x70 /* Power Management configuration */
51 #define MPC106_PMCR2 0x72 /* PMC register 2 */
52 #define MPC106_ODCR 0x73 /* Output Driver Control Register */
53 #define MPC106_MEMSTARTADDR1 0x80 /* Memory starting address 1 */
54 #define MPC106_MEMSTARTADDR2 0x84 /* Memory starting address 2 */
55 #define MPC106_EXTMEMSTARTADDR1 0x88 /* Extd. memory starting address 1 */
56 #define MPC106_EXTMEMSTARTADDR2 0x8c /* Extd. memory starting address 2 */
57 #define MPC106_MEMENDADDR1 0x90 /* Memory ending address 1 */
58 #define MPC106_MEMENDADDR2 0x94 /* Memory ending address 2 */
59 #define MPC106_EXTMEMENDADDR1 0x98 /* Extd. memory ending address 1 */
60 #define MPC106_EXTMEMENDADDR2 0x9c /* Extd. memory ending address 2 */
61 #define MPC106_MEMEN 0xa0 /* Memory enable */
62 #define MPC106_PICR1 0xa8 /* Processor Interface Config 1 */
63 #define MPC106_PICR1_CBA_MASK 0xff000000 /* Copy-back addr mask */
64 #define MPC106_PICR1_BREAD_WS 0x00c00000 /* Burst read wait states: */
65 #define MPC106_PICR1_BREAD_WS0 0x00000000 /* 0 wait states */
66 #define MPC106_PICR1_BREAD_WS1 0x00400000 /* 1 wait state */
67 #define MPC106_PICR1_BREAD_WS2 0x00800000 /* 2 wait states */
68 #define MPC106_PICR1_BREAD_WS3 0x00c00000 /* 3 wait states */
69 #define MPC106_PICR1_CACHE_1G 0x00200000 /* Cache 0-1G only */
70 #define MPC106_PICR1_RCS0 0x00100000 /* ROM on 0:PCI, 1:60x bus */
71 #define MPC106_PICR1_XIO_MODE 0x00080000 /* 0:Contig, 1:Discontig mode */
72 #define MPC106_PICR1_PROC_TYPE 0x00060000 /* Processor type */
73 #define MPC106_PICR1_PROC_TYPE_601 0x00000000
74 #define MPC106_PICR1_PROC_TYPE_RSVD 0x00020000
75 #define MPC106_PICR1_PROC_TYPE_603 0x00040000 /* also 740/750 */
76 #define MPC106_PICR1_PROC_TYPE_604 0x00060000
77 #define MPC106_PICR1_XATS 0x00010000 /* Address map 0:B, 1:A */
78 #define MPC106_PICR1_MP_ID 0x0000c000 /* Multiprocessor identifier */
79 /* 2 bits describe which proc is reading this reg, 0-3 */
80 #define MPC106_PICR1_LBA_EN 0x00002000 /* Local bus slave enable */
81 #define MPC106_PICR1_FLASHWR_EN 0x00001000 /* Flash writes enable */
82 #define MPC106_PICR1_MCP_EN 0x00000800 /* Machine check enable */
83 #define MPC106_PICR1_TEA_EN 0x00000400 /* Transfer error enable */
84 #define MPC106_PICR1_DPARK 0x00000200 /* Data bus park */
85 #define MPC106_PICR1_EXT_L2_EN 0x00000100 /* external l2 enable */
86 #define MPC106_PICR1_NO_PORT_REGS 0x00000080 /* Implement ext. conf regs */
87 #define MPC106_PICR1_ST_GATH_EN 0x00000040 /* Store gathering enable */
88 #define MPC106_PICR1_LE_MODE 0x00000020 /* 0:Big, 1:Little endian */
89 #define MPC106_PICR1_LOOP_SNOOP 0x00000010 /* Snoop looping enable */
90 #define MPC106_PICR1_APARK 0x00000008 /* Address bus park */
91 #define MPC106_PICR1_SPECREADS 0x00000004 /* Speculative read enable */
92 #define MPC106_PICR1_L2_MP 0x00000003 /* L2/multiproc config: */
93 /* must be read with MPC106_PICR1_EXT_L2_EN :
94 * L2_EN L2_MP Meaning
95 * 0 00 Uniprocessor/none
96 * 0 01 internal conrol/write-through
97 * 0 10 internal control/write-back
98 * 0 11 Multiproc/none
99 * 1 00 Uniprocessor/external L2
100 * 1 11 Multiproc/external L2
101 */
102 #define MPC106_PICR1_L2_MP_NONE 0x00000000 /* Uniprocessor/none */
103 #define MPC106_PICR1_L2_MP_WT 0x00000001 /* Write-through */
104 #define MPC106_PICR1_L2_MP_WB 0x00000002 /* Write-back */
105 #define MPC106_PICR1_L2_MP_MP 0x00000003 /* Multiprocessor */
106 #define MPC106_PICR2 0xac /* Processor Interface Config 2 */
107 #define MPC106_PICR2_L2_UPD_EN 0x80000000 /* Service L2 cache misses */
108 #define MPC106_PICR2_L2_EN 0x40000000 /* L2 cache internal enable */
109 /* also available at 0x81C */
110 #define MPC106_PICR2_NOSERCFG 0x20000000 /* serialized config writes */
111 #define MPC106_PICR2_FLUSH_L2 0x10000000 /* 0->1: flush L2 cache */
112 #define MPC106_PICR2_NOSNOOP_EN 0x08000000 /* snoop transactions */
113 #define MPC106_PICR2_CF_FF0_LOC 0x04000000 /* ROM remapping enable */
114 #define MPC106_PICR2_FLASH_LOCK 0x02000000 /* Flash write lockout */
115 #define MPC106_PICR2_FAST_L2_MODE 0x01000000 /* Fast L2 mode timing */
116 #define MPC106_PICR2_DATA_RAM_TYPE 0x00c00000 /* L2 data RAM type */
117 #define MPC106_PICR2_DATA_RAM_TYPE_SYNCBRST 0x00000000
118 #define MPC106_PICR2_DATA_RAM_TYPE_PIPEBRST 0x00400000
119 #define MPC106_PICR2_DATA_RAM_TYPE_ASYNC 0x00800000
120 #define MPC106_PICR2_DATA_RAM_TYPE_RSVD1 0x00c00000
121 #define MPC106_PICR2_WMODE 0x00300000 /* SRAM write timing */
122 #define MPC106_PICR2_WMODE_NORMAL 0x00000000 /* norm w/o partial update */
123 #define MPC106_PICR2_WMODE_NORMAL_PART 0x00100000 /* norm with part upd. */
124 #define MPC106_PICR2_WMODE_DELAYED 0x00200000
125 #define MPC106_PICR2_WMODE_EARLY 0x00300000
126 #define MPC106_PICR2_SNOOP_WS 0x000c0000 /* Snoop wait states: */
127 #define MPC106_PICR2_SNOOP_WS0 0x00000000 /* 0 wait states */
128 #define MPC106_PICR2_SNOOP_WS1 0x00040000 /* 1 wait state */
129 #define MPC106_PICR2_SNOOP_WS2 0x00080000 /* 2 wait states */
130 #define MPC106_PICR2_SNOOP_WS3 0x000c0000 /* 3 wait states */
131 #define MPC106_PICR2_MOD_HIGH 0x00020000 /* Cache modified polarity */
132 #define MPC106_PICR2_HIT_HIGH 0x00010000 /* Cache hit polarity */
133 #define MPC106_PICR2_RSVD2 0x00008000
134 #define MPC106_PICR2_ADDR_ONLY_DISABLE 0x00004000 /* L2 ignores CLEAN/
135 FLUSH/KILL ops */
136 #define MPC106_PICR2_HOLD 0x00002000 /* L2 tag address hold */
137 #define MPC106_PICR2_INV_MODE 0x00001000 /* L2 invalidate mode enable */
138 #define MPC106_PICR2_RWITM 0x00000800 /* read with intent to modify
139 line-fill disable */
140 #define MPC106_PICR2_L2_HIT_DELAY 0x0000600 /* L2 hit delay */
141 #define MPC106_PICR2_L2_HIT_DELAYRSVD 0x0000000 /* reserved */
142 #define MPC106_PICR2_L2_HIT_DELAY1 0x0000200 /* 1 clock cycle */
143 #define MPC106_PICR2_L2_HIT_DELAY2 0x0000400 /* 2 clock cycles */
144 #define MPC106_PICR2_L2_HIT_DELAY3 0x0000600 /* 3 clock cycles */
145 #define MPC106_PICR2_BANKS 0x00000100 /* L2: nrof banks */
146 #define MPC106_PICR2_FAST_CASTOUT 0x00000080 /* L2 Fast castout timing */
147 #define MPC106_PICR2_TOE_WIDTH 0x00000040 /* TOE 0:2, 1:3 clock cycles */
148 #define MPC106_PICR2_L2_SIZE 0x00000030 /* L2 cache size */
149 #define MPC106_PICR2_L2_SIZE_256K 0x00000000
150 #define MPC106_PICR2_L2_SIZE_512K 0x00000010
151 #define MPC106_PICR2_L2_SIZE_1M 0x00000020
152 #define MPC106_PICR2_L2_SIZE_RSVD 0x00000030
153 #define MPC106_PICR2_APHASE_WS 0x0000000c /* Addr. phase wait states: */
154 #define MPC106_PICR2_APHASE_WS0 0x00000000 /* 0 clock cycles */
155 #define MPC106_PICR2_APHASE_WS1 0x00000004 /* 1 clock cycle */
156 #define MPC106_PICR2_APHASE_WS2 0x00000008 /* 2 clock cycles */
157 #define MPC106_PICR2_APHASE_WS3 0x0000000c /* 3 clock cycles */
158 #define MPC106_PICR2_DOE 0x00000002 /* L2 first data read timing */
159 #define MPC106_PICR2_WDATA 0x00000001 /* L2 first data write timing*/
160 #define MPC106_ECC_SBECR 0xb8 /* ECC single bit err count reg */
161 #define MPC106_ECC_SBETR 0xb9 /* ECC single bit error trigger */
162 #define MPC106_AOVPR1 0xba /* Alt. OS-visible parameters 1 */
163 #define MPC106_AOVPR2 0xbb /* Alt. OS-visible parameters 2 */
164 #define MPC106_ERRENR1 0xc0 /* Error Enabling ter 1 */
165 #define MPC106_ERRDR1 0xc1 /* Error Detection Register 1 */
166 #define MPC106_60xBUSERRSTATR 0xc3 /* 60x Bus Error Status Register */
167 #define MPC106_ERRENR2 0xc4 /* Error Enabling Register 2 */
168 #define MPC106_ERRDR2 0xc5 /* Error Detection Register 2 */
169 #define MPC106_PCIBUSERRSTATR 0xc7 /* PCI Bus Error Status Register */
170 #define MPC106_ERRADDRR 0xc8 /* 60x/PCI Error Address Register */
171 #define MPC106_ESCR1 0xe0 /* emulation support conf reg 1 */
172 #define MPC106_ESCR2 0xe8 /* emulation support conf reg 2 */
173 #define MPC106_MMSR1 0xe4 /* modified memory status reg 1 */
174 #define MPC106_MMSR2 0xec /* modified memory status reg 2 */
175 #define MPC106_MEMCTRLCR1 0xf0 /* Memory control configuration 1 */
176 #define MPC106_MEMCTRLCR2 0xf4 /* Memory control configuration 2 */
177 #define MPC106_MEMCTRLCR3 0xf8 /* Memory control configuration 3 */
178 #define MPC106_MEMCTRLCR4 0xfc /* Memory control configuration 4 */
179
180 #define MPC106_ECR1 0x092 /* External config register 1 (LE mode) */
181 #define MPC106_ECR2 0x81C /* External config register 2 */
182 #define MPC106_ECR2_L2_UPD 0x80 /* same as bit31 of PICR2 */
183 #define MPC106_ECR2_L2_EN 0x40 /* L2 cache enable */
184 #define MPC106_ECR2_TEA_EN 0x20 /* TEA enable */
185 #define MPC106_ECR2_L2_FLUSH 0x10 /* l2 cache flush */
186 #define MPC106_ECR3 0x850
187
188 #endif /* !_DEV_IC_MPC106REG_H_ */
189