mtd803.c revision 1.26 1 1.26 matt /* $NetBSD: mtd803.c,v 1.26 2012/07/22 14:32:57 matt Exp $ */
2 1.1 martin
3 1.1 martin /*-
4 1.1 martin *
5 1.1 martin * Copyright (c) 2002 The NetBSD Foundation, Inc.
6 1.1 martin * All rights reserved.
7 1.1 martin *
8 1.1 martin * This code is derived from software contributed to The NetBSD Foundation
9 1.1 martin * by Peter Bex <Peter.Bex (at) student.kun.nl>.
10 1.1 martin *
11 1.1 martin * Redistribution and use in source and binary forms, with or without
12 1.1 martin * modification, are permitted provided that the following conditions
13 1.1 martin * are met:
14 1.1 martin * 1. Redistributions of source code must retain the above copyright
15 1.1 martin * notice, this list of conditions and the following disclaimer.
16 1.1 martin * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 martin * notice, this list of conditions and the following disclaimer in the
18 1.1 martin * documentation and/or other materials provided with the distribution.
19 1.1 martin *
20 1.1 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 martin * POSSIBILITY OF SUCH DAMAGE.
31 1.1 martin */
32 1.1 martin
33 1.1 martin /*
34 1.1 martin * TODO:
35 1.1 martin * - Most importantly, get some bus_dmamap_syncs in the correct places.
36 1.1 martin * I don't have access to a computer with PCI other than i386, and i386
37 1.1 martin * is just such a machine where dmamap_syncs don't do anything.
38 1.1 martin * - Powerhook for when resuming after standby.
39 1.16 ad * - Watchdog stuff doesn't work yet, the system crashes.
40 1.1 martin * - There seems to be a CardBus version of the card. (see datasheet)
41 1.1 martin * Perhaps a detach function is necessary then? (free buffs, stop rx/tx etc)
42 1.1 martin * - When you enable the TXBUN (Tx buffer unavailable) interrupt, it gets
43 1.1 martin * raised every time a packet is sent. Strange, since everything works anyway
44 1.1 martin */
45 1.3 lukem
46 1.3 lukem #include <sys/cdefs.h>
47 1.26 matt __KERNEL_RCSID(0, "$NetBSD: mtd803.c,v 1.26 2012/07/22 14:32:57 matt Exp $");
48 1.1 martin
49 1.1 martin
50 1.1 martin #include <sys/param.h>
51 1.1 martin #include <sys/mbuf.h>
52 1.1 martin #include <sys/systm.h>
53 1.1 martin #include <sys/device.h>
54 1.1 martin #include <sys/socket.h>
55 1.1 martin #include <sys/ioctl.h>
56 1.1 martin #include <sys/syslog.h>
57 1.1 martin
58 1.1 martin #include <net/if.h>
59 1.1 martin #include <net/if_ether.h>
60 1.1 martin #include <net/if_media.h>
61 1.1 martin
62 1.1 martin #ifdef INET
63 1.1 martin #include <netinet/in.h>
64 1.1 martin #include <netinet/if_inarp.h>
65 1.1 martin #include <netinet/in_systm.h>
66 1.1 martin #include <netinet/in_var.h>
67 1.1 martin #include <netinet/ip.h>
68 1.1 martin #endif
69 1.1 martin
70 1.1 martin #include <net/bpf.h>
71 1.1 martin #include <net/bpfdesc.h>
72 1.1 martin
73 1.15 ad #include <sys/bus.h>
74 1.1 martin
75 1.1 martin #include <dev/ic/mtd803reg.h>
76 1.1 martin #include <dev/ic/mtd803var.h>
77 1.1 martin #include <dev/mii/mii.h>
78 1.1 martin #include <dev/mii/miivar.h>
79 1.1 martin
80 1.1 martin /*
81 1.1 martin * Device driver for the MTD803 3-in-1 Fast Ethernet Controller
82 1.1 martin * Written by Peter Bex (peter.bex (at) student.kun.nl)
83 1.1 martin *
84 1.1 martin * Datasheet at: http://www.myson.com.tw or http://www.century-semi.com
85 1.1 martin */
86 1.1 martin
87 1.1 martin #define MTD_READ_1(sc, reg) \
88 1.1 martin bus_space_read_1((sc)->bus_tag, (sc)->bus_handle, (reg))
89 1.1 martin #define MTD_WRITE_1(sc, reg, data) \
90 1.1 martin bus_space_write_1((sc)->bus_tag, (sc)->bus_handle, (reg), (data))
91 1.1 martin
92 1.1 martin #define MTD_READ_2(sc, reg) \
93 1.1 martin bus_space_read_2((sc)->bus_tag, (sc)->bus_handle, (reg))
94 1.1 martin #define MTD_WRITE_2(sc, reg, data) \
95 1.1 martin bus_space_write_2((sc)->bus_tag, (sc)->bus_handle, (reg), (data))
96 1.1 martin
97 1.1 martin #define MTD_READ_4(sc, reg) \
98 1.1 martin bus_space_read_4((sc)->bus_tag, (sc)->bus_handle, (reg))
99 1.1 martin #define MTD_WRITE_4(sc, reg, data) \
100 1.1 martin bus_space_write_4((sc)->bus_tag, (sc)->bus_handle, (reg), (data))
101 1.1 martin
102 1.1 martin #define MTD_SETBIT(sc, reg, x) \
103 1.1 martin MTD_WRITE_4((sc), (reg), MTD_READ_4((sc), (reg)) | (x))
104 1.1 martin #define MTD_CLRBIT(sc, reg, x) \
105 1.1 martin MTD_WRITE_4((sc), (reg), MTD_READ_4((sc), (reg)) & ~(x))
106 1.1 martin
107 1.1 martin #define ETHER_CRC32(buf, len) (ether_crc32_be((buf), (len)))
108 1.1 martin
109 1.22 cegger int mtd_mii_readreg(device_t, int, int);
110 1.22 cegger void mtd_mii_writereg(device_t, int, int, int);
111 1.26 matt void mtd_mii_statchg(struct ifnet *);
112 1.7 perry
113 1.7 perry void mtd_start(struct ifnet *);
114 1.7 perry void mtd_stop(struct ifnet *, int);
115 1.13 christos int mtd_ioctl(struct ifnet *, u_long, void *);
116 1.7 perry void mtd_setmulti(struct mtd_softc *);
117 1.7 perry void mtd_watchdog(struct ifnet *);
118 1.7 perry
119 1.7 perry int mtd_init(struct ifnet *);
120 1.7 perry void mtd_reset(struct mtd_softc *);
121 1.7 perry void mtd_shutdown(void *);
122 1.7 perry int mtd_init_desc(struct mtd_softc *);
123 1.7 perry int mtd_put(struct mtd_softc *, int, struct mbuf *);
124 1.7 perry struct mbuf *mtd_get(struct mtd_softc *, int, int);
125 1.7 perry
126 1.7 perry int mtd_rxirq(struct mtd_softc *);
127 1.7 perry int mtd_txirq(struct mtd_softc *);
128 1.7 perry int mtd_bufirq(struct mtd_softc *);
129 1.1 martin
130 1.1 martin
131 1.1 martin int
132 1.18 dyoung mtd_config(struct mtd_softc *sc)
133 1.1 martin {
134 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
135 1.1 martin int i;
136 1.1 martin
137 1.1 martin /* Read station address */
138 1.1 martin for (i = 0; i < ETHER_ADDR_LEN; ++i)
139 1.1 martin sc->eaddr[i] = MTD_READ_1(sc, MTD_PAR0 + i);
140 1.1 martin
141 1.1 martin /* Initialize ifnet structure */
142 1.19 cegger memcpy(ifp->if_xname, device_xname(&sc->dev), IFNAMSIZ);
143 1.1 martin ifp->if_softc = sc;
144 1.1 martin ifp->if_init = mtd_init;
145 1.1 martin ifp->if_start = mtd_start;
146 1.1 martin ifp->if_stop = mtd_stop;
147 1.1 martin ifp->if_ioctl = mtd_ioctl;
148 1.1 martin ifp->if_watchdog = mtd_watchdog;
149 1.1 martin ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
150 1.1 martin IFQ_SET_READY(&ifp->if_snd);
151 1.1 martin
152 1.1 martin /* Setup MII interface */
153 1.1 martin sc->mii.mii_ifp = ifp;
154 1.1 martin sc->mii.mii_readreg = mtd_mii_readreg;
155 1.1 martin sc->mii.mii_writereg = mtd_mii_writereg;
156 1.1 martin sc->mii.mii_statchg = mtd_mii_statchg;
157 1.1 martin
158 1.17 dyoung sc->ethercom.ec_mii = &sc->mii;
159 1.17 dyoung ifmedia_init(&sc->mii.mii_media, 0, ether_mediachange,
160 1.17 dyoung ether_mediastatus);
161 1.1 martin
162 1.1 martin mii_attach(&sc->dev, &sc->mii, 0xffffffff, MII_PHY_ANY, 0, 0);
163 1.1 martin
164 1.1 martin if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
165 1.19 cegger aprint_error_dev(&sc->dev, "Unable to configure MII\n");
166 1.1 martin return 1;
167 1.1 martin } else {
168 1.1 martin ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
169 1.1 martin }
170 1.1 martin
171 1.1 martin if (mtd_init_desc(sc))
172 1.1 martin return 1;
173 1.1 martin
174 1.1 martin /* Attach interface */
175 1.1 martin if_attach(ifp);
176 1.1 martin ether_ifattach(ifp, sc->eaddr);
177 1.1 martin
178 1.1 martin /* Initialise random source */
179 1.25 tls rnd_attach_source(&sc->rnd_src, device_xname(&sc->dev),
180 1.25 tls RND_TYPE_NET, 0);
181 1.1 martin
182 1.1 martin /* Add shutdown hook to reset card when we reboot */
183 1.1 martin sc->sd_hook = shutdownhook_establish(mtd_shutdown, sc);
184 1.1 martin
185 1.1 martin return 0;
186 1.1 martin }
187 1.1 martin
188 1.1 martin
189 1.1 martin /*
190 1.1 martin * mtd_init
191 1.1 martin * Must be called at splnet()
192 1.1 martin */
193 1.1 martin int
194 1.18 dyoung mtd_init(struct ifnet *ifp)
195 1.1 martin {
196 1.1 martin struct mtd_softc *sc = ifp->if_softc;
197 1.1 martin
198 1.1 martin mtd_reset(sc);
199 1.1 martin
200 1.1 martin /*
201 1.1 martin * Set cache alignment and burst length. Don't really know what these
202 1.1 martin * mean, so their values are probably suboptimal.
203 1.1 martin */
204 1.1 martin MTD_WRITE_4(sc, MTD_BCR, MTD_BCR_BLEN16);
205 1.1 martin
206 1.4 martin MTD_WRITE_4(sc, MTD_RXTXR, MTD_TX_STFWD | MTD_TX_FDPLX);
207 1.1 martin
208 1.1 martin /* Promiscuous mode? */
209 1.1 martin if (ifp->if_flags & IFF_PROMISC)
210 1.1 martin MTD_SETBIT(sc, MTD_RXTXR, MTD_RX_PROM);
211 1.1 martin else
212 1.1 martin MTD_CLRBIT(sc, MTD_RXTXR, MTD_RX_PROM);
213 1.1 martin
214 1.1 martin /* Broadcast mode? */
215 1.1 martin if (ifp->if_flags & IFF_BROADCAST)
216 1.1 martin MTD_SETBIT(sc, MTD_RXTXR, MTD_RX_ABROAD);
217 1.1 martin else
218 1.1 martin MTD_CLRBIT(sc, MTD_RXTXR, MTD_RX_ABROAD);
219 1.1 martin
220 1.1 martin mtd_setmulti(sc);
221 1.1 martin
222 1.1 martin /* Enable interrupts */
223 1.1 martin MTD_WRITE_4(sc, MTD_IMR, MTD_IMR_MASK);
224 1.1 martin MTD_WRITE_4(sc, MTD_ISR, MTD_ISR_ENABLE);
225 1.1 martin
226 1.1 martin /* Set descriptor base addresses */
227 1.1 martin MTD_WRITE_4(sc, MTD_TXLBA, htole32(sc->desc_dma_map->dm_segs[0].ds_addr
228 1.1 martin + sizeof(struct mtd_desc) * MTD_NUM_RXD));
229 1.1 martin MTD_WRITE_4(sc, MTD_RXLBA,
230 1.1 martin htole32(sc->desc_dma_map->dm_segs[0].ds_addr));
231 1.1 martin
232 1.1 martin /* Enable receiver and transmitter */
233 1.1 martin MTD_SETBIT(sc, MTD_RXTXR, MTD_RX_ENABLE);
234 1.1 martin MTD_SETBIT(sc, MTD_RXTXR, MTD_TX_ENABLE);
235 1.1 martin
236 1.1 martin /* Interface is running */
237 1.1 martin ifp->if_flags |= IFF_RUNNING;
238 1.1 martin ifp->if_flags &= ~IFF_OACTIVE;
239 1.1 martin
240 1.1 martin return 0;
241 1.1 martin }
242 1.1 martin
243 1.1 martin
244 1.1 martin int
245 1.18 dyoung mtd_init_desc(struct mtd_softc *sc)
246 1.1 martin {
247 1.1 martin int rseg, err, i;
248 1.1 martin bus_dma_segment_t seg;
249 1.1 martin bus_size_t size;
250 1.1 martin
251 1.1 martin /* Allocate memory for descriptors */
252 1.1 martin size = (MTD_NUM_RXD + MTD_NUM_TXD) * sizeof(struct mtd_desc);
253 1.1 martin
254 1.1 martin /* Allocate DMA-safe memory */
255 1.1 martin if ((err = bus_dmamem_alloc(sc->dma_tag, size, MTD_DMA_ALIGN,
256 1.1 martin 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
257 1.19 cegger aprint_error_dev(&sc->dev, "unable to allocate DMA buffer, error = %d\n", err);
258 1.1 martin return 1;
259 1.1 martin }
260 1.1 martin
261 1.1 martin /* Map memory to kernel addressable space */
262 1.1 martin if ((err = bus_dmamem_map(sc->dma_tag, &seg, 1, size,
263 1.13 christos (void **)&sc->desc, BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
264 1.19 cegger aprint_error_dev(&sc->dev, "unable to map DMA buffer, error = %d\n", err);
265 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
266 1.1 martin return 1;
267 1.1 martin }
268 1.1 martin
269 1.1 martin /* Create a DMA map */
270 1.1 martin if ((err = bus_dmamap_create(sc->dma_tag, size, 1,
271 1.1 martin size, 0, BUS_DMA_NOWAIT, &sc->desc_dma_map)) != 0) {
272 1.19 cegger aprint_error_dev(&sc->dev, "unable to create DMA map, error = %d\n", err);
273 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
274 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
275 1.1 martin return 1;
276 1.1 martin }
277 1.1 martin
278 1.1 martin /* Load the DMA map */
279 1.1 martin if ((err = bus_dmamap_load(sc->dma_tag, sc->desc_dma_map, sc->desc,
280 1.1 martin size, NULL, BUS_DMA_NOWAIT)) != 0) {
281 1.19 cegger aprint_error_dev(&sc->dev, "unable to load DMA map, error = %d\n",
282 1.19 cegger err);
283 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->desc_dma_map);
284 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
285 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
286 1.1 martin return 1;
287 1.1 martin }
288 1.1 martin
289 1.1 martin /* Allocate memory for the buffers */
290 1.1 martin size = MTD_NUM_RXD * MTD_RXBUF_SIZE + MTD_NUM_TXD * MTD_TXBUF_SIZE;
291 1.1 martin
292 1.1 martin /* Allocate DMA-safe memory */
293 1.1 martin if ((err = bus_dmamem_alloc(sc->dma_tag, size, MTD_DMA_ALIGN,
294 1.1 martin 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
295 1.19 cegger aprint_error_dev(&sc->dev, "unable to allocate DMA buffer, error = %d\n",
296 1.19 cegger err);
297 1.1 martin
298 1.1 martin /* Undo DMA map for descriptors */
299 1.1 martin bus_dmamap_unload(sc->dma_tag, sc->desc_dma_map);
300 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->desc_dma_map);
301 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
302 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
303 1.1 martin return 1;
304 1.1 martin }
305 1.1 martin
306 1.1 martin /* Map memory to kernel addressable space */
307 1.1 martin if ((err = bus_dmamem_map(sc->dma_tag, &seg, 1, size,
308 1.1 martin &sc->buf, BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
309 1.19 cegger aprint_error_dev(&sc->dev, "unable to map DMA buffer, error = %d\n",
310 1.19 cegger err);
311 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
312 1.1 martin
313 1.1 martin /* Undo DMA map for descriptors */
314 1.1 martin bus_dmamap_unload(sc->dma_tag, sc->desc_dma_map);
315 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->desc_dma_map);
316 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
317 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
318 1.1 martin return 1;
319 1.1 martin }
320 1.1 martin
321 1.1 martin /* Create a DMA map */
322 1.1 martin if ((err = bus_dmamap_create(sc->dma_tag, size, 1,
323 1.1 martin size, 0, BUS_DMA_NOWAIT, &sc->buf_dma_map)) != 0) {
324 1.19 cegger aprint_error_dev(&sc->dev, "unable to create DMA map, error = %d\n",
325 1.19 cegger err);
326 1.1 martin bus_dmamem_unmap(sc->dma_tag, sc->buf, size);
327 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
328 1.1 martin
329 1.1 martin /* Undo DMA map for descriptors */
330 1.1 martin bus_dmamap_unload(sc->dma_tag, sc->desc_dma_map);
331 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->desc_dma_map);
332 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
333 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
334 1.1 martin return 1;
335 1.1 martin }
336 1.1 martin
337 1.1 martin /* Load the DMA map */
338 1.1 martin if ((err = bus_dmamap_load(sc->dma_tag, sc->buf_dma_map, sc->buf,
339 1.1 martin size, NULL, BUS_DMA_NOWAIT)) != 0) {
340 1.19 cegger aprint_error_dev(&sc->dev, "unable to load DMA map, error = %d\n",
341 1.19 cegger err);
342 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->buf_dma_map);
343 1.1 martin bus_dmamem_unmap(sc->dma_tag, sc->buf, size);
344 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
345 1.1 martin
346 1.1 martin /* Undo DMA map for descriptors */
347 1.1 martin bus_dmamap_unload(sc->dma_tag, sc->desc_dma_map);
348 1.1 martin bus_dmamap_destroy(sc->dma_tag, sc->desc_dma_map);
349 1.13 christos bus_dmamem_unmap(sc->dma_tag, (void *)sc->desc, size);
350 1.1 martin bus_dmamem_free(sc->dma_tag, &seg, rseg);
351 1.1 martin return 1;
352 1.1 martin }
353 1.1 martin
354 1.1 martin /* Descriptors are stored as a circular linked list */
355 1.1 martin /* Fill in rx descriptors */
356 1.1 martin for (i = 0; i < MTD_NUM_RXD; ++i) {
357 1.1 martin sc->desc[i].stat = MTD_RXD_OWNER;
358 1.2 wiz if (i == MTD_NUM_RXD - 1) { /* Last descriptor */
359 1.1 martin /* Link back to first rx descriptor */
360 1.1 martin sc->desc[i].next =
361 1.1 martin htole32(sc->desc_dma_map->dm_segs[0].ds_addr);
362 1.1 martin } else {
363 1.1 martin /* Link forward to next rx descriptor */
364 1.1 martin sc->desc[i].next =
365 1.1 martin htole32(sc->desc_dma_map->dm_segs[0].ds_addr
366 1.1 martin + (i + 1) * sizeof(struct mtd_desc));
367 1.1 martin }
368 1.1 martin sc->desc[i].conf = MTD_RXBUF_SIZE & MTD_RXD_CONF_BUFS;
369 1.1 martin /* Set buffer's address */
370 1.1 martin sc->desc[i].data = htole32(sc->buf_dma_map->dm_segs[0].ds_addr
371 1.1 martin + i * MTD_RXBUF_SIZE);
372 1.1 martin }
373 1.1 martin
374 1.1 martin /* Fill in tx descriptors */
375 1.1 martin for (/* i = MTD_NUM_RXD */; i < (MTD_NUM_TXD + MTD_NUM_RXD); ++i) {
376 1.1 martin sc->desc[i].stat = 0; /* At least, NOT MTD_TXD_OWNER! */
377 1.1 martin if (i == (MTD_NUM_RXD + MTD_NUM_TXD - 1)) { /* Last descr */
378 1.1 martin /* Link back to first tx descriptor */
379 1.1 martin sc->desc[i].next =
380 1.1 martin htole32(sc->desc_dma_map->dm_segs[0].ds_addr
381 1.1 martin +MTD_NUM_RXD * sizeof(struct mtd_desc));
382 1.1 martin } else {
383 1.1 martin /* Link forward to next tx descriptor */
384 1.1 martin sc->desc[i].next =
385 1.1 martin htole32(sc->desc_dma_map->dm_segs[0].ds_addr
386 1.1 martin + (i + 1) * sizeof(struct mtd_desc));
387 1.1 martin }
388 1.1 martin /* sc->desc[i].conf = MTD_TXBUF_SIZE & MTD_TXD_CONF_BUFS; */
389 1.1 martin /* Set buffer's address */
390 1.1 martin sc->desc[i].data = htole32(sc->buf_dma_map->dm_segs[0].ds_addr
391 1.1 martin + MTD_NUM_RXD * MTD_RXBUF_SIZE
392 1.1 martin + (i - MTD_NUM_RXD) * MTD_TXBUF_SIZE);
393 1.1 martin }
394 1.1 martin
395 1.1 martin return 0;
396 1.1 martin }
397 1.1 martin
398 1.1 martin
399 1.1 martin void
400 1.26 matt mtd_mii_statchg(struct ifnet *ifp)
401 1.1 martin {
402 1.1 martin /* Should we do something here? :) */
403 1.1 martin }
404 1.1 martin
405 1.1 martin
406 1.1 martin int
407 1.18 dyoung mtd_mii_readreg(device_t self, int phy, int reg)
408 1.1 martin {
409 1.18 dyoung struct mtd_softc *sc = device_private(self);
410 1.1 martin
411 1.1 martin return (MTD_READ_2(sc, MTD_PHYBASE + reg * 2));
412 1.1 martin }
413 1.1 martin
414 1.1 martin
415 1.1 martin void
416 1.18 dyoung mtd_mii_writereg(device_t self, int phy, int reg, int val)
417 1.1 martin {
418 1.18 dyoung struct mtd_softc *sc = device_private(self);
419 1.1 martin
420 1.1 martin MTD_WRITE_2(sc, MTD_PHYBASE + reg * 2, val);
421 1.1 martin }
422 1.1 martin
423 1.1 martin
424 1.1 martin int
425 1.18 dyoung mtd_put(struct mtd_softc *sc, int index, struct mbuf *m)
426 1.1 martin {
427 1.1 martin int len, tlen;
428 1.13 christos char *buf = (char *)sc->buf + MTD_NUM_RXD * MTD_RXBUF_SIZE
429 1.1 martin + index * MTD_TXBUF_SIZE;
430 1.1 martin struct mbuf *n;
431 1.1 martin
432 1.1 martin for (tlen = 0; m != NULL; m = n) {
433 1.1 martin len = m->m_len;
434 1.1 martin if (len == 0) {
435 1.1 martin MFREE(m, n);
436 1.1 martin continue;
437 1.1 martin } else if (tlen > MTD_TXBUF_SIZE) {
438 1.1 martin /* XXX FIXME: No idea what to do here. */
439 1.19 cegger aprint_error_dev(&sc->dev, "packet too large! Size = %i\n",
440 1.19 cegger tlen);
441 1.1 martin MFREE(m, n);
442 1.1 martin continue;
443 1.1 martin }
444 1.13 christos memcpy(buf, mtod(m, void *), len);
445 1.1 martin buf += len;
446 1.1 martin tlen += len;
447 1.1 martin MFREE(m, n);
448 1.1 martin }
449 1.1 martin sc->desc[MTD_NUM_RXD + index].conf = MTD_TXD_CONF_PAD | MTD_TXD_CONF_CRC
450 1.1 martin | MTD_TXD_CONF_IRQC
451 1.1 martin | ((tlen << MTD_TXD_PKTS_SHIFT) & MTD_TXD_CONF_PKTS)
452 1.1 martin | (tlen & MTD_TXD_CONF_BUFS);
453 1.1 martin
454 1.1 martin return tlen;
455 1.1 martin }
456 1.1 martin
457 1.1 martin
458 1.1 martin void
459 1.18 dyoung mtd_start(struct ifnet *ifp)
460 1.1 martin {
461 1.1 martin struct mtd_softc *sc = ifp->if_softc;
462 1.1 martin struct mbuf *m;
463 1.1 martin int len;
464 1.1 martin int first_tx = sc->cur_tx;
465 1.1 martin
466 1.1 martin /* Don't transmit when the interface is busy or inactive */
467 1.1 martin if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
468 1.1 martin return;
469 1.1 martin
470 1.1 martin for (;;) {
471 1.1 martin IF_DEQUEUE(&ifp->if_snd, m);
472 1.1 martin
473 1.1 martin if (m == NULL)
474 1.1 martin break;
475 1.1 martin
476 1.24 joerg bpf_mtap(ifp, m);
477 1.1 martin
478 1.1 martin /* Copy mbuf chain into tx buffer */
479 1.1 martin len = mtd_put(sc, sc->cur_tx, m);
480 1.1 martin
481 1.1 martin if (sc->cur_tx != first_tx)
482 1.1 martin sc->desc[MTD_NUM_RXD + sc->cur_tx].stat = MTD_TXD_OWNER;
483 1.1 martin
484 1.1 martin if (++sc->cur_tx >= MTD_NUM_TXD)
485 1.1 martin sc->cur_tx = 0;
486 1.1 martin }
487 1.1 martin /* Mark first & last descriptor */
488 1.1 martin sc->desc[MTD_NUM_RXD + first_tx].conf |= MTD_TXD_CONF_FSD;
489 1.1 martin
490 1.1 martin if (sc->cur_tx == 0) {
491 1.1 martin sc->desc[MTD_NUM_RXD + MTD_NUM_TXD - 1].conf |=MTD_TXD_CONF_LSD;
492 1.1 martin } else {
493 1.1 martin sc->desc[MTD_NUM_RXD + sc->cur_tx - 1].conf |= MTD_TXD_CONF_LSD;
494 1.1 martin }
495 1.1 martin
496 1.1 martin /* Give first descriptor to chip to complete transaction */
497 1.1 martin sc->desc[MTD_NUM_RXD + first_tx].stat = MTD_TXD_OWNER;
498 1.1 martin
499 1.1 martin /* Transmit polling demand */
500 1.1 martin MTD_WRITE_4(sc, MTD_TXPDR, MTD_TXPDR_DEMAND);
501 1.1 martin
502 1.1 martin /* XXX FIXME: Set up a watchdog timer */
503 1.1 martin /* ifp->if_timer = 5; */
504 1.1 martin }
505 1.1 martin
506 1.1 martin
507 1.1 martin void
508 1.18 dyoung mtd_stop(struct ifnet *ifp, int disable)
509 1.1 martin {
510 1.1 martin struct mtd_softc *sc = ifp->if_softc;
511 1.1 martin
512 1.1 martin /* Disable transmitter and receiver */
513 1.1 martin MTD_CLRBIT(sc, MTD_RXTXR, MTD_TX_ENABLE);
514 1.1 martin MTD_CLRBIT(sc, MTD_RXTXR, MTD_RX_ENABLE);
515 1.1 martin
516 1.1 martin /* Disable interrupts */
517 1.1 martin MTD_WRITE_4(sc, MTD_IMR, 0x00000000);
518 1.1 martin
519 1.1 martin /* Must do more at disable??... */
520 1.1 martin if (disable) {
521 1.5 wiz /* Delete tx and rx descriptor base addresses */
522 1.1 martin MTD_WRITE_4(sc, MTD_RXLBA, 0x00000000);
523 1.1 martin MTD_WRITE_4(sc, MTD_TXLBA, 0x00000000);
524 1.1 martin }
525 1.1 martin
526 1.1 martin ifp->if_timer = 0;
527 1.1 martin ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
528 1.1 martin }
529 1.1 martin
530 1.1 martin
531 1.1 martin void
532 1.18 dyoung mtd_watchdog(struct ifnet *ifp)
533 1.1 martin {
534 1.1 martin struct mtd_softc *sc = ifp->if_softc;
535 1.1 martin int s;
536 1.1 martin
537 1.19 cegger log(LOG_ERR, "%s: device timeout\n", device_xname(&sc->dev));
538 1.1 martin ++sc->ethercom.ec_if.if_oerrors;
539 1.1 martin
540 1.1 martin mtd_stop(ifp, 0);
541 1.1 martin
542 1.1 martin s = splnet();
543 1.1 martin mtd_init(ifp);
544 1.1 martin splx(s);
545 1.1 martin
546 1.1 martin return;
547 1.1 martin }
548 1.1 martin
549 1.1 martin
550 1.1 martin int
551 1.18 dyoung mtd_ioctl(struct ifnet *ifp, u_long cmd, void *data)
552 1.1 martin {
553 1.1 martin struct mtd_softc *sc = ifp->if_softc;
554 1.1 martin int s, error = 0;
555 1.1 martin
556 1.1 martin s = splnet();
557 1.1 martin
558 1.17 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
559 1.17 dyoung /*
560 1.17 dyoung * Multicast list has changed; set the hardware
561 1.17 dyoung * filter accordingly.
562 1.17 dyoung */
563 1.17 dyoung if (ifp->if_flags & IFF_RUNNING)
564 1.17 dyoung mtd_setmulti(sc);
565 1.17 dyoung error = 0;
566 1.1 martin }
567 1.1 martin
568 1.1 martin splx(s);
569 1.1 martin return error;
570 1.1 martin }
571 1.1 martin
572 1.1 martin
573 1.1 martin struct mbuf *
574 1.18 dyoung mtd_get(struct mtd_softc *sc, int index, int totlen)
575 1.1 martin {
576 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
577 1.1 martin struct mbuf *m, *m0, *newm;
578 1.1 martin int len;
579 1.13 christos char *buf = (char *)sc->buf + index * MTD_RXBUF_SIZE;
580 1.1 martin
581 1.1 martin MGETHDR(m0, M_DONTWAIT, MT_DATA);
582 1.1 martin if (m0 == NULL)
583 1.1 martin return NULL;
584 1.1 martin
585 1.1 martin m0->m_pkthdr.rcvif = ifp;
586 1.1 martin m0->m_pkthdr.len = totlen;
587 1.1 martin m = m0;
588 1.1 martin len = MHLEN;
589 1.1 martin
590 1.1 martin while (totlen > 0) {
591 1.1 martin if (totlen >= MINCLSIZE) {
592 1.1 martin MCLGET(m, M_DONTWAIT);
593 1.1 martin if (!(m->m_flags & M_EXT)) {
594 1.1 martin m_freem(m0);
595 1.1 martin return NULL;
596 1.1 martin }
597 1.1 martin len = MCLBYTES;
598 1.1 martin }
599 1.1 martin
600 1.1 martin if (m == m0) {
601 1.13 christos char *newdata = (char *)
602 1.1 martin ALIGN(m->m_data + sizeof(struct ether_header)) -
603 1.1 martin sizeof(struct ether_header);
604 1.1 martin len -= newdata - m->m_data;
605 1.1 martin m->m_data = newdata;
606 1.1 martin }
607 1.1 martin
608 1.1 martin m->m_len = len = min(totlen, len);
609 1.13 christos memcpy(mtod(m, void *), buf, len);
610 1.1 martin buf += len;
611 1.1 martin
612 1.1 martin totlen -= len;
613 1.1 martin if (totlen > 0) {
614 1.1 martin MGET(newm, M_DONTWAIT, MT_DATA);
615 1.1 martin if (newm == NULL) {
616 1.1 martin m_freem(m0);
617 1.1 martin return NULL;
618 1.1 martin }
619 1.1 martin len = MLEN;
620 1.1 martin m = m->m_next = newm;
621 1.1 martin }
622 1.1 martin }
623 1.1 martin
624 1.1 martin return m0;
625 1.1 martin }
626 1.1 martin
627 1.1 martin
628 1.1 martin int
629 1.18 dyoung mtd_rxirq(struct mtd_softc *sc)
630 1.1 martin {
631 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
632 1.1 martin int len;
633 1.1 martin struct mbuf *m;
634 1.1 martin
635 1.1 martin for (; !(sc->desc[sc->cur_rx].stat & MTD_RXD_OWNER);) {
636 1.1 martin /* Error summary set? */
637 1.1 martin if (sc->desc[sc->cur_rx].stat & MTD_RXD_ERRSUM) {
638 1.19 cegger aprint_error_dev(&sc->dev, "received packet with errors\n");
639 1.1 martin /* Give up packet, since an error occurred */
640 1.1 martin sc->desc[sc->cur_rx].stat = MTD_RXD_OWNER;
641 1.1 martin sc->desc[sc->cur_rx].conf = MTD_RXBUF_SIZE &
642 1.1 martin MTD_RXD_CONF_BUFS;
643 1.1 martin ++ifp->if_ierrors;
644 1.1 martin if (++sc->cur_rx >= MTD_NUM_RXD)
645 1.1 martin sc->cur_rx = 0;
646 1.1 martin continue;
647 1.1 martin }
648 1.1 martin /* Get buffer length */
649 1.1 martin len = (sc->desc[sc->cur_rx].stat & MTD_RXD_FLEN)
650 1.1 martin >> MTD_RXD_FLEN_SHIFT;
651 1.1 martin len -= ETHER_CRC_LEN;
652 1.1 martin
653 1.1 martin /* Check packet size */
654 1.8 perry if (len <= sizeof(struct ether_header)) {
655 1.19 cegger aprint_error_dev(&sc->dev, "invalid packet size %d; dropping\n",
656 1.19 cegger len);
657 1.1 martin sc->desc[sc->cur_rx].stat = MTD_RXD_OWNER;
658 1.1 martin sc->desc[sc->cur_rx].conf = MTD_RXBUF_SIZE &
659 1.1 martin MTD_RXD_CONF_BUFS;
660 1.1 martin ++ifp->if_ierrors;
661 1.1 martin if (++sc->cur_rx >= MTD_NUM_RXD)
662 1.1 martin sc->cur_rx = 0;
663 1.1 martin continue;
664 1.1 martin }
665 1.1 martin
666 1.1 martin m = mtd_get(sc, (sc->cur_rx), len);
667 1.1 martin
668 1.1 martin /* Give descriptor back to card */
669 1.1 martin sc->desc[sc->cur_rx].conf = MTD_RXBUF_SIZE & MTD_RXD_CONF_BUFS;
670 1.1 martin sc->desc[sc->cur_rx].stat = MTD_RXD_OWNER;
671 1.1 martin
672 1.1 martin if (++sc->cur_rx >= MTD_NUM_RXD)
673 1.1 martin sc->cur_rx = 0;
674 1.1 martin
675 1.1 martin if (m == NULL) {
676 1.19 cegger aprint_error_dev(&sc->dev, "error pulling packet off interface\n");
677 1.1 martin ++ifp->if_ierrors;
678 1.1 martin continue;
679 1.1 martin }
680 1.1 martin
681 1.1 martin ++ifp->if_ipackets;
682 1.1 martin
683 1.24 joerg bpf_mtap(ifp, m);
684 1.1 martin /* Pass the packet up */
685 1.1 martin (*ifp->if_input)(ifp, m);
686 1.1 martin }
687 1.1 martin
688 1.1 martin return 1;
689 1.1 martin }
690 1.1 martin
691 1.1 martin
692 1.1 martin int
693 1.18 dyoung mtd_txirq(struct mtd_softc *sc)
694 1.1 martin {
695 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
696 1.1 martin
697 1.1 martin /* Clear timeout */
698 1.1 martin ifp->if_timer = 0;
699 1.1 martin
700 1.1 martin ifp->if_flags &= ~IFF_OACTIVE;
701 1.1 martin ++ifp->if_opackets;
702 1.1 martin
703 1.1 martin /* XXX FIXME If there is some queued, do an mtd_start? */
704 1.1 martin
705 1.1 martin return 1;
706 1.1 martin }
707 1.1 martin
708 1.1 martin
709 1.1 martin int
710 1.18 dyoung mtd_bufirq(struct mtd_softc *sc)
711 1.1 martin {
712 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
713 1.8 perry
714 1.1 martin /* Clear timeout */
715 1.1 martin ifp->if_timer = 0;
716 1.1 martin
717 1.1 martin /* XXX FIXME: Do something here to make sure we get some buffers! */
718 1.1 martin
719 1.1 martin return 1;
720 1.1 martin }
721 1.1 martin
722 1.1 martin
723 1.1 martin int
724 1.18 dyoung mtd_irq_h(void *args)
725 1.1 martin {
726 1.1 martin struct mtd_softc *sc = args;
727 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
728 1.1 martin u_int32_t status;
729 1.1 martin int r = 0;
730 1.1 martin
731 1.10 thorpej if (!(ifp->if_flags & IFF_RUNNING) || !device_is_active(&sc->dev))
732 1.1 martin return 0;
733 1.1 martin
734 1.1 martin /* Disable interrupts */
735 1.1 martin MTD_WRITE_4(sc, MTD_IMR, 0x00000000);
736 1.1 martin
737 1.1 martin for(;;) {
738 1.1 martin status = MTD_READ_4(sc, MTD_ISR);
739 1.25 tls
740 1.1 martin /* Add random seed before masking out bits */
741 1.1 martin if (status)
742 1.1 martin rnd_add_uint32(&sc->rnd_src, status);
743 1.25 tls
744 1.1 martin status &= MTD_ISR_MASK;
745 1.1 martin if (!status) /* We didn't ask for this */
746 1.1 martin break;
747 1.1 martin
748 1.1 martin MTD_WRITE_4(sc, MTD_ISR, status);
749 1.1 martin
750 1.1 martin /* NOTE: Perhaps we should reset with some of these errors? */
751 1.1 martin
752 1.1 martin if (status & MTD_ISR_RXBUN) {
753 1.19 cegger aprint_error_dev(&sc->dev, "receive buffer unavailable\n");
754 1.1 martin ++ifp->if_ierrors;
755 1.1 martin }
756 1.1 martin
757 1.1 martin if (status & MTD_ISR_RXERR) {
758 1.19 cegger aprint_error_dev(&sc->dev, "receive error\n");
759 1.1 martin ++ifp->if_ierrors;
760 1.1 martin }
761 1.1 martin
762 1.1 martin if (status & MTD_ISR_TXBUN) {
763 1.19 cegger aprint_error_dev(&sc->dev, "transmit buffer unavailable\n");
764 1.1 martin ++ifp->if_ierrors;
765 1.1 martin }
766 1.1 martin
767 1.1 martin if ((status & MTD_ISR_PDF)) {
768 1.19 cegger aprint_error_dev(&sc->dev, "parallel detection fault\n");
769 1.1 martin ++ifp->if_ierrors;
770 1.1 martin }
771 1.1 martin
772 1.1 martin if (status & MTD_ISR_FBUSERR) {
773 1.19 cegger aprint_error_dev(&sc->dev, "fatal bus error\n");
774 1.1 martin ++ifp->if_ierrors;
775 1.1 martin }
776 1.1 martin
777 1.1 martin if (status & MTD_ISR_TARERR) {
778 1.19 cegger aprint_error_dev(&sc->dev, "target error\n");
779 1.1 martin ++ifp->if_ierrors;
780 1.1 martin }
781 1.1 martin
782 1.1 martin if (status & MTD_ISR_MASTERR) {
783 1.19 cegger aprint_error_dev(&sc->dev, "master error\n");
784 1.1 martin ++ifp->if_ierrors;
785 1.1 martin }
786 1.1 martin
787 1.1 martin if (status & MTD_ISR_PARERR) {
788 1.19 cegger aprint_error_dev(&sc->dev, "parity error\n");
789 1.1 martin ++ifp->if_ierrors;
790 1.1 martin }
791 1.1 martin
792 1.1 martin if (status & MTD_ISR_RXIRQ) /* Receive interrupt */
793 1.1 martin r |= mtd_rxirq(sc);
794 1.1 martin
795 1.1 martin if (status & MTD_ISR_TXIRQ) /* Transmit interrupt */
796 1.1 martin r |= mtd_txirq(sc);
797 1.1 martin
798 1.1 martin if (status & MTD_ISR_TXEARLY) /* Transmit early */
799 1.1 martin r |= mtd_txirq(sc);
800 1.1 martin
801 1.1 martin if (status & MTD_ISR_TXBUN) /* Transmit buffer n/a */
802 1.1 martin r |= mtd_bufirq(sc);
803 1.1 martin
804 1.1 martin }
805 1.1 martin
806 1.1 martin /* Enable interrupts */
807 1.1 martin MTD_WRITE_4(sc, MTD_IMR, MTD_IMR_MASK);
808 1.1 martin
809 1.1 martin return r;
810 1.1 martin }
811 1.1 martin
812 1.1 martin
813 1.1 martin void
814 1.18 dyoung mtd_setmulti(struct mtd_softc *sc)
815 1.1 martin {
816 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
817 1.1 martin u_int32_t rxtx_stat;
818 1.1 martin u_int32_t hash[2] = {0, 0};
819 1.1 martin u_int32_t crc;
820 1.1 martin struct ether_multi *enm;
821 1.1 martin struct ether_multistep step;
822 1.1 martin int mcnt = 0;
823 1.1 martin
824 1.1 martin /* Get old status */
825 1.1 martin rxtx_stat = MTD_READ_4(sc, MTD_RXTXR);
826 1.1 martin
827 1.1 martin if ((ifp->if_flags & IFF_ALLMULTI) || (ifp->if_flags & IFF_PROMISC)) {
828 1.1 martin rxtx_stat |= MTD_RX_AMULTI;
829 1.1 martin MTD_WRITE_4(sc, MTD_RXTXR, rxtx_stat);
830 1.1 martin MTD_WRITE_4(sc, MTD_MAR0, MTD_ALL_ADDR);
831 1.1 martin MTD_WRITE_4(sc, MTD_MAR1, MTD_ALL_ADDR);
832 1.1 martin return;
833 1.1 martin }
834 1.1 martin
835 1.1 martin ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
836 1.1 martin while (enm != NULL) {
837 1.1 martin /* We need the 6 most significant bits of the CRC */
838 1.1 martin crc = ETHER_CRC32(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
839 1.1 martin
840 1.1 martin hash[crc >> 5] |= 1 << (crc & 0xf);
841 1.1 martin
842 1.1 martin ++mcnt;
843 1.1 martin ETHER_NEXT_MULTI(step, enm);
844 1.1 martin }
845 1.1 martin
846 1.1 martin /* Accept multicast bit needs to be on? */
847 1.1 martin if (mcnt)
848 1.1 martin rxtx_stat |= MTD_RX_AMULTI;
849 1.1 martin else
850 1.1 martin rxtx_stat &= ~MTD_RX_AMULTI;
851 1.1 martin
852 1.1 martin /* Write out the hash */
853 1.1 martin MTD_WRITE_4(sc, MTD_MAR0, hash[0]);
854 1.1 martin MTD_WRITE_4(sc, MTD_MAR1, hash[1]);
855 1.1 martin MTD_WRITE_4(sc, MTD_RXTXR, rxtx_stat);
856 1.1 martin }
857 1.1 martin
858 1.1 martin
859 1.1 martin void
860 1.18 dyoung mtd_reset(struct mtd_softc *sc)
861 1.1 martin {
862 1.1 martin int i;
863 1.1 martin
864 1.1 martin MTD_SETBIT(sc, MTD_BCR, MTD_BCR_RESET);
865 1.1 martin
866 1.1 martin /* Reset descriptor status */
867 1.1 martin sc->cur_tx = 0;
868 1.1 martin sc->cur_rx = 0;
869 1.1 martin
870 1.1 martin /* Wait until done with reset */
871 1.1 martin for (i = 0; i < MTD_TIMEOUT; ++i) {
872 1.1 martin DELAY(10);
873 1.1 martin if (!(MTD_READ_4(sc, MTD_BCR) & MTD_BCR_RESET))
874 1.1 martin break;
875 1.1 martin }
876 1.1 martin
877 1.1 martin if (i == MTD_TIMEOUT) {
878 1.19 cegger aprint_error_dev(&sc->dev, "reset timed out\n");
879 1.1 martin }
880 1.1 martin
881 1.1 martin /* Wait a little so chip can stabilize */
882 1.1 martin DELAY(1000);
883 1.1 martin }
884 1.1 martin
885 1.1 martin
886 1.1 martin void
887 1.21 dsl mtd_shutdown (void *arg)
888 1.1 martin {
889 1.1 martin struct mtd_softc *sc = arg;
890 1.1 martin struct ifnet *ifp = &sc->ethercom.ec_if;
891 1.1 martin
892 1.1 martin rnd_detach_source(&sc->rnd_src);
893 1.1 martin mtd_stop(ifp, 1);
894 1.1 martin }
895