Home | History | Annotate | Line # | Download | only in ic
mvsata.c revision 1.24
      1  1.24    bouyer /*	$NetBSD: mvsata.c,v 1.24 2012/07/31 15:50:34 bouyer Exp $	*/
      2   1.1  kiyohara /*
      3   1.1  kiyohara  * Copyright (c) 2008 KIYOHARA Takashi
      4   1.1  kiyohara  * All rights reserved.
      5   1.1  kiyohara  *
      6   1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7   1.1  kiyohara  * modification, are permitted provided that the following conditions
      8   1.1  kiyohara  * are met:
      9   1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11   1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13   1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14   1.1  kiyohara  *
     15   1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17   1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18   1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19   1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20   1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21   1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22   1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23   1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24   1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25   1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26   1.1  kiyohara  */
     27   1.1  kiyohara 
     28   1.1  kiyohara #include <sys/cdefs.h>
     29  1.24    bouyer __KERNEL_RCSID(0, "$NetBSD: mvsata.c,v 1.24 2012/07/31 15:50:34 bouyer Exp $");
     30   1.1  kiyohara 
     31   1.1  kiyohara #include "opt_mvsata.h"
     32   1.1  kiyohara 
     33  1.24    bouyer /* ATAPI implementation not finished. */
     34   1.1  kiyohara //#include "atapibus.h"
     35   1.1  kiyohara 
     36   1.1  kiyohara #include <sys/param.h>
     37   1.1  kiyohara #if NATAPIBUS > 0
     38   1.1  kiyohara #include <sys/buf.h>
     39   1.1  kiyohara #endif
     40   1.1  kiyohara #include <sys/bus.h>
     41   1.1  kiyohara #include <sys/cpu.h>
     42   1.1  kiyohara #include <sys/device.h>
     43   1.1  kiyohara #include <sys/disklabel.h>
     44   1.1  kiyohara #include <sys/errno.h>
     45   1.1  kiyohara #include <sys/kernel.h>
     46   1.1  kiyohara #include <sys/malloc.h>
     47   1.1  kiyohara #include <sys/proc.h>
     48   1.1  kiyohara 
     49   1.1  kiyohara #include <machine/vmparam.h>
     50   1.1  kiyohara 
     51   1.1  kiyohara #include <dev/ata/atareg.h>
     52   1.1  kiyohara #include <dev/ata/atavar.h>
     53   1.1  kiyohara #include <dev/ic/wdcvar.h>
     54   1.1  kiyohara #include <dev/ata/satareg.h>
     55   1.1  kiyohara #include <dev/ata/satavar.h>
     56   1.1  kiyohara 
     57   1.1  kiyohara #if NATAPIBUS > 0
     58   1.1  kiyohara #include <dev/scsipi/scsi_all.h>	/* for SCSI status */
     59   1.1  kiyohara #endif
     60   1.1  kiyohara 
     61   1.1  kiyohara #include <dev/pci/pcidevs.h>
     62   1.1  kiyohara 
     63   1.1  kiyohara #include <dev/ic/mvsatareg.h>
     64   1.1  kiyohara #include <dev/ic/mvsatavar.h>
     65   1.1  kiyohara 
     66   1.1  kiyohara 
     67   1.1  kiyohara #define MVSATA_DEV(sc)		((sc)->sc_wdcdev.sc_atac.atac_dev)
     68   1.1  kiyohara #define MVSATA_DEV2(mvport)	((mvport)->port_ata_channel.ch_atac->atac_dev)
     69   1.1  kiyohara 
     70   1.1  kiyohara #define MVSATA_HC_READ_4(hc, reg) \
     71   1.1  kiyohara 	bus_space_read_4((hc)->hc_iot, (hc)->hc_ioh, (reg))
     72   1.1  kiyohara #define MVSATA_HC_WRITE_4(hc, reg, val) \
     73   1.1  kiyohara 	bus_space_write_4((hc)->hc_iot, (hc)->hc_ioh, (reg), (val))
     74   1.1  kiyohara #define MVSATA_EDMA_READ_4(mvport, reg) \
     75   1.1  kiyohara 	bus_space_read_4((mvport)->port_iot, (mvport)->port_ioh, (reg))
     76   1.1  kiyohara #define MVSATA_EDMA_WRITE_4(mvport, reg, val) \
     77   1.1  kiyohara 	bus_space_write_4((mvport)->port_iot, (mvport)->port_ioh, (reg), (val))
     78   1.1  kiyohara #define MVSATA_WDC_READ_2(mvport, reg) \
     79  1.24    bouyer 	bus_space_read_2((mvport)->port_iot, (mvport)->port_ioh, \
     80  1.24    bouyer 	SHADOW_REG_BLOCK_OFFSET + (reg))
     81   1.1  kiyohara #define MVSATA_WDC_READ_1(mvport, reg) \
     82  1.24    bouyer 	bus_space_read_1((mvport)->port_iot, (mvport)->port_ioh, \
     83  1.24    bouyer 	SHADOW_REG_BLOCK_OFFSET + (reg))
     84   1.1  kiyohara #define MVSATA_WDC_WRITE_2(mvport, reg, val) \
     85  1.24    bouyer 	bus_space_write_2((mvport)->port_iot, (mvport)->port_ioh, \
     86  1.24    bouyer 	SHADOW_REG_BLOCK_OFFSET + (reg), (val))
     87   1.1  kiyohara #define MVSATA_WDC_WRITE_1(mvport, reg, val) \
     88  1.24    bouyer 	bus_space_write_1((mvport)->port_iot, (mvport)->port_ioh, \
     89  1.24    bouyer 	SHADOW_REG_BLOCK_OFFSET + (reg), (val))
     90   1.1  kiyohara 
     91   1.1  kiyohara #ifdef MVSATA_DEBUG
     92   1.1  kiyohara #define DPRINTF(x)	if (mvsata_debug) printf x
     93   1.1  kiyohara #define	DPRINTFN(n,x)	if (mvsata_debug >= (n)) printf x
     94  1.10  jakllsch int	mvsata_debug = 2;
     95   1.1  kiyohara #else
     96   1.1  kiyohara #define DPRINTF(x)
     97   1.1  kiyohara #define DPRINTFN(n,x)
     98   1.1  kiyohara #endif
     99   1.1  kiyohara 
    100   1.1  kiyohara #define ATA_DELAY		10000	/* 10s for a drive I/O */
    101   1.1  kiyohara #define ATAPI_DELAY		10	/* 10 ms, this is used only before
    102   1.1  kiyohara 					   sending a cmd */
    103   1.2       snj #define ATAPI_MODE_DELAY	1000	/* 1s, timeout for SET_FEATURE cmds */
    104   1.1  kiyohara 
    105   1.1  kiyohara #define MVSATA_EPRD_MAX_SIZE	(sizeof(struct eprd) * (MAXPHYS / PAGE_SIZE))
    106   1.1  kiyohara 
    107   1.1  kiyohara 
    108   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    109   1.1  kiyohara static int mvsata_bio(struct ata_drive_datas *, struct ata_bio *);
    110  1.24    bouyer static void mvsata_reset_drive(struct ata_drive_datas *, int, uint32_t *);
    111   1.1  kiyohara static void mvsata_reset_channel(struct ata_channel *, int);
    112   1.1  kiyohara static int mvsata_exec_command(struct ata_drive_datas *, struct ata_command *);
    113   1.1  kiyohara static int mvsata_addref(struct ata_drive_datas *);
    114   1.1  kiyohara static void mvsata_delref(struct ata_drive_datas *);
    115   1.1  kiyohara static void mvsata_killpending(struct ata_drive_datas *);
    116   1.1  kiyohara 
    117   1.1  kiyohara #if NATAPIBUS > 0
    118   1.1  kiyohara static void mvsata_atapibus_attach(struct atabus_softc *);
    119   1.1  kiyohara static void mvsata_atapi_scsipi_request(struct scsipi_channel *,
    120   1.1  kiyohara 					scsipi_adapter_req_t, void *);
    121   1.1  kiyohara static void mvsata_atapi_minphys(struct buf *);
    122   1.1  kiyohara static void mvsata_atapi_probe_device(struct atapibus_softc *, int);
    123   1.1  kiyohara static void mvsata_atapi_kill_pending(struct scsipi_periph *);
    124   1.1  kiyohara #endif
    125   1.1  kiyohara #endif
    126   1.1  kiyohara 
    127   1.1  kiyohara static void mvsata_setup_channel(struct ata_channel *);
    128   1.1  kiyohara 
    129   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    130   1.1  kiyohara static void mvsata_bio_start(struct ata_channel *, struct ata_xfer *);
    131   1.1  kiyohara static int mvsata_bio_intr(struct ata_channel *, struct ata_xfer *, int);
    132   1.1  kiyohara static void mvsata_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
    133   1.1  kiyohara static void mvsata_bio_done(struct ata_channel *, struct ata_xfer *);
    134   1.1  kiyohara static int mvsata_bio_ready(struct mvsata_port *, struct ata_bio *, int,
    135   1.1  kiyohara 			    int);
    136   1.1  kiyohara static void mvsata_wdc_cmd_start(struct ata_channel *, struct ata_xfer *);
    137   1.1  kiyohara static int mvsata_wdc_cmd_intr(struct ata_channel *, struct ata_xfer *, int);
    138   1.1  kiyohara static void mvsata_wdc_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *,
    139   1.1  kiyohara 				     int);
    140   1.1  kiyohara static void mvsata_wdc_cmd_done(struct ata_channel *, struct ata_xfer *);
    141   1.1  kiyohara static void mvsata_wdc_cmd_done_end(struct ata_channel *, struct ata_xfer *);
    142   1.1  kiyohara #if NATAPIBUS > 0
    143   1.1  kiyohara static void mvsata_atapi_start(struct ata_channel *, struct ata_xfer *);
    144   1.1  kiyohara static int mvsata_atapi_intr(struct ata_channel *, struct ata_xfer *, int);
    145   1.1  kiyohara static void mvsata_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *,
    146   1.1  kiyohara 				   int);
    147   1.1  kiyohara static void mvsata_atapi_reset(struct ata_channel *, struct ata_xfer *);
    148   1.1  kiyohara static void mvsata_atapi_phase_complete(struct ata_xfer *);
    149   1.1  kiyohara static void mvsata_atapi_done(struct ata_channel *, struct ata_xfer *);
    150   1.1  kiyohara static void mvsata_atapi_polldsc(void *);
    151   1.1  kiyohara #endif
    152   1.1  kiyohara 
    153   1.9  jakllsch static int mvsata_edma_enqueue(struct mvsata_port *, struct ata_bio *, void *);
    154   1.1  kiyohara static int mvsata_edma_handle(struct mvsata_port *, struct ata_xfer *);
    155   1.1  kiyohara static int mvsata_edma_wait(struct mvsata_port *, struct ata_xfer *, int);
    156   1.1  kiyohara static void mvsata_edma_timeout(void *);
    157   1.1  kiyohara static void mvsata_edma_rqq_remove(struct mvsata_port *, struct ata_xfer *);
    158   1.1  kiyohara #if NATAPIBUS > 0
    159   1.1  kiyohara static int mvsata_bdma_init(struct mvsata_port *, struct scsipi_xfer *, void *);
    160   1.1  kiyohara static void mvsata_bdma_start(struct mvsata_port *);
    161   1.1  kiyohara #endif
    162   1.1  kiyohara #endif
    163   1.1  kiyohara 
    164   1.1  kiyohara static int mvsata_port_init(struct mvsata_hc *, int);
    165   1.1  kiyohara static int mvsata_wdc_reg_init(struct mvsata_port *, struct wdc_regs *);
    166   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    167   1.1  kiyohara static inline void mvsata_quetag_init(struct mvsata_port *);
    168   1.1  kiyohara static inline int mvsata_quetag_get(struct mvsata_port *);
    169   1.1  kiyohara static inline void mvsata_quetag_put(struct mvsata_port *, int);
    170   1.1  kiyohara static void *mvsata_edma_resource_prepare(struct mvsata_port *, bus_dma_tag_t,
    171   1.1  kiyohara 					  bus_dmamap_t *, size_t, int);
    172   1.1  kiyohara static void mvsata_edma_resource_purge(struct mvsata_port *, bus_dma_tag_t,
    173   1.1  kiyohara 				       bus_dmamap_t, void *);
    174   1.1  kiyohara static int mvsata_dma_bufload(struct mvsata_port *, int, void *, size_t, int);
    175   1.1  kiyohara static inline void mvsata_dma_bufunload(struct mvsata_port *, int, int);
    176   1.1  kiyohara #endif
    177   1.1  kiyohara 
    178   1.1  kiyohara static void mvsata_hreset_port(struct mvsata_port *);
    179   1.1  kiyohara static void mvsata_reset_port(struct mvsata_port *);
    180   1.1  kiyohara static void mvsata_reset_hc(struct mvsata_hc *);
    181   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    182   1.1  kiyohara static void mvsata_softreset(struct mvsata_port *, int);
    183   1.1  kiyohara static void mvsata_edma_reset_qptr(struct mvsata_port *);
    184   1.1  kiyohara static inline void mvsata_edma_enable(struct mvsata_port *);
    185   1.1  kiyohara static int mvsata_edma_disable(struct mvsata_port *, int, int);
    186   1.1  kiyohara static void mvsata_edma_config(struct mvsata_port *, int);
    187   1.1  kiyohara 
    188   1.1  kiyohara static void mvsata_edma_setup_crqb(struct mvsata_port *, int, int,
    189   1.1  kiyohara 				   struct ata_bio  *);
    190   1.1  kiyohara #endif
    191   1.1  kiyohara static uint32_t mvsata_read_preamps_gen1(struct mvsata_port *);
    192   1.1  kiyohara static void mvsata_fix_phy_gen1(struct mvsata_port *);
    193   1.1  kiyohara static void mvsata_devconn_gen1(struct mvsata_port *);
    194   1.1  kiyohara 
    195   1.1  kiyohara static uint32_t mvsata_read_preamps_gen2(struct mvsata_port *);
    196   1.1  kiyohara static void mvsata_fix_phy_gen2(struct mvsata_port *);
    197   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    198   1.1  kiyohara static void mvsata_edma_setup_crqb_gen2e(struct mvsata_port *, int, int,
    199   1.1  kiyohara 					 struct ata_bio  *);
    200   1.1  kiyohara 
    201   1.1  kiyohara #ifdef MVSATA_DEBUG
    202   1.1  kiyohara static void mvsata_print_crqb(struct mvsata_port *, int);
    203   1.1  kiyohara static void mvsata_print_crpb(struct mvsata_port *, int);
    204   1.1  kiyohara static void mvsata_print_eprd(struct mvsata_port *, int);
    205   1.1  kiyohara #endif
    206   1.1  kiyohara 
    207   1.1  kiyohara 
    208   1.1  kiyohara struct ata_bustype mvsata_ata_bustype = {
    209   1.1  kiyohara 	SCSIPI_BUSTYPE_ATA,
    210   1.1  kiyohara 	mvsata_bio,
    211   1.1  kiyohara 	mvsata_reset_drive,
    212   1.1  kiyohara 	mvsata_reset_channel,
    213   1.1  kiyohara 	mvsata_exec_command,
    214   1.1  kiyohara 	ata_get_params,
    215   1.1  kiyohara 	mvsata_addref,
    216   1.1  kiyohara 	mvsata_delref,
    217   1.1  kiyohara 	mvsata_killpending
    218   1.1  kiyohara };
    219   1.1  kiyohara 
    220   1.1  kiyohara #if NATAPIBUS > 0
    221   1.1  kiyohara static const struct scsipi_bustype mvsata_atapi_bustype = {
    222   1.1  kiyohara 	SCSIPI_BUSTYPE_ATAPI,
    223   1.1  kiyohara 	atapi_scsipi_cmd,
    224   1.1  kiyohara 	atapi_interpret_sense,
    225   1.1  kiyohara 	atapi_print_addr,
    226   1.1  kiyohara 	mvsata_atapi_kill_pending,
    227  1.16    bouyer 	NULL,
    228   1.1  kiyohara };
    229   1.1  kiyohara #endif /* NATAPIBUS */
    230   1.1  kiyohara #endif
    231   1.1  kiyohara 
    232   1.1  kiyohara 
    233   1.1  kiyohara int
    234   1.5  kiyohara mvsata_attach(struct mvsata_softc *sc, struct mvsata_product *product,
    235   1.1  kiyohara 	      int (*mvsata_sreset)(struct mvsata_softc *),
    236   1.1  kiyohara 	      int (*mvsata_misc_reset)(struct mvsata_softc *),
    237   1.1  kiyohara 	      int read_pre_amps)
    238   1.1  kiyohara {
    239   1.1  kiyohara 	struct mvsata_hc *mvhc;
    240   1.1  kiyohara 	struct mvsata_port *mvport;
    241   1.1  kiyohara 	uint32_t (*read_preamps)(struct mvsata_port *) = NULL;
    242   1.1  kiyohara 	void (*_fix_phy)(struct mvsata_port *) = NULL;
    243   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    244   1.1  kiyohara 	void (*edma_setup_crqb)
    245   1.1  kiyohara 	    (struct mvsata_port *, int, int, struct ata_bio *) = NULL;
    246   1.1  kiyohara #endif
    247   1.5  kiyohara 	int hc, port, channel;
    248   1.1  kiyohara 
    249   1.1  kiyohara 	aprint_normal_dev(MVSATA_DEV(sc), "Gen%s, %dhc, %dport/hc\n",
    250   1.1  kiyohara 	    (product->generation == gen1) ? "I" :
    251   1.1  kiyohara 	    ((product->generation == gen2) ? "II" : "IIe"),
    252   1.1  kiyohara 	    product->hc, product->port);
    253   1.1  kiyohara 
    254   1.1  kiyohara 
    255   1.1  kiyohara 	switch (product->generation) {
    256   1.1  kiyohara 	case gen1:
    257   1.1  kiyohara 		mvsata_sreset = NULL;
    258   1.1  kiyohara 		read_pre_amps = 1;	/* MUST */
    259   1.1  kiyohara 		read_preamps = mvsata_read_preamps_gen1;
    260   1.1  kiyohara 		_fix_phy = mvsata_fix_phy_gen1;
    261   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    262   1.1  kiyohara 		edma_setup_crqb = mvsata_edma_setup_crqb;
    263   1.1  kiyohara #endif
    264   1.1  kiyohara 		break;
    265   1.1  kiyohara 
    266   1.1  kiyohara 	case gen2:
    267   1.1  kiyohara 		read_preamps = mvsata_read_preamps_gen2;
    268   1.1  kiyohara 		_fix_phy = mvsata_fix_phy_gen2;
    269   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    270   1.1  kiyohara 		edma_setup_crqb = mvsata_edma_setup_crqb;
    271   1.1  kiyohara #endif
    272   1.1  kiyohara 		break;
    273   1.1  kiyohara 
    274   1.1  kiyohara 	case gen2e:
    275   1.1  kiyohara 		read_preamps = mvsata_read_preamps_gen2;
    276   1.1  kiyohara 		_fix_phy = mvsata_fix_phy_gen2;
    277   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    278   1.1  kiyohara 		edma_setup_crqb = mvsata_edma_setup_crqb_gen2e;
    279   1.1  kiyohara #endif
    280   1.1  kiyohara 		break;
    281   1.1  kiyohara 	}
    282   1.1  kiyohara 
    283   1.5  kiyohara 	sc->sc_gen = product->generation;
    284   1.5  kiyohara 	sc->sc_hc = product->hc;
    285   1.5  kiyohara 	sc->sc_port = product->port;
    286   1.5  kiyohara 	sc->sc_flags = product->flags;
    287   1.1  kiyohara 
    288   1.1  kiyohara #ifdef MVSATA_WITHOUTDMA
    289   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    290   1.1  kiyohara #else
    291   1.3   mbalmer 	sc->sc_edma_setup_crqb = edma_setup_crqb;
    292   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_cap |=
    293   1.1  kiyohara 	    (ATAC_CAP_DATA16 | ATAC_CAP_DMA | ATAC_CAP_UDMA);
    294   1.1  kiyohara #endif
    295   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    296   1.6  kiyohara #ifdef MVSATA_WITHOUTDMA
    297   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    298   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    299   1.1  kiyohara #else
    300   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    301   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    302   1.1  kiyohara #endif
    303   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_channels = sc->sc_ata_channels;
    304   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_nchannels = sc->sc_hc * sc->sc_port;
    305   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    306   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_bustype_ata = &mvsata_ata_bustype;
    307   1.1  kiyohara #if NATAPIBUS > 0
    308   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_atapibus_attach = mvsata_atapibus_attach;
    309   1.1  kiyohara #endif
    310   1.1  kiyohara #endif
    311  1.24    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 1;	/* SATA is always 1 drive */
    312   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    313   1.1  kiyohara 	sc->sc_wdcdev.sc_atac.atac_set_modes = mvsata_setup_channel;
    314   1.1  kiyohara 
    315   1.1  kiyohara 	sc->sc_wdc_regs =
    316   1.1  kiyohara 	    malloc(sizeof(struct wdc_regs) * product->hc * product->port,
    317   1.1  kiyohara 	    M_DEVBUF, M_NOWAIT);
    318   1.1  kiyohara 	if (sc->sc_wdc_regs == NULL) {
    319   1.1  kiyohara 		aprint_error_dev(MVSATA_DEV(sc),
    320   1.1  kiyohara 		    "can't allocate wdc regs memory\n");
    321   1.1  kiyohara 		return ENOMEM;
    322   1.1  kiyohara 	}
    323   1.1  kiyohara 	sc->sc_wdcdev.regs = sc->sc_wdc_regs;
    324   1.1  kiyohara 
    325   1.1  kiyohara 	for (hc = 0; hc < sc->sc_hc; hc++) {
    326   1.1  kiyohara 		mvhc = &sc->sc_hcs[hc];
    327   1.1  kiyohara 		mvhc->hc = hc;
    328   1.1  kiyohara 		mvhc->hc_sc = sc;
    329   1.1  kiyohara 		mvhc->hc_iot = sc->sc_iot;
    330   1.1  kiyohara 		if (bus_space_subregion(sc->sc_iot, sc->sc_ioh,
    331   1.1  kiyohara 		    hc * SATAHC_REGISTER_SIZE, SATAHC_REGISTER_SIZE,
    332   1.1  kiyohara 		    &mvhc->hc_ioh)) {
    333   1.1  kiyohara 			aprint_error_dev(MVSATA_DEV(sc),
    334   1.1  kiyohara 			    "can't subregion SATAHC %d registers\n", hc);
    335   1.1  kiyohara 			continue;
    336   1.1  kiyohara 		}
    337   1.1  kiyohara 
    338   1.1  kiyohara 		for (port = 0; port < sc->sc_port; port++)
    339   1.1  kiyohara 			if (mvsata_port_init(mvhc, port) == 0) {
    340   1.1  kiyohara 				int pre_amps;
    341   1.1  kiyohara 
    342   1.1  kiyohara 				mvport = mvhc->hc_ports[port];
    343   1.1  kiyohara 				pre_amps = read_pre_amps ?
    344   1.1  kiyohara 				    read_preamps(mvport) : 0x00000720;
    345   1.1  kiyohara 				mvport->_fix_phy_param.pre_amps = pre_amps;
    346   1.1  kiyohara 				mvport->_fix_phy_param._fix_phy = _fix_phy;
    347   1.1  kiyohara 
    348   1.1  kiyohara 				if (!mvsata_sreset)
    349   1.1  kiyohara 					mvsata_reset_port(mvport);
    350   1.1  kiyohara 			}
    351   1.1  kiyohara 
    352   1.1  kiyohara 		if (!mvsata_sreset)
    353   1.1  kiyohara 			mvsata_reset_hc(mvhc);
    354   1.1  kiyohara 	}
    355   1.1  kiyohara 	if (mvsata_sreset)
    356   1.1  kiyohara 		mvsata_sreset(sc);
    357   1.1  kiyohara 
    358   1.1  kiyohara 	if (mvsata_misc_reset)
    359   1.1  kiyohara 		mvsata_misc_reset(sc);
    360   1.1  kiyohara 
    361   1.1  kiyohara 	for (hc = 0; hc < sc->sc_hc; hc++)
    362   1.1  kiyohara 		for (port = 0; port < sc->sc_port; port++) {
    363   1.1  kiyohara 			mvport = sc->sc_hcs[hc].hc_ports[port];
    364   1.1  kiyohara 			if (mvport == NULL)
    365   1.1  kiyohara 				continue;
    366   1.1  kiyohara 			if (mvsata_sreset)
    367   1.1  kiyohara 				mvport->_fix_phy_param._fix_phy(mvport);
    368   1.1  kiyohara 		}
    369   1.1  kiyohara 	for (channel = 0; channel < sc->sc_hc * sc->sc_port; channel++)
    370   1.1  kiyohara 		wdcattach(sc->sc_ata_channels[channel]);
    371   1.1  kiyohara 
    372   1.1  kiyohara 	return 0;
    373   1.1  kiyohara }
    374   1.1  kiyohara 
    375   1.1  kiyohara int
    376   1.1  kiyohara mvsata_intr(struct mvsata_hc *mvhc)
    377   1.1  kiyohara {
    378   1.1  kiyohara 	struct mvsata_softc *sc = mvhc->hc_sc;
    379   1.1  kiyohara 	struct mvsata_port *mvport;
    380   1.1  kiyohara 	uint32_t cause;
    381   1.1  kiyohara 	int port, handled = 0;
    382   1.1  kiyohara 
    383   1.1  kiyohara 	cause = MVSATA_HC_READ_4(mvhc, SATAHC_IC);
    384   1.1  kiyohara 
    385   1.1  kiyohara 	DPRINTFN(3, ("%s:%d: mvsata_intr: cause=0x%08x\n",
    386   1.1  kiyohara 	    device_xname(MVSATA_DEV(sc)), mvhc->hc, cause));
    387   1.1  kiyohara 
    388   1.1  kiyohara 	if (cause & SATAHC_IC_SAINTCOAL)
    389   1.1  kiyohara 		MVSATA_HC_WRITE_4(mvhc, SATAHC_IC, ~SATAHC_IC_SAINTCOAL);
    390   1.1  kiyohara 	cause &= ~SATAHC_IC_SAINTCOAL;
    391   1.1  kiyohara 	for (port = 0; port < sc->sc_port; port++) {
    392   1.1  kiyohara 		mvport = mvhc->hc_ports[port];
    393   1.1  kiyohara 
    394   1.1  kiyohara 		if (cause & SATAHC_IC_DONE(port)) {
    395   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    396   1.1  kiyohara 			handled = mvsata_edma_handle(mvport, NULL);
    397   1.1  kiyohara #endif
    398   1.1  kiyohara 			MVSATA_HC_WRITE_4(mvhc, SATAHC_IC,
    399   1.1  kiyohara 			    ~SATAHC_IC_DONE(port));
    400   1.1  kiyohara 		}
    401   1.1  kiyohara 
    402   1.1  kiyohara 		if (cause & SATAHC_IC_SADEVINTERRUPT(port)) {
    403   1.1  kiyohara 			wdcintr(&mvport->port_ata_channel);
    404   1.1  kiyohara 			MVSATA_HC_WRITE_4(mvhc, SATAHC_IC,
    405   1.1  kiyohara 			    ~SATAHC_IC_SADEVINTERRUPT(port));
    406   1.1  kiyohara 			handled = 1;
    407   1.1  kiyohara 		}
    408   1.1  kiyohara 	}
    409   1.1  kiyohara 
    410   1.1  kiyohara 	return handled;
    411   1.1  kiyohara }
    412   1.1  kiyohara 
    413   1.1  kiyohara int
    414   1.1  kiyohara mvsata_error(struct mvsata_port *mvport)
    415   1.1  kiyohara {
    416   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
    417   1.1  kiyohara 	uint32_t cause;
    418   1.1  kiyohara 	int handled = 0;
    419   1.1  kiyohara 
    420   1.1  kiyohara 	cause = MVSATA_EDMA_READ_4(mvport, EDMA_IEC);
    421   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_IEC, ~cause);
    422   1.1  kiyohara 
    423   1.1  kiyohara 	DPRINTFN(3, ("%s:%d:%d:"
    424   1.1  kiyohara 	    " mvsata_error: cause=0x%08x, mask=0x%08x, status=0x%08x\n",
    425   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), mvport->port_hc->hc,
    426   1.1  kiyohara 	    mvport->port, cause, MVSATA_EDMA_READ_4(mvport, EDMA_IEM),
    427   1.1  kiyohara 	    MVSATA_EDMA_READ_4(mvport, EDMA_S)));
    428   1.1  kiyohara 
    429   1.1  kiyohara 	cause &= MVSATA_EDMA_READ_4(mvport, EDMA_IEM);
    430   1.1  kiyohara 	if (!cause)
    431   1.1  kiyohara 		return 0;
    432   1.1  kiyohara 
    433   1.1  kiyohara 	/* If PM connected, connect/disconnect interrupts storm could happen */
    434   1.1  kiyohara 	if (MVSATA_EDMA_READ_4(mvport, EDMA_IEC) &
    435   1.1  kiyohara 	    (EDMA_IE_EDEVDIS | EDMA_IE_EDEVCON))
    436   1.1  kiyohara 		if (sc->sc_gen == gen2 || sc->sc_gen == gen2e) {
    437   1.1  kiyohara 			delay(20 * 1000);
    438   1.1  kiyohara 			cause = MVSATA_EDMA_READ_4(mvport, EDMA_IEC);
    439   1.1  kiyohara 			MVSATA_EDMA_WRITE_4(mvport, EDMA_IEC, ~cause);
    440   1.1  kiyohara 		}
    441   1.1  kiyohara 
    442   1.1  kiyohara 	if (cause & EDMA_IE_EDEVDIS)
    443   1.1  kiyohara 		aprint_normal("%s:%d:%d: device disconnect\n",
    444   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)),
    445   1.1  kiyohara 		    mvport->port_hc->hc, mvport->port);
    446   1.1  kiyohara 	if (cause & EDMA_IE_EDEVCON) {
    447   1.1  kiyohara 		if (sc->sc_gen == gen1)
    448   1.1  kiyohara 			mvsata_devconn_gen1(mvport);
    449   1.1  kiyohara 
    450   1.1  kiyohara 		DPRINTFN(3, ("    device connected\n"));
    451   1.1  kiyohara 		handled = 1;
    452   1.1  kiyohara 	}
    453   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    454   1.1  kiyohara 	if ((sc->sc_gen == gen1 && cause & EDMA_IE_ETRANSINT) ||
    455   1.1  kiyohara 	    (sc->sc_gen != gen1 && cause & EDMA_IE_ESELFDIS)) {
    456   1.1  kiyohara 		switch (mvport->port_edmamode) {
    457   1.1  kiyohara 		case dma:
    458   1.1  kiyohara 		case queued:
    459   1.1  kiyohara 		case ncq:
    460   1.1  kiyohara 			mvsata_edma_reset_qptr(mvport);
    461   1.1  kiyohara 			mvsata_edma_enable(mvport);
    462   1.1  kiyohara 			if (cause & EDMA_IE_EDEVERR)
    463   1.1  kiyohara 				break;
    464   1.1  kiyohara 
    465   1.1  kiyohara 			/* FALLTHROUGH */
    466   1.1  kiyohara 
    467   1.1  kiyohara 		case nodma:
    468   1.1  kiyohara 		default:
    469   1.1  kiyohara 			aprint_error(
    470   1.1  kiyohara 			    "%s:%d:%d: EDMA self disable happen 0x%x\n",
    471   1.1  kiyohara 			    device_xname(MVSATA_DEV2(mvport)),
    472   1.1  kiyohara 			    mvport->port_hc->hc, mvport->port, cause);
    473   1.1  kiyohara 			break;
    474   1.1  kiyohara 		}
    475   1.1  kiyohara 		handled = 1;
    476   1.1  kiyohara 	}
    477   1.1  kiyohara #endif
    478   1.1  kiyohara 	if (cause & EDMA_IE_ETRANSINT) {
    479   1.1  kiyohara 		/* hot plug the Port Multiplier */
    480   1.1  kiyohara 		aprint_normal("%s:%d:%d: detect Port Multiplier?\n",
    481   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)),
    482   1.1  kiyohara 		    mvport->port_hc->hc, mvport->port);
    483   1.1  kiyohara 	}
    484   1.1  kiyohara 
    485   1.1  kiyohara 	return handled;
    486   1.1  kiyohara }
    487   1.1  kiyohara 
    488   1.1  kiyohara 
    489   1.1  kiyohara /*
    490   1.1  kiyohara  * ATA callback entry points
    491   1.1  kiyohara  */
    492   1.1  kiyohara 
    493   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    494   1.1  kiyohara static int
    495   1.1  kiyohara mvsata_bio(struct ata_drive_datas *drvp, struct ata_bio *ata_bio)
    496   1.1  kiyohara {
    497   1.1  kiyohara 	struct ata_channel *chp = drvp->chnl_softc;
    498   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
    499   1.1  kiyohara 	struct ata_xfer *xfer;
    500   1.1  kiyohara 
    501   1.7       riz 	DPRINTFN(1, ("%s:%d: mvsata_bio: drive=%d, blkno=%" PRId64
    502   1.7       riz 	    ", bcount=%ld\n", device_xname(atac->atac_dev), chp->ch_channel,
    503   1.7       riz 	    drvp->drive, ata_bio->blkno, ata_bio->bcount));
    504   1.1  kiyohara 
    505   1.1  kiyohara 	xfer = ata_get_xfer(ATAXF_NOSLEEP);
    506   1.1  kiyohara 	if (xfer == NULL)
    507   1.1  kiyohara 		return ATACMD_TRY_AGAIN;
    508   1.1  kiyohara 	if (atac->atac_cap & ATAC_CAP_NOIRQ)
    509   1.1  kiyohara 		ata_bio->flags |= ATA_POLL;
    510   1.1  kiyohara 	if (ata_bio->flags & ATA_POLL)
    511   1.1  kiyohara 		xfer->c_flags |= C_POLL;
    512  1.24    bouyer 	if ((drvp->drive_flags & (ATA_DRIVE_DMA | ATA_DRIVE_UDMA)) &&
    513   1.1  kiyohara 	    (ata_bio->flags & ATA_SINGLE) == 0)
    514   1.1  kiyohara 		xfer->c_flags |= C_DMA;
    515   1.1  kiyohara 	xfer->c_drive = drvp->drive;
    516   1.1  kiyohara 	xfer->c_cmd = ata_bio;
    517   1.1  kiyohara 	xfer->c_databuf = ata_bio->databuf;
    518   1.1  kiyohara 	xfer->c_bcount = ata_bio->bcount;
    519   1.1  kiyohara 	xfer->c_start = mvsata_bio_start;
    520   1.1  kiyohara 	xfer->c_intr = mvsata_bio_intr;
    521   1.1  kiyohara 	xfer->c_kill_xfer = mvsata_bio_kill_xfer;
    522   1.1  kiyohara 	ata_exec_xfer(chp, xfer);
    523   1.1  kiyohara 	return (ata_bio->flags & ATA_ITSDONE) ? ATACMD_COMPLETE : ATACMD_QUEUED;
    524   1.1  kiyohara }
    525   1.1  kiyohara 
    526   1.1  kiyohara static void
    527  1.24    bouyer mvsata_reset_drive(struct ata_drive_datas *drvp, int flags, uint32_t *sigp)
    528   1.1  kiyohara {
    529   1.1  kiyohara 	struct ata_channel *chp = drvp->chnl_softc;
    530   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
    531   1.1  kiyohara 	uint32_t edma_c;
    532   1.1  kiyohara 
    533  1.24    bouyer 	KASSERT(sigp == NULL);
    534  1.24    bouyer 
    535   1.1  kiyohara 	edma_c = MVSATA_EDMA_READ_4(mvport, EDMA_CMD);
    536   1.1  kiyohara 
    537   1.1  kiyohara 	DPRINTF(("%s:%d: mvsata_reset_drive: drive=%d (EDMA %sactive)\n",
    538   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel, drvp->drive,
    539   1.1  kiyohara 	    (edma_c & EDMA_CMD_EENEDMA) ? "" : "not "));
    540   1.1  kiyohara 
    541   1.1  kiyohara 	if (edma_c & EDMA_CMD_EENEDMA)
    542   1.1  kiyohara 		mvsata_edma_disable(mvport, 10000, flags & AT_WAIT);
    543   1.1  kiyohara 
    544   1.1  kiyohara 	mvsata_softreset(mvport, flags & AT_WAIT);
    545   1.1  kiyohara 
    546   1.1  kiyohara 	if (edma_c & EDMA_CMD_EENEDMA) {
    547   1.1  kiyohara 		mvsata_edma_reset_qptr(mvport);
    548   1.1  kiyohara 		mvsata_edma_enable(mvport);
    549   1.1  kiyohara 	}
    550   1.1  kiyohara 	return;
    551   1.1  kiyohara }
    552   1.1  kiyohara 
    553   1.1  kiyohara static void
    554   1.1  kiyohara mvsata_reset_channel(struct ata_channel *chp, int flags)
    555   1.1  kiyohara {
    556   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
    557   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
    558   1.1  kiyohara 	struct ata_xfer *xfer;
    559   1.1  kiyohara 	uint32_t sstat, ctrl;
    560   1.1  kiyohara 	int i;
    561   1.1  kiyohara 
    562   1.1  kiyohara 	DPRINTF(("%s: mvsata_reset_channel: channel=%d\n",
    563   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel));
    564   1.1  kiyohara 
    565   1.1  kiyohara 	mvsata_hreset_port(mvport);
    566   1.1  kiyohara 	sstat = sata_reset_interface(chp, mvport->port_iot,
    567   1.1  kiyohara 	    mvport->port_sata_scontrol, mvport->port_sata_sstatus);
    568   1.1  kiyohara 
    569   1.1  kiyohara 	if (flags & AT_WAIT && sstat == SStatus_DET_DEV_NE &&
    570   1.1  kiyohara 	    sc->sc_gen != gen1) {
    571   1.1  kiyohara 		/* Downgrade to GenI */
    572   1.1  kiyohara 		const uint32_t val = SControl_IPM_NONE | SControl_SPD_ANY |
    573   1.1  kiyohara 		    SControl_DET_DISABLE;
    574   1.1  kiyohara 
    575   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, mvport->port_sata_scontrol, val);
    576   1.1  kiyohara 
    577   1.1  kiyohara 		ctrl = MVSATA_EDMA_READ_4(mvport, SATA_SATAICFG);
    578   1.1  kiyohara 		ctrl &= ~(1 << 17);	/* Disable GenII */
    579   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, SATA_SATAICFG, ctrl);
    580   1.1  kiyohara 
    581   1.1  kiyohara 		mvsata_hreset_port(mvport);
    582   1.1  kiyohara 		sata_reset_interface(chp, mvport->port_iot,
    583   1.1  kiyohara 		    mvport->port_sata_scontrol, mvport->port_sata_sstatus);
    584   1.1  kiyohara 	}
    585   1.1  kiyohara 
    586   1.8  jakllsch 	for (i = 0; i < MVSATA_EDMAQ_LEN; i++) {
    587   1.1  kiyohara 		xfer = mvport->port_reqtbl[i].xfer;
    588   1.1  kiyohara 		if (xfer == NULL)
    589   1.1  kiyohara 			continue;
    590   1.1  kiyohara 		chp->ch_queue->active_xfer = xfer;
    591   1.1  kiyohara 		xfer->c_kill_xfer(chp, xfer, KILL_RESET);
    592   1.1  kiyohara 	}
    593   1.1  kiyohara 
    594   1.1  kiyohara 	mvsata_edma_config(mvport, mvport->port_edmamode);
    595   1.1  kiyohara 	mvsata_edma_reset_qptr(mvport);
    596   1.1  kiyohara 	mvsata_edma_enable(mvport);
    597   1.1  kiyohara 	return;
    598   1.1  kiyohara }
    599   1.1  kiyohara 
    600   1.1  kiyohara 
    601   1.1  kiyohara static int
    602   1.1  kiyohara mvsata_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
    603   1.1  kiyohara {
    604   1.1  kiyohara 	struct ata_channel *chp = drvp->chnl_softc;
    605   1.1  kiyohara #ifdef MVSATA_DEBUG
    606   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
    607   1.1  kiyohara #endif
    608   1.1  kiyohara 	struct ata_xfer *xfer;
    609   1.1  kiyohara 	int rv, s;
    610   1.1  kiyohara 
    611   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_exec_command: drive=%d, bcount=%d,"
    612   1.1  kiyohara 	    " r_command=0x%x, r_head=0x%x, r_cyl=0x%x, r_sector=0x%x,"
    613   1.1  kiyohara 	    " r_count=0x%x, r_features=0x%x\n",
    614   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel,
    615   1.1  kiyohara 	    drvp->drive, ata_c->bcount, ata_c->r_command, ata_c->r_head,
    616   1.1  kiyohara 	    ata_c->r_cyl, ata_c->r_sector, ata_c->r_count, ata_c->r_features));
    617   1.1  kiyohara 
    618   1.1  kiyohara 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
    619   1.1  kiyohara 	    ATAXF_NOSLEEP);
    620   1.1  kiyohara 	if (xfer == NULL)
    621   1.1  kiyohara 		return ATACMD_TRY_AGAIN;
    622   1.1  kiyohara 	if (ata_c->flags & AT_POLL)
    623   1.1  kiyohara 		xfer->c_flags |= C_POLL;
    624   1.1  kiyohara 	if (ata_c->flags & AT_WAIT)
    625   1.1  kiyohara 		xfer->c_flags |= C_WAIT;
    626   1.1  kiyohara 	xfer->c_drive = drvp->drive;
    627   1.1  kiyohara 	xfer->c_databuf = ata_c->data;
    628   1.1  kiyohara 	xfer->c_bcount = ata_c->bcount;
    629   1.1  kiyohara 	xfer->c_cmd = ata_c;
    630   1.1  kiyohara 	xfer->c_start = mvsata_wdc_cmd_start;
    631   1.1  kiyohara 	xfer->c_intr = mvsata_wdc_cmd_intr;
    632   1.1  kiyohara 	xfer->c_kill_xfer = mvsata_wdc_cmd_kill_xfer;
    633   1.1  kiyohara 	s = splbio();
    634   1.1  kiyohara 	ata_exec_xfer(chp, xfer);
    635   1.1  kiyohara #ifdef DIAGNOSTIC
    636   1.1  kiyohara 	if ((ata_c->flags & AT_POLL) != 0 &&
    637   1.1  kiyohara 	    (ata_c->flags & AT_DONE) == 0)
    638   1.1  kiyohara 		panic("mvsata_exec_command: polled command not done");
    639   1.1  kiyohara #endif
    640   1.1  kiyohara 	if (ata_c->flags & AT_DONE)
    641   1.1  kiyohara 		rv = ATACMD_COMPLETE;
    642   1.1  kiyohara 	else {
    643   1.1  kiyohara 		if (ata_c->flags & AT_WAIT) {
    644   1.1  kiyohara 			while ((ata_c->flags & AT_DONE) == 0)
    645   1.1  kiyohara 				tsleep(ata_c, PRIBIO, "mvsatacmd", 0);
    646   1.1  kiyohara 			rv = ATACMD_COMPLETE;
    647   1.1  kiyohara 		} else
    648   1.1  kiyohara 			rv = ATACMD_QUEUED;
    649   1.1  kiyohara 	}
    650   1.1  kiyohara 	splx(s);
    651   1.1  kiyohara 	return rv;
    652   1.1  kiyohara }
    653   1.1  kiyohara 
    654   1.1  kiyohara static int
    655   1.1  kiyohara mvsata_addref(struct ata_drive_datas *drvp)
    656   1.1  kiyohara {
    657   1.1  kiyohara 
    658   1.1  kiyohara 	return 0;
    659   1.1  kiyohara }
    660   1.1  kiyohara 
    661   1.1  kiyohara static void
    662   1.1  kiyohara mvsata_delref(struct ata_drive_datas *drvp)
    663   1.1  kiyohara {
    664   1.1  kiyohara 
    665   1.1  kiyohara 	return;
    666   1.1  kiyohara }
    667   1.1  kiyohara 
    668   1.1  kiyohara static void
    669   1.1  kiyohara mvsata_killpending(struct ata_drive_datas *drvp)
    670   1.1  kiyohara {
    671   1.1  kiyohara 
    672   1.1  kiyohara 	return;
    673   1.1  kiyohara }
    674   1.1  kiyohara 
    675   1.1  kiyohara #if NATAPIBUS > 0
    676   1.1  kiyohara static void
    677   1.1  kiyohara mvsata_atapibus_attach(struct atabus_softc *ata_sc)
    678   1.1  kiyohara {
    679   1.1  kiyohara 	struct ata_channel *chp = ata_sc->sc_chan;
    680   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
    681   1.1  kiyohara 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
    682   1.1  kiyohara 	struct scsipi_channel *chan = &chp->ch_atapi_channel;
    683   1.1  kiyohara 
    684   1.1  kiyohara 	/*
    685   1.1  kiyohara 	 * Fill in the scsipi_adapter.
    686   1.1  kiyohara 	 */
    687   1.1  kiyohara 	adapt->adapt_dev = atac->atac_dev;
    688   1.1  kiyohara 	adapt->adapt_nchannels = atac->atac_nchannels;
    689   1.1  kiyohara 	adapt->adapt_request = mvsata_atapi_scsipi_request;
    690   1.1  kiyohara 	adapt->adapt_minphys = mvsata_atapi_minphys;
    691   1.1  kiyohara 	atac->atac_atapi_adapter.atapi_probe_device = mvsata_atapi_probe_device;
    692   1.1  kiyohara 
    693   1.1  kiyohara         /*
    694   1.1  kiyohara 	 * Fill in the scsipi_channel.
    695   1.1  kiyohara 	 */
    696   1.1  kiyohara 	memset(chan, 0, sizeof(*chan));
    697   1.1  kiyohara 	chan->chan_adapter = adapt;
    698   1.1  kiyohara 	chan->chan_bustype = &mvsata_atapi_bustype;
    699   1.1  kiyohara 	chan->chan_channel = chp->ch_channel;
    700   1.1  kiyohara 	chan->chan_flags = SCSIPI_CHAN_OPENINGS;
    701   1.1  kiyohara 	chan->chan_openings = 1;
    702   1.1  kiyohara 	chan->chan_max_periph = 1;
    703   1.1  kiyohara 	chan->chan_ntargets = 1;
    704   1.1  kiyohara 	chan->chan_nluns = 1;
    705   1.1  kiyohara 
    706   1.1  kiyohara 	chp->atapibus =
    707   1.1  kiyohara 	    config_found_ia(ata_sc->sc_dev, "atapi", chan, atapiprint);
    708   1.1  kiyohara }
    709   1.1  kiyohara 
    710   1.1  kiyohara static void
    711   1.1  kiyohara mvsata_atapi_scsipi_request(struct scsipi_channel *chan,
    712   1.1  kiyohara 			    scsipi_adapter_req_t req, void *arg)
    713   1.1  kiyohara {
    714   1.1  kiyohara 	struct scsipi_adapter *adapt = chan->chan_adapter;
    715   1.1  kiyohara 	struct scsipi_periph *periph;
    716   1.1  kiyohara 	struct scsipi_xfer *sc_xfer;
    717   1.1  kiyohara 	struct mvsata_softc *sc = device_private(adapt->adapt_dev);
    718   1.1  kiyohara 	struct atac_softc *atac = &sc->sc_wdcdev.sc_atac;
    719   1.1  kiyohara 	struct ata_xfer *xfer;
    720   1.1  kiyohara 	int channel = chan->chan_channel;
    721   1.1  kiyohara 	int drive, s;
    722   1.1  kiyohara 
    723   1.1  kiyohara         switch (req) {
    724   1.1  kiyohara 	case ADAPTER_REQ_RUN_XFER:
    725   1.1  kiyohara 		sc_xfer = arg;
    726   1.1  kiyohara 		periph = sc_xfer->xs_periph;
    727   1.1  kiyohara 		drive = periph->periph_target;
    728   1.1  kiyohara 
    729   1.1  kiyohara 		if (!device_is_active(atac->atac_dev)) {
    730   1.1  kiyohara 			sc_xfer->error = XS_DRIVER_STUFFUP;
    731   1.1  kiyohara 			scsipi_done(sc_xfer);
    732   1.1  kiyohara 			return;
    733   1.1  kiyohara 		}
    734   1.1  kiyohara 		xfer = ata_get_xfer(ATAXF_NOSLEEP);
    735   1.1  kiyohara 		if (xfer == NULL) {
    736   1.1  kiyohara 			sc_xfer->error = XS_RESOURCE_SHORTAGE;
    737   1.1  kiyohara 			scsipi_done(sc_xfer);
    738   1.1  kiyohara 			return;
    739   1.1  kiyohara 		}
    740   1.1  kiyohara 
    741   1.1  kiyohara 		if (sc_xfer->xs_control & XS_CTL_POLL)
    742   1.1  kiyohara 			xfer->c_flags |= C_POLL;
    743   1.1  kiyohara 		xfer->c_drive = drive;
    744   1.1  kiyohara 		xfer->c_flags |= C_ATAPI;
    745   1.1  kiyohara 		xfer->c_cmd = sc_xfer;
    746   1.1  kiyohara 		xfer->c_databuf = sc_xfer->data;
    747   1.1  kiyohara 		xfer->c_bcount = sc_xfer->datalen;
    748   1.1  kiyohara 		xfer->c_start = mvsata_atapi_start;
    749   1.1  kiyohara 		xfer->c_intr = mvsata_atapi_intr;
    750   1.1  kiyohara 		xfer->c_kill_xfer = mvsata_atapi_kill_xfer;
    751   1.1  kiyohara 		xfer->c_dscpoll = 0;
    752   1.1  kiyohara 		s = splbio();
    753   1.1  kiyohara 		ata_exec_xfer(atac->atac_channels[channel], xfer);
    754   1.1  kiyohara #ifdef DIAGNOSTIC
    755   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
    756   1.1  kiyohara 		    (sc_xfer->xs_status & XS_STS_DONE) == 0)
    757   1.1  kiyohara 			panic("mvsata_atapi_scsipi_request:"
    758   1.1  kiyohara 			    " polled command not done");
    759   1.1  kiyohara #endif
    760   1.1  kiyohara 		splx(s);
    761   1.1  kiyohara 		return;
    762   1.1  kiyohara 
    763   1.1  kiyohara 	default:
    764   1.1  kiyohara 		/* Not supported, nothing to do. */
    765   1.1  kiyohara 		;
    766   1.1  kiyohara 	}
    767   1.1  kiyohara }
    768   1.1  kiyohara 
    769   1.1  kiyohara static void
    770   1.1  kiyohara mvsata_atapi_minphys(struct buf *bp)
    771   1.1  kiyohara {
    772   1.1  kiyohara 
    773   1.1  kiyohara 	if (bp->b_bcount > MAXPHYS)
    774   1.1  kiyohara 		bp->b_bcount = MAXPHYS;
    775   1.1  kiyohara 	minphys(bp);
    776   1.1  kiyohara }
    777   1.1  kiyohara 
    778   1.1  kiyohara static void
    779   1.1  kiyohara mvsata_atapi_probe_device(struct atapibus_softc *sc, int target)
    780   1.1  kiyohara {
    781   1.1  kiyohara 	struct scsipi_channel *chan = sc->sc_channel;
    782   1.1  kiyohara 	struct scsipi_periph *periph;
    783   1.1  kiyohara 	struct ataparams ids;
    784   1.1  kiyohara 	struct ataparams *id = &ids;
    785   1.1  kiyohara 	struct mvsata_softc *mvc =
    786   1.1  kiyohara 	    device_private(chan->chan_adapter->adapt_dev);
    787   1.1  kiyohara 	struct atac_softc *atac = &mvc->sc_wdcdev.sc_atac;
    788   1.1  kiyohara 	struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
    789   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[target];
    790   1.1  kiyohara 	struct scsipibus_attach_args sa;
    791   1.1  kiyohara 	char serial_number[21], model[41], firmware_revision[9];
    792   1.1  kiyohara 	int s;
    793   1.1  kiyohara 
    794   1.1  kiyohara 	/* skip if already attached */
    795   1.1  kiyohara 	if (scsipi_lookup_periph(chan, target, 0) != NULL)
    796   1.1  kiyohara 		return;
    797   1.1  kiyohara 
    798   1.1  kiyohara 	/* if no ATAPI device detected at attach time, skip */
    799  1.24    bouyer 	if (drvp->drive_type != ATA_DRIVET_ATAPI) {
    800   1.1  kiyohara 		DPRINTF(("%s:%d: mvsata_atapi_probe_device:"
    801   1.1  kiyohara 		    " drive %d not present\n",
    802   1.1  kiyohara 		    device_xname(atac->atac_dev), chp->ch_channel, target));
    803   1.1  kiyohara 		return;
    804   1.1  kiyohara 	}
    805   1.1  kiyohara 
    806   1.1  kiyohara         /* Some ATAPI devices need a bit more time after software reset. */
    807   1.1  kiyohara 	delay(5000);
    808   1.1  kiyohara 	if (ata_get_params(drvp, AT_WAIT, id) == 0) {
    809   1.1  kiyohara #ifdef ATAPI_DEBUG_PROBE
    810   1.1  kiyohara 		log(LOG_DEBUG, "%s:%d: drive %d: cmdsz 0x%x drqtype 0x%x\n",
    811   1.1  kiyohara 		    device_xname(atac->atac_dev), chp->ch_channel, target,
    812   1.1  kiyohara 		    id->atap_config & ATAPI_CFG_CMD_MASK,
    813   1.1  kiyohara 		    id->atap_config & ATAPI_CFG_DRQ_MASK);
    814   1.1  kiyohara #endif
    815   1.1  kiyohara 		periph = scsipi_alloc_periph(M_NOWAIT);
    816   1.1  kiyohara 		if (periph == NULL) {
    817   1.1  kiyohara 			aprint_error_dev(atac->atac_dev,
    818   1.1  kiyohara 			    "unable to allocate periph"
    819   1.1  kiyohara 			    " for channel %d drive %d\n",
    820   1.1  kiyohara 			    chp->ch_channel, target);
    821   1.1  kiyohara 			return;
    822   1.1  kiyohara 		}
    823   1.1  kiyohara 		periph->periph_dev = NULL;
    824   1.1  kiyohara 		periph->periph_channel = chan;
    825   1.1  kiyohara 		periph->periph_switch = &atapi_probe_periphsw;
    826   1.1  kiyohara 		periph->periph_target = target;
    827   1.1  kiyohara 		periph->periph_lun = 0;
    828   1.1  kiyohara 		periph->periph_quirks = PQUIRK_ONLYBIG;
    829   1.1  kiyohara 
    830   1.1  kiyohara #ifdef SCSIPI_DEBUG
    831   1.1  kiyohara 		if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
    832   1.1  kiyohara 		    SCSIPI_DEBUG_TARGET == target)
    833   1.1  kiyohara 			periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
    834   1.1  kiyohara #endif
    835   1.1  kiyohara 		periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
    836   1.1  kiyohara 		if (id->atap_config & ATAPI_CFG_REMOV)
    837   1.1  kiyohara 			periph->periph_flags |= PERIPH_REMOVABLE;
    838   1.1  kiyohara 		if (periph->periph_type == T_SEQUENTIAL) {
    839   1.1  kiyohara 			s = splbio();
    840  1.24    bouyer 			drvp->drive_flags |= ATA_DRIVE_ATAPIDSCW;
    841   1.1  kiyohara 			splx(s);
    842   1.1  kiyohara 		}
    843   1.1  kiyohara 
    844   1.1  kiyohara 		sa.sa_periph = periph;
    845   1.1  kiyohara 		sa.sa_inqbuf.type = ATAPI_CFG_TYPE(id->atap_config);
    846   1.1  kiyohara 		sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
    847   1.1  kiyohara 		    T_REMOV : T_FIXED;
    848   1.1  kiyohara 		scsipi_strvis((u_char *)model, 40, id->atap_model, 40);
    849   1.1  kiyohara 		scsipi_strvis((u_char *)serial_number, 20, id->atap_serial, 20);
    850   1.1  kiyohara 		scsipi_strvis((u_char *)firmware_revision, 8, id->atap_revision,
    851   1.1  kiyohara 		    8);
    852   1.1  kiyohara 		sa.sa_inqbuf.vendor = model;
    853   1.1  kiyohara 		sa.sa_inqbuf.product = serial_number;
    854   1.1  kiyohara 		sa.sa_inqbuf.revision = firmware_revision;
    855   1.1  kiyohara 
    856   1.1  kiyohara 		/*
    857   1.1  kiyohara 		 * Determine the operating mode capabilities of the device.
    858   1.1  kiyohara 		 */
    859   1.1  kiyohara 		if ((id->atap_config & ATAPI_CFG_CMD_MASK) == ATAPI_CFG_CMD_16)
    860   1.1  kiyohara 			periph->periph_cap |= PERIPH_CAP_CMD16;
    861   1.1  kiyohara 		/* XXX This is gross. */
    862   1.1  kiyohara 		periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
    863   1.1  kiyohara 
    864   1.1  kiyohara 		drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
    865   1.1  kiyohara 
    866   1.1  kiyohara 		if (drvp->drv_softc)
    867   1.1  kiyohara 			ata_probe_caps(drvp);
    868   1.1  kiyohara 		else {
    869   1.1  kiyohara 			s = splbio();
    870  1.24    bouyer 			drvp->drive_type = ATA_DRIVET_NONE;
    871   1.1  kiyohara 			splx(s);
    872   1.1  kiyohara 		}
    873   1.1  kiyohara 	} else {
    874   1.1  kiyohara 		DPRINTF(("%s:%d: mvsata_atapi_probe_device:"
    875   1.1  kiyohara 		    " ATAPI_IDENTIFY_DEVICE failed for drive %d: error 0x%x\n",
    876   1.1  kiyohara 		    device_xname(atac->atac_dev), chp->ch_channel, target,
    877   1.1  kiyohara 		    chp->ch_error));
    878   1.1  kiyohara 		s = splbio();
    879  1.24    bouyer 		drvp->drive_type = ATA_DRIVET_NONE;
    880   1.1  kiyohara 		splx(s);
    881   1.1  kiyohara 	}
    882   1.1  kiyohara }
    883   1.1  kiyohara 
    884   1.1  kiyohara /*
    885   1.1  kiyohara  * Kill off all pending xfers for a periph.
    886   1.1  kiyohara  *
    887   1.1  kiyohara  * Must be called at splbio().
    888   1.1  kiyohara  */
    889   1.1  kiyohara static void
    890   1.1  kiyohara mvsata_atapi_kill_pending(struct scsipi_periph *periph)
    891   1.1  kiyohara {
    892   1.1  kiyohara 	struct atac_softc *atac =
    893   1.1  kiyohara 	    device_private(periph->periph_channel->chan_adapter->adapt_dev);
    894   1.1  kiyohara 	struct ata_channel *chp =
    895   1.1  kiyohara 	    atac->atac_channels[periph->periph_channel->chan_channel];
    896   1.1  kiyohara 
    897   1.1  kiyohara 	ata_kill_pending(&chp->ch_drive[periph->periph_target]);
    898   1.1  kiyohara }
    899   1.1  kiyohara #endif	/* NATAPIBUS > 0 */
    900   1.1  kiyohara #endif	/* MVSATA_WITHOUTDMA */
    901   1.1  kiyohara 
    902   1.1  kiyohara 
    903   1.1  kiyohara /*
    904   1.1  kiyohara  * mvsata_setup_channel()
    905   1.1  kiyohara  *   Setup EDMA registers and prepare/purge DMA resources.
    906   1.1  kiyohara  *   We assuming already stopped the EDMA.
    907   1.1  kiyohara  */
    908   1.1  kiyohara static void
    909   1.1  kiyohara mvsata_setup_channel(struct ata_channel *chp)
    910   1.1  kiyohara {
    911   1.1  kiyohara #if !defined(MVSATA_WITHOUTDMA) || defined(MVSATA_DEBUG)
    912   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
    913   1.1  kiyohara #endif
    914   1.1  kiyohara 	struct ata_drive_datas *drvp;
    915   1.1  kiyohara 	uint32_t edma_mode;
    916   1.1  kiyohara 	int drive, s;
    917   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    918   1.1  kiyohara 	int i;
    919   1.1  kiyohara 	const int crqb_size = sizeof(union mvsata_crqb) * MVSATA_EDMAQ_LEN;
    920   1.1  kiyohara 	const int crpb_size = sizeof(struct crpb) * MVSATA_EDMAQ_LEN;
    921   1.1  kiyohara 	const int eprd_buf_size = MVSATA_EPRD_MAX_SIZE * MVSATA_EDMAQ_LEN;
    922   1.1  kiyohara #endif
    923   1.1  kiyohara 
    924   1.1  kiyohara 	DPRINTF(("%s:%d: mvsata_setup_channel: ",
    925   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel));
    926   1.1  kiyohara 
    927   1.1  kiyohara 	edma_mode = nodma;
    928  1.24    bouyer 	for (drive = 0; drive < chp->ch_ndrives; drive++) {
    929   1.1  kiyohara 		drvp = &chp->ch_drive[drive];
    930   1.1  kiyohara 
    931   1.1  kiyohara 		/* If no drive, skip */
    932  1.24    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    933   1.1  kiyohara 			continue;
    934   1.1  kiyohara 
    935  1.24    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    936   1.1  kiyohara 			/* use Ultra/DMA */
    937   1.1  kiyohara 			s = splbio();
    938  1.24    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    939   1.1  kiyohara 			splx(s);
    940   1.1  kiyohara 		}
    941   1.1  kiyohara 
    942  1.24    bouyer 		if (drvp->drive_flags & (ATA_DRIVE_UDMA | ATA_DRIVE_DMA))
    943  1.24    bouyer 			if (drvp->drive_type == ATA_DRIVET_ATA)
    944   1.1  kiyohara 				edma_mode = dma;
    945   1.1  kiyohara 	}
    946   1.1  kiyohara 
    947   1.1  kiyohara 	DPRINTF(("EDMA %sactive mode\n", (edma_mode == nodma) ? "not " : ""));
    948   1.1  kiyohara 
    949   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
    950   1.1  kiyohara 	if (edma_mode == nodma) {
    951   1.1  kiyohara no_edma:
    952   1.1  kiyohara 		if (mvport->port_crqb != NULL)
    953   1.1  kiyohara 			mvsata_edma_resource_purge(mvport, mvport->port_dmat,
    954   1.1  kiyohara 			    mvport->port_crqb_dmamap, mvport->port_crqb);
    955   1.1  kiyohara 		if (mvport->port_crpb != NULL)
    956   1.1  kiyohara 			mvsata_edma_resource_purge(mvport, mvport->port_dmat,
    957   1.1  kiyohara 			    mvport->port_crpb_dmamap, mvport->port_crpb);
    958   1.1  kiyohara 		if (mvport->port_eprd != NULL)
    959   1.1  kiyohara 			mvsata_edma_resource_purge(mvport, mvport->port_dmat,
    960   1.1  kiyohara 			    mvport->port_eprd_dmamap, mvport->port_eprd);
    961   1.1  kiyohara 
    962   1.1  kiyohara 		return;
    963   1.1  kiyohara 	}
    964   1.1  kiyohara 
    965   1.1  kiyohara 	if (mvport->port_crqb == NULL)
    966   1.1  kiyohara 		mvport->port_crqb = mvsata_edma_resource_prepare(mvport,
    967   1.1  kiyohara 		    mvport->port_dmat, &mvport->port_crqb_dmamap, crqb_size, 1);
    968   1.1  kiyohara 	if (mvport->port_crpb == NULL)
    969   1.1  kiyohara 		mvport->port_crpb = mvsata_edma_resource_prepare(mvport,
    970   1.1  kiyohara 		    mvport->port_dmat, &mvport->port_crpb_dmamap, crpb_size, 0);
    971   1.1  kiyohara 	if (mvport->port_eprd == NULL) {
    972   1.1  kiyohara 		mvport->port_eprd = mvsata_edma_resource_prepare(mvport,
    973   1.1  kiyohara 		    mvport->port_dmat, &mvport->port_eprd_dmamap, eprd_buf_size,
    974   1.1  kiyohara 		    1);
    975   1.1  kiyohara 		for (i = 0; i < MVSATA_EDMAQ_LEN; i++) {
    976   1.1  kiyohara 			mvport->port_reqtbl[i].eprd_offset =
    977   1.1  kiyohara 			    i * MVSATA_EPRD_MAX_SIZE;
    978   1.1  kiyohara 			mvport->port_reqtbl[i].eprd = mvport->port_eprd +
    979   1.1  kiyohara 			    i * MVSATA_EPRD_MAX_SIZE / sizeof(struct eprd);
    980   1.1  kiyohara 		}
    981   1.1  kiyohara 	}
    982   1.1  kiyohara 
    983   1.1  kiyohara 	if (mvport->port_crqb == NULL || mvport->port_crpb == NULL ||
    984   1.1  kiyohara 	    mvport->port_eprd == NULL) {
    985   1.1  kiyohara 		aprint_error_dev(MVSATA_DEV2(mvport),
    986   1.1  kiyohara 		    "channel %d: can't use EDMA\n", chp->ch_channel);
    987   1.1  kiyohara 		s = splbio();
    988  1.24    bouyer 		for (drive = 0; drive < chp->ch_ndrives; drive++) {
    989   1.1  kiyohara 			drvp = &chp->ch_drive[drive];
    990   1.1  kiyohara 
    991   1.1  kiyohara 			/* If no drive, skip */
    992  1.24    bouyer 			if (drvp->drive_type == ATA_DRIVET_NONE)
    993   1.1  kiyohara 				continue;
    994   1.1  kiyohara 
    995  1.24    bouyer 			drvp->drive_flags &= ~(ATA_DRIVE_UDMA | ATA_DRIVE_DMA);
    996   1.1  kiyohara 		}
    997   1.1  kiyohara 		splx(s);
    998   1.1  kiyohara 		goto no_edma;
    999   1.1  kiyohara 	}
   1000   1.1  kiyohara 
   1001   1.1  kiyohara 	mvsata_edma_config(mvport, edma_mode);
   1002   1.1  kiyohara 	mvsata_edma_reset_qptr(mvport);
   1003   1.1  kiyohara 	mvsata_edma_enable(mvport);
   1004   1.1  kiyohara #endif
   1005   1.1  kiyohara }
   1006   1.1  kiyohara 
   1007   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
   1008   1.1  kiyohara static void
   1009   1.1  kiyohara mvsata_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1010   1.1  kiyohara {
   1011   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1012   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   1013   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1014   1.1  kiyohara 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1015   1.1  kiyohara 	struct ata_bio *ata_bio = xfer->c_cmd;
   1016   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   1017   1.1  kiyohara 	int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
   1018   1.1  kiyohara 	u_int16_t cyl;
   1019   1.1  kiyohara 	u_int8_t head, sect, cmd = 0;
   1020   1.1  kiyohara 	int nblks, error;
   1021   1.1  kiyohara 
   1022   1.1  kiyohara 	DPRINTFN(2, ("%s:%d: mvsata_bio_start: drive=%d\n",
   1023   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive));
   1024   1.1  kiyohara 
   1025   1.1  kiyohara 	if (xfer->c_flags & C_DMA)
   1026   1.1  kiyohara 		if (drvp->n_xfers <= NXFER)
   1027   1.1  kiyohara 			drvp->n_xfers++;
   1028   1.1  kiyohara 
   1029   1.1  kiyohara again:
   1030   1.1  kiyohara 	/*
   1031   1.1  kiyohara 	 *
   1032   1.1  kiyohara 	 * When starting a multi-sector transfer, or doing single-sector
   1033   1.1  kiyohara 	 * transfers...
   1034   1.1  kiyohara 	 */
   1035   1.1  kiyohara 	if (xfer->c_skip == 0 || (ata_bio->flags & ATA_SINGLE) != 0) {
   1036   1.1  kiyohara 		if (ata_bio->flags & ATA_SINGLE)
   1037   1.1  kiyohara 			nblks = 1;
   1038   1.1  kiyohara 		else
   1039   1.1  kiyohara 			nblks = xfer->c_bcount / ata_bio->lp->d_secsize;
   1040   1.1  kiyohara 		/* Check for bad sectors and adjust transfer, if necessary. */
   1041   1.1  kiyohara 		if ((ata_bio->lp->d_flags & D_BADSECT) != 0) {
   1042   1.1  kiyohara 			long blkdiff;
   1043   1.1  kiyohara 			int i;
   1044   1.1  kiyohara 
   1045   1.1  kiyohara 			for (i = 0; (blkdiff = ata_bio->badsect[i]) != -1;
   1046   1.1  kiyohara 			    i++) {
   1047   1.1  kiyohara 				blkdiff -= ata_bio->blkno;
   1048   1.1  kiyohara 				if (blkdiff < 0)
   1049   1.1  kiyohara 					continue;
   1050   1.1  kiyohara 				if (blkdiff == 0)
   1051   1.1  kiyohara 					/* Replace current block of transfer. */
   1052   1.1  kiyohara 					ata_bio->blkno =
   1053   1.1  kiyohara 					    ata_bio->lp->d_secperunit -
   1054   1.1  kiyohara 					    ata_bio->lp->d_nsectors - i - 1;
   1055   1.1  kiyohara 				if (blkdiff < nblks) {
   1056   1.1  kiyohara 					/* Bad block inside transfer. */
   1057   1.1  kiyohara 					ata_bio->flags |= ATA_SINGLE;
   1058   1.1  kiyohara 					nblks = 1;
   1059   1.1  kiyohara 				}
   1060   1.1  kiyohara 				break;
   1061   1.1  kiyohara 			}
   1062   1.1  kiyohara 			/* Transfer is okay now. */
   1063   1.1  kiyohara 		}
   1064   1.1  kiyohara 		if (xfer->c_flags & C_DMA) {
   1065   1.1  kiyohara 			ata_bio->nblks = nblks;
   1066   1.1  kiyohara 			ata_bio->nbytes = xfer->c_bcount;
   1067   1.1  kiyohara 
   1068   1.1  kiyohara 			if (xfer->c_flags & C_POLL)
   1069   1.1  kiyohara 				sc->sc_enable_intr(mvport, 0 /*off*/);
   1070   1.9  jakllsch 			error = mvsata_edma_enqueue(mvport, ata_bio,
   1071   1.1  kiyohara 			    (char *)xfer->c_databuf + xfer->c_skip);
   1072   1.1  kiyohara 			if (error) {
   1073   1.1  kiyohara 				if (error == EINVAL) {
   1074   1.1  kiyohara 					/*
   1075   1.1  kiyohara 					 * We can't do DMA on this transfer
   1076   1.1  kiyohara 					 * for some reason.  Fall back to
   1077   1.1  kiyohara 					 * PIO.
   1078   1.1  kiyohara 					 */
   1079   1.1  kiyohara 					xfer->c_flags &= ~C_DMA;
   1080   1.1  kiyohara 					error = 0;
   1081   1.1  kiyohara 					goto do_pio;
   1082   1.1  kiyohara 				}
   1083   1.1  kiyohara 				if (error == EBUSY) {
   1084   1.1  kiyohara 					aprint_error_dev(atac->atac_dev,
   1085   1.1  kiyohara 					    "channel %d: EDMA Queue full\n",
   1086   1.1  kiyohara 					    chp->ch_channel);
   1087   1.1  kiyohara 					/*
   1088   1.1  kiyohara 					 * XXXX: Perhaps, after it waits for
   1089   1.1  kiyohara 					 * a while, it is necessary to call
   1090   1.1  kiyohara 					 * bio_start again.
   1091   1.1  kiyohara 					 */
   1092   1.1  kiyohara 				}
   1093   1.1  kiyohara 				ata_bio->error = ERR_DMA;
   1094   1.1  kiyohara 				ata_bio->r_error = 0;
   1095   1.1  kiyohara 				mvsata_bio_done(chp, xfer);
   1096   1.1  kiyohara 				return;
   1097   1.1  kiyohara 			}
   1098   1.1  kiyohara 			chp->ch_flags |= ATACH_DMA_WAIT;
   1099   1.1  kiyohara 			/* start timeout machinery */
   1100   1.1  kiyohara 			if ((xfer->c_flags & C_POLL) == 0)
   1101   1.1  kiyohara 				callout_reset(&chp->ch_callout,
   1102   1.1  kiyohara 				    ATA_DELAY / 1000 * hz,
   1103   1.1  kiyohara 				    mvsata_edma_timeout, xfer);
   1104   1.1  kiyohara 			/* wait for irq */
   1105   1.1  kiyohara 			goto intr;
   1106   1.1  kiyohara 		} /* else not DMA */
   1107   1.1  kiyohara do_pio:
   1108   1.1  kiyohara 		if (ata_bio->flags & ATA_LBA48) {
   1109   1.1  kiyohara 			sect = 0;
   1110   1.1  kiyohara 			cyl =  0;
   1111   1.1  kiyohara 			head = 0;
   1112   1.1  kiyohara 		} else if (ata_bio->flags & ATA_LBA) {
   1113   1.1  kiyohara 			sect = (ata_bio->blkno >> 0) & 0xff;
   1114   1.1  kiyohara 			cyl = (ata_bio->blkno >> 8) & 0xffff;
   1115   1.1  kiyohara 			head = (ata_bio->blkno >> 24) & 0x0f;
   1116   1.1  kiyohara 			head |= WDSD_LBA;
   1117   1.1  kiyohara 		} else {
   1118   1.1  kiyohara 			int blkno = ata_bio->blkno;
   1119   1.1  kiyohara 			sect = blkno % ata_bio->lp->d_nsectors;
   1120   1.1  kiyohara 			sect++;	/* Sectors begin with 1, not 0. */
   1121   1.1  kiyohara 			blkno /= ata_bio->lp->d_nsectors;
   1122   1.1  kiyohara 			head = blkno % ata_bio->lp->d_ntracks;
   1123   1.1  kiyohara 			blkno /= ata_bio->lp->d_ntracks;
   1124   1.1  kiyohara 			cyl = blkno;
   1125   1.1  kiyohara 			head |= WDSD_CHS;
   1126   1.1  kiyohara 		}
   1127   1.1  kiyohara 		ata_bio->nblks = min(nblks, ata_bio->multi);
   1128   1.1  kiyohara 		ata_bio->nbytes = ata_bio->nblks * ata_bio->lp->d_secsize;
   1129   1.1  kiyohara 		KASSERT(nblks == 1 || (ata_bio->flags & ATA_SINGLE) == 0);
   1130   1.1  kiyohara 		if (ata_bio->nblks > 1)
   1131   1.1  kiyohara 			cmd = (ata_bio->flags & ATA_READ) ?
   1132   1.1  kiyohara 			    WDCC_READMULTI : WDCC_WRITEMULTI;
   1133   1.1  kiyohara 		else
   1134   1.1  kiyohara 			cmd = (ata_bio->flags & ATA_READ) ?
   1135   1.1  kiyohara 			    WDCC_READ : WDCC_WRITE;
   1136   1.1  kiyohara 
   1137   1.1  kiyohara 		/* EDMA disable, if enabled this channel. */
   1138   1.1  kiyohara 		if (mvport->port_edmamode != nodma)
   1139   1.1  kiyohara 			mvsata_edma_disable(mvport, 10 /* ms */, wait_flags);
   1140   1.1  kiyohara 
   1141   1.1  kiyohara 		/* Do control operations specially. */
   1142   1.1  kiyohara 		if (__predict_false(drvp->state < READY)) {
   1143   1.1  kiyohara 			/*
   1144   1.1  kiyohara 			 * Actually, we want to be careful not to mess with
   1145   1.1  kiyohara 			 * the control state if the device is currently busy,
   1146   1.1  kiyohara 			 * but we can assume that we never get to this point
   1147   1.1  kiyohara 			 * if that's the case.
   1148   1.1  kiyohara 			 */
   1149   1.1  kiyohara 			/*
   1150   1.1  kiyohara 			 * If it's not a polled command, we need the kernel
   1151   1.1  kiyohara 			 * thread
   1152   1.1  kiyohara 			 */
   1153   1.1  kiyohara 			if ((xfer->c_flags & C_POLL) == 0 && cpu_intr_p()) {
   1154   1.1  kiyohara 				chp->ch_queue->queue_freeze++;
   1155   1.1  kiyohara 				wakeup(&chp->ch_thread);
   1156   1.1  kiyohara 				return;
   1157   1.1  kiyohara 			}
   1158   1.1  kiyohara 			if (mvsata_bio_ready(mvport, ata_bio, xfer->c_drive,
   1159   1.1  kiyohara 			    (xfer->c_flags & C_POLL) ? AT_POLL : 0) != 0) {
   1160   1.1  kiyohara 				mvsata_bio_done(chp, xfer);
   1161   1.1  kiyohara 				return;
   1162   1.1  kiyohara 			}
   1163   1.1  kiyohara 		}
   1164   1.1  kiyohara 
   1165   1.1  kiyohara 		/* Initiate command! */
   1166   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1167   1.1  kiyohara 		switch(wdc_wait_for_ready(chp, ATA_DELAY, wait_flags)) {
   1168   1.1  kiyohara 		case WDCWAIT_OK:
   1169   1.1  kiyohara 			break;
   1170   1.1  kiyohara 		case WDCWAIT_TOUT:
   1171   1.1  kiyohara 			goto timeout;
   1172   1.1  kiyohara 		case WDCWAIT_THR:
   1173   1.1  kiyohara 			return;
   1174   1.1  kiyohara 		}
   1175   1.1  kiyohara 		if (ata_bio->flags & ATA_LBA48)
   1176   1.1  kiyohara 			wdccommandext(chp, xfer->c_drive, atacmd_to48(cmd),
   1177  1.12  jakllsch 			    (uint64_t)ata_bio->blkno, nblks, 0);
   1178   1.1  kiyohara 		else
   1179   1.1  kiyohara 			wdccommand(chp, xfer->c_drive, cmd, cyl,
   1180   1.1  kiyohara 			    head, sect, nblks,
   1181   1.1  kiyohara 			    (ata_bio->lp->d_type == DTYPE_ST506) ?
   1182   1.1  kiyohara 			    ata_bio->lp->d_precompcyl / 4 : 0);
   1183   1.1  kiyohara 
   1184   1.1  kiyohara 		/* start timeout machinery */
   1185   1.1  kiyohara 		if ((xfer->c_flags & C_POLL) == 0)
   1186   1.1  kiyohara 			callout_reset(&chp->ch_callout,
   1187   1.1  kiyohara 			    ATA_DELAY / 1000 * hz, wdctimeout, chp);
   1188   1.1  kiyohara 	} else if (ata_bio->nblks > 1) {
   1189   1.1  kiyohara 		/* The number of blocks in the last stretch may be smaller. */
   1190   1.1  kiyohara 		nblks = xfer->c_bcount / ata_bio->lp->d_secsize;
   1191   1.1  kiyohara 		if (ata_bio->nblks > nblks) {
   1192   1.1  kiyohara 			ata_bio->nblks = nblks;
   1193   1.1  kiyohara 			ata_bio->nbytes = xfer->c_bcount;
   1194   1.1  kiyohara 		}
   1195   1.1  kiyohara 	}
   1196   1.1  kiyohara 	/* If this was a write and not using DMA, push the data. */
   1197   1.1  kiyohara 	if ((ata_bio->flags & ATA_READ) == 0) {
   1198   1.1  kiyohara 		/*
   1199   1.1  kiyohara 		 * we have to busy-wait here, we can't rely on running in
   1200   1.1  kiyohara 		 * thread context.
   1201   1.1  kiyohara 		 */
   1202   1.1  kiyohara 		if (wdc_wait_for_drq(chp, ATA_DELAY, AT_POLL) != 0) {
   1203   1.1  kiyohara 			aprint_error_dev(atac->atac_dev,
   1204   1.1  kiyohara 			    "channel %d: drive %d timeout waiting for DRQ,"
   1205   1.1  kiyohara 			    " st=0x%02x, err=0x%02x\n",
   1206   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive, chp->ch_status,
   1207   1.1  kiyohara 			    chp->ch_error);
   1208   1.1  kiyohara 			ata_bio->error = TIMEOUT;
   1209   1.1  kiyohara 			mvsata_bio_done(chp, xfer);
   1210   1.1  kiyohara 			return;
   1211   1.1  kiyohara 		}
   1212   1.1  kiyohara 		if (chp->ch_status & WDCS_ERR) {
   1213   1.1  kiyohara 			ata_bio->error = ERROR;
   1214   1.1  kiyohara 			ata_bio->r_error = chp->ch_error;
   1215   1.1  kiyohara 			mvsata_bio_done(chp, xfer);
   1216   1.1  kiyohara 			return;
   1217   1.1  kiyohara 		}
   1218   1.1  kiyohara 
   1219   1.1  kiyohara 		wdc->dataout_pio(chp, drvp->drive_flags,
   1220   1.1  kiyohara 		    (char *)xfer->c_databuf + xfer->c_skip, ata_bio->nbytes);
   1221   1.1  kiyohara 	}
   1222   1.1  kiyohara 
   1223   1.1  kiyohara intr:
   1224   1.1  kiyohara 	/* Wait for IRQ (either real or polled) */
   1225   1.1  kiyohara 	if ((ata_bio->flags & ATA_POLL) == 0) {
   1226   1.1  kiyohara 		chp->ch_flags |= ATACH_IRQ_WAIT;
   1227   1.1  kiyohara 	} else {
   1228   1.1  kiyohara 		/* Wait for at last 400ns for status bit to be valid */
   1229   1.1  kiyohara 		delay(1);
   1230   1.1  kiyohara 		if (chp->ch_flags & ATACH_DMA_WAIT) {
   1231   1.1  kiyohara 			mvsata_edma_wait(mvport, xfer, ATA_DELAY);
   1232   1.1  kiyohara 			sc->sc_enable_intr(mvport, 1 /*on*/);
   1233   1.1  kiyohara 			chp->ch_flags &= ~ATACH_DMA_WAIT;
   1234   1.1  kiyohara 		}
   1235   1.1  kiyohara 		mvsata_bio_intr(chp, xfer, 0);
   1236   1.1  kiyohara 		if ((ata_bio->flags & ATA_ITSDONE) == 0)
   1237   1.1  kiyohara 			goto again;
   1238   1.1  kiyohara 	}
   1239   1.1  kiyohara 	return;
   1240   1.1  kiyohara 
   1241   1.1  kiyohara timeout:
   1242   1.1  kiyohara 	aprint_error_dev(atac->atac_dev,
   1243   1.1  kiyohara 	    "channel %d: drive %d not ready, st=0x%02x, err=0x%02x\n",
   1244   1.1  kiyohara 	    chp->ch_channel, xfer->c_drive, chp->ch_status, chp->ch_error);
   1245   1.1  kiyohara 	ata_bio->error = TIMEOUT;
   1246   1.1  kiyohara 	mvsata_bio_done(chp, xfer);
   1247   1.1  kiyohara 	return;
   1248   1.1  kiyohara }
   1249   1.1  kiyohara 
   1250   1.1  kiyohara static int
   1251   1.1  kiyohara mvsata_bio_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1252   1.1  kiyohara {
   1253   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1254   1.1  kiyohara 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1255   1.1  kiyohara 	struct ata_bio *ata_bio = xfer->c_cmd;
   1256   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   1257   1.1  kiyohara 
   1258   1.1  kiyohara 	DPRINTFN(2, ("%s:%d: mvsata_bio_intr: drive=%d\n",
   1259   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive));
   1260   1.1  kiyohara 
   1261  1.10  jakllsch 	chp->ch_flags &= ~(ATACH_IRQ_WAIT|ATACH_DMA_WAIT);
   1262  1.10  jakllsch 
   1263   1.1  kiyohara 	/* Is it not a transfer, but a control operation? */
   1264   1.1  kiyohara 	if (!(xfer->c_flags & C_DMA) && drvp->state < READY) {
   1265   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   1266   1.1  kiyohara 		    "channel %d: drive %d bad state %d in mvsata_bio_intr\n",
   1267   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive, drvp->state);
   1268   1.1  kiyohara 		panic("mvsata_bio_intr: bad state");
   1269   1.1  kiyohara 	}
   1270   1.1  kiyohara 
   1271   1.1  kiyohara 	/*
   1272  1.10  jakllsch 	 * If we missed an interrupt transfer, reset and restart.
   1273   1.1  kiyohara 	 * Don't try to continue transfer, we may have missed cycles.
   1274   1.1  kiyohara 	 */
   1275   1.1  kiyohara 	if (xfer->c_flags & C_TIMEOU) {
   1276   1.1  kiyohara 		ata_bio->error = TIMEOUT;
   1277   1.1  kiyohara 		mvsata_bio_done(chp, xfer);
   1278   1.1  kiyohara 		return 1;
   1279   1.1  kiyohara 	}
   1280   1.1  kiyohara 
   1281   1.1  kiyohara 	/* Ack interrupt done by wdc_wait_for_unbusy */
   1282   1.1  kiyohara 	if (!(xfer->c_flags & C_DMA) &&
   1283   1.1  kiyohara 	    (wdc_wait_for_unbusy(chp, (irq == 0) ? ATA_DELAY : 0, AT_POLL)
   1284   1.1  kiyohara 							== WDCWAIT_TOUT)) {
   1285   1.1  kiyohara 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1286   1.1  kiyohara 			return 0;	/* IRQ was not for us */
   1287   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   1288   1.1  kiyohara 		    "channel %d: drive %d timeout, c_bcount=%d, c_skip%d\n",
   1289   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive, xfer->c_bcount,
   1290   1.1  kiyohara 		    xfer->c_skip);
   1291   1.1  kiyohara 		ata_bio->error = TIMEOUT;
   1292   1.1  kiyohara 		mvsata_bio_done(chp, xfer);
   1293   1.1  kiyohara 		return 1;
   1294   1.1  kiyohara 	}
   1295   1.1  kiyohara 
   1296   1.1  kiyohara 	if (xfer->c_flags & C_DMA) {
   1297   1.1  kiyohara 		if (ata_bio->error == NOERROR)
   1298   1.1  kiyohara 			goto end;
   1299   1.1  kiyohara 		if (ata_bio->error == ERR_DMA)
   1300   1.1  kiyohara 			ata_dmaerr(drvp,
   1301   1.1  kiyohara 			    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   1302   1.1  kiyohara 	}
   1303   1.1  kiyohara 
   1304   1.1  kiyohara 	/* if we had an error, end */
   1305   1.1  kiyohara 	if (ata_bio->error != NOERROR) {
   1306   1.1  kiyohara 		mvsata_bio_done(chp, xfer);
   1307   1.1  kiyohara 		return 1;
   1308   1.1  kiyohara 	}
   1309   1.1  kiyohara 
   1310   1.1  kiyohara 	/* If this was a read and not using DMA, fetch the data. */
   1311   1.1  kiyohara 	if ((ata_bio->flags & ATA_READ) != 0) {
   1312   1.1  kiyohara 		if ((chp->ch_status & WDCS_DRQ) != WDCS_DRQ) {
   1313   1.1  kiyohara 			aprint_error_dev(atac->atac_dev,
   1314   1.1  kiyohara 			    "channel %d: drive %d read intr before drq\n",
   1315   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive);
   1316   1.1  kiyohara 			ata_bio->error = TIMEOUT;
   1317   1.1  kiyohara 			mvsata_bio_done(chp, xfer);
   1318   1.1  kiyohara 			return 1;
   1319   1.1  kiyohara 		}
   1320   1.1  kiyohara 		wdc->datain_pio(chp, drvp->drive_flags,
   1321   1.1  kiyohara 		    (char *)xfer->c_databuf + xfer->c_skip, ata_bio->nbytes);
   1322   1.1  kiyohara 	}
   1323   1.1  kiyohara 
   1324   1.1  kiyohara end:
   1325   1.1  kiyohara 	ata_bio->blkno += ata_bio->nblks;
   1326   1.1  kiyohara 	ata_bio->blkdone += ata_bio->nblks;
   1327   1.1  kiyohara 	xfer->c_skip += ata_bio->nbytes;
   1328   1.1  kiyohara 	xfer->c_bcount -= ata_bio->nbytes;
   1329   1.1  kiyohara 	/* See if this transfer is complete. */
   1330   1.1  kiyohara 	if (xfer->c_bcount > 0) {
   1331   1.1  kiyohara 		if ((ata_bio->flags & ATA_POLL) == 0)
   1332   1.1  kiyohara 			/* Start the next operation */
   1333   1.1  kiyohara 			mvsata_bio_start(chp, xfer);
   1334   1.1  kiyohara 		else
   1335   1.1  kiyohara 			/* Let mvsata_bio_start do the loop */
   1336   1.1  kiyohara 			return 1;
   1337   1.1  kiyohara 	} else { /* Done with this transfer */
   1338   1.1  kiyohara 		ata_bio->error = NOERROR;
   1339   1.1  kiyohara 		mvsata_bio_done(chp, xfer);
   1340   1.1  kiyohara 	}
   1341   1.1  kiyohara 	return 1;
   1342   1.1  kiyohara }
   1343   1.1  kiyohara 
   1344   1.1  kiyohara static void
   1345   1.1  kiyohara mvsata_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1346   1.1  kiyohara {
   1347   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1348   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1349   1.1  kiyohara 	struct ata_bio *ata_bio = xfer->c_cmd;
   1350   1.1  kiyohara 	int drive = xfer->c_drive;
   1351   1.1  kiyohara 
   1352   1.1  kiyohara 	DPRINTFN(2, ("%s:%d: mvsata_bio_kill_xfer: drive=%d\n",
   1353   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive));
   1354   1.1  kiyohara 
   1355   1.1  kiyohara 	/* EDMA restart, if enabled */
   1356   1.1  kiyohara 	if (!(xfer->c_flags & C_DMA) && mvport->port_edmamode != nodma) {
   1357   1.1  kiyohara 		mvsata_edma_reset_qptr(mvport);
   1358   1.1  kiyohara 		mvsata_edma_enable(mvport);
   1359   1.1  kiyohara 	}
   1360   1.1  kiyohara 
   1361   1.1  kiyohara 	ata_free_xfer(chp, xfer);
   1362   1.1  kiyohara 
   1363   1.1  kiyohara 	ata_bio->flags |= ATA_ITSDONE;
   1364   1.1  kiyohara 	switch (reason) {
   1365   1.1  kiyohara 	case KILL_GONE:
   1366   1.1  kiyohara 		ata_bio->error = ERR_NODEV;
   1367   1.1  kiyohara 		break;
   1368   1.1  kiyohara 	case KILL_RESET:
   1369   1.1  kiyohara 		ata_bio->error = ERR_RESET;
   1370   1.1  kiyohara 		break;
   1371   1.1  kiyohara 	default:
   1372   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   1373   1.1  kiyohara 		    "mvsata_bio_kill_xfer: unknown reason %d\n", reason);
   1374   1.1  kiyohara 		panic("mvsata_bio_kill_xfer");
   1375   1.1  kiyohara 	}
   1376   1.1  kiyohara 	ata_bio->r_error = WDCE_ABRT;
   1377   1.1  kiyohara 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1378   1.1  kiyohara }
   1379   1.1  kiyohara 
   1380   1.1  kiyohara static void
   1381   1.1  kiyohara mvsata_bio_done(struct ata_channel *chp, struct ata_xfer *xfer)
   1382   1.1  kiyohara {
   1383   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1384   1.1  kiyohara 	struct ata_bio *ata_bio = xfer->c_cmd;
   1385   1.1  kiyohara 	int drive = xfer->c_drive;
   1386   1.1  kiyohara 
   1387   1.1  kiyohara 	DPRINTFN(2, ("%s:%d: mvsata_bio_done: drive=%d, flags=0x%x\n",
   1388   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel, xfer->c_drive,
   1389   1.1  kiyohara 	    (u_int)xfer->c_flags));
   1390   1.1  kiyohara 
   1391   1.1  kiyohara 	callout_stop(&chp->ch_callout);
   1392   1.1  kiyohara 
   1393   1.1  kiyohara 	/* EDMA restart, if enabled */
   1394   1.1  kiyohara 	if (!(xfer->c_flags & C_DMA) && mvport->port_edmamode != nodma) {
   1395   1.1  kiyohara 		mvsata_edma_reset_qptr(mvport);
   1396   1.1  kiyohara 		mvsata_edma_enable(mvport);
   1397   1.1  kiyohara 	}
   1398   1.1  kiyohara 
   1399   1.1  kiyohara 	/* feed back residual bcount to our caller */
   1400   1.1  kiyohara 	ata_bio->bcount = xfer->c_bcount;
   1401   1.1  kiyohara 
   1402   1.1  kiyohara 	/* mark controller inactive and free xfer */
   1403  1.10  jakllsch 	KASSERT(chp->ch_queue->active_xfer != NULL);
   1404   1.1  kiyohara 	chp->ch_queue->active_xfer = NULL;
   1405   1.1  kiyohara 	ata_free_xfer(chp, xfer);
   1406   1.1  kiyohara 
   1407  1.24    bouyer 	if (chp->ch_drive[drive].drive_flags & ATA_DRIVE_WAITDRAIN) {
   1408   1.1  kiyohara 		ata_bio->error = ERR_NODEV;
   1409  1.24    bouyer 		chp->ch_drive[drive].drive_flags &= ~ATA_DRIVE_WAITDRAIN;
   1410   1.1  kiyohara 		wakeup(&chp->ch_queue->active_xfer);
   1411   1.1  kiyohara 	}
   1412   1.1  kiyohara 	ata_bio->flags |= ATA_ITSDONE;
   1413   1.1  kiyohara 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1414   1.1  kiyohara 	atastart(chp);
   1415   1.1  kiyohara }
   1416   1.1  kiyohara 
   1417   1.1  kiyohara static int
   1418   1.1  kiyohara mvsata_bio_ready(struct mvsata_port *mvport, struct ata_bio *ata_bio, int drive,
   1419   1.1  kiyohara 		 int flags)
   1420   1.1  kiyohara {
   1421   1.1  kiyohara 	struct ata_channel *chp = &mvport->port_ata_channel;
   1422   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1423   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[drive];
   1424   1.1  kiyohara 	const char *errstring;
   1425   1.1  kiyohara 
   1426  1.11  jakllsch 	flags |= AT_POLL;	/* XXX */
   1427  1.11  jakllsch 
   1428   1.1  kiyohara 	/*
   1429   1.1  kiyohara 	 * disable interrupts, all commands here should be quick
   1430   1.4       snj 	 * enough to be able to poll, and we don't go here that often
   1431   1.1  kiyohara 	 */
   1432   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT | WDCTL_IDS);
   1433   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1434   1.1  kiyohara 	DELAY(10);
   1435   1.1  kiyohara 	errstring = "wait";
   1436   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1437   1.1  kiyohara 		goto ctrltimeout;
   1438   1.1  kiyohara 	wdccommandshort(chp, drive, WDCC_RECAL);
   1439   1.1  kiyohara 	/* Wait for at last 400ns for status bit to be valid */
   1440   1.1  kiyohara 	DELAY(1);
   1441   1.1  kiyohara 	errstring = "recal";
   1442   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1443   1.1  kiyohara 		goto ctrltimeout;
   1444   1.1  kiyohara 	if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
   1445   1.1  kiyohara 		goto ctrlerror;
   1446   1.1  kiyohara 	/* Don't try to set modes if controller can't be adjusted */
   1447   1.1  kiyohara 	if (atac->atac_set_modes == NULL)
   1448   1.1  kiyohara 		goto geometry;
   1449   1.1  kiyohara 	/* Also don't try if the drive didn't report its mode */
   1450  1.24    bouyer 	if ((drvp->drive_flags & ATA_DRIVE_MODE) == 0)
   1451   1.1  kiyohara 		goto geometry;
   1452   1.1  kiyohara 	wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1453   1.1  kiyohara 	    0x08 | drvp->PIO_mode, WDSF_SET_MODE);
   1454   1.1  kiyohara 	errstring = "piomode";
   1455   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1456   1.1  kiyohara 		goto ctrltimeout;
   1457   1.1  kiyohara 	if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
   1458   1.1  kiyohara 		goto ctrlerror;
   1459  1.24    bouyer 	if (drvp->drive_flags & ATA_DRIVE_UDMA)
   1460   1.1  kiyohara 		wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1461   1.1  kiyohara 		    0x40 | drvp->UDMA_mode, WDSF_SET_MODE);
   1462  1.24    bouyer 	else if (drvp->drive_flags & ATA_DRIVE_DMA)
   1463   1.1  kiyohara 		wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1464   1.1  kiyohara 		    0x20 | drvp->DMA_mode, WDSF_SET_MODE);
   1465   1.1  kiyohara 	else
   1466   1.1  kiyohara 		goto geometry;
   1467   1.1  kiyohara 	errstring = "dmamode";
   1468   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1469   1.1  kiyohara 		goto ctrltimeout;
   1470   1.1  kiyohara 	if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
   1471   1.1  kiyohara 		goto ctrlerror;
   1472   1.1  kiyohara geometry:
   1473   1.1  kiyohara 	if (ata_bio->flags & ATA_LBA)
   1474   1.1  kiyohara 		goto multimode;
   1475   1.1  kiyohara 	wdccommand(chp, drive, WDCC_IDP, ata_bio->lp->d_ncylinders,
   1476   1.1  kiyohara 	    ata_bio->lp->d_ntracks - 1, 0, ata_bio->lp->d_nsectors,
   1477   1.1  kiyohara 	    (ata_bio->lp->d_type == DTYPE_ST506) ?
   1478   1.1  kiyohara 	    ata_bio->lp->d_precompcyl / 4 : 0);
   1479   1.1  kiyohara 	errstring = "geometry";
   1480   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1481   1.1  kiyohara 		goto ctrltimeout;
   1482   1.1  kiyohara 	if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
   1483   1.1  kiyohara 		goto ctrlerror;
   1484   1.1  kiyohara multimode:
   1485   1.1  kiyohara 	if (ata_bio->multi == 1)
   1486   1.1  kiyohara 		goto ready;
   1487   1.1  kiyohara 	wdccommand(chp, drive, WDCC_SETMULTI, 0, 0, 0, ata_bio->multi, 0);
   1488   1.1  kiyohara 	errstring = "setmulti";
   1489   1.1  kiyohara 	if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY, flags))
   1490   1.1  kiyohara 		goto ctrltimeout;
   1491   1.1  kiyohara 	if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
   1492   1.1  kiyohara 		goto ctrlerror;
   1493   1.1  kiyohara ready:
   1494   1.1  kiyohara 	drvp->state = READY;
   1495   1.1  kiyohara 	/*
   1496   1.1  kiyohara 	 * The drive is usable now
   1497   1.1  kiyohara 	 */
   1498   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1499   1.1  kiyohara 	delay(10);	/* some drives need a little delay here */
   1500   1.1  kiyohara 	return 0;
   1501   1.1  kiyohara 
   1502   1.1  kiyohara ctrltimeout:
   1503   1.1  kiyohara 	aprint_error_dev(atac->atac_dev, "channel %d: drive %d %s timed out\n",
   1504   1.1  kiyohara 	    chp->ch_channel, drive, errstring);
   1505   1.1  kiyohara 	ata_bio->error = TIMEOUT;
   1506   1.1  kiyohara 	goto ctrldone;
   1507   1.1  kiyohara ctrlerror:
   1508   1.1  kiyohara 	aprint_error_dev(atac->atac_dev, "channel %d: drive %d %s ",
   1509   1.1  kiyohara 	    chp->ch_channel, drive, errstring);
   1510   1.1  kiyohara 	if (chp->ch_status & WDCS_DWF) {
   1511   1.1  kiyohara 		aprint_error("drive fault\n");
   1512   1.1  kiyohara 		ata_bio->error = ERR_DF;
   1513   1.1  kiyohara 	} else {
   1514   1.1  kiyohara 		aprint_error("error (%x)\n", chp->ch_error);
   1515   1.1  kiyohara 		ata_bio->r_error = chp->ch_error;
   1516   1.1  kiyohara 		ata_bio->error = ERROR;
   1517   1.1  kiyohara 	}
   1518   1.1  kiyohara ctrldone:
   1519   1.1  kiyohara 	drvp->state = 0;
   1520   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1521   1.1  kiyohara 	return -1;
   1522   1.1  kiyohara }
   1523   1.1  kiyohara 
   1524   1.1  kiyohara static void
   1525   1.1  kiyohara mvsata_wdc_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1526   1.1  kiyohara {
   1527   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1528   1.1  kiyohara 	int drive = xfer->c_drive;
   1529   1.1  kiyohara 	int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
   1530   1.1  kiyohara 	struct ata_command *ata_c = xfer->c_cmd;
   1531   1.1  kiyohara 
   1532   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_cmd_start: drive=%d\n",
   1533   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel, drive));
   1534   1.1  kiyohara 
   1535   1.1  kiyohara 	/* First, EDMA disable, if enabled this channel. */
   1536   1.1  kiyohara 	if (mvport->port_edmamode != nodma)
   1537   1.1  kiyohara 		mvsata_edma_disable(mvport, 10 /* ms */, wait_flags);
   1538   1.1  kiyohara 
   1539   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1540   1.1  kiyohara 	switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1541   1.1  kiyohara 	    ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
   1542   1.1  kiyohara 	case WDCWAIT_OK:
   1543   1.1  kiyohara 		break;
   1544   1.1  kiyohara 	case WDCWAIT_TOUT:
   1545   1.1  kiyohara 		ata_c->flags |= AT_TIMEOU;
   1546   1.1  kiyohara 		mvsata_wdc_cmd_done(chp, xfer);
   1547   1.1  kiyohara 		return;
   1548   1.1  kiyohara 	case WDCWAIT_THR:
   1549   1.1  kiyohara 		return;
   1550   1.1  kiyohara 	}
   1551   1.1  kiyohara 	if (ata_c->flags & AT_POLL)
   1552   1.1  kiyohara 		/* polled command, disable interrupts */
   1553   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT | WDCTL_IDS);
   1554  1.15  jakllsch 	if ((ata_c->flags & AT_LBA48) != 0) {
   1555  1.15  jakllsch 		wdccommandext(chp, drive, ata_c->r_command,
   1556  1.15  jakllsch 		    ata_c->r_lba, ata_c->r_count, ata_c->r_features);
   1557  1.15  jakllsch 	} else {
   1558  1.15  jakllsch 		wdccommand(chp, drive, ata_c->r_command,
   1559  1.15  jakllsch 		    (ata_c->r_lba >> 8) & 0xffff,
   1560  1.15  jakllsch 		    (((ata_c->flags & AT_LBA) != 0) ? WDSD_LBA : 0) |
   1561  1.15  jakllsch 		    ((ata_c->r_lba >> 24) & 0x0f),
   1562  1.15  jakllsch 		    ata_c->r_lba & 0xff,
   1563  1.15  jakllsch 		    ata_c->r_count & 0xff,
   1564  1.15  jakllsch 		    ata_c->r_features & 0xff);
   1565  1.15  jakllsch 	}
   1566   1.1  kiyohara 
   1567   1.1  kiyohara 	if ((ata_c->flags & AT_POLL) == 0) {
   1568   1.1  kiyohara 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1569   1.1  kiyohara 		callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
   1570   1.1  kiyohara 		    wdctimeout, chp);
   1571   1.1  kiyohara 		return;
   1572   1.1  kiyohara 	}
   1573   1.1  kiyohara 	/*
   1574   1.1  kiyohara 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1575   1.1  kiyohara 	 * Wait for at last 400ns for status bit to be valid.
   1576   1.1  kiyohara 	 */
   1577   1.1  kiyohara 	delay(10);	/* 400ns delay */
   1578   1.1  kiyohara 	mvsata_wdc_cmd_intr(chp, xfer, 0);
   1579   1.1  kiyohara }
   1580   1.1  kiyohara 
   1581   1.1  kiyohara static int
   1582   1.1  kiyohara mvsata_wdc_cmd_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1583   1.1  kiyohara {
   1584   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1585   1.1  kiyohara 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1586   1.1  kiyohara 	struct ata_command *ata_c = xfer->c_cmd;
   1587   1.1  kiyohara 	int bcount = ata_c->bcount;
   1588   1.1  kiyohara 	char *data = ata_c->data;
   1589   1.1  kiyohara 	int wflags;
   1590   1.1  kiyohara 	int drive_flags;
   1591   1.1  kiyohara 
   1592   1.1  kiyohara 	if (ata_c->r_command == WDCC_IDENTIFY ||
   1593   1.1  kiyohara 	    ata_c->r_command == ATAPI_IDENTIFY_DEVICE)
   1594   1.1  kiyohara 		/*
   1595   1.1  kiyohara 		 * The IDENTIFY data has been designed as an array of
   1596   1.1  kiyohara 		 * u_int16_t, so we can byteswap it on the fly.
   1597   1.1  kiyohara 		 * Historically it's what we have always done so keeping it
   1598   1.1  kiyohara 		 * here ensure binary backward compatibility.
   1599   1.1  kiyohara 		 */
   1600  1.24    bouyer 		drive_flags = ATA_DRIVE_NOSTREAM |
   1601   1.1  kiyohara 		    chp->ch_drive[xfer->c_drive].drive_flags;
   1602   1.1  kiyohara 	else
   1603   1.1  kiyohara 		/*
   1604   1.1  kiyohara 		 * Other data structure are opaque and should be transfered
   1605   1.1  kiyohara 		 * as is.
   1606   1.1  kiyohara 		 */
   1607   1.1  kiyohara 		drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
   1608   1.1  kiyohara 
   1609   1.1  kiyohara 	if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL))
   1610   1.1  kiyohara 		/* both wait and poll, we can tsleep here */
   1611   1.1  kiyohara 		wflags = AT_WAIT | AT_POLL;
   1612   1.1  kiyohara 	else
   1613   1.1  kiyohara 		wflags = AT_POLL;
   1614   1.1  kiyohara 
   1615   1.1  kiyohara again:
   1616   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_cmd_intr: drive=%d\n",
   1617   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel, xfer->c_drive));
   1618   1.1  kiyohara 
   1619   1.1  kiyohara 	/*
   1620   1.1  kiyohara 	 * after a ATAPI_SOFT_RESET, the device will have released the bus.
   1621   1.1  kiyohara 	 * Reselect again, it doesn't hurt for others commands, and the time
   1622  1.13  jakllsch 	 * penalty for the extra register write is acceptable,
   1623  1.13  jakllsch 	 * wdc_exec_command() isn't called often (mostly for autoconfig)
   1624   1.1  kiyohara 	 */
   1625  1.15  jakllsch 	if ((xfer->c_flags & C_ATAPI) != 0) {
   1626  1.15  jakllsch 		MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1627  1.15  jakllsch 	}
   1628   1.1  kiyohara 	if ((ata_c->flags & AT_XFDONE) != 0) {
   1629   1.1  kiyohara 		/*
   1630   1.1  kiyohara 		 * We have completed a data xfer. The drive should now be
   1631   1.1  kiyohara 		 * in its initial state
   1632   1.1  kiyohara 		 */
   1633   1.1  kiyohara 		if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1634   1.1  kiyohara 		    ata_c->r_st_bmask, (irq == 0)  ? ata_c->timeout : 0,
   1635   1.1  kiyohara 		    wflags) ==  WDCWAIT_TOUT) {
   1636   1.1  kiyohara 			if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1637   1.1  kiyohara 				return 0;	/* IRQ was not for us */
   1638   1.1  kiyohara 			ata_c->flags |= AT_TIMEOU;
   1639   1.1  kiyohara 		}
   1640   1.1  kiyohara 		goto out;
   1641   1.1  kiyohara 	}
   1642   1.1  kiyohara 	if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
   1643   1.1  kiyohara 	    (irq == 0)  ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
   1644   1.1  kiyohara 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1645   1.1  kiyohara 		    return 0;	/* IRQ was not for us */
   1646   1.1  kiyohara 		ata_c->flags |= AT_TIMEOU;
   1647   1.1  kiyohara 		goto out;
   1648   1.1  kiyohara 	}
   1649   1.1  kiyohara 	if (ata_c->flags & AT_READ) {
   1650   1.1  kiyohara 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1651   1.1  kiyohara 			ata_c->flags |= AT_TIMEOU;
   1652   1.1  kiyohara 			goto out;
   1653   1.1  kiyohara 		}
   1654   1.1  kiyohara 		wdc->datain_pio(chp, drive_flags, data, bcount);
   1655   1.1  kiyohara 		/* at this point the drive should be in its initial state */
   1656   1.1  kiyohara 		ata_c->flags |= AT_XFDONE;
   1657   1.1  kiyohara 		/*
   1658   1.1  kiyohara 		 * XXX checking the status register again here cause some
   1659   1.1  kiyohara 		 * hardware to timeout.
   1660   1.1  kiyohara 		 */
   1661   1.1  kiyohara 	} else if (ata_c->flags & AT_WRITE) {
   1662   1.1  kiyohara 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1663   1.1  kiyohara 			ata_c->flags |= AT_TIMEOU;
   1664   1.1  kiyohara 			goto out;
   1665   1.1  kiyohara 		}
   1666   1.1  kiyohara 		wdc->dataout_pio(chp, drive_flags, data, bcount);
   1667   1.1  kiyohara 		ata_c->flags |= AT_XFDONE;
   1668   1.1  kiyohara 		if ((ata_c->flags & AT_POLL) == 0) {
   1669   1.1  kiyohara 			chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for intr */
   1670   1.1  kiyohara 			callout_reset(&chp->ch_callout,
   1671   1.1  kiyohara 			    mstohz(ata_c->timeout), wdctimeout, chp);
   1672   1.1  kiyohara 			return 1;
   1673   1.1  kiyohara 		} else
   1674   1.1  kiyohara 			goto again;
   1675   1.1  kiyohara 	}
   1676   1.1  kiyohara out:
   1677   1.1  kiyohara 	mvsata_wdc_cmd_done(chp, xfer);
   1678   1.1  kiyohara 	return 1;
   1679   1.1  kiyohara }
   1680   1.1  kiyohara 
   1681   1.1  kiyohara static void
   1682   1.1  kiyohara mvsata_wdc_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
   1683   1.1  kiyohara 			 int reason)
   1684   1.1  kiyohara {
   1685   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1686   1.1  kiyohara 	struct ata_command *ata_c = xfer->c_cmd;
   1687   1.1  kiyohara 
   1688   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_cmd_kill_xfer: drive=%d\n",
   1689   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), chp->ch_channel, xfer->c_drive));
   1690   1.1  kiyohara 
   1691   1.1  kiyohara 	switch (reason) {
   1692   1.1  kiyohara 	case KILL_GONE:
   1693   1.1  kiyohara 		ata_c->flags |= AT_GONE;
   1694   1.1  kiyohara 		break;
   1695   1.1  kiyohara 	case KILL_RESET:
   1696   1.1  kiyohara 		ata_c->flags |= AT_RESET;
   1697   1.1  kiyohara 		break;
   1698   1.1  kiyohara 	default:
   1699   1.1  kiyohara 		aprint_error_dev(MVSATA_DEV2(mvport),
   1700   1.1  kiyohara 		    "mvsata_cmd_kill_xfer: unknown reason %d\n", reason);
   1701   1.1  kiyohara 		panic("mvsata_cmd_kill_xfer");
   1702   1.1  kiyohara 	}
   1703   1.1  kiyohara 	mvsata_wdc_cmd_done_end(chp, xfer);
   1704   1.1  kiyohara }
   1705   1.1  kiyohara 
   1706   1.1  kiyohara static void
   1707   1.1  kiyohara mvsata_wdc_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer)
   1708   1.1  kiyohara {
   1709   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1710   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1711   1.1  kiyohara 	struct ata_command *ata_c = xfer->c_cmd;
   1712   1.1  kiyohara 
   1713   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_cmd_done: drive=%d, flags=0x%x\n",
   1714   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
   1715   1.1  kiyohara 	    ata_c->flags));
   1716   1.1  kiyohara 
   1717   1.1  kiyohara 	if (chp->ch_status & WDCS_DWF)
   1718   1.1  kiyohara 		ata_c->flags |= AT_DF;
   1719   1.1  kiyohara 	if (chp->ch_status & WDCS_ERR) {
   1720   1.1  kiyohara 		ata_c->flags |= AT_ERROR;
   1721   1.1  kiyohara 		ata_c->r_error = chp->ch_error;
   1722   1.1  kiyohara 	}
   1723   1.1  kiyohara 	if ((ata_c->flags & AT_READREG) != 0 &&
   1724   1.1  kiyohara 	    device_is_active(atac->atac_dev) &&
   1725   1.1  kiyohara 	    (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
   1726  1.15  jakllsch 		ata_c->r_status = MVSATA_WDC_READ_1(mvport, SRB_CS);
   1727  1.15  jakllsch 		ata_c->r_error = MVSATA_WDC_READ_1(mvport, SRB_FE);
   1728   1.1  kiyohara 		ata_c->r_count = MVSATA_WDC_READ_1(mvport, SRB_SC);
   1729  1.15  jakllsch 		ata_c->r_lba =
   1730  1.15  jakllsch 		    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAL) << 0;
   1731  1.15  jakllsch 		ata_c->r_lba |=
   1732  1.15  jakllsch 		    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAM) << 8;
   1733  1.15  jakllsch 		ata_c->r_lba |=
   1734  1.15  jakllsch 		    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAH) << 16;
   1735  1.15  jakllsch 		ata_c->r_device = MVSATA_WDC_READ_1(mvport, SRB_H);
   1736  1.15  jakllsch 		if ((ata_c->flags & AT_LBA48) != 0) {
   1737  1.15  jakllsch 			if ((ata_c->flags & AT_POLL) != 0) {
   1738  1.15  jakllsch 				MVSATA_WDC_WRITE_1(mvport, SRB_CAS,
   1739  1.15  jakllsch 				    WDCTL_HOB|WDCTL_4BIT|WDCTL_IDS);
   1740  1.15  jakllsch 			} else {
   1741  1.15  jakllsch 				MVSATA_WDC_WRITE_1(mvport, SRB_CAS,
   1742  1.15  jakllsch 				    WDCTL_HOB|WDCTL_4BIT);
   1743  1.15  jakllsch 			}
   1744  1.15  jakllsch 			ata_c->r_count |=
   1745  1.15  jakllsch 			    MVSATA_WDC_READ_1(mvport, SRB_SC) << 8;
   1746  1.24    bouyer 			ata_c->r_lba |=
   1747  1.15  jakllsch 			    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAL) << 24;
   1748  1.15  jakllsch 			ata_c->r_lba |=
   1749  1.15  jakllsch 			    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAM) << 32;
   1750  1.15  jakllsch 			ata_c->r_lba |=
   1751  1.15  jakllsch 			    (uint64_t)MVSATA_WDC_READ_1(mvport, SRB_LBAH) << 40;
   1752  1.15  jakllsch 			if ((ata_c->flags & AT_POLL) != 0) {
   1753  1.15  jakllsch 				MVSATA_WDC_WRITE_1(mvport, SRB_CAS,
   1754  1.15  jakllsch 				    WDCTL_4BIT|WDCTL_IDS);
   1755  1.15  jakllsch 			} else {
   1756  1.15  jakllsch 				MVSATA_WDC_WRITE_1(mvport, SRB_CAS,
   1757  1.15  jakllsch 				    WDCTL_4BIT);
   1758  1.15  jakllsch 			}
   1759  1.15  jakllsch 		} else {
   1760  1.15  jakllsch 			ata_c->r_lba |=
   1761  1.15  jakllsch 			    (uint64_t)(ata_c->r_device & 0x0f) << 24;
   1762  1.15  jakllsch 		}
   1763   1.1  kiyohara 	}
   1764   1.1  kiyohara 	callout_stop(&chp->ch_callout);
   1765   1.1  kiyohara 	chp->ch_queue->active_xfer = NULL;
   1766   1.1  kiyohara 	if (ata_c->flags & AT_POLL) {
   1767   1.1  kiyohara 		/* enable interrupts */
   1768   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1769   1.1  kiyohara 		delay(10);	/* some drives need a little delay here */
   1770   1.1  kiyohara 	}
   1771  1.24    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & ATA_DRIVE_WAITDRAIN) {
   1772   1.1  kiyohara 		mvsata_wdc_cmd_kill_xfer(chp, xfer, KILL_GONE);
   1773  1.24    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~ATA_DRIVE_WAITDRAIN;
   1774   1.1  kiyohara 		wakeup(&chp->ch_queue->active_xfer);
   1775   1.1  kiyohara 	} else
   1776   1.1  kiyohara 		mvsata_wdc_cmd_done_end(chp, xfer);
   1777   1.1  kiyohara }
   1778   1.1  kiyohara 
   1779   1.1  kiyohara static void
   1780   1.1  kiyohara mvsata_wdc_cmd_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
   1781   1.1  kiyohara {
   1782   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1783   1.1  kiyohara 	struct ata_command *ata_c = xfer->c_cmd;
   1784   1.1  kiyohara 
   1785   1.1  kiyohara 	/* EDMA restart, if enabled */
   1786   1.1  kiyohara 	if (mvport->port_edmamode != nodma) {
   1787   1.1  kiyohara 		mvsata_edma_reset_qptr(mvport);
   1788   1.1  kiyohara 		mvsata_edma_enable(mvport);
   1789   1.1  kiyohara 	}
   1790   1.1  kiyohara 
   1791   1.1  kiyohara 	ata_c->flags |= AT_DONE;
   1792   1.1  kiyohara 	ata_free_xfer(chp, xfer);
   1793   1.1  kiyohara 	if (ata_c->flags & AT_WAIT)
   1794   1.1  kiyohara 		wakeup(ata_c);
   1795   1.1  kiyohara 	else if (ata_c->callback)
   1796   1.1  kiyohara 		ata_c->callback(ata_c->callback_arg);
   1797   1.1  kiyohara 	atastart(chp);
   1798   1.1  kiyohara 
   1799   1.1  kiyohara 	return;
   1800   1.1  kiyohara }
   1801   1.1  kiyohara 
   1802   1.1  kiyohara #if NATAPIBUS > 0
   1803   1.1  kiyohara static void
   1804   1.1  kiyohara mvsata_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1805   1.1  kiyohara {
   1806   1.1  kiyohara 	struct mvsata_softc *sc = (struct mvsata_softc *)chp->ch_atac;
   1807   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1808   1.1  kiyohara 	struct atac_softc *atac = &sc->sc_wdcdev.sc_atac;
   1809   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1810   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   1811   1.1  kiyohara 	const int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
   1812   1.1  kiyohara 	const char *errstring;
   1813   1.1  kiyohara 
   1814   1.1  kiyohara 	DPRINTFN(2, ("%s:%d:%d: mvsata_atapi_start: scsi flags 0x%x\n",
   1815   1.1  kiyohara 	    device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
   1816   1.1  kiyohara 	    xfer->c_drive, sc_xfer->xs_control));
   1817   1.1  kiyohara 
   1818   1.1  kiyohara 	if (mvport->port_edmamode != nodma)
   1819   1.1  kiyohara 		mvsata_edma_disable(mvport, 10 /* ms */, wait_flags);
   1820   1.1  kiyohara 
   1821   1.1  kiyohara 	if ((xfer->c_flags & C_DMA) && (drvp->n_xfers <= NXFER))
   1822   1.1  kiyohara 		drvp->n_xfers++;
   1823   1.1  kiyohara 
   1824   1.1  kiyohara 	/* Do control operations specially. */
   1825   1.1  kiyohara 	if (__predict_false(drvp->state < READY)) {
   1826   1.1  kiyohara 		/* If it's not a polled command, we need the kernel thread */
   1827   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_POLL) == 0 && cpu_intr_p()) {
   1828   1.1  kiyohara 			chp->ch_queue->queue_freeze++;
   1829   1.1  kiyohara 			wakeup(&chp->ch_thread);
   1830   1.1  kiyohara 			return;
   1831   1.1  kiyohara 		}
   1832   1.1  kiyohara 		/*
   1833   1.1  kiyohara 		 * disable interrupts, all commands here should be quick
   1834   1.4       snj 		 * enough to be able to poll, and we don't go here that often
   1835   1.1  kiyohara 		 */
   1836   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT | WDCTL_IDS);
   1837   1.1  kiyohara 
   1838   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1839   1.1  kiyohara 		/* Don't try to set mode if controller can't be adjusted */
   1840   1.1  kiyohara 		if (atac->atac_set_modes == NULL)
   1841   1.1  kiyohara 			goto ready;
   1842   1.1  kiyohara 		/* Also don't try if the drive didn't report its mode */
   1843  1.24    bouyer 		if ((drvp->drive_flags & ATA_DRIVE_MODE) == 0)
   1844   1.1  kiyohara 			goto ready;
   1845   1.1  kiyohara 		errstring = "unbusy";
   1846   1.1  kiyohara 		if (wdc_wait_for_unbusy(chp, ATAPI_DELAY, wait_flags))
   1847   1.1  kiyohara 			goto timeout;
   1848   1.1  kiyohara 		wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1849   1.1  kiyohara 		    0x08 | drvp->PIO_mode, WDSF_SET_MODE);
   1850   1.1  kiyohara 		errstring = "piomode";
   1851   1.1  kiyohara 		if (wdc_wait_for_unbusy(chp, ATAPI_MODE_DELAY, wait_flags))
   1852   1.1  kiyohara 			goto timeout;
   1853   1.1  kiyohara 		if (chp->ch_status & WDCS_ERR) {
   1854   1.1  kiyohara 			if (chp->ch_error == WDCE_ABRT) {
   1855   1.1  kiyohara 				/*
   1856   1.1  kiyohara 				 * Some ATAPI drives reject PIO settings.
   1857   1.1  kiyohara 				 * Fall back to PIO mode 3 since that's the
   1858   1.1  kiyohara 				 * minimum for ATAPI.
   1859   1.1  kiyohara 				 */
   1860   1.1  kiyohara 				aprint_error_dev(atac->atac_dev,
   1861   1.1  kiyohara 				    "channel %d drive %d: PIO mode %d rejected,"
   1862   1.1  kiyohara 				    " falling back to PIO mode 3\n",
   1863   1.1  kiyohara 				    chp->ch_channel, xfer->c_drive,
   1864   1.1  kiyohara 				    drvp->PIO_mode);
   1865   1.1  kiyohara 				if (drvp->PIO_mode > 3)
   1866   1.1  kiyohara 					drvp->PIO_mode = 3;
   1867   1.1  kiyohara 			} else
   1868   1.1  kiyohara 				goto error;
   1869   1.1  kiyohara 		}
   1870  1.24    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA)
   1871   1.1  kiyohara 			wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1872   1.1  kiyohara 			    0x40 | drvp->UDMA_mode, WDSF_SET_MODE);
   1873   1.1  kiyohara 		else
   1874  1.24    bouyer 		if (drvp->drive_flags & ATA_DRIVE_DMA)
   1875   1.1  kiyohara 			wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
   1876   1.1  kiyohara 			    0x20 | drvp->DMA_mode, WDSF_SET_MODE);
   1877   1.1  kiyohara 		else
   1878   1.1  kiyohara 			goto ready;
   1879   1.1  kiyohara 		errstring = "dmamode";
   1880   1.1  kiyohara 		if (wdc_wait_for_unbusy(chp, ATAPI_MODE_DELAY, wait_flags))
   1881   1.1  kiyohara 			goto timeout;
   1882   1.1  kiyohara 		if (chp->ch_status & WDCS_ERR) {
   1883   1.1  kiyohara 			if (chp->ch_error == WDCE_ABRT) {
   1884  1.24    bouyer 				if (drvp->drive_flags & ATA_DRIVE_UDMA)
   1885   1.1  kiyohara 					goto error;
   1886   1.1  kiyohara 				else {
   1887   1.1  kiyohara 					/*
   1888   1.1  kiyohara 					 * The drive rejected our DMA setting.
   1889   1.1  kiyohara 					 * Fall back to mode 1.
   1890   1.1  kiyohara 					 */
   1891   1.1  kiyohara 					aprint_error_dev(atac->atac_dev,
   1892   1.1  kiyohara 					    "channel %d drive %d:"
   1893   1.1  kiyohara 					    " DMA mode %d rejected,"
   1894   1.1  kiyohara 					    " falling back to DMA mode 0\n",
   1895   1.1  kiyohara 					    chp->ch_channel, xfer->c_drive,
   1896   1.1  kiyohara 					    drvp->DMA_mode);
   1897   1.1  kiyohara 					if (drvp->DMA_mode > 0)
   1898   1.1  kiyohara 						drvp->DMA_mode = 0;
   1899   1.1  kiyohara 				}
   1900   1.1  kiyohara 			} else
   1901   1.1  kiyohara 				goto error;
   1902   1.1  kiyohara 		}
   1903   1.1  kiyohara ready:
   1904   1.1  kiyohara 		drvp->state = READY;
   1905   1.1  kiyohara 		MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1906   1.1  kiyohara 		delay(10); /* some drives need a little delay here */
   1907   1.1  kiyohara 	}
   1908   1.1  kiyohara 	/* start timeout machinery */
   1909   1.1  kiyohara 	if ((sc_xfer->xs_control & XS_CTL_POLL) == 0)
   1910   1.1  kiyohara 		callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
   1911   1.1  kiyohara 		    wdctimeout, chp);
   1912   1.1  kiyohara 
   1913   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   1914   1.1  kiyohara 	switch (wdc_wait_for_unbusy(chp, ATAPI_DELAY, wait_flags)  < 0) {
   1915   1.1  kiyohara 	case WDCWAIT_OK:
   1916   1.1  kiyohara 		break;
   1917   1.1  kiyohara 	case WDCWAIT_TOUT:
   1918   1.1  kiyohara 		aprint_error_dev(atac->atac_dev, "not ready, st = %02x\n",
   1919   1.1  kiyohara 		    chp->ch_status);
   1920   1.1  kiyohara 		sc_xfer->error = XS_TIMEOUT;
   1921   1.1  kiyohara 		mvsata_atapi_reset(chp, xfer);
   1922   1.1  kiyohara 		return;
   1923   1.1  kiyohara 	case WDCWAIT_THR:
   1924   1.1  kiyohara 		return;
   1925   1.1  kiyohara 	}
   1926   1.1  kiyohara 
   1927   1.1  kiyohara 	/*
   1928   1.1  kiyohara 	 * Even with WDCS_ERR, the device should accept a command packet
   1929   1.1  kiyohara 	 * Limit length to what can be stuffed into the cylinder register
   1930   1.1  kiyohara 	 * (16 bits).  Some CD-ROMs seem to interpret '0' as 65536,
   1931   1.1  kiyohara 	 * but not all devices do that and it's not obvious from the
   1932   1.1  kiyohara 	 * ATAPI spec that that behaviour should be expected.  If more
   1933   1.1  kiyohara 	 * data is necessary, multiple data transfer phases will be done.
   1934   1.1  kiyohara 	 */
   1935   1.1  kiyohara 
   1936   1.1  kiyohara 	wdccommand(chp, xfer->c_drive, ATAPI_PKT_CMD,
   1937   1.1  kiyohara 	    xfer->c_bcount <= 0xffff ? xfer->c_bcount : 0xffff, 0, 0, 0,
   1938   1.1  kiyohara 	    (xfer->c_flags & C_DMA) ? ATAPI_PKT_CMD_FTRE_DMA : 0);
   1939   1.1  kiyohara 
   1940   1.1  kiyohara 	/*
   1941   1.1  kiyohara 	 * If there is no interrupt for CMD input, busy-wait for it (done in
   1942   1.1  kiyohara 	 * the interrupt routine. If it is a polled command, call the interrupt
   1943   1.1  kiyohara 	 * routine until command is done.
   1944   1.1  kiyohara 	 */
   1945   1.1  kiyohara 	if ((sc_xfer->xs_periph->periph_cap & ATAPI_CFG_DRQ_MASK) !=
   1946   1.1  kiyohara 	    ATAPI_CFG_IRQ_DRQ || (sc_xfer->xs_control & XS_CTL_POLL)) {
   1947   1.1  kiyohara 		/* Wait for at last 400ns for status bit to be valid */
   1948   1.1  kiyohara 		DELAY(1);
   1949   1.1  kiyohara 		mvsata_atapi_intr(chp, xfer, 0);
   1950   1.1  kiyohara 	} else
   1951   1.1  kiyohara 		chp->ch_flags |= ATACH_IRQ_WAIT;
   1952   1.1  kiyohara 	if (sc_xfer->xs_control & XS_CTL_POLL) {
   1953   1.1  kiyohara 		if (chp->ch_flags & ATACH_DMA_WAIT) {
   1954   1.1  kiyohara 			wdc_dmawait(chp, xfer, sc_xfer->timeout);
   1955   1.1  kiyohara 			chp->ch_flags &= ~ATACH_DMA_WAIT;
   1956   1.1  kiyohara 		}
   1957   1.1  kiyohara 		while ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
   1958   1.1  kiyohara 			/* Wait for at last 400ns for status bit to be valid */
   1959   1.1  kiyohara 			DELAY(1);
   1960   1.1  kiyohara 			mvsata_atapi_intr(chp, xfer, 0);
   1961   1.1  kiyohara 		}
   1962   1.1  kiyohara 	}
   1963   1.1  kiyohara 	return;
   1964   1.1  kiyohara 
   1965   1.1  kiyohara timeout:
   1966   1.1  kiyohara 	aprint_error_dev(atac->atac_dev, "channel %d drive %d: %s timed out\n",
   1967   1.1  kiyohara 	    chp->ch_channel, xfer->c_drive, errstring);
   1968   1.1  kiyohara 	sc_xfer->error = XS_TIMEOUT;
   1969   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1970   1.1  kiyohara 	delay(10);		/* some drives need a little delay here */
   1971   1.1  kiyohara 	mvsata_atapi_reset(chp, xfer);
   1972   1.1  kiyohara 	return;
   1973   1.1  kiyohara 
   1974   1.1  kiyohara error:
   1975   1.1  kiyohara 	aprint_error_dev(atac->atac_dev,
   1976   1.1  kiyohara 	    "channel %d drive %d: %s error (0x%x)\n",
   1977   1.1  kiyohara 	    chp->ch_channel, xfer->c_drive, errstring, chp->ch_error);
   1978   1.1  kiyohara 	sc_xfer->error = XS_SHORTSENSE;
   1979   1.1  kiyohara 	sc_xfer->sense.atapi_sense = chp->ch_error;
   1980   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_4BIT);
   1981   1.1  kiyohara 	delay(10);		/* some drives need a little delay here */
   1982   1.1  kiyohara 	mvsata_atapi_reset(chp, xfer);
   1983   1.1  kiyohara 	return;
   1984   1.1  kiyohara }
   1985   1.1  kiyohara 
   1986   1.1  kiyohara static int
   1987   1.1  kiyohara mvsata_atapi_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1988   1.1  kiyohara {
   1989   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   1990   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   1991   1.1  kiyohara 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1992   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1993   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   1994   1.1  kiyohara 	int len, phase, ire, error, retries=0, i;
   1995   1.1  kiyohara 	void *cmd;
   1996   1.1  kiyohara 
   1997   1.1  kiyohara 	DPRINTFN(1, ("%s:%d:%d: mvsata_atapi_intr\n",
   1998   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive));
   1999   1.1  kiyohara 
   2000   1.1  kiyohara 	/* Is it not a transfer, but a control operation? */
   2001   1.1  kiyohara 	if (drvp->state < READY) {
   2002   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   2003   1.1  kiyohara 		    "channel %d drive %d: bad state %d\n",
   2004   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive, drvp->state);
   2005   1.1  kiyohara 		panic("mvsata_atapi_intr: bad state");
   2006   1.1  kiyohara 	}
   2007   1.1  kiyohara 	/*
   2008   1.1  kiyohara 	 * If we missed an interrupt in a PIO transfer, reset and restart.
   2009   1.1  kiyohara 	 * Don't try to continue transfer, we may have missed cycles.
   2010   1.1  kiyohara 	 */
   2011   1.1  kiyohara 	if ((xfer->c_flags & (C_TIMEOU | C_DMA)) == C_TIMEOU) {
   2012   1.1  kiyohara 		sc_xfer->error = XS_TIMEOUT;
   2013   1.1  kiyohara 		mvsata_atapi_reset(chp, xfer);
   2014   1.1  kiyohara 		return 1;
   2015   1.1  kiyohara 	}
   2016   1.1  kiyohara 
   2017   1.1  kiyohara 	/* Ack interrupt done in wdc_wait_for_unbusy */
   2018   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_H, WDSD_IBM);
   2019   1.1  kiyohara 	if (wdc_wait_for_unbusy(chp,
   2020   1.1  kiyohara 	    (irq == 0) ? sc_xfer->timeout : 0, AT_POLL) == WDCWAIT_TOUT) {
   2021   1.1  kiyohara 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   2022   1.1  kiyohara 			return 0; /* IRQ was not for us */
   2023   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   2024   1.1  kiyohara 		    "channel %d: device timeout, c_bcount=%d, c_skip=%d\n",
   2025   1.1  kiyohara 		    chp->ch_channel, xfer->c_bcount, xfer->c_skip);
   2026   1.1  kiyohara 		if (xfer->c_flags & C_DMA)
   2027   1.1  kiyohara 			ata_dmaerr(drvp,
   2028   1.1  kiyohara 			    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2029   1.1  kiyohara 		sc_xfer->error = XS_TIMEOUT;
   2030   1.1  kiyohara 		mvsata_atapi_reset(chp, xfer);
   2031   1.1  kiyohara 		return 1;
   2032   1.1  kiyohara 	}
   2033   1.1  kiyohara 
   2034   1.1  kiyohara 	/*
   2035   1.1  kiyohara 	 * If we missed an IRQ and were using DMA, flag it as a DMA error
   2036   1.1  kiyohara 	 * and reset device.
   2037   1.1  kiyohara 	 */
   2038   1.1  kiyohara 	if ((xfer->c_flags & C_TIMEOU) && (xfer->c_flags & C_DMA)) {
   2039   1.1  kiyohara 		ata_dmaerr(drvp, (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2040   1.1  kiyohara 		sc_xfer->error = XS_RESET;
   2041   1.1  kiyohara 		mvsata_atapi_reset(chp, xfer);
   2042   1.1  kiyohara 		return (1);
   2043   1.1  kiyohara 	}
   2044   1.1  kiyohara 	/*
   2045   1.1  kiyohara 	 * if the request sense command was aborted, report the short sense
   2046   1.1  kiyohara 	 * previously recorded, else continue normal processing
   2047   1.1  kiyohara 	 */
   2048   1.1  kiyohara 
   2049   1.1  kiyohara again:
   2050   1.1  kiyohara 	len = MVSATA_WDC_READ_1(mvport, SRB_LBAM) +
   2051   1.1  kiyohara 	    256 * MVSATA_WDC_READ_1(mvport, SRB_LBAH);
   2052   1.1  kiyohara 	ire = MVSATA_WDC_READ_1(mvport, SRB_SC);
   2053   1.1  kiyohara 	phase = (ire & (WDCI_CMD | WDCI_IN)) | (chp->ch_status & WDCS_DRQ);
   2054   1.1  kiyohara 	DPRINTF((
   2055   1.1  kiyohara 	    "mvsata_atapi_intr: c_bcount %d len %d st 0x%x err 0x%x ire 0x%x :",
   2056   1.1  kiyohara 	    xfer->c_bcount, len, chp->ch_status, chp->ch_error, ire));
   2057   1.1  kiyohara 
   2058   1.1  kiyohara 	switch (phase) {
   2059   1.1  kiyohara 	case PHASE_CMDOUT:
   2060   1.1  kiyohara 		cmd = sc_xfer->cmd;
   2061   1.1  kiyohara 		DPRINTF(("PHASE_CMDOUT\n"));
   2062   1.1  kiyohara 		/* Init the DMA channel if necessary */
   2063   1.1  kiyohara 		if (xfer->c_flags & C_DMA) {
   2064   1.1  kiyohara 			error = mvsata_bdma_init(mvport, sc_xfer,
   2065   1.1  kiyohara 			    (char *)xfer->c_databuf + xfer->c_skip);
   2066   1.1  kiyohara 			if (error) {
   2067   1.1  kiyohara 				if (error == EINVAL) {
   2068   1.1  kiyohara 					/*
   2069   1.1  kiyohara 					 * We can't do DMA on this transfer
   2070   1.1  kiyohara 					 * for some reason.  Fall back to PIO.
   2071   1.1  kiyohara 					 */
   2072   1.1  kiyohara 					xfer->c_flags &= ~C_DMA;
   2073   1.1  kiyohara 					error = 0;
   2074   1.1  kiyohara 				} else {
   2075   1.1  kiyohara 					sc_xfer->error = XS_DRIVER_STUFFUP;
   2076   1.1  kiyohara 					break;
   2077   1.1  kiyohara 				}
   2078   1.1  kiyohara 			}
   2079   1.1  kiyohara 		}
   2080   1.1  kiyohara 
   2081   1.1  kiyohara 		/* send packet command */
   2082   1.1  kiyohara 		/* Commands are 12 or 16 bytes long. It's 32-bit aligned */
   2083   1.1  kiyohara 		wdc->dataout_pio(chp, drvp->drive_flags, cmd, sc_xfer->cmdlen);
   2084   1.1  kiyohara 
   2085   1.1  kiyohara 		/* Start the DMA channel if necessary */
   2086   1.1  kiyohara 		if (xfer->c_flags & C_DMA) {
   2087   1.1  kiyohara 			mvsata_bdma_start(mvport);
   2088   1.1  kiyohara 			chp->ch_flags |= ATACH_DMA_WAIT;
   2089   1.1  kiyohara 		}
   2090   1.1  kiyohara 
   2091   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_POLL) == 0)
   2092   1.1  kiyohara 			chp->ch_flags |= ATACH_IRQ_WAIT;
   2093   1.1  kiyohara 		return 1;
   2094   1.1  kiyohara 
   2095   1.1  kiyohara 	case PHASE_DATAOUT:
   2096   1.1  kiyohara 		/* write data */
   2097   1.1  kiyohara 		DPRINTF(("PHASE_DATAOUT\n"));
   2098   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_DATA_OUT) == 0 ||
   2099   1.1  kiyohara 		    (xfer->c_flags & C_DMA) != 0) {
   2100   1.1  kiyohara 			aprint_error_dev(atac->atac_dev,
   2101   1.1  kiyohara 			    "channel %d drive %d: bad data phase DATAOUT\n",
   2102   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive);
   2103   1.1  kiyohara 			if (xfer->c_flags & C_DMA)
   2104   1.1  kiyohara 				ata_dmaerr(drvp,
   2105   1.1  kiyohara 				    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2106   1.1  kiyohara 			sc_xfer->error = XS_TIMEOUT;
   2107   1.1  kiyohara 			mvsata_atapi_reset(chp, xfer);
   2108   1.1  kiyohara 			return 1;
   2109   1.1  kiyohara 		}
   2110   1.1  kiyohara 		xfer->c_lenoff = len - xfer->c_bcount;
   2111   1.1  kiyohara 		if (xfer->c_bcount < len) {
   2112   1.1  kiyohara 			aprint_error_dev(atac->atac_dev, "channel %d drive %d:"
   2113   1.1  kiyohara 			    " warning: write only %d of %d requested bytes\n",
   2114   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive, xfer->c_bcount,
   2115   1.1  kiyohara 			    len);
   2116   1.1  kiyohara 			len = xfer->c_bcount;
   2117   1.1  kiyohara 		}
   2118   1.1  kiyohara 
   2119   1.1  kiyohara 		wdc->dataout_pio(chp, drvp->drive_flags,
   2120   1.1  kiyohara 		    (char *)xfer->c_databuf + xfer->c_skip, len);
   2121   1.1  kiyohara 
   2122   1.1  kiyohara 		for (i = xfer->c_lenoff; i > 0; i -= 2)
   2123   1.1  kiyohara 			MVSATA_WDC_WRITE_2(mvport, SRB_PIOD, 0);
   2124   1.1  kiyohara 
   2125   1.1  kiyohara 		xfer->c_skip += len;
   2126   1.1  kiyohara 		xfer->c_bcount -= len;
   2127   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_POLL) == 0)
   2128   1.1  kiyohara 			chp->ch_flags |= ATACH_IRQ_WAIT;
   2129   1.1  kiyohara 		return 1;
   2130   1.1  kiyohara 
   2131   1.1  kiyohara 	case PHASE_DATAIN:
   2132   1.1  kiyohara 		/* Read data */
   2133   1.1  kiyohara 		DPRINTF(("PHASE_DATAIN\n"));
   2134   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_DATA_IN) == 0 ||
   2135   1.1  kiyohara 		    (xfer->c_flags & C_DMA) != 0) {
   2136   1.1  kiyohara 			aprint_error_dev(atac->atac_dev,
   2137   1.1  kiyohara 			    "channel %d drive %d: bad data phase DATAIN\n",
   2138   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive);
   2139   1.1  kiyohara 			if (xfer->c_flags & C_DMA)
   2140   1.1  kiyohara 				ata_dmaerr(drvp,
   2141   1.1  kiyohara 				    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2142   1.1  kiyohara 			sc_xfer->error = XS_TIMEOUT;
   2143   1.1  kiyohara 			mvsata_atapi_reset(chp, xfer);
   2144   1.1  kiyohara 			return 1;
   2145   1.1  kiyohara 		}
   2146   1.1  kiyohara 		xfer->c_lenoff = len - xfer->c_bcount;
   2147   1.1  kiyohara 		if (xfer->c_bcount < len) {
   2148   1.1  kiyohara 			aprint_error_dev(atac->atac_dev, "channel %d drive %d:"
   2149   1.1  kiyohara 			    " warning: reading only %d of %d bytes\n",
   2150   1.1  kiyohara 			    chp->ch_channel, xfer->c_drive, xfer->c_bcount,
   2151   1.1  kiyohara 			    len);
   2152   1.1  kiyohara 			len = xfer->c_bcount;
   2153   1.1  kiyohara 		}
   2154   1.1  kiyohara 
   2155   1.1  kiyohara 		wdc->datain_pio(chp, drvp->drive_flags,
   2156   1.1  kiyohara 		    (char *)xfer->c_databuf + xfer->c_skip, len);
   2157   1.1  kiyohara 
   2158   1.1  kiyohara 		if (xfer->c_lenoff > 0)
   2159   1.1  kiyohara 			wdcbit_bucket(chp, len - xfer->c_bcount);
   2160   1.1  kiyohara 
   2161   1.1  kiyohara 		xfer->c_skip += len;
   2162   1.1  kiyohara 		xfer->c_bcount -= len;
   2163   1.1  kiyohara 		if ((sc_xfer->xs_control & XS_CTL_POLL) == 0)
   2164   1.1  kiyohara 			chp->ch_flags |= ATACH_IRQ_WAIT;
   2165   1.1  kiyohara 		return 1;
   2166   1.1  kiyohara 
   2167   1.1  kiyohara 	case PHASE_ABORTED:
   2168   1.1  kiyohara 	case PHASE_COMPLETED:
   2169   1.1  kiyohara 		DPRINTF(("PHASE_COMPLETED\n"));
   2170   1.1  kiyohara 		if (xfer->c_flags & C_DMA)
   2171   1.1  kiyohara 			xfer->c_bcount -= sc_xfer->datalen;
   2172   1.1  kiyohara 		sc_xfer->resid = xfer->c_bcount;
   2173   1.1  kiyohara 		mvsata_atapi_phase_complete(xfer);
   2174   1.1  kiyohara 		return 1;
   2175   1.1  kiyohara 
   2176   1.1  kiyohara 	default:
   2177   1.1  kiyohara 		if (++retries<500) {
   2178   1.1  kiyohara 			DELAY(100);
   2179   1.1  kiyohara 			chp->ch_status = MVSATA_WDC_READ_1(mvport, SRB_CS);
   2180   1.1  kiyohara 			chp->ch_error = MVSATA_WDC_READ_1(mvport, SRB_FE);
   2181   1.1  kiyohara 			goto again;
   2182   1.1  kiyohara 		}
   2183   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   2184   1.1  kiyohara 		    "channel %d drive %d: unknown phase 0x%x\n",
   2185   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive, phase);
   2186   1.1  kiyohara 		if (chp->ch_status & WDCS_ERR) {
   2187   1.1  kiyohara 			sc_xfer->error = XS_SHORTSENSE;
   2188   1.1  kiyohara 			sc_xfer->sense.atapi_sense = chp->ch_error;
   2189   1.1  kiyohara 		} else {
   2190   1.1  kiyohara 			if (xfer->c_flags & C_DMA)
   2191   1.1  kiyohara 				ata_dmaerr(drvp,
   2192   1.1  kiyohara 				    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2193   1.1  kiyohara 			sc_xfer->error = XS_RESET;
   2194   1.1  kiyohara 			mvsata_atapi_reset(chp, xfer);
   2195   1.1  kiyohara 			return (1);
   2196   1.1  kiyohara 		}
   2197   1.1  kiyohara 	}
   2198   1.1  kiyohara 	DPRINTF(("mvsata_atapi_intr: mvsata_atapi_done() (end), error 0x%x "
   2199   1.1  kiyohara 	    "sense 0x%x\n", sc_xfer->error, sc_xfer->sense.atapi_sense));
   2200   1.1  kiyohara 	mvsata_atapi_done(chp, xfer);
   2201   1.1  kiyohara 	return 1;
   2202   1.1  kiyohara }
   2203   1.1  kiyohara 
   2204   1.1  kiyohara static void
   2205   1.1  kiyohara mvsata_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
   2206   1.1  kiyohara 		       int reason)
   2207   1.1  kiyohara {
   2208   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   2209   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   2210   1.1  kiyohara 
   2211   1.1  kiyohara 	/* remove this command from xfer queue */
   2212   1.1  kiyohara 	switch (reason) {
   2213   1.1  kiyohara 	case KILL_GONE:
   2214   1.1  kiyohara 		sc_xfer->error = XS_DRIVER_STUFFUP;
   2215   1.1  kiyohara 		break;
   2216   1.1  kiyohara 
   2217   1.1  kiyohara 	case KILL_RESET:
   2218   1.1  kiyohara 		sc_xfer->error = XS_RESET;
   2219   1.1  kiyohara 		break;
   2220   1.1  kiyohara 
   2221   1.1  kiyohara 	default:
   2222   1.1  kiyohara 		aprint_error_dev(MVSATA_DEV2(mvport),
   2223   1.1  kiyohara 		    "mvsata_atapi_kill_xfer: unknown reason %d\n", reason);
   2224   1.1  kiyohara 		panic("mvsata_atapi_kill_xfer");
   2225   1.1  kiyohara 	}
   2226   1.1  kiyohara 	ata_free_xfer(chp, xfer);
   2227   1.1  kiyohara 	scsipi_done(sc_xfer);
   2228   1.1  kiyohara }
   2229   1.1  kiyohara 
   2230   1.1  kiyohara static void
   2231   1.1  kiyohara mvsata_atapi_reset(struct ata_channel *chp, struct ata_xfer *xfer)
   2232   1.1  kiyohara {
   2233   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   2234   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   2235   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   2236   1.1  kiyohara 
   2237   1.1  kiyohara 	wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
   2238   1.1  kiyohara 	drvp->state = 0;
   2239   1.1  kiyohara 	if (wdc_wait_for_unbusy(chp, WDC_RESET_WAIT, AT_POLL) != 0) {
   2240   1.1  kiyohara 		printf("%s:%d:%d: reset failed\n", device_xname(atac->atac_dev),
   2241   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive);
   2242   1.1  kiyohara 		sc_xfer->error = XS_SELTIMEOUT;
   2243   1.1  kiyohara 	}
   2244   1.1  kiyohara 	mvsata_atapi_done(chp, xfer);
   2245   1.1  kiyohara 	return;
   2246   1.1  kiyohara }
   2247   1.1  kiyohara 
   2248   1.1  kiyohara static void
   2249   1.1  kiyohara mvsata_atapi_phase_complete(struct ata_xfer *xfer)
   2250   1.1  kiyohara {
   2251   1.1  kiyohara 	struct ata_channel *chp = xfer->c_chp;
   2252   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   2253   1.1  kiyohara 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   2254   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   2255   1.1  kiyohara 	struct ata_drive_datas *drvp = &chp->ch_drive[xfer->c_drive];
   2256   1.1  kiyohara 
   2257   1.1  kiyohara 	/* wait for DSC if needed */
   2258  1.24    bouyer 	if (drvp->drive_flags & ATA_DRIVE_ATAPIDSCW) {
   2259   1.1  kiyohara 		DPRINTFN(1,
   2260   1.1  kiyohara 		    ("%s:%d:%d: mvsata_atapi_phase_complete: polldsc %d\n",
   2261   1.1  kiyohara 		    device_xname(atac->atac_dev), chp->ch_channel,
   2262   1.1  kiyohara 		    xfer->c_drive, xfer->c_dscpoll));
   2263   1.1  kiyohara 		if (cold)
   2264   1.1  kiyohara 			panic("mvsata_atapi_phase_complete: cold");
   2265   1.1  kiyohara 
   2266   1.1  kiyohara 		if (wdcwait(chp, WDCS_DSC, WDCS_DSC, 10, AT_POLL) ==
   2267   1.1  kiyohara 		    WDCWAIT_TOUT) {
   2268   1.1  kiyohara 			/* 10ms not enough, try again in 1 tick */
   2269   1.1  kiyohara 			if (xfer->c_dscpoll++ > mstohz(sc_xfer->timeout)) {
   2270   1.1  kiyohara 				aprint_error_dev(atac->atac_dev,
   2271   1.1  kiyohara 				    "channel %d: wait_for_dsc failed\n",
   2272   1.1  kiyohara 				    chp->ch_channel);
   2273   1.1  kiyohara 				sc_xfer->error = XS_TIMEOUT;
   2274   1.1  kiyohara 				mvsata_atapi_reset(chp, xfer);
   2275   1.1  kiyohara 				return;
   2276   1.1  kiyohara 			} else
   2277   1.1  kiyohara 				callout_reset(&chp->ch_callout, 1,
   2278   1.1  kiyohara 				    mvsata_atapi_polldsc, xfer);
   2279   1.1  kiyohara 			return;
   2280   1.1  kiyohara 		}
   2281   1.1  kiyohara 	}
   2282   1.1  kiyohara 
   2283   1.1  kiyohara 	/*
   2284   1.1  kiyohara 	 * Some drive occasionally set WDCS_ERR with
   2285   1.1  kiyohara 	 * "ATA illegal length indication" in the error
   2286   1.1  kiyohara 	 * register. If we read some data the sense is valid
   2287   1.1  kiyohara 	 * anyway, so don't report the error.
   2288   1.1  kiyohara 	 */
   2289   1.1  kiyohara 	if (chp->ch_status & WDCS_ERR &&
   2290   1.1  kiyohara 	    ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
   2291   1.1  kiyohara 	    sc_xfer->resid == sc_xfer->datalen)) {
   2292   1.1  kiyohara 		/* save the short sense */
   2293   1.1  kiyohara 		sc_xfer->error = XS_SHORTSENSE;
   2294   1.1  kiyohara 		sc_xfer->sense.atapi_sense = chp->ch_error;
   2295   1.1  kiyohara 		if ((sc_xfer->xs_periph->periph_quirks & PQUIRK_NOSENSE) == 0) {
   2296   1.1  kiyohara 			/* ask scsipi to send a REQUEST_SENSE */
   2297   1.1  kiyohara 			sc_xfer->error = XS_BUSY;
   2298   1.1  kiyohara 			sc_xfer->status = SCSI_CHECK;
   2299   1.1  kiyohara 		} else
   2300   1.1  kiyohara 		    if (wdc->dma_status & (WDC_DMAST_NOIRQ | WDC_DMAST_ERR)) {
   2301   1.1  kiyohara 			ata_dmaerr(drvp,
   2302   1.1  kiyohara 			    (xfer->c_flags & C_POLL) ? AT_POLL : 0);
   2303   1.1  kiyohara 			sc_xfer->error = XS_RESET;
   2304   1.1  kiyohara 			mvsata_atapi_reset(chp, xfer);
   2305   1.1  kiyohara 			return;
   2306   1.1  kiyohara 		}
   2307   1.1  kiyohara 	}
   2308   1.1  kiyohara 	if (xfer->c_bcount != 0)
   2309   1.1  kiyohara 		DPRINTFN(1, ("%s:%d:%d: mvsata_atapi_intr:"
   2310   1.1  kiyohara 		    " bcount value is %d after io\n",
   2311   1.1  kiyohara 		    device_xname(atac->atac_dev), chp->ch_channel,
   2312   1.1  kiyohara 		    xfer->c_drive, xfer->c_bcount));
   2313   1.1  kiyohara #ifdef DIAGNOSTIC
   2314   1.1  kiyohara 	if (xfer->c_bcount < 0)
   2315   1.1  kiyohara 		aprint_error_dev(atac->atac_dev,
   2316   1.1  kiyohara 		    "channel %d drive %d: mvsata_atapi_intr:"
   2317   1.1  kiyohara 		    " warning: bcount value is %d after io\n",
   2318   1.1  kiyohara 		    chp->ch_channel, xfer->c_drive, xfer->c_bcount);
   2319   1.1  kiyohara #endif
   2320   1.1  kiyohara 
   2321   1.1  kiyohara 	DPRINTFN(1, ("%s:%d:%d: mvsata_atapi_phase_complete:"
   2322   1.1  kiyohara 	    " mvsata_atapi_done(), error 0x%x sense 0x%x\n",
   2323   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
   2324   1.1  kiyohara 	    sc_xfer->error, sc_xfer->sense.atapi_sense));
   2325   1.1  kiyohara 	mvsata_atapi_done(chp, xfer);
   2326   1.1  kiyohara }
   2327   1.1  kiyohara 
   2328   1.1  kiyohara static void
   2329   1.1  kiyohara mvsata_atapi_done(struct ata_channel *chp, struct ata_xfer *xfer)
   2330  1.14  jakllsch {
   2331   1.1  kiyohara 	struct atac_softc *atac = chp->ch_atac;
   2332   1.1  kiyohara 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   2333   1.1  kiyohara 	int drive = xfer->c_drive;
   2334   1.1  kiyohara 
   2335   1.1  kiyohara 	DPRINTFN(1, ("%s:%d:%d: mvsata_atapi_done: flags 0x%x\n",
   2336   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
   2337   1.1  kiyohara 	    (u_int)xfer->c_flags));
   2338   1.1  kiyohara 	callout_stop(&chp->ch_callout);
   2339   1.1  kiyohara 	/* mark controller inactive and free the command */
   2340   1.1  kiyohara 	chp->ch_queue->active_xfer = NULL;
   2341   1.1  kiyohara 	ata_free_xfer(chp, xfer);
   2342   1.1  kiyohara 
   2343  1.24    bouyer 	if (chp->ch_drive[drive].drive_flags & ATA_DRIVE_WAITDRAIN) {
   2344   1.1  kiyohara 		sc_xfer->error = XS_DRIVER_STUFFUP;
   2345  1.24    bouyer 		chp->ch_drive[drive].drive_flags &= ~ATA_DRIVE_WAITDRAIN;
   2346   1.1  kiyohara 		wakeup(&chp->ch_queue->active_xfer);
   2347   1.1  kiyohara 	}
   2348   1.1  kiyohara 
   2349   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: mvsata_atapi_done: scsipi_done\n",
   2350   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel));
   2351   1.1  kiyohara 	scsipi_done(sc_xfer);
   2352   1.1  kiyohara 	DPRINTFN(1, ("%s:%d: atastart from wdc_atapi_done, flags 0x%x\n",
   2353   1.1  kiyohara 	    device_xname(atac->atac_dev), chp->ch_channel, chp->ch_flags));
   2354   1.1  kiyohara 	atastart(chp);
   2355   1.1  kiyohara }
   2356   1.1  kiyohara 
   2357   1.1  kiyohara static void
   2358   1.1  kiyohara mvsata_atapi_polldsc(void *arg)
   2359   1.1  kiyohara {
   2360   1.1  kiyohara 
   2361   1.1  kiyohara 	mvsata_atapi_phase_complete(arg);
   2362   1.1  kiyohara }
   2363   1.1  kiyohara #endif	/* NATAPIBUS > 0 */
   2364   1.1  kiyohara 
   2365   1.1  kiyohara 
   2366   1.1  kiyohara /*
   2367   1.9  jakllsch  * XXXX: Shall we need lock for race condition in mvsata_edma_enqueue{,_gen2}(),
   2368   1.1  kiyohara  * if supported queuing command by atabus?  The race condition will not happen
   2369   1.1  kiyohara  * if this is called only to the thread of atabus.
   2370   1.1  kiyohara  */
   2371   1.1  kiyohara static int
   2372   1.9  jakllsch mvsata_edma_enqueue(struct mvsata_port *mvport, struct ata_bio *ata_bio,
   2373   1.1  kiyohara 		    void *databuf)
   2374   1.1  kiyohara {
   2375   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   2376   1.1  kiyohara 	struct ata_channel *chp = &mvport->port_ata_channel;
   2377   1.1  kiyohara 	struct eprd *eprd;
   2378   1.1  kiyohara 	bus_addr_t crqb_base_addr;
   2379   1.1  kiyohara 	bus_dmamap_t data_dmamap;
   2380   1.1  kiyohara 	uint32_t reg;
   2381   1.1  kiyohara 	int quetag, erqqip, erqqop, next, rv, i;
   2382   1.1  kiyohara 
   2383   1.9  jakllsch 	DPRINTFN(2, ("%s:%d:%d: mvsata_edma_enqueue:"
   2384   1.7       riz 	    " blkno=0x%" PRIx64 ", nbytes=%d, flags=0x%x\n",
   2385   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), mvport->port_hc->hc,
   2386   1.1  kiyohara 	    mvport->port, ata_bio->blkno, ata_bio->nbytes, ata_bio->flags));
   2387   1.1  kiyohara 
   2388   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_REQQOP);
   2389   1.1  kiyohara 	erqqop = (reg & EDMA_REQQP_ERQQP_MASK) >> EDMA_REQQP_ERQQP_SHIFT;
   2390   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_REQQIP);
   2391   1.1  kiyohara 	erqqip = (reg & EDMA_REQQP_ERQQP_MASK) >> EDMA_REQQP_ERQQP_SHIFT;
   2392   1.1  kiyohara 	next = erqqip;
   2393   1.1  kiyohara 	MVSATA_EDMAQ_INC(next);
   2394   1.1  kiyohara 	if (next == erqqop)
   2395   1.1  kiyohara 		/* queue full */
   2396   1.1  kiyohara 		return EBUSY;
   2397   1.1  kiyohara 	if ((quetag = mvsata_quetag_get(mvport)) == -1)
   2398   1.1  kiyohara 		/* tag nothing */
   2399   1.1  kiyohara 		return EBUSY;
   2400   1.1  kiyohara 	DPRINTFN(2, ("    erqqip=%d, quetag=%d\n", erqqip, quetag));
   2401   1.1  kiyohara 
   2402   1.1  kiyohara 	rv = mvsata_dma_bufload(mvport, quetag, databuf, ata_bio->nbytes,
   2403   1.1  kiyohara 	    ata_bio->flags);
   2404   1.1  kiyohara 	if (rv != 0)
   2405   1.1  kiyohara 		return rv;
   2406   1.1  kiyohara 
   2407  1.10  jakllsch 	KASSERT(mvport->port_reqtbl[quetag].xfer == NULL);
   2408  1.10  jakllsch 	KASSERT(chp->ch_queue->active_xfer != NULL);
   2409   1.1  kiyohara 	mvport->port_reqtbl[quetag].xfer = chp->ch_queue->active_xfer;
   2410   1.1  kiyohara 
   2411   1.1  kiyohara 	/* setup EDMA Physical Region Descriptors (ePRD) Table Data */
   2412   1.1  kiyohara 	data_dmamap = mvport->port_reqtbl[quetag].data_dmamap;
   2413   1.1  kiyohara 	eprd = mvport->port_reqtbl[quetag].eprd;
   2414   1.1  kiyohara 	for (i = 0; i < data_dmamap->dm_nsegs; i++) {
   2415   1.1  kiyohara 		bus_addr_t ds_addr = data_dmamap->dm_segs[i].ds_addr;
   2416   1.1  kiyohara 		bus_size_t ds_len = data_dmamap->dm_segs[i].ds_len;
   2417   1.1  kiyohara 
   2418   1.1  kiyohara 		eprd->prdbal = htole32(ds_addr & EPRD_PRDBAL_MASK);
   2419   1.1  kiyohara 		eprd->bytecount = htole32(EPRD_BYTECOUNT(ds_len));
   2420   1.1  kiyohara 		eprd->eot = htole16(0);
   2421   1.1  kiyohara 		eprd->prdbah = htole32((ds_addr >> 16) >> 16);
   2422   1.1  kiyohara 		eprd++;
   2423   1.1  kiyohara 	}
   2424   1.1  kiyohara 	(eprd - 1)->eot |= htole16(EPRD_EOT);
   2425   1.1  kiyohara #ifdef MVSATA_DEBUG
   2426   1.1  kiyohara 	if (mvsata_debug >= 3)
   2427   1.1  kiyohara 		mvsata_print_eprd(mvport, quetag);
   2428   1.1  kiyohara #endif
   2429   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, mvport->port_eprd_dmamap,
   2430   1.1  kiyohara 	    mvport->port_reqtbl[quetag].eprd_offset, MVSATA_EPRD_MAX_SIZE,
   2431   1.1  kiyohara 	    BUS_DMASYNC_PREWRITE);
   2432   1.1  kiyohara 
   2433   1.1  kiyohara 	/* setup EDMA Command Request Block (CRQB) Data */
   2434   1.1  kiyohara 	sc->sc_edma_setup_crqb(mvport, erqqip, quetag, ata_bio);
   2435   1.1  kiyohara #ifdef MVSATA_DEBUG
   2436   1.1  kiyohara 	if (mvsata_debug >= 3)
   2437   1.1  kiyohara 		mvsata_print_crqb(mvport, erqqip);
   2438   1.1  kiyohara #endif
   2439   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, mvport->port_crqb_dmamap,
   2440   1.1  kiyohara 	    erqqip * sizeof(union mvsata_crqb),
   2441   1.1  kiyohara 	    sizeof(union mvsata_crqb), BUS_DMASYNC_PREWRITE);
   2442   1.1  kiyohara 
   2443   1.1  kiyohara 	MVSATA_EDMAQ_INC(erqqip);
   2444   1.1  kiyohara 
   2445   1.1  kiyohara 	crqb_base_addr = mvport->port_crqb_dmamap->dm_segs[0].ds_addr &
   2446   1.1  kiyohara 	    (EDMA_REQQP_ERQQBAP_MASK | EDMA_REQQP_ERQQBA_MASK);
   2447   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQBAH, (crqb_base_addr >> 16) >> 16);
   2448   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQIP,
   2449   1.1  kiyohara 	    crqb_base_addr | (erqqip << EDMA_REQQP_ERQQP_SHIFT));
   2450   1.1  kiyohara 
   2451   1.1  kiyohara 	return 0;
   2452   1.1  kiyohara }
   2453   1.1  kiyohara 
   2454   1.1  kiyohara static int
   2455   1.1  kiyohara mvsata_edma_handle(struct mvsata_port *mvport, struct ata_xfer *xfer1)
   2456   1.1  kiyohara {
   2457   1.1  kiyohara 	struct ata_channel *chp = &mvport->port_ata_channel;
   2458   1.1  kiyohara 	struct crpb *crpb;
   2459   1.1  kiyohara 	struct ata_bio *ata_bio;
   2460   1.1  kiyohara 	struct ata_xfer *xfer;
   2461   1.1  kiyohara 	uint32_t reg;
   2462   1.1  kiyohara 	int erqqip, erqqop, erpqip, erpqop, prev_erpqop, quetag, handled = 0, n;
   2463   1.1  kiyohara 
   2464   1.1  kiyohara 	/* First, Sync for Request Queue buffer */
   2465   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_REQQOP);
   2466   1.1  kiyohara 	erqqop = (reg & EDMA_REQQP_ERQQP_MASK) >> EDMA_REQQP_ERQQP_SHIFT;
   2467   1.1  kiyohara 	if (mvport->port_prev_erqqop != erqqop) {
   2468   1.1  kiyohara 		const int s = sizeof(union mvsata_crqb);
   2469   1.1  kiyohara 
   2470   1.1  kiyohara 		if (mvport->port_prev_erqqop < erqqop)
   2471   1.1  kiyohara 			n = erqqop - mvport->port_prev_erqqop;
   2472   1.1  kiyohara 		else {
   2473   1.1  kiyohara 			if (erqqop > 0)
   2474   1.1  kiyohara 				bus_dmamap_sync(mvport->port_dmat,
   2475   1.1  kiyohara 				    mvport->port_crqb_dmamap, 0, erqqop * s,
   2476   1.1  kiyohara 				    BUS_DMASYNC_POSTWRITE);
   2477   1.1  kiyohara 			n = MVSATA_EDMAQ_LEN - mvport->port_prev_erqqop;
   2478   1.1  kiyohara 		}
   2479   1.1  kiyohara 		if (n > 0)
   2480   1.1  kiyohara 			bus_dmamap_sync(mvport->port_dmat,
   2481   1.1  kiyohara 			    mvport->port_crqb_dmamap,
   2482   1.1  kiyohara 			    mvport->port_prev_erqqop * s, n * s,
   2483   1.1  kiyohara 			    BUS_DMASYNC_POSTWRITE);
   2484   1.1  kiyohara 		mvport->port_prev_erqqop = erqqop;
   2485   1.1  kiyohara 	}
   2486   1.1  kiyohara 
   2487   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_RESQIP);
   2488   1.1  kiyohara 	erpqip = (reg & EDMA_RESQP_ERPQP_MASK) >> EDMA_RESQP_ERPQP_SHIFT;
   2489   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_RESQOP);
   2490   1.1  kiyohara 	erpqop = (reg & EDMA_RESQP_ERPQP_MASK) >> EDMA_RESQP_ERPQP_SHIFT;
   2491   1.1  kiyohara 
   2492   1.1  kiyohara 	DPRINTFN(3, ("%s:%d:%d: mvsata_edma_handle: erpqip=%d, erpqop=%d\n",
   2493   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), mvport->port_hc->hc,
   2494   1.1  kiyohara 	    mvport->port, erpqip, erpqop));
   2495   1.1  kiyohara 
   2496   1.1  kiyohara 	if (erpqop == erpqip)
   2497   1.1  kiyohara 		return 0;
   2498   1.1  kiyohara 
   2499   1.1  kiyohara 	if (erpqop < erpqip)
   2500   1.1  kiyohara 		n = erpqip - erpqop;
   2501   1.1  kiyohara 	else {
   2502   1.1  kiyohara 		if (erpqip > 0)
   2503   1.1  kiyohara 			bus_dmamap_sync(mvport->port_dmat,
   2504   1.1  kiyohara 			    mvport->port_crpb_dmamap,
   2505   1.1  kiyohara 			    0, erpqip * sizeof(struct crpb),
   2506   1.1  kiyohara 			    BUS_DMASYNC_POSTREAD);
   2507   1.1  kiyohara 		n = MVSATA_EDMAQ_LEN - erpqop;
   2508   1.1  kiyohara 	}
   2509   1.1  kiyohara 	if (n > 0)
   2510   1.1  kiyohara 		bus_dmamap_sync(mvport->port_dmat, mvport->port_crpb_dmamap,
   2511   1.1  kiyohara 		    erpqop * sizeof(struct crpb),
   2512   1.1  kiyohara 		    n * sizeof(struct crpb), BUS_DMASYNC_POSTREAD);
   2513   1.1  kiyohara 
   2514   1.1  kiyohara 	prev_erpqop = erpqop;
   2515   1.1  kiyohara 	while (erpqop != erpqip) {
   2516   1.1  kiyohara #ifdef MVSATA_DEBUG
   2517   1.1  kiyohara 		if (mvsata_debug >= 3)
   2518   1.1  kiyohara 			mvsata_print_crpb(mvport, erpqop);
   2519   1.1  kiyohara #endif
   2520   1.1  kiyohara 		crpb = mvport->port_crpb + erpqop;
   2521   1.1  kiyohara 		quetag = CRPB_CHOSTQUETAG(le16toh(crpb->id));
   2522  1.10  jakllsch 		KASSERT(chp->ch_queue->active_xfer != NULL);
   2523  1.10  jakllsch 		xfer = chp->ch_queue->active_xfer;
   2524  1.10  jakllsch 		KASSERT(xfer == mvport->port_reqtbl[quetag].xfer);
   2525   1.1  kiyohara #ifdef DIAGNOSTIC
   2526   1.1  kiyohara 		if (xfer == NULL)
   2527  1.10  jakllsch 			panic("unknown response received: %s:%d:%d: tag 0x%x\n",
   2528   1.1  kiyohara 			    device_xname(MVSATA_DEV2(mvport)),
   2529   1.1  kiyohara 			    mvport->port_hc->hc, mvport->port, quetag);
   2530   1.1  kiyohara #endif
   2531   1.1  kiyohara 
   2532   1.1  kiyohara 		bus_dmamap_sync(mvport->port_dmat, mvport->port_eprd_dmamap,
   2533   1.1  kiyohara 		    mvport->port_reqtbl[quetag].eprd_offset,
   2534   1.1  kiyohara 		    MVSATA_EPRD_MAX_SIZE, BUS_DMASYNC_POSTWRITE);
   2535   1.1  kiyohara 
   2536   1.1  kiyohara 		chp->ch_status = CRPB_CDEVSTS(le16toh(crpb->rspflg));
   2537   1.1  kiyohara 		chp->ch_error = CRPB_CEDMASTS(le16toh(crpb->rspflg));
   2538   1.1  kiyohara 		ata_bio = xfer->c_cmd;
   2539   1.1  kiyohara 		ata_bio->error = NOERROR;
   2540   1.1  kiyohara 		ata_bio->r_error = 0;
   2541   1.1  kiyohara 		if (chp->ch_status & WDCS_ERR)
   2542   1.1  kiyohara 			ata_bio->error = ERROR;
   2543   1.1  kiyohara 		if (chp->ch_status & WDCS_BSY)
   2544   1.1  kiyohara 			ata_bio->error = TIMEOUT;
   2545   1.1  kiyohara 		if (chp->ch_error)
   2546   1.1  kiyohara 			ata_bio->error = ERR_DMA;
   2547   1.1  kiyohara 
   2548   1.1  kiyohara 		mvsata_dma_bufunload(mvport, quetag, ata_bio->flags);
   2549   1.1  kiyohara 		mvport->port_reqtbl[quetag].xfer = NULL;
   2550   1.1  kiyohara 		mvsata_quetag_put(mvport, quetag);
   2551   1.1  kiyohara 		MVSATA_EDMAQ_INC(erpqop);
   2552   1.1  kiyohara 
   2553   1.1  kiyohara #if 1	/* XXXX: flags clears here, because necessary the atabus layer. */
   2554   1.1  kiyohara 		erqqip = (MVSATA_EDMA_READ_4(mvport, EDMA_REQQIP) &
   2555   1.1  kiyohara 		    EDMA_REQQP_ERQQP_MASK) >> EDMA_REQQP_ERQQP_SHIFT;
   2556   1.1  kiyohara 		if (erpqop == erqqip)
   2557   1.1  kiyohara 			chp->ch_flags &= ~(ATACH_DMA_WAIT | ATACH_IRQ_WAIT);
   2558   1.1  kiyohara #endif
   2559   1.1  kiyohara 		mvsata_bio_intr(chp, xfer, 1);
   2560   1.1  kiyohara 		if (xfer1 == NULL)
   2561   1.1  kiyohara 			handled++;
   2562   1.1  kiyohara 		else if (xfer == xfer1) {
   2563   1.1  kiyohara 			handled = 1;
   2564   1.1  kiyohara 			break;
   2565   1.1  kiyohara 		}
   2566   1.1  kiyohara 	}
   2567   1.1  kiyohara 	if (prev_erpqop < erpqop)
   2568   1.1  kiyohara 		n = erpqop - prev_erpqop;
   2569   1.1  kiyohara 	else {
   2570   1.1  kiyohara 		if (erpqop > 0)
   2571   1.1  kiyohara 			bus_dmamap_sync(mvport->port_dmat,
   2572   1.1  kiyohara 			    mvport->port_crpb_dmamap, 0,
   2573   1.1  kiyohara 			    erpqop * sizeof(struct crpb), BUS_DMASYNC_PREREAD);
   2574   1.1  kiyohara 		n = MVSATA_EDMAQ_LEN - prev_erpqop;
   2575   1.1  kiyohara 	}
   2576   1.1  kiyohara 	if (n > 0)
   2577   1.1  kiyohara 		bus_dmamap_sync(mvport->port_dmat, mvport->port_crpb_dmamap,
   2578   1.1  kiyohara 		    prev_erpqop * sizeof(struct crpb),
   2579   1.1  kiyohara 		    n * sizeof(struct crpb), BUS_DMASYNC_PREREAD);
   2580   1.1  kiyohara 
   2581   1.1  kiyohara 	reg &= ~EDMA_RESQP_ERPQP_MASK;
   2582   1.1  kiyohara 	reg |= (erpqop << EDMA_RESQP_ERPQP_SHIFT);
   2583   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQOP, reg);
   2584   1.1  kiyohara 
   2585   1.1  kiyohara #if 0	/* already cleared ago? */
   2586   1.1  kiyohara 	erqqip = (MVSATA_EDMA_READ_4(mvport, EDMA_REQQIP) &
   2587   1.1  kiyohara 	    EDMA_REQQP_ERQQP_MASK) >> EDMA_REQQP_ERQQP_SHIFT;
   2588   1.1  kiyohara 	if (erpqop == erqqip)
   2589   1.1  kiyohara 		chp->ch_flags &= ~(ATACH_DMA_WAIT | ATACH_IRQ_WAIT);
   2590   1.1  kiyohara #endif
   2591   1.1  kiyohara 
   2592   1.1  kiyohara 	return handled;
   2593   1.1  kiyohara }
   2594   1.1  kiyohara 
   2595   1.1  kiyohara static int
   2596   1.1  kiyohara mvsata_edma_wait(struct mvsata_port *mvport, struct ata_xfer *xfer, int timeout)
   2597   1.1  kiyohara {
   2598   1.1  kiyohara 	struct ata_bio *ata_bio = xfer->c_cmd;
   2599   1.1  kiyohara 	int xtime;
   2600   1.1  kiyohara 
   2601   1.1  kiyohara 	for (xtime = 0;  xtime < timeout / 10; xtime++) {
   2602   1.1  kiyohara 		if (mvsata_edma_handle(mvport, xfer))
   2603   1.1  kiyohara 			return 0;
   2604   1.1  kiyohara 		if (ata_bio->flags & ATA_NOSLEEP)
   2605   1.1  kiyohara 			delay(10000);
   2606   1.1  kiyohara 		else
   2607   1.1  kiyohara 			tsleep(&xfer, PRIBIO, "mvsataipl", mstohz(10));
   2608   1.1  kiyohara 	}
   2609   1.1  kiyohara 
   2610   1.1  kiyohara 	DPRINTF(("mvsata_edma_wait: timeout: %p\n", xfer));
   2611   1.1  kiyohara 	mvsata_edma_rqq_remove(mvport, xfer);
   2612   1.1  kiyohara 	xfer->c_flags |= C_TIMEOU;
   2613   1.1  kiyohara 	return 1;
   2614   1.1  kiyohara }
   2615   1.1  kiyohara 
   2616   1.1  kiyohara static void
   2617   1.1  kiyohara mvsata_edma_timeout(void *arg)
   2618   1.1  kiyohara {
   2619   1.1  kiyohara 	struct ata_xfer *xfer = (struct ata_xfer *)arg;
   2620   1.1  kiyohara 	struct ata_channel *chp = xfer->c_chp;
   2621   1.1  kiyohara 	struct mvsata_port *mvport = (struct mvsata_port *)chp;
   2622   1.1  kiyohara 	int s;
   2623   1.1  kiyohara 
   2624   1.1  kiyohara 	s = splbio();
   2625   1.1  kiyohara 	DPRINTF(("mvsata_edma_timeout: %p\n", xfer));
   2626   1.1  kiyohara 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   2627   1.1  kiyohara 		mvsata_edma_rqq_remove(mvport, xfer);
   2628   1.1  kiyohara 		xfer->c_flags |= C_TIMEOU;
   2629   1.1  kiyohara 		mvsata_bio_intr(chp, xfer, 1);
   2630   1.1  kiyohara 	}
   2631   1.1  kiyohara 	splx(s);
   2632   1.1  kiyohara }
   2633   1.1  kiyohara 
   2634   1.1  kiyohara static void
   2635   1.1  kiyohara mvsata_edma_rqq_remove(struct mvsata_port *mvport, struct ata_xfer *xfer)
   2636   1.1  kiyohara {
   2637   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   2638   1.1  kiyohara 	struct ata_bio *ata_bio;
   2639   1.1  kiyohara 	bus_addr_t crqb_base_addr;
   2640   1.1  kiyohara 	int erqqip, i;
   2641   1.1  kiyohara 
   2642   1.1  kiyohara 	/* First, hardware reset, stop EDMA */
   2643   1.1  kiyohara 	mvsata_hreset_port(mvport);
   2644   1.1  kiyohara 
   2645   1.1  kiyohara 	/* cleanup completed EDMA safely */
   2646   1.1  kiyohara 	mvsata_edma_handle(mvport, NULL);
   2647   1.1  kiyohara 
   2648   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, mvport->port_crqb_dmamap, 0,
   2649   1.1  kiyohara 	    sizeof(union mvsata_crqb) * MVSATA_EDMAQ_LEN, BUS_DMASYNC_PREWRITE);
   2650   1.1  kiyohara 	for (i = 0, erqqip = 0; i < MVSATA_EDMAQ_LEN; i++) {
   2651   1.1  kiyohara 		if (mvport->port_reqtbl[i].xfer == NULL)
   2652   1.1  kiyohara 			continue;
   2653   1.1  kiyohara 
   2654   1.1  kiyohara 		ata_bio = mvport->port_reqtbl[i].xfer->c_cmd;
   2655   1.1  kiyohara 		if (mvport->port_reqtbl[i].xfer == xfer) {
   2656   1.1  kiyohara 			/* remove xfer from EDMA request queue */
   2657   1.1  kiyohara 			bus_dmamap_sync(mvport->port_dmat,
   2658   1.1  kiyohara 			    mvport->port_eprd_dmamap,
   2659   1.1  kiyohara 			    mvport->port_reqtbl[i].eprd_offset,
   2660   1.1  kiyohara 			    MVSATA_EPRD_MAX_SIZE, BUS_DMASYNC_POSTWRITE);
   2661   1.1  kiyohara 			mvsata_dma_bufunload(mvport, i, ata_bio->flags);
   2662   1.1  kiyohara 			mvport->port_reqtbl[i].xfer = NULL;
   2663   1.1  kiyohara 			mvsata_quetag_put(mvport, i);
   2664   1.1  kiyohara 			continue;
   2665   1.1  kiyohara 		}
   2666   1.1  kiyohara 
   2667   1.1  kiyohara 		sc->sc_edma_setup_crqb(mvport, erqqip, i, ata_bio);
   2668   1.1  kiyohara 		erqqip++;
   2669   1.1  kiyohara 	}
   2670   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, mvport->port_crqb_dmamap, 0,
   2671   1.1  kiyohara 	    sizeof(union mvsata_crqb) * MVSATA_EDMAQ_LEN,
   2672   1.1  kiyohara 	    BUS_DMASYNC_POSTWRITE);
   2673   1.1  kiyohara 
   2674   1.1  kiyohara 	mvsata_edma_config(mvport, mvport->port_edmamode);
   2675   1.1  kiyohara 	mvsata_edma_reset_qptr(mvport);
   2676   1.1  kiyohara 	mvsata_edma_enable(mvport);
   2677   1.1  kiyohara 
   2678   1.1  kiyohara 	crqb_base_addr = mvport->port_crqb_dmamap->dm_segs[0].ds_addr &
   2679   1.1  kiyohara 	    (EDMA_REQQP_ERQQBAP_MASK | EDMA_REQQP_ERQQBA_MASK);
   2680   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQBAH, (crqb_base_addr >> 16) >> 16);
   2681   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQIP,
   2682   1.1  kiyohara 	    crqb_base_addr | (erqqip << EDMA_REQQP_ERQQP_SHIFT));
   2683   1.1  kiyohara }
   2684   1.1  kiyohara 
   2685   1.1  kiyohara #if NATAPIBUS > 0
   2686   1.1  kiyohara static int
   2687   1.1  kiyohara mvsata_bdma_init(struct mvsata_port *mvport, struct scsipi_xfer *sc_xfer,
   2688   1.1  kiyohara 		  void *databuf)
   2689   1.1  kiyohara {
   2690   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   2691   1.1  kiyohara 	struct eprd *eprd;
   2692   1.1  kiyohara 	bus_dmamap_t data_dmamap;
   2693   1.1  kiyohara 	bus_addr_t eprd_addr;
   2694   1.1  kiyohara 	int quetag, rv;
   2695   1.1  kiyohara 
   2696   1.1  kiyohara 	DPRINTFN(2,
   2697   1.1  kiyohara 	    ("%s:%d:%d: mvsata_bdma_init: datalen=%d, xs_control=0x%x\n",
   2698   1.1  kiyohara 	    device_xname(MVSATA_DEV2(mvport)), mvport->port_hc->hc,
   2699   1.1  kiyohara 	    mvport->port, sc_xfer->datalen, sc_xfer->xs_control));
   2700   1.1  kiyohara 
   2701   1.1  kiyohara 	if ((quetag = mvsata_quetag_get(mvport)) == -1)
   2702   1.1  kiyohara 		/* tag nothing */
   2703   1.1  kiyohara 		return EBUSY;
   2704   1.1  kiyohara 	DPRINTFN(2, ("    quetag=%d\n", quetag));
   2705   1.1  kiyohara 
   2706   1.1  kiyohara 	rv = mvsata_dma_bufload(mvport, quetag, databuf, sc_xfer->datalen,
   2707   1.1  kiyohara 	    sc_xfer->xs_control & XS_CTL_DATA_IN ? ATA_READ : 0);
   2708   1.1  kiyohara 	if (rv != 0)
   2709   1.1  kiyohara 		return rv;
   2710   1.1  kiyohara 
   2711  1.10  jakllsch 	KASSERT(chp->ch_queue->active_xfer != NULL);
   2712  1.10  jakllsch 	KASSERT(mvport->port_reqtbl[quetag].xfer == NULL);
   2713   1.1  kiyohara 	mvport->port_reqtbl[quetag].xfer = chp->ch_queue->active_xfer;
   2714   1.1  kiyohara 
   2715   1.1  kiyohara 	/* setup EDMA Physical Region Descriptors (ePRD) Table Data */
   2716   1.1  kiyohara 	data_dmamap = mvport->port_reqtbl[quetag].data_dmamap;
   2717   1.1  kiyohara 	eprd = mvport->port_reqtbl[quetag].eprd;
   2718   1.1  kiyohara 	for (i = 0; i < data_dmamap->dm_nsegs; i++) {
   2719   1.1  kiyohara 		bus_addr_t ds_addr = data_dmamap->dm_segs[i].ds_addr;
   2720   1.1  kiyohara 		bus_size_t ds_len = data_dmamap->dm_segs[i].ds_len;
   2721   1.1  kiyohara 
   2722   1.1  kiyohara 		eprd->prdbal = htole32(ds_addr & EPRD_PRDBAL_MASK);
   2723   1.1  kiyohara 		eprd->bytecount = htole32(EPRD_BYTECOUNT(ds_len));
   2724   1.1  kiyohara 		eprd->eot = htole16(0);
   2725   1.1  kiyohara 		eprd->prdbah = htole32((ds_addr >> 16) >> 16);
   2726   1.1  kiyohara 		eprd++;
   2727   1.1  kiyohara 	}
   2728   1.1  kiyohara 	(eprd - 1)->eot |= htole16(EPRD_EOT);
   2729   1.1  kiyohara #ifdef MVSATA_DEBUG
   2730   1.1  kiyohara 	if (mvsata_debug >= 3)
   2731   1.1  kiyohara 		mvsata_print_eprd(mvport, quetag);
   2732   1.1  kiyohara #endif
   2733   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, mvport->port_eprd_dmamap,
   2734   1.1  kiyohara 	    mvport->port_reqtbl[quetag].eprd_offset, MVSATA_EPRD_MAX_SIZE,
   2735   1.1  kiyohara 	    BUS_DMASYNC_PREWRITE);
   2736   1.1  kiyohara 	eprd_addr = mvport->port_eprd_dmamap->dm_segs[0].ds_addr +
   2737   1.1  kiyohara 	    mvport->port_reqtbl[quetag].eprd_offset;
   2738   1.1  kiyohara 
   2739   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, DMA_DTLBA, eprd_addr & DMA_DTLBA_MASK);
   2740   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, DMA_DTHBA, (eprd_addr >> 16) >> 16);
   2741   1.1  kiyohara 
   2742   1.1  kiyohara 	if (sc_xfer->xs_control & XS_CTL_DATA_IN)
   2743   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, DMA_C, DMA_C_READ);
   2744   1.1  kiyohara 	else
   2745   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, DMA_C, 0);
   2746   1.1  kiyohara 
   2747   1.1  kiyohara 	return 0;
   2748   1.1  kiyohara }
   2749   1.1  kiyohara 
   2750   1.1  kiyohara static void
   2751   1.1  kiyohara mvsata_bdma_start(struct mvsata_port *mvport)
   2752   1.1  kiyohara {
   2753   1.1  kiyohara 
   2754   1.1  kiyohara #ifdef MVSATA_DEBUG
   2755   1.1  kiyohara 	if (mvsata_debug >= 3)
   2756   1.1  kiyohara 		mvsata_print_eprd(mvport, 0);
   2757   1.1  kiyohara #endif
   2758   1.1  kiyohara 
   2759   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, DMA_C,
   2760   1.1  kiyohara 	    MVSATA_EDMA_READ_4(mvport, DMA_C) | DMA_C_START);
   2761   1.1  kiyohara }
   2762   1.1  kiyohara #endif
   2763   1.1  kiyohara #endif
   2764   1.1  kiyohara 
   2765   1.1  kiyohara 
   2766   1.1  kiyohara static int
   2767   1.1  kiyohara mvsata_port_init(struct mvsata_hc *mvhc, int port)
   2768   1.1  kiyohara {
   2769   1.1  kiyohara 	struct mvsata_softc *sc = mvhc->hc_sc;
   2770   1.1  kiyohara 	struct mvsata_port *mvport;
   2771   1.1  kiyohara 	struct ata_channel *chp;
   2772   1.1  kiyohara 	int channel, rv, i;
   2773   1.1  kiyohara 	const int crqbq_size = sizeof(union mvsata_crqb) * MVSATA_EDMAQ_LEN;
   2774   1.1  kiyohara 	const int crpbq_size = sizeof(struct crpb) * MVSATA_EDMAQ_LEN;
   2775   1.1  kiyohara 	const int eprd_buf_size = MVSATA_EPRD_MAX_SIZE * MVSATA_EDMAQ_LEN;
   2776   1.1  kiyohara 
   2777   1.1  kiyohara 	mvport = malloc(sizeof(struct mvsata_port), M_DEVBUF,
   2778   1.1  kiyohara 	    M_ZERO | M_NOWAIT);
   2779   1.1  kiyohara 	if (mvport == NULL) {
   2780   1.1  kiyohara 		aprint_error("%s:%d: can't allocate memory for port %d\n",
   2781   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port);
   2782   1.1  kiyohara 		return ENOMEM;
   2783   1.1  kiyohara 	}
   2784   1.1  kiyohara 
   2785   1.1  kiyohara 	mvport->port = port;
   2786   1.1  kiyohara 	mvport->port_hc = mvhc;
   2787   1.1  kiyohara 	mvport->port_edmamode = nodma;
   2788   1.1  kiyohara 
   2789   1.1  kiyohara 	rv = bus_space_subregion(mvhc->hc_iot, mvhc->hc_ioh,
   2790   1.1  kiyohara 	    EDMA_REGISTERS_OFFSET + port * EDMA_REGISTERS_SIZE,
   2791   1.1  kiyohara 	    EDMA_REGISTERS_SIZE, &mvport->port_ioh);
   2792   1.1  kiyohara 	if (rv != 0) {
   2793   1.1  kiyohara 		aprint_error("%s:%d: can't subregion EDMA %d registers\n",
   2794   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port);
   2795   1.1  kiyohara 		goto fail0;
   2796   1.1  kiyohara 	}
   2797   1.1  kiyohara 	mvport->port_iot = mvhc->hc_iot;
   2798   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh, SATA_SS, 4,
   2799   1.1  kiyohara 	    &mvport->port_sata_sstatus);
   2800   1.1  kiyohara 	if (rv != 0) {
   2801   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion sstatus regs\n",
   2802   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port);
   2803   1.1  kiyohara 		goto fail0;
   2804   1.1  kiyohara 	}
   2805   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh, SATA_SE, 4,
   2806   1.1  kiyohara 	    &mvport->port_sata_serror);
   2807   1.1  kiyohara 	if (rv != 0) {
   2808   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion serror regs\n",
   2809   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port);
   2810   1.1  kiyohara 		goto fail0;
   2811   1.1  kiyohara 	}
   2812   1.1  kiyohara 	if (sc->sc_rev == gen1)
   2813   1.1  kiyohara 		rv = bus_space_subregion(mvhc->hc_iot, mvhc->hc_ioh,
   2814   1.1  kiyohara 		    SATAHC_I_R02(port), 4, &mvport->port_sata_scontrol);
   2815   1.1  kiyohara 	else
   2816   1.1  kiyohara 		rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2817   1.1  kiyohara 		    SATA_SC, 4, &mvport->port_sata_scontrol);
   2818   1.1  kiyohara 	if (rv != 0) {
   2819   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion scontrol regs\n",
   2820   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port);
   2821   1.1  kiyohara 		goto fail0;
   2822   1.1  kiyohara 	}
   2823   1.1  kiyohara 	mvport->port_dmat = sc->sc_dmat;
   2824   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
   2825   1.1  kiyohara 	mvsata_quetag_init(mvport);
   2826   1.1  kiyohara #endif
   2827   1.1  kiyohara 	mvhc->hc_ports[port] = mvport;
   2828   1.1  kiyohara 
   2829   1.1  kiyohara 	channel = mvhc->hc * sc->sc_port + port;
   2830   1.1  kiyohara 	chp = &mvport->port_ata_channel;
   2831   1.1  kiyohara 	chp->ch_channel = channel;
   2832   1.1  kiyohara 	chp->ch_atac = &sc->sc_wdcdev.sc_atac;
   2833   1.1  kiyohara 	chp->ch_queue = &mvport->port_ata_queue;
   2834   1.1  kiyohara 	sc->sc_ata_channels[channel] = chp;
   2835   1.1  kiyohara 
   2836   1.1  kiyohara 	rv = mvsata_wdc_reg_init(mvport, sc->sc_wdcdev.regs + channel);
   2837   1.1  kiyohara 	if (rv != 0)
   2838   1.1  kiyohara 		goto fail0;
   2839   1.1  kiyohara 
   2840   1.1  kiyohara 	rv = bus_dmamap_create(mvport->port_dmat, crqbq_size, 1, crqbq_size, 0,
   2841   1.1  kiyohara 	    BUS_DMA_NOWAIT, &mvport->port_crqb_dmamap);
   2842   1.1  kiyohara 	if (rv != 0) {
   2843   1.1  kiyohara 		aprint_error(
   2844   1.1  kiyohara 		    "%s:%d:%d: EDMA CRQB map create failed: error=%d\n",
   2845   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port, rv);
   2846   1.1  kiyohara 		goto fail0;
   2847   1.1  kiyohara 	}
   2848   1.1  kiyohara 	rv = bus_dmamap_create(mvport->port_dmat, crpbq_size, 1, crpbq_size, 0,
   2849   1.1  kiyohara 	    BUS_DMA_NOWAIT, &mvport->port_crpb_dmamap);
   2850   1.1  kiyohara 	if (rv != 0) {
   2851   1.1  kiyohara 		aprint_error(
   2852   1.1  kiyohara 		    "%s:%d:%d: EDMA CRPB map create failed: error=%d\n",
   2853   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port, rv);
   2854   1.1  kiyohara 		goto fail1;
   2855   1.1  kiyohara 	}
   2856   1.1  kiyohara 	rv = bus_dmamap_create(mvport->port_dmat, eprd_buf_size, 1,
   2857   1.1  kiyohara 	    eprd_buf_size, 0, BUS_DMA_NOWAIT, &mvport->port_eprd_dmamap);
   2858   1.1  kiyohara 	if (rv != 0) {
   2859   1.1  kiyohara 		aprint_error(
   2860   1.1  kiyohara 		    "%s:%d:%d: EDMA ePRD buffer map create failed: error=%d\n",
   2861   1.1  kiyohara 		    device_xname(MVSATA_DEV(sc)), mvhc->hc, port, rv);
   2862   1.1  kiyohara 		goto fail2;
   2863   1.1  kiyohara 	}
   2864   1.1  kiyohara 	for (i = 0; i < MVSATA_EDMAQ_LEN; i++) {
   2865   1.1  kiyohara 		rv = bus_dmamap_create(mvport->port_dmat, MAXPHYS,
   2866   1.1  kiyohara 		    MAXPHYS / PAGE_SIZE, MAXPHYS, 0, BUS_DMA_NOWAIT,
   2867   1.1  kiyohara 		    &mvport->port_reqtbl[i].data_dmamap);
   2868   1.1  kiyohara 		if (rv != 0) {
   2869   1.1  kiyohara 			aprint_error("%s:%d:%d:"
   2870   1.1  kiyohara 			    " EDMA data map(%d) create failed: error=%d\n",
   2871   1.1  kiyohara 			    device_xname(MVSATA_DEV(sc)), mvhc->hc, port, i,
   2872   1.1  kiyohara 			    rv);
   2873   1.1  kiyohara 			goto fail3;
   2874   1.1  kiyohara 		}
   2875   1.1  kiyohara 	}
   2876   1.1  kiyohara 
   2877   1.1  kiyohara 	return 0;
   2878   1.1  kiyohara 
   2879   1.1  kiyohara fail3:
   2880   1.1  kiyohara 	for (i--; i >= 0; i--)
   2881   1.1  kiyohara 		bus_dmamap_destroy(mvport->port_dmat,
   2882   1.1  kiyohara 		    mvport->port_reqtbl[i].data_dmamap);
   2883   1.1  kiyohara 	bus_dmamap_destroy(mvport->port_dmat, mvport->port_eprd_dmamap);
   2884   1.1  kiyohara fail2:
   2885   1.1  kiyohara 	bus_dmamap_destroy(mvport->port_dmat, mvport->port_crpb_dmamap);
   2886   1.1  kiyohara fail1:
   2887   1.1  kiyohara 	bus_dmamap_destroy(mvport->port_dmat, mvport->port_crqb_dmamap);
   2888   1.1  kiyohara fail0:
   2889   1.1  kiyohara 	return rv;
   2890   1.1  kiyohara }
   2891   1.1  kiyohara 
   2892   1.1  kiyohara static int
   2893   1.1  kiyohara mvsata_wdc_reg_init(struct mvsata_port *mvport, struct wdc_regs *wdr)
   2894   1.1  kiyohara {
   2895   1.1  kiyohara 	int hc, port, rv, i;
   2896   1.1  kiyohara 
   2897   1.1  kiyohara 	hc = mvport->port_hc->hc;
   2898   1.1  kiyohara 	port = mvport->port;
   2899   1.1  kiyohara 
   2900   1.1  kiyohara 	/* Create subregion for Shadow Registers Map */
   2901   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2902   1.1  kiyohara 	    SHADOW_REG_BLOCK_OFFSET, SHADOW_REG_BLOCK_SIZE, &wdr->cmd_baseioh);
   2903   1.1  kiyohara 	if (rv != 0) {
   2904   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion shadow block regs\n",
   2905   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2906   1.1  kiyohara 		return rv;
   2907   1.1  kiyohara 	}
   2908   1.1  kiyohara 	wdr->cmd_iot = mvport->port_iot;
   2909   1.1  kiyohara 
   2910   1.1  kiyohara 	/* Once create subregion for each command registers */
   2911   1.1  kiyohara 	for (i = 0; i < WDC_NREG; i++) {
   2912   1.1  kiyohara 		rv = bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
   2913   1.1  kiyohara 		    i * 4, sizeof(uint32_t), &wdr->cmd_iohs[i]);
   2914   1.1  kiyohara 		if (rv != 0) {
   2915   1.1  kiyohara 			aprint_error("%s:%d:%d: couldn't subregion cmd regs\n",
   2916   1.1  kiyohara 			    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2917   1.1  kiyohara 			return rv;
   2918   1.1  kiyohara 		}
   2919   1.1  kiyohara 	}
   2920   1.1  kiyohara 	/* Create subregion for Alternate Status register */
   2921   1.1  kiyohara 	rv = bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
   2922   1.1  kiyohara 	    i * 4, sizeof(uint32_t), &wdr->ctl_ioh);
   2923   1.1  kiyohara 	if (rv != 0) {
   2924   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion cmd regs\n",
   2925   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2926   1.1  kiyohara 		return rv;
   2927   1.1  kiyohara 	}
   2928   1.1  kiyohara 	wdr->ctl_iot = mvport->port_iot;
   2929   1.1  kiyohara 
   2930   1.1  kiyohara 	wdc_init_shadow_regs(&mvport->port_ata_channel);
   2931   1.1  kiyohara 
   2932   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2933   1.1  kiyohara 	    SATA_SS, sizeof(uint32_t) * 3, &wdr->sata_baseioh);
   2934   1.1  kiyohara 	if (rv != 0) {
   2935   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion SATA regs\n",
   2936   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2937   1.1  kiyohara 		return rv;
   2938   1.1  kiyohara 	}
   2939   1.1  kiyohara 	wdr->sata_iot = mvport->port_iot;
   2940   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2941   1.1  kiyohara 	    SATA_SC, sizeof(uint32_t), &wdr->sata_control);
   2942   1.1  kiyohara 	if (rv != 0) {
   2943   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion SControl\n",
   2944   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2945   1.1  kiyohara 		return rv;
   2946   1.1  kiyohara 	}
   2947   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2948   1.1  kiyohara 	    SATA_SS, sizeof(uint32_t), &wdr->sata_status);
   2949   1.1  kiyohara 	if (rv != 0) {
   2950   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion SStatus\n",
   2951   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2952   1.1  kiyohara 		return rv;
   2953   1.1  kiyohara 	}
   2954   1.1  kiyohara 	rv = bus_space_subregion(mvport->port_iot, mvport->port_ioh,
   2955   1.1  kiyohara 	    SATA_SE, sizeof(uint32_t), &wdr->sata_error);
   2956   1.1  kiyohara 	if (rv != 0) {
   2957   1.1  kiyohara 		aprint_error("%s:%d:%d: couldn't subregion SError\n",
   2958   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), hc, port);
   2959   1.1  kiyohara 		return rv;
   2960   1.1  kiyohara 	}
   2961   1.1  kiyohara 
   2962   1.1  kiyohara 	return 0;
   2963   1.1  kiyohara }
   2964   1.1  kiyohara 
   2965   1.1  kiyohara 
   2966   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
   2967   1.1  kiyohara /*
   2968   1.1  kiyohara  * There are functions to determine Host Queue Tag.
   2969   1.1  kiyohara  * XXXX: We hope to rotate Tag to facilitate debugging.
   2970   1.1  kiyohara  */
   2971   1.1  kiyohara 
   2972   1.1  kiyohara static inline void
   2973   1.1  kiyohara mvsata_quetag_init(struct mvsata_port *mvport)
   2974   1.1  kiyohara {
   2975   1.1  kiyohara 
   2976   1.1  kiyohara 	mvport->port_quetagidx = 0;
   2977   1.1  kiyohara }
   2978   1.1  kiyohara 
   2979   1.1  kiyohara static inline int
   2980   1.1  kiyohara mvsata_quetag_get(struct mvsata_port *mvport)
   2981   1.1  kiyohara {
   2982   1.1  kiyohara 	int begin = mvport->port_quetagidx;
   2983   1.1  kiyohara 
   2984   1.1  kiyohara 	do {
   2985   1.1  kiyohara 		if (mvport->port_reqtbl[mvport->port_quetagidx].xfer == NULL) {
   2986   1.1  kiyohara 			MVSATA_EDMAQ_INC(mvport->port_quetagidx);
   2987   1.1  kiyohara 			return mvport->port_quetagidx;
   2988   1.1  kiyohara 		}
   2989   1.1  kiyohara 		MVSATA_EDMAQ_INC(mvport->port_quetagidx);
   2990   1.1  kiyohara 	} while (mvport->port_quetagidx != begin);
   2991   1.1  kiyohara 
   2992   1.1  kiyohara 	return -1;
   2993   1.1  kiyohara }
   2994   1.1  kiyohara 
   2995   1.1  kiyohara static inline void
   2996   1.1  kiyohara mvsata_quetag_put(struct mvsata_port *mvport, int quetag)
   2997   1.1  kiyohara {
   2998   1.1  kiyohara 
   2999   1.1  kiyohara 	/* nothing */
   3000   1.1  kiyohara }
   3001   1.1  kiyohara 
   3002   1.1  kiyohara static void *
   3003   1.1  kiyohara mvsata_edma_resource_prepare(struct mvsata_port *mvport, bus_dma_tag_t dmat,
   3004   1.1  kiyohara 			     bus_dmamap_t *dmamap, size_t size, int write)
   3005   1.1  kiyohara {
   3006   1.1  kiyohara 	bus_dma_segment_t seg;
   3007   1.1  kiyohara 	int nseg, rv;
   3008   1.1  kiyohara 	void *kva;
   3009   1.1  kiyohara 
   3010   1.1  kiyohara 	rv = bus_dmamem_alloc(dmat, size, PAGE_SIZE, 0, &seg, 1, &nseg,
   3011   1.1  kiyohara 	    BUS_DMA_NOWAIT);
   3012   1.1  kiyohara 	if (rv != 0) {
   3013   1.1  kiyohara 		aprint_error("%s:%d:%d: DMA memory alloc failed: error=%d\n",
   3014   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)),
   3015   1.1  kiyohara 		    mvport->port_hc->hc, mvport->port, rv);
   3016   1.1  kiyohara 		goto fail;
   3017   1.1  kiyohara 	}
   3018   1.1  kiyohara 
   3019   1.1  kiyohara 	rv = bus_dmamem_map(dmat, &seg, nseg, size, &kva, BUS_DMA_NOWAIT);
   3020   1.1  kiyohara 	if (rv != 0) {
   3021   1.1  kiyohara 		aprint_error("%s:%d:%d: DMA memory map failed: error=%d\n",
   3022   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)),
   3023   1.1  kiyohara 		    mvport->port_hc->hc, mvport->port, rv);
   3024   1.1  kiyohara 		goto free;
   3025   1.1  kiyohara 	}
   3026   1.1  kiyohara 
   3027   1.1  kiyohara 	rv = bus_dmamap_load(dmat, *dmamap, kva, size, NULL,
   3028   1.1  kiyohara 	    BUS_DMA_NOWAIT | (write ? BUS_DMA_WRITE : BUS_DMA_READ));
   3029   1.1  kiyohara 	if (rv != 0) {
   3030   1.1  kiyohara 		aprint_error("%s:%d:%d: DMA map load failed: error=%d\n",
   3031   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)),
   3032   1.1  kiyohara 		    mvport->port_hc->hc, mvport->port, rv);
   3033   1.1  kiyohara 		goto unmap;
   3034   1.1  kiyohara 	}
   3035   1.1  kiyohara 
   3036   1.1  kiyohara 	if (!write)
   3037   1.1  kiyohara 		bus_dmamap_sync(dmat, *dmamap, 0, size, BUS_DMASYNC_PREREAD);
   3038   1.1  kiyohara 
   3039   1.1  kiyohara 	return kva;
   3040   1.1  kiyohara 
   3041   1.1  kiyohara unmap:
   3042   1.1  kiyohara 	bus_dmamem_unmap(dmat, kva, size);
   3043   1.1  kiyohara free:
   3044   1.1  kiyohara 	bus_dmamem_free(dmat, &seg, nseg);
   3045   1.1  kiyohara fail:
   3046   1.1  kiyohara 	return NULL;
   3047   1.1  kiyohara }
   3048   1.1  kiyohara 
   3049   1.1  kiyohara /* ARGSUSED */
   3050   1.1  kiyohara static void
   3051   1.1  kiyohara mvsata_edma_resource_purge(struct mvsata_port *mvport, bus_dma_tag_t dmat,
   3052   1.1  kiyohara 			   bus_dmamap_t dmamap, void *kva)
   3053   1.1  kiyohara {
   3054   1.1  kiyohara 
   3055   1.1  kiyohara 	bus_dmamap_unload(dmat, dmamap);
   3056   1.1  kiyohara 	bus_dmamem_unmap(dmat, kva, dmamap->dm_mapsize);
   3057   1.1  kiyohara 	bus_dmamem_free(dmat, dmamap->dm_segs, dmamap->dm_nsegs);
   3058   1.1  kiyohara }
   3059   1.1  kiyohara 
   3060   1.1  kiyohara static int
   3061   1.1  kiyohara mvsata_dma_bufload(struct mvsata_port *mvport, int index, void *databuf,
   3062   1.1  kiyohara 		   size_t datalen, int flags)
   3063   1.1  kiyohara {
   3064   1.1  kiyohara 	int rv, lop, sop;
   3065   1.1  kiyohara 	bus_dmamap_t data_dmamap = mvport->port_reqtbl[index].data_dmamap;
   3066   1.1  kiyohara 
   3067   1.1  kiyohara 	lop = (flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE;
   3068   1.1  kiyohara 	sop = (flags & ATA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE;
   3069   1.1  kiyohara 
   3070   1.1  kiyohara 	rv = bus_dmamap_load(mvport->port_dmat, data_dmamap, databuf, datalen,
   3071   1.1  kiyohara 	    NULL, BUS_DMA_NOWAIT | lop);
   3072   1.1  kiyohara 	if (rv) {
   3073   1.1  kiyohara 		aprint_error("%s:%d:%d: buffer load failed: error=%d",
   3074   1.1  kiyohara 		    device_xname(MVSATA_DEV2(mvport)), mvport->port_hc->hc,
   3075   1.1  kiyohara 		    mvport->port, rv);
   3076   1.1  kiyohara 		return rv;
   3077   1.1  kiyohara 	}
   3078   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, data_dmamap, 0,
   3079   1.1  kiyohara 	    data_dmamap->dm_mapsize, sop);
   3080   1.1  kiyohara 
   3081   1.1  kiyohara 	return 0;
   3082   1.1  kiyohara }
   3083   1.1  kiyohara 
   3084   1.1  kiyohara static inline void
   3085   1.1  kiyohara mvsata_dma_bufunload(struct mvsata_port *mvport, int index, int flags)
   3086   1.1  kiyohara {
   3087   1.1  kiyohara 	bus_dmamap_t data_dmamap = mvport->port_reqtbl[index].data_dmamap;
   3088   1.1  kiyohara 
   3089   1.1  kiyohara 	bus_dmamap_sync(mvport->port_dmat, data_dmamap, 0,
   3090   1.1  kiyohara 	    data_dmamap->dm_mapsize,
   3091   1.1  kiyohara 	    (flags & ATA_READ) ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3092   1.1  kiyohara 	bus_dmamap_unload(mvport->port_dmat, data_dmamap);
   3093   1.1  kiyohara }
   3094   1.1  kiyohara #endif
   3095   1.1  kiyohara 
   3096   1.1  kiyohara static void
   3097   1.1  kiyohara mvsata_hreset_port(struct mvsata_port *mvport)
   3098   1.1  kiyohara {
   3099   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   3100   1.1  kiyohara 
   3101   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, EDMA_CMD_EATARST);
   3102   1.1  kiyohara 
   3103   1.1  kiyohara 	delay(25);		/* allow reset propagation */
   3104   1.1  kiyohara 
   3105   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, 0);
   3106   1.1  kiyohara 
   3107   1.1  kiyohara 	mvport->_fix_phy_param._fix_phy(mvport);
   3108   1.1  kiyohara 
   3109   1.1  kiyohara 	if (sc->sc_gen == gen1)
   3110   1.1  kiyohara 		delay(1000);
   3111   1.1  kiyohara }
   3112   1.1  kiyohara 
   3113   1.1  kiyohara static void
   3114   1.1  kiyohara mvsata_reset_port(struct mvsata_port *mvport)
   3115   1.1  kiyohara {
   3116   1.1  kiyohara 	device_t parent = device_parent(MVSATA_DEV2(mvport));
   3117   1.1  kiyohara 
   3118   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, EDMA_CMD_EDSEDMA);
   3119   1.1  kiyohara 
   3120   1.1  kiyohara 	mvsata_hreset_port(mvport);
   3121   1.1  kiyohara 
   3122   1.1  kiyohara 	if (device_is_a(parent, "pci"))
   3123   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, EDMA_CFG,
   3124   1.1  kiyohara 		    EDMA_CFG_RESERVED | EDMA_CFG_ERDBSZ);
   3125   1.1  kiyohara 	else	/* SoC */
   3126   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, EDMA_CFG,
   3127   1.1  kiyohara 		    EDMA_CFG_RESERVED | EDMA_CFG_RESERVED2);
   3128   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_T, 0);
   3129   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_IEC, 0);
   3130   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_IEM, 0);
   3131   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQBAH, 0);
   3132   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQIP, 0);
   3133   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQOP, 0);
   3134   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQBAH, 0);
   3135   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQIP, 0);
   3136   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQOP, 0);
   3137   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, 0);
   3138   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_TC, 0);
   3139   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_IORT, 0xbc);
   3140   1.1  kiyohara 
   3141   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, SATA_FISIC, 0);
   3142   1.1  kiyohara }
   3143   1.1  kiyohara 
   3144   1.1  kiyohara static void
   3145   1.1  kiyohara mvsata_reset_hc(struct mvsata_hc *mvhc)
   3146   1.1  kiyohara {
   3147   1.1  kiyohara #if 0
   3148   1.1  kiyohara 	uint32_t val;
   3149   1.1  kiyohara #endif
   3150   1.1  kiyohara 
   3151   1.1  kiyohara 	MVSATA_HC_WRITE_4(mvhc, SATAHC_ICT, 0);
   3152   1.1  kiyohara 	MVSATA_HC_WRITE_4(mvhc, SATAHC_ITT, 0);
   3153   1.1  kiyohara 	MVSATA_HC_WRITE_4(mvhc, SATAHC_IC, 0);
   3154   1.1  kiyohara 
   3155   1.1  kiyohara #if 0	/* XXXX needs? */
   3156   1.1  kiyohara 	MVSATA_HC_WRITE_4(mvhc, 0x01c, 0);
   3157   1.1  kiyohara 
   3158   1.1  kiyohara 	/*
   3159   1.1  kiyohara 	 * Keep the SS during power on and the reference clock bits (reset
   3160   1.1  kiyohara 	 * sample)
   3161   1.1  kiyohara 	 */
   3162   1.1  kiyohara 	val = MVSATA_HC_READ_4(mvhc, 0x020);
   3163   1.1  kiyohara 	val &= 0x1c1c1c1c;
   3164   1.1  kiyohara 	val |= 0x03030303;
   3165   1.1  kiyohara 	MVSATA_HC_READ_4(mvhc, 0x020, 0);
   3166   1.1  kiyohara #endif
   3167   1.1  kiyohara }
   3168   1.1  kiyohara 
   3169   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
   3170   1.1  kiyohara static void
   3171   1.1  kiyohara mvsata_softreset(struct mvsata_port *mvport, int waitok)
   3172   1.1  kiyohara {
   3173   1.1  kiyohara 	uint32_t stat;
   3174   1.1  kiyohara 	int i;
   3175   1.1  kiyohara 
   3176   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_RST | WDCTL_IDS);
   3177   1.1  kiyohara 	delay(10);
   3178   1.1  kiyohara 	MVSATA_WDC_WRITE_1(mvport, SRB_CAS, WDCTL_IDS);
   3179   1.1  kiyohara 	delay(2000);
   3180   1.1  kiyohara 
   3181   1.1  kiyohara 	if (waitok) {
   3182   1.1  kiyohara 		/* wait maximum 31sec */
   3183   1.1  kiyohara 		for (i = 31000; i > 0; i--) {
   3184   1.1  kiyohara 			stat = MVSATA_WDC_READ_1(mvport, SRB_CS);
   3185   1.1  kiyohara 			if (!(stat & WDCS_BSY))
   3186   1.1  kiyohara 				break;
   3187   1.1  kiyohara 			delay(1000);
   3188   1.1  kiyohara 		}
   3189   1.1  kiyohara 		if (i == 0)
   3190   1.1  kiyohara 			aprint_error("%s:%d:%d: soft reset failed\n",
   3191   1.1  kiyohara 			    device_xname(MVSATA_DEV2(mvport)),
   3192   1.1  kiyohara 			    mvport->port_hc->hc, mvport->port);
   3193   1.1  kiyohara 	}
   3194   1.1  kiyohara }
   3195   1.1  kiyohara 
   3196   1.1  kiyohara static void
   3197   1.1  kiyohara mvsata_edma_reset_qptr(struct mvsata_port *mvport)
   3198   1.1  kiyohara {
   3199   1.1  kiyohara 	const bus_addr_t crpb_addr =
   3200   1.1  kiyohara 	    mvport->port_crpb_dmamap->dm_segs[0].ds_addr;
   3201   1.1  kiyohara 	const uint32_t crpb_addr_mask =
   3202   1.1  kiyohara 	    EDMA_RESQP_ERPQBAP_MASK | EDMA_RESQP_ERPQBA_MASK;
   3203   1.1  kiyohara 
   3204   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQBAH, 0);
   3205   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQIP, 0);
   3206   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_REQQOP, 0);
   3207   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQBAH, (crpb_addr >> 16) >> 16);
   3208   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQIP, 0);
   3209   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_RESQOP, (crpb_addr & crpb_addr_mask));
   3210   1.1  kiyohara }
   3211   1.1  kiyohara 
   3212   1.1  kiyohara static inline void
   3213   1.1  kiyohara mvsata_edma_enable(struct mvsata_port *mvport)
   3214   1.1  kiyohara {
   3215   1.1  kiyohara 
   3216   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, EDMA_CMD_EENEDMA);
   3217   1.1  kiyohara }
   3218   1.1  kiyohara 
   3219   1.1  kiyohara static int
   3220   1.1  kiyohara mvsata_edma_disable(struct mvsata_port *mvport, int timeout, int waitok)
   3221   1.1  kiyohara {
   3222   1.1  kiyohara 	uint32_t status, command;
   3223   1.1  kiyohara 	int ms;
   3224   1.1  kiyohara 
   3225   1.1  kiyohara 	if (MVSATA_EDMA_READ_4(mvport, EDMA_CMD) & EDMA_CMD_EENEDMA) {
   3226   1.1  kiyohara 		for (ms = 0; ms < timeout; ms++) {
   3227   1.1  kiyohara 			status = MVSATA_EDMA_READ_4(mvport, EDMA_S);
   3228   1.1  kiyohara 			if (status & EDMA_S_EDMAIDLE)
   3229   1.1  kiyohara 				break;
   3230   1.1  kiyohara 			if (waitok)
   3231   1.1  kiyohara 				tsleep(&waitok, PRIBIO, "mvsata_edma1",
   3232   1.1  kiyohara 				    mstohz(1));
   3233   1.1  kiyohara 			else
   3234   1.1  kiyohara 				delay(1000);
   3235   1.1  kiyohara 		}
   3236   1.1  kiyohara 		if (ms == timeout)
   3237   1.1  kiyohara 			return EBUSY;
   3238   1.1  kiyohara 
   3239   1.1  kiyohara 		/* The diable bit (eDsEDMA) is self negated. */
   3240   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, EDMA_CMD, EDMA_CMD_EDSEDMA);
   3241   1.1  kiyohara 
   3242   1.1  kiyohara 		for ( ; ms < timeout; ms++) {
   3243   1.1  kiyohara 			command = MVSATA_EDMA_READ_4(mvport, EDMA_CMD);
   3244   1.1  kiyohara 			if (!(command & EDMA_CMD_EENEDMA))
   3245   1.1  kiyohara 				break;
   3246   1.1  kiyohara 			if (waitok)
   3247   1.1  kiyohara 				tsleep(&waitok, PRIBIO, "mvsata_edma2",
   3248   1.1  kiyohara 				    mstohz(1));
   3249   1.1  kiyohara 			else
   3250   1.1  kiyohara 				delay(1000);
   3251   1.1  kiyohara 		}
   3252   1.1  kiyohara 		if (ms == timeout) {
   3253   1.1  kiyohara 			aprint_error("%s:%d:%d: unable to stop EDMA\n",
   3254   1.1  kiyohara 			    device_xname(MVSATA_DEV2(mvport)),
   3255   1.1  kiyohara 			    mvport->port_hc->hc, mvport->port);
   3256   1.1  kiyohara 			return EBUSY;
   3257   1.1  kiyohara 		}
   3258   1.1  kiyohara 	}
   3259   1.1  kiyohara 	return 0;
   3260   1.1  kiyohara }
   3261   1.1  kiyohara 
   3262   1.1  kiyohara /*
   3263   1.1  kiyohara  * Set EDMA registers according to mode.
   3264   1.1  kiyohara  *       ex. NCQ/TCQ(queued)/non queued.
   3265   1.1  kiyohara  */
   3266   1.1  kiyohara static void
   3267   1.1  kiyohara mvsata_edma_config(struct mvsata_port *mvport, int mode)
   3268   1.1  kiyohara {
   3269   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   3270   1.1  kiyohara 	uint32_t reg;
   3271   1.1  kiyohara 
   3272   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_CFG);
   3273   1.1  kiyohara 	reg |= EDMA_CFG_RESERVED;
   3274   1.1  kiyohara 
   3275   1.1  kiyohara 	if (mode == ncq) {
   3276   1.1  kiyohara 		if (sc->sc_gen == gen1) {
   3277   1.1  kiyohara 			aprint_error_dev(MVSATA_DEV2(mvport),
   3278   1.1  kiyohara 			    "GenI not support NCQ\n");
   3279   1.1  kiyohara 			return;
   3280   1.1  kiyohara 		} else if (sc->sc_gen == gen2)
   3281   1.1  kiyohara 			reg |= EDMA_CFG_EDEVERR;
   3282   1.1  kiyohara 		reg |= EDMA_CFG_ESATANATVCMDQUE;
   3283   1.1  kiyohara 	} else if (mode == queued) {
   3284   1.1  kiyohara 		reg &= ~EDMA_CFG_ESATANATVCMDQUE;
   3285   1.1  kiyohara 		reg |= EDMA_CFG_EQUE;
   3286   1.1  kiyohara 	} else
   3287   1.1  kiyohara 		reg &= ~(EDMA_CFG_ESATANATVCMDQUE | EDMA_CFG_EQUE);
   3288   1.1  kiyohara 
   3289   1.1  kiyohara 	if (sc->sc_gen == gen1)
   3290   1.1  kiyohara 		reg |= EDMA_CFG_ERDBSZ;
   3291   1.1  kiyohara 	else if (sc->sc_gen == gen2)
   3292   1.1  kiyohara 		reg |= (EDMA_CFG_ERDBSZEXT | EDMA_CFG_EWRBUFFERLEN);
   3293   1.1  kiyohara 	else if (sc->sc_gen == gen2e) {
   3294   1.1  kiyohara 		device_t parent = device_parent(MVSATA_DEV(sc));
   3295   1.1  kiyohara 
   3296   1.1  kiyohara 		reg |= (EDMA_CFG_EMASKRXPM | EDMA_CFG_EHOSTQUEUECACHEEN);
   3297   1.1  kiyohara 		reg &= ~(EDMA_CFG_EEDMAFBS | EDMA_CFG_EEDMAQUELEN);
   3298   1.1  kiyohara 
   3299   1.1  kiyohara 		if (device_is_a(parent, "pci"))
   3300   1.1  kiyohara 			reg |= (
   3301   1.1  kiyohara #if NATAPIBUS > 0
   3302   1.1  kiyohara 			    EDMA_CFG_EEARLYCOMPLETIONEN |
   3303   1.1  kiyohara #endif
   3304   1.1  kiyohara 			    EDMA_CFG_ECUTTHROUGHEN |
   3305   1.1  kiyohara 			    EDMA_CFG_EWRBUFFERLEN |
   3306   1.1  kiyohara 			    EDMA_CFG_ERDBSZEXT);
   3307   1.1  kiyohara 	}
   3308   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_CFG, reg);
   3309   1.1  kiyohara 
   3310   1.1  kiyohara 	reg = (
   3311   1.1  kiyohara 	    EDMA_IE_EIORDYERR |
   3312   1.1  kiyohara 	    EDMA_IE_ETRANSINT |
   3313   1.1  kiyohara 	    EDMA_IE_EDEVCON |
   3314   1.1  kiyohara 	    EDMA_IE_EDEVDIS);
   3315   1.1  kiyohara 	if (sc->sc_gen != gen1)
   3316   1.1  kiyohara 		reg |= (
   3317   1.1  kiyohara 		    EDMA_IE_TRANSPROTERR |
   3318   1.1  kiyohara 		    EDMA_IE_LINKDATATXERR(EDMA_IE_LINKTXERR_FISTXABORTED) |
   3319   1.1  kiyohara 		    EDMA_IE_LINKDATATXERR(EDMA_IE_LINKXERR_OTHERERRORS) |
   3320   1.1  kiyohara 		    EDMA_IE_LINKDATATXERR(EDMA_IE_LINKXERR_LINKLAYERRESET) |
   3321   1.1  kiyohara 		    EDMA_IE_LINKDATATXERR(EDMA_IE_LINKXERR_INTERNALFIFO) |
   3322   1.1  kiyohara 		    EDMA_IE_LINKDATATXERR(EDMA_IE_LINKXERR_SATACRC) |
   3323   1.1  kiyohara 		    EDMA_IE_LINKCTLTXERR(EDMA_IE_LINKXERR_OTHERERRORS) |
   3324   1.1  kiyohara 		    EDMA_IE_LINKCTLTXERR(EDMA_IE_LINKXERR_LINKLAYERRESET) |
   3325   1.1  kiyohara 		    EDMA_IE_LINKCTLTXERR(EDMA_IE_LINKXERR_INTERNALFIFO) |
   3326   1.1  kiyohara 		    EDMA_IE_LINKDATARXERR(EDMA_IE_LINKXERR_OTHERERRORS) |
   3327   1.1  kiyohara 		    EDMA_IE_LINKDATARXERR(EDMA_IE_LINKXERR_LINKLAYERRESET) |
   3328   1.1  kiyohara 		    EDMA_IE_LINKDATARXERR(EDMA_IE_LINKXERR_INTERNALFIFO) |
   3329   1.1  kiyohara 		    EDMA_IE_LINKDATARXERR(EDMA_IE_LINKXERR_SATACRC) |
   3330   1.1  kiyohara 		    EDMA_IE_LINKCTLRXERR(EDMA_IE_LINKXERR_OTHERERRORS) |
   3331   1.1  kiyohara 		    EDMA_IE_LINKCTLRXERR(EDMA_IE_LINKXERR_LINKLAYERRESET) |
   3332   1.1  kiyohara 		    EDMA_IE_LINKCTLRXERR(EDMA_IE_LINKXERR_INTERNALFIFO) |
   3333   1.1  kiyohara 		    EDMA_IE_LINKCTLRXERR(EDMA_IE_LINKXERR_SATACRC) |
   3334   1.1  kiyohara 		    EDMA_IE_ESELFDIS);
   3335   1.1  kiyohara 
   3336   1.1  kiyohara 	if (mode == ncq)
   3337   1.1  kiyohara 	    reg |= EDMA_IE_EDEVERR;
   3338   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_IEM, reg);
   3339   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, EDMA_HC);
   3340   1.1  kiyohara 	reg &= ~EDMA_IE_EDEVERR;
   3341   1.1  kiyohara 	if (mode != ncq)
   3342   1.1  kiyohara 	    reg |= EDMA_IE_EDEVERR;
   3343   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, EDMA_HC, reg);
   3344   1.1  kiyohara 	if (sc->sc_gen == gen2e) {
   3345   1.1  kiyohara 		/*
   3346   1.1  kiyohara 		 * Clear FISWait4HostRdyEn[0] and [2].
   3347   1.1  kiyohara 		 *   [0]: Device to Host FIS with <ERR> or <DF> bit set to 1.
   3348   1.1  kiyohara 		 *   [2]: SDB FIS is received with <ERR> bit set to 1.
   3349   1.1  kiyohara 		 */
   3350   1.1  kiyohara 		reg = MVSATA_EDMA_READ_4(mvport, SATA_FISC);
   3351   1.1  kiyohara 		reg &= ~(SATA_FISC_FISWAIT4HOSTRDYEN_B0 |
   3352   1.1  kiyohara 		    SATA_FISC_FISWAIT4HOSTRDYEN_B2);
   3353   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, SATA_FISC, reg);
   3354   1.1  kiyohara 	}
   3355   1.1  kiyohara 
   3356   1.1  kiyohara 	mvport->port_edmamode = mode;
   3357   1.1  kiyohara }
   3358   1.1  kiyohara 
   3359   1.1  kiyohara 
   3360   1.1  kiyohara /*
   3361   1.1  kiyohara  * Generation dependent functions
   3362   1.1  kiyohara  */
   3363   1.1  kiyohara 
   3364   1.1  kiyohara static void
   3365   1.1  kiyohara mvsata_edma_setup_crqb(struct mvsata_port *mvport, int erqqip, int quetag,
   3366   1.1  kiyohara 		       struct ata_bio  *ata_bio)
   3367   1.1  kiyohara {
   3368   1.1  kiyohara 	struct crqb *crqb;
   3369   1.1  kiyohara 	bus_addr_t eprd_addr;
   3370   1.1  kiyohara 	daddr_t blkno;
   3371   1.1  kiyohara 	uint32_t rw;
   3372   1.1  kiyohara 	uint8_t cmd, head;
   3373   1.1  kiyohara 	int i;
   3374   1.1  kiyohara 	const int drive =
   3375   1.1  kiyohara 	    mvport->port_ata_channel.ch_queue->active_xfer->c_drive;
   3376   1.1  kiyohara 
   3377   1.1  kiyohara 	eprd_addr = mvport->port_eprd_dmamap->dm_segs[0].ds_addr +
   3378   1.1  kiyohara 	    mvport->port_reqtbl[quetag].eprd_offset;
   3379   1.1  kiyohara 	rw = (ata_bio->flags & ATA_READ) ? CRQB_CDIR_READ : CRQB_CDIR_WRITE;
   3380   1.1  kiyohara 	cmd = (ata_bio->flags & ATA_READ) ? WDCC_READDMA : WDCC_WRITEDMA;
   3381   1.1  kiyohara 	head = WDSD_LBA;
   3382   1.1  kiyohara 	blkno = ata_bio->blkno;
   3383   1.1  kiyohara 	if (ata_bio->flags & ATA_LBA48)
   3384   1.1  kiyohara 		cmd = atacmd_to48(cmd);
   3385   1.1  kiyohara 	else {
   3386   1.1  kiyohara 		head |= ((ata_bio->blkno >> 24) & 0xf);
   3387   1.1  kiyohara 		blkno &= 0xffffff;
   3388   1.1  kiyohara 	}
   3389   1.1  kiyohara 	crqb = &mvport->port_crqb->crqb + erqqip;
   3390   1.1  kiyohara 	crqb->cprdbl = htole32(eprd_addr & CRQB_CRQBL_EPRD_MASK);
   3391   1.1  kiyohara 	crqb->cprdbh = htole32((eprd_addr >> 16) >> 16);
   3392   1.1  kiyohara 	crqb->ctrlflg =
   3393   1.1  kiyohara 	    htole16(rw | CRQB_CHOSTQUETAG(quetag) | CRQB_CPMPORT(drive));
   3394   1.1  kiyohara 	i = 0;
   3395   1.1  kiyohara 	if (mvport->port_edmamode == dma) {
   3396   1.1  kiyohara 		if (ata_bio->flags & ATA_LBA48)
   3397   1.1  kiyohara 			crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3398   1.1  kiyohara 			    CRQB_ATACOMMAND_SECTORCOUNT, ata_bio->nblks >> 8));
   3399   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3400   1.1  kiyohara 		    CRQB_ATACOMMAND_SECTORCOUNT, ata_bio->nblks));
   3401   1.1  kiyohara 	} else { /* ncq/queued */
   3402   1.1  kiyohara 
   3403   1.1  kiyohara 		/*
   3404   1.1  kiyohara 		 * XXXX: Oops, ata command is not correct.  And, atabus layer
   3405   1.1  kiyohara 		 * has not been supported yet now.
   3406   1.1  kiyohara 		 *   Queued DMA read/write.
   3407   1.1  kiyohara 		 *   read/write FPDMAQueued.
   3408   1.1  kiyohara 		 */
   3409   1.1  kiyohara 
   3410   1.1  kiyohara 		if (ata_bio->flags & ATA_LBA48)
   3411   1.1  kiyohara 			crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3412   1.1  kiyohara 			    CRQB_ATACOMMAND_FEATURES, ata_bio->nblks >> 8));
   3413   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3414   1.1  kiyohara 		    CRQB_ATACOMMAND_FEATURES, ata_bio->nblks));
   3415   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3416   1.1  kiyohara 		    CRQB_ATACOMMAND_SECTORCOUNT, quetag << 3));
   3417   1.1  kiyohara 	}
   3418   1.1  kiyohara 	if (ata_bio->flags & ATA_LBA48) {
   3419   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3420   1.1  kiyohara 		    CRQB_ATACOMMAND_LBALOW, blkno >> 24));
   3421   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3422   1.1  kiyohara 		    CRQB_ATACOMMAND_LBAMID, blkno >> 32));
   3423   1.1  kiyohara 		crqb->atacommand[i++] = htole16(CRQB_ATACOMMAND(
   3424   1.1  kiyohara 		    CRQB_ATACOMMAND_LBAHIGH, blkno >> 40));
   3425   1.1  kiyohara 	}
   3426   1.1  kiyohara 	crqb->atacommand[i++] =
   3427   1.1  kiyohara 	    htole16(CRQB_ATACOMMAND(CRQB_ATACOMMAND_LBALOW, blkno));
   3428   1.1  kiyohara 	crqb->atacommand[i++] =
   3429   1.1  kiyohara 	    htole16(CRQB_ATACOMMAND(CRQB_ATACOMMAND_LBAMID, blkno >> 8));
   3430   1.1  kiyohara 	crqb->atacommand[i++] =
   3431   1.1  kiyohara 	    htole16(CRQB_ATACOMMAND(CRQB_ATACOMMAND_LBAHIGH, blkno >> 16));
   3432   1.1  kiyohara 	crqb->atacommand[i++] =
   3433   1.1  kiyohara 	    htole16(CRQB_ATACOMMAND(CRQB_ATACOMMAND_DEVICE, head));
   3434   1.1  kiyohara 	crqb->atacommand[i++] = htole16(
   3435   1.1  kiyohara 	    CRQB_ATACOMMAND(CRQB_ATACOMMAND_COMMAND, cmd) |
   3436   1.1  kiyohara 	    CRQB_ATACOMMAND_LAST);
   3437   1.1  kiyohara }
   3438   1.1  kiyohara #endif
   3439   1.1  kiyohara 
   3440   1.1  kiyohara static uint32_t
   3441   1.1  kiyohara mvsata_read_preamps_gen1(struct mvsata_port *mvport)
   3442   1.1  kiyohara {
   3443   1.1  kiyohara 	struct mvsata_hc *hc = mvport->port_hc;
   3444   1.1  kiyohara 	uint32_t reg;
   3445   1.1  kiyohara 
   3446   1.1  kiyohara 	reg = MVSATA_HC_READ_4(hc, SATAHC_I_PHYMODE(mvport->port));
   3447   1.1  kiyohara 	/*
   3448   1.1  kiyohara 	 * [12:11] : pre
   3449   1.1  kiyohara 	 * [7:5]   : amps
   3450   1.1  kiyohara 	 */
   3451   1.1  kiyohara 	return reg & 0x000018e0;
   3452   1.1  kiyohara }
   3453   1.1  kiyohara 
   3454   1.1  kiyohara static void
   3455   1.1  kiyohara mvsata_fix_phy_gen1(struct mvsata_port *mvport)
   3456   1.1  kiyohara {
   3457   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   3458   1.1  kiyohara 	struct mvsata_hc *mvhc = mvport->port_hc;
   3459   1.1  kiyohara 	uint32_t reg;
   3460   1.1  kiyohara 	int port = mvport->port, fix_apm_sq = 0;
   3461   1.1  kiyohara 
   3462   1.1  kiyohara 	if (sc->sc_model == PCI_PRODUCT_MARVELL_88SX5080) {
   3463   1.1  kiyohara 		if (sc->sc_rev == 0x01)
   3464   1.1  kiyohara 			fix_apm_sq = 1;
   3465   1.1  kiyohara 	} else {
   3466   1.1  kiyohara 		if (sc->sc_rev == 0x00)
   3467   1.1  kiyohara 			fix_apm_sq = 1;
   3468   1.1  kiyohara 	}
   3469   1.1  kiyohara 
   3470   1.1  kiyohara 	if (fix_apm_sq) {
   3471   1.1  kiyohara 		/*
   3472   1.1  kiyohara 		 * Disable auto-power management
   3473   1.1  kiyohara 		 *   88SX50xx FEr SATA#12
   3474   1.1  kiyohara 		 */
   3475   1.1  kiyohara 		reg = MVSATA_HC_READ_4(mvhc, SATAHC_I_LTMODE(port));
   3476   1.1  kiyohara 		reg |= (1 << 19);
   3477   1.1  kiyohara 		MVSATA_HC_WRITE_4(mvhc, SATAHC_I_LTMODE(port), reg);
   3478   1.1  kiyohara 
   3479   1.1  kiyohara 		/*
   3480   1.1  kiyohara 		 * Fix squelch threshold
   3481   1.1  kiyohara 		 *   88SX50xx FEr SATA#9
   3482   1.1  kiyohara 		 */
   3483   1.1  kiyohara 		reg = MVSATA_HC_READ_4(mvhc, SATAHC_I_PHYCONTROL(port));
   3484   1.1  kiyohara 		reg &= ~0x3;
   3485   1.1  kiyohara 		reg |= 0x1;
   3486   1.1  kiyohara 		MVSATA_HC_WRITE_4(mvhc, SATAHC_I_PHYCONTROL(port), reg);
   3487   1.1  kiyohara 	}
   3488   1.1  kiyohara 
   3489   1.1  kiyohara 	/* Revert values of pre-emphasis and signal amps to the saved ones */
   3490   1.1  kiyohara 	reg = MVSATA_HC_READ_4(mvhc, SATAHC_I_PHYMODE(port));
   3491   1.1  kiyohara 	reg &= ~0x000018e0;	/* pre and amps mask */
   3492   1.1  kiyohara 	reg |= mvport->_fix_phy_param.pre_amps;
   3493   1.1  kiyohara 	MVSATA_HC_WRITE_4(mvhc, SATAHC_I_PHYMODE(port), reg);
   3494   1.1  kiyohara }
   3495   1.1  kiyohara 
   3496   1.1  kiyohara static void
   3497   1.1  kiyohara mvsata_devconn_gen1(struct mvsata_port *mvport)
   3498   1.1  kiyohara {
   3499   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   3500   1.1  kiyohara 
   3501   1.1  kiyohara 	/* Fix for 88SX50xx FEr SATA#2 */
   3502   1.1  kiyohara 	mvport->_fix_phy_param._fix_phy(mvport);
   3503   1.1  kiyohara 
   3504   1.1  kiyohara 	/* If disk is connected, then enable the activity LED */
   3505   1.1  kiyohara 	if (sc->sc_rev == 0x03) {
   3506   1.1  kiyohara 		/* XXXXX */
   3507   1.1  kiyohara 	}
   3508   1.1  kiyohara }
   3509   1.1  kiyohara 
   3510   1.1  kiyohara static uint32_t
   3511   1.1  kiyohara mvsata_read_preamps_gen2(struct mvsata_port *mvport)
   3512   1.1  kiyohara {
   3513   1.1  kiyohara 	uint32_t reg;
   3514   1.1  kiyohara 
   3515   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM2);
   3516   1.1  kiyohara 	/*
   3517   1.1  kiyohara 	 * [10:8] : amps
   3518   1.1  kiyohara 	 * [7:5]  : pre
   3519   1.1  kiyohara 	 */
   3520   1.1  kiyohara 	return reg & 0x000007e0;
   3521   1.1  kiyohara }
   3522   1.1  kiyohara 
   3523   1.1  kiyohara static void
   3524   1.1  kiyohara mvsata_fix_phy_gen2(struct mvsata_port *mvport)
   3525   1.1  kiyohara {
   3526   1.1  kiyohara 	struct mvsata_softc *sc = device_private(MVSATA_DEV2(mvport));
   3527   1.1  kiyohara 	uint32_t reg;
   3528   1.1  kiyohara 
   3529   1.1  kiyohara 	if ((sc->sc_gen == gen2 && sc->sc_rev == 0x07) ||
   3530   1.1  kiyohara 	    sc->sc_gen == gen2e) {
   3531   1.1  kiyohara 		/*
   3532   1.1  kiyohara 		 * Fix for
   3533   1.1  kiyohara 		 *   88SX60X1 FEr SATA #23
   3534   1.1  kiyohara 		 *   88SX6042/88SX7042 FEr SATA #23
   3535   1.1  kiyohara 		 *   88F5182 FEr #SATA-S13
   3536   1.1  kiyohara 		 *   88F5082 FEr #SATA-S13
   3537   1.1  kiyohara 		 */
   3538   1.1  kiyohara 		reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM2);
   3539   1.1  kiyohara 		reg &= ~(1 << 16);
   3540   1.1  kiyohara 		reg |= (1 << 31);
   3541   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM2, reg);
   3542   1.1  kiyohara 
   3543   1.1  kiyohara 		delay(200);
   3544   1.1  kiyohara 
   3545   1.1  kiyohara 		reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM2);
   3546   1.1  kiyohara 		reg &= ~((1 << 16) | (1 << 31));
   3547   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM2, reg);
   3548   1.1  kiyohara 
   3549   1.1  kiyohara 		delay(200);
   3550   1.1  kiyohara 	}
   3551   1.1  kiyohara 
   3552   1.1  kiyohara 	/* Fix values in PHY Mode 3 Register.*/
   3553   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM3);
   3554   1.1  kiyohara 	reg &= ~0x7F900000;
   3555   1.1  kiyohara 	reg |= 0x2A800000;
   3556   1.1  kiyohara 	/* Implement Guidline 88F5182, 88F5082, 88F6082 (GL# SATA-S11) */
   3557   1.1  kiyohara 	if (sc->sc_model == PCI_PRODUCT_MARVELL_88F5082 ||
   3558   1.1  kiyohara 	    sc->sc_model == PCI_PRODUCT_MARVELL_88F5182 ||
   3559   1.1  kiyohara 	    sc->sc_model == PCI_PRODUCT_MARVELL_88F6082)
   3560   1.1  kiyohara 		reg &= ~0x0000001c;
   3561   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM3, reg);
   3562   1.1  kiyohara 
   3563   1.1  kiyohara 	/*
   3564   1.1  kiyohara 	 * Fix values in PHY Mode 4 Register.
   3565   1.1  kiyohara 	 *   88SX60x1 FEr SATA#10
   3566   1.1  kiyohara 	 *   88F5182 GL #SATA-S10
   3567   1.1  kiyohara 	 *   88F5082 GL #SATA-S10
   3568   1.1  kiyohara 	 */
   3569   1.1  kiyohara 	if ((sc->sc_gen == gen2 && sc->sc_rev == 0x07) ||
   3570   1.1  kiyohara 	    sc->sc_gen == gen2e) {
   3571   1.1  kiyohara 		uint32_t tmp = 0;
   3572   1.1  kiyohara 
   3573   1.1  kiyohara 		/* 88SX60x1 FEr SATA #13 */
   3574   1.1  kiyohara 		if (sc->sc_gen == 2 && sc->sc_rev == 0x07)
   3575   1.1  kiyohara 			tmp = MVSATA_EDMA_READ_4(mvport, SATA_PHYM3);
   3576   1.1  kiyohara 
   3577   1.1  kiyohara 		reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM4);
   3578   1.1  kiyohara 		reg |= (1 << 0);
   3579   1.1  kiyohara 		reg &= ~(1 << 1);
   3580   1.1  kiyohara 		/* PHY Mode 4 Register of Gen IIE has some restriction */
   3581   1.1  kiyohara 		if (sc->sc_gen == gen2e) {
   3582   1.1  kiyohara 			reg &= ~0x5de3fffc;
   3583   1.1  kiyohara 			reg |= (1 << 2);
   3584   1.1  kiyohara 		}
   3585   1.1  kiyohara 		MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM4, reg);
   3586   1.1  kiyohara 
   3587   1.1  kiyohara 		/* 88SX60x1 FEr SATA #13 */
   3588   1.1  kiyohara 		if (sc->sc_gen == 2 && sc->sc_rev == 0x07)
   3589   1.1  kiyohara 			MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM3, tmp);
   3590   1.1  kiyohara 	}
   3591   1.1  kiyohara 
   3592   1.1  kiyohara 	/* Revert values of pre-emphasis and signal amps to the saved ones */
   3593   1.1  kiyohara 	reg = MVSATA_EDMA_READ_4(mvport, SATA_PHYM2);
   3594   1.1  kiyohara 	reg &= ~0x000007e0;	/* pre and amps mask */
   3595   1.1  kiyohara 	reg |= mvport->_fix_phy_param.pre_amps;
   3596   1.1  kiyohara 	reg &= ~(1 << 16);
   3597   1.1  kiyohara 	if (sc->sc_gen == gen2e) {
   3598   1.1  kiyohara 		/*
   3599   1.1  kiyohara 		 * according to mvSata 3.6.1, some IIE values are fixed.
   3600   1.1  kiyohara 		 * some reserved fields must be written with fixed values.
   3601   1.1  kiyohara 		 */
   3602   1.1  kiyohara 		reg &= ~0xC30FF01F;
   3603   1.1  kiyohara 		reg |= 0x0000900F;
   3604   1.1  kiyohara 	}
   3605   1.1  kiyohara 	MVSATA_EDMA_WRITE_4(mvport, SATA_PHYM2, reg);
   3606   1.1  kiyohara }
   3607   1.1  kiyohara 
   3608   1.1  kiyohara #ifndef MVSATA_WITHOUTDMA
   3609   1.1  kiyohara static void
   3610   1.1  kiyohara mvsata_edma_setup_crqb_gen2e(struct mvsata_port *mvport, int erqqip, int quetag,
   3611   1.1  kiyohara 			     struct ata_bio  *ata_bio)
   3612   1.1  kiyohara {
   3613   1.1  kiyohara 	struct crqb_gen2e *crqb;
   3614   1.1  kiyohara 	bus_addr_t eprd_addr;
   3615   1.1  kiyohara 	daddr_t blkno;
   3616   1.1  kiyohara 	uint32_t ctrlflg, rw;
   3617   1.1  kiyohara 	uint8_t cmd, head;
   3618   1.1  kiyohara 	const int drive =
   3619   1.1  kiyohara 	    mvport->port_ata_channel.ch_queue->active_xfer->c_drive;
   3620   1.1  kiyohara 
   3621   1.1  kiyohara 	eprd_addr = mvport->port_eprd_dmamap->dm_segs[0].ds_addr +
   3622   1.1  kiyohara 	    mvport->port_reqtbl[quetag].eprd_offset;
   3623   1.1  kiyohara 	rw = (ata_bio->flags & ATA_READ) ? CRQB_CDIR_READ : CRQB_CDIR_WRITE;
   3624   1.1  kiyohara 	ctrlflg = (rw | CRQB_CDEVICEQUETAG(quetag) | CRQB_CPMPORT(drive) |
   3625   1.1  kiyohara 	    CRQB_CPRDMODE_EPRD | CRQB_CHOSTQUETAG_GEN2(quetag));
   3626   1.1  kiyohara 	cmd = (ata_bio->flags & ATA_READ) ? WDCC_READDMA : WDCC_WRITEDMA;
   3627   1.1  kiyohara 	head = WDSD_LBA;
   3628   1.1  kiyohara 	blkno = ata_bio->blkno;
   3629   1.1  kiyohara 	if (ata_bio->flags & ATA_LBA48)
   3630   1.1  kiyohara 		cmd = atacmd_to48(cmd);
   3631   1.1  kiyohara 	else {
   3632   1.1  kiyohara 		head |= ((ata_bio->blkno >> 24) & 0xf);
   3633   1.1  kiyohara 		blkno &= 0xffffff;
   3634   1.1  kiyohara 	}
   3635   1.1  kiyohara 	crqb = &mvport->port_crqb->crqb_gen2e + erqqip;
   3636   1.1  kiyohara 	crqb->cprdbl = htole32(eprd_addr & CRQB_CRQBL_EPRD_MASK);
   3637   1.1  kiyohara 	crqb->cprdbh = htole32((eprd_addr >> 16) >> 16);
   3638   1.1  kiyohara 	crqb->ctrlflg = htole32(ctrlflg);
   3639   1.1  kiyohara 	if (mvport->port_edmamode == dma) {
   3640   1.1  kiyohara 		crqb->atacommand[0] = htole32(cmd << 16);
   3641   1.1  kiyohara 		crqb->atacommand[1] = htole32((blkno & 0xffffff) | head << 24);
   3642   1.1  kiyohara 		crqb->atacommand[2] = htole32(((blkno >> 24) & 0xffffff));
   3643   1.1  kiyohara 		crqb->atacommand[3] = htole32(ata_bio->nblks & 0xffff);
   3644   1.1  kiyohara 	} else { /* ncq/queued */
   3645   1.1  kiyohara 
   3646   1.1  kiyohara 		/*
   3647   1.1  kiyohara 		 * XXXX: Oops, ata command is not correct.  And, atabus layer
   3648   1.1  kiyohara 		 * has not been supported yet now.
   3649   1.1  kiyohara 		 *   Queued DMA read/write.
   3650   1.1  kiyohara 		 *   read/write FPDMAQueued.
   3651   1.1  kiyohara 		 */
   3652   1.1  kiyohara 
   3653   1.1  kiyohara 		crqb->atacommand[0] = htole32(
   3654   1.1  kiyohara 		    (cmd << 16) | ((ata_bio->nblks & 0xff) << 24));
   3655   1.1  kiyohara 		crqb->atacommand[1] = htole32((blkno & 0xffffff) | head << 24);
   3656   1.1  kiyohara 		crqb->atacommand[2] = htole32(((blkno >> 24) & 0xffffff) |
   3657   1.1  kiyohara 		    ((ata_bio->nblks >> 8) & 0xff));
   3658   1.1  kiyohara 		crqb->atacommand[3] = htole32(ata_bio->nblks & 0xffff);
   3659   1.1  kiyohara 		crqb->atacommand[3] = htole32(quetag << 3);
   3660   1.1  kiyohara 	}
   3661   1.1  kiyohara }
   3662   1.1  kiyohara 
   3663   1.1  kiyohara 
   3664   1.1  kiyohara #ifdef MVSATA_DEBUG
   3665   1.1  kiyohara #define MVSATA_DEBUG_PRINT(type, size, n, p)		\
   3666   1.1  kiyohara 	do {						\
   3667   1.1  kiyohara 		int _i;					\
   3668   1.1  kiyohara 		u_char *_p = (p);			\
   3669   1.1  kiyohara 							\
   3670   1.1  kiyohara 		printf(#type "(%d)", (n));		\
   3671   1.1  kiyohara 		for (_i = 0; _i < (size); _i++, _p++) {	\
   3672   1.1  kiyohara 			if (_i % 16 == 0)		\
   3673   1.1  kiyohara 				printf("\n   ");	\
   3674   1.1  kiyohara 			printf(" %02x", *_p);		\
   3675   1.1  kiyohara 		}					\
   3676   1.1  kiyohara 		printf("\n");				\
   3677   1.1  kiyohara 	} while (0 /* CONSTCOND */)
   3678   1.1  kiyohara 
   3679   1.1  kiyohara static void
   3680   1.1  kiyohara mvsata_print_crqb(struct mvsata_port *mvport, int n)
   3681   1.1  kiyohara {
   3682   1.1  kiyohara 
   3683   1.1  kiyohara 	MVSATA_DEBUG_PRINT(crqb, sizeof(union mvsata_crqb),
   3684   1.1  kiyohara 	    n, (u_char *)(mvport->port_crqb + n));
   3685   1.1  kiyohara }
   3686   1.1  kiyohara 
   3687   1.1  kiyohara static void
   3688   1.1  kiyohara mvsata_print_crpb(struct mvsata_port *mvport, int n)
   3689   1.1  kiyohara {
   3690   1.1  kiyohara 
   3691   1.1  kiyohara 	MVSATA_DEBUG_PRINT(crpb, sizeof(struct crpb),
   3692   1.1  kiyohara 	    n, (u_char *)(mvport->port_crpb + n));
   3693   1.1  kiyohara }
   3694   1.1  kiyohara 
   3695   1.1  kiyohara static void
   3696   1.1  kiyohara mvsata_print_eprd(struct mvsata_port *mvport, int n)
   3697   1.1  kiyohara {
   3698   1.1  kiyohara 	struct eprd *eprd;
   3699   1.1  kiyohara 	int i = 0;
   3700   1.1  kiyohara 
   3701   1.1  kiyohara 	eprd = mvport->port_reqtbl[n].eprd;
   3702   1.1  kiyohara 	while (1 /*CONSTCOND*/) {
   3703   1.1  kiyohara 		MVSATA_DEBUG_PRINT(eprd, sizeof(struct eprd),
   3704   1.1  kiyohara 		    i, (u_char *)eprd);
   3705   1.1  kiyohara 		if (eprd->eot & EPRD_EOT)
   3706   1.1  kiyohara 			break;
   3707   1.1  kiyohara 		eprd++;
   3708   1.1  kiyohara 		i++;
   3709   1.1  kiyohara 	}
   3710   1.1  kiyohara }
   3711   1.1  kiyohara #endif
   3712   1.1  kiyohara #endif
   3713