nvme.c revision 1.7 1 1.7 jdolecek /* $NetBSD: nvme.c,v 1.7 2016/09/16 12:57:26 jdolecek Exp $ */
2 1.1 nonaka /* $OpenBSD: nvme.c,v 1.49 2016/04/18 05:59:50 dlg Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2014 David Gwynne <dlg (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka #include <sys/cdefs.h>
21 1.7 jdolecek __KERNEL_RCSID(0, "$NetBSD: nvme.c,v 1.7 2016/09/16 12:57:26 jdolecek Exp $");
22 1.1 nonaka
23 1.1 nonaka #include <sys/param.h>
24 1.1 nonaka #include <sys/systm.h>
25 1.1 nonaka #include <sys/kernel.h>
26 1.1 nonaka #include <sys/atomic.h>
27 1.1 nonaka #include <sys/bus.h>
28 1.1 nonaka #include <sys/buf.h>
29 1.3 nonaka #include <sys/conf.h>
30 1.1 nonaka #include <sys/device.h>
31 1.1 nonaka #include <sys/kmem.h>
32 1.1 nonaka #include <sys/once.h>
33 1.3 nonaka #include <sys/proc.h>
34 1.1 nonaka #include <sys/queue.h>
35 1.1 nonaka #include <sys/mutex.h>
36 1.1 nonaka
37 1.3 nonaka #include <uvm/uvm_extern.h>
38 1.3 nonaka
39 1.1 nonaka #include <dev/ic/nvmereg.h>
40 1.1 nonaka #include <dev/ic/nvmevar.h>
41 1.3 nonaka #include <dev/ic/nvmeio.h>
42 1.1 nonaka
43 1.1 nonaka int nvme_adminq_size = 128;
44 1.1 nonaka int nvme_ioq_size = 128;
45 1.1 nonaka
46 1.1 nonaka static int nvme_print(void *, const char *);
47 1.1 nonaka
48 1.1 nonaka static int nvme_ready(struct nvme_softc *, uint32_t);
49 1.1 nonaka static int nvme_enable(struct nvme_softc *, u_int);
50 1.1 nonaka static int nvme_disable(struct nvme_softc *);
51 1.1 nonaka static int nvme_shutdown(struct nvme_softc *);
52 1.1 nonaka
53 1.1 nonaka static void nvme_version(struct nvme_softc *, uint32_t);
54 1.1 nonaka #ifdef NVME_DEBUG
55 1.1 nonaka static void nvme_dumpregs(struct nvme_softc *);
56 1.1 nonaka #endif
57 1.1 nonaka static int nvme_identify(struct nvme_softc *, u_int);
58 1.1 nonaka static void nvme_fill_identify(struct nvme_queue *, struct nvme_ccb *,
59 1.1 nonaka void *);
60 1.1 nonaka
61 1.1 nonaka static int nvme_ccbs_alloc(struct nvme_queue *, u_int);
62 1.1 nonaka static void nvme_ccbs_free(struct nvme_queue *);
63 1.1 nonaka
64 1.1 nonaka static struct nvme_ccb *
65 1.1 nonaka nvme_ccb_get(struct nvme_queue *);
66 1.1 nonaka static void nvme_ccb_put(struct nvme_queue *, struct nvme_ccb *);
67 1.1 nonaka
68 1.1 nonaka static int nvme_poll(struct nvme_softc *, struct nvme_queue *,
69 1.1 nonaka struct nvme_ccb *, void (*)(struct nvme_queue *,
70 1.7 jdolecek struct nvme_ccb *, void *), int);
71 1.1 nonaka static void nvme_poll_fill(struct nvme_queue *, struct nvme_ccb *, void *);
72 1.1 nonaka static void nvme_poll_done(struct nvme_queue *, struct nvme_ccb *,
73 1.1 nonaka struct nvme_cqe *);
74 1.1 nonaka static void nvme_sqe_fill(struct nvme_queue *, struct nvme_ccb *, void *);
75 1.1 nonaka static void nvme_empty_done(struct nvme_queue *, struct nvme_ccb *,
76 1.1 nonaka struct nvme_cqe *);
77 1.1 nonaka
78 1.1 nonaka static struct nvme_queue *
79 1.1 nonaka nvme_q_alloc(struct nvme_softc *, uint16_t, u_int, u_int);
80 1.1 nonaka static int nvme_q_create(struct nvme_softc *, struct nvme_queue *);
81 1.1 nonaka static int nvme_q_delete(struct nvme_softc *, struct nvme_queue *);
82 1.1 nonaka static void nvme_q_submit(struct nvme_softc *, struct nvme_queue *,
83 1.1 nonaka struct nvme_ccb *, void (*)(struct nvme_queue *,
84 1.1 nonaka struct nvme_ccb *, void *));
85 1.1 nonaka static int nvme_q_complete(struct nvme_softc *, struct nvme_queue *q);
86 1.1 nonaka static void nvme_q_free(struct nvme_softc *, struct nvme_queue *);
87 1.1 nonaka
88 1.1 nonaka static struct nvme_dmamem *
89 1.1 nonaka nvme_dmamem_alloc(struct nvme_softc *, size_t);
90 1.1 nonaka static void nvme_dmamem_free(struct nvme_softc *, struct nvme_dmamem *);
91 1.1 nonaka static void nvme_dmamem_sync(struct nvme_softc *, struct nvme_dmamem *,
92 1.1 nonaka int);
93 1.1 nonaka
94 1.1 nonaka static void nvme_ns_io_fill(struct nvme_queue *, struct nvme_ccb *,
95 1.1 nonaka void *);
96 1.1 nonaka static void nvme_ns_io_done(struct nvme_queue *, struct nvme_ccb *,
97 1.1 nonaka struct nvme_cqe *);
98 1.1 nonaka static void nvme_ns_sync_fill(struct nvme_queue *, struct nvme_ccb *,
99 1.1 nonaka void *);
100 1.1 nonaka static void nvme_ns_sync_done(struct nvme_queue *, struct nvme_ccb *,
101 1.1 nonaka struct nvme_cqe *);
102 1.1 nonaka
103 1.3 nonaka static void nvme_pt_fill(struct nvme_queue *, struct nvme_ccb *,
104 1.3 nonaka void *);
105 1.3 nonaka static void nvme_pt_done(struct nvme_queue *, struct nvme_ccb *,
106 1.3 nonaka struct nvme_cqe *);
107 1.3 nonaka static int nvme_command_passthrough(struct nvme_softc *,
108 1.3 nonaka struct nvme_pt_command *, uint16_t, struct lwp *, bool);
109 1.3 nonaka
110 1.7 jdolecek #define NVME_TIMO_QOP 5 /* queue create and delete timeout */
111 1.7 jdolecek #define NVME_TIMO_IDENT 10 /* probe identify timeout */
112 1.7 jdolecek #define NVME_TIMO_PT -1 /* passthrough cmd timeout */
113 1.7 jdolecek #define NVME_TIMO_SY -1 /* sync cache timeout */
114 1.7 jdolecek
115 1.1 nonaka #define nvme_read4(_s, _r) \
116 1.1 nonaka bus_space_read_4((_s)->sc_iot, (_s)->sc_ioh, (_r))
117 1.1 nonaka #define nvme_write4(_s, _r, _v) \
118 1.1 nonaka bus_space_write_4((_s)->sc_iot, (_s)->sc_ioh, (_r), (_v))
119 1.1 nonaka #ifdef __LP64__
120 1.1 nonaka #define nvme_read8(_s, _r) \
121 1.1 nonaka bus_space_read_8((_s)->sc_iot, (_s)->sc_ioh, (_r))
122 1.1 nonaka #define nvme_write8(_s, _r, _v) \
123 1.1 nonaka bus_space_write_8((_s)->sc_iot, (_s)->sc_ioh, (_r), (_v))
124 1.1 nonaka #else /* __LP64__ */
125 1.1 nonaka static inline uint64_t
126 1.1 nonaka nvme_read8(struct nvme_softc *sc, bus_size_t r)
127 1.1 nonaka {
128 1.1 nonaka uint64_t v;
129 1.1 nonaka uint32_t *a = (uint32_t *)&v;
130 1.1 nonaka
131 1.1 nonaka #if _BYTE_ORDER == _LITTLE_ENDIAN
132 1.1 nonaka a[0] = nvme_read4(sc, r);
133 1.1 nonaka a[1] = nvme_read4(sc, r + 4);
134 1.1 nonaka #else /* _BYTE_ORDER == _LITTLE_ENDIAN */
135 1.1 nonaka a[1] = nvme_read4(sc, r);
136 1.1 nonaka a[0] = nvme_read4(sc, r + 4);
137 1.1 nonaka #endif
138 1.1 nonaka
139 1.1 nonaka return v;
140 1.1 nonaka }
141 1.1 nonaka
142 1.1 nonaka static inline void
143 1.1 nonaka nvme_write8(struct nvme_softc *sc, bus_size_t r, uint64_t v)
144 1.1 nonaka {
145 1.1 nonaka uint32_t *a = (uint32_t *)&v;
146 1.1 nonaka
147 1.1 nonaka #if _BYTE_ORDER == _LITTLE_ENDIAN
148 1.1 nonaka nvme_write4(sc, r, a[0]);
149 1.1 nonaka nvme_write4(sc, r + 4, a[1]);
150 1.1 nonaka #else /* _BYTE_ORDER == _LITTLE_ENDIAN */
151 1.1 nonaka nvme_write4(sc, r, a[1]);
152 1.1 nonaka nvme_write4(sc, r + 4, a[0]);
153 1.1 nonaka #endif
154 1.1 nonaka }
155 1.1 nonaka #endif /* __LP64__ */
156 1.1 nonaka #define nvme_barrier(_s, _r, _l, _f) \
157 1.1 nonaka bus_space_barrier((_s)->sc_iot, (_s)->sc_ioh, (_r), (_l), (_f))
158 1.1 nonaka
159 1.1 nonaka pool_cache_t nvme_ns_ctx_cache;
160 1.1 nonaka ONCE_DECL(nvme_init_once);
161 1.1 nonaka
162 1.1 nonaka static int
163 1.1 nonaka nvme_init(void)
164 1.1 nonaka {
165 1.1 nonaka nvme_ns_ctx_cache = pool_cache_init(sizeof(struct nvme_ns_context),
166 1.1 nonaka 0, 0, 0, "nvme_ns_ctx", NULL, IPL_BIO, NULL, NULL, NULL);
167 1.1 nonaka KASSERT(nvme_ns_ctx_cache != NULL);
168 1.1 nonaka return 0;
169 1.1 nonaka }
170 1.1 nonaka
171 1.1 nonaka static void
172 1.1 nonaka nvme_version(struct nvme_softc *sc, uint32_t ver)
173 1.1 nonaka {
174 1.1 nonaka const char *v = NULL;
175 1.1 nonaka
176 1.1 nonaka switch (ver) {
177 1.1 nonaka case NVME_VS_1_0:
178 1.1 nonaka v = "1.0";
179 1.1 nonaka break;
180 1.1 nonaka case NVME_VS_1_1:
181 1.1 nonaka v = "1.1";
182 1.1 nonaka break;
183 1.1 nonaka case NVME_VS_1_2:
184 1.1 nonaka v = "1.2";
185 1.1 nonaka break;
186 1.1 nonaka default:
187 1.1 nonaka aprint_error_dev(sc->sc_dev, "unknown version 0x%08x\n", ver);
188 1.1 nonaka return;
189 1.1 nonaka }
190 1.1 nonaka
191 1.1 nonaka aprint_normal_dev(sc->sc_dev, "NVMe %s\n", v);
192 1.1 nonaka }
193 1.1 nonaka
194 1.1 nonaka #ifdef NVME_DEBUG
195 1.6 jdolecek static __used void
196 1.1 nonaka nvme_dumpregs(struct nvme_softc *sc)
197 1.1 nonaka {
198 1.1 nonaka uint64_t r8;
199 1.1 nonaka uint32_t r4;
200 1.1 nonaka
201 1.1 nonaka #define DEVNAME(_sc) device_xname((_sc)->sc_dev)
202 1.1 nonaka r8 = nvme_read8(sc, NVME_CAP);
203 1.1 nonaka printf("%s: cap 0x%016llx\n", DEVNAME(sc), nvme_read8(sc, NVME_CAP));
204 1.1 nonaka printf("%s: mpsmax %u (%u)\n", DEVNAME(sc),
205 1.1 nonaka (u_int)NVME_CAP_MPSMAX(r8), (1 << NVME_CAP_MPSMAX(r8)));
206 1.1 nonaka printf("%s: mpsmin %u (%u)\n", DEVNAME(sc),
207 1.1 nonaka (u_int)NVME_CAP_MPSMIN(r8), (1 << NVME_CAP_MPSMIN(r8)));
208 1.1 nonaka printf("%s: css %llu\n", DEVNAME(sc), NVME_CAP_CSS(r8));
209 1.1 nonaka printf("%s: nssrs %llu\n", DEVNAME(sc), NVME_CAP_NSSRS(r8));
210 1.6 jdolecek printf("%s: dstrd %llu\n", DEVNAME(sc), NVME_CAP_DSTRD(r8));
211 1.1 nonaka printf("%s: to %llu msec\n", DEVNAME(sc), NVME_CAP_TO(r8));
212 1.1 nonaka printf("%s: ams %llu\n", DEVNAME(sc), NVME_CAP_AMS(r8));
213 1.1 nonaka printf("%s: cqr %llu\n", DEVNAME(sc), NVME_CAP_CQR(r8));
214 1.1 nonaka printf("%s: mqes %llu\n", DEVNAME(sc), NVME_CAP_MQES(r8));
215 1.1 nonaka
216 1.1 nonaka printf("%s: vs 0x%04x\n", DEVNAME(sc), nvme_read4(sc, NVME_VS));
217 1.1 nonaka
218 1.1 nonaka r4 = nvme_read4(sc, NVME_CC);
219 1.1 nonaka printf("%s: cc 0x%04x\n", DEVNAME(sc), r4);
220 1.1 nonaka printf("%s: iocqes %u\n", DEVNAME(sc), NVME_CC_IOCQES_R(r4));
221 1.1 nonaka printf("%s: iosqes %u\n", DEVNAME(sc), NVME_CC_IOSQES_R(r4));
222 1.1 nonaka printf("%s: shn %u\n", DEVNAME(sc), NVME_CC_SHN_R(r4));
223 1.1 nonaka printf("%s: ams %u\n", DEVNAME(sc), NVME_CC_AMS_R(r4));
224 1.1 nonaka printf("%s: mps %u\n", DEVNAME(sc), NVME_CC_MPS_R(r4));
225 1.1 nonaka printf("%s: css %u\n", DEVNAME(sc), NVME_CC_CSS_R(r4));
226 1.6 jdolecek printf("%s: en %u\n", DEVNAME(sc), ISSET(r4, NVME_CC_EN) ? 1 : 0);
227 1.1 nonaka
228 1.1 nonaka printf("%s: csts 0x%08x\n", DEVNAME(sc), nvme_read4(sc, NVME_CSTS));
229 1.1 nonaka printf("%s: aqa 0x%08x\n", DEVNAME(sc), nvme_read4(sc, NVME_AQA));
230 1.1 nonaka printf("%s: asq 0x%016llx\n", DEVNAME(sc), nvme_read8(sc, NVME_ASQ));
231 1.1 nonaka printf("%s: acq 0x%016llx\n", DEVNAME(sc), nvme_read8(sc, NVME_ACQ));
232 1.1 nonaka #undef DEVNAME
233 1.1 nonaka }
234 1.1 nonaka #endif /* NVME_DEBUG */
235 1.1 nonaka
236 1.1 nonaka static int
237 1.1 nonaka nvme_ready(struct nvme_softc *sc, uint32_t rdy)
238 1.1 nonaka {
239 1.1 nonaka u_int i = 0;
240 1.1 nonaka
241 1.1 nonaka while ((nvme_read4(sc, NVME_CSTS) & NVME_CSTS_RDY) != rdy) {
242 1.1 nonaka if (i++ > sc->sc_rdy_to)
243 1.1 nonaka return 1;
244 1.1 nonaka
245 1.1 nonaka delay(1000);
246 1.1 nonaka nvme_barrier(sc, NVME_CSTS, 4, BUS_SPACE_BARRIER_READ);
247 1.1 nonaka }
248 1.1 nonaka
249 1.1 nonaka return 0;
250 1.1 nonaka }
251 1.1 nonaka
252 1.1 nonaka static int
253 1.1 nonaka nvme_enable(struct nvme_softc *sc, u_int mps)
254 1.1 nonaka {
255 1.1 nonaka uint32_t cc;
256 1.1 nonaka
257 1.1 nonaka cc = nvme_read4(sc, NVME_CC);
258 1.7 jdolecek if (ISSET(cc, NVME_CC_EN)) {
259 1.7 jdolecek aprint_error_dev(sc->sc_dev, "controller unexpectedly enabled, failed to stay disabled\n");
260 1.7 jdolecek return 0;
261 1.7 jdolecek }
262 1.1 nonaka
263 1.1 nonaka nvme_write4(sc, NVME_AQA, NVME_AQA_ACQS(sc->sc_admin_q->q_entries) |
264 1.1 nonaka NVME_AQA_ASQS(sc->sc_admin_q->q_entries));
265 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios, BUS_SPACE_BARRIER_WRITE);
266 1.1 nonaka
267 1.1 nonaka nvme_write8(sc, NVME_ASQ, NVME_DMA_DVA(sc->sc_admin_q->q_sq_dmamem));
268 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios, BUS_SPACE_BARRIER_WRITE);
269 1.1 nonaka nvme_write8(sc, NVME_ACQ, NVME_DMA_DVA(sc->sc_admin_q->q_cq_dmamem));
270 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios, BUS_SPACE_BARRIER_WRITE);
271 1.1 nonaka
272 1.1 nonaka CLR(cc, NVME_CC_IOCQES_MASK | NVME_CC_IOSQES_MASK | NVME_CC_SHN_MASK |
273 1.1 nonaka NVME_CC_AMS_MASK | NVME_CC_MPS_MASK | NVME_CC_CSS_MASK);
274 1.1 nonaka SET(cc, NVME_CC_IOSQES(ffs(64) - 1) | NVME_CC_IOCQES(ffs(16) - 1));
275 1.1 nonaka SET(cc, NVME_CC_SHN(NVME_CC_SHN_NONE));
276 1.1 nonaka SET(cc, NVME_CC_CSS(NVME_CC_CSS_NVM));
277 1.1 nonaka SET(cc, NVME_CC_AMS(NVME_CC_AMS_RR));
278 1.1 nonaka SET(cc, NVME_CC_MPS(mps));
279 1.1 nonaka SET(cc, NVME_CC_EN);
280 1.1 nonaka
281 1.1 nonaka nvme_write4(sc, NVME_CC, cc);
282 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios,
283 1.1 nonaka BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
284 1.1 nonaka
285 1.1 nonaka return nvme_ready(sc, NVME_CSTS_RDY);
286 1.1 nonaka }
287 1.1 nonaka
288 1.1 nonaka static int
289 1.1 nonaka nvme_disable(struct nvme_softc *sc)
290 1.1 nonaka {
291 1.1 nonaka uint32_t cc, csts;
292 1.1 nonaka
293 1.1 nonaka cc = nvme_read4(sc, NVME_CC);
294 1.1 nonaka if (ISSET(cc, NVME_CC_EN)) {
295 1.1 nonaka csts = nvme_read4(sc, NVME_CSTS);
296 1.1 nonaka if (!ISSET(csts, NVME_CSTS_CFS) &&
297 1.1 nonaka nvme_ready(sc, NVME_CSTS_RDY) != 0)
298 1.1 nonaka return 1;
299 1.1 nonaka }
300 1.1 nonaka
301 1.1 nonaka CLR(cc, NVME_CC_EN);
302 1.1 nonaka
303 1.1 nonaka nvme_write4(sc, NVME_CC, cc);
304 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios,
305 1.1 nonaka BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
306 1.1 nonaka
307 1.1 nonaka return nvme_ready(sc, 0);
308 1.1 nonaka }
309 1.1 nonaka
310 1.1 nonaka int
311 1.1 nonaka nvme_attach(struct nvme_softc *sc)
312 1.1 nonaka {
313 1.1 nonaka struct nvme_attach_args naa;
314 1.1 nonaka uint64_t cap;
315 1.1 nonaka uint32_t reg;
316 1.1 nonaka u_int dstrd;
317 1.1 nonaka u_int mps = PAGE_SHIFT;
318 1.1 nonaka int adminq_entries = nvme_adminq_size;
319 1.1 nonaka int ioq_entries = nvme_ioq_size;
320 1.1 nonaka int i;
321 1.1 nonaka
322 1.1 nonaka RUN_ONCE(&nvme_init_once, nvme_init);
323 1.1 nonaka
324 1.1 nonaka reg = nvme_read4(sc, NVME_VS);
325 1.1 nonaka if (reg == 0xffffffff) {
326 1.1 nonaka aprint_error_dev(sc->sc_dev, "invalid mapping\n");
327 1.1 nonaka return 1;
328 1.1 nonaka }
329 1.1 nonaka
330 1.1 nonaka nvme_version(sc, reg);
331 1.1 nonaka
332 1.1 nonaka cap = nvme_read8(sc, NVME_CAP);
333 1.1 nonaka dstrd = NVME_CAP_DSTRD(cap);
334 1.1 nonaka if (NVME_CAP_MPSMIN(cap) > PAGE_SHIFT) {
335 1.1 nonaka aprint_error_dev(sc->sc_dev, "NVMe minimum page size %u "
336 1.1 nonaka "is greater than CPU page size %u\n",
337 1.1 nonaka 1 << NVME_CAP_MPSMIN(cap), 1 << PAGE_SHIFT);
338 1.1 nonaka return 1;
339 1.1 nonaka }
340 1.1 nonaka if (NVME_CAP_MPSMAX(cap) < mps)
341 1.1 nonaka mps = NVME_CAP_MPSMAX(cap);
342 1.1 nonaka
343 1.1 nonaka sc->sc_rdy_to = NVME_CAP_TO(cap);
344 1.1 nonaka sc->sc_mps = 1 << mps;
345 1.1 nonaka sc->sc_mdts = MAXPHYS;
346 1.1 nonaka sc->sc_max_sgl = 2;
347 1.1 nonaka
348 1.1 nonaka if (nvme_disable(sc) != 0) {
349 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to disable controller\n");
350 1.1 nonaka return 1;
351 1.1 nonaka }
352 1.1 nonaka
353 1.1 nonaka sc->sc_admin_q = nvme_q_alloc(sc, NVME_ADMIN_Q, adminq_entries, dstrd);
354 1.1 nonaka if (sc->sc_admin_q == NULL) {
355 1.1 nonaka aprint_error_dev(sc->sc_dev,
356 1.1 nonaka "unable to allocate admin queue\n");
357 1.1 nonaka return 1;
358 1.1 nonaka }
359 1.1 nonaka if (sc->sc_intr_establish(sc, NVME_ADMIN_Q, sc->sc_admin_q))
360 1.1 nonaka goto free_admin_q;
361 1.1 nonaka
362 1.1 nonaka if (nvme_enable(sc, mps) != 0) {
363 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to enable controller\n");
364 1.1 nonaka goto disestablish_admin_q;
365 1.1 nonaka }
366 1.1 nonaka
367 1.1 nonaka if (nvme_identify(sc, NVME_CAP_MPSMIN(cap)) != 0) {
368 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to identify controller\n");
369 1.1 nonaka goto disable;
370 1.1 nonaka }
371 1.1 nonaka
372 1.1 nonaka /* we know how big things are now */
373 1.1 nonaka sc->sc_max_sgl = sc->sc_mdts / sc->sc_mps;
374 1.1 nonaka
375 1.1 nonaka /* reallocate ccbs of admin queue with new max sgl. */
376 1.1 nonaka nvme_ccbs_free(sc->sc_admin_q);
377 1.1 nonaka nvme_ccbs_alloc(sc->sc_admin_q, sc->sc_admin_q->q_entries);
378 1.1 nonaka
379 1.1 nonaka sc->sc_q = kmem_zalloc(sizeof(*sc->sc_q) * sc->sc_nq, KM_SLEEP);
380 1.1 nonaka if (sc->sc_q == NULL) {
381 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to allocate io queue\n");
382 1.1 nonaka goto disable;
383 1.1 nonaka }
384 1.1 nonaka for (i = 0; i < sc->sc_nq; i++) {
385 1.1 nonaka sc->sc_q[i] = nvme_q_alloc(sc, i + 1, ioq_entries, dstrd);
386 1.1 nonaka if (sc->sc_q[i] == NULL) {
387 1.1 nonaka aprint_error_dev(sc->sc_dev,
388 1.1 nonaka "unable to allocate io queue\n");
389 1.1 nonaka goto free_q;
390 1.1 nonaka }
391 1.1 nonaka if (nvme_q_create(sc, sc->sc_q[i]) != 0) {
392 1.1 nonaka aprint_error_dev(sc->sc_dev,
393 1.1 nonaka "unable to create io queue\n");
394 1.1 nonaka nvme_q_free(sc, sc->sc_q[i]);
395 1.1 nonaka goto free_q;
396 1.1 nonaka }
397 1.1 nonaka }
398 1.1 nonaka
399 1.1 nonaka if (!sc->sc_use_mq)
400 1.1 nonaka nvme_write4(sc, NVME_INTMC, 1);
401 1.1 nonaka
402 1.1 nonaka sc->sc_namespaces = kmem_zalloc(sizeof(*sc->sc_namespaces) * sc->sc_nn,
403 1.1 nonaka KM_SLEEP);
404 1.1 nonaka for (i = 0; i < sc->sc_nn; i++) {
405 1.1 nonaka memset(&naa, 0, sizeof(naa));
406 1.1 nonaka naa.naa_nsid = i + 1;
407 1.1 nonaka naa.naa_qentries = ioq_entries;
408 1.1 nonaka sc->sc_namespaces[i].dev = config_found(sc->sc_dev, &naa,
409 1.1 nonaka nvme_print);
410 1.1 nonaka }
411 1.1 nonaka
412 1.1 nonaka return 0;
413 1.1 nonaka
414 1.1 nonaka free_q:
415 1.1 nonaka while (--i >= 0) {
416 1.1 nonaka nvme_q_delete(sc, sc->sc_q[i]);
417 1.1 nonaka nvme_q_free(sc, sc->sc_q[i]);
418 1.1 nonaka }
419 1.1 nonaka disable:
420 1.1 nonaka nvme_disable(sc);
421 1.1 nonaka disestablish_admin_q:
422 1.1 nonaka sc->sc_intr_disestablish(sc, NVME_ADMIN_Q);
423 1.1 nonaka free_admin_q:
424 1.1 nonaka nvme_q_free(sc, sc->sc_admin_q);
425 1.1 nonaka
426 1.1 nonaka return 1;
427 1.1 nonaka }
428 1.1 nonaka
429 1.1 nonaka static int
430 1.1 nonaka nvme_print(void *aux, const char *pnp)
431 1.1 nonaka {
432 1.1 nonaka struct nvme_attach_args *naa = aux;
433 1.1 nonaka
434 1.1 nonaka if (pnp)
435 1.1 nonaka aprint_normal("at %s", pnp);
436 1.1 nonaka
437 1.1 nonaka if (naa->naa_nsid > 0)
438 1.1 nonaka aprint_normal(" nsid %d", naa->naa_nsid);
439 1.1 nonaka
440 1.1 nonaka return UNCONF;
441 1.1 nonaka }
442 1.1 nonaka
443 1.1 nonaka int
444 1.1 nonaka nvme_detach(struct nvme_softc *sc, int flags)
445 1.1 nonaka {
446 1.1 nonaka int i, error;
447 1.1 nonaka
448 1.1 nonaka error = config_detach_children(sc->sc_dev, flags);
449 1.1 nonaka if (error)
450 1.1 nonaka return error;
451 1.1 nonaka
452 1.1 nonaka error = nvme_shutdown(sc);
453 1.1 nonaka if (error)
454 1.1 nonaka return error;
455 1.1 nonaka
456 1.1 nonaka for (i = 0; i < sc->sc_nq; i++)
457 1.1 nonaka nvme_q_free(sc, sc->sc_q[i]);
458 1.1 nonaka kmem_free(sc->sc_q, sizeof(*sc->sc_q) * sc->sc_nq);
459 1.1 nonaka nvme_q_free(sc, sc->sc_admin_q);
460 1.1 nonaka
461 1.1 nonaka return 0;
462 1.1 nonaka }
463 1.1 nonaka
464 1.1 nonaka static int
465 1.1 nonaka nvme_shutdown(struct nvme_softc *sc)
466 1.1 nonaka {
467 1.1 nonaka uint32_t cc, csts;
468 1.1 nonaka bool disabled = false;
469 1.1 nonaka int i;
470 1.1 nonaka
471 1.1 nonaka if (!sc->sc_use_mq)
472 1.1 nonaka nvme_write4(sc, NVME_INTMS, 1);
473 1.1 nonaka
474 1.1 nonaka for (i = 0; i < sc->sc_nq; i++) {
475 1.1 nonaka if (nvme_q_delete(sc, sc->sc_q[i]) != 0) {
476 1.1 nonaka aprint_error_dev(sc->sc_dev,
477 1.1 nonaka "unable to delete io queue %d, disabling\n", i + 1);
478 1.1 nonaka disabled = true;
479 1.1 nonaka }
480 1.1 nonaka }
481 1.1 nonaka sc->sc_intr_disestablish(sc, NVME_ADMIN_Q);
482 1.1 nonaka if (disabled)
483 1.1 nonaka goto disable;
484 1.1 nonaka
485 1.1 nonaka cc = nvme_read4(sc, NVME_CC);
486 1.1 nonaka CLR(cc, NVME_CC_SHN_MASK);
487 1.1 nonaka SET(cc, NVME_CC_SHN(NVME_CC_SHN_NORMAL));
488 1.1 nonaka nvme_write4(sc, NVME_CC, cc);
489 1.1 nonaka
490 1.1 nonaka for (i = 0; i < 4000; i++) {
491 1.1 nonaka nvme_barrier(sc, 0, sc->sc_ios,
492 1.1 nonaka BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
493 1.1 nonaka csts = nvme_read4(sc, NVME_CSTS);
494 1.1 nonaka if ((csts & NVME_CSTS_SHST_MASK) == NVME_CSTS_SHST_DONE)
495 1.1 nonaka return 0;
496 1.1 nonaka
497 1.1 nonaka delay(1000);
498 1.1 nonaka }
499 1.1 nonaka
500 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to shudown, disabling\n");
501 1.1 nonaka
502 1.1 nonaka disable:
503 1.1 nonaka nvme_disable(sc);
504 1.1 nonaka return 0;
505 1.1 nonaka }
506 1.1 nonaka
507 1.1 nonaka void
508 1.1 nonaka nvme_childdet(device_t self, device_t child)
509 1.1 nonaka {
510 1.1 nonaka struct nvme_softc *sc = device_private(self);
511 1.1 nonaka int i;
512 1.1 nonaka
513 1.1 nonaka for (i = 0; i < sc->sc_nn; i++) {
514 1.1 nonaka if (sc->sc_namespaces[i].dev == child) {
515 1.1 nonaka /* Already freed ns->ident. */
516 1.1 nonaka sc->sc_namespaces[i].dev = NULL;
517 1.1 nonaka break;
518 1.1 nonaka }
519 1.1 nonaka }
520 1.1 nonaka }
521 1.1 nonaka
522 1.1 nonaka int
523 1.1 nonaka nvme_ns_identify(struct nvme_softc *sc, uint16_t nsid)
524 1.1 nonaka {
525 1.1 nonaka struct nvme_sqe sqe;
526 1.1 nonaka struct nvm_identify_namespace *identify;
527 1.1 nonaka struct nvme_dmamem *mem;
528 1.1 nonaka struct nvme_ccb *ccb;
529 1.1 nonaka struct nvme_namespace *ns;
530 1.1 nonaka int rv;
531 1.1 nonaka
532 1.1 nonaka KASSERT(nsid > 0);
533 1.1 nonaka
534 1.1 nonaka ccb = nvme_ccb_get(sc->sc_admin_q);
535 1.1 nonaka KASSERT(ccb != NULL);
536 1.1 nonaka
537 1.1 nonaka mem = nvme_dmamem_alloc(sc, sizeof(*identify));
538 1.1 nonaka if (mem == NULL)
539 1.1 nonaka return ENOMEM;
540 1.1 nonaka
541 1.1 nonaka memset(&sqe, 0, sizeof(sqe));
542 1.1 nonaka sqe.opcode = NVM_ADMIN_IDENTIFY;
543 1.1 nonaka htolem32(&sqe.nsid, nsid);
544 1.1 nonaka htolem64(&sqe.entry.prp[0], NVME_DMA_DVA(mem));
545 1.1 nonaka htolem32(&sqe.cdw10, 0);
546 1.1 nonaka
547 1.1 nonaka ccb->ccb_done = nvme_empty_done;
548 1.1 nonaka ccb->ccb_cookie = &sqe;
549 1.1 nonaka
550 1.1 nonaka nvme_dmamem_sync(sc, mem, BUS_DMASYNC_PREREAD);
551 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_sqe_fill, NVME_TIMO_IDENT);
552 1.1 nonaka nvme_dmamem_sync(sc, mem, BUS_DMASYNC_POSTREAD);
553 1.1 nonaka
554 1.1 nonaka nvme_ccb_put(sc->sc_admin_q, ccb);
555 1.1 nonaka
556 1.1 nonaka if (rv != 0) {
557 1.1 nonaka rv = EIO;
558 1.1 nonaka goto done;
559 1.1 nonaka }
560 1.1 nonaka
561 1.1 nonaka /* commit */
562 1.1 nonaka
563 1.1 nonaka identify = kmem_zalloc(sizeof(*identify), KM_SLEEP);
564 1.1 nonaka memcpy(identify, NVME_DMA_KVA(mem), sizeof(*identify));
565 1.1 nonaka
566 1.1 nonaka ns = nvme_ns_get(sc, nsid);
567 1.1 nonaka KASSERT(ns);
568 1.1 nonaka ns->ident = identify;
569 1.1 nonaka
570 1.1 nonaka done:
571 1.1 nonaka nvme_dmamem_free(sc, mem);
572 1.1 nonaka
573 1.1 nonaka return rv;
574 1.1 nonaka }
575 1.1 nonaka
576 1.1 nonaka int
577 1.1 nonaka nvme_ns_dobio(struct nvme_softc *sc, struct nvme_ns_context *ctx)
578 1.1 nonaka {
579 1.1 nonaka struct nvme_queue *q = nvme_get_q(sc);
580 1.1 nonaka struct nvme_ccb *ccb;
581 1.1 nonaka bus_dmamap_t dmap;
582 1.1 nonaka int i, error;
583 1.1 nonaka
584 1.1 nonaka ccb = nvme_ccb_get(q);
585 1.1 nonaka if (ccb == NULL)
586 1.1 nonaka return EAGAIN;
587 1.1 nonaka
588 1.1 nonaka ccb->ccb_done = nvme_ns_io_done;
589 1.1 nonaka ccb->ccb_cookie = ctx;
590 1.1 nonaka
591 1.1 nonaka dmap = ccb->ccb_dmamap;
592 1.1 nonaka error = bus_dmamap_load(sc->sc_dmat, dmap, ctx->nnc_data,
593 1.1 nonaka ctx->nnc_datasize, NULL,
594 1.1 nonaka (ISSET(ctx->nnc_flags, NVME_NS_CTX_F_POLL) ?
595 1.1 nonaka BUS_DMA_NOWAIT : BUS_DMA_WAITOK) |
596 1.1 nonaka (ISSET(ctx->nnc_flags, NVME_NS_CTX_F_READ) ?
597 1.1 nonaka BUS_DMA_READ : BUS_DMA_WRITE));
598 1.1 nonaka if (error) {
599 1.1 nonaka nvme_ccb_put(q, ccb);
600 1.1 nonaka return error;
601 1.1 nonaka }
602 1.1 nonaka
603 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, dmap, 0, dmap->dm_mapsize,
604 1.1 nonaka ISSET(ctx->nnc_flags, NVME_NS_CTX_F_READ) ?
605 1.1 nonaka BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
606 1.1 nonaka
607 1.1 nonaka if (dmap->dm_nsegs > 2) {
608 1.1 nonaka for (i = 1; i < dmap->dm_nsegs; i++) {
609 1.1 nonaka htolem64(&ccb->ccb_prpl[i - 1],
610 1.1 nonaka dmap->dm_segs[i].ds_addr);
611 1.1 nonaka }
612 1.1 nonaka bus_dmamap_sync(sc->sc_dmat,
613 1.1 nonaka NVME_DMA_MAP(q->q_ccb_prpls),
614 1.1 nonaka ccb->ccb_prpl_off,
615 1.1 nonaka sizeof(*ccb->ccb_prpl) * dmap->dm_nsegs - 1,
616 1.1 nonaka BUS_DMASYNC_PREWRITE);
617 1.1 nonaka }
618 1.1 nonaka
619 1.1 nonaka if (ISSET(ctx->nnc_flags, NVME_NS_CTX_F_POLL)) {
620 1.7 jdolecek if (nvme_poll(sc, q, ccb, nvme_ns_io_fill, NVME_TIMO_PT) != 0)
621 1.1 nonaka return EIO;
622 1.1 nonaka return 0;
623 1.1 nonaka }
624 1.1 nonaka
625 1.1 nonaka nvme_q_submit(sc, q, ccb, nvme_ns_io_fill);
626 1.1 nonaka return 0;
627 1.1 nonaka }
628 1.1 nonaka
629 1.1 nonaka static void
630 1.1 nonaka nvme_ns_io_fill(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
631 1.1 nonaka {
632 1.1 nonaka struct nvme_sqe_io *sqe = slot;
633 1.1 nonaka struct nvme_ns_context *ctx = ccb->ccb_cookie;
634 1.1 nonaka bus_dmamap_t dmap = ccb->ccb_dmamap;
635 1.1 nonaka
636 1.1 nonaka sqe->opcode = ISSET(ctx->nnc_flags, NVME_NS_CTX_F_READ) ?
637 1.1 nonaka NVM_CMD_READ : NVM_CMD_WRITE;
638 1.1 nonaka htolem32(&sqe->nsid, ctx->nnc_nsid);
639 1.1 nonaka
640 1.1 nonaka htolem64(&sqe->entry.prp[0], dmap->dm_segs[0].ds_addr);
641 1.1 nonaka switch (dmap->dm_nsegs) {
642 1.1 nonaka case 1:
643 1.1 nonaka break;
644 1.1 nonaka case 2:
645 1.1 nonaka htolem64(&sqe->entry.prp[1], dmap->dm_segs[1].ds_addr);
646 1.1 nonaka break;
647 1.1 nonaka default:
648 1.1 nonaka /* the prp list is already set up and synced */
649 1.1 nonaka htolem64(&sqe->entry.prp[1], ccb->ccb_prpl_dva);
650 1.1 nonaka break;
651 1.1 nonaka }
652 1.1 nonaka
653 1.1 nonaka htolem64(&sqe->slba, ctx->nnc_blkno);
654 1.1 nonaka htolem16(&sqe->nlb, (ctx->nnc_datasize / ctx->nnc_secsize) - 1);
655 1.1 nonaka }
656 1.1 nonaka
657 1.1 nonaka static void
658 1.1 nonaka nvme_ns_io_done(struct nvme_queue *q, struct nvme_ccb *ccb,
659 1.1 nonaka struct nvme_cqe *cqe)
660 1.1 nonaka {
661 1.1 nonaka struct nvme_softc *sc = q->q_sc;
662 1.1 nonaka struct nvme_ns_context *ctx = ccb->ccb_cookie;
663 1.1 nonaka bus_dmamap_t dmap = ccb->ccb_dmamap;
664 1.1 nonaka uint16_t flags;
665 1.1 nonaka
666 1.1 nonaka if (dmap->dm_nsegs > 2) {
667 1.1 nonaka bus_dmamap_sync(sc->sc_dmat,
668 1.1 nonaka NVME_DMA_MAP(q->q_ccb_prpls),
669 1.1 nonaka ccb->ccb_prpl_off,
670 1.1 nonaka sizeof(*ccb->ccb_prpl) * dmap->dm_nsegs - 1,
671 1.1 nonaka BUS_DMASYNC_POSTWRITE);
672 1.1 nonaka }
673 1.1 nonaka
674 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, dmap, 0, dmap->dm_mapsize,
675 1.1 nonaka ISSET(ctx->nnc_flags, NVME_NS_CTX_F_READ) ?
676 1.1 nonaka BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
677 1.1 nonaka
678 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, dmap);
679 1.1 nonaka nvme_ccb_put(q, ccb);
680 1.1 nonaka
681 1.1 nonaka flags = lemtoh16(&cqe->flags);
682 1.1 nonaka
683 1.1 nonaka ctx->nnc_status = flags;
684 1.1 nonaka (*ctx->nnc_done)(ctx);
685 1.1 nonaka }
686 1.1 nonaka
687 1.1 nonaka int
688 1.1 nonaka nvme_ns_sync(struct nvme_softc *sc, struct nvme_ns_context *ctx)
689 1.1 nonaka {
690 1.1 nonaka struct nvme_queue *q = nvme_get_q(sc);
691 1.1 nonaka struct nvme_ccb *ccb;
692 1.1 nonaka
693 1.1 nonaka ccb = nvme_ccb_get(q);
694 1.1 nonaka if (ccb == NULL)
695 1.1 nonaka return EAGAIN;
696 1.1 nonaka
697 1.1 nonaka ccb->ccb_done = nvme_ns_sync_done;
698 1.1 nonaka ccb->ccb_cookie = ctx;
699 1.1 nonaka
700 1.1 nonaka if (ISSET(ctx->nnc_flags, NVME_NS_CTX_F_POLL)) {
701 1.7 jdolecek if (nvme_poll(sc, q, ccb, nvme_ns_sync_fill, NVME_TIMO_SY) != 0)
702 1.1 nonaka return EIO;
703 1.1 nonaka return 0;
704 1.1 nonaka }
705 1.1 nonaka
706 1.1 nonaka nvme_q_submit(sc, q, ccb, nvme_ns_sync_fill);
707 1.1 nonaka return 0;
708 1.1 nonaka }
709 1.1 nonaka
710 1.1 nonaka static void
711 1.1 nonaka nvme_ns_sync_fill(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
712 1.1 nonaka {
713 1.1 nonaka struct nvme_sqe *sqe = slot;
714 1.1 nonaka struct nvme_ns_context *ctx = ccb->ccb_cookie;
715 1.1 nonaka
716 1.1 nonaka sqe->opcode = NVM_CMD_FLUSH;
717 1.1 nonaka htolem32(&sqe->nsid, ctx->nnc_nsid);
718 1.1 nonaka }
719 1.1 nonaka
720 1.1 nonaka static void
721 1.1 nonaka nvme_ns_sync_done(struct nvme_queue *q, struct nvme_ccb *ccb,
722 1.1 nonaka struct nvme_cqe *cqe)
723 1.1 nonaka {
724 1.1 nonaka struct nvme_ns_context *ctx = ccb->ccb_cookie;
725 1.1 nonaka uint16_t flags;
726 1.1 nonaka
727 1.1 nonaka nvme_ccb_put(q, ccb);
728 1.1 nonaka
729 1.1 nonaka flags = lemtoh16(&cqe->flags);
730 1.1 nonaka
731 1.1 nonaka ctx->nnc_status = flags;
732 1.1 nonaka (*ctx->nnc_done)(ctx);
733 1.1 nonaka }
734 1.1 nonaka
735 1.1 nonaka void
736 1.1 nonaka nvme_ns_free(struct nvme_softc *sc, uint16_t nsid)
737 1.1 nonaka {
738 1.1 nonaka struct nvme_namespace *ns;
739 1.1 nonaka struct nvm_identify_namespace *identify;
740 1.1 nonaka
741 1.1 nonaka ns = nvme_ns_get(sc, nsid);
742 1.1 nonaka KASSERT(ns);
743 1.1 nonaka
744 1.1 nonaka identify = ns->ident;
745 1.1 nonaka ns->ident = NULL;
746 1.1 nonaka if (identify != NULL)
747 1.1 nonaka kmem_free(identify, sizeof(*identify));
748 1.1 nonaka }
749 1.1 nonaka
750 1.1 nonaka static void
751 1.3 nonaka nvme_pt_fill(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
752 1.3 nonaka {
753 1.3 nonaka struct nvme_softc *sc = q->q_sc;
754 1.3 nonaka struct nvme_sqe *sqe = slot;
755 1.3 nonaka struct nvme_pt_command *pt = ccb->ccb_cookie;
756 1.3 nonaka bus_dmamap_t dmap = ccb->ccb_dmamap;
757 1.3 nonaka int i;
758 1.3 nonaka
759 1.3 nonaka sqe->opcode = pt->cmd.opcode;
760 1.3 nonaka htolem32(&sqe->nsid, pt->cmd.nsid);
761 1.3 nonaka
762 1.3 nonaka if (pt->buf != NULL && pt->len > 0) {
763 1.3 nonaka htolem64(&sqe->entry.prp[0], dmap->dm_segs[0].ds_addr);
764 1.3 nonaka switch (dmap->dm_nsegs) {
765 1.3 nonaka case 1:
766 1.3 nonaka break;
767 1.3 nonaka case 2:
768 1.3 nonaka htolem64(&sqe->entry.prp[1], dmap->dm_segs[1].ds_addr);
769 1.3 nonaka break;
770 1.3 nonaka default:
771 1.3 nonaka for (i = 1; i < dmap->dm_nsegs; i++) {
772 1.3 nonaka htolem64(&ccb->ccb_prpl[i - 1],
773 1.3 nonaka dmap->dm_segs[i].ds_addr);
774 1.3 nonaka }
775 1.3 nonaka bus_dmamap_sync(sc->sc_dmat,
776 1.3 nonaka NVME_DMA_MAP(q->q_ccb_prpls),
777 1.3 nonaka ccb->ccb_prpl_off,
778 1.3 nonaka sizeof(*ccb->ccb_prpl) * dmap->dm_nsegs - 1,
779 1.3 nonaka BUS_DMASYNC_PREWRITE);
780 1.3 nonaka htolem64(&sqe->entry.prp[1], ccb->ccb_prpl_dva);
781 1.3 nonaka break;
782 1.3 nonaka }
783 1.3 nonaka }
784 1.3 nonaka
785 1.3 nonaka htolem32(&sqe->cdw10, pt->cmd.cdw10);
786 1.3 nonaka htolem32(&sqe->cdw11, pt->cmd.cdw11);
787 1.3 nonaka htolem32(&sqe->cdw12, pt->cmd.cdw12);
788 1.3 nonaka htolem32(&sqe->cdw13, pt->cmd.cdw13);
789 1.3 nonaka htolem32(&sqe->cdw14, pt->cmd.cdw14);
790 1.3 nonaka htolem32(&sqe->cdw15, pt->cmd.cdw15);
791 1.3 nonaka }
792 1.3 nonaka
793 1.3 nonaka static void
794 1.3 nonaka nvme_pt_done(struct nvme_queue *q, struct nvme_ccb *ccb, struct nvme_cqe *cqe)
795 1.3 nonaka {
796 1.3 nonaka struct nvme_softc *sc = q->q_sc;
797 1.3 nonaka struct nvme_pt_command *pt = ccb->ccb_cookie;
798 1.3 nonaka bus_dmamap_t dmap = ccb->ccb_dmamap;
799 1.3 nonaka
800 1.3 nonaka if (pt->buf != NULL && pt->len > 0) {
801 1.3 nonaka if (dmap->dm_nsegs > 2) {
802 1.3 nonaka bus_dmamap_sync(sc->sc_dmat,
803 1.3 nonaka NVME_DMA_MAP(q->q_ccb_prpls),
804 1.3 nonaka ccb->ccb_prpl_off,
805 1.3 nonaka sizeof(*ccb->ccb_prpl) * dmap->dm_nsegs - 1,
806 1.3 nonaka BUS_DMASYNC_POSTWRITE);
807 1.3 nonaka }
808 1.3 nonaka
809 1.3 nonaka bus_dmamap_sync(sc->sc_dmat, dmap, 0, dmap->dm_mapsize,
810 1.3 nonaka pt->is_read ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
811 1.3 nonaka bus_dmamap_unload(sc->sc_dmat, dmap);
812 1.3 nonaka }
813 1.3 nonaka
814 1.3 nonaka pt->cpl.cdw0 = cqe->cdw0;
815 1.3 nonaka pt->cpl.flags = cqe->flags & ~NVME_CQE_PHASE;
816 1.3 nonaka }
817 1.3 nonaka
818 1.3 nonaka static int
819 1.3 nonaka nvme_command_passthrough(struct nvme_softc *sc, struct nvme_pt_command *pt,
820 1.3 nonaka uint16_t nsid, struct lwp *l, bool is_adminq)
821 1.3 nonaka {
822 1.3 nonaka struct nvme_queue *q;
823 1.3 nonaka struct nvme_ccb *ccb;
824 1.3 nonaka void *buf = NULL;
825 1.3 nonaka int error;
826 1.3 nonaka
827 1.3 nonaka if ((pt->buf == NULL && pt->len > 0) ||
828 1.3 nonaka (pt->buf != NULL && pt->len == 0))
829 1.3 nonaka return EINVAL;
830 1.3 nonaka
831 1.3 nonaka q = is_adminq ? sc->sc_admin_q : nvme_get_q(sc);
832 1.3 nonaka ccb = nvme_ccb_get(q);
833 1.3 nonaka if (ccb == NULL)
834 1.3 nonaka return EBUSY;
835 1.3 nonaka
836 1.3 nonaka if (pt->buf != NULL && pt->len > 0) {
837 1.3 nonaka buf = kmem_alloc(pt->len, KM_SLEEP);
838 1.3 nonaka if (buf == NULL) {
839 1.3 nonaka error = ENOMEM;
840 1.3 nonaka goto ccb_put;
841 1.3 nonaka }
842 1.3 nonaka if (!pt->is_read) {
843 1.3 nonaka error = copyin(pt->buf, buf, pt->len);
844 1.3 nonaka if (error)
845 1.3 nonaka goto kmem_free;
846 1.3 nonaka }
847 1.3 nonaka error = bus_dmamap_load(sc->sc_dmat, ccb->ccb_dmamap, buf,
848 1.3 nonaka pt->len, NULL,
849 1.3 nonaka BUS_DMA_WAITOK |
850 1.3 nonaka (pt->is_read ? BUS_DMA_READ : BUS_DMA_WRITE));
851 1.3 nonaka if (error)
852 1.3 nonaka goto kmem_free;
853 1.3 nonaka bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap,
854 1.3 nonaka 0, ccb->ccb_dmamap->dm_mapsize,
855 1.3 nonaka pt->is_read ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
856 1.3 nonaka }
857 1.3 nonaka
858 1.3 nonaka ccb->ccb_done = nvme_pt_done;
859 1.3 nonaka ccb->ccb_cookie = pt;
860 1.3 nonaka
861 1.3 nonaka pt->cmd.nsid = nsid;
862 1.7 jdolecek if (nvme_poll(sc, q, ccb, nvme_pt_fill, NVME_TIMO_PT)) {
863 1.3 nonaka error = EIO;
864 1.3 nonaka goto out;
865 1.3 nonaka }
866 1.3 nonaka
867 1.3 nonaka error = 0;
868 1.3 nonaka out:
869 1.3 nonaka if (buf != NULL) {
870 1.3 nonaka if (error == 0 && pt->is_read)
871 1.3 nonaka error = copyout(buf, pt->buf, pt->len);
872 1.3 nonaka kmem_free:
873 1.3 nonaka kmem_free(buf, pt->len);
874 1.3 nonaka }
875 1.3 nonaka ccb_put:
876 1.3 nonaka nvme_ccb_put(q, ccb);
877 1.3 nonaka return error;
878 1.3 nonaka }
879 1.3 nonaka
880 1.3 nonaka static void
881 1.1 nonaka nvme_q_submit(struct nvme_softc *sc, struct nvme_queue *q, struct nvme_ccb *ccb,
882 1.1 nonaka void (*fill)(struct nvme_queue *, struct nvme_ccb *, void *))
883 1.1 nonaka {
884 1.1 nonaka struct nvme_sqe *sqe = NVME_DMA_KVA(q->q_sq_dmamem);
885 1.1 nonaka uint32_t tail;
886 1.1 nonaka
887 1.1 nonaka mutex_enter(&q->q_sq_mtx);
888 1.1 nonaka tail = q->q_sq_tail;
889 1.1 nonaka if (++q->q_sq_tail >= q->q_entries)
890 1.1 nonaka q->q_sq_tail = 0;
891 1.1 nonaka
892 1.1 nonaka sqe += tail;
893 1.1 nonaka
894 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_sq_dmamem),
895 1.1 nonaka sizeof(*sqe) * tail, sizeof(*sqe), BUS_DMASYNC_POSTWRITE);
896 1.1 nonaka memset(sqe, 0, sizeof(*sqe));
897 1.1 nonaka (*fill)(q, ccb, sqe);
898 1.1 nonaka sqe->cid = ccb->ccb_id;
899 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_sq_dmamem),
900 1.1 nonaka sizeof(*sqe) * tail, sizeof(*sqe), BUS_DMASYNC_PREWRITE);
901 1.1 nonaka
902 1.1 nonaka nvme_write4(sc, q->q_sqtdbl, q->q_sq_tail);
903 1.1 nonaka mutex_exit(&q->q_sq_mtx);
904 1.1 nonaka }
905 1.1 nonaka
906 1.1 nonaka struct nvme_poll_state {
907 1.1 nonaka struct nvme_sqe s;
908 1.1 nonaka struct nvme_cqe c;
909 1.1 nonaka };
910 1.1 nonaka
911 1.1 nonaka static int
912 1.1 nonaka nvme_poll(struct nvme_softc *sc, struct nvme_queue *q, struct nvme_ccb *ccb,
913 1.7 jdolecek void (*fill)(struct nvme_queue *, struct nvme_ccb *, void *), int timo_sec)
914 1.1 nonaka {
915 1.1 nonaka struct nvme_poll_state state;
916 1.1 nonaka void (*done)(struct nvme_queue *, struct nvme_ccb *, struct nvme_cqe *);
917 1.1 nonaka void *cookie;
918 1.1 nonaka uint16_t flags;
919 1.7 jdolecek int step = 10;
920 1.7 jdolecek int maxloop = timo_sec * 1000000 / step;
921 1.7 jdolecek int error = 0;
922 1.1 nonaka
923 1.1 nonaka memset(&state, 0, sizeof(state));
924 1.1 nonaka (*fill)(q, ccb, &state.s);
925 1.1 nonaka
926 1.1 nonaka done = ccb->ccb_done;
927 1.1 nonaka cookie = ccb->ccb_cookie;
928 1.1 nonaka
929 1.1 nonaka ccb->ccb_done = nvme_poll_done;
930 1.1 nonaka ccb->ccb_cookie = &state;
931 1.1 nonaka
932 1.1 nonaka nvme_q_submit(sc, q, ccb, nvme_poll_fill);
933 1.1 nonaka while (!ISSET(state.c.flags, htole16(NVME_CQE_PHASE))) {
934 1.1 nonaka if (nvme_q_complete(sc, q) == 0)
935 1.7 jdolecek delay(step);
936 1.1 nonaka
937 1.7 jdolecek if (timo_sec >= 0 && --maxloop <= 0) {
938 1.7 jdolecek error = ETIMEDOUT;
939 1.7 jdolecek break;
940 1.7 jdolecek }
941 1.1 nonaka }
942 1.1 nonaka
943 1.1 nonaka ccb->ccb_cookie = cookie;
944 1.1 nonaka done(q, ccb, &state.c);
945 1.1 nonaka
946 1.7 jdolecek if (error == 0) {
947 1.7 jdolecek flags = lemtoh16(&state.c.flags);
948 1.7 jdolecek return flags & ~NVME_CQE_PHASE;
949 1.7 jdolecek } else {
950 1.7 jdolecek return 1;
951 1.7 jdolecek }
952 1.1 nonaka }
953 1.1 nonaka
954 1.1 nonaka static void
955 1.1 nonaka nvme_poll_fill(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
956 1.1 nonaka {
957 1.1 nonaka struct nvme_sqe *sqe = slot;
958 1.1 nonaka struct nvme_poll_state *state = ccb->ccb_cookie;
959 1.1 nonaka
960 1.1 nonaka *sqe = state->s;
961 1.1 nonaka }
962 1.1 nonaka
963 1.1 nonaka static void
964 1.1 nonaka nvme_poll_done(struct nvme_queue *q, struct nvme_ccb *ccb,
965 1.1 nonaka struct nvme_cqe *cqe)
966 1.1 nonaka {
967 1.1 nonaka struct nvme_poll_state *state = ccb->ccb_cookie;
968 1.1 nonaka
969 1.1 nonaka SET(cqe->flags, htole16(NVME_CQE_PHASE));
970 1.1 nonaka state->c = *cqe;
971 1.1 nonaka }
972 1.1 nonaka
973 1.1 nonaka static void
974 1.1 nonaka nvme_sqe_fill(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
975 1.1 nonaka {
976 1.1 nonaka struct nvme_sqe *src = ccb->ccb_cookie;
977 1.1 nonaka struct nvme_sqe *dst = slot;
978 1.1 nonaka
979 1.1 nonaka *dst = *src;
980 1.1 nonaka }
981 1.1 nonaka
982 1.1 nonaka static void
983 1.1 nonaka nvme_empty_done(struct nvme_queue *q, struct nvme_ccb *ccb,
984 1.1 nonaka struct nvme_cqe *cqe)
985 1.1 nonaka {
986 1.1 nonaka }
987 1.1 nonaka
988 1.1 nonaka static int
989 1.1 nonaka nvme_q_complete(struct nvme_softc *sc, struct nvme_queue *q)
990 1.1 nonaka {
991 1.1 nonaka struct nvme_ccb *ccb;
992 1.1 nonaka struct nvme_cqe *ring = NVME_DMA_KVA(q->q_cq_dmamem), *cqe;
993 1.1 nonaka uint32_t head;
994 1.1 nonaka uint16_t flags;
995 1.1 nonaka int rv = 0;
996 1.1 nonaka
997 1.1 nonaka if (!mutex_tryenter(&q->q_cq_mtx))
998 1.1 nonaka return -1;
999 1.1 nonaka
1000 1.1 nonaka nvme_dmamem_sync(sc, q->q_cq_dmamem, BUS_DMASYNC_POSTREAD);
1001 1.1 nonaka head = q->q_cq_head;
1002 1.1 nonaka for (;;) {
1003 1.1 nonaka cqe = &ring[head];
1004 1.1 nonaka flags = lemtoh16(&cqe->flags);
1005 1.1 nonaka if ((flags & NVME_CQE_PHASE) != q->q_cq_phase)
1006 1.1 nonaka break;
1007 1.1 nonaka
1008 1.1 nonaka ccb = &q->q_ccbs[cqe->cid];
1009 1.1 nonaka ccb->ccb_done(q, ccb, cqe);
1010 1.1 nonaka
1011 1.1 nonaka if (++head >= q->q_entries) {
1012 1.1 nonaka head = 0;
1013 1.1 nonaka q->q_cq_phase ^= NVME_CQE_PHASE;
1014 1.1 nonaka }
1015 1.1 nonaka
1016 1.1 nonaka rv = 1;
1017 1.1 nonaka }
1018 1.1 nonaka nvme_dmamem_sync(sc, q->q_cq_dmamem, BUS_DMASYNC_PREREAD);
1019 1.1 nonaka
1020 1.1 nonaka if (rv)
1021 1.1 nonaka nvme_write4(sc, q->q_cqhdbl, q->q_cq_head = head);
1022 1.1 nonaka mutex_exit(&q->q_cq_mtx);
1023 1.1 nonaka
1024 1.1 nonaka return rv;
1025 1.1 nonaka }
1026 1.1 nonaka
1027 1.1 nonaka static int
1028 1.1 nonaka nvme_identify(struct nvme_softc *sc, u_int mps)
1029 1.1 nonaka {
1030 1.1 nonaka char sn[41], mn[81], fr[17];
1031 1.1 nonaka struct nvm_identify_controller *identify;
1032 1.1 nonaka struct nvme_dmamem *mem;
1033 1.1 nonaka struct nvme_ccb *ccb;
1034 1.1 nonaka u_int mdts;
1035 1.1 nonaka int rv = 1;
1036 1.1 nonaka
1037 1.1 nonaka ccb = nvme_ccb_get(sc->sc_admin_q);
1038 1.1 nonaka if (ccb == NULL)
1039 1.1 nonaka panic("%s: nvme_ccb_get returned NULL", __func__);
1040 1.1 nonaka
1041 1.1 nonaka mem = nvme_dmamem_alloc(sc, sizeof(*identify));
1042 1.1 nonaka if (mem == NULL)
1043 1.1 nonaka return 1;
1044 1.1 nonaka
1045 1.1 nonaka ccb->ccb_done = nvme_empty_done;
1046 1.1 nonaka ccb->ccb_cookie = mem;
1047 1.1 nonaka
1048 1.1 nonaka nvme_dmamem_sync(sc, mem, BUS_DMASYNC_PREREAD);
1049 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_fill_identify,
1050 1.7 jdolecek NVME_TIMO_IDENT);
1051 1.1 nonaka nvme_dmamem_sync(sc, mem, BUS_DMASYNC_POSTREAD);
1052 1.1 nonaka
1053 1.1 nonaka nvme_ccb_put(sc->sc_admin_q, ccb);
1054 1.1 nonaka
1055 1.1 nonaka if (rv != 0)
1056 1.1 nonaka goto done;
1057 1.1 nonaka
1058 1.1 nonaka identify = NVME_DMA_KVA(mem);
1059 1.1 nonaka
1060 1.2 christos strnvisx(sn, sizeof(sn), (const char *)identify->sn,
1061 1.2 christos sizeof(identify->sn), VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1062 1.2 christos strnvisx(mn, sizeof(mn), (const char *)identify->mn,
1063 1.2 christos sizeof(identify->mn), VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1064 1.2 christos strnvisx(fr, sizeof(fr), (const char *)identify->fr,
1065 1.2 christos sizeof(identify->fr), VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1066 1.1 nonaka aprint_normal_dev(sc->sc_dev, "%s, firmware %s, serial %s\n", mn, fr,
1067 1.1 nonaka sn);
1068 1.1 nonaka
1069 1.1 nonaka if (identify->mdts > 0) {
1070 1.1 nonaka mdts = (1 << identify->mdts) * (1 << mps);
1071 1.1 nonaka if (mdts < sc->sc_mdts)
1072 1.1 nonaka sc->sc_mdts = mdts;
1073 1.1 nonaka }
1074 1.1 nonaka
1075 1.1 nonaka sc->sc_nn = lemtoh32(&identify->nn);
1076 1.1 nonaka
1077 1.1 nonaka memcpy(&sc->sc_identify, identify, sizeof(sc->sc_identify));
1078 1.1 nonaka
1079 1.1 nonaka done:
1080 1.1 nonaka nvme_dmamem_free(sc, mem);
1081 1.1 nonaka
1082 1.1 nonaka return rv;
1083 1.1 nonaka }
1084 1.1 nonaka
1085 1.1 nonaka static int
1086 1.1 nonaka nvme_q_create(struct nvme_softc *sc, struct nvme_queue *q)
1087 1.1 nonaka {
1088 1.1 nonaka struct nvme_sqe_q sqe;
1089 1.1 nonaka struct nvme_ccb *ccb;
1090 1.1 nonaka int rv;
1091 1.1 nonaka
1092 1.1 nonaka if (sc->sc_use_mq && sc->sc_intr_establish(sc, q->q_id, q))
1093 1.1 nonaka return 1;
1094 1.1 nonaka
1095 1.1 nonaka ccb = nvme_ccb_get(sc->sc_admin_q);
1096 1.1 nonaka KASSERT(ccb != NULL);
1097 1.1 nonaka
1098 1.1 nonaka ccb->ccb_done = nvme_empty_done;
1099 1.1 nonaka ccb->ccb_cookie = &sqe;
1100 1.1 nonaka
1101 1.1 nonaka memset(&sqe, 0, sizeof(sqe));
1102 1.1 nonaka sqe.opcode = NVM_ADMIN_ADD_IOCQ;
1103 1.1 nonaka htolem64(&sqe.prp1, NVME_DMA_DVA(q->q_cq_dmamem));
1104 1.1 nonaka htolem16(&sqe.qsize, q->q_entries - 1);
1105 1.1 nonaka htolem16(&sqe.qid, q->q_id);
1106 1.1 nonaka sqe.qflags = NVM_SQE_CQ_IEN | NVM_SQE_Q_PC;
1107 1.1 nonaka if (sc->sc_use_mq)
1108 1.1 nonaka htolem16(&sqe.cqid, q->q_id); /* qid == vector */
1109 1.1 nonaka
1110 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_sqe_fill, NVME_TIMO_QOP);
1111 1.1 nonaka if (rv != 0)
1112 1.1 nonaka goto fail;
1113 1.1 nonaka
1114 1.1 nonaka ccb->ccb_done = nvme_empty_done;
1115 1.1 nonaka ccb->ccb_cookie = &sqe;
1116 1.1 nonaka
1117 1.1 nonaka memset(&sqe, 0, sizeof(sqe));
1118 1.1 nonaka sqe.opcode = NVM_ADMIN_ADD_IOSQ;
1119 1.1 nonaka htolem64(&sqe.prp1, NVME_DMA_DVA(q->q_sq_dmamem));
1120 1.1 nonaka htolem16(&sqe.qsize, q->q_entries - 1);
1121 1.1 nonaka htolem16(&sqe.qid, q->q_id);
1122 1.1 nonaka htolem16(&sqe.cqid, q->q_id);
1123 1.1 nonaka sqe.qflags = NVM_SQE_Q_PC;
1124 1.1 nonaka
1125 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_sqe_fill, NVME_TIMO_QOP);
1126 1.1 nonaka if (rv != 0)
1127 1.1 nonaka goto fail;
1128 1.1 nonaka
1129 1.1 nonaka fail:
1130 1.1 nonaka nvme_ccb_put(sc->sc_admin_q, ccb);
1131 1.1 nonaka return rv;
1132 1.1 nonaka }
1133 1.1 nonaka
1134 1.1 nonaka static int
1135 1.1 nonaka nvme_q_delete(struct nvme_softc *sc, struct nvme_queue *q)
1136 1.1 nonaka {
1137 1.1 nonaka struct nvme_sqe_q sqe;
1138 1.1 nonaka struct nvme_ccb *ccb;
1139 1.1 nonaka int rv;
1140 1.1 nonaka
1141 1.1 nonaka ccb = nvme_ccb_get(sc->sc_admin_q);
1142 1.1 nonaka KASSERT(ccb != NULL);
1143 1.1 nonaka
1144 1.1 nonaka ccb->ccb_done = nvme_empty_done;
1145 1.1 nonaka ccb->ccb_cookie = &sqe;
1146 1.1 nonaka
1147 1.1 nonaka memset(&sqe, 0, sizeof(sqe));
1148 1.1 nonaka sqe.opcode = NVM_ADMIN_DEL_IOSQ;
1149 1.1 nonaka htolem16(&sqe.qid, q->q_id);
1150 1.1 nonaka
1151 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_sqe_fill, NVME_TIMO_QOP);
1152 1.1 nonaka if (rv != 0)
1153 1.1 nonaka goto fail;
1154 1.1 nonaka
1155 1.1 nonaka ccb->ccb_done = nvme_empty_done;
1156 1.1 nonaka ccb->ccb_cookie = &sqe;
1157 1.1 nonaka
1158 1.1 nonaka memset(&sqe, 0, sizeof(sqe));
1159 1.1 nonaka sqe.opcode = NVM_ADMIN_DEL_IOCQ;
1160 1.1 nonaka htolem64(&sqe.prp1, NVME_DMA_DVA(q->q_sq_dmamem));
1161 1.1 nonaka htolem16(&sqe.qid, q->q_id);
1162 1.1 nonaka
1163 1.7 jdolecek rv = nvme_poll(sc, sc->sc_admin_q, ccb, nvme_sqe_fill, NVME_TIMO_QOP);
1164 1.1 nonaka if (rv != 0)
1165 1.1 nonaka goto fail;
1166 1.1 nonaka
1167 1.1 nonaka fail:
1168 1.1 nonaka nvme_ccb_put(sc->sc_admin_q, ccb);
1169 1.1 nonaka
1170 1.1 nonaka if (rv == 0 && sc->sc_use_mq) {
1171 1.1 nonaka if (sc->sc_intr_disestablish(sc, q->q_id))
1172 1.1 nonaka rv = 1;
1173 1.1 nonaka }
1174 1.1 nonaka
1175 1.1 nonaka return rv;
1176 1.1 nonaka }
1177 1.1 nonaka
1178 1.1 nonaka static void
1179 1.1 nonaka nvme_fill_identify(struct nvme_queue *q, struct nvme_ccb *ccb, void *slot)
1180 1.1 nonaka {
1181 1.1 nonaka struct nvme_sqe *sqe = slot;
1182 1.1 nonaka struct nvme_dmamem *mem = ccb->ccb_cookie;
1183 1.1 nonaka
1184 1.1 nonaka sqe->opcode = NVM_ADMIN_IDENTIFY;
1185 1.1 nonaka htolem64(&sqe->entry.prp[0], NVME_DMA_DVA(mem));
1186 1.1 nonaka htolem32(&sqe->cdw10, 1);
1187 1.1 nonaka }
1188 1.1 nonaka
1189 1.1 nonaka static int
1190 1.1 nonaka nvme_ccbs_alloc(struct nvme_queue *q, u_int nccbs)
1191 1.1 nonaka {
1192 1.1 nonaka struct nvme_softc *sc = q->q_sc;
1193 1.1 nonaka struct nvme_ccb *ccb;
1194 1.1 nonaka bus_addr_t off;
1195 1.1 nonaka uint64_t *prpl;
1196 1.1 nonaka u_int i;
1197 1.1 nonaka
1198 1.1 nonaka mutex_init(&q->q_ccb_mtx, MUTEX_DEFAULT, IPL_BIO);
1199 1.1 nonaka SIMPLEQ_INIT(&q->q_ccb_list);
1200 1.1 nonaka
1201 1.1 nonaka q->q_ccbs = kmem_alloc(sizeof(*ccb) * nccbs, KM_SLEEP);
1202 1.1 nonaka if (q->q_ccbs == NULL)
1203 1.1 nonaka return 1;
1204 1.1 nonaka
1205 1.1 nonaka q->q_nccbs = nccbs;
1206 1.1 nonaka q->q_ccb_prpls = nvme_dmamem_alloc(sc,
1207 1.1 nonaka sizeof(*prpl) * sc->sc_max_sgl * nccbs);
1208 1.1 nonaka
1209 1.1 nonaka prpl = NVME_DMA_KVA(q->q_ccb_prpls);
1210 1.1 nonaka off = 0;
1211 1.1 nonaka
1212 1.1 nonaka for (i = 0; i < nccbs; i++) {
1213 1.1 nonaka ccb = &q->q_ccbs[i];
1214 1.1 nonaka
1215 1.1 nonaka if (bus_dmamap_create(sc->sc_dmat, sc->sc_mdts,
1216 1.1 nonaka sc->sc_max_sgl + 1 /* we get a free prp in the sqe */,
1217 1.1 nonaka sc->sc_mps, sc->sc_mps, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
1218 1.1 nonaka &ccb->ccb_dmamap) != 0)
1219 1.1 nonaka goto free_maps;
1220 1.1 nonaka
1221 1.1 nonaka ccb->ccb_id = i;
1222 1.1 nonaka ccb->ccb_prpl = prpl;
1223 1.1 nonaka ccb->ccb_prpl_off = off;
1224 1.1 nonaka ccb->ccb_prpl_dva = NVME_DMA_DVA(q->q_ccb_prpls) + off;
1225 1.1 nonaka
1226 1.1 nonaka SIMPLEQ_INSERT_TAIL(&q->q_ccb_list, ccb, ccb_entry);
1227 1.1 nonaka
1228 1.1 nonaka prpl += sc->sc_max_sgl;
1229 1.1 nonaka off += sizeof(*prpl) * sc->sc_max_sgl;
1230 1.1 nonaka }
1231 1.1 nonaka
1232 1.1 nonaka return 0;
1233 1.1 nonaka
1234 1.1 nonaka free_maps:
1235 1.1 nonaka nvme_ccbs_free(q);
1236 1.1 nonaka return 1;
1237 1.1 nonaka }
1238 1.1 nonaka
1239 1.1 nonaka static struct nvme_ccb *
1240 1.1 nonaka nvme_ccb_get(struct nvme_queue *q)
1241 1.1 nonaka {
1242 1.1 nonaka struct nvme_ccb *ccb;
1243 1.1 nonaka
1244 1.1 nonaka mutex_enter(&q->q_ccb_mtx);
1245 1.1 nonaka ccb = SIMPLEQ_FIRST(&q->q_ccb_list);
1246 1.1 nonaka if (ccb != NULL)
1247 1.1 nonaka SIMPLEQ_REMOVE_HEAD(&q->q_ccb_list, ccb_entry);
1248 1.1 nonaka mutex_exit(&q->q_ccb_mtx);
1249 1.1 nonaka
1250 1.1 nonaka return ccb;
1251 1.1 nonaka }
1252 1.1 nonaka
1253 1.1 nonaka static void
1254 1.1 nonaka nvme_ccb_put(struct nvme_queue *q, struct nvme_ccb *ccb)
1255 1.1 nonaka {
1256 1.1 nonaka
1257 1.1 nonaka mutex_enter(&q->q_ccb_mtx);
1258 1.1 nonaka SIMPLEQ_INSERT_HEAD(&q->q_ccb_list, ccb, ccb_entry);
1259 1.1 nonaka mutex_exit(&q->q_ccb_mtx);
1260 1.1 nonaka }
1261 1.1 nonaka
1262 1.1 nonaka static void
1263 1.1 nonaka nvme_ccbs_free(struct nvme_queue *q)
1264 1.1 nonaka {
1265 1.1 nonaka struct nvme_softc *sc = q->q_sc;
1266 1.1 nonaka struct nvme_ccb *ccb;
1267 1.1 nonaka
1268 1.1 nonaka mutex_enter(&q->q_ccb_mtx);
1269 1.1 nonaka while ((ccb = SIMPLEQ_FIRST(&q->q_ccb_list)) != NULL) {
1270 1.1 nonaka SIMPLEQ_REMOVE_HEAD(&q->q_ccb_list, ccb_entry);
1271 1.1 nonaka bus_dmamap_destroy(sc->sc_dmat, ccb->ccb_dmamap);
1272 1.1 nonaka }
1273 1.1 nonaka mutex_exit(&q->q_ccb_mtx);
1274 1.1 nonaka
1275 1.1 nonaka nvme_dmamem_free(sc, q->q_ccb_prpls);
1276 1.1 nonaka kmem_free(q->q_ccbs, sizeof(*ccb) * q->q_nccbs);
1277 1.1 nonaka q->q_ccbs = NULL;
1278 1.1 nonaka mutex_destroy(&q->q_ccb_mtx);
1279 1.1 nonaka }
1280 1.1 nonaka
1281 1.1 nonaka static struct nvme_queue *
1282 1.1 nonaka nvme_q_alloc(struct nvme_softc *sc, uint16_t id, u_int entries, u_int dstrd)
1283 1.1 nonaka {
1284 1.1 nonaka struct nvme_queue *q;
1285 1.1 nonaka
1286 1.1 nonaka q = kmem_alloc(sizeof(*q), KM_SLEEP);
1287 1.1 nonaka if (q == NULL)
1288 1.1 nonaka return NULL;
1289 1.1 nonaka
1290 1.1 nonaka q->q_sc = sc;
1291 1.1 nonaka q->q_sq_dmamem = nvme_dmamem_alloc(sc,
1292 1.1 nonaka sizeof(struct nvme_sqe) * entries);
1293 1.1 nonaka if (q->q_sq_dmamem == NULL)
1294 1.1 nonaka goto free;
1295 1.1 nonaka
1296 1.1 nonaka q->q_cq_dmamem = nvme_dmamem_alloc(sc,
1297 1.1 nonaka sizeof(struct nvme_cqe) * entries);
1298 1.1 nonaka if (q->q_cq_dmamem == NULL)
1299 1.1 nonaka goto free_sq;
1300 1.1 nonaka
1301 1.1 nonaka memset(NVME_DMA_KVA(q->q_sq_dmamem), 0, NVME_DMA_LEN(q->q_sq_dmamem));
1302 1.1 nonaka memset(NVME_DMA_KVA(q->q_cq_dmamem), 0, NVME_DMA_LEN(q->q_cq_dmamem));
1303 1.1 nonaka
1304 1.1 nonaka mutex_init(&q->q_sq_mtx, MUTEX_DEFAULT, IPL_BIO);
1305 1.1 nonaka mutex_init(&q->q_cq_mtx, MUTEX_DEFAULT, IPL_BIO);
1306 1.1 nonaka q->q_sqtdbl = NVME_SQTDBL(id, dstrd);
1307 1.1 nonaka q->q_cqhdbl = NVME_CQHDBL(id, dstrd);
1308 1.1 nonaka q->q_id = id;
1309 1.1 nonaka q->q_entries = entries;
1310 1.1 nonaka q->q_sq_tail = 0;
1311 1.1 nonaka q->q_cq_head = 0;
1312 1.1 nonaka q->q_cq_phase = NVME_CQE_PHASE;
1313 1.1 nonaka
1314 1.1 nonaka nvme_dmamem_sync(sc, q->q_sq_dmamem, BUS_DMASYNC_PREWRITE);
1315 1.1 nonaka nvme_dmamem_sync(sc, q->q_cq_dmamem, BUS_DMASYNC_PREREAD);
1316 1.1 nonaka
1317 1.1 nonaka if (nvme_ccbs_alloc(q, entries) != 0) {
1318 1.1 nonaka aprint_error_dev(sc->sc_dev, "unable to allocate ccbs\n");
1319 1.1 nonaka goto free_cq;
1320 1.1 nonaka }
1321 1.1 nonaka
1322 1.1 nonaka return q;
1323 1.1 nonaka
1324 1.1 nonaka free_cq:
1325 1.1 nonaka nvme_dmamem_free(sc, q->q_cq_dmamem);
1326 1.1 nonaka free_sq:
1327 1.1 nonaka nvme_dmamem_free(sc, q->q_sq_dmamem);
1328 1.1 nonaka free:
1329 1.1 nonaka kmem_free(q, sizeof(*q));
1330 1.1 nonaka
1331 1.1 nonaka return NULL;
1332 1.1 nonaka }
1333 1.1 nonaka
1334 1.1 nonaka static void
1335 1.1 nonaka nvme_q_free(struct nvme_softc *sc, struct nvme_queue *q)
1336 1.1 nonaka {
1337 1.1 nonaka nvme_ccbs_free(q);
1338 1.1 nonaka nvme_dmamem_sync(sc, q->q_cq_dmamem, BUS_DMASYNC_POSTREAD);
1339 1.1 nonaka nvme_dmamem_sync(sc, q->q_sq_dmamem, BUS_DMASYNC_POSTWRITE);
1340 1.1 nonaka nvme_dmamem_free(sc, q->q_cq_dmamem);
1341 1.1 nonaka nvme_dmamem_free(sc, q->q_sq_dmamem);
1342 1.1 nonaka kmem_free(q, sizeof(*q));
1343 1.1 nonaka }
1344 1.1 nonaka
1345 1.1 nonaka int
1346 1.1 nonaka nvme_intr(void *xsc)
1347 1.1 nonaka {
1348 1.1 nonaka struct nvme_softc *sc = xsc;
1349 1.1 nonaka int rv = 0;
1350 1.1 nonaka
1351 1.1 nonaka nvme_write4(sc, NVME_INTMS, 1);
1352 1.1 nonaka
1353 1.1 nonaka if (nvme_q_complete(sc, sc->sc_admin_q))
1354 1.1 nonaka rv = 1;
1355 1.1 nonaka if (sc->sc_q != NULL)
1356 1.1 nonaka if (nvme_q_complete(sc, sc->sc_q[0]))
1357 1.1 nonaka rv = 1;
1358 1.1 nonaka
1359 1.1 nonaka nvme_write4(sc, NVME_INTMC, 1);
1360 1.1 nonaka
1361 1.1 nonaka return rv;
1362 1.1 nonaka }
1363 1.1 nonaka
1364 1.1 nonaka int
1365 1.1 nonaka nvme_mq_msi_intr(void *xq)
1366 1.1 nonaka {
1367 1.1 nonaka struct nvme_queue *q = xq;
1368 1.1 nonaka struct nvme_softc *sc = q->q_sc;
1369 1.1 nonaka int rv = 0;
1370 1.1 nonaka
1371 1.1 nonaka nvme_write4(sc, NVME_INTMS, 1U << q->q_id);
1372 1.1 nonaka
1373 1.1 nonaka if (nvme_q_complete(sc, q))
1374 1.1 nonaka rv = 1;
1375 1.1 nonaka
1376 1.1 nonaka nvme_write4(sc, NVME_INTMC, 1U << q->q_id);
1377 1.1 nonaka
1378 1.1 nonaka return rv;
1379 1.1 nonaka }
1380 1.1 nonaka
1381 1.1 nonaka int
1382 1.1 nonaka nvme_mq_msix_intr(void *xq)
1383 1.1 nonaka {
1384 1.1 nonaka struct nvme_queue *q = xq;
1385 1.1 nonaka int rv = 0;
1386 1.1 nonaka
1387 1.1 nonaka if (nvme_q_complete(q->q_sc, q))
1388 1.1 nonaka rv = 1;
1389 1.1 nonaka
1390 1.1 nonaka return rv;
1391 1.1 nonaka }
1392 1.1 nonaka
1393 1.1 nonaka static struct nvme_dmamem *
1394 1.1 nonaka nvme_dmamem_alloc(struct nvme_softc *sc, size_t size)
1395 1.1 nonaka {
1396 1.1 nonaka struct nvme_dmamem *ndm;
1397 1.1 nonaka int nsegs;
1398 1.1 nonaka
1399 1.1 nonaka ndm = kmem_zalloc(sizeof(*ndm), KM_SLEEP);
1400 1.1 nonaka if (ndm == NULL)
1401 1.1 nonaka return NULL;
1402 1.1 nonaka
1403 1.1 nonaka ndm->ndm_size = size;
1404 1.1 nonaka
1405 1.1 nonaka if (bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
1406 1.1 nonaka BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, &ndm->ndm_map) != 0)
1407 1.1 nonaka goto ndmfree;
1408 1.1 nonaka
1409 1.1 nonaka if (bus_dmamem_alloc(sc->sc_dmat, size, sc->sc_mps, 0, &ndm->ndm_seg,
1410 1.1 nonaka 1, &nsegs, BUS_DMA_WAITOK) != 0)
1411 1.1 nonaka goto destroy;
1412 1.1 nonaka
1413 1.1 nonaka if (bus_dmamem_map(sc->sc_dmat, &ndm->ndm_seg, nsegs, size,
1414 1.1 nonaka &ndm->ndm_kva, BUS_DMA_WAITOK) != 0)
1415 1.1 nonaka goto free;
1416 1.1 nonaka memset(ndm->ndm_kva, 0, size);
1417 1.1 nonaka
1418 1.1 nonaka if (bus_dmamap_load(sc->sc_dmat, ndm->ndm_map, ndm->ndm_kva, size,
1419 1.1 nonaka NULL, BUS_DMA_WAITOK) != 0)
1420 1.1 nonaka goto unmap;
1421 1.1 nonaka
1422 1.1 nonaka return ndm;
1423 1.1 nonaka
1424 1.1 nonaka unmap:
1425 1.1 nonaka bus_dmamem_unmap(sc->sc_dmat, ndm->ndm_kva, size);
1426 1.1 nonaka free:
1427 1.1 nonaka bus_dmamem_free(sc->sc_dmat, &ndm->ndm_seg, 1);
1428 1.1 nonaka destroy:
1429 1.1 nonaka bus_dmamap_destroy(sc->sc_dmat, ndm->ndm_map);
1430 1.1 nonaka ndmfree:
1431 1.1 nonaka kmem_free(ndm, sizeof(*ndm));
1432 1.1 nonaka return NULL;
1433 1.1 nonaka }
1434 1.1 nonaka
1435 1.1 nonaka static void
1436 1.1 nonaka nvme_dmamem_sync(struct nvme_softc *sc, struct nvme_dmamem *mem, int ops)
1437 1.1 nonaka {
1438 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(mem),
1439 1.1 nonaka 0, NVME_DMA_LEN(mem), ops);
1440 1.1 nonaka }
1441 1.1 nonaka
1442 1.1 nonaka void
1443 1.1 nonaka nvme_dmamem_free(struct nvme_softc *sc, struct nvme_dmamem *ndm)
1444 1.1 nonaka {
1445 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, ndm->ndm_map);
1446 1.1 nonaka bus_dmamem_unmap(sc->sc_dmat, ndm->ndm_kva, ndm->ndm_size);
1447 1.1 nonaka bus_dmamem_free(sc->sc_dmat, &ndm->ndm_seg, 1);
1448 1.1 nonaka bus_dmamap_destroy(sc->sc_dmat, ndm->ndm_map);
1449 1.1 nonaka kmem_free(ndm, sizeof(*ndm));
1450 1.1 nonaka }
1451 1.3 nonaka
1452 1.3 nonaka /*
1453 1.3 nonaka * ioctl
1454 1.3 nonaka */
1455 1.3 nonaka
1456 1.3 nonaka dev_type_open(nvmeopen);
1457 1.3 nonaka dev_type_close(nvmeclose);
1458 1.3 nonaka dev_type_ioctl(nvmeioctl);
1459 1.3 nonaka
1460 1.3 nonaka const struct cdevsw nvme_cdevsw = {
1461 1.3 nonaka .d_open = nvmeopen,
1462 1.3 nonaka .d_close = nvmeclose,
1463 1.3 nonaka .d_read = noread,
1464 1.3 nonaka .d_write = nowrite,
1465 1.3 nonaka .d_ioctl = nvmeioctl,
1466 1.3 nonaka .d_stop = nostop,
1467 1.3 nonaka .d_tty = notty,
1468 1.3 nonaka .d_poll = nopoll,
1469 1.3 nonaka .d_mmap = nommap,
1470 1.3 nonaka .d_kqfilter = nokqfilter,
1471 1.3 nonaka .d_discard = nodiscard,
1472 1.3 nonaka .d_flag = D_OTHER,
1473 1.3 nonaka };
1474 1.3 nonaka
1475 1.3 nonaka extern struct cfdriver nvme_cd;
1476 1.3 nonaka
1477 1.3 nonaka /*
1478 1.3 nonaka * Accept an open operation on the control device.
1479 1.3 nonaka */
1480 1.3 nonaka int
1481 1.3 nonaka nvmeopen(dev_t dev, int flag, int mode, struct lwp *l)
1482 1.3 nonaka {
1483 1.3 nonaka struct nvme_softc *sc;
1484 1.3 nonaka int unit = minor(dev) / 0x10000;
1485 1.3 nonaka int nsid = minor(dev) & 0xffff;
1486 1.3 nonaka int nsidx;
1487 1.3 nonaka
1488 1.3 nonaka if ((sc = device_lookup_private(&nvme_cd, unit)) == NULL)
1489 1.3 nonaka return ENXIO;
1490 1.3 nonaka if ((sc->sc_flags & NVME_F_ATTACHED) == 0)
1491 1.3 nonaka return ENXIO;
1492 1.3 nonaka
1493 1.5 nonaka if (nsid == 0) {
1494 1.5 nonaka /* controller */
1495 1.5 nonaka if (ISSET(sc->sc_flags, NVME_F_OPEN))
1496 1.5 nonaka return EBUSY;
1497 1.5 nonaka SET(sc->sc_flags, NVME_F_OPEN);
1498 1.5 nonaka } else {
1499 1.5 nonaka /* namespace */
1500 1.5 nonaka nsidx = nsid - 1;
1501 1.5 nonaka if (nsidx >= sc->sc_nn || sc->sc_namespaces[nsidx].dev == NULL)
1502 1.5 nonaka return ENXIO;
1503 1.5 nonaka if (ISSET(sc->sc_namespaces[nsidx].flags, NVME_NS_F_OPEN))
1504 1.5 nonaka return EBUSY;
1505 1.5 nonaka SET(sc->sc_namespaces[nsidx].flags, NVME_NS_F_OPEN);
1506 1.5 nonaka }
1507 1.3 nonaka return 0;
1508 1.3 nonaka }
1509 1.3 nonaka
1510 1.3 nonaka /*
1511 1.3 nonaka * Accept the last close on the control device.
1512 1.3 nonaka */
1513 1.3 nonaka int
1514 1.5 nonaka nvmeclose(dev_t dev, int flag, int mode, struct lwp *l)
1515 1.3 nonaka {
1516 1.3 nonaka struct nvme_softc *sc;
1517 1.3 nonaka int unit = minor(dev) / 0x10000;
1518 1.3 nonaka int nsid = minor(dev) & 0xffff;
1519 1.3 nonaka int nsidx;
1520 1.3 nonaka
1521 1.3 nonaka sc = device_lookup_private(&nvme_cd, unit);
1522 1.3 nonaka if (sc == NULL)
1523 1.3 nonaka return ENXIO;
1524 1.3 nonaka
1525 1.5 nonaka if (nsid == 0) {
1526 1.5 nonaka /* controller */
1527 1.5 nonaka CLR(sc->sc_flags, NVME_F_OPEN);
1528 1.5 nonaka } else {
1529 1.5 nonaka /* namespace */
1530 1.5 nonaka nsidx = nsid - 1;
1531 1.5 nonaka if (nsidx >= sc->sc_nn)
1532 1.5 nonaka return ENXIO;
1533 1.5 nonaka CLR(sc->sc_namespaces[nsidx].flags, NVME_NS_F_OPEN);
1534 1.5 nonaka }
1535 1.3 nonaka
1536 1.3 nonaka return 0;
1537 1.3 nonaka }
1538 1.3 nonaka
1539 1.3 nonaka /*
1540 1.3 nonaka * Handle control operations.
1541 1.3 nonaka */
1542 1.3 nonaka int
1543 1.5 nonaka nvmeioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
1544 1.3 nonaka {
1545 1.3 nonaka struct nvme_softc *sc;
1546 1.3 nonaka int unit = minor(dev) / 0x10000;
1547 1.3 nonaka int nsid = minor(dev) & 0xffff;
1548 1.5 nonaka struct nvme_pt_command *pt;
1549 1.3 nonaka
1550 1.3 nonaka sc = device_lookup_private(&nvme_cd, unit);
1551 1.3 nonaka if (sc == NULL)
1552 1.3 nonaka return ENXIO;
1553 1.3 nonaka
1554 1.3 nonaka switch (cmd) {
1555 1.3 nonaka case NVME_PASSTHROUGH_CMD:
1556 1.5 nonaka pt = data;
1557 1.5 nonaka return nvme_command_passthrough(sc, data,
1558 1.5 nonaka nsid == 0 ? pt->cmd.nsid : nsid, l, nsid == 0);
1559 1.3 nonaka }
1560 1.3 nonaka
1561 1.3 nonaka return ENOTTY;
1562 1.3 nonaka }
1563