Home | History | Annotate | Line # | Download | only in ic
osiopreg.h revision 1.2.2.3
      1  1.2.2.3    skrll /*	$NetBSD: osiopreg.h,v 1.2.2.3 2004/09/21 13:28:07 skrll Exp $	*/
      2      1.1  tsutsui 
      3      1.1  tsutsui /*
      4      1.1  tsutsui  * Copyright (c) 1990 The Regents of the University of California.
      5      1.1  tsutsui  * All rights reserved.
      6      1.1  tsutsui  *
      7      1.1  tsutsui  * This code is derived from software contributed to Berkeley by
      8      1.1  tsutsui  * Van Jacobson of Lawrence Berkeley Laboratory.
      9      1.1  tsutsui  *
     10      1.1  tsutsui  * Redistribution and use in source and binary forms, with or without
     11      1.1  tsutsui  * modification, are permitted provided that the following conditions
     12      1.1  tsutsui  * are met:
     13      1.1  tsutsui  * 1. Redistributions of source code must retain the above copyright
     14      1.1  tsutsui  *    notice, this list of conditions and the following disclaimer.
     15      1.1  tsutsui  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1  tsutsui  *    notice, this list of conditions and the following disclaimer in the
     17      1.1  tsutsui  *    documentation and/or other materials provided with the distribution.
     18  1.2.2.1    skrll  * 3. Neither the name of the University nor the names of its contributors
     19      1.1  tsutsui  *    may be used to endorse or promote products derived from this software
     20      1.1  tsutsui  *    without specific prior written permission.
     21      1.1  tsutsui  *
     22      1.1  tsutsui  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23      1.1  tsutsui  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24      1.1  tsutsui  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25      1.1  tsutsui  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26      1.1  tsutsui  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27      1.1  tsutsui  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28      1.1  tsutsui  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29      1.1  tsutsui  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30      1.1  tsutsui  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31      1.1  tsutsui  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32      1.1  tsutsui  * SUCH DAMAGE.
     33      1.1  tsutsui  *
     34      1.1  tsutsui  *	@(#)siopreg.h	7.3 (Berkeley) 2/5/91
     35      1.1  tsutsui  */
     36      1.1  tsutsui 
     37      1.1  tsutsui /*
     38      1.1  tsutsui  * NCR 53C710 SCSI interface hardware description.
     39      1.1  tsutsui  *
     40      1.1  tsutsui  * From the Mach scsi driver for the 53C710 and amiga siop driver
     41      1.1  tsutsui  */
     42      1.1  tsutsui 
     43      1.1  tsutsui /* byte lane definitions */
     44      1.1  tsutsui #if BYTE_ORDER == LITTLE_ENDIAN
     45      1.1  tsutsui #define BL0	0
     46      1.1  tsutsui #define BL1	1
     47      1.1  tsutsui #define BL2	2
     48      1.1  tsutsui #define BL3	3
     49      1.1  tsutsui #else
     50      1.1  tsutsui #define BL0	3
     51      1.1  tsutsui #define BL1	2
     52      1.1  tsutsui #define BL2	1
     53      1.1  tsutsui #define BL3	0
     54      1.1  tsutsui #endif
     55      1.1  tsutsui 
     56      1.1  tsutsui #define OSIOP_SCNTL0	(0x00+BL0)	/* rw: SCSI control reg 0 */
     57      1.1  tsutsui #define OSIOP_SCNTL1	(0x00+BL1)	/* rw: SCSI control reg 1 */
     58      1.1  tsutsui #define OSIOP_SDID	(0x00+BL2)	/* rw: SCSI destination ID */
     59      1.1  tsutsui #define OSIOP_SIEN	(0x00+BL3)	/* rw: SCSI interrupt enable */
     60      1.1  tsutsui 
     61      1.1  tsutsui #define OSIOP_SCID	(0x04+BL0)	/* rw: SCSI Chip ID reg */
     62      1.1  tsutsui #define OSIOP_SXFER	(0x04+BL1)	/* rw: SCSI Transfer reg */
     63      1.1  tsutsui #define OSIOP_SODL	(0x04+BL2)	/* rw: SCSI Output Data Latch */
     64      1.1  tsutsui #define OSIOP_SOCL	(0x04+BL3)	/* rw: SCSI Output Control Latch */
     65      1.1  tsutsui 
     66      1.1  tsutsui #define OSIOP_SFBR	(0x08+BL0)	/* ro: SCSI First Byte Received */
     67      1.1  tsutsui #define OSIOP_SIDL	(0x08+BL1)	/* ro: SCSI Input Data Latch */
     68      1.1  tsutsui #define OSIOP_SBDL	(0x08+BL2)	/* ro: SCSI Bus Data Lines */
     69      1.1  tsutsui #define OSIOP_SBCL	(0x08+BL3)	/* rw: SCSI Bus Control Lines */
     70      1.1  tsutsui 
     71      1.1  tsutsui #define OSIOP_DSTAT	(0x0c+BL0)	/* ro: DMA status */
     72      1.1  tsutsui #define OSIOP_SSTAT0	(0x0c+BL1)	/* ro: SCSI status reg 0 */
     73      1.1  tsutsui #define OSIOP_SSTAT1	(0x0c+BL2)	/* ro: SCSI status reg 1 */
     74      1.1  tsutsui #define OSIOP_SSTAT2	(0x0c+BL3)	/* ro: SCSI status reg 2 */
     75      1.1  tsutsui 
     76      1.1  tsutsui #define OSIOP_DSA	0x10		/* rw: Data Structure Address */
     77      1.1  tsutsui 
     78      1.1  tsutsui #define OSIOP_CTEST0	(0x14+BL0)	/* ro: Chip test register 0 */
     79      1.1  tsutsui #define OSIOP_CTEST1	(0x14+BL1)	/* ro: Chip test register 1 */
     80      1.1  tsutsui #define OSIOP_CTEST2	(0x14+BL2)	/* ro: Chip test register 2 */
     81      1.1  tsutsui #define OSIOP_CTEST3	(0x14+BL3)	/* ro: Chip test register 3 */
     82      1.1  tsutsui 
     83      1.1  tsutsui #define OSIOP_CTEST4	(0x18+BL0)	/* rw: Chip test register 4 */
     84      1.1  tsutsui #define OSIOP_CTEST5	(0x18+BL1)	/* rw: Chip test register 5 */
     85      1.1  tsutsui #define OSIOP_CTEST6	(0x18+BL2)	/* rw: Chip test register 6 */
     86      1.1  tsutsui #define OSIOP_CTEST7	(0x18+BL3)	/* rw: Chip test register 7 */
     87      1.1  tsutsui 
     88      1.1  tsutsui #define OSIOP_TEMP	0x1c		/* rw: Temporary Stack reg */
     89      1.1  tsutsui 
     90      1.1  tsutsui #define OSIOP_DFIFO	(0x20+BL0)	/* rw: DMA FIFO */
     91      1.1  tsutsui #define OSIOP_ISTAT	(0x20+BL1)	/* rw: Interrupt Status reg */
     92      1.1  tsutsui #define OSIOP_CTEST8	(0x20+BL2)	/* rw: Chip test register 8 */
     93      1.1  tsutsui #define OSIOP_LCRC	(0x20+BL3)	/* rw: LCRC value */
     94      1.1  tsutsui 
     95      1.1  tsutsui #define OSIOP_DBC	0x24		/* rw: DMA Counter reg (longword) */
     96      1.1  tsutsui #define OSIOP_DBC0	(0x24+BL0)	/* rw: DMA Byte Counter reg 0 */
     97      1.1  tsutsui #define OSIOP_DBC1	(0x24+BL1)	/* rw: DMA Byte Counter reg 1 */
     98      1.1  tsutsui #define OSIOP_DBC2	(0x24+BL2)	/* rw: DMA Byte Counter reg 2 */
     99      1.1  tsutsui #define OSIOP_DCMD	(0x24+BL3)	/* rw: DMA Command Register */
    100      1.1  tsutsui 
    101      1.1  tsutsui #define OSIOP_DNAD	0x28		/* rw: DMA Next Data Address */
    102      1.1  tsutsui 
    103      1.1  tsutsui #define OSIOP_DSP	0x2c		/* rw: DMA SCRIPTS Pointer reg */
    104      1.1  tsutsui 
    105      1.1  tsutsui #define OSIOP_DSPS	0x30		/* rw: DMA SCRIPTS Pointer Save reg */
    106      1.1  tsutsui 
    107      1.1  tsutsui #define OSIOP_SCRATCH	0x34		/* rw: Scratch register */
    108      1.1  tsutsui 
    109      1.1  tsutsui #define OSIOP_DMODE	(0x38+BL0)	/* rw: DMA Mode reg */
    110      1.1  tsutsui #define OSIOP_DIEN	(0x38+BL1)	/* rw: DMA Interrupt Enable */
    111      1.1  tsutsui #define OSIOP_DWT	(0x38+BL2)	/* rw: DMA Watchdog Timer */
    112      1.1  tsutsui #define OSIOP_DCNTL	(0x38+BL3)	/* rw: DMA Control reg */
    113      1.1  tsutsui 
    114      1.1  tsutsui #define OSIOP_ADDER	0x3c		/* ro: Adder Sum Output */
    115      1.1  tsutsui 
    116      1.1  tsutsui #define OSIOP_NREGS	0x40
    117      1.1  tsutsui 
    118      1.1  tsutsui 
    119      1.1  tsutsui /*
    120      1.1  tsutsui  * Register defines
    121      1.1  tsutsui  */
    122      1.1  tsutsui 
    123      1.1  tsutsui /* Scsi control register 0 (scntl0) */
    124      1.1  tsutsui 
    125      1.1  tsutsui #define OSIOP_SCNTL0_ARB	0xc0	/* Arbitration mode */
    126      1.1  tsutsui #define  OSIOP_ARB_SIMPLE	0x00
    127      1.1  tsutsui #define  OSIOP_ARB_FULL		0xc0
    128      1.1  tsutsui #define OSIOP_SCNTL0_START	0x20	/* Start Sequence */
    129      1.1  tsutsui #define OSIOP_SCNTL0_WATN	0x10	/* (Select) With ATN */
    130      1.1  tsutsui #define OSIOP_SCNTL0_EPC	0x08	/* Enable Parity Checking */
    131      1.1  tsutsui #define OSIOP_SCNTL0_EPG	0x04	/* Enable Parity Generation */
    132      1.1  tsutsui #define OSIOP_SCNTL0_AAP	0x02	/* Assert ATN on Parity Error */
    133      1.1  tsutsui #define OSIOP_SCNTL0_TRG	0x01	/* Target Mode */
    134      1.1  tsutsui 
    135      1.1  tsutsui /* Scsi control register 1 (scntl1) */
    136      1.1  tsutsui 
    137      1.1  tsutsui #define OSIOP_SCNTL1_EXC	0x80	/* Extra Clock Cycle of data setup */
    138      1.1  tsutsui #define OSIOP_SCNTL1_ADB	0x40	/* Assert Data Bus */
    139      1.1  tsutsui #define OSIOP_SCNTL1_ESR	0x20	/* Enable Selection/Reselection */
    140      1.1  tsutsui #define OSIOP_SCNTL1_CON	0x10	/* Connected */
    141      1.1  tsutsui #define OSIOP_SCNTL1_RST	0x08	/* Assert RST */
    142      1.1  tsutsui #define OSIOP_SCNTL1_AESP	0x04	/* Assert even SCSI parity */
    143      1.1  tsutsui #define OSIOP_SCNTL1_PAR	0x04	/* Force bad Parity */
    144      1.1  tsutsui #define OSIOP_SCNTL1_RES0	0x02	/* Reserved */
    145      1.1  tsutsui #define OSIOP_SCNTL1_RES1	0x01	/* Reserved */
    146      1.1  tsutsui 
    147      1.1  tsutsui /* Scsi interrupt enable register (sien) */
    148      1.1  tsutsui 
    149      1.1  tsutsui #define OSIOP_SIEN_M_A		0x80	/* Phase Mismatch or ATN active */
    150      1.1  tsutsui #define OSIOP_SIEN_FCMP		0x40	/* Function Complete */
    151      1.1  tsutsui #define OSIOP_SIEN_STO		0x20	/* (Re)Selection timeout */
    152      1.1  tsutsui #define OSIOP_SIEN_SEL		0x10	/* (Re)Selected */
    153      1.1  tsutsui #define OSIOP_SIEN_SGE		0x08	/* SCSI Gross Error */
    154      1.1  tsutsui #define OSIOP_SIEN_UDC		0x04	/* Unexpected Disconnect */
    155      1.1  tsutsui #define OSIOP_SIEN_RST		0x02	/* RST asserted */
    156      1.1  tsutsui #define OSIOP_SIEN_PAR		0x01	/* Parity Error */
    157      1.1  tsutsui 
    158      1.1  tsutsui /* Scsi chip ID (scid) */
    159      1.1  tsutsui 
    160      1.1  tsutsui #define OSIOP_SCID_VALUE(i)	(1 << (i))
    161      1.1  tsutsui 
    162      1.1  tsutsui /* Scsi transfer register (sxfer) */
    163      1.1  tsutsui 
    164      1.1  tsutsui #define OSIOP_SXFER_DHP		0x80	/* Disable Halt on Parity error/
    165      1.1  tsutsui 					   ATN asserted */
    166      1.1  tsutsui #define OSIOP_SXFER_TP		0x70	/* Synch Transfer Period */
    167      1.1  tsutsui 					/* see specs for formulas:
    168      1.1  tsutsui 						Period = TCP * (4 + XFERP )
    169      1.1  tsutsui 						TCP = 1 + CLK + 1..2;
    170      1.1  tsutsui 					 */
    171      1.1  tsutsui #define OSIOP_SXFER_MO		0x0f	/* Synch Max Offset */
    172      1.1  tsutsui #define  OSIOP_MAX_OFFSET	8
    173      1.1  tsutsui 
    174      1.1  tsutsui /* Scsi output data latch register (sodl) */
    175      1.1  tsutsui 
    176      1.1  tsutsui /* Scsi output control latch register (socl) */
    177      1.1  tsutsui 
    178      1.1  tsutsui #define OSIOP_REQ		0x80	/* SCSI signal <x> asserted */
    179      1.1  tsutsui #define OSIOP_ACK		0x40
    180      1.1  tsutsui #define OSIOP_BSY		0x20
    181      1.1  tsutsui #define OSIOP_SEL		0x10
    182      1.1  tsutsui #define OSIOP_ATN		0x08
    183      1.1  tsutsui #define OSIOP_MSG		0x04
    184      1.1  tsutsui #define OSIOP_CD		0x02
    185      1.1  tsutsui #define OSIOP_IO		0x01
    186      1.1  tsutsui 
    187      1.1  tsutsui #define OSIOP_PHASE(x)		((x) & (OSIOP_MSG|OSIOP_CD|OSIOP_IO))
    188      1.1  tsutsui #define DATA_OUT_PHASE		0x00
    189      1.1  tsutsui #define DATA_IN_PHASE		OSIOP_IO
    190      1.1  tsutsui #define COMMAND_PHASE		OSIOP_CD
    191      1.1  tsutsui #define STATUS_PHASE		(OSIOP_CD|OSIOP_IO)
    192      1.1  tsutsui #define MSG_OUT_PHASE		(OSIOP_MSG|OSIOP_CD)
    193      1.1  tsutsui #define MSG_IN_PHASE		(OSIOP_MSG|OSIOP_CD|OSIOP_IO)
    194      1.1  tsutsui 
    195      1.1  tsutsui /* Scsi first byte received register (sfbr) */
    196      1.1  tsutsui 
    197      1.1  tsutsui /* Scsi input data latch register (sidl) */
    198      1.1  tsutsui 
    199      1.1  tsutsui /* Scsi bus data lines register (sbdl) */
    200      1.1  tsutsui 
    201      1.1  tsutsui /* Scsi bus control lines register (sbcl).  Same as socl */
    202      1.1  tsutsui 
    203      1.1  tsutsui #define OSIOP_SBCL_SSCF1	0x02	/* wo */
    204      1.1  tsutsui #define OSIOP_SBCL_SSCF0	0x01	/* wo */
    205      1.1  tsutsui 
    206      1.1  tsutsui /* DMA status register (dstat) */
    207      1.1  tsutsui 
    208      1.1  tsutsui #define OSIOP_DSTAT_DFE		0x80	/* DMA FIFO empty */
    209      1.1  tsutsui #define OSIOP_DSTAT_RES		0x40
    210      1.1  tsutsui #define OSIOP_DSTAT_BF		0x20	/* Bus fault */
    211      1.1  tsutsui #define OSIOP_DSTAT_ABRT	0x10	/* Aborted */
    212      1.1  tsutsui #define OSIOP_DSTAT_SSI		0x08	/* SCRIPT Single Step */
    213      1.1  tsutsui #define OSIOP_DSTAT_SIR		0x04	/* SCRIPT Interrupt Instruction */
    214      1.1  tsutsui #define OSIOP_DSTAT_WTD		0x02	/* Watchdog Timeout Detected */
    215      1.1  tsutsui #define OSIOP_DSTAT_IID		0x01	/* Invalid Instruction Detected */
    216      1.1  tsutsui 
    217      1.1  tsutsui /* Scsi status register 0 (sstat0) */
    218      1.1  tsutsui 
    219      1.1  tsutsui #define OSIOP_SSTAT0_M_A	0x80	/* Phase Mismatch or ATN active */
    220      1.1  tsutsui #define OSIOP_SSTAT0_FCMP	0x40	/* Function Complete */
    221      1.1  tsutsui #define OSIOP_SSTAT0_STO	0x20	/* (Re)Selection timeout */
    222      1.1  tsutsui #define OSIOP_SSTAT0_SEL	0x10	/* (Re)Selected */
    223      1.1  tsutsui #define OSIOP_SSTAT0_SGE	0x08	/* SCSI Gross Error */
    224      1.1  tsutsui #define OSIOP_SSTAT0_UDC	0x04	/* Unexpected Disconnect */
    225      1.1  tsutsui #define OSIOP_SSTAT0_RST	0x02	/* RST asserted */
    226      1.1  tsutsui #define OSIOP_SSTAT0_PAR	0x01	/* Parity Error */
    227      1.1  tsutsui 
    228      1.1  tsutsui /* Scsi status register 1 (sstat1) */
    229      1.1  tsutsui 
    230      1.1  tsutsui #define OSIOP_SSTAT1_ILF	0x80	/* Input latch (sidl) full */
    231      1.1  tsutsui #define OSIOP_SSTAT1_ORF	0x40	/* output reg (sodr) full */
    232      1.1  tsutsui #define OSIOP_SSTAT1_OLF	0x20	/* output latch (sodl) full */
    233      1.1  tsutsui #define OSIOP_SSTAT1_AIP	0x10	/* Arbitration in progress */
    234      1.1  tsutsui #define OSIOP_SSTAT1_LOA	0x08	/* Lost arbitration */
    235      1.1  tsutsui #define OSIOP_SSTAT1_WOA	0x04	/* Won arbitration */
    236      1.1  tsutsui #define OSIOP_SSTAT1_RST	0x02	/* SCSI RST current value */
    237      1.1  tsutsui #define OSIOP_SSTAT1_SDP	0x01	/* SCSI SDP current value */
    238      1.1  tsutsui 
    239      1.1  tsutsui /* Scsi status register 2 (sstat2) */
    240      1.1  tsutsui 
    241      1.1  tsutsui #define OSIOP_SSTAT2_FF		0xf0	/* SCSI FIFO flags (bytecount) */
    242      1.1  tsutsui #define  OSIOP_SCSI_FIFO_DEEP	8
    243      1.1  tsutsui #define OSIOP_SSTAT2_SDP	0x08	/* Latched (on REQ) SCSI SDP */
    244      1.1  tsutsui #define OSIOP_SSTAT2_MSG	0x04	/* Latched SCSI phase */
    245      1.1  tsutsui #define OSIOP_SSTAT2_CD		0x02
    246      1.1  tsutsui #define OSIOP_SSTAT2_IO		0x01
    247      1.1  tsutsui 
    248      1.1  tsutsui /* Chip test register 0 (ctest0) */
    249      1.1  tsutsui 
    250      1.1  tsutsui #define OSIOP_CTEST0_RES0	0x80
    251      1.1  tsutsui #define OSIOP_CTEST0_BTD	0x40	/* Byte-to-byte Timer Disable */
    252      1.1  tsutsui #define OSIOP_CTEST0_GRP	0x20	/* Generate Receive Parity */
    253      1.1  tsutsui #define OSIOP_CTEST0_EAN	0x10	/* Enable Active Negation */
    254      1.1  tsutsui #define OSIOP_CTEST0_HSC	0x08	/* Halt SCSI clock */
    255      1.1  tsutsui #define OSIOP_CTEST0_ERF	0x04	/* Extend REQ/ACK Filtering */
    256      1.1  tsutsui #define OSIOP_CTEST0_RES1	0x02
    257      1.1  tsutsui #define OSIOP_CTEST0_DDIR	0x01	/* Xfer direction (1-> from SCSI bus) */
    258      1.1  tsutsui 
    259      1.1  tsutsui 
    260      1.1  tsutsui /* Chip test register 1 (ctest1) */
    261      1.1  tsutsui 
    262      1.1  tsutsui #define OSIOP_CTEST1_FMT	0xf0	/* Byte empty in DMA FIFO bottom
    263      1.1  tsutsui 					   (high->byte3) */
    264      1.1  tsutsui #define OSIOP_CTEST1_FFL	0x0f	/* Byte full in DMA FIFO top, same */
    265      1.1  tsutsui 
    266      1.1  tsutsui /* Chip test register 2 (ctest2) */
    267      1.1  tsutsui 
    268      1.1  tsutsui #define OSIOP_CTEST2_RES	0x80
    269      1.1  tsutsui #define OSIOP_CTEST2_SIGP	0x40	/* Signal process */
    270      1.1  tsutsui #define OSIOP_CTEST2_SOFF	0x20	/* Synch Offset compare
    271      1.1  tsutsui 					   (1-> zero Init, max Tgt */
    272      1.1  tsutsui #define OSIOP_CTEST2_SFP	0x10	/* SCSI FIFO Parity */
    273      1.1  tsutsui #define OSIOP_CTEST2_DFP	0x08	/* DMA FIFO Parity */
    274      1.1  tsutsui #define OSIOP_CTEST2_TEOP	0x04	/* True EOP (a-la 5380) */
    275      1.1  tsutsui #define OSIOP_CTEST2_DREQ	0x02	/* DREQ status */
    276      1.1  tsutsui #define OSIOP_CTEST2_DACK	0x01	/* DACK status */
    277      1.1  tsutsui 
    278      1.1  tsutsui /* Chip test register 3 (ctest3) read-only, top of SCSI FIFO */
    279      1.1  tsutsui 
    280      1.1  tsutsui /* Chip test register 4 (ctest4) */
    281      1.1  tsutsui 
    282      1.1  tsutsui #define OSIOP_CTEST4_MUX	0x80	/* Host bus multiplex mode */
    283      1.1  tsutsui #define OSIOP_CTEST4_ZMOD	0x40	/* High-impedance outputs */
    284      1.1  tsutsui #define OSIOP_CTEST4_SZM	0x20	/* ditto, SCSI "outputs" */
    285  1.2.2.1    skrll #define OSIOP_CTEST4_SLBE	0x10	/* SCSI loopback enable */
    286      1.1  tsutsui #define OSIOP_CTEST4_SFWR	0x08	/* SCSI FIFO write enable (from sodl) */
    287      1.1  tsutsui #define OSIOP_CTEST4_FBL	0x07	/* DMA FIFO Byte Lane select
    288      1.1  tsutsui 					   (from ctest6) 4->0, .. 7->3 */
    289      1.1  tsutsui 
    290      1.1  tsutsui /* Chip test register 5 (ctest5) */
    291      1.1  tsutsui 
    292      1.1  tsutsui #define OSIOP_CTEST5_ADCK	0x80	/* Clock Address Incrementor */
    293      1.1  tsutsui #define OSIOP_CTEST5_BBCK	0x40	/* Clock Byte counter */
    294      1.1  tsutsui #define OSIOP_CTEST5_ROFF	0x20	/* Reset SCSI offset */
    295      1.1  tsutsui #define OSIOP_CTEST5_MASR	0x10	/* Master set/reset pulses
    296      1.1  tsutsui 					   (of bits 3-0) */
    297      1.1  tsutsui #define OSIOP_CTEST5_DDIR	0x08	/* (re)set internal DMA direction */
    298      1.1  tsutsui #define OSIOP_CTEST5_EOP	0x04	/* (re)set internal EOP */
    299      1.1  tsutsui #define OSIOP_CTEST5_DREQ	0x02	/* (re)set internal REQ */
    300      1.1  tsutsui #define OSIOP_CTEST5_DACK	0x01	/* (re)set internal ACK */
    301      1.1  tsutsui 
    302      1.1  tsutsui /* Chip test register 6 (ctest6)  DMA FIFO access */
    303      1.1  tsutsui 
    304      1.1  tsutsui /* Chip test register 7 (ctest7) */
    305      1.1  tsutsui 
    306      1.1  tsutsui #define OSIOP_CTEST7_CDIS	0x80	/* Cache burst disable */
    307      1.1  tsutsui #define OSIOP_CTEST7_SC1	0x40	/* Snoop control 1 */
    308      1.1  tsutsui #define OSIOP_CTEST7_SC0	0x20	/* Snoop contorl 0 */
    309      1.1  tsutsui #define OSIOP_CTEST7_STD	0x10	/* Selection timeout disable */
    310      1.1  tsutsui #define OSIOP_CTEST7_DFP	0x08	/* DMA FIFO parity bit */
    311      1.1  tsutsui #define OSIOP_CTEST7_EVP	0x04	/* Even parity (to host bus) */
    312      1.1  tsutsui #define OSIOP_CTEST7_TT1	0x02	/* Transfer type bit */
    313      1.1  tsutsui #define OSIOP_CTEST7_DIFF	0x01	/* Differential mode */
    314      1.1  tsutsui 
    315      1.1  tsutsui /* DMA FIFO register (dfifo) */
    316      1.1  tsutsui 
    317      1.1  tsutsui #define OSIOP_DFIFO_FLF		0x80	/* Flush (spill) DMA FIFO */
    318      1.1  tsutsui #define OSIOP_DFIFO_BO		0x7f	/* FIFO byte offset counter */
    319      1.1  tsutsui 
    320      1.1  tsutsui /* Interrupt status register (istat) */
    321      1.1  tsutsui 
    322      1.1  tsutsui #define OSIOP_ISTAT_ABRT	0x80	/* Abort operation */
    323      1.1  tsutsui #define OSIOP_ISTAT_RST		0x40	/* Software reset */
    324      1.1  tsutsui #define OSIOP_ISTAT_SIGP	0x20	/* Signal process */
    325      1.1  tsutsui #define OSIOP_ISTAT_RES		0x10
    326      1.1  tsutsui #define OSIOP_ISTAT_CON		0x08	/* Connected */
    327      1.1  tsutsui #define OSIOP_ISTAT_RES1	0x04
    328      1.1  tsutsui #define OSIOP_ISTAT_SIP		0x02	/* SCSI Interrupt pending */
    329      1.1  tsutsui #define OSIOP_ISTAT_DIP		0x01	/* DMA Interrupt pending */
    330      1.1  tsutsui 
    331      1.1  tsutsui /* Chip test register 8 (ctest8) */
    332      1.1  tsutsui 
    333      1.1  tsutsui #define OSIOP_CTEST8_V		0xf0	/* Chip revision level */
    334      1.1  tsutsui #define OSIOP_CTEST8_FLF	0x08	/* Flush DMA FIFO */
    335      1.1  tsutsui #define OSIOP_CTEST8_CLF	0x04	/* Clear DMA and SCSI FIFOs */
    336      1.1  tsutsui #define OSIOP_CTEST8_FM		0x02	/* Fetch pin mode */
    337      1.1  tsutsui #define OSIOP_CTEST8_SM		0x01	/* Snoop pins mode */
    338      1.1  tsutsui 
    339      1.1  tsutsui /* DMA Mode register (dmode) */
    340      1.1  tsutsui 
    341      1.1  tsutsui #define OSIOP_DMODE_BL_MASK	0xc0	/* DMA burst length */
    342      1.1  tsutsui #define  OSIOP_DMODE_BL8	0xc0	/* 8 bytes */
    343      1.1  tsutsui #define  OSIOP_DMODE_BL4	0x80	/* 4 bytes */
    344      1.1  tsutsui #define  OSIOP_DMODE_BL2	0x40	/* 2 bytes */
    345      1.1  tsutsui #define  OSIOP_DMODE_BL1	0x00	/* 1 byte */
    346      1.1  tsutsui #define OSIOP_DMODE_FC		0x30	/* Function code */
    347      1.1  tsutsui #define OSIOP_DMODE_PD		0x08	/* Program/data */
    348      1.1  tsutsui #define OSIOP_DMODE_FAM		0x04	/* fixed address mode */
    349      1.1  tsutsui #define OSIOP_DMODE_U0		0x02	/* User programmable transfer type */
    350      1.1  tsutsui #define OSIOP_DMODE_MAN		0x01	/* SCRIPTS in Manual start mode */
    351      1.1  tsutsui 
    352      1.1  tsutsui /* DMA interrupt enable register (dien) */
    353      1.1  tsutsui 
    354      1.1  tsutsui #define OSIOP_DIEN_RES		0xc0
    355      1.1  tsutsui #define OSIOP_DIEN_BF		0x20	/* On Bus Fault */
    356      1.1  tsutsui #define OSIOP_DIEN_ABRT		0x10	/* On Abort */
    357      1.1  tsutsui #define OSIOP_DIEN_SSI		0x08	/* On SCRIPTS sstep */
    358      1.1  tsutsui #define OSIOP_DIEN_SIR		0x04	/* On SCRIPTS intr instruction */
    359      1.1  tsutsui #define OSIOP_DIEN_WTD		0x02	/* On watchdog timeout */
    360      1.1  tsutsui #define OSIOP_DIEN_IID		0x01	/* On illegal instruction detected */
    361      1.1  tsutsui 
    362      1.1  tsutsui /* DMA control register (dcntl) */
    363      1.1  tsutsui 
    364      1.1  tsutsui #define OSIOP_DCNTL_CF_MASK	0xc0	/* Clock frequency dividers: */
    365      1.2  tsutsui #define  OSIOP_DCNTL_CF_2	0x00	/*  0 --> 37.51..50.00 MHz, div=2 */
    366      1.2  tsutsui #define  OSIOP_DCNTL_CF_1_5	0x40	/*  1 --> 25.01..37.50 MHz, div=1.5 */
    367      1.2  tsutsui #define  OSIOP_DCNTL_CF_1	0x80	/*  2 --> 16.67..25.00 MHz, div=1 */
    368      1.2  tsutsui #define  OSIOP_DCNTL_CF_3	0xc0	/*  3 --> 50.01..66.67 MHz, div=3 */
    369      1.1  tsutsui #define OSIOP_DCNTL_EA		0x20	/* Enable ACK */
    370      1.1  tsutsui #define OSIOP_DCNTL_SSM		0x10	/* Single step mode */
    371      1.1  tsutsui #define OSIOP_DCNTL_LLM		0x08	/* Enable SCSI Low-level mode */
    372      1.1  tsutsui #define OSIOP_DCNTL_STD		0x04	/* Start DMA operation */
    373      1.1  tsutsui #define OSIOP_DCNTL_FA		0x02	/* Fast arbitration */
    374      1.1  tsutsui #define OSIOP_DCNTL_COM		0x01	/* 53C700 Compatibility */
    375