Home | History | Annotate | Line # | Download | only in ic
rt2661.c revision 1.1
      1  1.1  rpaulo /*	$NetBSD: rt2661.c,v 1.1 2006/06/04 20:38:06 rpaulo Exp $	*/
      2  1.1  rpaulo /*	$OpenBSD: rt2661.c,v 1.17 2006/05/01 08:41:11 damien Exp $	*/
      3  1.1  rpaulo /*	$FreeBSD: rt2560.c,v 1.5 2006/06/02 19:59:31 csjp Exp $	*/
      4  1.1  rpaulo 
      5  1.1  rpaulo /*-
      6  1.1  rpaulo  * Copyright (c) 2006
      7  1.1  rpaulo  *	Damien Bergamini <damien.bergamini (at) free.fr>
      8  1.1  rpaulo  *
      9  1.1  rpaulo  * Permission to use, copy, modify, and distribute this software for any
     10  1.1  rpaulo  * purpose with or without fee is hereby granted, provided that the above
     11  1.1  rpaulo  * copyright notice and this permission notice appear in all copies.
     12  1.1  rpaulo  *
     13  1.1  rpaulo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     14  1.1  rpaulo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     15  1.1  rpaulo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     16  1.1  rpaulo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     17  1.1  rpaulo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     18  1.1  rpaulo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     19  1.1  rpaulo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     20  1.1  rpaulo  */
     21  1.1  rpaulo 
     22  1.1  rpaulo /*-
     23  1.1  rpaulo  * Ralink Technology RT2561, RT2561S and RT2661 chipset driver
     24  1.1  rpaulo  * http://www.ralinktech.com/
     25  1.1  rpaulo  */
     26  1.1  rpaulo 
     27  1.1  rpaulo #include <sys/cdefs.h>
     28  1.1  rpaulo __KERNEL_RCSID(0, "$NetBSD: rt2661.c,v 1.1 2006/06/04 20:38:06 rpaulo Exp $");
     29  1.1  rpaulo 
     30  1.1  rpaulo #include "bpfilter.h"
     31  1.1  rpaulo 
     32  1.1  rpaulo #include <sys/param.h>
     33  1.1  rpaulo #include <sys/sockio.h>
     34  1.1  rpaulo #include <sys/sysctl.h>
     35  1.1  rpaulo #include <sys/mbuf.h>
     36  1.1  rpaulo #include <sys/kernel.h>
     37  1.1  rpaulo #include <sys/socket.h>
     38  1.1  rpaulo #include <sys/systm.h>
     39  1.1  rpaulo #include <sys/malloc.h>
     40  1.1  rpaulo #include <sys/callout.h>
     41  1.1  rpaulo #include <sys/conf.h>
     42  1.1  rpaulo #include <sys/device.h>
     43  1.1  rpaulo 
     44  1.1  rpaulo #include <machine/bus.h>
     45  1.1  rpaulo #include <machine/endian.h>
     46  1.1  rpaulo #include <machine/intr.h>
     47  1.1  rpaulo 
     48  1.1  rpaulo #if NBPFILTER > 0
     49  1.1  rpaulo #include <net/bpf.h>
     50  1.1  rpaulo #endif
     51  1.1  rpaulo #include <net/if.h>
     52  1.1  rpaulo #include <net/if_arp.h>
     53  1.1  rpaulo #include <net/if_dl.h>
     54  1.1  rpaulo #include <net/if_media.h>
     55  1.1  rpaulo #include <net/if_types.h>
     56  1.1  rpaulo #include <net/if_ether.h>
     57  1.1  rpaulo 
     58  1.1  rpaulo #include <netinet/in.h>
     59  1.1  rpaulo #include <netinet/in_systm.h>
     60  1.1  rpaulo #include <netinet/in_var.h>
     61  1.1  rpaulo #include <netinet/ip.h>
     62  1.1  rpaulo 
     63  1.1  rpaulo #include <net80211/ieee80211_var.h>
     64  1.1  rpaulo #include <net80211/ieee80211_rssadapt.h>
     65  1.1  rpaulo #include <net80211/ieee80211_radiotap.h>
     66  1.1  rpaulo 
     67  1.1  rpaulo #include <dev/ic/rt2661reg.h>
     68  1.1  rpaulo #include <dev/ic/rt2661var.h>
     69  1.1  rpaulo 
     70  1.1  rpaulo #include <dev/pci/pcireg.h>
     71  1.1  rpaulo #include <dev/pci/pcivar.h>
     72  1.1  rpaulo #include <dev/pci/pcidevs.h>
     73  1.1  rpaulo 
     74  1.1  rpaulo #include <dev/firmload.h>
     75  1.1  rpaulo 
     76  1.1  rpaulo #ifdef RAL_DEBUG
     77  1.1  rpaulo #define DPRINTF(x)	do { if (rt2661_debug > 0) printf x; } while (0)
     78  1.1  rpaulo #define DPRINTFN(n, x)	do { if (rt2661_debug >= (n)) printf x; } while (0)
     79  1.1  rpaulo int rt2661_debug = 0;
     80  1.1  rpaulo #else
     81  1.1  rpaulo #define DPRINTF(x)
     82  1.1  rpaulo #define DPRINTFN(n, x)
     83  1.1  rpaulo #endif
     84  1.1  rpaulo 
     85  1.1  rpaulo static int	rt2661_alloc_tx_ring(struct rt2661_softc *,
     86  1.1  rpaulo 		    struct rt2661_tx_ring *, int);
     87  1.1  rpaulo static void	rt2661_reset_tx_ring(struct rt2661_softc *,
     88  1.1  rpaulo 		    struct rt2661_tx_ring *);
     89  1.1  rpaulo static void	rt2661_free_tx_ring(struct rt2661_softc *,
     90  1.1  rpaulo 		    struct rt2661_tx_ring *);
     91  1.1  rpaulo static int	rt2661_alloc_rx_ring(struct rt2661_softc *,
     92  1.1  rpaulo 		    struct rt2661_rx_ring *, int);
     93  1.1  rpaulo static void	rt2661_reset_rx_ring(struct rt2661_softc *,
     94  1.1  rpaulo 		    struct rt2661_rx_ring *);
     95  1.1  rpaulo static void	rt2661_free_rx_ring(struct rt2661_softc *,
     96  1.1  rpaulo 		    struct rt2661_rx_ring *);
     97  1.1  rpaulo static struct ieee80211_node *
     98  1.1  rpaulo 		rt2661_node_alloc(struct ieee80211_node_table *);
     99  1.1  rpaulo static int	rt2661_media_change(struct ifnet *);
    100  1.1  rpaulo static void	rt2661_next_scan(void *);
    101  1.1  rpaulo static void	rt2661_iter_func(void *, struct ieee80211_node *);
    102  1.1  rpaulo static void	rt2661_rssadapt_updatestats(void *);
    103  1.1  rpaulo static int	rt2661_newstate(struct ieee80211com *, enum ieee80211_state,
    104  1.1  rpaulo 		    int);
    105  1.1  rpaulo static uint16_t	rt2661_eeprom_read(struct rt2661_softc *, uint8_t);
    106  1.1  rpaulo static void	rt2661_tx_intr(struct rt2661_softc *);
    107  1.1  rpaulo static void	rt2661_tx_dma_intr(struct rt2661_softc *,
    108  1.1  rpaulo 		    struct rt2661_tx_ring *);
    109  1.1  rpaulo static void	rt2661_rx_intr(struct rt2661_softc *);
    110  1.1  rpaulo static void	rt2661_mcu_beacon_expire(struct rt2661_softc *);
    111  1.1  rpaulo static void	rt2661_mcu_wakeup(struct rt2661_softc *);
    112  1.1  rpaulo static void	rt2661_mcu_cmd_intr(struct rt2661_softc *);
    113  1.1  rpaulo int		rt2661_intr(void *);
    114  1.1  rpaulo #if NBPFILTER > 0
    115  1.1  rpaulo static uint8_t	rt2661_rxrate(struct rt2661_rx_desc *);
    116  1.1  rpaulo #endif
    117  1.1  rpaulo static int	rt2661_ack_rate(struct ieee80211com *, int);
    118  1.1  rpaulo static uint16_t	rt2661_txtime(int, int, uint32_t);
    119  1.1  rpaulo static uint8_t	rt2661_plcp_signal(int);
    120  1.1  rpaulo static void	rt2661_setup_tx_desc(struct rt2661_softc *,
    121  1.1  rpaulo 		    struct rt2661_tx_desc *, uint32_t, uint16_t, int, int,
    122  1.1  rpaulo 		    const bus_dma_segment_t *, int, int);
    123  1.1  rpaulo static int	rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *,
    124  1.1  rpaulo 		    struct ieee80211_node *);
    125  1.1  rpaulo static struct mbuf *
    126  1.1  rpaulo 		rt2661_get_rts(struct rt2661_softc *,
    127  1.1  rpaulo 		    struct ieee80211_frame *, uint16_t);
    128  1.1  rpaulo static int	rt2661_tx_data(struct rt2661_softc *, struct mbuf *,
    129  1.1  rpaulo 		    struct ieee80211_node *, int);
    130  1.1  rpaulo static void	rt2661_start(struct ifnet *);
    131  1.1  rpaulo static void	rt2661_watchdog(struct ifnet *);
    132  1.1  rpaulo static int	rt2661_reset(struct ifnet *);
    133  1.1  rpaulo static int	rt2661_ioctl(struct ifnet *, u_long, caddr_t);
    134  1.1  rpaulo static void	rt2661_bbp_write(struct rt2661_softc *, uint8_t, uint8_t);
    135  1.1  rpaulo static uint8_t	rt2661_bbp_read(struct rt2661_softc *, uint8_t);
    136  1.1  rpaulo static void	rt2661_rf_write(struct rt2661_softc *, uint8_t, uint32_t);
    137  1.1  rpaulo static int	rt2661_tx_cmd(struct rt2661_softc *, uint8_t, uint16_t);
    138  1.1  rpaulo static void	rt2661_select_antenna(struct rt2661_softc *);
    139  1.1  rpaulo static void	rt2661_enable_mrr(struct rt2661_softc *);
    140  1.1  rpaulo static void	rt2661_set_txpreamble(struct rt2661_softc *);
    141  1.1  rpaulo static void	rt2661_set_basicrates(struct rt2661_softc *,
    142  1.1  rpaulo 			const struct ieee80211_rateset *);
    143  1.1  rpaulo static void	rt2661_select_band(struct rt2661_softc *,
    144  1.1  rpaulo 		    struct ieee80211_channel *);
    145  1.1  rpaulo static void	rt2661_set_chan(struct rt2661_softc *,
    146  1.1  rpaulo 		    struct ieee80211_channel *);
    147  1.1  rpaulo static void	rt2661_set_bssid(struct rt2661_softc *, const uint8_t *);
    148  1.1  rpaulo static void	rt2661_set_macaddr(struct rt2661_softc *, const uint8_t *);
    149  1.1  rpaulo static void	rt2661_update_promisc(struct rt2661_softc *);
    150  1.1  rpaulo static int	rt2661_wme_update(struct ieee80211com *) __unused;
    151  1.1  rpaulo 
    152  1.1  rpaulo static void	rt2661_update_slot(struct ifnet *);
    153  1.1  rpaulo static const char *
    154  1.1  rpaulo 		rt2661_get_rf(int);
    155  1.1  rpaulo static void	rt2661_read_eeprom(struct rt2661_softc *);
    156  1.1  rpaulo static int	rt2661_bbp_init(struct rt2661_softc *);
    157  1.1  rpaulo static int     	rt2661_init(struct ifnet *);
    158  1.1  rpaulo static void	rt2661_stop(struct ifnet *, int);
    159  1.1  rpaulo static int	rt2661_load_microcode(struct rt2661_softc *, const uint8_t *,
    160  1.1  rpaulo 		    int);
    161  1.1  rpaulo #ifdef notyet
    162  1.1  rpaulo static void	rt2661_rx_tune(struct rt2661_softc *);
    163  1.1  rpaulo static void	rt2661_radar_start(struct rt2661_softc *);
    164  1.1  rpaulo static int	rt2661_radar_stop(struct rt2661_softc *);
    165  1.1  rpaulo #endif
    166  1.1  rpaulo static int	rt2661_prepare_beacon(struct rt2661_softc *);
    167  1.1  rpaulo static void	rt2661_enable_tsf_sync(struct rt2661_softc *);
    168  1.1  rpaulo static int	rt2661_get_rssi(struct rt2661_softc *, uint8_t);
    169  1.1  rpaulo 
    170  1.1  rpaulo /*
    171  1.1  rpaulo  * Supported rates for 802.11a/b/g modes (in 500Kbps unit).
    172  1.1  rpaulo  */
    173  1.1  rpaulo static const struct ieee80211_rateset rt2661_rateset_11a =
    174  1.1  rpaulo 	{ 8, { 12, 18, 24, 36, 48, 72, 96, 108 } };
    175  1.1  rpaulo 
    176  1.1  rpaulo static const struct ieee80211_rateset rt2661_rateset_11b =
    177  1.1  rpaulo 	{ 4, { 2, 4, 11, 22 } };
    178  1.1  rpaulo 
    179  1.1  rpaulo static const struct ieee80211_rateset rt2661_rateset_11g =
    180  1.1  rpaulo 	{ 12, { 2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108 } };
    181  1.1  rpaulo 
    182  1.1  rpaulo /*
    183  1.1  rpaulo  * Default values for MAC registers; values taken from the reference driver.
    184  1.1  rpaulo  */
    185  1.1  rpaulo static const struct {
    186  1.1  rpaulo 	uint32_t	reg;
    187  1.1  rpaulo 	uint32_t	val;
    188  1.1  rpaulo } rt2661_def_mac[] = {
    189  1.1  rpaulo 	{ RT2661_TXRX_CSR0,        0x0000b032 },
    190  1.1  rpaulo 	{ RT2661_TXRX_CSR1,        0x9eb39eb3 },
    191  1.1  rpaulo 	{ RT2661_TXRX_CSR2,        0x8a8b8c8d },
    192  1.1  rpaulo 	{ RT2661_TXRX_CSR3,        0x00858687 },
    193  1.1  rpaulo 	{ RT2661_TXRX_CSR7,        0x2e31353b },
    194  1.1  rpaulo 	{ RT2661_TXRX_CSR8,        0x2a2a2a2c },
    195  1.1  rpaulo 	{ RT2661_TXRX_CSR15,       0x0000000f },
    196  1.1  rpaulo 	{ RT2661_MAC_CSR6,         0x00000fff },
    197  1.1  rpaulo 	{ RT2661_MAC_CSR8,         0x016c030a },
    198  1.1  rpaulo 	{ RT2661_MAC_CSR10,        0x00000718 },
    199  1.1  rpaulo 	{ RT2661_MAC_CSR12,        0x00000004 },
    200  1.1  rpaulo 	{ RT2661_MAC_CSR13,        0x0000e000 },
    201  1.1  rpaulo 	{ RT2661_SEC_CSR0,         0x00000000 },
    202  1.1  rpaulo 	{ RT2661_SEC_CSR1,         0x00000000 },
    203  1.1  rpaulo 	{ RT2661_SEC_CSR5,         0x00000000 },
    204  1.1  rpaulo 	{ RT2661_PHY_CSR1,         0x000023b0 },
    205  1.1  rpaulo 	{ RT2661_PHY_CSR5,         0x060a100c },
    206  1.1  rpaulo 	{ RT2661_PHY_CSR6,         0x00080606 },
    207  1.1  rpaulo 	{ RT2661_PHY_CSR7,         0x00000a08 },
    208  1.1  rpaulo 	{ RT2661_PCI_CFG_CSR,      0x3cca4808 },
    209  1.1  rpaulo 	{ RT2661_AIFSN_CSR,        0x00002273 },
    210  1.1  rpaulo 	{ RT2661_CWMIN_CSR,        0x00002344 },
    211  1.1  rpaulo 	{ RT2661_CWMAX_CSR,        0x000034aa },
    212  1.1  rpaulo 	{ RT2661_TEST_MODE_CSR,    0x00000200 },
    213  1.1  rpaulo 	{ RT2661_M2H_CMD_DONE_CSR, 0xffffffff }
    214  1.1  rpaulo };
    215  1.1  rpaulo 
    216  1.1  rpaulo /*
    217  1.1  rpaulo  * Default values for BBP registers; values taken from the reference driver.
    218  1.1  rpaulo  */
    219  1.1  rpaulo static const struct {
    220  1.1  rpaulo 	uint8_t	reg;
    221  1.1  rpaulo 	uint8_t	val;
    222  1.1  rpaulo } rt2661_def_bbp[] = {
    223  1.1  rpaulo 	{   3, 0x00 },
    224  1.1  rpaulo 	{  15, 0x30 },
    225  1.1  rpaulo 	{  17, 0x20 },
    226  1.1  rpaulo 	{  21, 0xc8 },
    227  1.1  rpaulo 	{  22, 0x38 },
    228  1.1  rpaulo 	{  23, 0x06 },
    229  1.1  rpaulo 	{  24, 0xfe },
    230  1.1  rpaulo 	{  25, 0x0a },
    231  1.1  rpaulo 	{  26, 0x0d },
    232  1.1  rpaulo 	{  34, 0x12 },
    233  1.1  rpaulo 	{  37, 0x07 },
    234  1.1  rpaulo 	{  39, 0xf8 },
    235  1.1  rpaulo 	{  41, 0x60 },
    236  1.1  rpaulo 	{  53, 0x10 },
    237  1.1  rpaulo 	{  54, 0x18 },
    238  1.1  rpaulo 	{  60, 0x10 },
    239  1.1  rpaulo 	{  61, 0x04 },
    240  1.1  rpaulo 	{  62, 0x04 },
    241  1.1  rpaulo 	{  75, 0xfe },
    242  1.1  rpaulo 	{  86, 0xfe },
    243  1.1  rpaulo 	{  88, 0xfe },
    244  1.1  rpaulo 	{  90, 0x0f },
    245  1.1  rpaulo 	{  99, 0x00 },
    246  1.1  rpaulo 	{ 102, 0x16 },
    247  1.1  rpaulo 	{ 107, 0x04 }
    248  1.1  rpaulo };
    249  1.1  rpaulo 
    250  1.1  rpaulo /*
    251  1.1  rpaulo  * Default settings for RF registers; values taken from the reference driver.
    252  1.1  rpaulo  */
    253  1.1  rpaulo static const struct rfprog {
    254  1.1  rpaulo 	uint8_t		chan;
    255  1.1  rpaulo 	uint32_t	r1;
    256  1.1  rpaulo 	uint32_t	r2;
    257  1.1  rpaulo 	uint32_t	r3;
    258  1.1  rpaulo 	uint32_t	r4;
    259  1.1  rpaulo } rt2661_rf5225_1[] = {
    260  1.1  rpaulo 	{   1, 0x00b33, 0x011e1, 0x1a014, 0x30282 },
    261  1.1  rpaulo 	{   2, 0x00b33, 0x011e1, 0x1a014, 0x30287 },
    262  1.1  rpaulo 	{   3, 0x00b33, 0x011e2, 0x1a014, 0x30282 },
    263  1.1  rpaulo 	{   4, 0x00b33, 0x011e2, 0x1a014, 0x30287 },
    264  1.1  rpaulo 	{   5, 0x00b33, 0x011e3, 0x1a014, 0x30282 },
    265  1.1  rpaulo 	{   6, 0x00b33, 0x011e3, 0x1a014, 0x30287 },
    266  1.1  rpaulo 	{   7, 0x00b33, 0x011e4, 0x1a014, 0x30282 },
    267  1.1  rpaulo 	{   8, 0x00b33, 0x011e4, 0x1a014, 0x30287 },
    268  1.1  rpaulo 	{   9, 0x00b33, 0x011e5, 0x1a014, 0x30282 },
    269  1.1  rpaulo 	{  10, 0x00b33, 0x011e5, 0x1a014, 0x30287 },
    270  1.1  rpaulo 	{  11, 0x00b33, 0x011e6, 0x1a014, 0x30282 },
    271  1.1  rpaulo 	{  12, 0x00b33, 0x011e6, 0x1a014, 0x30287 },
    272  1.1  rpaulo 	{  13, 0x00b33, 0x011e7, 0x1a014, 0x30282 },
    273  1.1  rpaulo 	{  14, 0x00b33, 0x011e8, 0x1a014, 0x30284 },
    274  1.1  rpaulo 
    275  1.1  rpaulo 	{  36, 0x00b33, 0x01266, 0x26014, 0x30288 },
    276  1.1  rpaulo 	{  40, 0x00b33, 0x01268, 0x26014, 0x30280 },
    277  1.1  rpaulo 	{  44, 0x00b33, 0x01269, 0x26014, 0x30282 },
    278  1.1  rpaulo 	{  48, 0x00b33, 0x0126a, 0x26014, 0x30284 },
    279  1.1  rpaulo 	{  52, 0x00b33, 0x0126b, 0x26014, 0x30286 },
    280  1.1  rpaulo 	{  56, 0x00b33, 0x0126c, 0x26014, 0x30288 },
    281  1.1  rpaulo 	{  60, 0x00b33, 0x0126e, 0x26014, 0x30280 },
    282  1.1  rpaulo 	{  64, 0x00b33, 0x0126f, 0x26014, 0x30282 },
    283  1.1  rpaulo 
    284  1.1  rpaulo 	{ 100, 0x00b33, 0x0128a, 0x2e014, 0x30280 },
    285  1.1  rpaulo 	{ 104, 0x00b33, 0x0128b, 0x2e014, 0x30282 },
    286  1.1  rpaulo 	{ 108, 0x00b33, 0x0128c, 0x2e014, 0x30284 },
    287  1.1  rpaulo 	{ 112, 0x00b33, 0x0128d, 0x2e014, 0x30286 },
    288  1.1  rpaulo 	{ 116, 0x00b33, 0x0128e, 0x2e014, 0x30288 },
    289  1.1  rpaulo 	{ 120, 0x00b33, 0x012a0, 0x2e014, 0x30280 },
    290  1.1  rpaulo 	{ 124, 0x00b33, 0x012a1, 0x2e014, 0x30282 },
    291  1.1  rpaulo 	{ 128, 0x00b33, 0x012a2, 0x2e014, 0x30284 },
    292  1.1  rpaulo 	{ 132, 0x00b33, 0x012a3, 0x2e014, 0x30286 },
    293  1.1  rpaulo 	{ 136, 0x00b33, 0x012a4, 0x2e014, 0x30288 },
    294  1.1  rpaulo 	{ 140, 0x00b33, 0x012a6, 0x2e014, 0x30280 },
    295  1.1  rpaulo 
    296  1.1  rpaulo 	{ 149, 0x00b33, 0x012a8, 0x2e014, 0x30287 },
    297  1.1  rpaulo 	{ 153, 0x00b33, 0x012a9, 0x2e014, 0x30289 },
    298  1.1  rpaulo 	{ 157, 0x00b33, 0x012ab, 0x2e014, 0x30281 },
    299  1.1  rpaulo 	{ 161, 0x00b33, 0x012ac, 0x2e014, 0x30283 },
    300  1.1  rpaulo 	{ 165, 0x00b33, 0x012ad, 0x2e014, 0x30285 }
    301  1.1  rpaulo 
    302  1.1  rpaulo }, rt2661_rf5225_2[] = {
    303  1.1  rpaulo 	{   1, 0x00b33, 0x011e1, 0x1a014, 0x30282 },
    304  1.1  rpaulo 	{   2, 0x00b33, 0x011e1, 0x1a014, 0x30287 },
    305  1.1  rpaulo 	{   3, 0x00b33, 0x011e2, 0x1a014, 0x30282 },
    306  1.1  rpaulo 	{   4, 0x00b33, 0x011e2, 0x1a014, 0x30287 },
    307  1.1  rpaulo 	{   5, 0x00b33, 0x011e3, 0x1a014, 0x30282 },
    308  1.1  rpaulo 	{   6, 0x00b33, 0x011e3, 0x1a014, 0x30287 },
    309  1.1  rpaulo 	{   7, 0x00b33, 0x011e4, 0x1a014, 0x30282 },
    310  1.1  rpaulo 	{   8, 0x00b33, 0x011e4, 0x1a014, 0x30287 },
    311  1.1  rpaulo 	{   9, 0x00b33, 0x011e5, 0x1a014, 0x30282 },
    312  1.1  rpaulo 	{  10, 0x00b33, 0x011e5, 0x1a014, 0x30287 },
    313  1.1  rpaulo 	{  11, 0x00b33, 0x011e6, 0x1a014, 0x30282 },
    314  1.1  rpaulo 	{  12, 0x00b33, 0x011e6, 0x1a014, 0x30287 },
    315  1.1  rpaulo 	{  13, 0x00b33, 0x011e7, 0x1a014, 0x30282 },
    316  1.1  rpaulo 	{  14, 0x00b33, 0x011e8, 0x1a014, 0x30284 },
    317  1.1  rpaulo 
    318  1.1  rpaulo 	{  36, 0x00b35, 0x11206, 0x26014, 0x30280 },
    319  1.1  rpaulo 	{  40, 0x00b34, 0x111a0, 0x26014, 0x30280 },
    320  1.1  rpaulo 	{  44, 0x00b34, 0x111a1, 0x26014, 0x30286 },
    321  1.1  rpaulo 	{  48, 0x00b34, 0x111a3, 0x26014, 0x30282 },
    322  1.1  rpaulo 	{  52, 0x00b34, 0x111a4, 0x26014, 0x30288 },
    323  1.1  rpaulo 	{  56, 0x00b34, 0x111a6, 0x26014, 0x30284 },
    324  1.1  rpaulo 	{  60, 0x00b34, 0x111a8, 0x26014, 0x30280 },
    325  1.1  rpaulo 	{  64, 0x00b34, 0x111a9, 0x26014, 0x30286 },
    326  1.1  rpaulo 
    327  1.1  rpaulo 	{ 100, 0x00b35, 0x11226, 0x2e014, 0x30280 },
    328  1.1  rpaulo 	{ 104, 0x00b35, 0x11228, 0x2e014, 0x30280 },
    329  1.1  rpaulo 	{ 108, 0x00b35, 0x1122a, 0x2e014, 0x30280 },
    330  1.1  rpaulo 	{ 112, 0x00b35, 0x1122c, 0x2e014, 0x30280 },
    331  1.1  rpaulo 	{ 116, 0x00b35, 0x1122e, 0x2e014, 0x30280 },
    332  1.1  rpaulo 	{ 120, 0x00b34, 0x111c0, 0x2e014, 0x30280 },
    333  1.1  rpaulo 	{ 124, 0x00b34, 0x111c1, 0x2e014, 0x30286 },
    334  1.1  rpaulo 	{ 128, 0x00b34, 0x111c3, 0x2e014, 0x30282 },
    335  1.1  rpaulo 	{ 132, 0x00b34, 0x111c4, 0x2e014, 0x30288 },
    336  1.1  rpaulo 	{ 136, 0x00b34, 0x111c6, 0x2e014, 0x30284 },
    337  1.1  rpaulo 	{ 140, 0x00b34, 0x111c8, 0x2e014, 0x30280 },
    338  1.1  rpaulo 
    339  1.1  rpaulo 	{ 149, 0x00b34, 0x111cb, 0x2e014, 0x30286 },
    340  1.1  rpaulo 	{ 153, 0x00b34, 0x111cd, 0x2e014, 0x30282 },
    341  1.1  rpaulo 	{ 157, 0x00b35, 0x11242, 0x2e014, 0x30285 },
    342  1.1  rpaulo 	{ 161, 0x00b35, 0x11244, 0x2e014, 0x30285 },
    343  1.1  rpaulo 	{ 165, 0x00b35, 0x11246, 0x2e014, 0x30285 }
    344  1.1  rpaulo };
    345  1.1  rpaulo 
    346  1.1  rpaulo int
    347  1.1  rpaulo rt2661_attach(void *xsc, int id)
    348  1.1  rpaulo {
    349  1.1  rpaulo 	struct rt2661_softc *sc = xsc;
    350  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
    351  1.1  rpaulo 	struct ifnet *ifp = &sc->sc_if;
    352  1.1  rpaulo 	uint32_t val;
    353  1.1  rpaulo 	int error, i, ntries;
    354  1.1  rpaulo 
    355  1.1  rpaulo 	sc->sc_id = id;
    356  1.1  rpaulo 
    357  1.1  rpaulo 	callout_init(&sc->scan_ch);
    358  1.1  rpaulo 	callout_init(&sc->rssadapt_ch);
    359  1.1  rpaulo 
    360  1.1  rpaulo 	/* wait for NIC to initialize */
    361  1.1  rpaulo 	for (ntries = 0; ntries < 1000; ntries++) {
    362  1.1  rpaulo 		if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0)
    363  1.1  rpaulo 			break;
    364  1.1  rpaulo 		DELAY(1000);
    365  1.1  rpaulo 	}
    366  1.1  rpaulo 	if (ntries == 1000) {
    367  1.1  rpaulo 		aprint_error("%s: timeout waiting for NIC to initialize\n",
    368  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    369  1.1  rpaulo 		return EIO;
    370  1.1  rpaulo 	}
    371  1.1  rpaulo 
    372  1.1  rpaulo 	/* retrieve RF rev. no and various other things from EEPROM */
    373  1.1  rpaulo 	rt2661_read_eeprom(sc);
    374  1.1  rpaulo 	aprint_normal("%s: 802.11 address %s\n", sc->sc_dev.dv_xname,
    375  1.1  rpaulo 	    ether_sprintf(ic->ic_myaddr));
    376  1.1  rpaulo 
    377  1.1  rpaulo 	aprint_normal("%s: MAC/BBP RT%X, RF %s\n", sc->sc_dev.dv_xname, val,
    378  1.1  rpaulo 	    rt2661_get_rf(sc->rf_rev));
    379  1.1  rpaulo 
    380  1.1  rpaulo 	/*
    381  1.1  rpaulo 	 * Allocate Tx and Rx rings.
    382  1.1  rpaulo 	 */
    383  1.1  rpaulo 	error = rt2661_alloc_tx_ring(sc, &sc->txq[0], RT2661_TX_RING_COUNT);
    384  1.1  rpaulo 	if (error != 0) {
    385  1.1  rpaulo 		aprint_error("%s: could not allocate Tx ring 0\n",
    386  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    387  1.1  rpaulo 		goto fail1;
    388  1.1  rpaulo 	}
    389  1.1  rpaulo 
    390  1.1  rpaulo 	error = rt2661_alloc_tx_ring(sc, &sc->txq[1], RT2661_TX_RING_COUNT);
    391  1.1  rpaulo 	if (error != 0) {
    392  1.1  rpaulo 		aprint_error("%s: could not allocate Tx ring 1\n",
    393  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    394  1.1  rpaulo 		goto fail2;
    395  1.1  rpaulo 	}
    396  1.1  rpaulo 
    397  1.1  rpaulo 	error = rt2661_alloc_tx_ring(sc, &sc->txq[2], RT2661_TX_RING_COUNT);
    398  1.1  rpaulo 	if (error != 0) {
    399  1.1  rpaulo 		aprint_error("%s: could not allocate Tx ring 2\n",
    400  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    401  1.1  rpaulo 		goto fail3;
    402  1.1  rpaulo 	}
    403  1.1  rpaulo 
    404  1.1  rpaulo 	error = rt2661_alloc_tx_ring(sc, &sc->txq[3], RT2661_TX_RING_COUNT);
    405  1.1  rpaulo 	if (error != 0) {
    406  1.1  rpaulo 		aprint_error("%s: could not allocate Tx ring 3\n",
    407  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    408  1.1  rpaulo 		goto fail4;
    409  1.1  rpaulo 	}
    410  1.1  rpaulo 
    411  1.1  rpaulo 	error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT);
    412  1.1  rpaulo 	if (error != 0) {
    413  1.1  rpaulo 		aprint_error("%s: could not allocate Mgt ring\n",
    414  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    415  1.1  rpaulo 		goto fail5;
    416  1.1  rpaulo 	}
    417  1.1  rpaulo 
    418  1.1  rpaulo 	error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT);
    419  1.1  rpaulo 	if (error != 0) {
    420  1.1  rpaulo 		aprint_error("%s: could not allocate Rx ring\n",
    421  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    422  1.1  rpaulo 		goto fail6;
    423  1.1  rpaulo 	}
    424  1.1  rpaulo 
    425  1.1  rpaulo 	ifp->if_softc = sc;
    426  1.1  rpaulo 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    427  1.1  rpaulo 	ifp->if_init = rt2661_init;
    428  1.1  rpaulo 	ifp->if_ioctl = rt2661_ioctl;
    429  1.1  rpaulo 	ifp->if_start = rt2661_start;
    430  1.1  rpaulo 	ifp->if_watchdog = rt2661_watchdog;
    431  1.1  rpaulo 	IFQ_SET_READY(&ifp->if_snd);
    432  1.1  rpaulo 	memcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
    433  1.1  rpaulo 
    434  1.1  rpaulo 	ic->ic_ifp = ifp;
    435  1.1  rpaulo 	ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */
    436  1.1  rpaulo 	ic->ic_opmode = IEEE80211_M_STA; /* default to BSS mode */
    437  1.1  rpaulo 	ic->ic_state = IEEE80211_S_INIT;
    438  1.1  rpaulo 
    439  1.1  rpaulo 	/* set device capabilities */
    440  1.1  rpaulo 	ic->ic_caps =
    441  1.1  rpaulo 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    442  1.1  rpaulo 	    IEEE80211_C_MONITOR |	/* monitor mode supported */
    443  1.1  rpaulo 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    444  1.1  rpaulo 	    IEEE80211_C_TXPMGT |	/* tx power management */
    445  1.1  rpaulo 	    IEEE80211_C_SHPREAMBLE |	/* short preamble supported */
    446  1.1  rpaulo 	    IEEE80211_C_SHSLOT |	/* short slot time supported */
    447  1.1  rpaulo 	    IEEE80211_C_WPA;		/* 802.11i */
    448  1.1  rpaulo 
    449  1.1  rpaulo 	if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) {
    450  1.1  rpaulo 		/* set supported .11a rates */
    451  1.1  rpaulo 		ic->ic_sup_rates[IEEE80211_MODE_11A] = rt2661_rateset_11a;
    452  1.1  rpaulo 
    453  1.1  rpaulo 		/* set supported .11a channels */
    454  1.1  rpaulo 		for (i = 36; i <= 64; i += 4) {
    455  1.1  rpaulo 			ic->ic_channels[i].ic_freq =
    456  1.1  rpaulo 			    ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
    457  1.1  rpaulo 			ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
    458  1.1  rpaulo 		}
    459  1.1  rpaulo 		for (i = 100; i <= 140; i += 4) {
    460  1.1  rpaulo 			ic->ic_channels[i].ic_freq =
    461  1.1  rpaulo 			    ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
    462  1.1  rpaulo 			ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
    463  1.1  rpaulo 		}
    464  1.1  rpaulo 		for (i = 149; i <= 165; i += 4) {
    465  1.1  rpaulo 			ic->ic_channels[i].ic_freq =
    466  1.1  rpaulo 			    ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
    467  1.1  rpaulo 			ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
    468  1.1  rpaulo 		}
    469  1.1  rpaulo 	}
    470  1.1  rpaulo 
    471  1.1  rpaulo 	/* set supported .11b and .11g rates */
    472  1.1  rpaulo 	ic->ic_sup_rates[IEEE80211_MODE_11B] = rt2661_rateset_11b;
    473  1.1  rpaulo 	ic->ic_sup_rates[IEEE80211_MODE_11G] = rt2661_rateset_11g;
    474  1.1  rpaulo 
    475  1.1  rpaulo 	/* set supported .11b and .11g channels (1 through 14) */
    476  1.1  rpaulo 	for (i = 1; i <= 14; i++) {
    477  1.1  rpaulo 		ic->ic_channels[i].ic_freq =
    478  1.1  rpaulo 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    479  1.1  rpaulo 		ic->ic_channels[i].ic_flags =
    480  1.1  rpaulo 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    481  1.1  rpaulo 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    482  1.1  rpaulo 	}
    483  1.1  rpaulo 
    484  1.1  rpaulo 	if_attach(ifp);
    485  1.1  rpaulo 	ieee80211_ifattach(ic);
    486  1.1  rpaulo 	ic->ic_node_alloc = rt2661_node_alloc;
    487  1.1  rpaulo 	ic->ic_updateslot = rt2661_update_slot;
    488  1.1  rpaulo 	ic->ic_reset = rt2661_reset;
    489  1.1  rpaulo 
    490  1.1  rpaulo 	/* override state transition machine */
    491  1.1  rpaulo 	sc->sc_newstate = ic->ic_newstate;
    492  1.1  rpaulo 	ic->ic_newstate = rt2661_newstate;
    493  1.1  rpaulo 	ieee80211_media_init(ic, rt2661_media_change, ieee80211_media_status);
    494  1.1  rpaulo 
    495  1.1  rpaulo #if NPBFILTER > 0
    496  1.1  rpaulo 	bpfattach2(ifp, DLT_IEEE802_11_RADIO,
    497  1.1  rpaulo 	    sizeof (struct ieee80211_frame) + 64, &sc->sc_drvbpf);
    498  1.1  rpaulo 
    499  1.1  rpaulo 	sc->sc_rxtap_len = sizeof sc->sc_rxtapu;
    500  1.1  rpaulo 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    501  1.1  rpaulo 	sc->sc_rxtap.wr_ihdr.it_present = htole32(RT2661_RX_RADIOTAP_PRESENT);
    502  1.1  rpaulo 
    503  1.1  rpaulo 	sc->sc_txtap_len = sizeof sc->sc_txtapu;
    504  1.1  rpaulo 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    505  1.1  rpaulo 	sc->sc_txtap.wt_ihdr.it_present = htole32(RT2661_TX_RADIOTAP_PRESENT);
    506  1.1  rpaulo #endif
    507  1.1  rpaulo 
    508  1.1  rpaulo 	ieee80211_announce(ic);
    509  1.1  rpaulo 
    510  1.1  rpaulo 	return 0;
    511  1.1  rpaulo 
    512  1.1  rpaulo fail6:	rt2661_free_tx_ring(sc, &sc->mgtq);
    513  1.1  rpaulo fail5:	rt2661_free_tx_ring(sc, &sc->txq[3]);
    514  1.1  rpaulo fail4:	rt2661_free_tx_ring(sc, &sc->txq[2]);
    515  1.1  rpaulo fail3:	rt2661_free_tx_ring(sc, &sc->txq[1]);
    516  1.1  rpaulo fail2:	rt2661_free_tx_ring(sc, &sc->txq[0]);
    517  1.1  rpaulo fail1:	return ENXIO;
    518  1.1  rpaulo }
    519  1.1  rpaulo 
    520  1.1  rpaulo int
    521  1.1  rpaulo rt2661_detach(void *xsc)
    522  1.1  rpaulo {
    523  1.1  rpaulo 	struct rt2661_softc *sc = xsc;
    524  1.1  rpaulo 	struct ifnet *ifp = &sc->sc_if;
    525  1.1  rpaulo 
    526  1.1  rpaulo 	callout_stop(&sc->scan_ch);
    527  1.1  rpaulo 	callout_stop(&sc->rssadapt_ch);
    528  1.1  rpaulo 
    529  1.1  rpaulo 	ieee80211_ifdetach(&sc->sc_ic);
    530  1.1  rpaulo 	if_detach(ifp);
    531  1.1  rpaulo 
    532  1.1  rpaulo 	rt2661_free_tx_ring(sc, &sc->txq[0]);
    533  1.1  rpaulo 	rt2661_free_tx_ring(sc, &sc->txq[1]);
    534  1.1  rpaulo 	rt2661_free_tx_ring(sc, &sc->txq[2]);
    535  1.1  rpaulo 	rt2661_free_tx_ring(sc, &sc->txq[3]);
    536  1.1  rpaulo 	rt2661_free_tx_ring(sc, &sc->mgtq);
    537  1.1  rpaulo 	rt2661_free_rx_ring(sc, &sc->rxq);
    538  1.1  rpaulo 
    539  1.1  rpaulo 	return 0;
    540  1.1  rpaulo }
    541  1.1  rpaulo 
    542  1.1  rpaulo static int
    543  1.1  rpaulo rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring,
    544  1.1  rpaulo     int count)
    545  1.1  rpaulo {
    546  1.1  rpaulo 	int i, nsegs, error;
    547  1.1  rpaulo 
    548  1.1  rpaulo 	ring->count = count;
    549  1.1  rpaulo 	ring->queued = 0;
    550  1.1  rpaulo 	ring->cur = ring->next = ring->stat = 0;
    551  1.1  rpaulo 
    552  1.1  rpaulo 	error = bus_dmamap_create(sc->sc_dmat, count * RT2661_TX_DESC_SIZE, 1,
    553  1.1  rpaulo 	    count * RT2661_TX_DESC_SIZE, 0, BUS_DMA_NOWAIT, &ring->map);
    554  1.1  rpaulo 	if (error != 0) {
    555  1.1  rpaulo 		aprint_error("%s: could not create desc DMA map\n",
    556  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    557  1.1  rpaulo 		goto fail;
    558  1.1  rpaulo 	}
    559  1.1  rpaulo 
    560  1.1  rpaulo 	error = bus_dmamem_alloc(sc->sc_dmat, count * RT2661_TX_DESC_SIZE,
    561  1.1  rpaulo 	    PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
    562  1.1  rpaulo 	if (error != 0) {
    563  1.1  rpaulo 		aprint_error("%s: could not allocate DMA memory\n",
    564  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    565  1.1  rpaulo 		goto fail;
    566  1.1  rpaulo 	}
    567  1.1  rpaulo 
    568  1.1  rpaulo 	error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
    569  1.1  rpaulo 	    count * RT2661_TX_DESC_SIZE, (caddr_t *)&ring->desc,
    570  1.1  rpaulo 	    BUS_DMA_NOWAIT);
    571  1.1  rpaulo 	if (error != 0) {
    572  1.1  rpaulo 		aprint_error("%s: could not map desc DMA memory\n",
    573  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    574  1.1  rpaulo 		goto fail;
    575  1.1  rpaulo 	}
    576  1.1  rpaulo 
    577  1.1  rpaulo 	error = bus_dmamap_load(sc->sc_dmat, ring->map, ring->desc,
    578  1.1  rpaulo 	    count * RT2661_TX_DESC_SIZE, NULL, BUS_DMA_NOWAIT);
    579  1.1  rpaulo 	if (error != 0) {
    580  1.1  rpaulo 		aprint_error("%s: could not load desc DMA map\n",
    581  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    582  1.1  rpaulo 		goto fail;
    583  1.1  rpaulo 	}
    584  1.1  rpaulo 
    585  1.1  rpaulo 	memset(ring->desc, 0, count * RT2661_TX_DESC_SIZE);
    586  1.1  rpaulo 	ring->physaddr = ring->map->dm_segs->ds_addr;
    587  1.1  rpaulo 
    588  1.1  rpaulo 	ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF,
    589  1.1  rpaulo 	    M_NOWAIT);
    590  1.1  rpaulo 	if (ring->data == NULL) {
    591  1.1  rpaulo 		aprint_error("%s: could not allocate soft data\n",
    592  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    593  1.1  rpaulo 		error = ENOMEM;
    594  1.1  rpaulo 		goto fail;
    595  1.1  rpaulo 	}
    596  1.1  rpaulo 
    597  1.1  rpaulo 	memset(ring->data, 0, count * sizeof (struct rt2661_tx_data));
    598  1.1  rpaulo 	for (i = 0; i < count; i++) {
    599  1.1  rpaulo 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    600  1.1  rpaulo 		    RT2661_MAX_SCATTER, MCLBYTES, 0, BUS_DMA_NOWAIT,
    601  1.1  rpaulo 		    &ring->data[i].map);
    602  1.1  rpaulo 		if (error != 0) {
    603  1.1  rpaulo 			aprint_error("%s: could not create DMA map\n",
    604  1.1  rpaulo 			    sc->sc_dev.dv_xname);
    605  1.1  rpaulo 			goto fail;
    606  1.1  rpaulo 		}
    607  1.1  rpaulo 	}
    608  1.1  rpaulo 
    609  1.1  rpaulo 	return 0;
    610  1.1  rpaulo 
    611  1.1  rpaulo fail:	rt2661_free_tx_ring(sc, ring);
    612  1.1  rpaulo 	return error;
    613  1.1  rpaulo }
    614  1.1  rpaulo 
    615  1.1  rpaulo static void
    616  1.1  rpaulo rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
    617  1.1  rpaulo {
    618  1.1  rpaulo 	struct rt2661_tx_desc *desc;
    619  1.1  rpaulo 	struct rt2661_tx_data *data;
    620  1.1  rpaulo 	int i;
    621  1.1  rpaulo 
    622  1.1  rpaulo 	for (i = 0; i < ring->count; i++) {
    623  1.1  rpaulo 		desc = &ring->desc[i];
    624  1.1  rpaulo 		data = &ring->data[i];
    625  1.1  rpaulo 
    626  1.1  rpaulo 		if (data->m != NULL) {
    627  1.1  rpaulo 			bus_dmamap_sync(sc->sc_dmat, data->map, 0,
    628  1.1  rpaulo 			    data->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    629  1.1  rpaulo 			bus_dmamap_unload(sc->sc_dmat, data->map);
    630  1.1  rpaulo 			m_freem(data->m);
    631  1.1  rpaulo 			data->m = NULL;
    632  1.1  rpaulo 		}
    633  1.1  rpaulo 
    634  1.1  rpaulo 		if (data->ni != NULL) {
    635  1.1  rpaulo 			ieee80211_free_node(data->ni);
    636  1.1  rpaulo 			data->ni = NULL;
    637  1.1  rpaulo 		}
    638  1.1  rpaulo 
    639  1.1  rpaulo 		desc->flags = 0;
    640  1.1  rpaulo 	}
    641  1.1  rpaulo 
    642  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
    643  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
    644  1.1  rpaulo 
    645  1.1  rpaulo 	ring->queued = 0;
    646  1.1  rpaulo 	ring->cur = ring->next = ring->stat = 0;
    647  1.1  rpaulo }
    648  1.1  rpaulo 
    649  1.1  rpaulo 
    650  1.1  rpaulo static void
    651  1.1  rpaulo rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
    652  1.1  rpaulo {
    653  1.1  rpaulo 	struct rt2661_tx_data *data;
    654  1.1  rpaulo 	int i;
    655  1.1  rpaulo 
    656  1.1  rpaulo 	if (ring->desc != NULL) {
    657  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
    658  1.1  rpaulo 		    ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    659  1.1  rpaulo 		bus_dmamap_unload(sc->sc_dmat, ring->map);
    660  1.1  rpaulo 		bus_dmamem_unmap(sc->sc_dmat, (caddr_t)ring->desc,
    661  1.1  rpaulo 		    ring->count * RT2661_TX_DESC_SIZE);
    662  1.1  rpaulo 		bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
    663  1.1  rpaulo 	}
    664  1.1  rpaulo 
    665  1.1  rpaulo 	if (ring->data != NULL) {
    666  1.1  rpaulo 		for (i = 0; i < ring->count; i++) {
    667  1.1  rpaulo 			data = &ring->data[i];
    668  1.1  rpaulo 
    669  1.1  rpaulo 			if (data->m != NULL) {
    670  1.1  rpaulo 				bus_dmamap_sync(sc->sc_dmat, data->map, 0,
    671  1.1  rpaulo 				    data->map->dm_mapsize,
    672  1.1  rpaulo 				    BUS_DMASYNC_POSTWRITE);
    673  1.1  rpaulo 				bus_dmamap_unload(sc->sc_dmat, data->map);
    674  1.1  rpaulo 				m_freem(data->m);
    675  1.1  rpaulo 			}
    676  1.1  rpaulo 
    677  1.1  rpaulo 			if (data->ni != NULL)
    678  1.1  rpaulo 				ieee80211_free_node(data->ni);
    679  1.1  rpaulo 
    680  1.1  rpaulo 			if (data->map != NULL)
    681  1.1  rpaulo 				bus_dmamap_destroy(sc->sc_dmat, data->map);
    682  1.1  rpaulo 		}
    683  1.1  rpaulo 		free(ring->data, M_DEVBUF);
    684  1.1  rpaulo 	}
    685  1.1  rpaulo }
    686  1.1  rpaulo 
    687  1.1  rpaulo static int
    688  1.1  rpaulo rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring,
    689  1.1  rpaulo     int count)
    690  1.1  rpaulo {
    691  1.1  rpaulo 	struct rt2661_rx_desc *desc;
    692  1.1  rpaulo 	struct rt2661_rx_data *data;
    693  1.1  rpaulo 	int i, nsegs, error;
    694  1.1  rpaulo 
    695  1.1  rpaulo 	ring->count = count;
    696  1.1  rpaulo 	ring->cur = ring->next = 0;
    697  1.1  rpaulo 
    698  1.1  rpaulo 	error = bus_dmamap_create(sc->sc_dmat, count * RT2661_RX_DESC_SIZE, 1,
    699  1.1  rpaulo 	    count * RT2661_RX_DESC_SIZE, 0, BUS_DMA_NOWAIT, &ring->map);
    700  1.1  rpaulo 	if (error != 0) {
    701  1.1  rpaulo 		aprint_error("%s: could not create desc DMA map\n",
    702  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    703  1.1  rpaulo 		goto fail;
    704  1.1  rpaulo 	}
    705  1.1  rpaulo 
    706  1.1  rpaulo 	error = bus_dmamem_alloc(sc->sc_dmat, count * RT2661_RX_DESC_SIZE,
    707  1.1  rpaulo 	    PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
    708  1.1  rpaulo 	if (error != 0) {
    709  1.1  rpaulo 		aprint_error("%s: could not allocate DMA memory\n",
    710  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    711  1.1  rpaulo 		goto fail;
    712  1.1  rpaulo 	}
    713  1.1  rpaulo 
    714  1.1  rpaulo 	error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
    715  1.1  rpaulo 	    count * RT2661_RX_DESC_SIZE, (caddr_t *)&ring->desc,
    716  1.1  rpaulo 	    BUS_DMA_NOWAIT);
    717  1.1  rpaulo 	if (error != 0) {
    718  1.1  rpaulo 		aprint_error("%s: could not map desc DMA memory\n",
    719  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    720  1.1  rpaulo 		goto fail;
    721  1.1  rpaulo 	}
    722  1.1  rpaulo 
    723  1.1  rpaulo 	error = bus_dmamap_load(sc->sc_dmat, ring->map, ring->desc,
    724  1.1  rpaulo 	    count * RT2661_RX_DESC_SIZE, NULL, BUS_DMA_NOWAIT);
    725  1.1  rpaulo 	if (error != 0) {
    726  1.1  rpaulo 		aprint_error("%s: could not load desc DMA map\n",
    727  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    728  1.1  rpaulo 		goto fail;
    729  1.1  rpaulo 	}
    730  1.1  rpaulo 
    731  1.1  rpaulo 	memset(ring->desc, 0, count * RT2661_RX_DESC_SIZE);
    732  1.1  rpaulo 	ring->physaddr = ring->map->dm_segs->ds_addr;
    733  1.1  rpaulo 
    734  1.1  rpaulo 	ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF,
    735  1.1  rpaulo 	    M_NOWAIT);
    736  1.1  rpaulo 	if (ring->data == NULL) {
    737  1.1  rpaulo 		aprint_error("%s: could not allocate soft data\n",
    738  1.1  rpaulo 		    sc->sc_dev.dv_xname);
    739  1.1  rpaulo 		error = ENOMEM;
    740  1.1  rpaulo 		goto fail;
    741  1.1  rpaulo 	}
    742  1.1  rpaulo 
    743  1.1  rpaulo 	/*
    744  1.1  rpaulo 	 * Pre-allocate Rx buffers and populate Rx ring.
    745  1.1  rpaulo 	 */
    746  1.1  rpaulo 	memset(ring->data, 0, count * sizeof (struct rt2661_rx_data));
    747  1.1  rpaulo 	for (i = 0; i < count; i++) {
    748  1.1  rpaulo 		desc = &sc->rxq.desc[i];
    749  1.1  rpaulo 		data = &sc->rxq.data[i];
    750  1.1  rpaulo 
    751  1.1  rpaulo 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    752  1.1  rpaulo 		    0, BUS_DMA_NOWAIT, &data->map);
    753  1.1  rpaulo 		if (error != 0) {
    754  1.1  rpaulo 			printf("%s: could not create DMA map\n",
    755  1.1  rpaulo 			    sc->sc_dev.dv_xname);
    756  1.1  rpaulo 			goto fail;
    757  1.1  rpaulo 		}
    758  1.1  rpaulo 
    759  1.1  rpaulo 		MGETHDR(data->m, M_DONTWAIT, MT_DATA);
    760  1.1  rpaulo 		if (data->m == NULL) {
    761  1.1  rpaulo 			printf("%s: could not allocate rx mbuf\n",
    762  1.1  rpaulo 			    sc->sc_dev.dv_xname);
    763  1.1  rpaulo 			error = ENOMEM;
    764  1.1  rpaulo 			goto fail;
    765  1.1  rpaulo 		}
    766  1.1  rpaulo 
    767  1.1  rpaulo 		MCLGET(data->m, M_DONTWAIT);
    768  1.1  rpaulo 		if (!(data->m->m_flags & M_EXT)) {
    769  1.1  rpaulo 			printf("%s: could not allocate rx mbuf cluster\n",
    770  1.1  rpaulo 			    sc->sc_dev.dv_xname);
    771  1.1  rpaulo 			error = ENOMEM;
    772  1.1  rpaulo 			goto fail;
    773  1.1  rpaulo 		}
    774  1.1  rpaulo 
    775  1.1  rpaulo 		error = bus_dmamap_load(sc->sc_dmat, data->map,
    776  1.1  rpaulo 		    mtod(data->m, void *), MCLBYTES, NULL, BUS_DMA_NOWAIT);
    777  1.1  rpaulo 		if (error != 0) {
    778  1.1  rpaulo 			printf("%s: could not load rx buf DMA map",
    779  1.1  rpaulo 			    sc->sc_dev.dv_xname);
    780  1.1  rpaulo 			goto fail;
    781  1.1  rpaulo 		}
    782  1.1  rpaulo 
    783  1.1  rpaulo 		desc->flags = htole32(RT2661_RX_BUSY);
    784  1.1  rpaulo 		desc->physaddr = htole32(data->map->dm_segs->ds_addr);
    785  1.1  rpaulo 	}
    786  1.1  rpaulo 
    787  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
    788  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
    789  1.1  rpaulo 
    790  1.1  rpaulo 	return 0;
    791  1.1  rpaulo 
    792  1.1  rpaulo fail:	rt2661_free_rx_ring(sc, ring);
    793  1.1  rpaulo 	return error;
    794  1.1  rpaulo }
    795  1.1  rpaulo 
    796  1.1  rpaulo static void
    797  1.1  rpaulo rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
    798  1.1  rpaulo {
    799  1.1  rpaulo 	int i;
    800  1.1  rpaulo 
    801  1.1  rpaulo 	for (i = 0; i < ring->count; i++)
    802  1.1  rpaulo 		ring->desc[i].flags = htole32(RT2661_RX_BUSY);
    803  1.1  rpaulo 
    804  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
    805  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
    806  1.1  rpaulo 
    807  1.1  rpaulo 	ring->cur = ring->next = 0;
    808  1.1  rpaulo }
    809  1.1  rpaulo 
    810  1.1  rpaulo static void
    811  1.1  rpaulo rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
    812  1.1  rpaulo {
    813  1.1  rpaulo 	struct rt2661_rx_data *data;
    814  1.1  rpaulo 	int i;
    815  1.1  rpaulo 
    816  1.1  rpaulo 	if (ring->desc != NULL) {
    817  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
    818  1.1  rpaulo 		    ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    819  1.1  rpaulo 		bus_dmamap_unload(sc->sc_dmat, ring->map);
    820  1.1  rpaulo 		bus_dmamem_unmap(sc->sc_dmat, (caddr_t)ring->desc,
    821  1.1  rpaulo 		    ring->count * RT2661_RX_DESC_SIZE);
    822  1.1  rpaulo 		bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
    823  1.1  rpaulo 	}
    824  1.1  rpaulo 
    825  1.1  rpaulo 	if (ring->data != NULL) {
    826  1.1  rpaulo 		for (i = 0; i < ring->count; i++) {
    827  1.1  rpaulo 			data = &ring->data[i];
    828  1.1  rpaulo 
    829  1.1  rpaulo 			if (data->m != NULL) {
    830  1.1  rpaulo 				bus_dmamap_sync(sc->sc_dmat, data->map, 0,
    831  1.1  rpaulo 				    data->map->dm_mapsize,
    832  1.1  rpaulo 				    BUS_DMASYNC_POSTREAD);
    833  1.1  rpaulo 				bus_dmamap_unload(sc->sc_dmat, data->map);
    834  1.1  rpaulo 				m_freem(data->m);
    835  1.1  rpaulo 			}
    836  1.1  rpaulo 
    837  1.1  rpaulo 			if (data->map != NULL)
    838  1.1  rpaulo 				bus_dmamap_destroy(sc->sc_dmat, data->map);
    839  1.1  rpaulo 		}
    840  1.1  rpaulo 		free(ring->data, M_DEVBUF);
    841  1.1  rpaulo 	}
    842  1.1  rpaulo }
    843  1.1  rpaulo 
    844  1.1  rpaulo static struct ieee80211_node *
    845  1.1  rpaulo rt2661_node_alloc(struct ieee80211_node_table *nt)
    846  1.1  rpaulo {
    847  1.1  rpaulo 	struct rt2661_node *rn;
    848  1.1  rpaulo 
    849  1.1  rpaulo 	rn = malloc(sizeof (struct rt2661_node), M_80211_NODE,
    850  1.1  rpaulo 	    M_NOWAIT | M_ZERO);
    851  1.1  rpaulo 
    852  1.1  rpaulo 	return (rn != NULL) ? &rn->ni : NULL;
    853  1.1  rpaulo }
    854  1.1  rpaulo 
    855  1.1  rpaulo static int
    856  1.1  rpaulo rt2661_media_change(struct ifnet *ifp)
    857  1.1  rpaulo {
    858  1.1  rpaulo 	int error;
    859  1.1  rpaulo 
    860  1.1  rpaulo 	error = ieee80211_media_change(ifp);
    861  1.1  rpaulo 	if (error != ENETRESET)
    862  1.1  rpaulo 		return error;
    863  1.1  rpaulo 
    864  1.1  rpaulo 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) == (IFF_UP | IFF_RUNNING))
    865  1.1  rpaulo 		rt2661_init(ifp);
    866  1.1  rpaulo 
    867  1.1  rpaulo 	return 0;
    868  1.1  rpaulo }
    869  1.1  rpaulo 
    870  1.1  rpaulo /*
    871  1.1  rpaulo  * This function is called periodically (every 200ms) during scanning to
    872  1.1  rpaulo  * switch from one channel to another.
    873  1.1  rpaulo  */
    874  1.1  rpaulo static void
    875  1.1  rpaulo rt2661_next_scan(void *arg)
    876  1.1  rpaulo {
    877  1.1  rpaulo 	struct rt2661_softc *sc = arg;
    878  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
    879  1.1  rpaulo 
    880  1.1  rpaulo 	if (ic->ic_state == IEEE80211_S_SCAN)
    881  1.1  rpaulo 		ieee80211_next_scan(ic);
    882  1.1  rpaulo }
    883  1.1  rpaulo 
    884  1.1  rpaulo /*
    885  1.1  rpaulo  * This function is called for each neighbor node.
    886  1.1  rpaulo  */
    887  1.1  rpaulo static void
    888  1.1  rpaulo rt2661_iter_func(void *arg, struct ieee80211_node *ni)
    889  1.1  rpaulo {
    890  1.1  rpaulo 	struct rt2661_node *rn = (struct rt2661_node *)ni;
    891  1.1  rpaulo 
    892  1.1  rpaulo 	ieee80211_rssadapt_updatestats(&rn->rssadapt);
    893  1.1  rpaulo }
    894  1.1  rpaulo 
    895  1.1  rpaulo /*
    896  1.1  rpaulo  * This function is called periodically (every 100ms) in RUN state to update
    897  1.1  rpaulo  * the rate adaptation statistics.
    898  1.1  rpaulo  */
    899  1.1  rpaulo static void
    900  1.1  rpaulo rt2661_rssadapt_updatestats(void *arg)
    901  1.1  rpaulo {
    902  1.1  rpaulo 	struct rt2661_softc *sc = arg;
    903  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
    904  1.1  rpaulo 
    905  1.1  rpaulo 	ieee80211_iterate_nodes(&ic->ic_sta, rt2661_iter_func, arg);
    906  1.1  rpaulo 
    907  1.1  rpaulo 	callout_reset(&sc->rssadapt_ch, hz / 10, rt2661_rssadapt_updatestats,
    908  1.1  rpaulo 	    sc);
    909  1.1  rpaulo }
    910  1.1  rpaulo 
    911  1.1  rpaulo static int
    912  1.1  rpaulo rt2661_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
    913  1.1  rpaulo {
    914  1.1  rpaulo 	struct rt2661_softc *sc = ic->ic_ifp->if_softc;
    915  1.1  rpaulo 	enum ieee80211_state ostate;
    916  1.1  rpaulo 	struct ieee80211_node *ni;
    917  1.1  rpaulo 	uint32_t tmp;
    918  1.1  rpaulo 	int error = 0;
    919  1.1  rpaulo 
    920  1.1  rpaulo 	ostate = ic->ic_state;
    921  1.1  rpaulo 	callout_stop(&sc->scan_ch);
    922  1.1  rpaulo 
    923  1.1  rpaulo 	switch (nstate) {
    924  1.1  rpaulo 	case IEEE80211_S_INIT:
    925  1.1  rpaulo 		callout_stop(&sc->rssadapt_ch);
    926  1.1  rpaulo 
    927  1.1  rpaulo 		if (ostate == IEEE80211_S_RUN) {
    928  1.1  rpaulo 			/* abort TSF synchronization */
    929  1.1  rpaulo 			tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
    930  1.1  rpaulo 			RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff);
    931  1.1  rpaulo 		}
    932  1.1  rpaulo 		break;
    933  1.1  rpaulo 
    934  1.1  rpaulo 	case IEEE80211_S_SCAN:
    935  1.1  rpaulo 		rt2661_set_chan(sc, ic->ic_curchan);
    936  1.1  rpaulo 		callout_reset(&sc->scan_ch, hz / 5, rt2661_next_scan, sc);
    937  1.1  rpaulo 		break;
    938  1.1  rpaulo 
    939  1.1  rpaulo 	case IEEE80211_S_AUTH:
    940  1.1  rpaulo 	case IEEE80211_S_ASSOC:
    941  1.1  rpaulo 		rt2661_set_chan(sc, ic->ic_curchan);
    942  1.1  rpaulo 		break;
    943  1.1  rpaulo 
    944  1.1  rpaulo 	case IEEE80211_S_RUN:
    945  1.1  rpaulo 		rt2661_set_chan(sc, ic->ic_curchan);
    946  1.1  rpaulo 
    947  1.1  rpaulo 		ni = ic->ic_bss;
    948  1.1  rpaulo 
    949  1.1  rpaulo 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
    950  1.1  rpaulo 			rt2661_enable_mrr(sc);
    951  1.1  rpaulo 			rt2661_set_txpreamble(sc);
    952  1.1  rpaulo 			rt2661_set_basicrates(sc, &ni->ni_rates);
    953  1.1  rpaulo 			rt2661_set_bssid(sc, ni->ni_bssid);
    954  1.1  rpaulo 		}
    955  1.1  rpaulo 
    956  1.1  rpaulo 		if (ic->ic_opmode == IEEE80211_M_HOSTAP ||
    957  1.1  rpaulo 		    ic->ic_opmode == IEEE80211_M_IBSS) {
    958  1.1  rpaulo 			if ((error = rt2661_prepare_beacon(sc)) != 0)
    959  1.1  rpaulo 				break;
    960  1.1  rpaulo 		}
    961  1.1  rpaulo 
    962  1.1  rpaulo 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
    963  1.1  rpaulo 			callout_reset(&sc->rssadapt_ch, hz / 10,
    964  1.1  rpaulo 			    rt2661_rssadapt_updatestats, sc);
    965  1.1  rpaulo 			rt2661_enable_tsf_sync(sc);
    966  1.1  rpaulo 		}
    967  1.1  rpaulo 		break;
    968  1.1  rpaulo 	}
    969  1.1  rpaulo 
    970  1.1  rpaulo 	return (error != 0) ? error : sc->sc_newstate(ic, nstate, arg);
    971  1.1  rpaulo }
    972  1.1  rpaulo 
    973  1.1  rpaulo /*
    974  1.1  rpaulo  * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or
    975  1.1  rpaulo  * 93C66).
    976  1.1  rpaulo  */
    977  1.1  rpaulo static uint16_t
    978  1.1  rpaulo rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr)
    979  1.1  rpaulo {
    980  1.1  rpaulo 	uint32_t tmp;
    981  1.1  rpaulo 	uint16_t val;
    982  1.1  rpaulo 	int n;
    983  1.1  rpaulo 
    984  1.1  rpaulo 	/* clock C once before the first command */
    985  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, 0);
    986  1.1  rpaulo 
    987  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S);
    988  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
    989  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S);
    990  1.1  rpaulo 
    991  1.1  rpaulo 	/* write start bit (1) */
    992  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
    993  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
    994  1.1  rpaulo 
    995  1.1  rpaulo 	/* write READ opcode (10) */
    996  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
    997  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
    998  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S);
    999  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
   1000  1.1  rpaulo 
   1001  1.1  rpaulo 	/* write address (A5-A0 or A7-A0) */
   1002  1.1  rpaulo 	n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7;
   1003  1.1  rpaulo 	for (; n >= 0; n--) {
   1004  1.1  rpaulo 		RT2661_EEPROM_CTL(sc, RT2661_S |
   1005  1.1  rpaulo 		    (((addr >> n) & 1) << RT2661_SHIFT_D));
   1006  1.1  rpaulo 		RT2661_EEPROM_CTL(sc, RT2661_S |
   1007  1.1  rpaulo 		    (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C);
   1008  1.1  rpaulo 	}
   1009  1.1  rpaulo 
   1010  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S);
   1011  1.1  rpaulo 
   1012  1.1  rpaulo 	/* read data Q15-Q0 */
   1013  1.1  rpaulo 	val = 0;
   1014  1.1  rpaulo 	for (n = 15; n >= 0; n--) {
   1015  1.1  rpaulo 		RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
   1016  1.1  rpaulo 		tmp = RAL_READ(sc, RT2661_E2PROM_CSR);
   1017  1.1  rpaulo 		val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n;
   1018  1.1  rpaulo 		RT2661_EEPROM_CTL(sc, RT2661_S);
   1019  1.1  rpaulo 	}
   1020  1.1  rpaulo 
   1021  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, 0);
   1022  1.1  rpaulo 
   1023  1.1  rpaulo 	/* clear Chip Select and clock C */
   1024  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_S);
   1025  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, 0);
   1026  1.1  rpaulo 	RT2661_EEPROM_CTL(sc, RT2661_C);
   1027  1.1  rpaulo 
   1028  1.1  rpaulo 	return val;
   1029  1.1  rpaulo }
   1030  1.1  rpaulo 
   1031  1.1  rpaulo static void
   1032  1.1  rpaulo rt2661_tx_intr(struct rt2661_softc *sc)
   1033  1.1  rpaulo {
   1034  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1035  1.1  rpaulo 	struct ifnet *ifp = &sc->sc_if;
   1036  1.1  rpaulo 	struct rt2661_tx_ring *txq;
   1037  1.1  rpaulo 	struct rt2661_tx_data *data;
   1038  1.1  rpaulo 	struct rt2661_node *rn;
   1039  1.1  rpaulo 	uint32_t val;
   1040  1.1  rpaulo 	int qid, retrycnt;
   1041  1.1  rpaulo 
   1042  1.1  rpaulo 	for (;;) {
   1043  1.1  rpaulo 		val = RAL_READ(sc, RT2661_STA_CSR4);
   1044  1.1  rpaulo 		if (!(val & RT2661_TX_STAT_VALID))
   1045  1.1  rpaulo 			break;
   1046  1.1  rpaulo 
   1047  1.1  rpaulo 		/* retrieve the queue in which this frame was sent */
   1048  1.1  rpaulo 		qid = RT2661_TX_QID(val);
   1049  1.1  rpaulo 		txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq;
   1050  1.1  rpaulo 
   1051  1.1  rpaulo 		/* retrieve rate control algorithm context */
   1052  1.1  rpaulo 		data = &txq->data[txq->stat];
   1053  1.1  rpaulo 		rn = (struct rt2661_node *)data->ni;
   1054  1.1  rpaulo 
   1055  1.1  rpaulo 		/* if no frame has been sent, ignore */
   1056  1.1  rpaulo 		if (rn == NULL)
   1057  1.1  rpaulo 			continue;
   1058  1.1  rpaulo 
   1059  1.1  rpaulo 		switch (RT2661_TX_RESULT(val)) {
   1060  1.1  rpaulo 		case RT2661_TX_SUCCESS:
   1061  1.1  rpaulo 			retrycnt = RT2661_TX_RETRYCNT(val);
   1062  1.1  rpaulo 
   1063  1.1  rpaulo 			DPRINTFN(10, ("data frame sent successfully after "
   1064  1.1  rpaulo 			    "%d retries\n", retrycnt));
   1065  1.1  rpaulo 			if (retrycnt == 0 && data->id.id_node != NULL) {
   1066  1.1  rpaulo 				ieee80211_rssadapt_raise_rate(ic,
   1067  1.1  rpaulo 				    &rn->rssadapt, &data->id);
   1068  1.1  rpaulo 			}
   1069  1.1  rpaulo 			ifp->if_opackets++;
   1070  1.1  rpaulo 			break;
   1071  1.1  rpaulo 
   1072  1.1  rpaulo 		case RT2661_TX_RETRY_FAIL:
   1073  1.1  rpaulo 			DPRINTFN(9, ("sending data frame failed (too much "
   1074  1.1  rpaulo 			    "retries)\n"));
   1075  1.1  rpaulo 			if (data->id.id_node != NULL) {
   1076  1.1  rpaulo 				ieee80211_rssadapt_lower_rate(ic, data->ni,
   1077  1.1  rpaulo 				    &rn->rssadapt, &data->id);
   1078  1.1  rpaulo 			}
   1079  1.1  rpaulo 			ifp->if_oerrors++;
   1080  1.1  rpaulo 			break;
   1081  1.1  rpaulo 
   1082  1.1  rpaulo 		default:
   1083  1.1  rpaulo 			/* other failure */
   1084  1.1  rpaulo 			printf("%s: sending data frame failed 0x%08x\n",
   1085  1.1  rpaulo 			    sc->sc_dev.dv_xname, val);
   1086  1.1  rpaulo 			ifp->if_oerrors++;
   1087  1.1  rpaulo 		}
   1088  1.1  rpaulo 
   1089  1.1  rpaulo 		ieee80211_free_node(data->ni);
   1090  1.1  rpaulo 		data->ni = NULL;
   1091  1.1  rpaulo 
   1092  1.1  rpaulo 		DPRINTFN(15, ("tx done q=%d idx=%u\n", qid, txq->stat));
   1093  1.1  rpaulo 
   1094  1.1  rpaulo 		txq->queued--;
   1095  1.1  rpaulo 		if (++txq->stat >= txq->count)	/* faster than % count */
   1096  1.1  rpaulo 			txq->stat = 0;
   1097  1.1  rpaulo 	}
   1098  1.1  rpaulo 
   1099  1.1  rpaulo 	sc->sc_tx_timer = 0;
   1100  1.1  rpaulo 	ifp->if_flags &= ~IFF_OACTIVE;
   1101  1.1  rpaulo 	rt2661_start(ifp);
   1102  1.1  rpaulo }
   1103  1.1  rpaulo 
   1104  1.1  rpaulo static void
   1105  1.1  rpaulo rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq)
   1106  1.1  rpaulo {
   1107  1.1  rpaulo 	struct rt2661_tx_desc *desc;
   1108  1.1  rpaulo 	struct rt2661_tx_data *data;
   1109  1.1  rpaulo 
   1110  1.1  rpaulo 	for (;;) {
   1111  1.1  rpaulo 		desc = &txq->desc[txq->next];
   1112  1.1  rpaulo 		data = &txq->data[txq->next];
   1113  1.1  rpaulo 
   1114  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, txq->map,
   1115  1.1  rpaulo 		    txq->next * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
   1116  1.1  rpaulo 		    BUS_DMASYNC_POSTREAD);
   1117  1.1  rpaulo 
   1118  1.1  rpaulo 		if ((le32toh(desc->flags) & RT2661_TX_BUSY) ||
   1119  1.1  rpaulo 		    !(le32toh(desc->flags) & RT2661_TX_VALID))
   1120  1.1  rpaulo 			break;
   1121  1.1  rpaulo 
   1122  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, data->map, 0,
   1123  1.1  rpaulo 		    data->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1124  1.1  rpaulo 		bus_dmamap_unload(sc->sc_dmat, data->map);
   1125  1.1  rpaulo 		m_freem(data->m);
   1126  1.1  rpaulo 		data->m = NULL;
   1127  1.1  rpaulo 		/* node reference is released in rt2661_tx_intr() */
   1128  1.1  rpaulo 
   1129  1.1  rpaulo 		/* descriptor is no longer valid */
   1130  1.1  rpaulo 		desc->flags &= ~htole32(RT2661_TX_VALID);
   1131  1.1  rpaulo 
   1132  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, txq->map,
   1133  1.1  rpaulo 		    txq->next * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
   1134  1.1  rpaulo 		    BUS_DMASYNC_PREWRITE);
   1135  1.1  rpaulo 
   1136  1.1  rpaulo 		DPRINTFN(15, ("tx dma done q=%p idx=%u\n", txq, txq->next));
   1137  1.1  rpaulo 
   1138  1.1  rpaulo 		if (++txq->next >= txq->count)	/* faster than % count */
   1139  1.1  rpaulo 			txq->next = 0;
   1140  1.1  rpaulo 	}
   1141  1.1  rpaulo }
   1142  1.1  rpaulo 
   1143  1.1  rpaulo static void
   1144  1.1  rpaulo rt2661_rx_intr(struct rt2661_softc *sc)
   1145  1.1  rpaulo {
   1146  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1147  1.1  rpaulo 	struct ifnet *ifp = &sc->sc_if;
   1148  1.1  rpaulo 	struct rt2661_rx_desc *desc;
   1149  1.1  rpaulo 	struct rt2661_rx_data *data;
   1150  1.1  rpaulo 	struct rt2661_node *rn;
   1151  1.1  rpaulo 	struct ieee80211_frame *wh;
   1152  1.1  rpaulo 	struct ieee80211_node *ni;
   1153  1.1  rpaulo 	struct mbuf *mnew, *m;
   1154  1.1  rpaulo 	int error;
   1155  1.1  rpaulo 
   1156  1.1  rpaulo 	for (;;) {
   1157  1.1  rpaulo 		desc = &sc->rxq.desc[sc->rxq.cur];
   1158  1.1  rpaulo 		data = &sc->rxq.data[sc->rxq.cur];
   1159  1.1  rpaulo 
   1160  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
   1161  1.1  rpaulo 		    sc->rxq.cur * RT2661_RX_DESC_SIZE, RT2661_RX_DESC_SIZE,
   1162  1.1  rpaulo 		    BUS_DMASYNC_POSTREAD);
   1163  1.1  rpaulo 
   1164  1.1  rpaulo 		if (le32toh(desc->flags) & RT2661_RX_BUSY)
   1165  1.1  rpaulo 			break;
   1166  1.1  rpaulo 
   1167  1.1  rpaulo 		if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) ||
   1168  1.1  rpaulo 		    (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) {
   1169  1.1  rpaulo 			/*
   1170  1.1  rpaulo 			 * This should not happen since we did not request
   1171  1.1  rpaulo 			 * to receive those frames when we filled TXRX_CSR0.
   1172  1.1  rpaulo 			 */
   1173  1.1  rpaulo 			DPRINTFN(5, ("PHY or CRC error flags 0x%08x\n",
   1174  1.1  rpaulo 			    le32toh(desc->flags)));
   1175  1.1  rpaulo 			ifp->if_ierrors++;
   1176  1.1  rpaulo 			goto skip;
   1177  1.1  rpaulo 		}
   1178  1.1  rpaulo 
   1179  1.1  rpaulo 		if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) {
   1180  1.1  rpaulo 			ifp->if_ierrors++;
   1181  1.1  rpaulo 			goto skip;
   1182  1.1  rpaulo 		}
   1183  1.1  rpaulo 
   1184  1.1  rpaulo 		/*
   1185  1.1  rpaulo 		 * Try to allocate a new mbuf for this ring element and load it
   1186  1.1  rpaulo 		 * before processing the current mbuf. If the ring element
   1187  1.1  rpaulo 		 * cannot be loaded, drop the received packet and reuse the old
   1188  1.1  rpaulo 		 * mbuf. In the unlikely case that the old mbuf can't be
   1189  1.1  rpaulo 		 * reloaded either, explicitly panic.
   1190  1.1  rpaulo 		 */
   1191  1.1  rpaulo 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1192  1.1  rpaulo 		if (mnew == NULL) {
   1193  1.1  rpaulo 			ifp->if_ierrors++;
   1194  1.1  rpaulo 			goto skip;
   1195  1.1  rpaulo 		}
   1196  1.1  rpaulo 
   1197  1.1  rpaulo 		MCLGET(mnew, M_DONTWAIT);
   1198  1.1  rpaulo 		if (!(mnew->m_flags & M_EXT)) {
   1199  1.1  rpaulo 			m_freem(mnew);
   1200  1.1  rpaulo 			ifp->if_ierrors++;
   1201  1.1  rpaulo 			goto skip;
   1202  1.1  rpaulo 		}
   1203  1.1  rpaulo 
   1204  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, data->map, 0,
   1205  1.1  rpaulo 		    data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1206  1.1  rpaulo 		bus_dmamap_unload(sc->sc_dmat, data->map);
   1207  1.1  rpaulo 
   1208  1.1  rpaulo 		error = bus_dmamap_load(sc->sc_dmat, data->map,
   1209  1.1  rpaulo 		    mtod(mnew, void *), MCLBYTES, NULL, BUS_DMA_NOWAIT);
   1210  1.1  rpaulo 		if (error != 0) {
   1211  1.1  rpaulo 			m_freem(mnew);
   1212  1.1  rpaulo 
   1213  1.1  rpaulo 			/* try to reload the old mbuf */
   1214  1.1  rpaulo 			error = bus_dmamap_load(sc->sc_dmat, data->map,
   1215  1.1  rpaulo 			    mtod(data->m, void *), MCLBYTES, NULL,
   1216  1.1  rpaulo 			    BUS_DMA_NOWAIT);
   1217  1.1  rpaulo 			if (error != 0) {
   1218  1.1  rpaulo 				/* very unlikely that it will fail... */
   1219  1.1  rpaulo 				panic("%s: could not load old rx mbuf",
   1220  1.1  rpaulo 				    sc->sc_dev.dv_xname);
   1221  1.1  rpaulo 			}
   1222  1.1  rpaulo 			ifp->if_ierrors++;
   1223  1.1  rpaulo 			goto skip;
   1224  1.1  rpaulo 		}
   1225  1.1  rpaulo 
   1226  1.1  rpaulo 		/*
   1227  1.1  rpaulo 	 	 * New mbuf successfully loaded, update Rx ring and continue
   1228  1.1  rpaulo 		 * processing.
   1229  1.1  rpaulo 		 */
   1230  1.1  rpaulo 		m = data->m;
   1231  1.1  rpaulo 		data->m = mnew;
   1232  1.1  rpaulo 		desc->physaddr = htole32(data->map->dm_segs->ds_addr);
   1233  1.1  rpaulo 
   1234  1.1  rpaulo 		/* finalize mbuf */
   1235  1.1  rpaulo 		m->m_pkthdr.rcvif = ifp;
   1236  1.1  rpaulo 		m->m_pkthdr.len = m->m_len =
   1237  1.1  rpaulo 		    (le32toh(desc->flags) >> 16) & 0xfff;
   1238  1.1  rpaulo 
   1239  1.1  rpaulo #if NBPFILTER > 0
   1240  1.1  rpaulo 		if (sc->sc_drvbpf != NULL) {
   1241  1.1  rpaulo 			struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap;
   1242  1.1  rpaulo 			uint32_t tsf_lo, tsf_hi;
   1243  1.1  rpaulo 
   1244  1.1  rpaulo 			/* get timestamp (low and high 32 bits) */
   1245  1.1  rpaulo 			tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13);
   1246  1.1  rpaulo 			tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12);
   1247  1.1  rpaulo 
   1248  1.1  rpaulo 			tap->wr_tsf =
   1249  1.1  rpaulo 			    htole64(((uint64_t)tsf_hi << 32) | tsf_lo);
   1250  1.1  rpaulo 			tap->wr_flags = 0;
   1251  1.1  rpaulo 			tap->wr_rate = rt2661_rxrate(desc);
   1252  1.1  rpaulo 			tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   1253  1.1  rpaulo 			tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   1254  1.1  rpaulo 			tap->wr_antsignal = desc->rssi;
   1255  1.1  rpaulo 
   1256  1.1  rpaulo 			bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
   1257  1.1  rpaulo 		}
   1258  1.1  rpaulo #endif
   1259  1.1  rpaulo 
   1260  1.1  rpaulo 		wh = mtod(m, struct ieee80211_frame *);
   1261  1.1  rpaulo 		ni = ieee80211_find_rxnode(ic,
   1262  1.1  rpaulo 		    (struct ieee80211_frame_min *)wh);
   1263  1.1  rpaulo 
   1264  1.1  rpaulo 		/* send the frame to the 802.11 layer */
   1265  1.1  rpaulo 		ieee80211_input(ic, m, ni, desc->rssi, 0);
   1266  1.1  rpaulo 
   1267  1.1  rpaulo 
   1268  1.1  rpaulo 		/* give rssi to the rate adatation algorithm */
   1269  1.1  rpaulo 		rn = (struct rt2661_node *)ni;
   1270  1.1  rpaulo 		ieee80211_rssadapt_input(ic, ni, &rn->rssadapt,
   1271  1.1  rpaulo 		    rt2661_get_rssi(sc, desc->rssi));
   1272  1.1  rpaulo 
   1273  1.1  rpaulo 		/* node is no longer needed */
   1274  1.1  rpaulo 		ieee80211_free_node(ni);
   1275  1.1  rpaulo 
   1276  1.1  rpaulo skip:		desc->flags |= htole32(RT2661_RX_BUSY);
   1277  1.1  rpaulo 
   1278  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
   1279  1.1  rpaulo 		    sc->rxq.cur * RT2661_RX_DESC_SIZE, RT2661_RX_DESC_SIZE,
   1280  1.1  rpaulo 		    BUS_DMASYNC_PREWRITE);
   1281  1.1  rpaulo 
   1282  1.1  rpaulo 		DPRINTFN(15, ("rx intr idx=%u\n", sc->rxq.cur));
   1283  1.1  rpaulo 
   1284  1.1  rpaulo 		sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT;
   1285  1.1  rpaulo 	}
   1286  1.1  rpaulo 
   1287  1.1  rpaulo 	/*
   1288  1.1  rpaulo 	 * In HostAP mode, ieee80211_input() will enqueue packets in if_snd
   1289  1.1  rpaulo 	 * without calling if_start().
   1290  1.1  rpaulo 	 */
   1291  1.1  rpaulo 	if (!IFQ_IS_EMPTY(&ifp->if_snd) && !(ifp->if_flags & IFF_OACTIVE))
   1292  1.1  rpaulo 		rt2661_start(ifp);
   1293  1.1  rpaulo }
   1294  1.1  rpaulo 
   1295  1.1  rpaulo /* ARGSUSED */
   1296  1.1  rpaulo static void
   1297  1.1  rpaulo rt2661_mcu_beacon_expire(struct rt2661_softc *sc)
   1298  1.1  rpaulo {
   1299  1.1  rpaulo 	/* do nothing */
   1300  1.1  rpaulo }
   1301  1.1  rpaulo 
   1302  1.1  rpaulo static void
   1303  1.1  rpaulo rt2661_mcu_wakeup(struct rt2661_softc *sc)
   1304  1.1  rpaulo {
   1305  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16);
   1306  1.1  rpaulo 
   1307  1.1  rpaulo 	RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7);
   1308  1.1  rpaulo 	RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18);
   1309  1.1  rpaulo 	RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20);
   1310  1.1  rpaulo 
   1311  1.1  rpaulo 	/* send wakeup command to MCU */
   1312  1.1  rpaulo 	rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0);
   1313  1.1  rpaulo }
   1314  1.1  rpaulo 
   1315  1.1  rpaulo static void
   1316  1.1  rpaulo rt2661_mcu_cmd_intr(struct rt2661_softc *sc)
   1317  1.1  rpaulo {
   1318  1.1  rpaulo 	RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR);
   1319  1.1  rpaulo 	RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
   1320  1.1  rpaulo }
   1321  1.1  rpaulo 
   1322  1.1  rpaulo int
   1323  1.1  rpaulo rt2661_intr(void *arg)
   1324  1.1  rpaulo {
   1325  1.1  rpaulo 	struct rt2661_softc *sc = arg;
   1326  1.1  rpaulo 	struct ifnet *ifp = &sc->sc_if;
   1327  1.1  rpaulo 	uint32_t r1, r2;
   1328  1.1  rpaulo 
   1329  1.1  rpaulo 	/* disable MAC and MCU interrupts */
   1330  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
   1331  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
   1332  1.1  rpaulo 
   1333  1.1  rpaulo 	/* don't re-enable interrupts if we're shutting down */
   1334  1.1  rpaulo 	if (!(ifp->if_flags & IFF_RUNNING))
   1335  1.1  rpaulo 		return 0;
   1336  1.1  rpaulo 
   1337  1.1  rpaulo 	r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR);
   1338  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1);
   1339  1.1  rpaulo 
   1340  1.1  rpaulo 	r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR);
   1341  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2);
   1342  1.1  rpaulo 
   1343  1.1  rpaulo 	if (r1 & RT2661_MGT_DONE)
   1344  1.1  rpaulo 		rt2661_tx_dma_intr(sc, &sc->mgtq);
   1345  1.1  rpaulo 
   1346  1.1  rpaulo 	if (r1 & RT2661_RX_DONE)
   1347  1.1  rpaulo 		rt2661_rx_intr(sc);
   1348  1.1  rpaulo 
   1349  1.1  rpaulo 	if (r1 & RT2661_TX0_DMA_DONE)
   1350  1.1  rpaulo 		rt2661_tx_dma_intr(sc, &sc->txq[0]);
   1351  1.1  rpaulo 
   1352  1.1  rpaulo 	if (r1 & RT2661_TX1_DMA_DONE)
   1353  1.1  rpaulo 		rt2661_tx_dma_intr(sc, &sc->txq[1]);
   1354  1.1  rpaulo 
   1355  1.1  rpaulo 	if (r1 & RT2661_TX2_DMA_DONE)
   1356  1.1  rpaulo 		rt2661_tx_dma_intr(sc, &sc->txq[2]);
   1357  1.1  rpaulo 
   1358  1.1  rpaulo 	if (r1 & RT2661_TX3_DMA_DONE)
   1359  1.1  rpaulo 		rt2661_tx_dma_intr(sc, &sc->txq[3]);
   1360  1.1  rpaulo 
   1361  1.1  rpaulo 	if (r1 & RT2661_TX_DONE)
   1362  1.1  rpaulo 		rt2661_tx_intr(sc);
   1363  1.1  rpaulo 
   1364  1.1  rpaulo 	if (r2 & RT2661_MCU_CMD_DONE)
   1365  1.1  rpaulo 		rt2661_mcu_cmd_intr(sc);
   1366  1.1  rpaulo 
   1367  1.1  rpaulo 	if (r2 & RT2661_MCU_BEACON_EXPIRE)
   1368  1.1  rpaulo 		rt2661_mcu_beacon_expire(sc);
   1369  1.1  rpaulo 
   1370  1.1  rpaulo 	if (r2 & RT2661_MCU_WAKEUP)
   1371  1.1  rpaulo 		rt2661_mcu_wakeup(sc);
   1372  1.1  rpaulo 
   1373  1.1  rpaulo 	/* re-enable MAC and MCU interrupts */
   1374  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
   1375  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
   1376  1.1  rpaulo 
   1377  1.1  rpaulo 	return 1;
   1378  1.1  rpaulo }
   1379  1.1  rpaulo 
   1380  1.1  rpaulo /* quickly determine if a given rate is CCK or OFDM */
   1381  1.1  rpaulo #define RAL_RATE_IS_OFDM(rate) ((rate) >= 12 && (rate) != 22)
   1382  1.1  rpaulo 
   1383  1.1  rpaulo #define RAL_ACK_SIZE	14	/* 10 + 4(FCS) */
   1384  1.1  rpaulo #define RAL_CTS_SIZE	14	/* 10 + 4(FCS) */
   1385  1.1  rpaulo 
   1386  1.1  rpaulo #define RAL_SIFS	10	/* us */
   1387  1.1  rpaulo 
   1388  1.1  rpaulo /*
   1389  1.1  rpaulo  * This function is only used by the Rx radiotap code. It returns the rate at
   1390  1.1  rpaulo  * which a given frame was received.
   1391  1.1  rpaulo  */
   1392  1.1  rpaulo #if NBPFILTER > 0
   1393  1.1  rpaulo static uint8_t
   1394  1.1  rpaulo rt2661_rxrate(struct rt2661_rx_desc *desc)
   1395  1.1  rpaulo {
   1396  1.1  rpaulo 	if (le32toh(desc->flags) & RT2661_RX_OFDM) {
   1397  1.1  rpaulo 		/* reverse function of rt2661_plcp_signal */
   1398  1.1  rpaulo 		switch (desc->rate & 0xf) {
   1399  1.1  rpaulo 		case 0xb:	return 12;
   1400  1.1  rpaulo 		case 0xf:	return 18;
   1401  1.1  rpaulo 		case 0xa:	return 24;
   1402  1.1  rpaulo 		case 0xe:	return 36;
   1403  1.1  rpaulo 		case 0x9:	return 48;
   1404  1.1  rpaulo 		case 0xd:	return 72;
   1405  1.1  rpaulo 		case 0x8:	return 96;
   1406  1.1  rpaulo 		case 0xc:	return 108;
   1407  1.1  rpaulo 		}
   1408  1.1  rpaulo 	} else {
   1409  1.1  rpaulo 		if (desc->rate == 10)
   1410  1.1  rpaulo 			return 2;
   1411  1.1  rpaulo 		if (desc->rate == 20)
   1412  1.1  rpaulo 			return 4;
   1413  1.1  rpaulo 		if (desc->rate == 55)
   1414  1.1  rpaulo 			return 11;
   1415  1.1  rpaulo 		if (desc->rate == 110)
   1416  1.1  rpaulo 			return 22;
   1417  1.1  rpaulo 	}
   1418  1.1  rpaulo 	return 2;	/* should not get there */
   1419  1.1  rpaulo }
   1420  1.1  rpaulo #endif
   1421  1.1  rpaulo 
   1422  1.1  rpaulo /*
   1423  1.1  rpaulo  * Return the expected ack rate for a frame transmitted at rate `rate'.
   1424  1.1  rpaulo  * XXX: this should depend on the destination node basic rate set.
   1425  1.1  rpaulo  */
   1426  1.1  rpaulo static int
   1427  1.1  rpaulo rt2661_ack_rate(struct ieee80211com *ic, int rate)
   1428  1.1  rpaulo {
   1429  1.1  rpaulo 	switch (rate) {
   1430  1.1  rpaulo 	/* CCK rates */
   1431  1.1  rpaulo 	case 2:
   1432  1.1  rpaulo 		return 2;
   1433  1.1  rpaulo 	case 4:
   1434  1.1  rpaulo 	case 11:
   1435  1.1  rpaulo 	case 22:
   1436  1.1  rpaulo 		return (ic->ic_curmode == IEEE80211_MODE_11B) ? 4 : rate;
   1437  1.1  rpaulo 
   1438  1.1  rpaulo 	/* OFDM rates */
   1439  1.1  rpaulo 	case 12:
   1440  1.1  rpaulo 	case 18:
   1441  1.1  rpaulo 		return 12;
   1442  1.1  rpaulo 	case 24:
   1443  1.1  rpaulo 	case 36:
   1444  1.1  rpaulo 		return 24;
   1445  1.1  rpaulo 	case 48:
   1446  1.1  rpaulo 	case 72:
   1447  1.1  rpaulo 	case 96:
   1448  1.1  rpaulo 	case 108:
   1449  1.1  rpaulo 		return 48;
   1450  1.1  rpaulo 	}
   1451  1.1  rpaulo 
   1452  1.1  rpaulo 	/* default to 1Mbps */
   1453  1.1  rpaulo 	return 2;
   1454  1.1  rpaulo }
   1455  1.1  rpaulo 
   1456  1.1  rpaulo /*
   1457  1.1  rpaulo  * Compute the duration (in us) needed to transmit `len' bytes at rate `rate'.
   1458  1.1  rpaulo  * The function automatically determines the operating mode depending on the
   1459  1.1  rpaulo  * given rate. `flags' indicates whether short preamble is in use or not.
   1460  1.1  rpaulo  */
   1461  1.1  rpaulo static uint16_t
   1462  1.1  rpaulo rt2661_txtime(int len, int rate, uint32_t flags)
   1463  1.1  rpaulo {
   1464  1.1  rpaulo 	uint16_t txtime;
   1465  1.1  rpaulo 
   1466  1.1  rpaulo 	if (RAL_RATE_IS_OFDM(rate)) {
   1467  1.1  rpaulo 		/* IEEE Std 802.11a-1999, pp. 37 */
   1468  1.1  rpaulo 		txtime = (8 + 4 * len + 3 + rate - 1) / rate;
   1469  1.1  rpaulo 		txtime = 16 + 4 + 4 * txtime + 6;
   1470  1.1  rpaulo 	} else {
   1471  1.1  rpaulo 		/* IEEE Std 802.11b-1999, pp. 28 */
   1472  1.1  rpaulo 		txtime = (16 * len + rate - 1) / rate;
   1473  1.1  rpaulo 		if (rate != 2 && (flags & IEEE80211_F_SHPREAMBLE))
   1474  1.1  rpaulo 			txtime +=  72 + 24;
   1475  1.1  rpaulo 		else
   1476  1.1  rpaulo 			txtime += 144 + 48;
   1477  1.1  rpaulo 	}
   1478  1.1  rpaulo 	return txtime;
   1479  1.1  rpaulo }
   1480  1.1  rpaulo 
   1481  1.1  rpaulo static uint8_t
   1482  1.1  rpaulo rt2661_plcp_signal(int rate)
   1483  1.1  rpaulo {
   1484  1.1  rpaulo 	switch (rate) {
   1485  1.1  rpaulo 	/* CCK rates (returned values are device-dependent) */
   1486  1.1  rpaulo 	case 2:		return 0x0;
   1487  1.1  rpaulo 	case 4:		return 0x1;
   1488  1.1  rpaulo 	case 11:	return 0x2;
   1489  1.1  rpaulo 	case 22:	return 0x3;
   1490  1.1  rpaulo 
   1491  1.1  rpaulo 	/* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
   1492  1.1  rpaulo 	case 12:	return 0xb;
   1493  1.1  rpaulo 	case 18:	return 0xf;
   1494  1.1  rpaulo 	case 24:	return 0xa;
   1495  1.1  rpaulo 	case 36:	return 0xe;
   1496  1.1  rpaulo 	case 48:	return 0x9;
   1497  1.1  rpaulo 	case 72:	return 0xd;
   1498  1.1  rpaulo 	case 96:	return 0x8;
   1499  1.1  rpaulo 	case 108:	return 0xc;
   1500  1.1  rpaulo 
   1501  1.1  rpaulo 	/* unsupported rates (should not get there) */
   1502  1.1  rpaulo 	default:	return 0xff;
   1503  1.1  rpaulo 	}
   1504  1.1  rpaulo }
   1505  1.1  rpaulo 
   1506  1.1  rpaulo static void
   1507  1.1  rpaulo rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc,
   1508  1.1  rpaulo     uint32_t flags, uint16_t xflags, int len, int rate,
   1509  1.1  rpaulo     const bus_dma_segment_t *segs, int nsegs, int ac)
   1510  1.1  rpaulo {
   1511  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1512  1.1  rpaulo 	uint16_t plcp_length;
   1513  1.1  rpaulo 	int i, remainder;
   1514  1.1  rpaulo 
   1515  1.1  rpaulo 	desc->flags = htole32(flags);
   1516  1.1  rpaulo 	desc->flags |= htole32(len << 16);
   1517  1.1  rpaulo 	desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID);
   1518  1.1  rpaulo 
   1519  1.1  rpaulo 	desc->xflags = htole16(xflags);
   1520  1.1  rpaulo 	desc->xflags |= htole16(nsegs << 13);
   1521  1.1  rpaulo 
   1522  1.1  rpaulo 	desc->wme = htole16(
   1523  1.1  rpaulo 	    RT2661_QID(ac) |
   1524  1.1  rpaulo 	    RT2661_AIFSN(2) |
   1525  1.1  rpaulo 	    RT2661_LOGCWMIN(4) |
   1526  1.1  rpaulo 	    RT2661_LOGCWMAX(10));
   1527  1.1  rpaulo 
   1528  1.1  rpaulo 	/*
   1529  1.1  rpaulo 	 * Remember in which queue this frame was sent. This field is driver
   1530  1.1  rpaulo 	 * private data only. It will be made available by the NIC in STA_CSR4
   1531  1.1  rpaulo 	 * on Tx interrupts.
   1532  1.1  rpaulo 	 */
   1533  1.1  rpaulo 	desc->qid = ac;
   1534  1.1  rpaulo 
   1535  1.1  rpaulo 	/* setup PLCP fields */
   1536  1.1  rpaulo 	desc->plcp_signal  = rt2661_plcp_signal(rate);
   1537  1.1  rpaulo 	desc->plcp_service = 4;
   1538  1.1  rpaulo 
   1539  1.1  rpaulo 	len += IEEE80211_CRC_LEN;
   1540  1.1  rpaulo 	if (RAL_RATE_IS_OFDM(rate)) {
   1541  1.1  rpaulo 		desc->flags |= htole32(RT2661_TX_OFDM);
   1542  1.1  rpaulo 
   1543  1.1  rpaulo 		plcp_length = len & 0xfff;
   1544  1.1  rpaulo 		desc->plcp_length_hi = plcp_length >> 6;
   1545  1.1  rpaulo 		desc->plcp_length_lo = plcp_length & 0x3f;
   1546  1.1  rpaulo 	} else {
   1547  1.1  rpaulo 		plcp_length = (16 * len + rate - 1) / rate;
   1548  1.1  rpaulo 		if (rate == 22) {
   1549  1.1  rpaulo 			remainder = (16 * len) % 22;
   1550  1.1  rpaulo 			if (remainder != 0 && remainder < 7)
   1551  1.1  rpaulo 				desc->plcp_service |= RT2661_PLCP_LENGEXT;
   1552  1.1  rpaulo 		}
   1553  1.1  rpaulo 		desc->plcp_length_hi = plcp_length >> 8;
   1554  1.1  rpaulo 		desc->plcp_length_lo = plcp_length & 0xff;
   1555  1.1  rpaulo 
   1556  1.1  rpaulo 		if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE))
   1557  1.1  rpaulo 			desc->plcp_signal |= 0x08;
   1558  1.1  rpaulo 	}
   1559  1.1  rpaulo 
   1560  1.1  rpaulo 	/* RT2x61 supports scatter with up to 5 segments */
   1561  1.1  rpaulo 	for (i = 0; i < nsegs; i++) {
   1562  1.1  rpaulo 		desc->addr[i] = htole32(segs[i].ds_addr);
   1563  1.1  rpaulo 		desc->len [i] = htole16(segs[i].ds_len);
   1564  1.1  rpaulo 	}
   1565  1.1  rpaulo }
   1566  1.1  rpaulo 
   1567  1.1  rpaulo static int
   1568  1.1  rpaulo rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0,
   1569  1.1  rpaulo     struct ieee80211_node *ni)
   1570  1.1  rpaulo {
   1571  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1572  1.1  rpaulo 	struct rt2661_tx_desc *desc;
   1573  1.1  rpaulo 	struct rt2661_tx_data *data;
   1574  1.1  rpaulo 	struct ieee80211_frame *wh;
   1575  1.1  rpaulo 	uint16_t dur;
   1576  1.1  rpaulo 	uint32_t flags = 0;
   1577  1.1  rpaulo 	int rate, error;
   1578  1.1  rpaulo 
   1579  1.1  rpaulo 	desc = &sc->mgtq.desc[sc->mgtq.cur];
   1580  1.1  rpaulo 	data = &sc->mgtq.data[sc->mgtq.cur];
   1581  1.1  rpaulo 
   1582  1.1  rpaulo 	/* send mgt frames at the lowest available rate */
   1583  1.1  rpaulo 	rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_curchan) ? 12 : 2;
   1584  1.1  rpaulo 
   1585  1.1  rpaulo 	error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
   1586  1.1  rpaulo 	    BUS_DMA_NOWAIT);
   1587  1.1  rpaulo 	if (error != 0) {
   1588  1.1  rpaulo 		printf("%s: could not map mbuf (error %d)\n",
   1589  1.1  rpaulo 		    sc->sc_dev.dv_xname, error);
   1590  1.1  rpaulo 		m_freem(m0);
   1591  1.1  rpaulo 		return error;
   1592  1.1  rpaulo 	}
   1593  1.1  rpaulo 
   1594  1.1  rpaulo #if NBPFILTER > 0
   1595  1.1  rpaulo 	if (sc->sc_drvbpf != NULL) {
   1596  1.1  rpaulo 		struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
   1597  1.1  rpaulo 
   1598  1.1  rpaulo 		tap->wt_flags = 0;
   1599  1.1  rpaulo 		tap->wt_rate = rate;
   1600  1.1  rpaulo 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   1601  1.1  rpaulo 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   1602  1.1  rpaulo 
   1603  1.1  rpaulo 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m0);
   1604  1.1  rpaulo 	}
   1605  1.1  rpaulo #endif
   1606  1.1  rpaulo 
   1607  1.1  rpaulo 	data->m = m0;
   1608  1.1  rpaulo 	data->ni = ni;
   1609  1.1  rpaulo 
   1610  1.1  rpaulo 	wh = mtod(m0, struct ieee80211_frame *);
   1611  1.1  rpaulo 
   1612  1.1  rpaulo 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
   1613  1.1  rpaulo 		flags |= RT2661_TX_NEED_ACK;
   1614  1.1  rpaulo 
   1615  1.1  rpaulo 		dur = rt2661_txtime(RAL_ACK_SIZE, rate, ic->ic_flags) +
   1616  1.1  rpaulo 		    RAL_SIFS;
   1617  1.1  rpaulo 		*(uint16_t *)wh->i_dur = htole16(dur);
   1618  1.1  rpaulo 
   1619  1.1  rpaulo 		/* tell hardware to add timestamp in probe responses */
   1620  1.1  rpaulo 		if ((wh->i_fc[0] &
   1621  1.1  rpaulo 		    (IEEE80211_FC0_TYPE_MASK | IEEE80211_FC0_SUBTYPE_MASK)) ==
   1622  1.1  rpaulo 		    (IEEE80211_FC0_TYPE_MGT | IEEE80211_FC0_SUBTYPE_PROBE_RESP))
   1623  1.1  rpaulo 			flags |= RT2661_TX_TIMESTAMP;
   1624  1.1  rpaulo 	}
   1625  1.1  rpaulo 
   1626  1.1  rpaulo 	rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */,
   1627  1.1  rpaulo 	    m0->m_pkthdr.len, rate, data->map->dm_segs, data->map->dm_nsegs,
   1628  1.1  rpaulo 	    RT2661_QID_MGT);
   1629  1.1  rpaulo 
   1630  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, data->map, 0, data->map->dm_mapsize,
   1631  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
   1632  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, sc->mgtq.map,
   1633  1.1  rpaulo 	    sc->mgtq.cur * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
   1634  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
   1635  1.1  rpaulo 
   1636  1.1  rpaulo 	DPRINTFN(10, ("sending mgt frame len=%u idx=%u rate=%u\n",
   1637  1.1  rpaulo 	    m0->m_pkthdr.len, sc->mgtq.cur, rate));
   1638  1.1  rpaulo 
   1639  1.1  rpaulo 	/* kick mgt */
   1640  1.1  rpaulo 	sc->mgtq.queued++;
   1641  1.1  rpaulo 	sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT;
   1642  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT);
   1643  1.1  rpaulo 
   1644  1.1  rpaulo 	return 0;
   1645  1.1  rpaulo }
   1646  1.1  rpaulo 
   1647  1.1  rpaulo /*
   1648  1.1  rpaulo  * Build a RTS control frame.
   1649  1.1  rpaulo  */
   1650  1.1  rpaulo static struct mbuf *
   1651  1.1  rpaulo rt2661_get_rts(struct rt2661_softc *sc, struct ieee80211_frame *wh,
   1652  1.1  rpaulo     uint16_t dur)
   1653  1.1  rpaulo {
   1654  1.1  rpaulo 	struct ieee80211_frame_rts *rts;
   1655  1.1  rpaulo 	struct mbuf *m;
   1656  1.1  rpaulo 
   1657  1.1  rpaulo 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1658  1.1  rpaulo 	if (m == NULL) {
   1659  1.1  rpaulo 		sc->sc_ic.ic_stats.is_tx_nobuf++;
   1660  1.1  rpaulo 		printf("%s: could not allocate RTS frame\n",
   1661  1.1  rpaulo 		    sc->sc_dev.dv_xname);
   1662  1.1  rpaulo 		return NULL;
   1663  1.1  rpaulo 	}
   1664  1.1  rpaulo 
   1665  1.1  rpaulo 	rts = mtod(m, struct ieee80211_frame_rts *);
   1666  1.1  rpaulo 
   1667  1.1  rpaulo 	rts->i_fc[0] = IEEE80211_FC0_VERSION_0 | IEEE80211_FC0_TYPE_CTL |
   1668  1.1  rpaulo 	    IEEE80211_FC0_SUBTYPE_RTS;
   1669  1.1  rpaulo 	rts->i_fc[1] = IEEE80211_FC1_DIR_NODS;
   1670  1.1  rpaulo 	*(uint16_t *)rts->i_dur = htole16(dur);
   1671  1.1  rpaulo 	IEEE80211_ADDR_COPY(rts->i_ra, wh->i_addr1);
   1672  1.1  rpaulo 	IEEE80211_ADDR_COPY(rts->i_ta, wh->i_addr2);
   1673  1.1  rpaulo 
   1674  1.1  rpaulo 	m->m_pkthdr.len = m->m_len = sizeof (struct ieee80211_frame_rts);
   1675  1.1  rpaulo 
   1676  1.1  rpaulo 	return m;
   1677  1.1  rpaulo }
   1678  1.1  rpaulo 
   1679  1.1  rpaulo static int
   1680  1.1  rpaulo rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0,
   1681  1.1  rpaulo     struct ieee80211_node *ni, int ac)
   1682  1.1  rpaulo {
   1683  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1684  1.1  rpaulo 	struct rt2661_tx_ring *txq = &sc->txq[ac];
   1685  1.1  rpaulo 	struct rt2661_tx_desc *desc;
   1686  1.1  rpaulo 	struct rt2661_tx_data *data;
   1687  1.1  rpaulo 	struct rt2661_node *rn;
   1688  1.1  rpaulo 	struct ieee80211_rateset *rs;
   1689  1.1  rpaulo 	struct ieee80211_frame *wh;
   1690  1.1  rpaulo 	struct ieee80211_key *k;
   1691  1.1  rpaulo 	struct mbuf *mnew;
   1692  1.1  rpaulo 	uint16_t dur;
   1693  1.1  rpaulo 	uint32_t flags = 0;
   1694  1.1  rpaulo 	int rate, error;
   1695  1.1  rpaulo 
   1696  1.1  rpaulo 	wh = mtod(m0, struct ieee80211_frame *);
   1697  1.1  rpaulo 
   1698  1.1  rpaulo 	if (ic->ic_fixed_rate != IEEE80211_FIXED_RATE_NONE) {
   1699  1.1  rpaulo 		rs = &ic->ic_sup_rates[ic->ic_curmode];
   1700  1.1  rpaulo 		rate = rs->rs_rates[ic->ic_fixed_rate];
   1701  1.1  rpaulo 	} else {
   1702  1.1  rpaulo 		rs = &ni->ni_rates;
   1703  1.1  rpaulo 		rn = (struct rt2661_node *)ni;
   1704  1.1  rpaulo 		ni->ni_txrate = ieee80211_rssadapt_choose(&rn->rssadapt, rs,
   1705  1.1  rpaulo 		    wh, m0->m_pkthdr.len, -1, NULL, 0);
   1706  1.1  rpaulo 		rate = rs->rs_rates[ni->ni_txrate];
   1707  1.1  rpaulo 	}
   1708  1.1  rpaulo 	rate &= IEEE80211_RATE_VAL;
   1709  1.1  rpaulo 
   1710  1.1  rpaulo 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   1711  1.1  rpaulo 		k = ieee80211_crypto_encap(ic, ni, m0);
   1712  1.1  rpaulo 		if (k == NULL) {
   1713  1.1  rpaulo 			m_freem(m0);
   1714  1.1  rpaulo 			return ENOBUFS;
   1715  1.1  rpaulo 		}
   1716  1.1  rpaulo 
   1717  1.1  rpaulo 		/* packet header may have moved, reset our local pointer */
   1718  1.1  rpaulo 		wh = mtod(m0, struct ieee80211_frame *);
   1719  1.1  rpaulo 	}
   1720  1.1  rpaulo 
   1721  1.1  rpaulo 	/*
   1722  1.1  rpaulo 	 * IEEE Std 802.11-1999, pp 82: "A STA shall use an RTS/CTS exchange
   1723  1.1  rpaulo 	 * for directed frames only when the length of the MPDU is greater
   1724  1.1  rpaulo 	 * than the length threshold indicated by [...]" ic_rtsthreshold.
   1725  1.1  rpaulo 	 */
   1726  1.1  rpaulo 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   1727  1.1  rpaulo 	    m0->m_pkthdr.len > ic->ic_rtsthreshold) {
   1728  1.1  rpaulo 		struct mbuf *m;
   1729  1.1  rpaulo 		int rtsrate, ackrate;
   1730  1.1  rpaulo 
   1731  1.1  rpaulo 		rtsrate = IEEE80211_IS_CHAN_5GHZ(ic->ic_curchan) ? 12 : 2;
   1732  1.1  rpaulo 		ackrate = rt2661_ack_rate(ic, rate);
   1733  1.1  rpaulo 
   1734  1.1  rpaulo 		dur = rt2661_txtime(m0->m_pkthdr.len + 4, rate, ic->ic_flags) +
   1735  1.1  rpaulo 		      rt2661_txtime(RAL_CTS_SIZE, rtsrate, ic->ic_flags) +
   1736  1.1  rpaulo 		      rt2661_txtime(RAL_ACK_SIZE, ackrate, ic->ic_flags) +
   1737  1.1  rpaulo 		      3 * RAL_SIFS;
   1738  1.1  rpaulo 
   1739  1.1  rpaulo 		m = rt2661_get_rts(sc, wh, dur);
   1740  1.1  rpaulo 
   1741  1.1  rpaulo 		desc = &txq->desc[txq->cur];
   1742  1.1  rpaulo 		data = &txq->data[txq->cur];
   1743  1.1  rpaulo 
   1744  1.1  rpaulo 		error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m,
   1745  1.1  rpaulo 		    BUS_DMA_NOWAIT);
   1746  1.1  rpaulo 		if (error != 0) {
   1747  1.1  rpaulo 			printf("%s: could not map mbuf (error %d)\n",
   1748  1.1  rpaulo 			    sc->sc_dev.dv_xname, error);
   1749  1.1  rpaulo 			m_freem(m);
   1750  1.1  rpaulo 			m_freem(m0);
   1751  1.1  rpaulo 			return error;
   1752  1.1  rpaulo 		}
   1753  1.1  rpaulo 
   1754  1.1  rpaulo 		/* avoid multiple free() of the same node for each fragment */
   1755  1.1  rpaulo 		ieee80211_ref_node(ni);
   1756  1.1  rpaulo 
   1757  1.1  rpaulo 		data->m = m;
   1758  1.1  rpaulo 		data->ni = ni;
   1759  1.1  rpaulo 
   1760  1.1  rpaulo 		/* RTS frames are not taken into account for rssadapt */
   1761  1.1  rpaulo 		data->id.id_node = NULL;
   1762  1.1  rpaulo 
   1763  1.1  rpaulo 		rt2661_setup_tx_desc(sc, desc, RT2661_TX_NEED_ACK |
   1764  1.1  rpaulo 		    RT2661_TX_MORE_FRAG, 0, m->m_pkthdr.len, rtsrate,
   1765  1.1  rpaulo 		    data->map->dm_segs, data->map->dm_nsegs, ac);
   1766  1.1  rpaulo 
   1767  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, data->map, 0,
   1768  1.1  rpaulo 		    data->map->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1769  1.1  rpaulo 		bus_dmamap_sync(sc->sc_dmat, txq->map,
   1770  1.1  rpaulo 		    txq->cur * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
   1771  1.1  rpaulo 		    BUS_DMASYNC_PREWRITE);
   1772  1.1  rpaulo 
   1773  1.1  rpaulo 		txq->queued++;
   1774  1.1  rpaulo 		txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
   1775  1.1  rpaulo 
   1776  1.1  rpaulo 		/*
   1777  1.1  rpaulo 		 * IEEE Std 802.11-1999: when an RTS/CTS exchange is used, the
   1778  1.1  rpaulo 		 * asynchronous data frame shall be transmitted after the CTS
   1779  1.1  rpaulo 		 * frame and a SIFS period.
   1780  1.1  rpaulo 		 */
   1781  1.1  rpaulo 		flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS;
   1782  1.1  rpaulo 	}
   1783  1.1  rpaulo 
   1784  1.1  rpaulo 	data = &txq->data[txq->cur];
   1785  1.1  rpaulo 	desc = &txq->desc[txq->cur];
   1786  1.1  rpaulo 
   1787  1.1  rpaulo 	error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
   1788  1.1  rpaulo 	    BUS_DMA_NOWAIT);
   1789  1.1  rpaulo 	if (error != 0 && error != EFBIG) {
   1790  1.1  rpaulo 		printf("%s: could not map mbuf (error %d)\n",
   1791  1.1  rpaulo 		    sc->sc_dev.dv_xname, error);
   1792  1.1  rpaulo 		m_freem(m0);
   1793  1.1  rpaulo 		return error;
   1794  1.1  rpaulo 	}
   1795  1.1  rpaulo 	if (error != 0) {
   1796  1.1  rpaulo 		/* too many fragments, linearize */
   1797  1.1  rpaulo 
   1798  1.1  rpaulo 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1799  1.1  rpaulo 		if (mnew == NULL) {
   1800  1.1  rpaulo 			m_freem(m0);
   1801  1.1  rpaulo 			return ENOMEM;
   1802  1.1  rpaulo 		}
   1803  1.1  rpaulo 
   1804  1.1  rpaulo 		M_COPY_PKTHDR(mnew, m0);
   1805  1.1  rpaulo 		if (m0->m_pkthdr.len > MHLEN) {
   1806  1.1  rpaulo 			MCLGET(mnew, M_DONTWAIT);
   1807  1.1  rpaulo 			if (!(mnew->m_flags & M_EXT)) {
   1808  1.1  rpaulo 				m_freem(m0);
   1809  1.1  rpaulo 				m_freem(mnew);
   1810  1.1  rpaulo 				return ENOMEM;
   1811  1.1  rpaulo 			}
   1812  1.1  rpaulo 		}
   1813  1.1  rpaulo 
   1814  1.1  rpaulo 		m_copydata(m0, 0, m0->m_pkthdr.len, mtod(mnew, caddr_t));
   1815  1.1  rpaulo 		m_freem(m0);
   1816  1.1  rpaulo 		mnew->m_len = mnew->m_pkthdr.len;
   1817  1.1  rpaulo 		m0 = mnew;
   1818  1.1  rpaulo 
   1819  1.1  rpaulo 		error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
   1820  1.1  rpaulo 		    BUS_DMA_NOWAIT);
   1821  1.1  rpaulo 		if (error != 0) {
   1822  1.1  rpaulo 			printf("%s: could not map mbuf (error %d)\n",
   1823  1.1  rpaulo 			    sc->sc_dev.dv_xname, error);
   1824  1.1  rpaulo 			m_freem(m0);
   1825  1.1  rpaulo 			return error;
   1826  1.1  rpaulo 		}
   1827  1.1  rpaulo 
   1828  1.1  rpaulo 		/* packet header have moved, reset our local pointer */
   1829  1.1  rpaulo 		wh = mtod(m0, struct ieee80211_frame *);
   1830  1.1  rpaulo 	}
   1831  1.1  rpaulo 
   1832  1.1  rpaulo #if NBPFILTER > 0
   1833  1.1  rpaulo 	if (sc->sc_drvbpf != NULL) {
   1834  1.1  rpaulo 		struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
   1835  1.1  rpaulo 
   1836  1.1  rpaulo 		tap->wt_flags = 0;
   1837  1.1  rpaulo 		tap->wt_rate = rate;
   1838  1.1  rpaulo 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   1839  1.1  rpaulo 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   1840  1.1  rpaulo 
   1841  1.1  rpaulo 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m0);
   1842  1.1  rpaulo 	}
   1843  1.1  rpaulo #endif
   1844  1.1  rpaulo 
   1845  1.1  rpaulo 	data->m = m0;
   1846  1.1  rpaulo 	data->ni = ni;
   1847  1.1  rpaulo 
   1848  1.1  rpaulo 	/* remember link conditions for rate adaptation algorithm */
   1849  1.1  rpaulo 	if (ic->ic_fixed_rate == IEEE80211_FIXED_RATE_NONE) {
   1850  1.1  rpaulo 		data->id.id_len = m0->m_pkthdr.len;
   1851  1.1  rpaulo 		data->id.id_rateidx = ni->ni_txrate;
   1852  1.1  rpaulo 		data->id.id_node = ni;
   1853  1.1  rpaulo 		data->id.id_rssi = ni->ni_rssi;
   1854  1.1  rpaulo 	} else
   1855  1.1  rpaulo 		data->id.id_node = NULL;
   1856  1.1  rpaulo 
   1857  1.1  rpaulo 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
   1858  1.1  rpaulo 		flags |= RT2661_TX_NEED_ACK;
   1859  1.1  rpaulo 
   1860  1.1  rpaulo 		dur = rt2661_txtime(RAL_ACK_SIZE, rt2661_ack_rate(ic, rate),
   1861  1.1  rpaulo 		    ic->ic_flags) + RAL_SIFS;
   1862  1.1  rpaulo 		*(uint16_t *)wh->i_dur = htole16(dur);
   1863  1.1  rpaulo 	}
   1864  1.1  rpaulo 
   1865  1.1  rpaulo 	rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate,
   1866  1.1  rpaulo 	    data->map->dm_segs, data->map->dm_nsegs, ac);
   1867  1.1  rpaulo 
   1868  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, data->map, 0, data->map->dm_mapsize,
   1869  1.1  rpaulo 	    BUS_DMASYNC_PREWRITE);
   1870  1.1  rpaulo 	bus_dmamap_sync(sc->sc_dmat, txq->map, txq->cur * RT2661_TX_DESC_SIZE,
   1871  1.1  rpaulo 	    RT2661_TX_DESC_SIZE, BUS_DMASYNC_PREWRITE);
   1872  1.1  rpaulo 
   1873  1.1  rpaulo 	DPRINTFN(10, ("sending data frame len=%u idx=%u rate=%u\n",
   1874  1.1  rpaulo 	    m0->m_pkthdr.len, txq->cur, rate));
   1875  1.1  rpaulo 
   1876  1.1  rpaulo 	/* kick Tx */
   1877  1.1  rpaulo 	txq->queued++;
   1878  1.1  rpaulo 	txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
   1879  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1);
   1880  1.1  rpaulo 
   1881  1.1  rpaulo 	return 0;
   1882  1.1  rpaulo }
   1883  1.1  rpaulo 
   1884  1.1  rpaulo static void
   1885  1.1  rpaulo rt2661_start(struct ifnet *ifp)
   1886  1.1  rpaulo {
   1887  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   1888  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   1889  1.1  rpaulo 	struct mbuf *m0;
   1890  1.1  rpaulo 	struct ether_header *eh;
   1891  1.1  rpaulo 	struct ieee80211_node *ni = NULL;
   1892  1.1  rpaulo 	int ac;
   1893  1.1  rpaulo 
   1894  1.1  rpaulo 	/*
   1895  1.1  rpaulo 	 * net80211 may still try to send management frames even if the
   1896  1.1  rpaulo 	 * IFF_RUNNING flag is not set...
   1897  1.1  rpaulo 	 */
   1898  1.1  rpaulo 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   1899  1.1  rpaulo 		return;
   1900  1.1  rpaulo 
   1901  1.1  rpaulo 	for (;;) {
   1902  1.1  rpaulo 		IF_POLL(&ic->ic_mgtq, m0);
   1903  1.1  rpaulo 		if (m0 != NULL) {
   1904  1.1  rpaulo 			if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) {
   1905  1.1  rpaulo 				ifp->if_flags |= IFF_OACTIVE;
   1906  1.1  rpaulo 				break;
   1907  1.1  rpaulo 			}
   1908  1.1  rpaulo 			IF_DEQUEUE(&ic->ic_mgtq, m0);
   1909  1.1  rpaulo 
   1910  1.1  rpaulo 			ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
   1911  1.1  rpaulo 			m0->m_pkthdr.rcvif = NULL;
   1912  1.1  rpaulo #if NBPFILTER > 0
   1913  1.1  rpaulo 			if (ic->ic_rawbpf != NULL)
   1914  1.1  rpaulo 				bpf_mtap(ic->ic_rawbpf, m0);
   1915  1.1  rpaulo #endif
   1916  1.1  rpaulo 			if (rt2661_tx_mgt(sc, m0, ni) != 0)
   1917  1.1  rpaulo 				break;
   1918  1.1  rpaulo 
   1919  1.1  rpaulo 		} else {
   1920  1.1  rpaulo 			if (ic->ic_state != IEEE80211_S_RUN)
   1921  1.1  rpaulo 				break;
   1922  1.1  rpaulo 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   1923  1.1  rpaulo 			if (m0 == NULL)
   1924  1.1  rpaulo 				break;
   1925  1.1  rpaulo 
   1926  1.1  rpaulo 			if (m0->m_len < sizeof (struct ether_header) &&
   1927  1.1  rpaulo 			    !(m0 = m_pullup(m0, sizeof (struct ether_header))))
   1928  1.1  rpaulo 				continue;
   1929  1.1  rpaulo 
   1930  1.1  rpaulo 			eh = mtod(m0, struct ether_header *);
   1931  1.1  rpaulo 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   1932  1.1  rpaulo 			if (ni == NULL) {
   1933  1.1  rpaulo 				m_freem(m0);
   1934  1.1  rpaulo 				ifp->if_oerrors++;
   1935  1.1  rpaulo 				continue;
   1936  1.1  rpaulo 			}
   1937  1.1  rpaulo 
   1938  1.1  rpaulo 
   1939  1.1  rpaulo 			/* classify mbuf so we can find which tx ring to use */
   1940  1.1  rpaulo 			if (ieee80211_classify(ic, m0, ni) != 0) {
   1941  1.1  rpaulo 				m_freem(m0);
   1942  1.1  rpaulo 				ieee80211_free_node(ni);
   1943  1.1  rpaulo 				ifp->if_oerrors++;
   1944  1.1  rpaulo 				continue;
   1945  1.1  rpaulo 			}
   1946  1.1  rpaulo 
   1947  1.1  rpaulo 			/* no QoS encapsulation for EAPOL frames */
   1948  1.1  rpaulo 			ac = (eh->ether_type != htons(ETHERTYPE_PAE)) ?
   1949  1.1  rpaulo 			    M_WME_GETAC(m0) : WME_AC_BE;
   1950  1.1  rpaulo 
   1951  1.1  rpaulo 			if (sc->txq[0].queued >= RT2661_TX_RING_COUNT - 1) {
   1952  1.1  rpaulo 				/* there is no place left in this ring */
   1953  1.1  rpaulo 				IF_PREPEND(&ifp->if_snd, m0);
   1954  1.1  rpaulo 				ifp->if_flags |= IFF_OACTIVE;
   1955  1.1  rpaulo 				break;
   1956  1.1  rpaulo 			}
   1957  1.1  rpaulo #if NBPFILTER > 0
   1958  1.1  rpaulo 			if (ifp->if_bpf != NULL)
   1959  1.1  rpaulo 				bpf_mtap(ifp->if_bpf, m0);
   1960  1.1  rpaulo #endif
   1961  1.1  rpaulo 			m0 = ieee80211_encap(ic, m0, ni);
   1962  1.1  rpaulo 			if (m0 == NULL) {
   1963  1.1  rpaulo 				ieee80211_free_node(ni);
   1964  1.1  rpaulo 				ifp->if_oerrors++;
   1965  1.1  rpaulo 				continue;
   1966  1.1  rpaulo 			}
   1967  1.1  rpaulo #if NBPFILTER > 0
   1968  1.1  rpaulo 			if (ic->ic_rawbpf != NULL)
   1969  1.1  rpaulo 				bpf_mtap(ic->ic_rawbpf, m0);
   1970  1.1  rpaulo #endif
   1971  1.1  rpaulo 			if (rt2661_tx_data(sc, m0, ni, 0) != 0) {
   1972  1.1  rpaulo 				if (ni != NULL)
   1973  1.1  rpaulo 					ieee80211_free_node(ni);
   1974  1.1  rpaulo 				ifp->if_oerrors++;
   1975  1.1  rpaulo 				break;
   1976  1.1  rpaulo 			}
   1977  1.1  rpaulo 		}
   1978  1.1  rpaulo 
   1979  1.1  rpaulo 		sc->sc_tx_timer = 5;
   1980  1.1  rpaulo 		ifp->if_timer = 1;
   1981  1.1  rpaulo 	}
   1982  1.1  rpaulo }
   1983  1.1  rpaulo 
   1984  1.1  rpaulo static void
   1985  1.1  rpaulo rt2661_watchdog(struct ifnet *ifp)
   1986  1.1  rpaulo {
   1987  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   1988  1.1  rpaulo 
   1989  1.1  rpaulo 	ifp->if_timer = 0;
   1990  1.1  rpaulo 
   1991  1.1  rpaulo 	if (sc->sc_tx_timer > 0) {
   1992  1.1  rpaulo 		if (--sc->sc_tx_timer == 0) {
   1993  1.1  rpaulo 			printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1994  1.1  rpaulo 			rt2661_init(ifp);
   1995  1.1  rpaulo 			ifp->if_oerrors++;
   1996  1.1  rpaulo 			return;
   1997  1.1  rpaulo 		}
   1998  1.1  rpaulo 		ifp->if_timer = 1;
   1999  1.1  rpaulo 	}
   2000  1.1  rpaulo 
   2001  1.1  rpaulo 	ieee80211_watchdog(&sc->sc_ic);
   2002  1.1  rpaulo }
   2003  1.1  rpaulo 
   2004  1.1  rpaulo /*
   2005  1.1  rpaulo  * This function allows for fast channel switching in monitor mode (used by
   2006  1.1  rpaulo  * kismet). In IBSS mode, we must explicitly reset the interface to
   2007  1.1  rpaulo  * generate a new beacon frame.
   2008  1.1  rpaulo  */
   2009  1.1  rpaulo static int
   2010  1.1  rpaulo rt2661_reset(struct ifnet *ifp)
   2011  1.1  rpaulo {
   2012  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   2013  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2014  1.1  rpaulo 
   2015  1.1  rpaulo 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   2016  1.1  rpaulo 		return ENETRESET;
   2017  1.1  rpaulo 
   2018  1.1  rpaulo 	rt2661_set_chan(sc, ic->ic_curchan);
   2019  1.1  rpaulo 
   2020  1.1  rpaulo 	return 0;
   2021  1.1  rpaulo }
   2022  1.1  rpaulo 
   2023  1.1  rpaulo static int
   2024  1.1  rpaulo rt2661_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   2025  1.1  rpaulo {
   2026  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   2027  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2028  1.1  rpaulo 	struct ifreq *ifr;
   2029  1.1  rpaulo 	int s, error = 0;
   2030  1.1  rpaulo 
   2031  1.1  rpaulo 	s = splnet();
   2032  1.1  rpaulo 
   2033  1.1  rpaulo 	switch (cmd) {
   2034  1.1  rpaulo 	case SIOCSIFFLAGS:
   2035  1.1  rpaulo 		if (ifp->if_flags & IFF_UP) {
   2036  1.1  rpaulo 			if (ifp->if_flags & IFF_RUNNING)
   2037  1.1  rpaulo 				rt2661_update_promisc(sc);
   2038  1.1  rpaulo 			else
   2039  1.1  rpaulo 				rt2661_init(ifp);
   2040  1.1  rpaulo 		} else {
   2041  1.1  rpaulo 			if (ifp->if_flags & IFF_RUNNING)
   2042  1.1  rpaulo 				rt2661_stop(ifp, 1);
   2043  1.1  rpaulo 		}
   2044  1.1  rpaulo 		break;
   2045  1.1  rpaulo 
   2046  1.1  rpaulo 	case SIOCADDMULTI:
   2047  1.1  rpaulo 	case SIOCDELMULTI:
   2048  1.1  rpaulo 		ifr = (struct ifreq *)data;
   2049  1.1  rpaulo 		error = (cmd == SIOCADDMULTI) ?
   2050  1.1  rpaulo 		    ether_addmulti(ifr, &sc->sc_ec) :
   2051  1.1  rpaulo 		    ether_delmulti(ifr, &sc->sc_ec);
   2052  1.1  rpaulo 
   2053  1.1  rpaulo 
   2054  1.1  rpaulo 		if (error == ENETRESET)
   2055  1.1  rpaulo 			error = 0;
   2056  1.1  rpaulo 		break;
   2057  1.1  rpaulo 
   2058  1.1  rpaulo 	case SIOCS80211CHANNEL:
   2059  1.1  rpaulo 		/*
   2060  1.1  rpaulo 		 * This allows for fast channel switching in monitor mode
   2061  1.1  rpaulo 		 * (used by kismet). In IBSS mode, we must explicitly reset
   2062  1.1  rpaulo 		 * the interface to generate a new beacon frame.
   2063  1.1  rpaulo 		 */
   2064  1.1  rpaulo 		error = ieee80211_ioctl(ic, cmd, data);
   2065  1.1  rpaulo 		if (error == ENETRESET &&
   2066  1.1  rpaulo 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   2067  1.1  rpaulo 			rt2661_set_chan(sc, ic->ic_ibss_chan);
   2068  1.1  rpaulo 			error = 0;
   2069  1.1  rpaulo 		}
   2070  1.1  rpaulo 		break;
   2071  1.1  rpaulo 
   2072  1.1  rpaulo 	default:
   2073  1.1  rpaulo 		error = ieee80211_ioctl(ic, cmd, data);
   2074  1.1  rpaulo 
   2075  1.1  rpaulo 	}
   2076  1.1  rpaulo 
   2077  1.1  rpaulo 	if (error == ENETRESET) {
   2078  1.1  rpaulo 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2079  1.1  rpaulo 		    (IFF_UP | IFF_RUNNING))
   2080  1.1  rpaulo 			rt2661_init(ifp);
   2081  1.1  rpaulo 		error = 0;
   2082  1.1  rpaulo 	}
   2083  1.1  rpaulo 
   2084  1.1  rpaulo 	splx(s);
   2085  1.1  rpaulo 
   2086  1.1  rpaulo 	return error;
   2087  1.1  rpaulo }
   2088  1.1  rpaulo 
   2089  1.1  rpaulo static void
   2090  1.1  rpaulo rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val)
   2091  1.1  rpaulo {
   2092  1.1  rpaulo 	uint32_t tmp;
   2093  1.1  rpaulo 	int ntries;
   2094  1.1  rpaulo 
   2095  1.1  rpaulo 	for (ntries = 0; ntries < 100; ntries++) {
   2096  1.1  rpaulo 		if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
   2097  1.1  rpaulo 			break;
   2098  1.1  rpaulo 		DELAY(1);
   2099  1.1  rpaulo 	}
   2100  1.1  rpaulo 	if (ntries == 100) {
   2101  1.1  rpaulo 		printf("%s: could not write to BBP\n", sc->sc_dev.dv_xname);
   2102  1.1  rpaulo 		return;
   2103  1.1  rpaulo 	}
   2104  1.1  rpaulo 
   2105  1.1  rpaulo 	tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val;
   2106  1.1  rpaulo 	RAL_WRITE(sc, RT2661_PHY_CSR3, tmp);
   2107  1.1  rpaulo 
   2108  1.1  rpaulo 	DPRINTFN(15, ("BBP R%u <- 0x%02x\n", reg, val));
   2109  1.1  rpaulo }
   2110  1.1  rpaulo 
   2111  1.1  rpaulo static uint8_t
   2112  1.1  rpaulo rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg)
   2113  1.1  rpaulo {
   2114  1.1  rpaulo 	uint32_t val;
   2115  1.1  rpaulo 	int ntries;
   2116  1.1  rpaulo 
   2117  1.1  rpaulo 	for (ntries = 0; ntries < 100; ntries++) {
   2118  1.1  rpaulo 		if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
   2119  1.1  rpaulo 			break;
   2120  1.1  rpaulo 		DELAY(1);
   2121  1.1  rpaulo 	}
   2122  1.1  rpaulo 	if (ntries == 100) {
   2123  1.1  rpaulo 		printf("%s: could not read from BBP\n", sc->sc_dev.dv_xname);
   2124  1.1  rpaulo 		return 0;
   2125  1.1  rpaulo 	}
   2126  1.1  rpaulo 
   2127  1.1  rpaulo 	val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8;
   2128  1.1  rpaulo 	RAL_WRITE(sc, RT2661_PHY_CSR3, val);
   2129  1.1  rpaulo 
   2130  1.1  rpaulo 	for (ntries = 0; ntries < 100; ntries++) {
   2131  1.1  rpaulo 		val = RAL_READ(sc, RT2661_PHY_CSR3);
   2132  1.1  rpaulo 		if (!(val & RT2661_BBP_BUSY))
   2133  1.1  rpaulo 			return val & 0xff;
   2134  1.1  rpaulo 		DELAY(1);
   2135  1.1  rpaulo 	}
   2136  1.1  rpaulo 
   2137  1.1  rpaulo 	printf("%s: could not read from BBP\n", sc->sc_dev.dv_xname);
   2138  1.1  rpaulo 	return 0;
   2139  1.1  rpaulo }
   2140  1.1  rpaulo 
   2141  1.1  rpaulo static void
   2142  1.1  rpaulo rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val)
   2143  1.1  rpaulo {
   2144  1.1  rpaulo 	uint32_t tmp;
   2145  1.1  rpaulo 	int ntries;
   2146  1.1  rpaulo 
   2147  1.1  rpaulo 	for (ntries = 0; ntries < 100; ntries++) {
   2148  1.1  rpaulo 		if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY))
   2149  1.1  rpaulo 			break;
   2150  1.1  rpaulo 		DELAY(1);
   2151  1.1  rpaulo 	}
   2152  1.1  rpaulo 	if (ntries == 100) {
   2153  1.1  rpaulo 		printf("%s: could not write to RF\n", sc->sc_dev.dv_xname);
   2154  1.1  rpaulo 		return;
   2155  1.1  rpaulo 	}
   2156  1.1  rpaulo 
   2157  1.1  rpaulo 	tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 |
   2158  1.1  rpaulo 	    (reg & 3);
   2159  1.1  rpaulo 	RAL_WRITE(sc, RT2661_PHY_CSR4, tmp);
   2160  1.1  rpaulo 
   2161  1.1  rpaulo 	/* remember last written value in sc */
   2162  1.1  rpaulo 	sc->rf_regs[reg] = val;
   2163  1.1  rpaulo 
   2164  1.1  rpaulo 	DPRINTFN(15, ("RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff));
   2165  1.1  rpaulo }
   2166  1.1  rpaulo 
   2167  1.1  rpaulo static int
   2168  1.1  rpaulo rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg)
   2169  1.1  rpaulo {
   2170  1.1  rpaulo 	if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY)
   2171  1.1  rpaulo 		return EIO;	/* there is already a command pending */
   2172  1.1  rpaulo 
   2173  1.1  rpaulo 	RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR,
   2174  1.1  rpaulo 	    RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg);
   2175  1.1  rpaulo 
   2176  1.1  rpaulo 	RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd);
   2177  1.1  rpaulo 
   2178  1.1  rpaulo 	return 0;
   2179  1.1  rpaulo }
   2180  1.1  rpaulo 
   2181  1.1  rpaulo static void
   2182  1.1  rpaulo rt2661_select_antenna(struct rt2661_softc *sc)
   2183  1.1  rpaulo {
   2184  1.1  rpaulo 	uint8_t bbp4, bbp77;
   2185  1.1  rpaulo 	uint32_t tmp;
   2186  1.1  rpaulo 
   2187  1.1  rpaulo 	bbp4  = rt2661_bbp_read(sc,  4);
   2188  1.1  rpaulo 	bbp77 = rt2661_bbp_read(sc, 77);
   2189  1.1  rpaulo 
   2190  1.1  rpaulo 	/* TBD */
   2191  1.1  rpaulo 
   2192  1.1  rpaulo 	/* make sure Rx is disabled before switching antenna */
   2193  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
   2194  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
   2195  1.1  rpaulo 
   2196  1.1  rpaulo 	rt2661_bbp_write(sc,  4, bbp4);
   2197  1.1  rpaulo 	rt2661_bbp_write(sc, 77, bbp77);
   2198  1.1  rpaulo 
   2199  1.1  rpaulo 	/* restore Rx filter */
   2200  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
   2201  1.1  rpaulo }
   2202  1.1  rpaulo 
   2203  1.1  rpaulo /*
   2204  1.1  rpaulo  * Enable multi-rate retries for frames sent at OFDM rates.
   2205  1.1  rpaulo  * In 802.11b/g mode, allow fallback to CCK rates.
   2206  1.1  rpaulo  */
   2207  1.1  rpaulo static void
   2208  1.1  rpaulo rt2661_enable_mrr(struct rt2661_softc *sc)
   2209  1.1  rpaulo {
   2210  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2211  1.1  rpaulo 	uint32_t tmp;
   2212  1.1  rpaulo 
   2213  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
   2214  1.1  rpaulo 
   2215  1.1  rpaulo 	tmp &= ~RT2661_MRR_CCK_FALLBACK;
   2216  1.1  rpaulo 	if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bss->ni_chan))
   2217  1.1  rpaulo 		tmp |= RT2661_MRR_CCK_FALLBACK;
   2218  1.1  rpaulo 	tmp |= RT2661_MRR_ENABLED;
   2219  1.1  rpaulo 
   2220  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
   2221  1.1  rpaulo }
   2222  1.1  rpaulo 
   2223  1.1  rpaulo static void
   2224  1.1  rpaulo rt2661_set_txpreamble(struct rt2661_softc *sc)
   2225  1.1  rpaulo {
   2226  1.1  rpaulo 	uint32_t tmp;
   2227  1.1  rpaulo 
   2228  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
   2229  1.1  rpaulo 
   2230  1.1  rpaulo 	tmp &= ~RT2661_SHORT_PREAMBLE;
   2231  1.1  rpaulo 	if (sc->sc_ic.ic_flags & IEEE80211_F_SHPREAMBLE)
   2232  1.1  rpaulo 		tmp |= RT2661_SHORT_PREAMBLE;
   2233  1.1  rpaulo 
   2234  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
   2235  1.1  rpaulo }
   2236  1.1  rpaulo 
   2237  1.1  rpaulo static void
   2238  1.1  rpaulo rt2661_set_basicrates(struct rt2661_softc *sc,
   2239  1.1  rpaulo     const struct ieee80211_rateset *rs)
   2240  1.1  rpaulo {
   2241  1.1  rpaulo #define RV(r)	((r) & IEEE80211_RATE_VAL)
   2242  1.1  rpaulo 	uint32_t mask = 0;
   2243  1.1  rpaulo 	uint8_t rate;
   2244  1.1  rpaulo 	int i, j;
   2245  1.1  rpaulo 
   2246  1.1  rpaulo 	for (i = 0; i < rs->rs_nrates; i++) {
   2247  1.1  rpaulo 		rate = rs->rs_rates[i];
   2248  1.1  rpaulo 
   2249  1.1  rpaulo 		if (!(rate & IEEE80211_RATE_BASIC))
   2250  1.1  rpaulo 			continue;
   2251  1.1  rpaulo 
   2252  1.1  rpaulo 		/*
   2253  1.1  rpaulo 		 * Find h/w rate index.  We know it exists because the rate
   2254  1.1  rpaulo 		 * set has already been negotiated.
   2255  1.1  rpaulo 		 */
   2256  1.1  rpaulo 		for (j = 0; rt2661_rateset_11g.rs_rates[j] != RV(rate); j++);
   2257  1.1  rpaulo 
   2258  1.1  rpaulo 		mask |= 1 << j;
   2259  1.1  rpaulo 	}
   2260  1.1  rpaulo 
   2261  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR5, mask);
   2262  1.1  rpaulo 
   2263  1.1  rpaulo 	DPRINTF(("Setting basic rate mask to 0x%x\n", mask));
   2264  1.1  rpaulo #undef RV
   2265  1.1  rpaulo }
   2266  1.1  rpaulo 
   2267  1.1  rpaulo /*
   2268  1.1  rpaulo  * Reprogram MAC/BBP to switch to a new band.  Values taken from the reference
   2269  1.1  rpaulo  * driver.
   2270  1.1  rpaulo  */
   2271  1.1  rpaulo static void
   2272  1.1  rpaulo rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c)
   2273  1.1  rpaulo {
   2274  1.1  rpaulo 	uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104;
   2275  1.1  rpaulo 	uint32_t tmp;
   2276  1.1  rpaulo 
   2277  1.1  rpaulo 	/* update all BBP registers that depend on the band */
   2278  1.1  rpaulo 	bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c;
   2279  1.1  rpaulo 	bbp35 = 0x50; bbp97 = 0x48; bbp98  = 0x48;
   2280  1.1  rpaulo 	if (IEEE80211_IS_CHAN_5GHZ(c)) {
   2281  1.1  rpaulo 		bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c;
   2282  1.1  rpaulo 		bbp35 += 0x10; bbp97 += 0x10; bbp98  += 0x10;
   2283  1.1  rpaulo 	}
   2284  1.1  rpaulo 	if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
   2285  1.1  rpaulo 	    (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
   2286  1.1  rpaulo 		bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10;
   2287  1.1  rpaulo 	}
   2288  1.1  rpaulo 
   2289  1.1  rpaulo 	rt2661_bbp_write(sc,  17, bbp17);
   2290  1.1  rpaulo 	rt2661_bbp_write(sc,  96, bbp96);
   2291  1.1  rpaulo 	rt2661_bbp_write(sc, 104, bbp104);
   2292  1.1  rpaulo 
   2293  1.1  rpaulo 	if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
   2294  1.1  rpaulo 	    (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
   2295  1.1  rpaulo 		rt2661_bbp_write(sc, 75, 0x80);
   2296  1.1  rpaulo 		rt2661_bbp_write(sc, 86, 0x80);
   2297  1.1  rpaulo 		rt2661_bbp_write(sc, 88, 0x80);
   2298  1.1  rpaulo 	}
   2299  1.1  rpaulo 
   2300  1.1  rpaulo 	rt2661_bbp_write(sc, 35, bbp35);
   2301  1.1  rpaulo 	rt2661_bbp_write(sc, 97, bbp97);
   2302  1.1  rpaulo 	rt2661_bbp_write(sc, 98, bbp98);
   2303  1.1  rpaulo 
   2304  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_PHY_CSR0);
   2305  1.1  rpaulo 	tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ);
   2306  1.1  rpaulo 	if (IEEE80211_IS_CHAN_2GHZ(c))
   2307  1.1  rpaulo 		tmp |= RT2661_PA_PE_2GHZ;
   2308  1.1  rpaulo 	else
   2309  1.1  rpaulo 		tmp |= RT2661_PA_PE_5GHZ;
   2310  1.1  rpaulo 	RAL_WRITE(sc, RT2661_PHY_CSR0, tmp);
   2311  1.1  rpaulo }
   2312  1.1  rpaulo 
   2313  1.1  rpaulo static void
   2314  1.1  rpaulo rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c)
   2315  1.1  rpaulo {
   2316  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2317  1.1  rpaulo 	const struct rfprog *rfprog;
   2318  1.1  rpaulo 	uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT;
   2319  1.1  rpaulo 	int8_t power;
   2320  1.1  rpaulo 	u_int i, chan;
   2321  1.1  rpaulo 
   2322  1.1  rpaulo 	chan = ieee80211_chan2ieee(ic, c);
   2323  1.1  rpaulo 	if (chan == 0 || chan == IEEE80211_CHAN_ANY)
   2324  1.1  rpaulo 		return;
   2325  1.1  rpaulo 
   2326  1.1  rpaulo 	/* select the appropriate RF settings based on what EEPROM says */
   2327  1.1  rpaulo 	rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2;
   2328  1.1  rpaulo 
   2329  1.1  rpaulo 	/* find the settings for this channel (we know it exists) */
   2330  1.1  rpaulo 	for (i = 0; rfprog[i].chan != chan; i++);
   2331  1.1  rpaulo 
   2332  1.1  rpaulo 	power = sc->txpow[i];
   2333  1.1  rpaulo 	if (power < 0) {
   2334  1.1  rpaulo 		bbp94 += power;
   2335  1.1  rpaulo 		power = 0;
   2336  1.1  rpaulo 	} else if (power > 31) {
   2337  1.1  rpaulo 		bbp94 += power - 31;
   2338  1.1  rpaulo 		power = 31;
   2339  1.1  rpaulo 	}
   2340  1.1  rpaulo 
   2341  1.1  rpaulo 	/*
   2342  1.1  rpaulo 	 * If we are switching from the 2GHz band to the 5GHz band or
   2343  1.1  rpaulo 	 * vice-versa, BBP registers need to be reprogrammed.
   2344  1.1  rpaulo 	 */
   2345  1.1  rpaulo 	if (c->ic_flags != sc->sc_curchan->ic_flags) {
   2346  1.1  rpaulo 		rt2661_select_band(sc, c);
   2347  1.1  rpaulo 		rt2661_select_antenna(sc);
   2348  1.1  rpaulo 	}
   2349  1.1  rpaulo 	sc->sc_curchan = c;
   2350  1.1  rpaulo 
   2351  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
   2352  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
   2353  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
   2354  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
   2355  1.1  rpaulo 
   2356  1.1  rpaulo 	DELAY(200);
   2357  1.1  rpaulo 
   2358  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
   2359  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
   2360  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1);
   2361  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
   2362  1.1  rpaulo 
   2363  1.1  rpaulo 	DELAY(200);
   2364  1.1  rpaulo 
   2365  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
   2366  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
   2367  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
   2368  1.1  rpaulo 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
   2369  1.1  rpaulo 
   2370  1.1  rpaulo 	/* enable smart mode for MIMO-capable RFs */
   2371  1.1  rpaulo 	bbp3 = rt2661_bbp_read(sc, 3);
   2372  1.1  rpaulo 
   2373  1.1  rpaulo 	bbp3 &= ~RT2661_SMART_MODE;
   2374  1.1  rpaulo 	if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529)
   2375  1.1  rpaulo 		bbp3 |= RT2661_SMART_MODE;
   2376  1.1  rpaulo 
   2377  1.1  rpaulo 	rt2661_bbp_write(sc, 3, bbp3);
   2378  1.1  rpaulo 
   2379  1.1  rpaulo 	if (bbp94 != RT2661_BBPR94_DEFAULT)
   2380  1.1  rpaulo 		rt2661_bbp_write(sc, 94, bbp94);
   2381  1.1  rpaulo 
   2382  1.1  rpaulo 	/* 5GHz radio needs a 1ms delay here */
   2383  1.1  rpaulo 	if (IEEE80211_IS_CHAN_5GHZ(c))
   2384  1.1  rpaulo 		DELAY(1000);
   2385  1.1  rpaulo }
   2386  1.1  rpaulo 
   2387  1.1  rpaulo static void
   2388  1.1  rpaulo rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid)
   2389  1.1  rpaulo {
   2390  1.1  rpaulo 	uint32_t tmp;
   2391  1.1  rpaulo 
   2392  1.1  rpaulo 	tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24;
   2393  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR4, tmp);
   2394  1.1  rpaulo 
   2395  1.1  rpaulo 	tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16;
   2396  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR5, tmp);
   2397  1.1  rpaulo }
   2398  1.1  rpaulo 
   2399  1.1  rpaulo static void
   2400  1.1  rpaulo rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr)
   2401  1.1  rpaulo {
   2402  1.1  rpaulo 	uint32_t tmp;
   2403  1.1  rpaulo 
   2404  1.1  rpaulo 	tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24;
   2405  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR2, tmp);
   2406  1.1  rpaulo 
   2407  1.1  rpaulo 	tmp = addr[4] | addr[5] << 8;
   2408  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR3, tmp);
   2409  1.1  rpaulo }
   2410  1.1  rpaulo 
   2411  1.1  rpaulo static void
   2412  1.1  rpaulo rt2661_update_promisc(struct rt2661_softc *sc)
   2413  1.1  rpaulo {
   2414  1.1  rpaulo 	struct ifnet *ifp = sc->sc_ic.ic_ifp;
   2415  1.1  rpaulo 	uint32_t tmp;
   2416  1.1  rpaulo 
   2417  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
   2418  1.1  rpaulo 
   2419  1.1  rpaulo 	tmp &= ~RT2661_DROP_NOT_TO_ME;
   2420  1.1  rpaulo 	if (!(ifp->if_flags & IFF_PROMISC))
   2421  1.1  rpaulo 		tmp |= RT2661_DROP_NOT_TO_ME;
   2422  1.1  rpaulo 
   2423  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
   2424  1.1  rpaulo 
   2425  1.1  rpaulo 	DPRINTF(("%s promiscuous mode\n", (ifp->if_flags & IFF_PROMISC) ?
   2426  1.1  rpaulo 	    "entering" : "leaving"));
   2427  1.1  rpaulo }
   2428  1.1  rpaulo 
   2429  1.1  rpaulo /*
   2430  1.1  rpaulo  * Update QoS (802.11e) settings for each h/w Tx ring.
   2431  1.1  rpaulo  */
   2432  1.1  rpaulo static int
   2433  1.1  rpaulo rt2661_wme_update(struct ieee80211com *ic)
   2434  1.1  rpaulo {
   2435  1.1  rpaulo 	struct rt2661_softc *sc = ic->ic_ifp->if_softc;
   2436  1.1  rpaulo 	const struct wmeParams *wmep;
   2437  1.1  rpaulo 
   2438  1.1  rpaulo 	wmep = ic->ic_wme.wme_chanParams.cap_wmeParams;
   2439  1.1  rpaulo 
   2440  1.1  rpaulo 	/* XXX: not sure about shifts. */
   2441  1.1  rpaulo 	/* XXX: the reference driver plays with AC_VI settings too. */
   2442  1.1  rpaulo 
   2443  1.1  rpaulo 	/* update TxOp */
   2444  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC_TXOP_CSR0,
   2445  1.1  rpaulo 	    wmep[WME_AC_BE].wmep_txopLimit << 16 |
   2446  1.1  rpaulo 	    wmep[WME_AC_BK].wmep_txopLimit);
   2447  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC_TXOP_CSR1,
   2448  1.1  rpaulo 	    wmep[WME_AC_VI].wmep_txopLimit << 16 |
   2449  1.1  rpaulo 	    wmep[WME_AC_VO].wmep_txopLimit);
   2450  1.1  rpaulo 
   2451  1.1  rpaulo 	/* update CWmin */
   2452  1.1  rpaulo 	RAL_WRITE(sc, RT2661_CWMIN_CSR,
   2453  1.1  rpaulo 	    wmep[WME_AC_BE].wmep_logcwmin << 12 |
   2454  1.1  rpaulo 	    wmep[WME_AC_BK].wmep_logcwmin <<  8 |
   2455  1.1  rpaulo 	    wmep[WME_AC_VI].wmep_logcwmin <<  4 |
   2456  1.1  rpaulo 	    wmep[WME_AC_VO].wmep_logcwmin);
   2457  1.1  rpaulo 
   2458  1.1  rpaulo 	/* update CWmax */
   2459  1.1  rpaulo 	RAL_WRITE(sc, RT2661_CWMAX_CSR,
   2460  1.1  rpaulo 	    wmep[WME_AC_BE].wmep_logcwmax << 12 |
   2461  1.1  rpaulo 	    wmep[WME_AC_BK].wmep_logcwmax <<  8 |
   2462  1.1  rpaulo 	    wmep[WME_AC_VI].wmep_logcwmax <<  4 |
   2463  1.1  rpaulo 	    wmep[WME_AC_VO].wmep_logcwmax);
   2464  1.1  rpaulo 
   2465  1.1  rpaulo 	/* update Aifsn */
   2466  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AIFSN_CSR,
   2467  1.1  rpaulo 	    wmep[WME_AC_BE].wmep_aifsn << 12 |
   2468  1.1  rpaulo 	    wmep[WME_AC_BK].wmep_aifsn <<  8 |
   2469  1.1  rpaulo 	    wmep[WME_AC_VI].wmep_aifsn <<  4 |
   2470  1.1  rpaulo 	    wmep[WME_AC_VO].wmep_aifsn);
   2471  1.1  rpaulo 
   2472  1.1  rpaulo 	return 0;
   2473  1.1  rpaulo }
   2474  1.1  rpaulo 
   2475  1.1  rpaulo static void
   2476  1.1  rpaulo rt2661_update_slot(struct ifnet *ifp)
   2477  1.1  rpaulo {
   2478  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   2479  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2480  1.1  rpaulo 	uint8_t slottime;
   2481  1.1  rpaulo 	uint32_t tmp;
   2482  1.1  rpaulo 
   2483  1.1  rpaulo 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2484  1.1  rpaulo 
   2485  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_MAC_CSR9);
   2486  1.1  rpaulo 	tmp = (tmp & ~0xff) | slottime;
   2487  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR9, tmp);
   2488  1.1  rpaulo }
   2489  1.1  rpaulo 
   2490  1.1  rpaulo static const char *
   2491  1.1  rpaulo rt2661_get_rf(int rev)
   2492  1.1  rpaulo {
   2493  1.1  rpaulo 	switch (rev) {
   2494  1.1  rpaulo 	case RT2661_RF_5225:	return "RT5225";
   2495  1.1  rpaulo 	case RT2661_RF_5325:	return "RT5325 (MIMO XR)";
   2496  1.1  rpaulo 	case RT2661_RF_2527:	return "RT2527";
   2497  1.1  rpaulo 	case RT2661_RF_2529:	return "RT2529 (MIMO XR)";
   2498  1.1  rpaulo 	default:		return "unknown";
   2499  1.1  rpaulo 	}
   2500  1.1  rpaulo }
   2501  1.1  rpaulo 
   2502  1.1  rpaulo static void
   2503  1.1  rpaulo rt2661_read_eeprom(struct rt2661_softc *sc)
   2504  1.1  rpaulo {
   2505  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2506  1.1  rpaulo 	uint16_t val;
   2507  1.1  rpaulo 	int i;
   2508  1.1  rpaulo 
   2509  1.1  rpaulo 	/* read MAC address */
   2510  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01);
   2511  1.1  rpaulo 	ic->ic_myaddr[0] = val & 0xff;
   2512  1.1  rpaulo 	ic->ic_myaddr[1] = val >> 8;
   2513  1.1  rpaulo 
   2514  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23);
   2515  1.1  rpaulo 	ic->ic_myaddr[2] = val & 0xff;
   2516  1.1  rpaulo 	ic->ic_myaddr[3] = val >> 8;
   2517  1.1  rpaulo 
   2518  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45);
   2519  1.1  rpaulo 	ic->ic_myaddr[4] = val & 0xff;
   2520  1.1  rpaulo 	ic->ic_myaddr[5] = val >> 8;
   2521  1.1  rpaulo 
   2522  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA);
   2523  1.1  rpaulo 	/* XXX: test if different from 0xffff? */
   2524  1.1  rpaulo 	sc->rf_rev   = (val >> 11) & 0x1f;
   2525  1.1  rpaulo 	sc->hw_radio = (val >> 10) & 0x1;
   2526  1.1  rpaulo 	sc->rx_ant   = (val >> 4)  & 0x3;
   2527  1.1  rpaulo 	sc->tx_ant   = (val >> 2)  & 0x3;
   2528  1.1  rpaulo 	sc->nb_ant   = val & 0x3;
   2529  1.1  rpaulo 
   2530  1.1  rpaulo 	DPRINTF(("RF revision=%d\n", sc->rf_rev));
   2531  1.1  rpaulo 
   2532  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2);
   2533  1.1  rpaulo 	sc->ext_5ghz_lna = (val >> 6) & 0x1;
   2534  1.1  rpaulo 	sc->ext_2ghz_lna = (val >> 4) & 0x1;
   2535  1.1  rpaulo 
   2536  1.1  rpaulo 	DPRINTF(("External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n",
   2537  1.1  rpaulo 	    sc->ext_2ghz_lna, sc->ext_5ghz_lna));
   2538  1.1  rpaulo 
   2539  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET);
   2540  1.1  rpaulo 	if ((val & 0xff) != 0xff)
   2541  1.1  rpaulo 		sc->rssi_2ghz_corr = (int8_t)(val & 0xff);	/* signed */
   2542  1.1  rpaulo 
   2543  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET);
   2544  1.1  rpaulo 	if ((val & 0xff) != 0xff)
   2545  1.1  rpaulo 		sc->rssi_5ghz_corr = (int8_t)(val & 0xff);	/* signed */
   2546  1.1  rpaulo 
   2547  1.1  rpaulo 	/* adjust RSSI correction for external low-noise amplifier */
   2548  1.1  rpaulo 	if (sc->ext_2ghz_lna)
   2549  1.1  rpaulo 		sc->rssi_2ghz_corr -= 14;
   2550  1.1  rpaulo 	if (sc->ext_5ghz_lna)
   2551  1.1  rpaulo 		sc->rssi_5ghz_corr -= 14;
   2552  1.1  rpaulo 
   2553  1.1  rpaulo 	DPRINTF(("RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n",
   2554  1.1  rpaulo 	    sc->rssi_2ghz_corr, sc->rssi_5ghz_corr));
   2555  1.1  rpaulo 
   2556  1.1  rpaulo 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET);
   2557  1.1  rpaulo 	if ((val >> 8) != 0xff)
   2558  1.1  rpaulo 		sc->rfprog = (val >> 8) & 0x3;
   2559  1.1  rpaulo 	if ((val & 0xff) != 0xff)
   2560  1.1  rpaulo 		sc->rffreq = val & 0xff;
   2561  1.1  rpaulo 
   2562  1.1  rpaulo 	DPRINTF(("RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq));
   2563  1.1  rpaulo 
   2564  1.1  rpaulo 	/* read Tx power for all a/b/g channels */
   2565  1.1  rpaulo 	for (i = 0; i < 19; i++) {
   2566  1.1  rpaulo 		val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i);
   2567  1.1  rpaulo 		sc->txpow[i * 2] = (int8_t)(val >> 8);		/* signed */
   2568  1.1  rpaulo 		DPRINTF(("Channel=%d Tx power=%d\n",
   2569  1.1  rpaulo 		    rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]));
   2570  1.1  rpaulo 		sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff);	/* signed */
   2571  1.1  rpaulo 		DPRINTF(("Channel=%d Tx power=%d\n",
   2572  1.1  rpaulo 		    rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]));
   2573  1.1  rpaulo 	}
   2574  1.1  rpaulo 
   2575  1.1  rpaulo 	/* read vendor-specific BBP values */
   2576  1.1  rpaulo 	for (i = 0; i < 16; i++) {
   2577  1.1  rpaulo 		val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i);
   2578  1.1  rpaulo 		if (val == 0 || val == 0xffff)
   2579  1.1  rpaulo 			continue;	/* skip invalid entries */
   2580  1.1  rpaulo 		sc->bbp_prom[i].reg = val >> 8;
   2581  1.1  rpaulo 		sc->bbp_prom[i].val = val & 0xff;
   2582  1.1  rpaulo 		DPRINTF(("BBP R%d=%02x\n", sc->bbp_prom[i].reg,
   2583  1.1  rpaulo 		    sc->bbp_prom[i].val));
   2584  1.1  rpaulo 	}
   2585  1.1  rpaulo }
   2586  1.1  rpaulo 
   2587  1.1  rpaulo static int
   2588  1.1  rpaulo rt2661_bbp_init(struct rt2661_softc *sc)
   2589  1.1  rpaulo {
   2590  1.1  rpaulo #define N(a)	(sizeof (a) / sizeof ((a)[0]))
   2591  1.1  rpaulo 	int i, ntries;
   2592  1.1  rpaulo 	uint8_t val;
   2593  1.1  rpaulo 
   2594  1.1  rpaulo 	/* wait for BBP to be ready */
   2595  1.1  rpaulo 	for (ntries = 0; ntries < 100; ntries++) {
   2596  1.1  rpaulo 		val = rt2661_bbp_read(sc, 0);
   2597  1.1  rpaulo 		if (val != 0 && val != 0xff)
   2598  1.1  rpaulo 			break;
   2599  1.1  rpaulo 		DELAY(100);
   2600  1.1  rpaulo 	}
   2601  1.1  rpaulo 	if (ntries == 100) {
   2602  1.1  rpaulo 		printf("%s: timeout waiting for BBP\n", sc->sc_dev.dv_xname);
   2603  1.1  rpaulo 		return EIO;
   2604  1.1  rpaulo 	}
   2605  1.1  rpaulo 
   2606  1.1  rpaulo 	/* initialize BBP registers to default values */
   2607  1.1  rpaulo 	for (i = 0; i < N(rt2661_def_bbp); i++) {
   2608  1.1  rpaulo 		rt2661_bbp_write(sc, rt2661_def_bbp[i].reg,
   2609  1.1  rpaulo 		    rt2661_def_bbp[i].val);
   2610  1.1  rpaulo 	}
   2611  1.1  rpaulo 
   2612  1.1  rpaulo 	/* write vendor-specific BBP values (from EEPROM) */
   2613  1.1  rpaulo 	for (i = 0; i < 16; i++) {
   2614  1.1  rpaulo 		if (sc->bbp_prom[i].reg == 0)
   2615  1.1  rpaulo 			continue;
   2616  1.1  rpaulo 		rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val);
   2617  1.1  rpaulo 	}
   2618  1.1  rpaulo 
   2619  1.1  rpaulo 	return 0;
   2620  1.1  rpaulo #undef N
   2621  1.1  rpaulo }
   2622  1.1  rpaulo 
   2623  1.1  rpaulo static int
   2624  1.1  rpaulo rt2661_init(struct ifnet *ifp)
   2625  1.1  rpaulo {
   2626  1.1  rpaulo #define N(a)	(sizeof (a) / sizeof ((a)[0]))
   2627  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   2628  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2629  1.1  rpaulo 	const char *name = NULL;	/* make lint happy */
   2630  1.1  rpaulo 	uint8_t *ucode;
   2631  1.1  rpaulo 	size_t size;
   2632  1.1  rpaulo 	uint32_t tmp, sta[3];
   2633  1.1  rpaulo 	int i, ntries;
   2634  1.1  rpaulo 	firmware_handle_t fh;
   2635  1.1  rpaulo 
   2636  1.1  rpaulo 	/* for CardBus, power on the socket */
   2637  1.1  rpaulo 	if (!(sc->sc_flags & RT2661_ENABLED)) {
   2638  1.1  rpaulo 		if (sc->sc_enable != NULL && (*sc->sc_enable)(sc) != 0) {
   2639  1.1  rpaulo 			printf("%s: could not enable device\n",
   2640  1.1  rpaulo 			    sc->sc_dev.dv_xname);
   2641  1.1  rpaulo 			return EIO;
   2642  1.1  rpaulo 		}
   2643  1.1  rpaulo 		sc->sc_flags |= RT2661_ENABLED;
   2644  1.1  rpaulo 	}
   2645  1.1  rpaulo 
   2646  1.1  rpaulo 	rt2661_stop(ifp, 0);
   2647  1.1  rpaulo 
   2648  1.1  rpaulo 	if (!(sc->sc_flags & RT2661_FWLOADED)) {
   2649  1.1  rpaulo 		switch (sc->sc_id) {
   2650  1.1  rpaulo 		case PCI_PRODUCT_RALINK_RT2561:
   2651  1.1  rpaulo 			name = "ral-rt2561";
   2652  1.1  rpaulo 			break;
   2653  1.1  rpaulo 		case PCI_PRODUCT_RALINK_RT2561S:
   2654  1.1  rpaulo 			name = "ral-rt2561s";
   2655  1.1  rpaulo 			break;
   2656  1.1  rpaulo 		case PCI_PRODUCT_RALINK_RT2661:
   2657  1.1  rpaulo 			name = "ral-rt2661";
   2658  1.1  rpaulo 			break;
   2659  1.1  rpaulo 		}
   2660  1.1  rpaulo 
   2661  1.1  rpaulo 		if (firmware_open("ral", name, &fh) != 0) {
   2662  1.1  rpaulo 			printf("%s: could not open microcode %s\n",
   2663  1.1  rpaulo 			    sc->sc_dev.dv_xname, name);
   2664  1.1  rpaulo 			rt2661_stop(ifp, 1);
   2665  1.1  rpaulo 			return EIO;
   2666  1.1  rpaulo 		}
   2667  1.1  rpaulo 
   2668  1.1  rpaulo 		size = firmware_get_size(fh);
   2669  1.1  rpaulo 		if (!(ucode = firmware_malloc(size))) {
   2670  1.1  rpaulo 			printf("%s: could not alloc microcode memory\n",
   2671  1.1  rpaulo 			    sc->sc_dev.dv_xname);
   2672  1.1  rpaulo 			rt2661_stop(ifp, 1);
   2673  1.1  rpaulo 			return ENOMEM;
   2674  1.1  rpaulo 		}
   2675  1.1  rpaulo 
   2676  1.1  rpaulo 		if (firmware_read(fh, 0, ucode, size) != 0) {
   2677  1.1  rpaulo 			printf("%s: could not read microcode %s\n",
   2678  1.1  rpaulo 			    sc->sc_dev.dv_xname, name);
   2679  1.1  rpaulo 			rt2661_stop(ifp, 1);
   2680  1.1  rpaulo 			return EIO;
   2681  1.1  rpaulo 		}
   2682  1.1  rpaulo 
   2683  1.1  rpaulo 		if (rt2661_load_microcode(sc, ucode, size) != 0) {
   2684  1.1  rpaulo 			printf("%s: could not load 8051 microcode\n",
   2685  1.1  rpaulo 			    sc->sc_dev.dv_xname);
   2686  1.1  rpaulo 			firmware_free(ucode, 0);
   2687  1.1  rpaulo 			rt2661_stop(ifp, 1);
   2688  1.1  rpaulo 			return EIO;
   2689  1.1  rpaulo 		}
   2690  1.1  rpaulo 
   2691  1.1  rpaulo 		firmware_free(ucode, 0);
   2692  1.1  rpaulo 		sc->sc_flags |= RT2661_FWLOADED;
   2693  1.1  rpaulo 	}
   2694  1.1  rpaulo 
   2695  1.1  rpaulo 	/* initialize Tx rings */
   2696  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr);
   2697  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr);
   2698  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr);
   2699  1.1  rpaulo 	RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr);
   2700  1.1  rpaulo 
   2701  1.1  rpaulo 	/* initialize Mgt ring */
   2702  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr);
   2703  1.1  rpaulo 
   2704  1.1  rpaulo 	/* initialize Rx ring */
   2705  1.1  rpaulo 	RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr);
   2706  1.1  rpaulo 
   2707  1.1  rpaulo 	/* initialize Tx rings sizes */
   2708  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_RING_CSR0,
   2709  1.1  rpaulo 	    RT2661_TX_RING_COUNT << 24 |
   2710  1.1  rpaulo 	    RT2661_TX_RING_COUNT << 16 |
   2711  1.1  rpaulo 	    RT2661_TX_RING_COUNT <<  8 |
   2712  1.1  rpaulo 	    RT2661_TX_RING_COUNT);
   2713  1.1  rpaulo 
   2714  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_RING_CSR1,
   2715  1.1  rpaulo 	    RT2661_TX_DESC_WSIZE << 16 |
   2716  1.1  rpaulo 	    RT2661_TX_RING_COUNT <<  8 |	/* XXX: HCCA ring unused */
   2717  1.1  rpaulo 	    RT2661_MGT_RING_COUNT);
   2718  1.1  rpaulo 
   2719  1.1  rpaulo 	/* initialize Rx rings */
   2720  1.1  rpaulo 	RAL_WRITE(sc, RT2661_RX_RING_CSR,
   2721  1.1  rpaulo 	    RT2661_RX_DESC_BACK  << 16 |
   2722  1.1  rpaulo 	    RT2661_RX_DESC_WSIZE <<  8 |
   2723  1.1  rpaulo 	    RT2661_RX_RING_COUNT);
   2724  1.1  rpaulo 
   2725  1.1  rpaulo 	/* XXX: some magic here */
   2726  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa);
   2727  1.1  rpaulo 
   2728  1.1  rpaulo 	/* load base addresses of all 5 Tx rings (4 data + 1 mgt) */
   2729  1.1  rpaulo 	RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f);
   2730  1.1  rpaulo 
   2731  1.1  rpaulo 	/* load base address of Rx ring */
   2732  1.1  rpaulo 	RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2);
   2733  1.1  rpaulo 
   2734  1.1  rpaulo 	/* initialize MAC registers to default values */
   2735  1.1  rpaulo 	for (i = 0; i < N(rt2661_def_mac); i++)
   2736  1.1  rpaulo 		RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val);
   2737  1.1  rpaulo 
   2738  1.1  rpaulo 	IEEE80211_ADDR_COPY(ic->ic_myaddr, LLADDR(ifp->if_sadl));
   2739  1.1  rpaulo 	rt2661_set_macaddr(sc, ic->ic_myaddr);
   2740  1.1  rpaulo 
   2741  1.1  rpaulo 	/* set host ready */
   2742  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
   2743  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
   2744  1.1  rpaulo 
   2745  1.1  rpaulo 	/* wait for BBP/RF to wakeup */
   2746  1.1  rpaulo 	for (ntries = 0; ntries < 1000; ntries++) {
   2747  1.1  rpaulo 		if (RAL_READ(sc, RT2661_MAC_CSR12) & 8)
   2748  1.1  rpaulo 			break;
   2749  1.1  rpaulo 		DELAY(1000);
   2750  1.1  rpaulo 	}
   2751  1.1  rpaulo 	if (ntries == 1000) {
   2752  1.1  rpaulo 		printf("timeout waiting for BBP/RF to wakeup\n");
   2753  1.1  rpaulo 		rt2661_stop(ifp, 1);
   2754  1.1  rpaulo 		return EIO;
   2755  1.1  rpaulo 	}
   2756  1.1  rpaulo 
   2757  1.1  rpaulo 	if (rt2661_bbp_init(sc) != 0) {
   2758  1.1  rpaulo 		rt2661_stop(ifp, 1);
   2759  1.1  rpaulo 		return EIO;
   2760  1.1  rpaulo 	}
   2761  1.1  rpaulo 
   2762  1.1  rpaulo 	/* select default channel */
   2763  1.1  rpaulo 	sc->sc_curchan = ic->ic_curchan;
   2764  1.1  rpaulo 	rt2661_select_band(sc, sc->sc_curchan);
   2765  1.1  rpaulo 	rt2661_select_antenna(sc);
   2766  1.1  rpaulo 	rt2661_set_chan(sc, sc->sc_curchan);
   2767  1.1  rpaulo 
   2768  1.1  rpaulo 	/* update Rx filter */
   2769  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff;
   2770  1.1  rpaulo 
   2771  1.1  rpaulo 	tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR;
   2772  1.1  rpaulo 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   2773  1.1  rpaulo 		tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR |
   2774  1.1  rpaulo 		       RT2661_DROP_ACKCTS;
   2775  1.1  rpaulo 		if (ic->ic_opmode != IEEE80211_M_HOSTAP)
   2776  1.1  rpaulo 			tmp |= RT2661_DROP_TODS;
   2777  1.1  rpaulo 		if (!(ifp->if_flags & IFF_PROMISC))
   2778  1.1  rpaulo 			tmp |= RT2661_DROP_NOT_TO_ME;
   2779  1.1  rpaulo 	}
   2780  1.1  rpaulo 
   2781  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
   2782  1.1  rpaulo 
   2783  1.1  rpaulo 	/* clear STA registers */
   2784  1.1  rpaulo 	RAL_READ_REGION_4(sc, RT2661_STA_CSR0, sta, N(sta));
   2785  1.1  rpaulo 
   2786  1.1  rpaulo 	/* initialize ASIC */
   2787  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR1, 4);
   2788  1.1  rpaulo 
   2789  1.1  rpaulo 	/* clear any pending interrupt */
   2790  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
   2791  1.1  rpaulo 
   2792  1.1  rpaulo 	/* enable interrupts */
   2793  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
   2794  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
   2795  1.1  rpaulo 
   2796  1.1  rpaulo 	/* kick Rx */
   2797  1.1  rpaulo 	RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1);
   2798  1.1  rpaulo 
   2799  1.1  rpaulo 	ifp->if_flags &= ~IFF_OACTIVE;
   2800  1.1  rpaulo 	ifp->if_flags |= IFF_RUNNING;
   2801  1.1  rpaulo 
   2802  1.1  rpaulo 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   2803  1.1  rpaulo 		if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   2804  1.1  rpaulo 			ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   2805  1.1  rpaulo 	} else
   2806  1.1  rpaulo 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   2807  1.1  rpaulo 
   2808  1.1  rpaulo 	return 0;
   2809  1.1  rpaulo #undef N
   2810  1.1  rpaulo }
   2811  1.1  rpaulo 
   2812  1.1  rpaulo static void
   2813  1.1  rpaulo rt2661_stop(struct ifnet *ifp, int disable)
   2814  1.1  rpaulo {
   2815  1.1  rpaulo 	struct rt2661_softc *sc = ifp->if_softc;
   2816  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   2817  1.1  rpaulo 	uint32_t tmp;
   2818  1.1  rpaulo 
   2819  1.1  rpaulo 	sc->sc_tx_timer = 0;
   2820  1.1  rpaulo 	ifp->if_timer = 0;
   2821  1.1  rpaulo 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2822  1.1  rpaulo 
   2823  1.1  rpaulo 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);	/* free all nodes */
   2824  1.1  rpaulo 
   2825  1.1  rpaulo 	/* abort Tx (for all 5 Tx rings) */
   2826  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16);
   2827  1.1  rpaulo 
   2828  1.1  rpaulo 	/* disable Rx (value remains after reset!) */
   2829  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
   2830  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
   2831  1.1  rpaulo 
   2832  1.1  rpaulo 	/* reset ASIC */
   2833  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
   2834  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
   2835  1.1  rpaulo 
   2836  1.1  rpaulo 	/* disable interrupts */
   2837  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
   2838  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
   2839  1.1  rpaulo 
   2840  1.1  rpaulo 	/* clear any pending interrupt */
   2841  1.1  rpaulo 	RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
   2842  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff);
   2843  1.1  rpaulo 
   2844  1.1  rpaulo 	/* reset Tx and Rx rings */
   2845  1.1  rpaulo 	rt2661_reset_tx_ring(sc, &sc->txq[0]);
   2846  1.1  rpaulo 	rt2661_reset_tx_ring(sc, &sc->txq[1]);
   2847  1.1  rpaulo 	rt2661_reset_tx_ring(sc, &sc->txq[2]);
   2848  1.1  rpaulo 	rt2661_reset_tx_ring(sc, &sc->txq[3]);
   2849  1.1  rpaulo 	rt2661_reset_tx_ring(sc, &sc->mgtq);
   2850  1.1  rpaulo 	rt2661_reset_rx_ring(sc, &sc->rxq);
   2851  1.1  rpaulo 
   2852  1.1  rpaulo 	/* for CardBus, power down the socket */
   2853  1.1  rpaulo 	if (disable && sc->sc_disable != NULL) {
   2854  1.1  rpaulo 		if (sc->sc_flags & RT2661_ENABLED) {
   2855  1.1  rpaulo 			(*sc->sc_disable)(sc);
   2856  1.1  rpaulo 			sc->sc_flags &= ~(RT2661_ENABLED | RT2661_FWLOADED);
   2857  1.1  rpaulo 		}
   2858  1.1  rpaulo 	}
   2859  1.1  rpaulo }
   2860  1.1  rpaulo 
   2861  1.1  rpaulo static int
   2862  1.1  rpaulo rt2661_load_microcode(struct rt2661_softc *sc, const uint8_t *ucode, int size)
   2863  1.1  rpaulo {
   2864  1.1  rpaulo 	int ntries;
   2865  1.1  rpaulo 
   2866  1.1  rpaulo 	/* reset 8051 */
   2867  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
   2868  1.1  rpaulo 
   2869  1.1  rpaulo 	/* cancel any pending Host to MCU command */
   2870  1.1  rpaulo 	RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0);
   2871  1.1  rpaulo 	RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
   2872  1.1  rpaulo 	RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0);
   2873  1.1  rpaulo 
   2874  1.1  rpaulo 	/* write 8051's microcode */
   2875  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL);
   2876  1.1  rpaulo 	RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, ucode, size);
   2877  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
   2878  1.1  rpaulo 
   2879  1.1  rpaulo 	/* kick 8051's ass */
   2880  1.1  rpaulo 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0);
   2881  1.1  rpaulo 
   2882  1.1  rpaulo 	/* wait for 8051 to initialize */
   2883  1.1  rpaulo 	for (ntries = 0; ntries < 500; ntries++) {
   2884  1.1  rpaulo 		if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY)
   2885  1.1  rpaulo 			break;
   2886  1.1  rpaulo 		DELAY(100);
   2887  1.1  rpaulo 	}
   2888  1.1  rpaulo 	if (ntries == 500) {
   2889  1.1  rpaulo 		printf("timeout waiting for MCU to initialize\n");
   2890  1.1  rpaulo 		return EIO;
   2891  1.1  rpaulo 	}
   2892  1.1  rpaulo 	return 0;
   2893  1.1  rpaulo }
   2894  1.1  rpaulo 
   2895  1.1  rpaulo #ifdef notyet
   2896  1.1  rpaulo /*
   2897  1.1  rpaulo  * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and
   2898  1.1  rpaulo  * false CCA count.  This function is called periodically (every seconds) when
   2899  1.1  rpaulo  * in the RUN state.  Values taken from the reference driver.
   2900  1.1  rpaulo  */
   2901  1.1  rpaulo static void
   2902  1.1  rpaulo rt2661_rx_tune(struct rt2661_softc *sc)
   2903  1.1  rpaulo {
   2904  1.1  rpaulo 	uint8_t bbp17;
   2905  1.1  rpaulo 	uint16_t cca;
   2906  1.1  rpaulo 	int lo, hi, dbm;
   2907  1.1  rpaulo 
   2908  1.1  rpaulo 	/*
   2909  1.1  rpaulo 	 * Tuning range depends on operating band and on the presence of an
   2910  1.1  rpaulo 	 * external low-noise amplifier.
   2911  1.1  rpaulo 	 */
   2912  1.1  rpaulo 	lo = 0x20;
   2913  1.1  rpaulo 	if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan))
   2914  1.1  rpaulo 		lo += 0x08;
   2915  1.1  rpaulo 	if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) ||
   2916  1.1  rpaulo 	    (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna))
   2917  1.1  rpaulo 		lo += 0x10;
   2918  1.1  rpaulo 	hi = lo + 0x20;
   2919  1.1  rpaulo 
   2920  1.1  rpaulo 	/* retrieve false CCA count since last call (clear on read) */
   2921  1.1  rpaulo 	cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff;
   2922  1.1  rpaulo 
   2923  1.1  rpaulo 	if (dbm >= -35) {
   2924  1.1  rpaulo 		bbp17 = 0x60;
   2925  1.1  rpaulo 	} else if (dbm >= -58) {
   2926  1.1  rpaulo 		bbp17 = hi;
   2927  1.1  rpaulo 	} else if (dbm >= -66) {
   2928  1.1  rpaulo 		bbp17 = lo + 0x10;
   2929  1.1  rpaulo 	} else if (dbm >= -74) {
   2930  1.1  rpaulo 		bbp17 = lo + 0x08;
   2931  1.1  rpaulo 	} else {
   2932  1.1  rpaulo 		/* RSSI < -74dBm, tune using false CCA count */
   2933  1.1  rpaulo 
   2934  1.1  rpaulo 		bbp17 = sc->bbp17; /* current value */
   2935  1.1  rpaulo 
   2936  1.1  rpaulo 		hi -= 2 * (-74 - dbm);
   2937  1.1  rpaulo 		if (hi < lo)
   2938  1.1  rpaulo 			hi = lo;
   2939  1.1  rpaulo 
   2940  1.1  rpaulo 		if (bbp17 > hi) {
   2941  1.1  rpaulo 			bbp17 = hi;
   2942  1.1  rpaulo 
   2943  1.1  rpaulo 		} else if (cca > 512) {
   2944  1.1  rpaulo 			if (++bbp17 > hi)
   2945  1.1  rpaulo 				bbp17 = hi;
   2946  1.1  rpaulo 		} else if (cca < 100) {
   2947  1.1  rpaulo 			if (--bbp17 < lo)
   2948  1.1  rpaulo 				bbp17 = lo;
   2949  1.1  rpaulo 		}
   2950  1.1  rpaulo 	}
   2951  1.1  rpaulo 
   2952  1.1  rpaulo 	if (bbp17 != sc->bbp17) {
   2953  1.1  rpaulo 		rt2661_bbp_write(sc, 17, bbp17);
   2954  1.1  rpaulo 		sc->bbp17 = bbp17;
   2955  1.1  rpaulo 	}
   2956  1.1  rpaulo }
   2957  1.1  rpaulo 
   2958  1.1  rpaulo /*
   2959  1.1  rpaulo  * Enter/Leave radar detection mode.
   2960  1.1  rpaulo  * This is for 802.11h additional regulatory domains.
   2961  1.1  rpaulo  */
   2962  1.1  rpaulo static void
   2963  1.1  rpaulo rt2661_radar_start(struct rt2661_softc *sc)
   2964  1.1  rpaulo {
   2965  1.1  rpaulo 	uint32_t tmp;
   2966  1.1  rpaulo 
   2967  1.1  rpaulo 	/* disable Rx */
   2968  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
   2969  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
   2970  1.1  rpaulo 
   2971  1.1  rpaulo 	rt2661_bbp_write(sc, 82, 0x20);
   2972  1.1  rpaulo 	rt2661_bbp_write(sc, 83, 0x00);
   2973  1.1  rpaulo 	rt2661_bbp_write(sc, 84, 0x40);
   2974  1.1  rpaulo 
   2975  1.1  rpaulo 	/* save current BBP registers values */
   2976  1.1  rpaulo 	sc->bbp18 = rt2661_bbp_read(sc, 18);
   2977  1.1  rpaulo 	sc->bbp21 = rt2661_bbp_read(sc, 21);
   2978  1.1  rpaulo 	sc->bbp22 = rt2661_bbp_read(sc, 22);
   2979  1.1  rpaulo 	sc->bbp16 = rt2661_bbp_read(sc, 16);
   2980  1.1  rpaulo 	sc->bbp17 = rt2661_bbp_read(sc, 17);
   2981  1.1  rpaulo 	sc->bbp64 = rt2661_bbp_read(sc, 64);
   2982  1.1  rpaulo 
   2983  1.1  rpaulo 	rt2661_bbp_write(sc, 18, 0xff);
   2984  1.1  rpaulo 	rt2661_bbp_write(sc, 21, 0x3f);
   2985  1.1  rpaulo 	rt2661_bbp_write(sc, 22, 0x3f);
   2986  1.1  rpaulo 	rt2661_bbp_write(sc, 16, 0xbd);
   2987  1.1  rpaulo 	rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34);
   2988  1.1  rpaulo 	rt2661_bbp_write(sc, 64, 0x21);
   2989  1.1  rpaulo 
   2990  1.1  rpaulo 	/* restore Rx filter */
   2991  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
   2992  1.1  rpaulo }
   2993  1.1  rpaulo 
   2994  1.1  rpaulo static int
   2995  1.1  rpaulo rt2661_radar_stop(struct rt2661_softc *sc)
   2996  1.1  rpaulo {
   2997  1.1  rpaulo 	uint8_t bbp66;
   2998  1.1  rpaulo 
   2999  1.1  rpaulo 	/* read radar detection result */
   3000  1.1  rpaulo 	bbp66 = rt2661_bbp_read(sc, 66);
   3001  1.1  rpaulo 
   3002  1.1  rpaulo 	/* restore BBP registers values */
   3003  1.1  rpaulo 	rt2661_bbp_write(sc, 16, sc->bbp16);
   3004  1.1  rpaulo 	rt2661_bbp_write(sc, 17, sc->bbp17);
   3005  1.1  rpaulo 	rt2661_bbp_write(sc, 18, sc->bbp18);
   3006  1.1  rpaulo 	rt2661_bbp_write(sc, 21, sc->bbp21);
   3007  1.1  rpaulo 	rt2661_bbp_write(sc, 22, sc->bbp22);
   3008  1.1  rpaulo 	rt2661_bbp_write(sc, 64, sc->bbp64);
   3009  1.1  rpaulo 
   3010  1.1  rpaulo 	return bbp66 == 1;
   3011  1.1  rpaulo }
   3012  1.1  rpaulo #endif
   3013  1.1  rpaulo 
   3014  1.1  rpaulo static int
   3015  1.1  rpaulo rt2661_prepare_beacon(struct rt2661_softc *sc)
   3016  1.1  rpaulo {
   3017  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   3018  1.1  rpaulo 	struct rt2661_tx_desc desc;
   3019  1.1  rpaulo 	struct mbuf *m0;
   3020  1.1  rpaulo 	struct ieee80211_beacon_offsets bo;
   3021  1.1  rpaulo 	int rate;
   3022  1.1  rpaulo 
   3023  1.1  rpaulo 	m0 = ieee80211_beacon_alloc(ic, ic->ic_bss, &bo);
   3024  1.1  rpaulo 
   3025  1.1  rpaulo 	if (m0 == NULL) {
   3026  1.1  rpaulo 		printf("%s: could not allocate beacon frame\n",
   3027  1.1  rpaulo 		    sc->sc_dev.dv_xname);
   3028  1.1  rpaulo 		return ENOBUFS;
   3029  1.1  rpaulo 	}
   3030  1.1  rpaulo 
   3031  1.1  rpaulo 	/* send beacons at the lowest available rate */
   3032  1.1  rpaulo 	rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bss->ni_chan) ? 12 : 2;
   3033  1.1  rpaulo 
   3034  1.1  rpaulo 	rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ,
   3035  1.1  rpaulo 	    m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT);
   3036  1.1  rpaulo 
   3037  1.1  rpaulo 	/* copy the first 24 bytes of Tx descriptor into NIC memory */
   3038  1.1  rpaulo 	RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24);
   3039  1.1  rpaulo 
   3040  1.1  rpaulo 	/* copy beacon header and payload into NIC memory */
   3041  1.1  rpaulo 	RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24,
   3042  1.1  rpaulo 	    mtod(m0, uint8_t *), m0->m_pkthdr.len);
   3043  1.1  rpaulo 
   3044  1.1  rpaulo 	m_freem(m0);
   3045  1.1  rpaulo 
   3046  1.1  rpaulo 	return 0;
   3047  1.1  rpaulo }
   3048  1.1  rpaulo 
   3049  1.1  rpaulo /*
   3050  1.1  rpaulo  * Enable TSF synchronization and tell h/w to start sending beacons for IBSS
   3051  1.1  rpaulo  * and HostAP operating modes.
   3052  1.1  rpaulo  */
   3053  1.1  rpaulo static void
   3054  1.1  rpaulo rt2661_enable_tsf_sync(struct rt2661_softc *sc)
   3055  1.1  rpaulo {
   3056  1.1  rpaulo 	struct ieee80211com *ic = &sc->sc_ic;
   3057  1.1  rpaulo 	uint32_t tmp;
   3058  1.1  rpaulo 
   3059  1.1  rpaulo 	if (ic->ic_opmode != IEEE80211_M_STA) {
   3060  1.1  rpaulo 		/*
   3061  1.1  rpaulo 		 * Change default 16ms TBTT adjustment to 8ms.
   3062  1.1  rpaulo 		 * Must be done before enabling beacon generation.
   3063  1.1  rpaulo 		 */
   3064  1.1  rpaulo 		RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8);
   3065  1.1  rpaulo 	}
   3066  1.1  rpaulo 
   3067  1.1  rpaulo 	tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000;
   3068  1.1  rpaulo 
   3069  1.1  rpaulo 	/* set beacon interval (in 1/16ms unit) */
   3070  1.1  rpaulo 	tmp |= ic->ic_bss->ni_intval * 16;
   3071  1.1  rpaulo 
   3072  1.1  rpaulo 	tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT;
   3073  1.1  rpaulo 	if (ic->ic_opmode == IEEE80211_M_STA)
   3074  1.1  rpaulo 		tmp |= RT2661_TSF_MODE(1);
   3075  1.1  rpaulo 	else
   3076  1.1  rpaulo 		tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON;
   3077  1.1  rpaulo 
   3078  1.1  rpaulo 	RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp);
   3079  1.1  rpaulo }
   3080  1.1  rpaulo 
   3081  1.1  rpaulo /*
   3082  1.1  rpaulo  * Retrieve the "Received Signal Strength Indicator" from the raw values
   3083  1.1  rpaulo  * contained in Rx descriptors.  The computation depends on which band the
   3084  1.1  rpaulo  * frame was received.  Correction values taken from the reference driver.
   3085  1.1  rpaulo  */
   3086  1.1  rpaulo static int
   3087  1.1  rpaulo rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw)
   3088  1.1  rpaulo {
   3089  1.1  rpaulo 	int lna, agc, rssi;
   3090  1.1  rpaulo 
   3091  1.1  rpaulo 	lna = (raw >> 5) & 0x3;
   3092  1.1  rpaulo 	agc = raw & 0x1f;
   3093  1.1  rpaulo 
   3094  1.1  rpaulo 	rssi = 2 * agc;
   3095  1.1  rpaulo 
   3096  1.1  rpaulo 	if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) {
   3097  1.1  rpaulo 		rssi += sc->rssi_2ghz_corr;
   3098  1.1  rpaulo 
   3099  1.1  rpaulo 		if (lna == 1)
   3100  1.1  rpaulo 			rssi -= 64;
   3101  1.1  rpaulo 		else if (lna == 2)
   3102  1.1  rpaulo 			rssi -= 74;
   3103  1.1  rpaulo 		else if (lna == 3)
   3104  1.1  rpaulo 			rssi -= 90;
   3105  1.1  rpaulo 	} else {
   3106  1.1  rpaulo 		rssi += sc->rssi_5ghz_corr;
   3107  1.1  rpaulo 
   3108  1.1  rpaulo 		if (lna == 1)
   3109  1.1  rpaulo 			rssi -= 64;
   3110  1.1  rpaulo 		else if (lna == 2)
   3111  1.1  rpaulo 			rssi -= 86;
   3112  1.1  rpaulo 		else if (lna == 3)
   3113  1.1  rpaulo 			rssi -= 100;
   3114  1.1  rpaulo 	}
   3115  1.1  rpaulo 	return rssi;
   3116  1.1  rpaulo }
   3117