rt2661.c revision 1.23 1 1.23 cegger /* $NetBSD: rt2661.c,v 1.23 2008/04/08 12:07:27 cegger Exp $ */
2 1.1 rpaulo /* $OpenBSD: rt2661.c,v 1.17 2006/05/01 08:41:11 damien Exp $ */
3 1.1 rpaulo /* $FreeBSD: rt2560.c,v 1.5 2006/06/02 19:59:31 csjp Exp $ */
4 1.1 rpaulo
5 1.1 rpaulo /*-
6 1.1 rpaulo * Copyright (c) 2006
7 1.1 rpaulo * Damien Bergamini <damien.bergamini (at) free.fr>
8 1.1 rpaulo *
9 1.1 rpaulo * Permission to use, copy, modify, and distribute this software for any
10 1.1 rpaulo * purpose with or without fee is hereby granted, provided that the above
11 1.1 rpaulo * copyright notice and this permission notice appear in all copies.
12 1.1 rpaulo *
13 1.1 rpaulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
14 1.1 rpaulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
15 1.1 rpaulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
16 1.1 rpaulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
17 1.1 rpaulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
18 1.1 rpaulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
19 1.1 rpaulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 1.1 rpaulo */
21 1.1 rpaulo
22 1.1 rpaulo /*-
23 1.1 rpaulo * Ralink Technology RT2561, RT2561S and RT2661 chipset driver
24 1.1 rpaulo * http://www.ralinktech.com/
25 1.1 rpaulo */
26 1.1 rpaulo
27 1.1 rpaulo #include <sys/cdefs.h>
28 1.23 cegger __KERNEL_RCSID(0, "$NetBSD: rt2661.c,v 1.23 2008/04/08 12:07:27 cegger Exp $");
29 1.1 rpaulo
30 1.1 rpaulo #include "bpfilter.h"
31 1.1 rpaulo
32 1.1 rpaulo #include <sys/param.h>
33 1.1 rpaulo #include <sys/sockio.h>
34 1.1 rpaulo #include <sys/sysctl.h>
35 1.1 rpaulo #include <sys/mbuf.h>
36 1.1 rpaulo #include <sys/kernel.h>
37 1.1 rpaulo #include <sys/socket.h>
38 1.1 rpaulo #include <sys/systm.h>
39 1.1 rpaulo #include <sys/malloc.h>
40 1.1 rpaulo #include <sys/callout.h>
41 1.1 rpaulo #include <sys/conf.h>
42 1.1 rpaulo #include <sys/device.h>
43 1.1 rpaulo
44 1.19 ad #include <sys/bus.h>
45 1.1 rpaulo #include <machine/endian.h>
46 1.19 ad #include <sys/intr.h>
47 1.1 rpaulo
48 1.1 rpaulo #if NBPFILTER > 0
49 1.1 rpaulo #include <net/bpf.h>
50 1.1 rpaulo #endif
51 1.1 rpaulo #include <net/if.h>
52 1.1 rpaulo #include <net/if_arp.h>
53 1.1 rpaulo #include <net/if_dl.h>
54 1.1 rpaulo #include <net/if_media.h>
55 1.1 rpaulo #include <net/if_types.h>
56 1.1 rpaulo #include <net/if_ether.h>
57 1.1 rpaulo
58 1.1 rpaulo #include <netinet/in.h>
59 1.1 rpaulo #include <netinet/in_systm.h>
60 1.1 rpaulo #include <netinet/in_var.h>
61 1.1 rpaulo #include <netinet/ip.h>
62 1.1 rpaulo
63 1.1 rpaulo #include <net80211/ieee80211_var.h>
64 1.1 rpaulo #include <net80211/ieee80211_rssadapt.h>
65 1.1 rpaulo #include <net80211/ieee80211_radiotap.h>
66 1.1 rpaulo
67 1.1 rpaulo #include <dev/ic/rt2661reg.h>
68 1.1 rpaulo #include <dev/ic/rt2661var.h>
69 1.1 rpaulo
70 1.1 rpaulo #include <dev/pci/pcireg.h>
71 1.1 rpaulo #include <dev/pci/pcivar.h>
72 1.1 rpaulo #include <dev/pci/pcidevs.h>
73 1.1 rpaulo
74 1.1 rpaulo #include <dev/firmload.h>
75 1.1 rpaulo
76 1.1 rpaulo #ifdef RAL_DEBUG
77 1.1 rpaulo #define DPRINTF(x) do { if (rt2661_debug > 0) printf x; } while (0)
78 1.1 rpaulo #define DPRINTFN(n, x) do { if (rt2661_debug >= (n)) printf x; } while (0)
79 1.1 rpaulo int rt2661_debug = 0;
80 1.1 rpaulo #else
81 1.1 rpaulo #define DPRINTF(x)
82 1.1 rpaulo #define DPRINTFN(n, x)
83 1.1 rpaulo #endif
84 1.1 rpaulo
85 1.1 rpaulo static int rt2661_alloc_tx_ring(struct rt2661_softc *,
86 1.1 rpaulo struct rt2661_tx_ring *, int);
87 1.1 rpaulo static void rt2661_reset_tx_ring(struct rt2661_softc *,
88 1.1 rpaulo struct rt2661_tx_ring *);
89 1.1 rpaulo static void rt2661_free_tx_ring(struct rt2661_softc *,
90 1.1 rpaulo struct rt2661_tx_ring *);
91 1.1 rpaulo static int rt2661_alloc_rx_ring(struct rt2661_softc *,
92 1.1 rpaulo struct rt2661_rx_ring *, int);
93 1.1 rpaulo static void rt2661_reset_rx_ring(struct rt2661_softc *,
94 1.1 rpaulo struct rt2661_rx_ring *);
95 1.1 rpaulo static void rt2661_free_rx_ring(struct rt2661_softc *,
96 1.1 rpaulo struct rt2661_rx_ring *);
97 1.1 rpaulo static struct ieee80211_node *
98 1.1 rpaulo rt2661_node_alloc(struct ieee80211_node_table *);
99 1.1 rpaulo static int rt2661_media_change(struct ifnet *);
100 1.1 rpaulo static void rt2661_next_scan(void *);
101 1.1 rpaulo static void rt2661_iter_func(void *, struct ieee80211_node *);
102 1.7 rpaulo static void rt2661_rssadapt_updatestats(void *);
103 1.1 rpaulo static int rt2661_newstate(struct ieee80211com *, enum ieee80211_state,
104 1.1 rpaulo int);
105 1.1 rpaulo static uint16_t rt2661_eeprom_read(struct rt2661_softc *, uint8_t);
106 1.1 rpaulo static void rt2661_tx_intr(struct rt2661_softc *);
107 1.1 rpaulo static void rt2661_tx_dma_intr(struct rt2661_softc *,
108 1.1 rpaulo struct rt2661_tx_ring *);
109 1.1 rpaulo static void rt2661_rx_intr(struct rt2661_softc *);
110 1.1 rpaulo static void rt2661_mcu_beacon_expire(struct rt2661_softc *);
111 1.1 rpaulo static void rt2661_mcu_wakeup(struct rt2661_softc *);
112 1.1 rpaulo static void rt2661_mcu_cmd_intr(struct rt2661_softc *);
113 1.1 rpaulo int rt2661_intr(void *);
114 1.1 rpaulo #if NBPFILTER > 0
115 1.1 rpaulo static uint8_t rt2661_rxrate(struct rt2661_rx_desc *);
116 1.1 rpaulo #endif
117 1.1 rpaulo static int rt2661_ack_rate(struct ieee80211com *, int);
118 1.1 rpaulo static uint16_t rt2661_txtime(int, int, uint32_t);
119 1.1 rpaulo static uint8_t rt2661_plcp_signal(int);
120 1.1 rpaulo static void rt2661_setup_tx_desc(struct rt2661_softc *,
121 1.1 rpaulo struct rt2661_tx_desc *, uint32_t, uint16_t, int, int,
122 1.1 rpaulo const bus_dma_segment_t *, int, int);
123 1.1 rpaulo static int rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *,
124 1.1 rpaulo struct ieee80211_node *);
125 1.1 rpaulo static struct mbuf *
126 1.1 rpaulo rt2661_get_rts(struct rt2661_softc *,
127 1.1 rpaulo struct ieee80211_frame *, uint16_t);
128 1.1 rpaulo static int rt2661_tx_data(struct rt2661_softc *, struct mbuf *,
129 1.1 rpaulo struct ieee80211_node *, int);
130 1.1 rpaulo static void rt2661_start(struct ifnet *);
131 1.1 rpaulo static void rt2661_watchdog(struct ifnet *);
132 1.1 rpaulo static int rt2661_reset(struct ifnet *);
133 1.14 christos static int rt2661_ioctl(struct ifnet *, u_long, void *);
134 1.1 rpaulo static void rt2661_bbp_write(struct rt2661_softc *, uint8_t, uint8_t);
135 1.1 rpaulo static uint8_t rt2661_bbp_read(struct rt2661_softc *, uint8_t);
136 1.1 rpaulo static void rt2661_rf_write(struct rt2661_softc *, uint8_t, uint32_t);
137 1.1 rpaulo static int rt2661_tx_cmd(struct rt2661_softc *, uint8_t, uint16_t);
138 1.1 rpaulo static void rt2661_select_antenna(struct rt2661_softc *);
139 1.1 rpaulo static void rt2661_enable_mrr(struct rt2661_softc *);
140 1.1 rpaulo static void rt2661_set_txpreamble(struct rt2661_softc *);
141 1.1 rpaulo static void rt2661_set_basicrates(struct rt2661_softc *,
142 1.1 rpaulo const struct ieee80211_rateset *);
143 1.1 rpaulo static void rt2661_select_band(struct rt2661_softc *,
144 1.1 rpaulo struct ieee80211_channel *);
145 1.1 rpaulo static void rt2661_set_chan(struct rt2661_softc *,
146 1.1 rpaulo struct ieee80211_channel *);
147 1.1 rpaulo static void rt2661_set_bssid(struct rt2661_softc *, const uint8_t *);
148 1.1 rpaulo static void rt2661_set_macaddr(struct rt2661_softc *, const uint8_t *);
149 1.1 rpaulo static void rt2661_update_promisc(struct rt2661_softc *);
150 1.13 christos #if 0
151 1.13 christos static int rt2661_wme_update(struct ieee80211com *);
152 1.13 christos #endif
153 1.1 rpaulo
154 1.1 rpaulo static void rt2661_update_slot(struct ifnet *);
155 1.1 rpaulo static const char *
156 1.1 rpaulo rt2661_get_rf(int);
157 1.1 rpaulo static void rt2661_read_eeprom(struct rt2661_softc *);
158 1.1 rpaulo static int rt2661_bbp_init(struct rt2661_softc *);
159 1.1 rpaulo static int rt2661_init(struct ifnet *);
160 1.1 rpaulo static void rt2661_stop(struct ifnet *, int);
161 1.1 rpaulo static int rt2661_load_microcode(struct rt2661_softc *, const uint8_t *,
162 1.1 rpaulo int);
163 1.7 rpaulo #ifdef notyet
164 1.6 rpaulo static void rt2661_rx_tune(struct rt2661_softc *);
165 1.1 rpaulo static void rt2661_radar_start(struct rt2661_softc *);
166 1.1 rpaulo static int rt2661_radar_stop(struct rt2661_softc *);
167 1.1 rpaulo #endif
168 1.1 rpaulo static int rt2661_prepare_beacon(struct rt2661_softc *);
169 1.1 rpaulo static void rt2661_enable_tsf_sync(struct rt2661_softc *);
170 1.1 rpaulo static int rt2661_get_rssi(struct rt2661_softc *, uint8_t);
171 1.1 rpaulo
172 1.1 rpaulo /*
173 1.1 rpaulo * Supported rates for 802.11a/b/g modes (in 500Kbps unit).
174 1.1 rpaulo */
175 1.1 rpaulo static const struct ieee80211_rateset rt2661_rateset_11a =
176 1.1 rpaulo { 8, { 12, 18, 24, 36, 48, 72, 96, 108 } };
177 1.1 rpaulo
178 1.1 rpaulo static const struct ieee80211_rateset rt2661_rateset_11b =
179 1.1 rpaulo { 4, { 2, 4, 11, 22 } };
180 1.1 rpaulo
181 1.1 rpaulo static const struct ieee80211_rateset rt2661_rateset_11g =
182 1.1 rpaulo { 12, { 2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108 } };
183 1.1 rpaulo
184 1.1 rpaulo /*
185 1.1 rpaulo * Default values for MAC registers; values taken from the reference driver.
186 1.1 rpaulo */
187 1.1 rpaulo static const struct {
188 1.1 rpaulo uint32_t reg;
189 1.1 rpaulo uint32_t val;
190 1.1 rpaulo } rt2661_def_mac[] = {
191 1.1 rpaulo { RT2661_TXRX_CSR0, 0x0000b032 },
192 1.1 rpaulo { RT2661_TXRX_CSR1, 0x9eb39eb3 },
193 1.1 rpaulo { RT2661_TXRX_CSR2, 0x8a8b8c8d },
194 1.1 rpaulo { RT2661_TXRX_CSR3, 0x00858687 },
195 1.1 rpaulo { RT2661_TXRX_CSR7, 0x2e31353b },
196 1.1 rpaulo { RT2661_TXRX_CSR8, 0x2a2a2a2c },
197 1.1 rpaulo { RT2661_TXRX_CSR15, 0x0000000f },
198 1.1 rpaulo { RT2661_MAC_CSR6, 0x00000fff },
199 1.1 rpaulo { RT2661_MAC_CSR8, 0x016c030a },
200 1.1 rpaulo { RT2661_MAC_CSR10, 0x00000718 },
201 1.1 rpaulo { RT2661_MAC_CSR12, 0x00000004 },
202 1.1 rpaulo { RT2661_MAC_CSR13, 0x0000e000 },
203 1.1 rpaulo { RT2661_SEC_CSR0, 0x00000000 },
204 1.1 rpaulo { RT2661_SEC_CSR1, 0x00000000 },
205 1.1 rpaulo { RT2661_SEC_CSR5, 0x00000000 },
206 1.1 rpaulo { RT2661_PHY_CSR1, 0x000023b0 },
207 1.1 rpaulo { RT2661_PHY_CSR5, 0x060a100c },
208 1.1 rpaulo { RT2661_PHY_CSR6, 0x00080606 },
209 1.1 rpaulo { RT2661_PHY_CSR7, 0x00000a08 },
210 1.1 rpaulo { RT2661_PCI_CFG_CSR, 0x3cca4808 },
211 1.1 rpaulo { RT2661_AIFSN_CSR, 0x00002273 },
212 1.1 rpaulo { RT2661_CWMIN_CSR, 0x00002344 },
213 1.1 rpaulo { RT2661_CWMAX_CSR, 0x000034aa },
214 1.1 rpaulo { RT2661_TEST_MODE_CSR, 0x00000200 },
215 1.1 rpaulo { RT2661_M2H_CMD_DONE_CSR, 0xffffffff }
216 1.1 rpaulo };
217 1.1 rpaulo
218 1.1 rpaulo /*
219 1.1 rpaulo * Default values for BBP registers; values taken from the reference driver.
220 1.1 rpaulo */
221 1.1 rpaulo static const struct {
222 1.1 rpaulo uint8_t reg;
223 1.1 rpaulo uint8_t val;
224 1.1 rpaulo } rt2661_def_bbp[] = {
225 1.1 rpaulo { 3, 0x00 },
226 1.1 rpaulo { 15, 0x30 },
227 1.1 rpaulo { 17, 0x20 },
228 1.1 rpaulo { 21, 0xc8 },
229 1.1 rpaulo { 22, 0x38 },
230 1.1 rpaulo { 23, 0x06 },
231 1.1 rpaulo { 24, 0xfe },
232 1.1 rpaulo { 25, 0x0a },
233 1.1 rpaulo { 26, 0x0d },
234 1.1 rpaulo { 34, 0x12 },
235 1.1 rpaulo { 37, 0x07 },
236 1.1 rpaulo { 39, 0xf8 },
237 1.1 rpaulo { 41, 0x60 },
238 1.1 rpaulo { 53, 0x10 },
239 1.1 rpaulo { 54, 0x18 },
240 1.1 rpaulo { 60, 0x10 },
241 1.1 rpaulo { 61, 0x04 },
242 1.1 rpaulo { 62, 0x04 },
243 1.1 rpaulo { 75, 0xfe },
244 1.1 rpaulo { 86, 0xfe },
245 1.1 rpaulo { 88, 0xfe },
246 1.1 rpaulo { 90, 0x0f },
247 1.1 rpaulo { 99, 0x00 },
248 1.1 rpaulo { 102, 0x16 },
249 1.1 rpaulo { 107, 0x04 }
250 1.1 rpaulo };
251 1.1 rpaulo
252 1.1 rpaulo /*
253 1.1 rpaulo * Default settings for RF registers; values taken from the reference driver.
254 1.1 rpaulo */
255 1.1 rpaulo static const struct rfprog {
256 1.1 rpaulo uint8_t chan;
257 1.1 rpaulo uint32_t r1;
258 1.1 rpaulo uint32_t r2;
259 1.1 rpaulo uint32_t r3;
260 1.1 rpaulo uint32_t r4;
261 1.1 rpaulo } rt2661_rf5225_1[] = {
262 1.1 rpaulo { 1, 0x00b33, 0x011e1, 0x1a014, 0x30282 },
263 1.1 rpaulo { 2, 0x00b33, 0x011e1, 0x1a014, 0x30287 },
264 1.1 rpaulo { 3, 0x00b33, 0x011e2, 0x1a014, 0x30282 },
265 1.1 rpaulo { 4, 0x00b33, 0x011e2, 0x1a014, 0x30287 },
266 1.1 rpaulo { 5, 0x00b33, 0x011e3, 0x1a014, 0x30282 },
267 1.1 rpaulo { 6, 0x00b33, 0x011e3, 0x1a014, 0x30287 },
268 1.1 rpaulo { 7, 0x00b33, 0x011e4, 0x1a014, 0x30282 },
269 1.1 rpaulo { 8, 0x00b33, 0x011e4, 0x1a014, 0x30287 },
270 1.1 rpaulo { 9, 0x00b33, 0x011e5, 0x1a014, 0x30282 },
271 1.1 rpaulo { 10, 0x00b33, 0x011e5, 0x1a014, 0x30287 },
272 1.1 rpaulo { 11, 0x00b33, 0x011e6, 0x1a014, 0x30282 },
273 1.1 rpaulo { 12, 0x00b33, 0x011e6, 0x1a014, 0x30287 },
274 1.1 rpaulo { 13, 0x00b33, 0x011e7, 0x1a014, 0x30282 },
275 1.1 rpaulo { 14, 0x00b33, 0x011e8, 0x1a014, 0x30284 },
276 1.1 rpaulo
277 1.1 rpaulo { 36, 0x00b33, 0x01266, 0x26014, 0x30288 },
278 1.1 rpaulo { 40, 0x00b33, 0x01268, 0x26014, 0x30280 },
279 1.1 rpaulo { 44, 0x00b33, 0x01269, 0x26014, 0x30282 },
280 1.1 rpaulo { 48, 0x00b33, 0x0126a, 0x26014, 0x30284 },
281 1.1 rpaulo { 52, 0x00b33, 0x0126b, 0x26014, 0x30286 },
282 1.1 rpaulo { 56, 0x00b33, 0x0126c, 0x26014, 0x30288 },
283 1.1 rpaulo { 60, 0x00b33, 0x0126e, 0x26014, 0x30280 },
284 1.1 rpaulo { 64, 0x00b33, 0x0126f, 0x26014, 0x30282 },
285 1.1 rpaulo
286 1.1 rpaulo { 100, 0x00b33, 0x0128a, 0x2e014, 0x30280 },
287 1.1 rpaulo { 104, 0x00b33, 0x0128b, 0x2e014, 0x30282 },
288 1.1 rpaulo { 108, 0x00b33, 0x0128c, 0x2e014, 0x30284 },
289 1.1 rpaulo { 112, 0x00b33, 0x0128d, 0x2e014, 0x30286 },
290 1.1 rpaulo { 116, 0x00b33, 0x0128e, 0x2e014, 0x30288 },
291 1.1 rpaulo { 120, 0x00b33, 0x012a0, 0x2e014, 0x30280 },
292 1.1 rpaulo { 124, 0x00b33, 0x012a1, 0x2e014, 0x30282 },
293 1.1 rpaulo { 128, 0x00b33, 0x012a2, 0x2e014, 0x30284 },
294 1.1 rpaulo { 132, 0x00b33, 0x012a3, 0x2e014, 0x30286 },
295 1.1 rpaulo { 136, 0x00b33, 0x012a4, 0x2e014, 0x30288 },
296 1.1 rpaulo { 140, 0x00b33, 0x012a6, 0x2e014, 0x30280 },
297 1.1 rpaulo
298 1.1 rpaulo { 149, 0x00b33, 0x012a8, 0x2e014, 0x30287 },
299 1.1 rpaulo { 153, 0x00b33, 0x012a9, 0x2e014, 0x30289 },
300 1.1 rpaulo { 157, 0x00b33, 0x012ab, 0x2e014, 0x30281 },
301 1.1 rpaulo { 161, 0x00b33, 0x012ac, 0x2e014, 0x30283 },
302 1.1 rpaulo { 165, 0x00b33, 0x012ad, 0x2e014, 0x30285 }
303 1.1 rpaulo
304 1.1 rpaulo }, rt2661_rf5225_2[] = {
305 1.1 rpaulo { 1, 0x00b33, 0x011e1, 0x1a014, 0x30282 },
306 1.1 rpaulo { 2, 0x00b33, 0x011e1, 0x1a014, 0x30287 },
307 1.1 rpaulo { 3, 0x00b33, 0x011e2, 0x1a014, 0x30282 },
308 1.1 rpaulo { 4, 0x00b33, 0x011e2, 0x1a014, 0x30287 },
309 1.1 rpaulo { 5, 0x00b33, 0x011e3, 0x1a014, 0x30282 },
310 1.1 rpaulo { 6, 0x00b33, 0x011e3, 0x1a014, 0x30287 },
311 1.1 rpaulo { 7, 0x00b33, 0x011e4, 0x1a014, 0x30282 },
312 1.1 rpaulo { 8, 0x00b33, 0x011e4, 0x1a014, 0x30287 },
313 1.1 rpaulo { 9, 0x00b33, 0x011e5, 0x1a014, 0x30282 },
314 1.1 rpaulo { 10, 0x00b33, 0x011e5, 0x1a014, 0x30287 },
315 1.1 rpaulo { 11, 0x00b33, 0x011e6, 0x1a014, 0x30282 },
316 1.1 rpaulo { 12, 0x00b33, 0x011e6, 0x1a014, 0x30287 },
317 1.1 rpaulo { 13, 0x00b33, 0x011e7, 0x1a014, 0x30282 },
318 1.1 rpaulo { 14, 0x00b33, 0x011e8, 0x1a014, 0x30284 },
319 1.1 rpaulo
320 1.1 rpaulo { 36, 0x00b35, 0x11206, 0x26014, 0x30280 },
321 1.1 rpaulo { 40, 0x00b34, 0x111a0, 0x26014, 0x30280 },
322 1.1 rpaulo { 44, 0x00b34, 0x111a1, 0x26014, 0x30286 },
323 1.1 rpaulo { 48, 0x00b34, 0x111a3, 0x26014, 0x30282 },
324 1.1 rpaulo { 52, 0x00b34, 0x111a4, 0x26014, 0x30288 },
325 1.1 rpaulo { 56, 0x00b34, 0x111a6, 0x26014, 0x30284 },
326 1.1 rpaulo { 60, 0x00b34, 0x111a8, 0x26014, 0x30280 },
327 1.1 rpaulo { 64, 0x00b34, 0x111a9, 0x26014, 0x30286 },
328 1.1 rpaulo
329 1.1 rpaulo { 100, 0x00b35, 0x11226, 0x2e014, 0x30280 },
330 1.1 rpaulo { 104, 0x00b35, 0x11228, 0x2e014, 0x30280 },
331 1.1 rpaulo { 108, 0x00b35, 0x1122a, 0x2e014, 0x30280 },
332 1.1 rpaulo { 112, 0x00b35, 0x1122c, 0x2e014, 0x30280 },
333 1.1 rpaulo { 116, 0x00b35, 0x1122e, 0x2e014, 0x30280 },
334 1.1 rpaulo { 120, 0x00b34, 0x111c0, 0x2e014, 0x30280 },
335 1.1 rpaulo { 124, 0x00b34, 0x111c1, 0x2e014, 0x30286 },
336 1.1 rpaulo { 128, 0x00b34, 0x111c3, 0x2e014, 0x30282 },
337 1.1 rpaulo { 132, 0x00b34, 0x111c4, 0x2e014, 0x30288 },
338 1.1 rpaulo { 136, 0x00b34, 0x111c6, 0x2e014, 0x30284 },
339 1.1 rpaulo { 140, 0x00b34, 0x111c8, 0x2e014, 0x30280 },
340 1.1 rpaulo
341 1.1 rpaulo { 149, 0x00b34, 0x111cb, 0x2e014, 0x30286 },
342 1.1 rpaulo { 153, 0x00b34, 0x111cd, 0x2e014, 0x30282 },
343 1.1 rpaulo { 157, 0x00b35, 0x11242, 0x2e014, 0x30285 },
344 1.1 rpaulo { 161, 0x00b35, 0x11244, 0x2e014, 0x30285 },
345 1.1 rpaulo { 165, 0x00b35, 0x11246, 0x2e014, 0x30285 }
346 1.1 rpaulo };
347 1.1 rpaulo
348 1.1 rpaulo int
349 1.1 rpaulo rt2661_attach(void *xsc, int id)
350 1.1 rpaulo {
351 1.1 rpaulo struct rt2661_softc *sc = xsc;
352 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
353 1.1 rpaulo struct ifnet *ifp = &sc->sc_if;
354 1.1 rpaulo uint32_t val;
355 1.1 rpaulo int error, i, ntries;
356 1.1 rpaulo
357 1.1 rpaulo sc->sc_id = id;
358 1.1 rpaulo
359 1.15 ad callout_init(&sc->scan_ch, 0);
360 1.15 ad callout_init(&sc->rssadapt_ch, 0);
361 1.1 rpaulo
362 1.1 rpaulo /* wait for NIC to initialize */
363 1.1 rpaulo for (ntries = 0; ntries < 1000; ntries++) {
364 1.1 rpaulo if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0)
365 1.1 rpaulo break;
366 1.1 rpaulo DELAY(1000);
367 1.1 rpaulo }
368 1.1 rpaulo if (ntries == 1000) {
369 1.23 cegger aprint_error_dev(&sc->sc_dev, "timeout waiting for NIC to initialize\n");
370 1.1 rpaulo return EIO;
371 1.1 rpaulo }
372 1.1 rpaulo
373 1.1 rpaulo /* retrieve RF rev. no and various other things from EEPROM */
374 1.1 rpaulo rt2661_read_eeprom(sc);
375 1.23 cegger aprint_normal_dev(&sc->sc_dev, "802.11 address %s\n",
376 1.1 rpaulo ether_sprintf(ic->ic_myaddr));
377 1.1 rpaulo
378 1.23 cegger aprint_normal_dev(&sc->sc_dev, "MAC/BBP RT%X, RF %s\n", val,
379 1.1 rpaulo rt2661_get_rf(sc->rf_rev));
380 1.1 rpaulo
381 1.1 rpaulo /*
382 1.1 rpaulo * Allocate Tx and Rx rings.
383 1.1 rpaulo */
384 1.1 rpaulo error = rt2661_alloc_tx_ring(sc, &sc->txq[0], RT2661_TX_RING_COUNT);
385 1.1 rpaulo if (error != 0) {
386 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Tx ring 0\n");
387 1.1 rpaulo goto fail1;
388 1.1 rpaulo }
389 1.1 rpaulo
390 1.1 rpaulo error = rt2661_alloc_tx_ring(sc, &sc->txq[1], RT2661_TX_RING_COUNT);
391 1.1 rpaulo if (error != 0) {
392 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Tx ring 1\n");
393 1.1 rpaulo goto fail2;
394 1.1 rpaulo }
395 1.1 rpaulo
396 1.1 rpaulo error = rt2661_alloc_tx_ring(sc, &sc->txq[2], RT2661_TX_RING_COUNT);
397 1.1 rpaulo if (error != 0) {
398 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Tx ring 2\n");
399 1.1 rpaulo goto fail3;
400 1.1 rpaulo }
401 1.1 rpaulo
402 1.1 rpaulo error = rt2661_alloc_tx_ring(sc, &sc->txq[3], RT2661_TX_RING_COUNT);
403 1.1 rpaulo if (error != 0) {
404 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Tx ring 3\n");
405 1.1 rpaulo goto fail4;
406 1.1 rpaulo }
407 1.1 rpaulo
408 1.1 rpaulo error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT);
409 1.1 rpaulo if (error != 0) {
410 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Mgt ring\n");
411 1.1 rpaulo goto fail5;
412 1.1 rpaulo }
413 1.1 rpaulo
414 1.1 rpaulo error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT);
415 1.1 rpaulo if (error != 0) {
416 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate Rx ring\n");
417 1.1 rpaulo goto fail6;
418 1.1 rpaulo }
419 1.1 rpaulo
420 1.1 rpaulo ifp->if_softc = sc;
421 1.1 rpaulo ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
422 1.1 rpaulo ifp->if_init = rt2661_init;
423 1.21 jmcneill ifp->if_stop = rt2661_stop;
424 1.1 rpaulo ifp->if_ioctl = rt2661_ioctl;
425 1.1 rpaulo ifp->if_start = rt2661_start;
426 1.1 rpaulo ifp->if_watchdog = rt2661_watchdog;
427 1.1 rpaulo IFQ_SET_READY(&ifp->if_snd);
428 1.23 cegger memcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
429 1.1 rpaulo
430 1.1 rpaulo ic->ic_ifp = ifp;
431 1.1 rpaulo ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */
432 1.1 rpaulo ic->ic_opmode = IEEE80211_M_STA; /* default to BSS mode */
433 1.1 rpaulo ic->ic_state = IEEE80211_S_INIT;
434 1.1 rpaulo
435 1.1 rpaulo /* set device capabilities */
436 1.1 rpaulo ic->ic_caps =
437 1.1 rpaulo IEEE80211_C_IBSS | /* IBSS mode supported */
438 1.1 rpaulo IEEE80211_C_MONITOR | /* monitor mode supported */
439 1.1 rpaulo IEEE80211_C_HOSTAP | /* HostAp mode supported */
440 1.1 rpaulo IEEE80211_C_TXPMGT | /* tx power management */
441 1.1 rpaulo IEEE80211_C_SHPREAMBLE | /* short preamble supported */
442 1.1 rpaulo IEEE80211_C_SHSLOT | /* short slot time supported */
443 1.1 rpaulo IEEE80211_C_WPA; /* 802.11i */
444 1.1 rpaulo
445 1.1 rpaulo if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) {
446 1.1 rpaulo /* set supported .11a rates */
447 1.1 rpaulo ic->ic_sup_rates[IEEE80211_MODE_11A] = rt2661_rateset_11a;
448 1.1 rpaulo
449 1.1 rpaulo /* set supported .11a channels */
450 1.1 rpaulo for (i = 36; i <= 64; i += 4) {
451 1.1 rpaulo ic->ic_channels[i].ic_freq =
452 1.1 rpaulo ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
453 1.1 rpaulo ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
454 1.1 rpaulo }
455 1.1 rpaulo for (i = 100; i <= 140; i += 4) {
456 1.1 rpaulo ic->ic_channels[i].ic_freq =
457 1.1 rpaulo ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
458 1.1 rpaulo ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
459 1.1 rpaulo }
460 1.1 rpaulo for (i = 149; i <= 165; i += 4) {
461 1.1 rpaulo ic->ic_channels[i].ic_freq =
462 1.1 rpaulo ieee80211_ieee2mhz(i, IEEE80211_CHAN_5GHZ);
463 1.1 rpaulo ic->ic_channels[i].ic_flags = IEEE80211_CHAN_A;
464 1.1 rpaulo }
465 1.1 rpaulo }
466 1.1 rpaulo
467 1.1 rpaulo /* set supported .11b and .11g rates */
468 1.1 rpaulo ic->ic_sup_rates[IEEE80211_MODE_11B] = rt2661_rateset_11b;
469 1.1 rpaulo ic->ic_sup_rates[IEEE80211_MODE_11G] = rt2661_rateset_11g;
470 1.1 rpaulo
471 1.1 rpaulo /* set supported .11b and .11g channels (1 through 14) */
472 1.1 rpaulo for (i = 1; i <= 14; i++) {
473 1.1 rpaulo ic->ic_channels[i].ic_freq =
474 1.1 rpaulo ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
475 1.1 rpaulo ic->ic_channels[i].ic_flags =
476 1.1 rpaulo IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
477 1.1 rpaulo IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
478 1.1 rpaulo }
479 1.1 rpaulo
480 1.1 rpaulo if_attach(ifp);
481 1.1 rpaulo ieee80211_ifattach(ic);
482 1.1 rpaulo ic->ic_node_alloc = rt2661_node_alloc;
483 1.1 rpaulo ic->ic_updateslot = rt2661_update_slot;
484 1.1 rpaulo ic->ic_reset = rt2661_reset;
485 1.1 rpaulo
486 1.1 rpaulo /* override state transition machine */
487 1.1 rpaulo sc->sc_newstate = ic->ic_newstate;
488 1.1 rpaulo ic->ic_newstate = rt2661_newstate;
489 1.1 rpaulo ieee80211_media_init(ic, rt2661_media_change, ieee80211_media_status);
490 1.1 rpaulo
491 1.18 scw #if NBPFILTER > 0
492 1.1 rpaulo bpfattach2(ifp, DLT_IEEE802_11_RADIO,
493 1.1 rpaulo sizeof (struct ieee80211_frame) + 64, &sc->sc_drvbpf);
494 1.1 rpaulo
495 1.1 rpaulo sc->sc_rxtap_len = sizeof sc->sc_rxtapu;
496 1.1 rpaulo sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
497 1.1 rpaulo sc->sc_rxtap.wr_ihdr.it_present = htole32(RT2661_RX_RADIOTAP_PRESENT);
498 1.1 rpaulo
499 1.1 rpaulo sc->sc_txtap_len = sizeof sc->sc_txtapu;
500 1.1 rpaulo sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
501 1.1 rpaulo sc->sc_txtap.wt_ihdr.it_present = htole32(RT2661_TX_RADIOTAP_PRESENT);
502 1.1 rpaulo #endif
503 1.1 rpaulo
504 1.1 rpaulo ieee80211_announce(ic);
505 1.1 rpaulo
506 1.21 jmcneill if (!pmf_device_register(&sc->sc_dev, NULL, NULL))
507 1.21 jmcneill aprint_error_dev(&sc->sc_dev, "couldn't establish power handler\n");
508 1.21 jmcneill else
509 1.21 jmcneill pmf_class_network_register(&sc->sc_dev, ifp);
510 1.21 jmcneill
511 1.1 rpaulo return 0;
512 1.1 rpaulo
513 1.1 rpaulo fail6: rt2661_free_tx_ring(sc, &sc->mgtq);
514 1.1 rpaulo fail5: rt2661_free_tx_ring(sc, &sc->txq[3]);
515 1.1 rpaulo fail4: rt2661_free_tx_ring(sc, &sc->txq[2]);
516 1.1 rpaulo fail3: rt2661_free_tx_ring(sc, &sc->txq[1]);
517 1.1 rpaulo fail2: rt2661_free_tx_ring(sc, &sc->txq[0]);
518 1.1 rpaulo fail1: return ENXIO;
519 1.1 rpaulo }
520 1.1 rpaulo
521 1.1 rpaulo int
522 1.1 rpaulo rt2661_detach(void *xsc)
523 1.1 rpaulo {
524 1.1 rpaulo struct rt2661_softc *sc = xsc;
525 1.1 rpaulo struct ifnet *ifp = &sc->sc_if;
526 1.1 rpaulo
527 1.1 rpaulo callout_stop(&sc->scan_ch);
528 1.1 rpaulo callout_stop(&sc->rssadapt_ch);
529 1.1 rpaulo
530 1.21 jmcneill pmf_device_deregister(&sc->sc_dev);
531 1.21 jmcneill
532 1.1 rpaulo ieee80211_ifdetach(&sc->sc_ic);
533 1.1 rpaulo if_detach(ifp);
534 1.1 rpaulo
535 1.1 rpaulo rt2661_free_tx_ring(sc, &sc->txq[0]);
536 1.1 rpaulo rt2661_free_tx_ring(sc, &sc->txq[1]);
537 1.1 rpaulo rt2661_free_tx_ring(sc, &sc->txq[2]);
538 1.1 rpaulo rt2661_free_tx_ring(sc, &sc->txq[3]);
539 1.1 rpaulo rt2661_free_tx_ring(sc, &sc->mgtq);
540 1.1 rpaulo rt2661_free_rx_ring(sc, &sc->rxq);
541 1.1 rpaulo
542 1.1 rpaulo return 0;
543 1.1 rpaulo }
544 1.1 rpaulo
545 1.1 rpaulo static int
546 1.1 rpaulo rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring,
547 1.1 rpaulo int count)
548 1.1 rpaulo {
549 1.1 rpaulo int i, nsegs, error;
550 1.1 rpaulo
551 1.1 rpaulo ring->count = count;
552 1.1 rpaulo ring->queued = 0;
553 1.1 rpaulo ring->cur = ring->next = ring->stat = 0;
554 1.1 rpaulo
555 1.1 rpaulo error = bus_dmamap_create(sc->sc_dmat, count * RT2661_TX_DESC_SIZE, 1,
556 1.1 rpaulo count * RT2661_TX_DESC_SIZE, 0, BUS_DMA_NOWAIT, &ring->map);
557 1.1 rpaulo if (error != 0) {
558 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not create desc DMA map\n");
559 1.1 rpaulo goto fail;
560 1.1 rpaulo }
561 1.1 rpaulo
562 1.1 rpaulo error = bus_dmamem_alloc(sc->sc_dmat, count * RT2661_TX_DESC_SIZE,
563 1.1 rpaulo PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
564 1.1 rpaulo if (error != 0) {
565 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate DMA memory\n");
566 1.1 rpaulo goto fail;
567 1.1 rpaulo }
568 1.1 rpaulo
569 1.1 rpaulo error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
570 1.14 christos count * RT2661_TX_DESC_SIZE, (void **)&ring->desc,
571 1.1 rpaulo BUS_DMA_NOWAIT);
572 1.1 rpaulo if (error != 0) {
573 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map desc DMA memory\n");
574 1.1 rpaulo goto fail;
575 1.1 rpaulo }
576 1.1 rpaulo
577 1.1 rpaulo error = bus_dmamap_load(sc->sc_dmat, ring->map, ring->desc,
578 1.1 rpaulo count * RT2661_TX_DESC_SIZE, NULL, BUS_DMA_NOWAIT);
579 1.1 rpaulo if (error != 0) {
580 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not load desc DMA map\n");
581 1.1 rpaulo goto fail;
582 1.1 rpaulo }
583 1.1 rpaulo
584 1.1 rpaulo memset(ring->desc, 0, count * RT2661_TX_DESC_SIZE);
585 1.1 rpaulo ring->physaddr = ring->map->dm_segs->ds_addr;
586 1.1 rpaulo
587 1.1 rpaulo ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF,
588 1.1 rpaulo M_NOWAIT);
589 1.1 rpaulo if (ring->data == NULL) {
590 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate soft data\n");
591 1.1 rpaulo error = ENOMEM;
592 1.1 rpaulo goto fail;
593 1.1 rpaulo }
594 1.1 rpaulo
595 1.1 rpaulo memset(ring->data, 0, count * sizeof (struct rt2661_tx_data));
596 1.1 rpaulo for (i = 0; i < count; i++) {
597 1.1 rpaulo error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
598 1.1 rpaulo RT2661_MAX_SCATTER, MCLBYTES, 0, BUS_DMA_NOWAIT,
599 1.1 rpaulo &ring->data[i].map);
600 1.1 rpaulo if (error != 0) {
601 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not create DMA map\n");
602 1.1 rpaulo goto fail;
603 1.1 rpaulo }
604 1.1 rpaulo }
605 1.1 rpaulo
606 1.1 rpaulo return 0;
607 1.1 rpaulo
608 1.1 rpaulo fail: rt2661_free_tx_ring(sc, ring);
609 1.1 rpaulo return error;
610 1.1 rpaulo }
611 1.1 rpaulo
612 1.1 rpaulo static void
613 1.1 rpaulo rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
614 1.1 rpaulo {
615 1.1 rpaulo struct rt2661_tx_desc *desc;
616 1.1 rpaulo struct rt2661_tx_data *data;
617 1.1 rpaulo int i;
618 1.1 rpaulo
619 1.1 rpaulo for (i = 0; i < ring->count; i++) {
620 1.1 rpaulo desc = &ring->desc[i];
621 1.1 rpaulo data = &ring->data[i];
622 1.1 rpaulo
623 1.1 rpaulo if (data->m != NULL) {
624 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
625 1.1 rpaulo data->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
626 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, data->map);
627 1.1 rpaulo m_freem(data->m);
628 1.1 rpaulo data->m = NULL;
629 1.1 rpaulo }
630 1.1 rpaulo
631 1.1 rpaulo if (data->ni != NULL) {
632 1.1 rpaulo ieee80211_free_node(data->ni);
633 1.1 rpaulo data->ni = NULL;
634 1.1 rpaulo }
635 1.1 rpaulo
636 1.1 rpaulo desc->flags = 0;
637 1.1 rpaulo }
638 1.1 rpaulo
639 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
640 1.1 rpaulo BUS_DMASYNC_PREWRITE);
641 1.1 rpaulo
642 1.1 rpaulo ring->queued = 0;
643 1.1 rpaulo ring->cur = ring->next = ring->stat = 0;
644 1.1 rpaulo }
645 1.1 rpaulo
646 1.1 rpaulo
647 1.1 rpaulo static void
648 1.1 rpaulo rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
649 1.1 rpaulo {
650 1.1 rpaulo struct rt2661_tx_data *data;
651 1.1 rpaulo int i;
652 1.1 rpaulo
653 1.1 rpaulo if (ring->desc != NULL) {
654 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
655 1.1 rpaulo ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
656 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, ring->map);
657 1.14 christos bus_dmamem_unmap(sc->sc_dmat, (void *)ring->desc,
658 1.1 rpaulo ring->count * RT2661_TX_DESC_SIZE);
659 1.1 rpaulo bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
660 1.1 rpaulo }
661 1.1 rpaulo
662 1.1 rpaulo if (ring->data != NULL) {
663 1.1 rpaulo for (i = 0; i < ring->count; i++) {
664 1.1 rpaulo data = &ring->data[i];
665 1.1 rpaulo
666 1.1 rpaulo if (data->m != NULL) {
667 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
668 1.1 rpaulo data->map->dm_mapsize,
669 1.1 rpaulo BUS_DMASYNC_POSTWRITE);
670 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, data->map);
671 1.1 rpaulo m_freem(data->m);
672 1.1 rpaulo }
673 1.1 rpaulo
674 1.1 rpaulo if (data->ni != NULL)
675 1.1 rpaulo ieee80211_free_node(data->ni);
676 1.1 rpaulo
677 1.1 rpaulo if (data->map != NULL)
678 1.1 rpaulo bus_dmamap_destroy(sc->sc_dmat, data->map);
679 1.1 rpaulo }
680 1.1 rpaulo free(ring->data, M_DEVBUF);
681 1.1 rpaulo }
682 1.1 rpaulo }
683 1.1 rpaulo
684 1.1 rpaulo static int
685 1.1 rpaulo rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring,
686 1.1 rpaulo int count)
687 1.1 rpaulo {
688 1.1 rpaulo struct rt2661_rx_desc *desc;
689 1.1 rpaulo struct rt2661_rx_data *data;
690 1.1 rpaulo int i, nsegs, error;
691 1.1 rpaulo
692 1.1 rpaulo ring->count = count;
693 1.1 rpaulo ring->cur = ring->next = 0;
694 1.1 rpaulo
695 1.1 rpaulo error = bus_dmamap_create(sc->sc_dmat, count * RT2661_RX_DESC_SIZE, 1,
696 1.1 rpaulo count * RT2661_RX_DESC_SIZE, 0, BUS_DMA_NOWAIT, &ring->map);
697 1.1 rpaulo if (error != 0) {
698 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not create desc DMA map\n");
699 1.1 rpaulo goto fail;
700 1.1 rpaulo }
701 1.1 rpaulo
702 1.1 rpaulo error = bus_dmamem_alloc(sc->sc_dmat, count * RT2661_RX_DESC_SIZE,
703 1.1 rpaulo PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
704 1.1 rpaulo if (error != 0) {
705 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate DMA memory\n");
706 1.1 rpaulo goto fail;
707 1.1 rpaulo }
708 1.1 rpaulo
709 1.1 rpaulo error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
710 1.14 christos count * RT2661_RX_DESC_SIZE, (void **)&ring->desc,
711 1.1 rpaulo BUS_DMA_NOWAIT);
712 1.1 rpaulo if (error != 0) {
713 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map desc DMA memory\n");
714 1.1 rpaulo goto fail;
715 1.1 rpaulo }
716 1.1 rpaulo
717 1.1 rpaulo error = bus_dmamap_load(sc->sc_dmat, ring->map, ring->desc,
718 1.1 rpaulo count * RT2661_RX_DESC_SIZE, NULL, BUS_DMA_NOWAIT);
719 1.1 rpaulo if (error != 0) {
720 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not load desc DMA map\n");
721 1.1 rpaulo goto fail;
722 1.1 rpaulo }
723 1.1 rpaulo
724 1.1 rpaulo memset(ring->desc, 0, count * RT2661_RX_DESC_SIZE);
725 1.1 rpaulo ring->physaddr = ring->map->dm_segs->ds_addr;
726 1.1 rpaulo
727 1.1 rpaulo ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF,
728 1.1 rpaulo M_NOWAIT);
729 1.1 rpaulo if (ring->data == NULL) {
730 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate soft data\n");
731 1.1 rpaulo error = ENOMEM;
732 1.1 rpaulo goto fail;
733 1.1 rpaulo }
734 1.1 rpaulo
735 1.1 rpaulo /*
736 1.1 rpaulo * Pre-allocate Rx buffers and populate Rx ring.
737 1.1 rpaulo */
738 1.1 rpaulo memset(ring->data, 0, count * sizeof (struct rt2661_rx_data));
739 1.1 rpaulo for (i = 0; i < count; i++) {
740 1.1 rpaulo desc = &sc->rxq.desc[i];
741 1.1 rpaulo data = &sc->rxq.data[i];
742 1.1 rpaulo
743 1.1 rpaulo error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
744 1.1 rpaulo 0, BUS_DMA_NOWAIT, &data->map);
745 1.1 rpaulo if (error != 0) {
746 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not create DMA map\n");
747 1.1 rpaulo goto fail;
748 1.1 rpaulo }
749 1.1 rpaulo
750 1.1 rpaulo MGETHDR(data->m, M_DONTWAIT, MT_DATA);
751 1.1 rpaulo if (data->m == NULL) {
752 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate rx mbuf\n");
753 1.1 rpaulo error = ENOMEM;
754 1.1 rpaulo goto fail;
755 1.1 rpaulo }
756 1.1 rpaulo
757 1.1 rpaulo MCLGET(data->m, M_DONTWAIT);
758 1.1 rpaulo if (!(data->m->m_flags & M_EXT)) {
759 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate rx mbuf cluster\n");
760 1.1 rpaulo error = ENOMEM;
761 1.1 rpaulo goto fail;
762 1.1 rpaulo }
763 1.1 rpaulo
764 1.1 rpaulo error = bus_dmamap_load(sc->sc_dmat, data->map,
765 1.1 rpaulo mtod(data->m, void *), MCLBYTES, NULL, BUS_DMA_NOWAIT);
766 1.1 rpaulo if (error != 0) {
767 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not load rx buf DMA map");
768 1.1 rpaulo goto fail;
769 1.1 rpaulo }
770 1.1 rpaulo
771 1.1 rpaulo desc->flags = htole32(RT2661_RX_BUSY);
772 1.1 rpaulo desc->physaddr = htole32(data->map->dm_segs->ds_addr);
773 1.1 rpaulo }
774 1.1 rpaulo
775 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
776 1.1 rpaulo BUS_DMASYNC_PREWRITE);
777 1.1 rpaulo
778 1.1 rpaulo return 0;
779 1.1 rpaulo
780 1.1 rpaulo fail: rt2661_free_rx_ring(sc, ring);
781 1.1 rpaulo return error;
782 1.1 rpaulo }
783 1.1 rpaulo
784 1.1 rpaulo static void
785 1.1 rpaulo rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
786 1.1 rpaulo {
787 1.1 rpaulo int i;
788 1.1 rpaulo
789 1.1 rpaulo for (i = 0; i < ring->count; i++)
790 1.1 rpaulo ring->desc[i].flags = htole32(RT2661_RX_BUSY);
791 1.1 rpaulo
792 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
793 1.1 rpaulo BUS_DMASYNC_PREWRITE);
794 1.1 rpaulo
795 1.1 rpaulo ring->cur = ring->next = 0;
796 1.1 rpaulo }
797 1.1 rpaulo
798 1.1 rpaulo static void
799 1.1 rpaulo rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
800 1.1 rpaulo {
801 1.1 rpaulo struct rt2661_rx_data *data;
802 1.1 rpaulo int i;
803 1.1 rpaulo
804 1.1 rpaulo if (ring->desc != NULL) {
805 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
806 1.1 rpaulo ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
807 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, ring->map);
808 1.14 christos bus_dmamem_unmap(sc->sc_dmat, (void *)ring->desc,
809 1.1 rpaulo ring->count * RT2661_RX_DESC_SIZE);
810 1.1 rpaulo bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
811 1.1 rpaulo }
812 1.1 rpaulo
813 1.1 rpaulo if (ring->data != NULL) {
814 1.1 rpaulo for (i = 0; i < ring->count; i++) {
815 1.1 rpaulo data = &ring->data[i];
816 1.1 rpaulo
817 1.1 rpaulo if (data->m != NULL) {
818 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
819 1.1 rpaulo data->map->dm_mapsize,
820 1.1 rpaulo BUS_DMASYNC_POSTREAD);
821 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, data->map);
822 1.1 rpaulo m_freem(data->m);
823 1.1 rpaulo }
824 1.1 rpaulo
825 1.1 rpaulo if (data->map != NULL)
826 1.1 rpaulo bus_dmamap_destroy(sc->sc_dmat, data->map);
827 1.1 rpaulo }
828 1.1 rpaulo free(ring->data, M_DEVBUF);
829 1.1 rpaulo }
830 1.1 rpaulo }
831 1.1 rpaulo
832 1.1 rpaulo static struct ieee80211_node *
833 1.13 christos rt2661_node_alloc(struct ieee80211_node_table *nt)
834 1.1 rpaulo {
835 1.1 rpaulo struct rt2661_node *rn;
836 1.1 rpaulo
837 1.1 rpaulo rn = malloc(sizeof (struct rt2661_node), M_80211_NODE,
838 1.1 rpaulo M_NOWAIT | M_ZERO);
839 1.1 rpaulo
840 1.1 rpaulo return (rn != NULL) ? &rn->ni : NULL;
841 1.1 rpaulo }
842 1.1 rpaulo
843 1.1 rpaulo static int
844 1.1 rpaulo rt2661_media_change(struct ifnet *ifp)
845 1.1 rpaulo {
846 1.1 rpaulo int error;
847 1.1 rpaulo
848 1.1 rpaulo error = ieee80211_media_change(ifp);
849 1.1 rpaulo if (error != ENETRESET)
850 1.1 rpaulo return error;
851 1.1 rpaulo
852 1.1 rpaulo if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) == (IFF_UP | IFF_RUNNING))
853 1.1 rpaulo rt2661_init(ifp);
854 1.1 rpaulo
855 1.1 rpaulo return 0;
856 1.1 rpaulo }
857 1.1 rpaulo
858 1.1 rpaulo /*
859 1.1 rpaulo * This function is called periodically (every 200ms) during scanning to
860 1.1 rpaulo * switch from one channel to another.
861 1.1 rpaulo */
862 1.1 rpaulo static void
863 1.1 rpaulo rt2661_next_scan(void *arg)
864 1.1 rpaulo {
865 1.1 rpaulo struct rt2661_softc *sc = arg;
866 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
867 1.1 rpaulo
868 1.1 rpaulo if (ic->ic_state == IEEE80211_S_SCAN)
869 1.1 rpaulo ieee80211_next_scan(ic);
870 1.1 rpaulo }
871 1.1 rpaulo
872 1.1 rpaulo /*
873 1.1 rpaulo * This function is called for each neighbor node.
874 1.1 rpaulo */
875 1.1 rpaulo static void
876 1.13 christos rt2661_iter_func(void *arg, struct ieee80211_node *ni)
877 1.1 rpaulo {
878 1.1 rpaulo struct rt2661_node *rn = (struct rt2661_node *)ni;
879 1.1 rpaulo
880 1.1 rpaulo ieee80211_rssadapt_updatestats(&rn->rssadapt);
881 1.1 rpaulo }
882 1.1 rpaulo
883 1.1 rpaulo /*
884 1.1 rpaulo * This function is called periodically (every 100ms) in RUN state to update
885 1.7 rpaulo * the rate adaptation statistics.
886 1.1 rpaulo */
887 1.1 rpaulo static void
888 1.7 rpaulo rt2661_rssadapt_updatestats(void *arg)
889 1.1 rpaulo {
890 1.1 rpaulo struct rt2661_softc *sc = arg;
891 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
892 1.1 rpaulo
893 1.7 rpaulo ieee80211_iterate_nodes(&ic->ic_sta, rt2661_iter_func, arg);
894 1.1 rpaulo
895 1.7 rpaulo callout_reset(&sc->rssadapt_ch, hz / 10, rt2661_rssadapt_updatestats,
896 1.7 rpaulo sc);
897 1.1 rpaulo }
898 1.1 rpaulo
899 1.1 rpaulo static int
900 1.1 rpaulo rt2661_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
901 1.1 rpaulo {
902 1.1 rpaulo struct rt2661_softc *sc = ic->ic_ifp->if_softc;
903 1.1 rpaulo enum ieee80211_state ostate;
904 1.1 rpaulo struct ieee80211_node *ni;
905 1.1 rpaulo uint32_t tmp;
906 1.1 rpaulo int error = 0;
907 1.1 rpaulo
908 1.1 rpaulo ostate = ic->ic_state;
909 1.1 rpaulo callout_stop(&sc->scan_ch);
910 1.1 rpaulo
911 1.1 rpaulo switch (nstate) {
912 1.1 rpaulo case IEEE80211_S_INIT:
913 1.1 rpaulo callout_stop(&sc->rssadapt_ch);
914 1.1 rpaulo
915 1.1 rpaulo if (ostate == IEEE80211_S_RUN) {
916 1.1 rpaulo /* abort TSF synchronization */
917 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
918 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff);
919 1.1 rpaulo }
920 1.1 rpaulo break;
921 1.1 rpaulo
922 1.1 rpaulo case IEEE80211_S_SCAN:
923 1.1 rpaulo rt2661_set_chan(sc, ic->ic_curchan);
924 1.1 rpaulo callout_reset(&sc->scan_ch, hz / 5, rt2661_next_scan, sc);
925 1.1 rpaulo break;
926 1.1 rpaulo
927 1.1 rpaulo case IEEE80211_S_AUTH:
928 1.1 rpaulo case IEEE80211_S_ASSOC:
929 1.1 rpaulo rt2661_set_chan(sc, ic->ic_curchan);
930 1.1 rpaulo break;
931 1.1 rpaulo
932 1.1 rpaulo case IEEE80211_S_RUN:
933 1.1 rpaulo rt2661_set_chan(sc, ic->ic_curchan);
934 1.1 rpaulo
935 1.1 rpaulo ni = ic->ic_bss;
936 1.1 rpaulo
937 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_MONITOR) {
938 1.1 rpaulo rt2661_enable_mrr(sc);
939 1.1 rpaulo rt2661_set_txpreamble(sc);
940 1.1 rpaulo rt2661_set_basicrates(sc, &ni->ni_rates);
941 1.1 rpaulo rt2661_set_bssid(sc, ni->ni_bssid);
942 1.1 rpaulo }
943 1.1 rpaulo
944 1.1 rpaulo if (ic->ic_opmode == IEEE80211_M_HOSTAP ||
945 1.1 rpaulo ic->ic_opmode == IEEE80211_M_IBSS) {
946 1.1 rpaulo if ((error = rt2661_prepare_beacon(sc)) != 0)
947 1.1 rpaulo break;
948 1.1 rpaulo }
949 1.1 rpaulo
950 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_MONITOR) {
951 1.1 rpaulo callout_reset(&sc->rssadapt_ch, hz / 10,
952 1.7 rpaulo rt2661_rssadapt_updatestats, sc);
953 1.1 rpaulo rt2661_enable_tsf_sync(sc);
954 1.1 rpaulo }
955 1.1 rpaulo break;
956 1.1 rpaulo }
957 1.1 rpaulo
958 1.1 rpaulo return (error != 0) ? error : sc->sc_newstate(ic, nstate, arg);
959 1.1 rpaulo }
960 1.1 rpaulo
961 1.1 rpaulo /*
962 1.1 rpaulo * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or
963 1.1 rpaulo * 93C66).
964 1.1 rpaulo */
965 1.1 rpaulo static uint16_t
966 1.1 rpaulo rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr)
967 1.1 rpaulo {
968 1.1 rpaulo uint32_t tmp;
969 1.1 rpaulo uint16_t val;
970 1.1 rpaulo int n;
971 1.1 rpaulo
972 1.1 rpaulo /* clock C once before the first command */
973 1.1 rpaulo RT2661_EEPROM_CTL(sc, 0);
974 1.1 rpaulo
975 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
976 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
977 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
978 1.1 rpaulo
979 1.1 rpaulo /* write start bit (1) */
980 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
981 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
982 1.1 rpaulo
983 1.1 rpaulo /* write READ opcode (10) */
984 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
985 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
986 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
987 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
988 1.1 rpaulo
989 1.1 rpaulo /* write address (A5-A0 or A7-A0) */
990 1.1 rpaulo n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7;
991 1.1 rpaulo for (; n >= 0; n--) {
992 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S |
993 1.1 rpaulo (((addr >> n) & 1) << RT2661_SHIFT_D));
994 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S |
995 1.1 rpaulo (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C);
996 1.1 rpaulo }
997 1.1 rpaulo
998 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
999 1.1 rpaulo
1000 1.1 rpaulo /* read data Q15-Q0 */
1001 1.1 rpaulo val = 0;
1002 1.1 rpaulo for (n = 15; n >= 0; n--) {
1003 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
1004 1.1 rpaulo tmp = RAL_READ(sc, RT2661_E2PROM_CSR);
1005 1.1 rpaulo val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n;
1006 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
1007 1.1 rpaulo }
1008 1.1 rpaulo
1009 1.1 rpaulo RT2661_EEPROM_CTL(sc, 0);
1010 1.1 rpaulo
1011 1.1 rpaulo /* clear Chip Select and clock C */
1012 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_S);
1013 1.1 rpaulo RT2661_EEPROM_CTL(sc, 0);
1014 1.1 rpaulo RT2661_EEPROM_CTL(sc, RT2661_C);
1015 1.1 rpaulo
1016 1.1 rpaulo return val;
1017 1.1 rpaulo }
1018 1.1 rpaulo
1019 1.1 rpaulo static void
1020 1.1 rpaulo rt2661_tx_intr(struct rt2661_softc *sc)
1021 1.1 rpaulo {
1022 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1023 1.1 rpaulo struct ifnet *ifp = &sc->sc_if;
1024 1.1 rpaulo struct rt2661_tx_ring *txq;
1025 1.1 rpaulo struct rt2661_tx_data *data;
1026 1.1 rpaulo struct rt2661_node *rn;
1027 1.1 rpaulo uint32_t val;
1028 1.1 rpaulo int qid, retrycnt;
1029 1.1 rpaulo
1030 1.1 rpaulo for (;;) {
1031 1.1 rpaulo val = RAL_READ(sc, RT2661_STA_CSR4);
1032 1.1 rpaulo if (!(val & RT2661_TX_STAT_VALID))
1033 1.1 rpaulo break;
1034 1.1 rpaulo
1035 1.1 rpaulo /* retrieve the queue in which this frame was sent */
1036 1.1 rpaulo qid = RT2661_TX_QID(val);
1037 1.1 rpaulo txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq;
1038 1.1 rpaulo
1039 1.1 rpaulo /* retrieve rate control algorithm context */
1040 1.1 rpaulo data = &txq->data[txq->stat];
1041 1.1 rpaulo rn = (struct rt2661_node *)data->ni;
1042 1.1 rpaulo
1043 1.1 rpaulo /* if no frame has been sent, ignore */
1044 1.1 rpaulo if (rn == NULL)
1045 1.1 rpaulo continue;
1046 1.1 rpaulo
1047 1.1 rpaulo switch (RT2661_TX_RESULT(val)) {
1048 1.1 rpaulo case RT2661_TX_SUCCESS:
1049 1.1 rpaulo retrycnt = RT2661_TX_RETRYCNT(val);
1050 1.1 rpaulo
1051 1.1 rpaulo DPRINTFN(10, ("data frame sent successfully after "
1052 1.1 rpaulo "%d retries\n", retrycnt));
1053 1.1 rpaulo if (retrycnt == 0 && data->id.id_node != NULL) {
1054 1.1 rpaulo ieee80211_rssadapt_raise_rate(ic,
1055 1.1 rpaulo &rn->rssadapt, &data->id);
1056 1.1 rpaulo }
1057 1.1 rpaulo ifp->if_opackets++;
1058 1.1 rpaulo break;
1059 1.1 rpaulo
1060 1.1 rpaulo case RT2661_TX_RETRY_FAIL:
1061 1.1 rpaulo DPRINTFN(9, ("sending data frame failed (too much "
1062 1.1 rpaulo "retries)\n"));
1063 1.1 rpaulo if (data->id.id_node != NULL) {
1064 1.1 rpaulo ieee80211_rssadapt_lower_rate(ic, data->ni,
1065 1.1 rpaulo &rn->rssadapt, &data->id);
1066 1.1 rpaulo }
1067 1.1 rpaulo ifp->if_oerrors++;
1068 1.1 rpaulo break;
1069 1.1 rpaulo
1070 1.1 rpaulo default:
1071 1.1 rpaulo /* other failure */
1072 1.23 cegger aprint_error_dev(&sc->sc_dev, "sending data frame failed 0x%08x\n", val);
1073 1.1 rpaulo ifp->if_oerrors++;
1074 1.1 rpaulo }
1075 1.1 rpaulo
1076 1.1 rpaulo ieee80211_free_node(data->ni);
1077 1.1 rpaulo data->ni = NULL;
1078 1.1 rpaulo
1079 1.1 rpaulo DPRINTFN(15, ("tx done q=%d idx=%u\n", qid, txq->stat));
1080 1.1 rpaulo
1081 1.1 rpaulo txq->queued--;
1082 1.1 rpaulo if (++txq->stat >= txq->count) /* faster than % count */
1083 1.1 rpaulo txq->stat = 0;
1084 1.1 rpaulo }
1085 1.1 rpaulo
1086 1.1 rpaulo sc->sc_tx_timer = 0;
1087 1.1 rpaulo ifp->if_flags &= ~IFF_OACTIVE;
1088 1.1 rpaulo rt2661_start(ifp);
1089 1.1 rpaulo }
1090 1.1 rpaulo
1091 1.1 rpaulo static void
1092 1.1 rpaulo rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq)
1093 1.1 rpaulo {
1094 1.1 rpaulo struct rt2661_tx_desc *desc;
1095 1.1 rpaulo struct rt2661_tx_data *data;
1096 1.1 rpaulo
1097 1.1 rpaulo for (;;) {
1098 1.1 rpaulo desc = &txq->desc[txq->next];
1099 1.1 rpaulo data = &txq->data[txq->next];
1100 1.1 rpaulo
1101 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, txq->map,
1102 1.1 rpaulo txq->next * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
1103 1.1 rpaulo BUS_DMASYNC_POSTREAD);
1104 1.1 rpaulo
1105 1.1 rpaulo if ((le32toh(desc->flags) & RT2661_TX_BUSY) ||
1106 1.1 rpaulo !(le32toh(desc->flags) & RT2661_TX_VALID))
1107 1.1 rpaulo break;
1108 1.1 rpaulo
1109 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1110 1.1 rpaulo data->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1111 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, data->map);
1112 1.1 rpaulo m_freem(data->m);
1113 1.1 rpaulo data->m = NULL;
1114 1.1 rpaulo /* node reference is released in rt2661_tx_intr() */
1115 1.1 rpaulo
1116 1.1 rpaulo /* descriptor is no longer valid */
1117 1.1 rpaulo desc->flags &= ~htole32(RT2661_TX_VALID);
1118 1.1 rpaulo
1119 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, txq->map,
1120 1.1 rpaulo txq->next * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
1121 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1122 1.1 rpaulo
1123 1.1 rpaulo DPRINTFN(15, ("tx dma done q=%p idx=%u\n", txq, txq->next));
1124 1.1 rpaulo
1125 1.1 rpaulo if (++txq->next >= txq->count) /* faster than % count */
1126 1.1 rpaulo txq->next = 0;
1127 1.1 rpaulo }
1128 1.1 rpaulo }
1129 1.1 rpaulo
1130 1.1 rpaulo static void
1131 1.1 rpaulo rt2661_rx_intr(struct rt2661_softc *sc)
1132 1.1 rpaulo {
1133 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1134 1.1 rpaulo struct ifnet *ifp = &sc->sc_if;
1135 1.1 rpaulo struct rt2661_rx_desc *desc;
1136 1.1 rpaulo struct rt2661_rx_data *data;
1137 1.1 rpaulo struct rt2661_node *rn;
1138 1.1 rpaulo struct ieee80211_frame *wh;
1139 1.1 rpaulo struct ieee80211_node *ni;
1140 1.1 rpaulo struct mbuf *mnew, *m;
1141 1.7 rpaulo int error;
1142 1.1 rpaulo
1143 1.1 rpaulo for (;;) {
1144 1.1 rpaulo desc = &sc->rxq.desc[sc->rxq.cur];
1145 1.1 rpaulo data = &sc->rxq.data[sc->rxq.cur];
1146 1.1 rpaulo
1147 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
1148 1.1 rpaulo sc->rxq.cur * RT2661_RX_DESC_SIZE, RT2661_RX_DESC_SIZE,
1149 1.1 rpaulo BUS_DMASYNC_POSTREAD);
1150 1.1 rpaulo
1151 1.1 rpaulo if (le32toh(desc->flags) & RT2661_RX_BUSY)
1152 1.1 rpaulo break;
1153 1.1 rpaulo
1154 1.1 rpaulo if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) ||
1155 1.1 rpaulo (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) {
1156 1.1 rpaulo /*
1157 1.1 rpaulo * This should not happen since we did not request
1158 1.1 rpaulo * to receive those frames when we filled TXRX_CSR0.
1159 1.1 rpaulo */
1160 1.1 rpaulo DPRINTFN(5, ("PHY or CRC error flags 0x%08x\n",
1161 1.1 rpaulo le32toh(desc->flags)));
1162 1.1 rpaulo ifp->if_ierrors++;
1163 1.1 rpaulo goto skip;
1164 1.1 rpaulo }
1165 1.1 rpaulo
1166 1.1 rpaulo if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) {
1167 1.1 rpaulo ifp->if_ierrors++;
1168 1.1 rpaulo goto skip;
1169 1.1 rpaulo }
1170 1.1 rpaulo
1171 1.1 rpaulo /*
1172 1.1 rpaulo * Try to allocate a new mbuf for this ring element and load it
1173 1.1 rpaulo * before processing the current mbuf. If the ring element
1174 1.1 rpaulo * cannot be loaded, drop the received packet and reuse the old
1175 1.1 rpaulo * mbuf. In the unlikely case that the old mbuf can't be
1176 1.1 rpaulo * reloaded either, explicitly panic.
1177 1.1 rpaulo */
1178 1.1 rpaulo MGETHDR(mnew, M_DONTWAIT, MT_DATA);
1179 1.1 rpaulo if (mnew == NULL) {
1180 1.1 rpaulo ifp->if_ierrors++;
1181 1.1 rpaulo goto skip;
1182 1.1 rpaulo }
1183 1.1 rpaulo
1184 1.1 rpaulo MCLGET(mnew, M_DONTWAIT);
1185 1.1 rpaulo if (!(mnew->m_flags & M_EXT)) {
1186 1.1 rpaulo m_freem(mnew);
1187 1.1 rpaulo ifp->if_ierrors++;
1188 1.1 rpaulo goto skip;
1189 1.1 rpaulo }
1190 1.1 rpaulo
1191 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1192 1.1 rpaulo data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1193 1.1 rpaulo bus_dmamap_unload(sc->sc_dmat, data->map);
1194 1.1 rpaulo
1195 1.1 rpaulo error = bus_dmamap_load(sc->sc_dmat, data->map,
1196 1.1 rpaulo mtod(mnew, void *), MCLBYTES, NULL, BUS_DMA_NOWAIT);
1197 1.1 rpaulo if (error != 0) {
1198 1.1 rpaulo m_freem(mnew);
1199 1.1 rpaulo
1200 1.1 rpaulo /* try to reload the old mbuf */
1201 1.1 rpaulo error = bus_dmamap_load(sc->sc_dmat, data->map,
1202 1.1 rpaulo mtod(data->m, void *), MCLBYTES, NULL,
1203 1.1 rpaulo BUS_DMA_NOWAIT);
1204 1.1 rpaulo if (error != 0) {
1205 1.1 rpaulo /* very unlikely that it will fail... */
1206 1.1 rpaulo panic("%s: could not load old rx mbuf",
1207 1.23 cegger device_xname(&sc->sc_dev));
1208 1.1 rpaulo }
1209 1.22 xtraeme /* physical address may have changed */
1210 1.22 xtraeme desc->physaddr = htole32(data->map->dm_segs->ds_addr);
1211 1.1 rpaulo ifp->if_ierrors++;
1212 1.1 rpaulo goto skip;
1213 1.1 rpaulo }
1214 1.1 rpaulo
1215 1.1 rpaulo /*
1216 1.1 rpaulo * New mbuf successfully loaded, update Rx ring and continue
1217 1.1 rpaulo * processing.
1218 1.1 rpaulo */
1219 1.1 rpaulo m = data->m;
1220 1.1 rpaulo data->m = mnew;
1221 1.1 rpaulo desc->physaddr = htole32(data->map->dm_segs->ds_addr);
1222 1.1 rpaulo
1223 1.1 rpaulo /* finalize mbuf */
1224 1.1 rpaulo m->m_pkthdr.rcvif = ifp;
1225 1.1 rpaulo m->m_pkthdr.len = m->m_len =
1226 1.1 rpaulo (le32toh(desc->flags) >> 16) & 0xfff;
1227 1.1 rpaulo
1228 1.1 rpaulo #if NBPFILTER > 0
1229 1.1 rpaulo if (sc->sc_drvbpf != NULL) {
1230 1.1 rpaulo struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap;
1231 1.1 rpaulo uint32_t tsf_lo, tsf_hi;
1232 1.1 rpaulo
1233 1.1 rpaulo /* get timestamp (low and high 32 bits) */
1234 1.1 rpaulo tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13);
1235 1.1 rpaulo tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12);
1236 1.1 rpaulo
1237 1.1 rpaulo tap->wr_tsf =
1238 1.1 rpaulo htole64(((uint64_t)tsf_hi << 32) | tsf_lo);
1239 1.1 rpaulo tap->wr_flags = 0;
1240 1.1 rpaulo tap->wr_rate = rt2661_rxrate(desc);
1241 1.1 rpaulo tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
1242 1.1 rpaulo tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
1243 1.1 rpaulo tap->wr_antsignal = desc->rssi;
1244 1.1 rpaulo
1245 1.1 rpaulo bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
1246 1.1 rpaulo }
1247 1.1 rpaulo #endif
1248 1.1 rpaulo
1249 1.1 rpaulo wh = mtod(m, struct ieee80211_frame *);
1250 1.1 rpaulo ni = ieee80211_find_rxnode(ic,
1251 1.1 rpaulo (struct ieee80211_frame_min *)wh);
1252 1.1 rpaulo
1253 1.1 rpaulo /* send the frame to the 802.11 layer */
1254 1.1 rpaulo ieee80211_input(ic, m, ni, desc->rssi, 0);
1255 1.1 rpaulo
1256 1.1 rpaulo
1257 1.1 rpaulo /* give rssi to the rate adatation algorithm */
1258 1.1 rpaulo rn = (struct rt2661_node *)ni;
1259 1.7 rpaulo ieee80211_rssadapt_input(ic, ni, &rn->rssadapt,
1260 1.7 rpaulo rt2661_get_rssi(sc, desc->rssi));
1261 1.1 rpaulo
1262 1.1 rpaulo /* node is no longer needed */
1263 1.1 rpaulo ieee80211_free_node(ni);
1264 1.1 rpaulo
1265 1.1 rpaulo skip: desc->flags |= htole32(RT2661_RX_BUSY);
1266 1.1 rpaulo
1267 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
1268 1.1 rpaulo sc->rxq.cur * RT2661_RX_DESC_SIZE, RT2661_RX_DESC_SIZE,
1269 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1270 1.1 rpaulo
1271 1.1 rpaulo DPRINTFN(15, ("rx intr idx=%u\n", sc->rxq.cur));
1272 1.1 rpaulo
1273 1.1 rpaulo sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT;
1274 1.1 rpaulo }
1275 1.1 rpaulo
1276 1.1 rpaulo /*
1277 1.1 rpaulo * In HostAP mode, ieee80211_input() will enqueue packets in if_snd
1278 1.1 rpaulo * without calling if_start().
1279 1.1 rpaulo */
1280 1.1 rpaulo if (!IFQ_IS_EMPTY(&ifp->if_snd) && !(ifp->if_flags & IFF_OACTIVE))
1281 1.1 rpaulo rt2661_start(ifp);
1282 1.1 rpaulo }
1283 1.1 rpaulo
1284 1.1 rpaulo /* ARGSUSED */
1285 1.1 rpaulo static void
1286 1.13 christos rt2661_mcu_beacon_expire(struct rt2661_softc *sc)
1287 1.1 rpaulo {
1288 1.1 rpaulo /* do nothing */
1289 1.1 rpaulo }
1290 1.1 rpaulo
1291 1.1 rpaulo static void
1292 1.1 rpaulo rt2661_mcu_wakeup(struct rt2661_softc *sc)
1293 1.1 rpaulo {
1294 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16);
1295 1.1 rpaulo
1296 1.1 rpaulo RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7);
1297 1.1 rpaulo RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18);
1298 1.1 rpaulo RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20);
1299 1.1 rpaulo
1300 1.1 rpaulo /* send wakeup command to MCU */
1301 1.1 rpaulo rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0);
1302 1.1 rpaulo }
1303 1.1 rpaulo
1304 1.1 rpaulo static void
1305 1.1 rpaulo rt2661_mcu_cmd_intr(struct rt2661_softc *sc)
1306 1.1 rpaulo {
1307 1.1 rpaulo RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR);
1308 1.1 rpaulo RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
1309 1.1 rpaulo }
1310 1.1 rpaulo
1311 1.1 rpaulo int
1312 1.1 rpaulo rt2661_intr(void *arg)
1313 1.1 rpaulo {
1314 1.1 rpaulo struct rt2661_softc *sc = arg;
1315 1.1 rpaulo struct ifnet *ifp = &sc->sc_if;
1316 1.1 rpaulo uint32_t r1, r2;
1317 1.1 rpaulo
1318 1.22 xtraeme r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR);
1319 1.22 xtraeme r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR);
1320 1.22 xtraeme if (r1 == 0 && r2 == 0)
1321 1.22 xtraeme return 0; /* not for us */
1322 1.22 xtraeme
1323 1.1 rpaulo /* disable MAC and MCU interrupts */
1324 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
1325 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
1326 1.1 rpaulo
1327 1.22 xtraeme /* acknowledge interrupts */
1328 1.22 xtraeme RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1);
1329 1.22 xtraeme RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2);
1330 1.22 xtraeme
1331 1.1 rpaulo /* don't re-enable interrupts if we're shutting down */
1332 1.1 rpaulo if (!(ifp->if_flags & IFF_RUNNING))
1333 1.1 rpaulo return 0;
1334 1.1 rpaulo
1335 1.1 rpaulo if (r1 & RT2661_MGT_DONE)
1336 1.1 rpaulo rt2661_tx_dma_intr(sc, &sc->mgtq);
1337 1.1 rpaulo
1338 1.1 rpaulo if (r1 & RT2661_RX_DONE)
1339 1.1 rpaulo rt2661_rx_intr(sc);
1340 1.1 rpaulo
1341 1.1 rpaulo if (r1 & RT2661_TX0_DMA_DONE)
1342 1.1 rpaulo rt2661_tx_dma_intr(sc, &sc->txq[0]);
1343 1.1 rpaulo
1344 1.1 rpaulo if (r1 & RT2661_TX1_DMA_DONE)
1345 1.1 rpaulo rt2661_tx_dma_intr(sc, &sc->txq[1]);
1346 1.1 rpaulo
1347 1.1 rpaulo if (r1 & RT2661_TX2_DMA_DONE)
1348 1.1 rpaulo rt2661_tx_dma_intr(sc, &sc->txq[2]);
1349 1.1 rpaulo
1350 1.1 rpaulo if (r1 & RT2661_TX3_DMA_DONE)
1351 1.1 rpaulo rt2661_tx_dma_intr(sc, &sc->txq[3]);
1352 1.1 rpaulo
1353 1.1 rpaulo if (r1 & RT2661_TX_DONE)
1354 1.1 rpaulo rt2661_tx_intr(sc);
1355 1.1 rpaulo
1356 1.1 rpaulo if (r2 & RT2661_MCU_CMD_DONE)
1357 1.1 rpaulo rt2661_mcu_cmd_intr(sc);
1358 1.1 rpaulo
1359 1.1 rpaulo if (r2 & RT2661_MCU_BEACON_EXPIRE)
1360 1.1 rpaulo rt2661_mcu_beacon_expire(sc);
1361 1.1 rpaulo
1362 1.1 rpaulo if (r2 & RT2661_MCU_WAKEUP)
1363 1.1 rpaulo rt2661_mcu_wakeup(sc);
1364 1.1 rpaulo
1365 1.1 rpaulo /* re-enable MAC and MCU interrupts */
1366 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
1367 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
1368 1.1 rpaulo
1369 1.1 rpaulo return 1;
1370 1.1 rpaulo }
1371 1.1 rpaulo
1372 1.1 rpaulo /* quickly determine if a given rate is CCK or OFDM */
1373 1.1 rpaulo #define RAL_RATE_IS_OFDM(rate) ((rate) >= 12 && (rate) != 22)
1374 1.1 rpaulo
1375 1.1 rpaulo #define RAL_ACK_SIZE 14 /* 10 + 4(FCS) */
1376 1.1 rpaulo #define RAL_CTS_SIZE 14 /* 10 + 4(FCS) */
1377 1.1 rpaulo
1378 1.1 rpaulo #define RAL_SIFS 10 /* us */
1379 1.1 rpaulo
1380 1.1 rpaulo /*
1381 1.1 rpaulo * This function is only used by the Rx radiotap code. It returns the rate at
1382 1.1 rpaulo * which a given frame was received.
1383 1.1 rpaulo */
1384 1.1 rpaulo #if NBPFILTER > 0
1385 1.1 rpaulo static uint8_t
1386 1.1 rpaulo rt2661_rxrate(struct rt2661_rx_desc *desc)
1387 1.1 rpaulo {
1388 1.1 rpaulo if (le32toh(desc->flags) & RT2661_RX_OFDM) {
1389 1.1 rpaulo /* reverse function of rt2661_plcp_signal */
1390 1.1 rpaulo switch (desc->rate & 0xf) {
1391 1.1 rpaulo case 0xb: return 12;
1392 1.1 rpaulo case 0xf: return 18;
1393 1.1 rpaulo case 0xa: return 24;
1394 1.1 rpaulo case 0xe: return 36;
1395 1.1 rpaulo case 0x9: return 48;
1396 1.1 rpaulo case 0xd: return 72;
1397 1.1 rpaulo case 0x8: return 96;
1398 1.1 rpaulo case 0xc: return 108;
1399 1.1 rpaulo }
1400 1.1 rpaulo } else {
1401 1.1 rpaulo if (desc->rate == 10)
1402 1.1 rpaulo return 2;
1403 1.1 rpaulo if (desc->rate == 20)
1404 1.1 rpaulo return 4;
1405 1.1 rpaulo if (desc->rate == 55)
1406 1.1 rpaulo return 11;
1407 1.1 rpaulo if (desc->rate == 110)
1408 1.1 rpaulo return 22;
1409 1.1 rpaulo }
1410 1.1 rpaulo return 2; /* should not get there */
1411 1.1 rpaulo }
1412 1.1 rpaulo #endif
1413 1.1 rpaulo
1414 1.1 rpaulo /*
1415 1.1 rpaulo * Return the expected ack rate for a frame transmitted at rate `rate'.
1416 1.1 rpaulo * XXX: this should depend on the destination node basic rate set.
1417 1.1 rpaulo */
1418 1.1 rpaulo static int
1419 1.1 rpaulo rt2661_ack_rate(struct ieee80211com *ic, int rate)
1420 1.1 rpaulo {
1421 1.1 rpaulo switch (rate) {
1422 1.1 rpaulo /* CCK rates */
1423 1.1 rpaulo case 2:
1424 1.1 rpaulo return 2;
1425 1.1 rpaulo case 4:
1426 1.1 rpaulo case 11:
1427 1.1 rpaulo case 22:
1428 1.1 rpaulo return (ic->ic_curmode == IEEE80211_MODE_11B) ? 4 : rate;
1429 1.1 rpaulo
1430 1.1 rpaulo /* OFDM rates */
1431 1.1 rpaulo case 12:
1432 1.1 rpaulo case 18:
1433 1.1 rpaulo return 12;
1434 1.1 rpaulo case 24:
1435 1.1 rpaulo case 36:
1436 1.1 rpaulo return 24;
1437 1.1 rpaulo case 48:
1438 1.1 rpaulo case 72:
1439 1.1 rpaulo case 96:
1440 1.1 rpaulo case 108:
1441 1.1 rpaulo return 48;
1442 1.1 rpaulo }
1443 1.1 rpaulo
1444 1.1 rpaulo /* default to 1Mbps */
1445 1.1 rpaulo return 2;
1446 1.1 rpaulo }
1447 1.1 rpaulo
1448 1.1 rpaulo /*
1449 1.1 rpaulo * Compute the duration (in us) needed to transmit `len' bytes at rate `rate'.
1450 1.1 rpaulo * The function automatically determines the operating mode depending on the
1451 1.1 rpaulo * given rate. `flags' indicates whether short preamble is in use or not.
1452 1.1 rpaulo */
1453 1.1 rpaulo static uint16_t
1454 1.1 rpaulo rt2661_txtime(int len, int rate, uint32_t flags)
1455 1.1 rpaulo {
1456 1.1 rpaulo uint16_t txtime;
1457 1.1 rpaulo
1458 1.1 rpaulo if (RAL_RATE_IS_OFDM(rate)) {
1459 1.1 rpaulo /* IEEE Std 802.11a-1999, pp. 37 */
1460 1.1 rpaulo txtime = (8 + 4 * len + 3 + rate - 1) / rate;
1461 1.1 rpaulo txtime = 16 + 4 + 4 * txtime + 6;
1462 1.1 rpaulo } else {
1463 1.1 rpaulo /* IEEE Std 802.11b-1999, pp. 28 */
1464 1.1 rpaulo txtime = (16 * len + rate - 1) / rate;
1465 1.1 rpaulo if (rate != 2 && (flags & IEEE80211_F_SHPREAMBLE))
1466 1.1 rpaulo txtime += 72 + 24;
1467 1.1 rpaulo else
1468 1.1 rpaulo txtime += 144 + 48;
1469 1.1 rpaulo }
1470 1.1 rpaulo return txtime;
1471 1.1 rpaulo }
1472 1.1 rpaulo
1473 1.1 rpaulo static uint8_t
1474 1.1 rpaulo rt2661_plcp_signal(int rate)
1475 1.1 rpaulo {
1476 1.1 rpaulo switch (rate) {
1477 1.1 rpaulo /* CCK rates (returned values are device-dependent) */
1478 1.1 rpaulo case 2: return 0x0;
1479 1.1 rpaulo case 4: return 0x1;
1480 1.1 rpaulo case 11: return 0x2;
1481 1.1 rpaulo case 22: return 0x3;
1482 1.1 rpaulo
1483 1.1 rpaulo /* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
1484 1.1 rpaulo case 12: return 0xb;
1485 1.1 rpaulo case 18: return 0xf;
1486 1.1 rpaulo case 24: return 0xa;
1487 1.1 rpaulo case 36: return 0xe;
1488 1.1 rpaulo case 48: return 0x9;
1489 1.1 rpaulo case 72: return 0xd;
1490 1.1 rpaulo case 96: return 0x8;
1491 1.1 rpaulo case 108: return 0xc;
1492 1.1 rpaulo
1493 1.1 rpaulo /* unsupported rates (should not get there) */
1494 1.1 rpaulo default: return 0xff;
1495 1.1 rpaulo }
1496 1.1 rpaulo }
1497 1.1 rpaulo
1498 1.1 rpaulo static void
1499 1.1 rpaulo rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc,
1500 1.1 rpaulo uint32_t flags, uint16_t xflags, int len, int rate,
1501 1.1 rpaulo const bus_dma_segment_t *segs, int nsegs, int ac)
1502 1.1 rpaulo {
1503 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1504 1.1 rpaulo uint16_t plcp_length;
1505 1.1 rpaulo int i, remainder;
1506 1.1 rpaulo
1507 1.1 rpaulo desc->flags = htole32(flags);
1508 1.1 rpaulo desc->flags |= htole32(len << 16);
1509 1.1 rpaulo desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID);
1510 1.1 rpaulo
1511 1.1 rpaulo desc->xflags = htole16(xflags);
1512 1.1 rpaulo desc->xflags |= htole16(nsegs << 13);
1513 1.1 rpaulo
1514 1.1 rpaulo desc->wme = htole16(
1515 1.1 rpaulo RT2661_QID(ac) |
1516 1.1 rpaulo RT2661_AIFSN(2) |
1517 1.1 rpaulo RT2661_LOGCWMIN(4) |
1518 1.1 rpaulo RT2661_LOGCWMAX(10));
1519 1.1 rpaulo
1520 1.1 rpaulo /*
1521 1.1 rpaulo * Remember in which queue this frame was sent. This field is driver
1522 1.1 rpaulo * private data only. It will be made available by the NIC in STA_CSR4
1523 1.1 rpaulo * on Tx interrupts.
1524 1.1 rpaulo */
1525 1.1 rpaulo desc->qid = ac;
1526 1.1 rpaulo
1527 1.1 rpaulo /* setup PLCP fields */
1528 1.1 rpaulo desc->plcp_signal = rt2661_plcp_signal(rate);
1529 1.1 rpaulo desc->plcp_service = 4;
1530 1.1 rpaulo
1531 1.1 rpaulo len += IEEE80211_CRC_LEN;
1532 1.1 rpaulo if (RAL_RATE_IS_OFDM(rate)) {
1533 1.1 rpaulo desc->flags |= htole32(RT2661_TX_OFDM);
1534 1.1 rpaulo
1535 1.1 rpaulo plcp_length = len & 0xfff;
1536 1.1 rpaulo desc->plcp_length_hi = plcp_length >> 6;
1537 1.1 rpaulo desc->plcp_length_lo = plcp_length & 0x3f;
1538 1.1 rpaulo } else {
1539 1.1 rpaulo plcp_length = (16 * len + rate - 1) / rate;
1540 1.1 rpaulo if (rate == 22) {
1541 1.1 rpaulo remainder = (16 * len) % 22;
1542 1.1 rpaulo if (remainder != 0 && remainder < 7)
1543 1.1 rpaulo desc->plcp_service |= RT2661_PLCP_LENGEXT;
1544 1.1 rpaulo }
1545 1.1 rpaulo desc->plcp_length_hi = plcp_length >> 8;
1546 1.1 rpaulo desc->plcp_length_lo = plcp_length & 0xff;
1547 1.1 rpaulo
1548 1.1 rpaulo if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE))
1549 1.1 rpaulo desc->plcp_signal |= 0x08;
1550 1.1 rpaulo }
1551 1.1 rpaulo
1552 1.1 rpaulo /* RT2x61 supports scatter with up to 5 segments */
1553 1.1 rpaulo for (i = 0; i < nsegs; i++) {
1554 1.1 rpaulo desc->addr[i] = htole32(segs[i].ds_addr);
1555 1.1 rpaulo desc->len [i] = htole16(segs[i].ds_len);
1556 1.1 rpaulo }
1557 1.1 rpaulo }
1558 1.1 rpaulo
1559 1.1 rpaulo static int
1560 1.1 rpaulo rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0,
1561 1.1 rpaulo struct ieee80211_node *ni)
1562 1.1 rpaulo {
1563 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1564 1.1 rpaulo struct rt2661_tx_desc *desc;
1565 1.1 rpaulo struct rt2661_tx_data *data;
1566 1.1 rpaulo struct ieee80211_frame *wh;
1567 1.20 degroote struct ieee80211_key *k;
1568 1.1 rpaulo uint16_t dur;
1569 1.1 rpaulo uint32_t flags = 0;
1570 1.1 rpaulo int rate, error;
1571 1.1 rpaulo
1572 1.1 rpaulo desc = &sc->mgtq.desc[sc->mgtq.cur];
1573 1.1 rpaulo data = &sc->mgtq.data[sc->mgtq.cur];
1574 1.1 rpaulo
1575 1.1 rpaulo /* send mgt frames at the lowest available rate */
1576 1.1 rpaulo rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_curchan) ? 12 : 2;
1577 1.1 rpaulo
1578 1.20 degroote wh = mtod(m0, struct ieee80211_frame *);
1579 1.20 degroote
1580 1.20 degroote if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
1581 1.20 degroote k = ieee80211_crypto_encap(ic, ni, m0);
1582 1.20 degroote if (k == NULL) {
1583 1.20 degroote m_freem(m0);
1584 1.20 degroote return ENOBUFS;
1585 1.20 degroote }
1586 1.20 degroote }
1587 1.20 degroote
1588 1.1 rpaulo error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
1589 1.1 rpaulo BUS_DMA_NOWAIT);
1590 1.1 rpaulo if (error != 0) {
1591 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map mbuf (error %d)\n",
1592 1.23 cegger error);
1593 1.1 rpaulo m_freem(m0);
1594 1.1 rpaulo return error;
1595 1.1 rpaulo }
1596 1.1 rpaulo
1597 1.1 rpaulo #if NBPFILTER > 0
1598 1.1 rpaulo if (sc->sc_drvbpf != NULL) {
1599 1.1 rpaulo struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
1600 1.1 rpaulo
1601 1.1 rpaulo tap->wt_flags = 0;
1602 1.1 rpaulo tap->wt_rate = rate;
1603 1.1 rpaulo tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
1604 1.1 rpaulo tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
1605 1.1 rpaulo
1606 1.1 rpaulo bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m0);
1607 1.1 rpaulo }
1608 1.1 rpaulo #endif
1609 1.1 rpaulo
1610 1.1 rpaulo data->m = m0;
1611 1.1 rpaulo data->ni = ni;
1612 1.1 rpaulo
1613 1.1 rpaulo wh = mtod(m0, struct ieee80211_frame *);
1614 1.1 rpaulo
1615 1.1 rpaulo if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1616 1.1 rpaulo flags |= RT2661_TX_NEED_ACK;
1617 1.1 rpaulo
1618 1.1 rpaulo dur = rt2661_txtime(RAL_ACK_SIZE, rate, ic->ic_flags) +
1619 1.1 rpaulo RAL_SIFS;
1620 1.1 rpaulo *(uint16_t *)wh->i_dur = htole16(dur);
1621 1.1 rpaulo
1622 1.1 rpaulo /* tell hardware to add timestamp in probe responses */
1623 1.1 rpaulo if ((wh->i_fc[0] &
1624 1.1 rpaulo (IEEE80211_FC0_TYPE_MASK | IEEE80211_FC0_SUBTYPE_MASK)) ==
1625 1.1 rpaulo (IEEE80211_FC0_TYPE_MGT | IEEE80211_FC0_SUBTYPE_PROBE_RESP))
1626 1.1 rpaulo flags |= RT2661_TX_TIMESTAMP;
1627 1.1 rpaulo }
1628 1.1 rpaulo
1629 1.1 rpaulo rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */,
1630 1.1 rpaulo m0->m_pkthdr.len, rate, data->map->dm_segs, data->map->dm_nsegs,
1631 1.1 rpaulo RT2661_QID_MGT);
1632 1.1 rpaulo
1633 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0, data->map->dm_mapsize,
1634 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1635 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, sc->mgtq.map,
1636 1.1 rpaulo sc->mgtq.cur * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
1637 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1638 1.1 rpaulo
1639 1.1 rpaulo DPRINTFN(10, ("sending mgt frame len=%u idx=%u rate=%u\n",
1640 1.1 rpaulo m0->m_pkthdr.len, sc->mgtq.cur, rate));
1641 1.1 rpaulo
1642 1.1 rpaulo /* kick mgt */
1643 1.1 rpaulo sc->mgtq.queued++;
1644 1.1 rpaulo sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT;
1645 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT);
1646 1.1 rpaulo
1647 1.1 rpaulo return 0;
1648 1.1 rpaulo }
1649 1.1 rpaulo
1650 1.1 rpaulo /*
1651 1.1 rpaulo * Build a RTS control frame.
1652 1.1 rpaulo */
1653 1.1 rpaulo static struct mbuf *
1654 1.1 rpaulo rt2661_get_rts(struct rt2661_softc *sc, struct ieee80211_frame *wh,
1655 1.1 rpaulo uint16_t dur)
1656 1.1 rpaulo {
1657 1.1 rpaulo struct ieee80211_frame_rts *rts;
1658 1.1 rpaulo struct mbuf *m;
1659 1.1 rpaulo
1660 1.1 rpaulo MGETHDR(m, M_DONTWAIT, MT_DATA);
1661 1.1 rpaulo if (m == NULL) {
1662 1.1 rpaulo sc->sc_ic.ic_stats.is_tx_nobuf++;
1663 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate RTS frame\n");
1664 1.1 rpaulo return NULL;
1665 1.1 rpaulo }
1666 1.1 rpaulo
1667 1.1 rpaulo rts = mtod(m, struct ieee80211_frame_rts *);
1668 1.1 rpaulo
1669 1.1 rpaulo rts->i_fc[0] = IEEE80211_FC0_VERSION_0 | IEEE80211_FC0_TYPE_CTL |
1670 1.1 rpaulo IEEE80211_FC0_SUBTYPE_RTS;
1671 1.1 rpaulo rts->i_fc[1] = IEEE80211_FC1_DIR_NODS;
1672 1.1 rpaulo *(uint16_t *)rts->i_dur = htole16(dur);
1673 1.1 rpaulo IEEE80211_ADDR_COPY(rts->i_ra, wh->i_addr1);
1674 1.1 rpaulo IEEE80211_ADDR_COPY(rts->i_ta, wh->i_addr2);
1675 1.1 rpaulo
1676 1.1 rpaulo m->m_pkthdr.len = m->m_len = sizeof (struct ieee80211_frame_rts);
1677 1.1 rpaulo
1678 1.1 rpaulo return m;
1679 1.1 rpaulo }
1680 1.1 rpaulo
1681 1.1 rpaulo static int
1682 1.1 rpaulo rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0,
1683 1.1 rpaulo struct ieee80211_node *ni, int ac)
1684 1.1 rpaulo {
1685 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1686 1.1 rpaulo struct rt2661_tx_ring *txq = &sc->txq[ac];
1687 1.1 rpaulo struct rt2661_tx_desc *desc;
1688 1.1 rpaulo struct rt2661_tx_data *data;
1689 1.1 rpaulo struct rt2661_node *rn;
1690 1.1 rpaulo struct ieee80211_rateset *rs;
1691 1.1 rpaulo struct ieee80211_frame *wh;
1692 1.1 rpaulo struct ieee80211_key *k;
1693 1.1 rpaulo struct mbuf *mnew;
1694 1.1 rpaulo uint16_t dur;
1695 1.1 rpaulo uint32_t flags = 0;
1696 1.1 rpaulo int rate, error;
1697 1.1 rpaulo
1698 1.1 rpaulo wh = mtod(m0, struct ieee80211_frame *);
1699 1.1 rpaulo
1700 1.1 rpaulo if (ic->ic_fixed_rate != IEEE80211_FIXED_RATE_NONE) {
1701 1.1 rpaulo rs = &ic->ic_sup_rates[ic->ic_curmode];
1702 1.1 rpaulo rate = rs->rs_rates[ic->ic_fixed_rate];
1703 1.1 rpaulo } else {
1704 1.1 rpaulo rs = &ni->ni_rates;
1705 1.1 rpaulo rn = (struct rt2661_node *)ni;
1706 1.1 rpaulo ni->ni_txrate = ieee80211_rssadapt_choose(&rn->rssadapt, rs,
1707 1.1 rpaulo wh, m0->m_pkthdr.len, -1, NULL, 0);
1708 1.1 rpaulo rate = rs->rs_rates[ni->ni_txrate];
1709 1.1 rpaulo }
1710 1.1 rpaulo rate &= IEEE80211_RATE_VAL;
1711 1.1 rpaulo
1712 1.1 rpaulo if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
1713 1.1 rpaulo k = ieee80211_crypto_encap(ic, ni, m0);
1714 1.1 rpaulo if (k == NULL) {
1715 1.1 rpaulo m_freem(m0);
1716 1.1 rpaulo return ENOBUFS;
1717 1.1 rpaulo }
1718 1.1 rpaulo
1719 1.1 rpaulo /* packet header may have moved, reset our local pointer */
1720 1.1 rpaulo wh = mtod(m0, struct ieee80211_frame *);
1721 1.1 rpaulo }
1722 1.1 rpaulo
1723 1.1 rpaulo /*
1724 1.1 rpaulo * IEEE Std 802.11-1999, pp 82: "A STA shall use an RTS/CTS exchange
1725 1.1 rpaulo * for directed frames only when the length of the MPDU is greater
1726 1.1 rpaulo * than the length threshold indicated by [...]" ic_rtsthreshold.
1727 1.1 rpaulo */
1728 1.1 rpaulo if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
1729 1.7 rpaulo m0->m_pkthdr.len > ic->ic_rtsthreshold) {
1730 1.1 rpaulo struct mbuf *m;
1731 1.1 rpaulo int rtsrate, ackrate;
1732 1.1 rpaulo
1733 1.1 rpaulo rtsrate = IEEE80211_IS_CHAN_5GHZ(ic->ic_curchan) ? 12 : 2;
1734 1.1 rpaulo ackrate = rt2661_ack_rate(ic, rate);
1735 1.1 rpaulo
1736 1.1 rpaulo dur = rt2661_txtime(m0->m_pkthdr.len + 4, rate, ic->ic_flags) +
1737 1.1 rpaulo rt2661_txtime(RAL_CTS_SIZE, rtsrate, ic->ic_flags) +
1738 1.1 rpaulo rt2661_txtime(RAL_ACK_SIZE, ackrate, ic->ic_flags) +
1739 1.1 rpaulo 3 * RAL_SIFS;
1740 1.1 rpaulo
1741 1.1 rpaulo m = rt2661_get_rts(sc, wh, dur);
1742 1.1 rpaulo
1743 1.1 rpaulo desc = &txq->desc[txq->cur];
1744 1.1 rpaulo data = &txq->data[txq->cur];
1745 1.1 rpaulo
1746 1.1 rpaulo error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m,
1747 1.1 rpaulo BUS_DMA_NOWAIT);
1748 1.1 rpaulo if (error != 0) {
1749 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map mbuf (error %d)\n", error);
1750 1.1 rpaulo m_freem(m);
1751 1.1 rpaulo m_freem(m0);
1752 1.1 rpaulo return error;
1753 1.1 rpaulo }
1754 1.1 rpaulo
1755 1.1 rpaulo /* avoid multiple free() of the same node for each fragment */
1756 1.1 rpaulo ieee80211_ref_node(ni);
1757 1.1 rpaulo
1758 1.1 rpaulo data->m = m;
1759 1.1 rpaulo data->ni = ni;
1760 1.1 rpaulo
1761 1.1 rpaulo /* RTS frames are not taken into account for rssadapt */
1762 1.1 rpaulo data->id.id_node = NULL;
1763 1.1 rpaulo
1764 1.1 rpaulo rt2661_setup_tx_desc(sc, desc, RT2661_TX_NEED_ACK |
1765 1.1 rpaulo RT2661_TX_MORE_FRAG, 0, m->m_pkthdr.len, rtsrate,
1766 1.1 rpaulo data->map->dm_segs, data->map->dm_nsegs, ac);
1767 1.1 rpaulo
1768 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1769 1.1 rpaulo data->map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1770 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, txq->map,
1771 1.1 rpaulo txq->cur * RT2661_TX_DESC_SIZE, RT2661_TX_DESC_SIZE,
1772 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1773 1.1 rpaulo
1774 1.1 rpaulo txq->queued++;
1775 1.1 rpaulo txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
1776 1.1 rpaulo
1777 1.1 rpaulo /*
1778 1.1 rpaulo * IEEE Std 802.11-1999: when an RTS/CTS exchange is used, the
1779 1.1 rpaulo * asynchronous data frame shall be transmitted after the CTS
1780 1.1 rpaulo * frame and a SIFS period.
1781 1.1 rpaulo */
1782 1.1 rpaulo flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS;
1783 1.1 rpaulo }
1784 1.1 rpaulo
1785 1.1 rpaulo data = &txq->data[txq->cur];
1786 1.1 rpaulo desc = &txq->desc[txq->cur];
1787 1.1 rpaulo
1788 1.1 rpaulo error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
1789 1.1 rpaulo BUS_DMA_NOWAIT);
1790 1.1 rpaulo if (error != 0 && error != EFBIG) {
1791 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map mbuf (error %d)\n",
1792 1.23 cegger error);
1793 1.1 rpaulo m_freem(m0);
1794 1.1 rpaulo return error;
1795 1.1 rpaulo }
1796 1.1 rpaulo if (error != 0) {
1797 1.1 rpaulo /* too many fragments, linearize */
1798 1.1 rpaulo
1799 1.1 rpaulo MGETHDR(mnew, M_DONTWAIT, MT_DATA);
1800 1.1 rpaulo if (mnew == NULL) {
1801 1.1 rpaulo m_freem(m0);
1802 1.1 rpaulo return ENOMEM;
1803 1.1 rpaulo }
1804 1.1 rpaulo
1805 1.1 rpaulo M_COPY_PKTHDR(mnew, m0);
1806 1.1 rpaulo if (m0->m_pkthdr.len > MHLEN) {
1807 1.1 rpaulo MCLGET(mnew, M_DONTWAIT);
1808 1.1 rpaulo if (!(mnew->m_flags & M_EXT)) {
1809 1.1 rpaulo m_freem(m0);
1810 1.1 rpaulo m_freem(mnew);
1811 1.1 rpaulo return ENOMEM;
1812 1.1 rpaulo }
1813 1.1 rpaulo }
1814 1.1 rpaulo
1815 1.14 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(mnew, void *));
1816 1.1 rpaulo m_freem(m0);
1817 1.1 rpaulo mnew->m_len = mnew->m_pkthdr.len;
1818 1.1 rpaulo m0 = mnew;
1819 1.1 rpaulo
1820 1.1 rpaulo error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
1821 1.1 rpaulo BUS_DMA_NOWAIT);
1822 1.1 rpaulo if (error != 0) {
1823 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not map mbuf (error %d)\n", error);
1824 1.1 rpaulo m_freem(m0);
1825 1.1 rpaulo return error;
1826 1.1 rpaulo }
1827 1.1 rpaulo
1828 1.1 rpaulo /* packet header have moved, reset our local pointer */
1829 1.1 rpaulo wh = mtod(m0, struct ieee80211_frame *);
1830 1.1 rpaulo }
1831 1.1 rpaulo
1832 1.1 rpaulo #if NBPFILTER > 0
1833 1.1 rpaulo if (sc->sc_drvbpf != NULL) {
1834 1.1 rpaulo struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
1835 1.1 rpaulo
1836 1.1 rpaulo tap->wt_flags = 0;
1837 1.1 rpaulo tap->wt_rate = rate;
1838 1.1 rpaulo tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
1839 1.1 rpaulo tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
1840 1.1 rpaulo
1841 1.1 rpaulo bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m0);
1842 1.1 rpaulo }
1843 1.1 rpaulo #endif
1844 1.1 rpaulo
1845 1.1 rpaulo data->m = m0;
1846 1.1 rpaulo data->ni = ni;
1847 1.1 rpaulo
1848 1.7 rpaulo /* remember link conditions for rate adaptation algorithm */
1849 1.1 rpaulo if (ic->ic_fixed_rate == IEEE80211_FIXED_RATE_NONE) {
1850 1.1 rpaulo data->id.id_len = m0->m_pkthdr.len;
1851 1.1 rpaulo data->id.id_rateidx = ni->ni_txrate;
1852 1.1 rpaulo data->id.id_node = ni;
1853 1.1 rpaulo data->id.id_rssi = ni->ni_rssi;
1854 1.1 rpaulo } else
1855 1.1 rpaulo data->id.id_node = NULL;
1856 1.1 rpaulo
1857 1.1 rpaulo if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1858 1.1 rpaulo flags |= RT2661_TX_NEED_ACK;
1859 1.1 rpaulo
1860 1.1 rpaulo dur = rt2661_txtime(RAL_ACK_SIZE, rt2661_ack_rate(ic, rate),
1861 1.1 rpaulo ic->ic_flags) + RAL_SIFS;
1862 1.1 rpaulo *(uint16_t *)wh->i_dur = htole16(dur);
1863 1.1 rpaulo }
1864 1.1 rpaulo
1865 1.1 rpaulo rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate,
1866 1.1 rpaulo data->map->dm_segs, data->map->dm_nsegs, ac);
1867 1.1 rpaulo
1868 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, data->map, 0, data->map->dm_mapsize,
1869 1.1 rpaulo BUS_DMASYNC_PREWRITE);
1870 1.1 rpaulo bus_dmamap_sync(sc->sc_dmat, txq->map, txq->cur * RT2661_TX_DESC_SIZE,
1871 1.1 rpaulo RT2661_TX_DESC_SIZE, BUS_DMASYNC_PREWRITE);
1872 1.1 rpaulo
1873 1.1 rpaulo DPRINTFN(10, ("sending data frame len=%u idx=%u rate=%u\n",
1874 1.1 rpaulo m0->m_pkthdr.len, txq->cur, rate));
1875 1.1 rpaulo
1876 1.1 rpaulo /* kick Tx */
1877 1.1 rpaulo txq->queued++;
1878 1.1 rpaulo txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
1879 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1);
1880 1.1 rpaulo
1881 1.1 rpaulo return 0;
1882 1.1 rpaulo }
1883 1.1 rpaulo
1884 1.1 rpaulo static void
1885 1.1 rpaulo rt2661_start(struct ifnet *ifp)
1886 1.1 rpaulo {
1887 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
1888 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
1889 1.1 rpaulo struct mbuf *m0;
1890 1.1 rpaulo struct ether_header *eh;
1891 1.1 rpaulo struct ieee80211_node *ni = NULL;
1892 1.1 rpaulo int ac;
1893 1.1 rpaulo
1894 1.1 rpaulo /*
1895 1.1 rpaulo * net80211 may still try to send management frames even if the
1896 1.1 rpaulo * IFF_RUNNING flag is not set...
1897 1.1 rpaulo */
1898 1.1 rpaulo if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1899 1.1 rpaulo return;
1900 1.1 rpaulo
1901 1.1 rpaulo for (;;) {
1902 1.1 rpaulo IF_POLL(&ic->ic_mgtq, m0);
1903 1.1 rpaulo if (m0 != NULL) {
1904 1.1 rpaulo if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) {
1905 1.1 rpaulo ifp->if_flags |= IFF_OACTIVE;
1906 1.1 rpaulo break;
1907 1.1 rpaulo }
1908 1.1 rpaulo IF_DEQUEUE(&ic->ic_mgtq, m0);
1909 1.8 rpaulo if (m0 == NULL)
1910 1.8 rpaulo break;
1911 1.1 rpaulo
1912 1.1 rpaulo ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
1913 1.1 rpaulo m0->m_pkthdr.rcvif = NULL;
1914 1.1 rpaulo #if NBPFILTER > 0
1915 1.1 rpaulo if (ic->ic_rawbpf != NULL)
1916 1.1 rpaulo bpf_mtap(ic->ic_rawbpf, m0);
1917 1.1 rpaulo #endif
1918 1.1 rpaulo if (rt2661_tx_mgt(sc, m0, ni) != 0)
1919 1.1 rpaulo break;
1920 1.1 rpaulo
1921 1.1 rpaulo } else {
1922 1.1 rpaulo if (ic->ic_state != IEEE80211_S_RUN)
1923 1.1 rpaulo break;
1924 1.1 rpaulo IFQ_DEQUEUE(&ifp->if_snd, m0);
1925 1.1 rpaulo if (m0 == NULL)
1926 1.1 rpaulo break;
1927 1.1 rpaulo
1928 1.1 rpaulo if (m0->m_len < sizeof (struct ether_header) &&
1929 1.1 rpaulo !(m0 = m_pullup(m0, sizeof (struct ether_header))))
1930 1.1 rpaulo continue;
1931 1.1 rpaulo
1932 1.1 rpaulo eh = mtod(m0, struct ether_header *);
1933 1.1 rpaulo ni = ieee80211_find_txnode(ic, eh->ether_dhost);
1934 1.1 rpaulo if (ni == NULL) {
1935 1.1 rpaulo m_freem(m0);
1936 1.1 rpaulo ifp->if_oerrors++;
1937 1.1 rpaulo continue;
1938 1.1 rpaulo }
1939 1.1 rpaulo
1940 1.1 rpaulo
1941 1.1 rpaulo /* classify mbuf so we can find which tx ring to use */
1942 1.1 rpaulo if (ieee80211_classify(ic, m0, ni) != 0) {
1943 1.1 rpaulo m_freem(m0);
1944 1.1 rpaulo ieee80211_free_node(ni);
1945 1.1 rpaulo ifp->if_oerrors++;
1946 1.1 rpaulo continue;
1947 1.1 rpaulo }
1948 1.1 rpaulo
1949 1.1 rpaulo /* no QoS encapsulation for EAPOL frames */
1950 1.1 rpaulo ac = (eh->ether_type != htons(ETHERTYPE_PAE)) ?
1951 1.1 rpaulo M_WME_GETAC(m0) : WME_AC_BE;
1952 1.1 rpaulo
1953 1.1 rpaulo if (sc->txq[0].queued >= RT2661_TX_RING_COUNT - 1) {
1954 1.1 rpaulo /* there is no place left in this ring */
1955 1.1 rpaulo ifp->if_flags |= IFF_OACTIVE;
1956 1.1 rpaulo break;
1957 1.1 rpaulo }
1958 1.1 rpaulo #if NBPFILTER > 0
1959 1.1 rpaulo if (ifp->if_bpf != NULL)
1960 1.1 rpaulo bpf_mtap(ifp->if_bpf, m0);
1961 1.1 rpaulo #endif
1962 1.1 rpaulo m0 = ieee80211_encap(ic, m0, ni);
1963 1.1 rpaulo if (m0 == NULL) {
1964 1.1 rpaulo ieee80211_free_node(ni);
1965 1.1 rpaulo ifp->if_oerrors++;
1966 1.1 rpaulo continue;
1967 1.1 rpaulo }
1968 1.1 rpaulo #if NBPFILTER > 0
1969 1.1 rpaulo if (ic->ic_rawbpf != NULL)
1970 1.1 rpaulo bpf_mtap(ic->ic_rawbpf, m0);
1971 1.1 rpaulo #endif
1972 1.1 rpaulo if (rt2661_tx_data(sc, m0, ni, 0) != 0) {
1973 1.1 rpaulo if (ni != NULL)
1974 1.1 rpaulo ieee80211_free_node(ni);
1975 1.1 rpaulo ifp->if_oerrors++;
1976 1.1 rpaulo break;
1977 1.1 rpaulo }
1978 1.1 rpaulo }
1979 1.1 rpaulo
1980 1.1 rpaulo sc->sc_tx_timer = 5;
1981 1.1 rpaulo ifp->if_timer = 1;
1982 1.1 rpaulo }
1983 1.1 rpaulo }
1984 1.1 rpaulo
1985 1.1 rpaulo static void
1986 1.1 rpaulo rt2661_watchdog(struct ifnet *ifp)
1987 1.1 rpaulo {
1988 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
1989 1.1 rpaulo
1990 1.1 rpaulo ifp->if_timer = 0;
1991 1.1 rpaulo
1992 1.1 rpaulo if (sc->sc_tx_timer > 0) {
1993 1.1 rpaulo if (--sc->sc_tx_timer == 0) {
1994 1.23 cegger aprint_error_dev(&sc->sc_dev, "device timeout\n");
1995 1.1 rpaulo rt2661_init(ifp);
1996 1.1 rpaulo ifp->if_oerrors++;
1997 1.1 rpaulo return;
1998 1.1 rpaulo }
1999 1.1 rpaulo ifp->if_timer = 1;
2000 1.1 rpaulo }
2001 1.1 rpaulo
2002 1.1 rpaulo ieee80211_watchdog(&sc->sc_ic);
2003 1.1 rpaulo }
2004 1.1 rpaulo
2005 1.1 rpaulo /*
2006 1.1 rpaulo * This function allows for fast channel switching in monitor mode (used by
2007 1.1 rpaulo * kismet). In IBSS mode, we must explicitly reset the interface to
2008 1.1 rpaulo * generate a new beacon frame.
2009 1.1 rpaulo */
2010 1.1 rpaulo static int
2011 1.1 rpaulo rt2661_reset(struct ifnet *ifp)
2012 1.1 rpaulo {
2013 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
2014 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2015 1.1 rpaulo
2016 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_MONITOR)
2017 1.1 rpaulo return ENETRESET;
2018 1.1 rpaulo
2019 1.1 rpaulo rt2661_set_chan(sc, ic->ic_curchan);
2020 1.1 rpaulo
2021 1.1 rpaulo return 0;
2022 1.1 rpaulo }
2023 1.1 rpaulo
2024 1.1 rpaulo static int
2025 1.14 christos rt2661_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2026 1.1 rpaulo {
2027 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
2028 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2029 1.1 rpaulo int s, error = 0;
2030 1.1 rpaulo
2031 1.1 rpaulo s = splnet();
2032 1.1 rpaulo
2033 1.1 rpaulo switch (cmd) {
2034 1.1 rpaulo case SIOCSIFFLAGS:
2035 1.1 rpaulo if (ifp->if_flags & IFF_UP) {
2036 1.1 rpaulo if (ifp->if_flags & IFF_RUNNING)
2037 1.1 rpaulo rt2661_update_promisc(sc);
2038 1.1 rpaulo else
2039 1.1 rpaulo rt2661_init(ifp);
2040 1.1 rpaulo } else {
2041 1.1 rpaulo if (ifp->if_flags & IFF_RUNNING)
2042 1.1 rpaulo rt2661_stop(ifp, 1);
2043 1.1 rpaulo }
2044 1.1 rpaulo break;
2045 1.1 rpaulo
2046 1.1 rpaulo case SIOCADDMULTI:
2047 1.1 rpaulo case SIOCDELMULTI:
2048 1.17 dyoung /* XXX no h/w multicast filter? --dyoung */
2049 1.17 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET)
2050 1.1 rpaulo error = 0;
2051 1.1 rpaulo break;
2052 1.1 rpaulo
2053 1.1 rpaulo case SIOCS80211CHANNEL:
2054 1.1 rpaulo /*
2055 1.1 rpaulo * This allows for fast channel switching in monitor mode
2056 1.1 rpaulo * (used by kismet). In IBSS mode, we must explicitly reset
2057 1.1 rpaulo * the interface to generate a new beacon frame.
2058 1.1 rpaulo */
2059 1.1 rpaulo error = ieee80211_ioctl(ic, cmd, data);
2060 1.1 rpaulo if (error == ENETRESET &&
2061 1.1 rpaulo ic->ic_opmode == IEEE80211_M_MONITOR) {
2062 1.22 xtraeme if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
2063 1.22 xtraeme (IFF_UP | IFF_RUNNING))
2064 1.22 xtraeme rt2661_set_chan(sc, ic->ic_ibss_chan);
2065 1.1 rpaulo error = 0;
2066 1.1 rpaulo }
2067 1.1 rpaulo break;
2068 1.1 rpaulo
2069 1.1 rpaulo default:
2070 1.1 rpaulo error = ieee80211_ioctl(ic, cmd, data);
2071 1.1 rpaulo
2072 1.1 rpaulo }
2073 1.1 rpaulo
2074 1.1 rpaulo if (error == ENETRESET) {
2075 1.1 rpaulo if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
2076 1.1 rpaulo (IFF_UP | IFF_RUNNING))
2077 1.1 rpaulo rt2661_init(ifp);
2078 1.1 rpaulo error = 0;
2079 1.1 rpaulo }
2080 1.1 rpaulo
2081 1.1 rpaulo splx(s);
2082 1.1 rpaulo
2083 1.1 rpaulo return error;
2084 1.1 rpaulo }
2085 1.1 rpaulo
2086 1.1 rpaulo static void
2087 1.1 rpaulo rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val)
2088 1.1 rpaulo {
2089 1.1 rpaulo uint32_t tmp;
2090 1.1 rpaulo int ntries;
2091 1.1 rpaulo
2092 1.1 rpaulo for (ntries = 0; ntries < 100; ntries++) {
2093 1.1 rpaulo if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
2094 1.1 rpaulo break;
2095 1.1 rpaulo DELAY(1);
2096 1.1 rpaulo }
2097 1.1 rpaulo if (ntries == 100) {
2098 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not write to BBP\n");
2099 1.1 rpaulo return;
2100 1.1 rpaulo }
2101 1.1 rpaulo
2102 1.1 rpaulo tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val;
2103 1.1 rpaulo RAL_WRITE(sc, RT2661_PHY_CSR3, tmp);
2104 1.1 rpaulo
2105 1.1 rpaulo DPRINTFN(15, ("BBP R%u <- 0x%02x\n", reg, val));
2106 1.1 rpaulo }
2107 1.1 rpaulo
2108 1.1 rpaulo static uint8_t
2109 1.1 rpaulo rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg)
2110 1.1 rpaulo {
2111 1.1 rpaulo uint32_t val;
2112 1.1 rpaulo int ntries;
2113 1.1 rpaulo
2114 1.1 rpaulo for (ntries = 0; ntries < 100; ntries++) {
2115 1.1 rpaulo if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
2116 1.1 rpaulo break;
2117 1.1 rpaulo DELAY(1);
2118 1.1 rpaulo }
2119 1.1 rpaulo if (ntries == 100) {
2120 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not read from BBP\n");
2121 1.1 rpaulo return 0;
2122 1.1 rpaulo }
2123 1.1 rpaulo
2124 1.1 rpaulo val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8;
2125 1.1 rpaulo RAL_WRITE(sc, RT2661_PHY_CSR3, val);
2126 1.1 rpaulo
2127 1.1 rpaulo for (ntries = 0; ntries < 100; ntries++) {
2128 1.1 rpaulo val = RAL_READ(sc, RT2661_PHY_CSR3);
2129 1.1 rpaulo if (!(val & RT2661_BBP_BUSY))
2130 1.1 rpaulo return val & 0xff;
2131 1.1 rpaulo DELAY(1);
2132 1.1 rpaulo }
2133 1.1 rpaulo
2134 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not read from BBP\n");
2135 1.1 rpaulo return 0;
2136 1.1 rpaulo }
2137 1.1 rpaulo
2138 1.1 rpaulo static void
2139 1.1 rpaulo rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val)
2140 1.1 rpaulo {
2141 1.1 rpaulo uint32_t tmp;
2142 1.1 rpaulo int ntries;
2143 1.1 rpaulo
2144 1.1 rpaulo for (ntries = 0; ntries < 100; ntries++) {
2145 1.1 rpaulo if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY))
2146 1.1 rpaulo break;
2147 1.1 rpaulo DELAY(1);
2148 1.1 rpaulo }
2149 1.1 rpaulo if (ntries == 100) {
2150 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not write to RF\n");
2151 1.1 rpaulo return;
2152 1.1 rpaulo }
2153 1.1 rpaulo tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 |
2154 1.1 rpaulo (reg & 3);
2155 1.1 rpaulo RAL_WRITE(sc, RT2661_PHY_CSR4, tmp);
2156 1.1 rpaulo
2157 1.1 rpaulo /* remember last written value in sc */
2158 1.1 rpaulo sc->rf_regs[reg] = val;
2159 1.1 rpaulo
2160 1.1 rpaulo DPRINTFN(15, ("RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff));
2161 1.1 rpaulo }
2162 1.1 rpaulo
2163 1.1 rpaulo static int
2164 1.1 rpaulo rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg)
2165 1.1 rpaulo {
2166 1.1 rpaulo if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY)
2167 1.1 rpaulo return EIO; /* there is already a command pending */
2168 1.1 rpaulo
2169 1.1 rpaulo RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR,
2170 1.1 rpaulo RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg);
2171 1.1 rpaulo
2172 1.1 rpaulo RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd);
2173 1.1 rpaulo
2174 1.1 rpaulo return 0;
2175 1.1 rpaulo }
2176 1.1 rpaulo
2177 1.1 rpaulo static void
2178 1.1 rpaulo rt2661_select_antenna(struct rt2661_softc *sc)
2179 1.1 rpaulo {
2180 1.1 rpaulo uint8_t bbp4, bbp77;
2181 1.1 rpaulo uint32_t tmp;
2182 1.1 rpaulo
2183 1.1 rpaulo bbp4 = rt2661_bbp_read(sc, 4);
2184 1.1 rpaulo bbp77 = rt2661_bbp_read(sc, 77);
2185 1.1 rpaulo
2186 1.1 rpaulo /* TBD */
2187 1.1 rpaulo
2188 1.1 rpaulo /* make sure Rx is disabled before switching antenna */
2189 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
2190 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
2191 1.1 rpaulo
2192 1.1 rpaulo rt2661_bbp_write(sc, 4, bbp4);
2193 1.1 rpaulo rt2661_bbp_write(sc, 77, bbp77);
2194 1.1 rpaulo
2195 1.1 rpaulo /* restore Rx filter */
2196 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
2197 1.1 rpaulo }
2198 1.1 rpaulo
2199 1.1 rpaulo /*
2200 1.1 rpaulo * Enable multi-rate retries for frames sent at OFDM rates.
2201 1.1 rpaulo * In 802.11b/g mode, allow fallback to CCK rates.
2202 1.1 rpaulo */
2203 1.1 rpaulo static void
2204 1.1 rpaulo rt2661_enable_mrr(struct rt2661_softc *sc)
2205 1.1 rpaulo {
2206 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2207 1.1 rpaulo uint32_t tmp;
2208 1.1 rpaulo
2209 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
2210 1.1 rpaulo
2211 1.1 rpaulo tmp &= ~RT2661_MRR_CCK_FALLBACK;
2212 1.1 rpaulo if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bss->ni_chan))
2213 1.1 rpaulo tmp |= RT2661_MRR_CCK_FALLBACK;
2214 1.1 rpaulo tmp |= RT2661_MRR_ENABLED;
2215 1.1 rpaulo
2216 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
2217 1.1 rpaulo }
2218 1.1 rpaulo
2219 1.1 rpaulo static void
2220 1.1 rpaulo rt2661_set_txpreamble(struct rt2661_softc *sc)
2221 1.1 rpaulo {
2222 1.1 rpaulo uint32_t tmp;
2223 1.1 rpaulo
2224 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
2225 1.1 rpaulo
2226 1.1 rpaulo tmp &= ~RT2661_SHORT_PREAMBLE;
2227 1.1 rpaulo if (sc->sc_ic.ic_flags & IEEE80211_F_SHPREAMBLE)
2228 1.1 rpaulo tmp |= RT2661_SHORT_PREAMBLE;
2229 1.1 rpaulo
2230 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
2231 1.1 rpaulo }
2232 1.1 rpaulo
2233 1.1 rpaulo static void
2234 1.1 rpaulo rt2661_set_basicrates(struct rt2661_softc *sc,
2235 1.1 rpaulo const struct ieee80211_rateset *rs)
2236 1.1 rpaulo {
2237 1.1 rpaulo #define RV(r) ((r) & IEEE80211_RATE_VAL)
2238 1.1 rpaulo uint32_t mask = 0;
2239 1.1 rpaulo uint8_t rate;
2240 1.1 rpaulo int i, j;
2241 1.1 rpaulo
2242 1.1 rpaulo for (i = 0; i < rs->rs_nrates; i++) {
2243 1.1 rpaulo rate = rs->rs_rates[i];
2244 1.1 rpaulo
2245 1.1 rpaulo if (!(rate & IEEE80211_RATE_BASIC))
2246 1.1 rpaulo continue;
2247 1.1 rpaulo
2248 1.1 rpaulo /*
2249 1.1 rpaulo * Find h/w rate index. We know it exists because the rate
2250 1.1 rpaulo * set has already been negotiated.
2251 1.1 rpaulo */
2252 1.1 rpaulo for (j = 0; rt2661_rateset_11g.rs_rates[j] != RV(rate); j++);
2253 1.1 rpaulo
2254 1.1 rpaulo mask |= 1 << j;
2255 1.1 rpaulo }
2256 1.1 rpaulo
2257 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR5, mask);
2258 1.1 rpaulo
2259 1.1 rpaulo DPRINTF(("Setting basic rate mask to 0x%x\n", mask));
2260 1.1 rpaulo #undef RV
2261 1.1 rpaulo }
2262 1.1 rpaulo
2263 1.1 rpaulo /*
2264 1.1 rpaulo * Reprogram MAC/BBP to switch to a new band. Values taken from the reference
2265 1.1 rpaulo * driver.
2266 1.1 rpaulo */
2267 1.1 rpaulo static void
2268 1.1 rpaulo rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c)
2269 1.1 rpaulo {
2270 1.1 rpaulo uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104;
2271 1.1 rpaulo uint32_t tmp;
2272 1.1 rpaulo
2273 1.1 rpaulo /* update all BBP registers that depend on the band */
2274 1.1 rpaulo bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c;
2275 1.1 rpaulo bbp35 = 0x50; bbp97 = 0x48; bbp98 = 0x48;
2276 1.1 rpaulo if (IEEE80211_IS_CHAN_5GHZ(c)) {
2277 1.1 rpaulo bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c;
2278 1.1 rpaulo bbp35 += 0x10; bbp97 += 0x10; bbp98 += 0x10;
2279 1.1 rpaulo }
2280 1.1 rpaulo if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
2281 1.1 rpaulo (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
2282 1.1 rpaulo bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10;
2283 1.1 rpaulo }
2284 1.1 rpaulo
2285 1.1 rpaulo rt2661_bbp_write(sc, 17, bbp17);
2286 1.1 rpaulo rt2661_bbp_write(sc, 96, bbp96);
2287 1.1 rpaulo rt2661_bbp_write(sc, 104, bbp104);
2288 1.1 rpaulo
2289 1.1 rpaulo if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
2290 1.1 rpaulo (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
2291 1.1 rpaulo rt2661_bbp_write(sc, 75, 0x80);
2292 1.1 rpaulo rt2661_bbp_write(sc, 86, 0x80);
2293 1.1 rpaulo rt2661_bbp_write(sc, 88, 0x80);
2294 1.1 rpaulo }
2295 1.1 rpaulo
2296 1.1 rpaulo rt2661_bbp_write(sc, 35, bbp35);
2297 1.1 rpaulo rt2661_bbp_write(sc, 97, bbp97);
2298 1.1 rpaulo rt2661_bbp_write(sc, 98, bbp98);
2299 1.1 rpaulo
2300 1.1 rpaulo tmp = RAL_READ(sc, RT2661_PHY_CSR0);
2301 1.1 rpaulo tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ);
2302 1.1 rpaulo if (IEEE80211_IS_CHAN_2GHZ(c))
2303 1.1 rpaulo tmp |= RT2661_PA_PE_2GHZ;
2304 1.1 rpaulo else
2305 1.1 rpaulo tmp |= RT2661_PA_PE_5GHZ;
2306 1.1 rpaulo RAL_WRITE(sc, RT2661_PHY_CSR0, tmp);
2307 1.1 rpaulo }
2308 1.1 rpaulo
2309 1.1 rpaulo static void
2310 1.1 rpaulo rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c)
2311 1.1 rpaulo {
2312 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2313 1.1 rpaulo const struct rfprog *rfprog;
2314 1.1 rpaulo uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT;
2315 1.1 rpaulo int8_t power;
2316 1.1 rpaulo u_int i, chan;
2317 1.1 rpaulo
2318 1.1 rpaulo chan = ieee80211_chan2ieee(ic, c);
2319 1.1 rpaulo if (chan == 0 || chan == IEEE80211_CHAN_ANY)
2320 1.1 rpaulo return;
2321 1.1 rpaulo
2322 1.1 rpaulo /* select the appropriate RF settings based on what EEPROM says */
2323 1.1 rpaulo rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2;
2324 1.1 rpaulo
2325 1.1 rpaulo /* find the settings for this channel (we know it exists) */
2326 1.1 rpaulo for (i = 0; rfprog[i].chan != chan; i++);
2327 1.1 rpaulo
2328 1.1 rpaulo power = sc->txpow[i];
2329 1.1 rpaulo if (power < 0) {
2330 1.1 rpaulo bbp94 += power;
2331 1.1 rpaulo power = 0;
2332 1.1 rpaulo } else if (power > 31) {
2333 1.1 rpaulo bbp94 += power - 31;
2334 1.1 rpaulo power = 31;
2335 1.1 rpaulo }
2336 1.1 rpaulo
2337 1.1 rpaulo /*
2338 1.18 scw * If we've yet to select a channel, or we are switching from the
2339 1.18 scw * 2GHz band to the 5GHz band or vice-versa, BBP registers need to
2340 1.18 scw * be reprogrammed.
2341 1.1 rpaulo */
2342 1.18 scw if (sc->sc_curchan == NULL || c->ic_flags != sc->sc_curchan->ic_flags) {
2343 1.1 rpaulo rt2661_select_band(sc, c);
2344 1.1 rpaulo rt2661_select_antenna(sc);
2345 1.1 rpaulo }
2346 1.1 rpaulo sc->sc_curchan = c;
2347 1.1 rpaulo
2348 1.1 rpaulo rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
2349 1.1 rpaulo rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
2350 1.1 rpaulo rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
2351 1.1 rpaulo rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
2352 1.1 rpaulo
2353 1.1 rpaulo DELAY(200);
2354 1.1 rpaulo
2355 1.1 rpaulo rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
2356 1.1 rpaulo rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
2357 1.1 rpaulo rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1);
2358 1.1 rpaulo rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
2359 1.1 rpaulo
2360 1.1 rpaulo DELAY(200);
2361 1.1 rpaulo
2362 1.1 rpaulo rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
2363 1.1 rpaulo rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
2364 1.1 rpaulo rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
2365 1.1 rpaulo rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
2366 1.1 rpaulo
2367 1.1 rpaulo /* enable smart mode for MIMO-capable RFs */
2368 1.1 rpaulo bbp3 = rt2661_bbp_read(sc, 3);
2369 1.1 rpaulo
2370 1.1 rpaulo bbp3 &= ~RT2661_SMART_MODE;
2371 1.1 rpaulo if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529)
2372 1.1 rpaulo bbp3 |= RT2661_SMART_MODE;
2373 1.1 rpaulo
2374 1.1 rpaulo rt2661_bbp_write(sc, 3, bbp3);
2375 1.1 rpaulo
2376 1.1 rpaulo if (bbp94 != RT2661_BBPR94_DEFAULT)
2377 1.1 rpaulo rt2661_bbp_write(sc, 94, bbp94);
2378 1.1 rpaulo
2379 1.1 rpaulo /* 5GHz radio needs a 1ms delay here */
2380 1.1 rpaulo if (IEEE80211_IS_CHAN_5GHZ(c))
2381 1.1 rpaulo DELAY(1000);
2382 1.1 rpaulo }
2383 1.1 rpaulo
2384 1.1 rpaulo static void
2385 1.1 rpaulo rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid)
2386 1.1 rpaulo {
2387 1.1 rpaulo uint32_t tmp;
2388 1.1 rpaulo
2389 1.1 rpaulo tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24;
2390 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR4, tmp);
2391 1.1 rpaulo
2392 1.1 rpaulo tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16;
2393 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR5, tmp);
2394 1.1 rpaulo }
2395 1.1 rpaulo
2396 1.1 rpaulo static void
2397 1.1 rpaulo rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr)
2398 1.1 rpaulo {
2399 1.1 rpaulo uint32_t tmp;
2400 1.1 rpaulo
2401 1.1 rpaulo tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24;
2402 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR2, tmp);
2403 1.1 rpaulo
2404 1.1 rpaulo tmp = addr[4] | addr[5] << 8;
2405 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR3, tmp);
2406 1.1 rpaulo }
2407 1.1 rpaulo
2408 1.1 rpaulo static void
2409 1.1 rpaulo rt2661_update_promisc(struct rt2661_softc *sc)
2410 1.1 rpaulo {
2411 1.1 rpaulo struct ifnet *ifp = sc->sc_ic.ic_ifp;
2412 1.1 rpaulo uint32_t tmp;
2413 1.1 rpaulo
2414 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
2415 1.1 rpaulo
2416 1.1 rpaulo tmp &= ~RT2661_DROP_NOT_TO_ME;
2417 1.1 rpaulo if (!(ifp->if_flags & IFF_PROMISC))
2418 1.1 rpaulo tmp |= RT2661_DROP_NOT_TO_ME;
2419 1.1 rpaulo
2420 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
2421 1.1 rpaulo
2422 1.1 rpaulo DPRINTF(("%s promiscuous mode\n", (ifp->if_flags & IFF_PROMISC) ?
2423 1.1 rpaulo "entering" : "leaving"));
2424 1.1 rpaulo }
2425 1.1 rpaulo
2426 1.13 christos #if 0
2427 1.1 rpaulo /*
2428 1.1 rpaulo * Update QoS (802.11e) settings for each h/w Tx ring.
2429 1.1 rpaulo */
2430 1.1 rpaulo static int
2431 1.1 rpaulo rt2661_wme_update(struct ieee80211com *ic)
2432 1.1 rpaulo {
2433 1.1 rpaulo struct rt2661_softc *sc = ic->ic_ifp->if_softc;
2434 1.1 rpaulo const struct wmeParams *wmep;
2435 1.1 rpaulo
2436 1.1 rpaulo wmep = ic->ic_wme.wme_chanParams.cap_wmeParams;
2437 1.1 rpaulo
2438 1.1 rpaulo /* XXX: not sure about shifts. */
2439 1.1 rpaulo /* XXX: the reference driver plays with AC_VI settings too. */
2440 1.1 rpaulo
2441 1.1 rpaulo /* update TxOp */
2442 1.1 rpaulo RAL_WRITE(sc, RT2661_AC_TXOP_CSR0,
2443 1.1 rpaulo wmep[WME_AC_BE].wmep_txopLimit << 16 |
2444 1.1 rpaulo wmep[WME_AC_BK].wmep_txopLimit);
2445 1.1 rpaulo RAL_WRITE(sc, RT2661_AC_TXOP_CSR1,
2446 1.1 rpaulo wmep[WME_AC_VI].wmep_txopLimit << 16 |
2447 1.1 rpaulo wmep[WME_AC_VO].wmep_txopLimit);
2448 1.1 rpaulo
2449 1.1 rpaulo /* update CWmin */
2450 1.1 rpaulo RAL_WRITE(sc, RT2661_CWMIN_CSR,
2451 1.1 rpaulo wmep[WME_AC_BE].wmep_logcwmin << 12 |
2452 1.1 rpaulo wmep[WME_AC_BK].wmep_logcwmin << 8 |
2453 1.1 rpaulo wmep[WME_AC_VI].wmep_logcwmin << 4 |
2454 1.1 rpaulo wmep[WME_AC_VO].wmep_logcwmin);
2455 1.1 rpaulo
2456 1.1 rpaulo /* update CWmax */
2457 1.1 rpaulo RAL_WRITE(sc, RT2661_CWMAX_CSR,
2458 1.1 rpaulo wmep[WME_AC_BE].wmep_logcwmax << 12 |
2459 1.1 rpaulo wmep[WME_AC_BK].wmep_logcwmax << 8 |
2460 1.1 rpaulo wmep[WME_AC_VI].wmep_logcwmax << 4 |
2461 1.1 rpaulo wmep[WME_AC_VO].wmep_logcwmax);
2462 1.1 rpaulo
2463 1.1 rpaulo /* update Aifsn */
2464 1.1 rpaulo RAL_WRITE(sc, RT2661_AIFSN_CSR,
2465 1.1 rpaulo wmep[WME_AC_BE].wmep_aifsn << 12 |
2466 1.1 rpaulo wmep[WME_AC_BK].wmep_aifsn << 8 |
2467 1.1 rpaulo wmep[WME_AC_VI].wmep_aifsn << 4 |
2468 1.1 rpaulo wmep[WME_AC_VO].wmep_aifsn);
2469 1.1 rpaulo
2470 1.1 rpaulo return 0;
2471 1.1 rpaulo }
2472 1.13 christos #endif
2473 1.1 rpaulo
2474 1.1 rpaulo static void
2475 1.1 rpaulo rt2661_update_slot(struct ifnet *ifp)
2476 1.1 rpaulo {
2477 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
2478 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2479 1.1 rpaulo uint8_t slottime;
2480 1.1 rpaulo uint32_t tmp;
2481 1.1 rpaulo
2482 1.1 rpaulo slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
2483 1.1 rpaulo
2484 1.1 rpaulo tmp = RAL_READ(sc, RT2661_MAC_CSR9);
2485 1.1 rpaulo tmp = (tmp & ~0xff) | slottime;
2486 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR9, tmp);
2487 1.1 rpaulo }
2488 1.1 rpaulo
2489 1.1 rpaulo static const char *
2490 1.1 rpaulo rt2661_get_rf(int rev)
2491 1.1 rpaulo {
2492 1.1 rpaulo switch (rev) {
2493 1.1 rpaulo case RT2661_RF_5225: return "RT5225";
2494 1.1 rpaulo case RT2661_RF_5325: return "RT5325 (MIMO XR)";
2495 1.1 rpaulo case RT2661_RF_2527: return "RT2527";
2496 1.1 rpaulo case RT2661_RF_2529: return "RT2529 (MIMO XR)";
2497 1.1 rpaulo default: return "unknown";
2498 1.1 rpaulo }
2499 1.1 rpaulo }
2500 1.1 rpaulo
2501 1.1 rpaulo static void
2502 1.1 rpaulo rt2661_read_eeprom(struct rt2661_softc *sc)
2503 1.1 rpaulo {
2504 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2505 1.1 rpaulo uint16_t val;
2506 1.1 rpaulo int i;
2507 1.1 rpaulo
2508 1.1 rpaulo /* read MAC address */
2509 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01);
2510 1.1 rpaulo ic->ic_myaddr[0] = val & 0xff;
2511 1.1 rpaulo ic->ic_myaddr[1] = val >> 8;
2512 1.1 rpaulo
2513 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23);
2514 1.1 rpaulo ic->ic_myaddr[2] = val & 0xff;
2515 1.1 rpaulo ic->ic_myaddr[3] = val >> 8;
2516 1.1 rpaulo
2517 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45);
2518 1.1 rpaulo ic->ic_myaddr[4] = val & 0xff;
2519 1.1 rpaulo ic->ic_myaddr[5] = val >> 8;
2520 1.1 rpaulo
2521 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA);
2522 1.1 rpaulo /* XXX: test if different from 0xffff? */
2523 1.1 rpaulo sc->rf_rev = (val >> 11) & 0x1f;
2524 1.1 rpaulo sc->hw_radio = (val >> 10) & 0x1;
2525 1.1 rpaulo sc->rx_ant = (val >> 4) & 0x3;
2526 1.1 rpaulo sc->tx_ant = (val >> 2) & 0x3;
2527 1.1 rpaulo sc->nb_ant = val & 0x3;
2528 1.1 rpaulo
2529 1.1 rpaulo DPRINTF(("RF revision=%d\n", sc->rf_rev));
2530 1.1 rpaulo
2531 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2);
2532 1.1 rpaulo sc->ext_5ghz_lna = (val >> 6) & 0x1;
2533 1.1 rpaulo sc->ext_2ghz_lna = (val >> 4) & 0x1;
2534 1.1 rpaulo
2535 1.1 rpaulo DPRINTF(("External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n",
2536 1.1 rpaulo sc->ext_2ghz_lna, sc->ext_5ghz_lna));
2537 1.1 rpaulo
2538 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET);
2539 1.1 rpaulo if ((val & 0xff) != 0xff)
2540 1.1 rpaulo sc->rssi_2ghz_corr = (int8_t)(val & 0xff); /* signed */
2541 1.1 rpaulo
2542 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET);
2543 1.1 rpaulo if ((val & 0xff) != 0xff)
2544 1.1 rpaulo sc->rssi_5ghz_corr = (int8_t)(val & 0xff); /* signed */
2545 1.1 rpaulo
2546 1.1 rpaulo /* adjust RSSI correction for external low-noise amplifier */
2547 1.1 rpaulo if (sc->ext_2ghz_lna)
2548 1.1 rpaulo sc->rssi_2ghz_corr -= 14;
2549 1.1 rpaulo if (sc->ext_5ghz_lna)
2550 1.1 rpaulo sc->rssi_5ghz_corr -= 14;
2551 1.1 rpaulo
2552 1.1 rpaulo DPRINTF(("RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n",
2553 1.1 rpaulo sc->rssi_2ghz_corr, sc->rssi_5ghz_corr));
2554 1.1 rpaulo
2555 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET);
2556 1.1 rpaulo if ((val >> 8) != 0xff)
2557 1.1 rpaulo sc->rfprog = (val >> 8) & 0x3;
2558 1.1 rpaulo if ((val & 0xff) != 0xff)
2559 1.1 rpaulo sc->rffreq = val & 0xff;
2560 1.1 rpaulo
2561 1.1 rpaulo DPRINTF(("RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq));
2562 1.1 rpaulo
2563 1.1 rpaulo /* read Tx power for all a/b/g channels */
2564 1.1 rpaulo for (i = 0; i < 19; i++) {
2565 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i);
2566 1.1 rpaulo sc->txpow[i * 2] = (int8_t)(val >> 8); /* signed */
2567 1.1 rpaulo DPRINTF(("Channel=%d Tx power=%d\n",
2568 1.1 rpaulo rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]));
2569 1.1 rpaulo sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff); /* signed */
2570 1.1 rpaulo DPRINTF(("Channel=%d Tx power=%d\n",
2571 1.1 rpaulo rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]));
2572 1.1 rpaulo }
2573 1.1 rpaulo
2574 1.1 rpaulo /* read vendor-specific BBP values */
2575 1.1 rpaulo for (i = 0; i < 16; i++) {
2576 1.1 rpaulo val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i);
2577 1.1 rpaulo if (val == 0 || val == 0xffff)
2578 1.1 rpaulo continue; /* skip invalid entries */
2579 1.1 rpaulo sc->bbp_prom[i].reg = val >> 8;
2580 1.1 rpaulo sc->bbp_prom[i].val = val & 0xff;
2581 1.1 rpaulo DPRINTF(("BBP R%d=%02x\n", sc->bbp_prom[i].reg,
2582 1.1 rpaulo sc->bbp_prom[i].val));
2583 1.1 rpaulo }
2584 1.1 rpaulo }
2585 1.1 rpaulo
2586 1.1 rpaulo static int
2587 1.1 rpaulo rt2661_bbp_init(struct rt2661_softc *sc)
2588 1.1 rpaulo {
2589 1.1 rpaulo #define N(a) (sizeof (a) / sizeof ((a)[0]))
2590 1.1 rpaulo int i, ntries;
2591 1.1 rpaulo uint8_t val;
2592 1.1 rpaulo
2593 1.1 rpaulo /* wait for BBP to be ready */
2594 1.1 rpaulo for (ntries = 0; ntries < 100; ntries++) {
2595 1.1 rpaulo val = rt2661_bbp_read(sc, 0);
2596 1.1 rpaulo if (val != 0 && val != 0xff)
2597 1.1 rpaulo break;
2598 1.1 rpaulo DELAY(100);
2599 1.1 rpaulo }
2600 1.1 rpaulo if (ntries == 100) {
2601 1.23 cegger aprint_error_dev(&sc->sc_dev, "timeout waiting for BBP\n");
2602 1.1 rpaulo return EIO;
2603 1.1 rpaulo }
2604 1.1 rpaulo
2605 1.1 rpaulo /* initialize BBP registers to default values */
2606 1.1 rpaulo for (i = 0; i < N(rt2661_def_bbp); i++) {
2607 1.1 rpaulo rt2661_bbp_write(sc, rt2661_def_bbp[i].reg,
2608 1.1 rpaulo rt2661_def_bbp[i].val);
2609 1.1 rpaulo }
2610 1.1 rpaulo
2611 1.1 rpaulo /* write vendor-specific BBP values (from EEPROM) */
2612 1.1 rpaulo for (i = 0; i < 16; i++) {
2613 1.1 rpaulo if (sc->bbp_prom[i].reg == 0)
2614 1.1 rpaulo continue;
2615 1.1 rpaulo rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val);
2616 1.1 rpaulo }
2617 1.1 rpaulo
2618 1.1 rpaulo return 0;
2619 1.1 rpaulo #undef N
2620 1.1 rpaulo }
2621 1.1 rpaulo
2622 1.1 rpaulo static int
2623 1.1 rpaulo rt2661_init(struct ifnet *ifp)
2624 1.1 rpaulo {
2625 1.1 rpaulo #define N(a) (sizeof (a) / sizeof ((a)[0]))
2626 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
2627 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2628 1.1 rpaulo const char *name = NULL; /* make lint happy */
2629 1.1 rpaulo uint8_t *ucode;
2630 1.1 rpaulo size_t size;
2631 1.5 rpaulo uint32_t tmp, star[3];
2632 1.1 rpaulo int i, ntries;
2633 1.1 rpaulo firmware_handle_t fh;
2634 1.1 rpaulo
2635 1.1 rpaulo /* for CardBus, power on the socket */
2636 1.1 rpaulo if (!(sc->sc_flags & RT2661_ENABLED)) {
2637 1.1 rpaulo if (sc->sc_enable != NULL && (*sc->sc_enable)(sc) != 0) {
2638 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not enable device\n");
2639 1.1 rpaulo return EIO;
2640 1.1 rpaulo }
2641 1.1 rpaulo sc->sc_flags |= RT2661_ENABLED;
2642 1.1 rpaulo }
2643 1.1 rpaulo
2644 1.1 rpaulo rt2661_stop(ifp, 0);
2645 1.1 rpaulo
2646 1.1 rpaulo if (!(sc->sc_flags & RT2661_FWLOADED)) {
2647 1.1 rpaulo switch (sc->sc_id) {
2648 1.1 rpaulo case PCI_PRODUCT_RALINK_RT2561:
2649 1.1 rpaulo name = "ral-rt2561";
2650 1.1 rpaulo break;
2651 1.1 rpaulo case PCI_PRODUCT_RALINK_RT2561S:
2652 1.1 rpaulo name = "ral-rt2561s";
2653 1.1 rpaulo break;
2654 1.1 rpaulo case PCI_PRODUCT_RALINK_RT2661:
2655 1.1 rpaulo name = "ral-rt2661";
2656 1.1 rpaulo break;
2657 1.1 rpaulo }
2658 1.1 rpaulo
2659 1.1 rpaulo if (firmware_open("ral", name, &fh) != 0) {
2660 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not open microcode %s\n", name);
2661 1.1 rpaulo rt2661_stop(ifp, 1);
2662 1.1 rpaulo return EIO;
2663 1.1 rpaulo }
2664 1.1 rpaulo
2665 1.1 rpaulo size = firmware_get_size(fh);
2666 1.1 rpaulo if (!(ucode = firmware_malloc(size))) {
2667 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not alloc microcode memory\n");
2668 1.10 rpaulo firmware_close(fh);
2669 1.1 rpaulo rt2661_stop(ifp, 1);
2670 1.1 rpaulo return ENOMEM;
2671 1.1 rpaulo }
2672 1.1 rpaulo
2673 1.1 rpaulo if (firmware_read(fh, 0, ucode, size) != 0) {
2674 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not read microcode %s\n", name);
2675 1.4 rpaulo firmware_free(ucode, 0);
2676 1.11 rpaulo firmware_close(fh);
2677 1.1 rpaulo rt2661_stop(ifp, 1);
2678 1.1 rpaulo return EIO;
2679 1.1 rpaulo }
2680 1.1 rpaulo
2681 1.1 rpaulo if (rt2661_load_microcode(sc, ucode, size) != 0) {
2682 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not load 8051 microcode\n");
2683 1.1 rpaulo firmware_free(ucode, 0);
2684 1.10 rpaulo firmware_close(fh);
2685 1.1 rpaulo rt2661_stop(ifp, 1);
2686 1.1 rpaulo return EIO;
2687 1.1 rpaulo }
2688 1.1 rpaulo
2689 1.1 rpaulo firmware_free(ucode, 0);
2690 1.2 rpaulo firmware_close(fh);
2691 1.1 rpaulo sc->sc_flags |= RT2661_FWLOADED;
2692 1.1 rpaulo }
2693 1.1 rpaulo
2694 1.1 rpaulo /* initialize Tx rings */
2695 1.1 rpaulo RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr);
2696 1.1 rpaulo RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr);
2697 1.1 rpaulo RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr);
2698 1.1 rpaulo RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr);
2699 1.1 rpaulo
2700 1.1 rpaulo /* initialize Mgt ring */
2701 1.1 rpaulo RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr);
2702 1.1 rpaulo
2703 1.1 rpaulo /* initialize Rx ring */
2704 1.1 rpaulo RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr);
2705 1.1 rpaulo
2706 1.1 rpaulo /* initialize Tx rings sizes */
2707 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_RING_CSR0,
2708 1.1 rpaulo RT2661_TX_RING_COUNT << 24 |
2709 1.1 rpaulo RT2661_TX_RING_COUNT << 16 |
2710 1.1 rpaulo RT2661_TX_RING_COUNT << 8 |
2711 1.1 rpaulo RT2661_TX_RING_COUNT);
2712 1.1 rpaulo
2713 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_RING_CSR1,
2714 1.1 rpaulo RT2661_TX_DESC_WSIZE << 16 |
2715 1.1 rpaulo RT2661_TX_RING_COUNT << 8 | /* XXX: HCCA ring unused */
2716 1.1 rpaulo RT2661_MGT_RING_COUNT);
2717 1.1 rpaulo
2718 1.1 rpaulo /* initialize Rx rings */
2719 1.1 rpaulo RAL_WRITE(sc, RT2661_RX_RING_CSR,
2720 1.1 rpaulo RT2661_RX_DESC_BACK << 16 |
2721 1.1 rpaulo RT2661_RX_DESC_WSIZE << 8 |
2722 1.1 rpaulo RT2661_RX_RING_COUNT);
2723 1.1 rpaulo
2724 1.1 rpaulo /* XXX: some magic here */
2725 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa);
2726 1.1 rpaulo
2727 1.1 rpaulo /* load base addresses of all 5 Tx rings (4 data + 1 mgt) */
2728 1.1 rpaulo RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f);
2729 1.1 rpaulo
2730 1.1 rpaulo /* load base address of Rx ring */
2731 1.1 rpaulo RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2);
2732 1.1 rpaulo
2733 1.1 rpaulo /* initialize MAC registers to default values */
2734 1.1 rpaulo for (i = 0; i < N(rt2661_def_mac); i++)
2735 1.1 rpaulo RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val);
2736 1.1 rpaulo
2737 1.16 dyoung IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
2738 1.1 rpaulo rt2661_set_macaddr(sc, ic->ic_myaddr);
2739 1.1 rpaulo
2740 1.1 rpaulo /* set host ready */
2741 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
2742 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
2743 1.1 rpaulo
2744 1.1 rpaulo /* wait for BBP/RF to wakeup */
2745 1.1 rpaulo for (ntries = 0; ntries < 1000; ntries++) {
2746 1.1 rpaulo if (RAL_READ(sc, RT2661_MAC_CSR12) & 8)
2747 1.1 rpaulo break;
2748 1.1 rpaulo DELAY(1000);
2749 1.1 rpaulo }
2750 1.1 rpaulo if (ntries == 1000) {
2751 1.1 rpaulo printf("timeout waiting for BBP/RF to wakeup\n");
2752 1.1 rpaulo rt2661_stop(ifp, 1);
2753 1.1 rpaulo return EIO;
2754 1.1 rpaulo }
2755 1.1 rpaulo
2756 1.1 rpaulo if (rt2661_bbp_init(sc) != 0) {
2757 1.1 rpaulo rt2661_stop(ifp, 1);
2758 1.1 rpaulo return EIO;
2759 1.1 rpaulo }
2760 1.1 rpaulo
2761 1.1 rpaulo /* select default channel */
2762 1.1 rpaulo sc->sc_curchan = ic->ic_curchan;
2763 1.1 rpaulo rt2661_select_band(sc, sc->sc_curchan);
2764 1.1 rpaulo rt2661_select_antenna(sc);
2765 1.1 rpaulo rt2661_set_chan(sc, sc->sc_curchan);
2766 1.1 rpaulo
2767 1.1 rpaulo /* update Rx filter */
2768 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff;
2769 1.1 rpaulo
2770 1.1 rpaulo tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR;
2771 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_MONITOR) {
2772 1.1 rpaulo tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR |
2773 1.1 rpaulo RT2661_DROP_ACKCTS;
2774 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_HOSTAP)
2775 1.1 rpaulo tmp |= RT2661_DROP_TODS;
2776 1.1 rpaulo if (!(ifp->if_flags & IFF_PROMISC))
2777 1.1 rpaulo tmp |= RT2661_DROP_NOT_TO_ME;
2778 1.1 rpaulo }
2779 1.1 rpaulo
2780 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
2781 1.1 rpaulo
2782 1.1 rpaulo /* clear STA registers */
2783 1.5 rpaulo RAL_READ_REGION_4(sc, RT2661_STA_CSR0, star, N(star));
2784 1.1 rpaulo
2785 1.1 rpaulo /* initialize ASIC */
2786 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR1, 4);
2787 1.1 rpaulo
2788 1.1 rpaulo /* clear any pending interrupt */
2789 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
2790 1.1 rpaulo
2791 1.1 rpaulo /* enable interrupts */
2792 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
2793 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
2794 1.1 rpaulo
2795 1.1 rpaulo /* kick Rx */
2796 1.1 rpaulo RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1);
2797 1.1 rpaulo
2798 1.1 rpaulo ifp->if_flags &= ~IFF_OACTIVE;
2799 1.1 rpaulo ifp->if_flags |= IFF_RUNNING;
2800 1.1 rpaulo
2801 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_MONITOR) {
2802 1.1 rpaulo if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
2803 1.1 rpaulo ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
2804 1.1 rpaulo } else
2805 1.1 rpaulo ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
2806 1.1 rpaulo
2807 1.1 rpaulo return 0;
2808 1.1 rpaulo #undef N
2809 1.1 rpaulo }
2810 1.1 rpaulo
2811 1.1 rpaulo static void
2812 1.1 rpaulo rt2661_stop(struct ifnet *ifp, int disable)
2813 1.1 rpaulo {
2814 1.1 rpaulo struct rt2661_softc *sc = ifp->if_softc;
2815 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
2816 1.1 rpaulo uint32_t tmp;
2817 1.1 rpaulo
2818 1.1 rpaulo sc->sc_tx_timer = 0;
2819 1.1 rpaulo ifp->if_timer = 0;
2820 1.1 rpaulo ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2821 1.1 rpaulo
2822 1.1 rpaulo ieee80211_new_state(ic, IEEE80211_S_INIT, -1); /* free all nodes */
2823 1.1 rpaulo
2824 1.1 rpaulo /* abort Tx (for all 5 Tx rings) */
2825 1.1 rpaulo RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16);
2826 1.1 rpaulo
2827 1.1 rpaulo /* disable Rx (value remains after reset!) */
2828 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
2829 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
2830 1.1 rpaulo
2831 1.1 rpaulo /* reset ASIC */
2832 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
2833 1.1 rpaulo RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
2834 1.1 rpaulo
2835 1.1 rpaulo /* disable interrupts */
2836 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
2837 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
2838 1.1 rpaulo
2839 1.1 rpaulo /* clear any pending interrupt */
2840 1.1 rpaulo RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
2841 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff);
2842 1.1 rpaulo
2843 1.1 rpaulo /* reset Tx and Rx rings */
2844 1.1 rpaulo rt2661_reset_tx_ring(sc, &sc->txq[0]);
2845 1.1 rpaulo rt2661_reset_tx_ring(sc, &sc->txq[1]);
2846 1.1 rpaulo rt2661_reset_tx_ring(sc, &sc->txq[2]);
2847 1.1 rpaulo rt2661_reset_tx_ring(sc, &sc->txq[3]);
2848 1.1 rpaulo rt2661_reset_tx_ring(sc, &sc->mgtq);
2849 1.1 rpaulo rt2661_reset_rx_ring(sc, &sc->rxq);
2850 1.1 rpaulo
2851 1.1 rpaulo /* for CardBus, power down the socket */
2852 1.1 rpaulo if (disable && sc->sc_disable != NULL) {
2853 1.1 rpaulo if (sc->sc_flags & RT2661_ENABLED) {
2854 1.1 rpaulo (*sc->sc_disable)(sc);
2855 1.1 rpaulo sc->sc_flags &= ~(RT2661_ENABLED | RT2661_FWLOADED);
2856 1.1 rpaulo }
2857 1.1 rpaulo }
2858 1.1 rpaulo }
2859 1.1 rpaulo
2860 1.1 rpaulo static int
2861 1.1 rpaulo rt2661_load_microcode(struct rt2661_softc *sc, const uint8_t *ucode, int size)
2862 1.1 rpaulo {
2863 1.1 rpaulo int ntries;
2864 1.1 rpaulo
2865 1.1 rpaulo /* reset 8051 */
2866 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
2867 1.1 rpaulo
2868 1.1 rpaulo /* cancel any pending Host to MCU command */
2869 1.1 rpaulo RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0);
2870 1.1 rpaulo RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
2871 1.1 rpaulo RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0);
2872 1.1 rpaulo
2873 1.1 rpaulo /* write 8051's microcode */
2874 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL);
2875 1.1 rpaulo RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, ucode, size);
2876 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
2877 1.1 rpaulo
2878 1.1 rpaulo /* kick 8051's ass */
2879 1.1 rpaulo RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0);
2880 1.1 rpaulo
2881 1.1 rpaulo /* wait for 8051 to initialize */
2882 1.1 rpaulo for (ntries = 0; ntries < 500; ntries++) {
2883 1.1 rpaulo if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY)
2884 1.1 rpaulo break;
2885 1.1 rpaulo DELAY(100);
2886 1.1 rpaulo }
2887 1.1 rpaulo if (ntries == 500) {
2888 1.1 rpaulo printf("timeout waiting for MCU to initialize\n");
2889 1.1 rpaulo return EIO;
2890 1.1 rpaulo }
2891 1.1 rpaulo return 0;
2892 1.1 rpaulo }
2893 1.1 rpaulo
2894 1.7 rpaulo #ifdef notyet
2895 1.1 rpaulo /*
2896 1.1 rpaulo * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and
2897 1.1 rpaulo * false CCA count. This function is called periodically (every seconds) when
2898 1.1 rpaulo * in the RUN state. Values taken from the reference driver.
2899 1.1 rpaulo */
2900 1.1 rpaulo static void
2901 1.1 rpaulo rt2661_rx_tune(struct rt2661_softc *sc)
2902 1.1 rpaulo {
2903 1.1 rpaulo uint8_t bbp17;
2904 1.1 rpaulo uint16_t cca;
2905 1.1 rpaulo int lo, hi, dbm;
2906 1.1 rpaulo
2907 1.1 rpaulo /*
2908 1.1 rpaulo * Tuning range depends on operating band and on the presence of an
2909 1.1 rpaulo * external low-noise amplifier.
2910 1.1 rpaulo */
2911 1.1 rpaulo lo = 0x20;
2912 1.1 rpaulo if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan))
2913 1.1 rpaulo lo += 0x08;
2914 1.1 rpaulo if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) ||
2915 1.1 rpaulo (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna))
2916 1.1 rpaulo lo += 0x10;
2917 1.1 rpaulo hi = lo + 0x20;
2918 1.1 rpaulo
2919 1.1 rpaulo /* retrieve false CCA count since last call (clear on read) */
2920 1.1 rpaulo cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff;
2921 1.1 rpaulo
2922 1.7 rpaulo if (dbm >= -35) {
2923 1.7 rpaulo bbp17 = 0x60;
2924 1.7 rpaulo } else if (dbm >= -58) {
2925 1.7 rpaulo bbp17 = hi;
2926 1.7 rpaulo } else if (dbm >= -66) {
2927 1.7 rpaulo bbp17 = lo + 0x10;
2928 1.7 rpaulo } else if (dbm >= -74) {
2929 1.7 rpaulo bbp17 = lo + 0x08;
2930 1.7 rpaulo } else {
2931 1.7 rpaulo /* RSSI < -74dBm, tune using false CCA count */
2932 1.7 rpaulo
2933 1.1 rpaulo bbp17 = sc->bbp17; /* current value */
2934 1.1 rpaulo
2935 1.1 rpaulo hi -= 2 * (-74 - dbm);
2936 1.1 rpaulo if (hi < lo)
2937 1.1 rpaulo hi = lo;
2938 1.1 rpaulo
2939 1.7 rpaulo if (bbp17 > hi) {
2940 1.1 rpaulo bbp17 = hi;
2941 1.7 rpaulo
2942 1.7 rpaulo } else if (cca > 512) {
2943 1.7 rpaulo if (++bbp17 > hi)
2944 1.7 rpaulo bbp17 = hi;
2945 1.7 rpaulo } else if (cca < 100) {
2946 1.7 rpaulo if (--bbp17 < lo)
2947 1.7 rpaulo bbp17 = lo;
2948 1.7 rpaulo }
2949 1.1 rpaulo }
2950 1.1 rpaulo
2951 1.1 rpaulo if (bbp17 != sc->bbp17) {
2952 1.1 rpaulo rt2661_bbp_write(sc, 17, bbp17);
2953 1.1 rpaulo sc->bbp17 = bbp17;
2954 1.1 rpaulo }
2955 1.1 rpaulo }
2956 1.1 rpaulo
2957 1.1 rpaulo /*
2958 1.1 rpaulo * Enter/Leave radar detection mode.
2959 1.1 rpaulo * This is for 802.11h additional regulatory domains.
2960 1.1 rpaulo */
2961 1.1 rpaulo static void
2962 1.1 rpaulo rt2661_radar_start(struct rt2661_softc *sc)
2963 1.1 rpaulo {
2964 1.1 rpaulo uint32_t tmp;
2965 1.1 rpaulo
2966 1.1 rpaulo /* disable Rx */
2967 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
2968 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
2969 1.1 rpaulo
2970 1.1 rpaulo rt2661_bbp_write(sc, 82, 0x20);
2971 1.1 rpaulo rt2661_bbp_write(sc, 83, 0x00);
2972 1.1 rpaulo rt2661_bbp_write(sc, 84, 0x40);
2973 1.1 rpaulo
2974 1.1 rpaulo /* save current BBP registers values */
2975 1.1 rpaulo sc->bbp18 = rt2661_bbp_read(sc, 18);
2976 1.1 rpaulo sc->bbp21 = rt2661_bbp_read(sc, 21);
2977 1.1 rpaulo sc->bbp22 = rt2661_bbp_read(sc, 22);
2978 1.1 rpaulo sc->bbp16 = rt2661_bbp_read(sc, 16);
2979 1.1 rpaulo sc->bbp17 = rt2661_bbp_read(sc, 17);
2980 1.1 rpaulo sc->bbp64 = rt2661_bbp_read(sc, 64);
2981 1.1 rpaulo
2982 1.1 rpaulo rt2661_bbp_write(sc, 18, 0xff);
2983 1.1 rpaulo rt2661_bbp_write(sc, 21, 0x3f);
2984 1.1 rpaulo rt2661_bbp_write(sc, 22, 0x3f);
2985 1.1 rpaulo rt2661_bbp_write(sc, 16, 0xbd);
2986 1.1 rpaulo rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34);
2987 1.1 rpaulo rt2661_bbp_write(sc, 64, 0x21);
2988 1.1 rpaulo
2989 1.1 rpaulo /* restore Rx filter */
2990 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
2991 1.1 rpaulo }
2992 1.1 rpaulo
2993 1.1 rpaulo static int
2994 1.1 rpaulo rt2661_radar_stop(struct rt2661_softc *sc)
2995 1.1 rpaulo {
2996 1.1 rpaulo uint8_t bbp66;
2997 1.1 rpaulo
2998 1.1 rpaulo /* read radar detection result */
2999 1.1 rpaulo bbp66 = rt2661_bbp_read(sc, 66);
3000 1.1 rpaulo
3001 1.1 rpaulo /* restore BBP registers values */
3002 1.1 rpaulo rt2661_bbp_write(sc, 16, sc->bbp16);
3003 1.1 rpaulo rt2661_bbp_write(sc, 17, sc->bbp17);
3004 1.1 rpaulo rt2661_bbp_write(sc, 18, sc->bbp18);
3005 1.1 rpaulo rt2661_bbp_write(sc, 21, sc->bbp21);
3006 1.1 rpaulo rt2661_bbp_write(sc, 22, sc->bbp22);
3007 1.1 rpaulo rt2661_bbp_write(sc, 64, sc->bbp64);
3008 1.1 rpaulo
3009 1.1 rpaulo return bbp66 == 1;
3010 1.1 rpaulo }
3011 1.1 rpaulo #endif
3012 1.1 rpaulo
3013 1.1 rpaulo static int
3014 1.1 rpaulo rt2661_prepare_beacon(struct rt2661_softc *sc)
3015 1.1 rpaulo {
3016 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
3017 1.1 rpaulo struct rt2661_tx_desc desc;
3018 1.1 rpaulo struct mbuf *m0;
3019 1.1 rpaulo struct ieee80211_beacon_offsets bo;
3020 1.1 rpaulo int rate;
3021 1.1 rpaulo
3022 1.1 rpaulo m0 = ieee80211_beacon_alloc(ic, ic->ic_bss, &bo);
3023 1.1 rpaulo
3024 1.1 rpaulo if (m0 == NULL) {
3025 1.23 cegger aprint_error_dev(&sc->sc_dev, "could not allocate beacon frame\n");
3026 1.1 rpaulo return ENOBUFS;
3027 1.1 rpaulo }
3028 1.1 rpaulo
3029 1.1 rpaulo /* send beacons at the lowest available rate */
3030 1.1 rpaulo rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bss->ni_chan) ? 12 : 2;
3031 1.1 rpaulo
3032 1.1 rpaulo rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ,
3033 1.1 rpaulo m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT);
3034 1.1 rpaulo
3035 1.1 rpaulo /* copy the first 24 bytes of Tx descriptor into NIC memory */
3036 1.1 rpaulo RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24);
3037 1.1 rpaulo
3038 1.1 rpaulo /* copy beacon header and payload into NIC memory */
3039 1.1 rpaulo RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24,
3040 1.1 rpaulo mtod(m0, uint8_t *), m0->m_pkthdr.len);
3041 1.1 rpaulo
3042 1.1 rpaulo m_freem(m0);
3043 1.1 rpaulo
3044 1.1 rpaulo return 0;
3045 1.1 rpaulo }
3046 1.1 rpaulo
3047 1.1 rpaulo /*
3048 1.1 rpaulo * Enable TSF synchronization and tell h/w to start sending beacons for IBSS
3049 1.1 rpaulo * and HostAP operating modes.
3050 1.1 rpaulo */
3051 1.1 rpaulo static void
3052 1.1 rpaulo rt2661_enable_tsf_sync(struct rt2661_softc *sc)
3053 1.1 rpaulo {
3054 1.1 rpaulo struct ieee80211com *ic = &sc->sc_ic;
3055 1.1 rpaulo uint32_t tmp;
3056 1.1 rpaulo
3057 1.1 rpaulo if (ic->ic_opmode != IEEE80211_M_STA) {
3058 1.1 rpaulo /*
3059 1.1 rpaulo * Change default 16ms TBTT adjustment to 8ms.
3060 1.1 rpaulo * Must be done before enabling beacon generation.
3061 1.1 rpaulo */
3062 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8);
3063 1.1 rpaulo }
3064 1.1 rpaulo
3065 1.1 rpaulo tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000;
3066 1.1 rpaulo
3067 1.1 rpaulo /* set beacon interval (in 1/16ms unit) */
3068 1.1 rpaulo tmp |= ic->ic_bss->ni_intval * 16;
3069 1.1 rpaulo
3070 1.1 rpaulo tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT;
3071 1.1 rpaulo if (ic->ic_opmode == IEEE80211_M_STA)
3072 1.1 rpaulo tmp |= RT2661_TSF_MODE(1);
3073 1.1 rpaulo else
3074 1.1 rpaulo tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON;
3075 1.1 rpaulo
3076 1.1 rpaulo RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp);
3077 1.1 rpaulo }
3078 1.1 rpaulo
3079 1.1 rpaulo /*
3080 1.1 rpaulo * Retrieve the "Received Signal Strength Indicator" from the raw values
3081 1.1 rpaulo * contained in Rx descriptors. The computation depends on which band the
3082 1.1 rpaulo * frame was received. Correction values taken from the reference driver.
3083 1.1 rpaulo */
3084 1.1 rpaulo static int
3085 1.1 rpaulo rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw)
3086 1.1 rpaulo {
3087 1.1 rpaulo int lna, agc, rssi;
3088 1.1 rpaulo
3089 1.1 rpaulo lna = (raw >> 5) & 0x3;
3090 1.1 rpaulo agc = raw & 0x1f;
3091 1.1 rpaulo
3092 1.1 rpaulo rssi = 2 * agc;
3093 1.1 rpaulo
3094 1.1 rpaulo if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) {
3095 1.1 rpaulo rssi += sc->rssi_2ghz_corr;
3096 1.1 rpaulo
3097 1.1 rpaulo if (lna == 1)
3098 1.1 rpaulo rssi -= 64;
3099 1.1 rpaulo else if (lna == 2)
3100 1.1 rpaulo rssi -= 74;
3101 1.1 rpaulo else if (lna == 3)
3102 1.1 rpaulo rssi -= 90;
3103 1.1 rpaulo } else {
3104 1.1 rpaulo rssi += sc->rssi_5ghz_corr;
3105 1.1 rpaulo
3106 1.1 rpaulo if (lna == 1)
3107 1.1 rpaulo rssi -= 64;
3108 1.1 rpaulo else if (lna == 2)
3109 1.1 rpaulo rssi -= 86;
3110 1.1 rpaulo else if (lna == 3)
3111 1.1 rpaulo rssi -= 100;
3112 1.1 rpaulo }
3113 1.1 rpaulo return rssi;
3114 1.1 rpaulo }
3115