rt2661reg.h revision 1.1.42.1 1 1.1 rpaulo /* $OpenBSD: rt2661reg.h,v 1.5 2006/01/14 12:43:27 damien Exp $ */
2 1.1 rpaulo
3 1.1 rpaulo /*-
4 1.1 rpaulo * Copyright (c) 2006
5 1.1 rpaulo * Damien Bergamini <damien.bergamini (at) free.fr>
6 1.1 rpaulo *
7 1.1 rpaulo * Permission to use, copy, modify, and distribute this software for any
8 1.1 rpaulo * purpose with or without fee is hereby granted, provided that the above
9 1.1 rpaulo * copyright notice and this permission notice appear in all copies.
10 1.1 rpaulo *
11 1.1 rpaulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 rpaulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 rpaulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 rpaulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 rpaulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 rpaulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 rpaulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 rpaulo */
19 1.1 rpaulo
20 1.1 rpaulo #define RT2661_TX_RING_COUNT 32
21 1.1 rpaulo #define RT2661_MGT_RING_COUNT 32
22 1.1 rpaulo #define RT2661_RX_RING_COUNT 64
23 1.1 rpaulo
24 1.1 rpaulo #define RT2661_TX_DESC_SIZE (sizeof (struct rt2661_tx_desc))
25 1.1 rpaulo #define RT2661_TX_DESC_WSIZE (RT2661_TX_DESC_SIZE / 4)
26 1.1 rpaulo #define RT2661_RX_DESC_SIZE (sizeof (struct rt2661_rx_desc))
27 1.1 rpaulo #define RT2661_RX_DESC_WSIZE (RT2661_RX_DESC_SIZE / 4)
28 1.1 rpaulo
29 1.1 rpaulo #define RT2661_MAX_SCATTER 5
30 1.1 rpaulo
31 1.1 rpaulo /*
32 1.1 rpaulo * Control and status registers.
33 1.1 rpaulo */
34 1.1 rpaulo #define RT2661_HOST_CMD_CSR 0x0008
35 1.1 rpaulo #define RT2661_MCU_CNTL_CSR 0x000c
36 1.1 rpaulo #define RT2661_SOFT_RESET_CSR 0x0010
37 1.1 rpaulo #define RT2661_MCU_INT_SOURCE_CSR 0x0014
38 1.1 rpaulo #define RT2661_MCU_INT_MASK_CSR 0x0018
39 1.1 rpaulo #define RT2661_PCI_USEC_CSR 0x001c
40 1.1 rpaulo #define RT2661_H2M_MAILBOX_CSR 0x2100
41 1.1 rpaulo #define RT2661_M2H_CMD_DONE_CSR 0x2104
42 1.1 rpaulo #define RT2661_HW_BEACON_BASE0 0x2c00
43 1.1 rpaulo #define RT2661_MAC_CSR0 0x3000
44 1.1 rpaulo #define RT2661_MAC_CSR1 0x3004
45 1.1 rpaulo #define RT2661_MAC_CSR2 0x3008
46 1.1 rpaulo #define RT2661_MAC_CSR3 0x300c
47 1.1 rpaulo #define RT2661_MAC_CSR4 0x3010
48 1.1 rpaulo #define RT2661_MAC_CSR5 0x3014
49 1.1 rpaulo #define RT2661_MAC_CSR6 0x3018
50 1.1 rpaulo #define RT2661_MAC_CSR7 0x301c
51 1.1 rpaulo #define RT2661_MAC_CSR8 0x3020
52 1.1 rpaulo #define RT2661_MAC_CSR9 0x3024
53 1.1 rpaulo #define RT2661_MAC_CSR10 0x3028
54 1.1 rpaulo #define RT2661_MAC_CSR11 0x302c
55 1.1 rpaulo #define RT2661_MAC_CSR12 0x3030
56 1.1 rpaulo #define RT2661_MAC_CSR13 0x3034
57 1.1 rpaulo #define RT2661_MAC_CSR14 0x3038
58 1.1 rpaulo #define RT2661_MAC_CSR15 0x303c
59 1.1 rpaulo #define RT2661_TXRX_CSR0 0x3040
60 1.1 rpaulo #define RT2661_TXRX_CSR1 0x3044
61 1.1 rpaulo #define RT2661_TXRX_CSR2 0x3048
62 1.1 rpaulo #define RT2661_TXRX_CSR3 0x304c
63 1.1 rpaulo #define RT2661_TXRX_CSR4 0x3050
64 1.1 rpaulo #define RT2661_TXRX_CSR5 0x3054
65 1.1 rpaulo #define RT2661_TXRX_CSR6 0x3058
66 1.1 rpaulo #define RT2661_TXRX_CSR7 0x305c
67 1.1 rpaulo #define RT2661_TXRX_CSR8 0x3060
68 1.1 rpaulo #define RT2661_TXRX_CSR9 0x3064
69 1.1 rpaulo #define RT2661_TXRX_CSR10 0x3068
70 1.1 rpaulo #define RT2661_TXRX_CSR11 0x306c
71 1.1 rpaulo #define RT2661_TXRX_CSR12 0x3070
72 1.1 rpaulo #define RT2661_TXRX_CSR13 0x3074
73 1.1 rpaulo #define RT2661_TXRX_CSR14 0x3078
74 1.1 rpaulo #define RT2661_TXRX_CSR15 0x307c
75 1.1 rpaulo #define RT2661_PHY_CSR0 0x3080
76 1.1 rpaulo #define RT2661_PHY_CSR1 0x3084
77 1.1 rpaulo #define RT2661_PHY_CSR2 0x3088
78 1.1 rpaulo #define RT2661_PHY_CSR3 0x308c
79 1.1 rpaulo #define RT2661_PHY_CSR4 0x3090
80 1.1 rpaulo #define RT2661_PHY_CSR5 0x3094
81 1.1 rpaulo #define RT2661_PHY_CSR6 0x3098
82 1.1 rpaulo #define RT2661_PHY_CSR7 0x309c
83 1.1 rpaulo #define RT2661_SEC_CSR0 0x30a0
84 1.1 rpaulo #define RT2661_SEC_CSR1 0x30a4
85 1.1 rpaulo #define RT2661_SEC_CSR2 0x30a8
86 1.1 rpaulo #define RT2661_SEC_CSR3 0x30ac
87 1.1 rpaulo #define RT2661_SEC_CSR4 0x30b0
88 1.1 rpaulo #define RT2661_SEC_CSR5 0x30b4
89 1.1 rpaulo #define RT2661_STA_CSR0 0x30c0
90 1.1 rpaulo #define RT2661_STA_CSR1 0x30c4
91 1.1 rpaulo #define RT2661_STA_CSR2 0x30c8
92 1.1 rpaulo #define RT2661_STA_CSR3 0x30cc
93 1.1 rpaulo #define RT2661_STA_CSR4 0x30d0
94 1.1 rpaulo #define RT2661_AC0_BASE_CSR 0x3400
95 1.1 rpaulo #define RT2661_AC1_BASE_CSR 0x3404
96 1.1 rpaulo #define RT2661_AC2_BASE_CSR 0x3408
97 1.1 rpaulo #define RT2661_AC3_BASE_CSR 0x340c
98 1.1 rpaulo #define RT2661_MGT_BASE_CSR 0x3410
99 1.1 rpaulo #define RT2661_TX_RING_CSR0 0x3418
100 1.1 rpaulo #define RT2661_TX_RING_CSR1 0x341c
101 1.1 rpaulo #define RT2661_AIFSN_CSR 0x3420
102 1.1 rpaulo #define RT2661_CWMIN_CSR 0x3424
103 1.1 rpaulo #define RT2661_CWMAX_CSR 0x3428
104 1.1 rpaulo #define RT2661_TX_DMA_DST_CSR 0x342c
105 1.1 rpaulo #define RT2661_TX_CNTL_CSR 0x3430
106 1.1 rpaulo #define RT2661_LOAD_TX_RING_CSR 0x3434
107 1.1 rpaulo #define RT2661_RX_BASE_CSR 0x3450
108 1.1 rpaulo #define RT2661_RX_RING_CSR 0x3454
109 1.1 rpaulo #define RT2661_RX_CNTL_CSR 0x3458
110 1.1 rpaulo #define RT2661_PCI_CFG_CSR 0x3460
111 1.1 rpaulo #define RT2661_INT_SOURCE_CSR 0x3468
112 1.1 rpaulo #define RT2661_INT_MASK_CSR 0x346c
113 1.1 rpaulo #define RT2661_E2PROM_CSR 0x3470
114 1.1 rpaulo #define RT2661_AC_TXOP_CSR0 0x3474
115 1.1 rpaulo #define RT2661_AC_TXOP_CSR1 0x3478
116 1.1 rpaulo #define RT2661_TEST_MODE_CSR 0x3484
117 1.1 rpaulo #define RT2661_IO_CNTL_CSR 0x3498
118 1.1 rpaulo #define RT2661_MCU_CODE_BASE 0x4000
119 1.1 rpaulo
120 1.1 rpaulo
121 1.1 rpaulo /* possible flags for register HOST_CMD_CSR */
122 1.1 rpaulo #define RT2661_KICK_CMD (1 << 7)
123 1.1 rpaulo /* Host to MCU (8051) command identifiers */
124 1.1 rpaulo #define RT2661_MCU_CMD_SLEEP 0x30
125 1.1 rpaulo #define RT2661_MCU_CMD_WAKEUP 0x31
126 1.1 rpaulo #define RT2661_MCU_SET_LED 0x50
127 1.1 rpaulo #define RT2661_MCU_SET_RSSI_LED 0x52
128 1.1 rpaulo
129 1.1 rpaulo /* possible flags for register MCU_CNTL_CSR */
130 1.1 rpaulo #define RT2661_MCU_SEL (1 << 0)
131 1.1 rpaulo #define RT2661_MCU_RESET (1 << 1)
132 1.1 rpaulo #define RT2661_MCU_READY (1 << 2)
133 1.1 rpaulo
134 1.1 rpaulo /* possible flags for register MCU_INT_SOURCE_CSR */
135 1.1 rpaulo #define RT2661_MCU_CMD_DONE 0xff
136 1.1 rpaulo #define RT2661_MCU_WAKEUP (1 << 8)
137 1.1 rpaulo #define RT2661_MCU_BEACON_EXPIRE (1 << 9)
138 1.1 rpaulo
139 1.1 rpaulo /* possible flags for register H2M_MAILBOX_CSR */
140 1.1 rpaulo #define RT2661_H2M_BUSY (1 << 24)
141 1.1 rpaulo #define RT2661_TOKEN_NO_INTR 0xff
142 1.1 rpaulo
143 1.1 rpaulo /* possible flags for register MAC_CSR5 */
144 1.1 rpaulo #define RT2661_ONE_BSSID 3
145 1.1 rpaulo
146 1.1 rpaulo /* possible flags for register TXRX_CSR0 */
147 1.1 rpaulo /* Tx filter flags are in the low 16 bits */
148 1.1 rpaulo #define RT2661_AUTO_TX_SEQ (1 << 15)
149 1.1 rpaulo /* Rx filter flags are in the high 16 bits */
150 1.1 rpaulo #define RT2661_DISABLE_RX (1 << 16)
151 1.1 rpaulo #define RT2661_DROP_CRC_ERROR (1 << 17)
152 1.1 rpaulo #define RT2661_DROP_PHY_ERROR (1 << 18)
153 1.1 rpaulo #define RT2661_DROP_CTL (1 << 19)
154 1.1 rpaulo #define RT2661_DROP_NOT_TO_ME (1 << 20)
155 1.1 rpaulo #define RT2661_DROP_TODS (1 << 21)
156 1.1 rpaulo #define RT2661_DROP_VER_ERROR (1 << 22)
157 1.1 rpaulo #define RT2661_DROP_MULTICAST (1 << 23)
158 1.1 rpaulo #define RT2661_DROP_BROADCAST (1 << 24)
159 1.1 rpaulo #define RT2661_DROP_ACKCTS (1 << 25)
160 1.1 rpaulo
161 1.1 rpaulo /* possible flags for register TXRX_CSR4 */
162 1.1.42.1 matt #define RT2661_SHORT_PREAMBLE (1 << 18)
163 1.1.42.1 matt #define RT2661_MRR_ENABLED (1 << 19)
164 1.1.42.1 matt #define RT2661_MRR_CCK_FALLBACK (1 << 22)
165 1.1 rpaulo
166 1.1 rpaulo /* possible flags for register TXRX_CSR9 */
167 1.1 rpaulo #define RT2661_TSF_TICKING (1 << 16)
168 1.1 rpaulo #define RT2661_TSF_MODE(x) (((x) & 0x3) << 17)
169 1.1 rpaulo /* TBTT stands for Target Beacon Transmission Time */
170 1.1 rpaulo #define RT2661_ENABLE_TBTT (1 << 19)
171 1.1 rpaulo #define RT2661_GENERATE_BEACON (1 << 20)
172 1.1 rpaulo
173 1.1 rpaulo /* possible flags for register PHY_CSR0 */
174 1.1 rpaulo #define RT2661_PA_PE_2GHZ (1 << 16)
175 1.1 rpaulo #define RT2661_PA_PE_5GHZ (1 << 17)
176 1.1 rpaulo
177 1.1 rpaulo /* possible flags for register PHY_CSR3 */
178 1.1 rpaulo #define RT2661_BBP_READ (1 << 15)
179 1.1 rpaulo #define RT2661_BBP_BUSY (1 << 16)
180 1.1 rpaulo
181 1.1 rpaulo /* possible flags for register PHY_CSR4 */
182 1.1 rpaulo #define RT2661_RF_21BIT (21 << 24)
183 1.1 rpaulo #define RT2661_RF_BUSY (1 << 31)
184 1.1 rpaulo
185 1.1 rpaulo /* possible values for register STA_CSR4 */
186 1.1 rpaulo #define RT2661_TX_STAT_VALID (1 << 0)
187 1.1 rpaulo #define RT2661_TX_RESULT(v) (((v) >> 1) & 0x7)
188 1.1 rpaulo #define RT2661_TX_RETRYCNT(v) (((v) >> 4) & 0xf)
189 1.1 rpaulo #define RT2661_TX_QID(v) (((v) >> 8) & 0xf)
190 1.1 rpaulo #define RT2661_TX_SUCCESS 0
191 1.1 rpaulo #define RT2661_TX_RETRY_FAIL 6
192 1.1 rpaulo
193 1.1 rpaulo /* possible flags for register TX_CNTL_CSR */
194 1.1 rpaulo #define RT2661_KICK_MGT (1 << 4)
195 1.1 rpaulo
196 1.1 rpaulo /* possible flags for register INT_SOURCE_CSR */
197 1.1 rpaulo #define RT2661_TX_DONE (1 << 0)
198 1.1 rpaulo #define RT2661_RX_DONE (1 << 1)
199 1.1 rpaulo #define RT2661_TX0_DMA_DONE (1 << 16)
200 1.1 rpaulo #define RT2661_TX1_DMA_DONE (1 << 17)
201 1.1 rpaulo #define RT2661_TX2_DMA_DONE (1 << 18)
202 1.1 rpaulo #define RT2661_TX3_DMA_DONE (1 << 19)
203 1.1 rpaulo #define RT2661_MGT_DONE (1 << 20)
204 1.1 rpaulo
205 1.1 rpaulo /* possible flags for register E2PROM_CSR */
206 1.1 rpaulo #define RT2661_C (1 << 1)
207 1.1 rpaulo #define RT2661_S (1 << 2)
208 1.1 rpaulo #define RT2661_D (1 << 3)
209 1.1 rpaulo #define RT2661_Q (1 << 4)
210 1.1 rpaulo #define RT2661_93C46 (1 << 5)
211 1.1 rpaulo
212 1.1 rpaulo /* Tx descriptor */
213 1.1 rpaulo struct rt2661_tx_desc {
214 1.1 rpaulo uint32_t flags;
215 1.1 rpaulo #define RT2661_TX_BUSY (1 << 0)
216 1.1 rpaulo #define RT2661_TX_VALID (1 << 1)
217 1.1 rpaulo #define RT2661_TX_MORE_FRAG (1 << 2)
218 1.1 rpaulo #define RT2661_TX_NEED_ACK (1 << 3)
219 1.1 rpaulo #define RT2661_TX_TIMESTAMP (1 << 4)
220 1.1 rpaulo #define RT2661_TX_OFDM (1 << 5)
221 1.1 rpaulo #define RT2661_TX_IFS (1 << 6)
222 1.1 rpaulo #define RT2661_TX_LONG_RETRY (1 << 7)
223 1.1 rpaulo #define RT2661_TX_BURST (1 << 28)
224 1.1 rpaulo
225 1.1 rpaulo uint16_t wme;
226 1.1 rpaulo #define RT2661_QID(v) (v)
227 1.1 rpaulo #define RT2661_AIFSN(v) ((v) << 4)
228 1.1 rpaulo #define RT2661_LOGCWMIN(v) ((v) << 8)
229 1.1 rpaulo #define RT2661_LOGCWMAX(v) ((v) << 12)
230 1.1 rpaulo
231 1.1 rpaulo uint16_t xflags;
232 1.1 rpaulo #define RT2661_TX_HWSEQ (1 << 12)
233 1.1 rpaulo
234 1.1 rpaulo uint8_t plcp_signal;
235 1.1 rpaulo uint8_t plcp_service;
236 1.1 rpaulo #define RT2661_PLCP_LENGEXT 0x80
237 1.1 rpaulo
238 1.1 rpaulo uint8_t plcp_length_lo;
239 1.1 rpaulo uint8_t plcp_length_hi;
240 1.1 rpaulo
241 1.1 rpaulo uint32_t iv;
242 1.1 rpaulo uint32_t eiv;
243 1.1 rpaulo
244 1.1 rpaulo uint8_t offset;
245 1.1 rpaulo uint8_t qid;
246 1.1 rpaulo #define RT2661_QID_MGT 13
247 1.1 rpaulo
248 1.1 rpaulo uint8_t txpower;
249 1.1 rpaulo #define RT2661_DEFAULT_TXPOWER 0
250 1.1 rpaulo
251 1.1 rpaulo uint8_t reserved1;
252 1.1 rpaulo
253 1.1 rpaulo uint32_t addr[RT2661_MAX_SCATTER];
254 1.1 rpaulo uint16_t len[RT2661_MAX_SCATTER];
255 1.1 rpaulo
256 1.1 rpaulo uint16_t reserved2;
257 1.1 rpaulo } __packed;
258 1.1 rpaulo
259 1.1 rpaulo /* Rx descriptor */
260 1.1 rpaulo struct rt2661_rx_desc {
261 1.1 rpaulo uint32_t flags;
262 1.1 rpaulo #define RT2661_RX_BUSY (1 << 0)
263 1.1 rpaulo #define RT2661_RX_DROP (1 << 1)
264 1.1 rpaulo #define RT2661_RX_CRC_ERROR (1 << 6)
265 1.1 rpaulo #define RT2661_RX_OFDM (1 << 7)
266 1.1 rpaulo #define RT2661_RX_PHY_ERROR (1 << 8)
267 1.1 rpaulo #define RT2661_RX_CIPHER_MASK 0x00000600
268 1.1 rpaulo
269 1.1 rpaulo uint8_t rate;
270 1.1 rpaulo uint8_t rssi;
271 1.1 rpaulo uint8_t reserved1;
272 1.1 rpaulo uint8_t offset;
273 1.1 rpaulo uint32_t iv;
274 1.1 rpaulo uint32_t eiv;
275 1.1 rpaulo uint32_t reserved2;
276 1.1 rpaulo uint32_t physaddr;
277 1.1 rpaulo uint32_t reserved3[10];
278 1.1 rpaulo } __packed;
279 1.1 rpaulo
280 1.1 rpaulo #define RAL_RF1 0
281 1.1 rpaulo #define RAL_RF2 2
282 1.1 rpaulo #define RAL_RF3 1
283 1.1 rpaulo #define RAL_RF4 3
284 1.1 rpaulo
285 1.1 rpaulo /* dual-band RF */
286 1.1 rpaulo #define RT2661_RF_5225 1
287 1.1 rpaulo #define RT2661_RF_5325 2
288 1.1 rpaulo /* single-band RF */
289 1.1 rpaulo #define RT2661_RF_2527 3
290 1.1 rpaulo #define RT2661_RF_2529 4
291 1.1 rpaulo
292 1.1 rpaulo #define RT2661_RX_DESC_BACK 4
293 1.1 rpaulo
294 1.1 rpaulo #define RT2661_SMART_MODE (1 << 0)
295 1.1 rpaulo
296 1.1 rpaulo #define RT2661_BBPR94_DEFAULT 6
297 1.1 rpaulo
298 1.1 rpaulo #define RT2661_SHIFT_D 3
299 1.1 rpaulo #define RT2661_SHIFT_Q 4
300 1.1 rpaulo
301 1.1 rpaulo #define RT2661_EEPROM_MAC01 0x02
302 1.1 rpaulo #define RT2661_EEPROM_MAC23 0x03
303 1.1 rpaulo #define RT2661_EEPROM_MAC45 0x04
304 1.1 rpaulo #define RT2661_EEPROM_ANTENNA 0x10
305 1.1 rpaulo #define RT2661_EEPROM_CONFIG2 0x11
306 1.1 rpaulo #define RT2661_EEPROM_BBP_BASE 0x13
307 1.1 rpaulo #define RT2661_EEPROM_TXPOWER 0x23
308 1.1 rpaulo #define RT2661_EEPROM_FREQ_OFFSET 0x2f
309 1.1 rpaulo #define RT2661_EEPROM_RSSI_2GHZ_OFFSET 0x4d
310 1.1 rpaulo #define RT2661_EEPROM_RSSI_5GHZ_OFFSET 0x4e
311 1.1 rpaulo
312 1.1 rpaulo #define RT2661_EEPROM_DELAY 1 /* minimum hold time (microsecond) */
313 1.1 rpaulo
314 1.1 rpaulo /*
315 1.1 rpaulo * control and status registers access macros
316 1.1 rpaulo */
317 1.1 rpaulo #define RAL_READ(sc, reg) \
318 1.1 rpaulo bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
319 1.1 rpaulo
320 1.1 rpaulo #define RAL_READ_REGION_4(sc, offset, datap, count) \
321 1.1 rpaulo bus_space_read_region_4((sc)->sc_st, (sc)->sc_sh, (offset), \
322 1.1 rpaulo (datap), (count))
323 1.1 rpaulo
324 1.1 rpaulo #define RAL_WRITE(sc, reg, val) \
325 1.1 rpaulo bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
326 1.1 rpaulo
327 1.1 rpaulo #define RAL_WRITE_REGION_1(sc, offset, datap, count) \
328 1.1 rpaulo bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset), \
329 1.1 rpaulo (datap), (count))
330 1.1 rpaulo
331 1.1 rpaulo /*
332 1.1 rpaulo * EEPROM access macro
333 1.1 rpaulo */
334 1.1 rpaulo #define RT2661_EEPROM_CTL(sc, val) do { \
335 1.1 rpaulo RAL_WRITE((sc), RT2661_E2PROM_CSR, (val)); \
336 1.1 rpaulo DELAY(RT2661_EEPROM_DELAY); \
337 1.1 rpaulo } while (/* CONSTCOND */0)
338