rt2860reg.h revision 1.1 1 1.1 nonaka /* $NetBSD: rt2860reg.h,v 1.1 2012/05/30 14:30:35 nonaka Exp $ */
2 1.1 nonaka /* $OpenBSD: rt2860reg.h,v 1.30 2010/05/10 18:17:10 damien Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*-
5 1.1 nonaka * Copyright (c) 2007
6 1.1 nonaka * Damien Bergamini <damien.bergamini (at) free.fr>
7 1.1 nonaka *
8 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
9 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
10 1.1 nonaka * copyright notice and this permission notice appear in all copies.
11 1.1 nonaka *
12 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 nonaka */
20 1.1 nonaka
21 1.1 nonaka /* PCI registers */
22 1.1 nonaka #define RT2860_PCI_CFG 0x0000
23 1.1 nonaka #define RT2860_PCI_EECTRL 0x0004
24 1.1 nonaka #define RT2860_PCI_MCUCTRL 0x0008
25 1.1 nonaka #define RT2860_PCI_SYSCTRL 0x000c
26 1.1 nonaka #define RT2860_PCIE_JTAG 0x0010
27 1.1 nonaka
28 1.1 nonaka #define RT3090_AUX_CTRL 0x010c
29 1.1 nonaka
30 1.1 nonaka #define RT3070_OPT_14 0x0114
31 1.1 nonaka
32 1.1 nonaka /* SCH/DMA registers */
33 1.1 nonaka #define RT2860_INT_STATUS 0x0200
34 1.1 nonaka #define RT2860_INT_MASK 0x0204
35 1.1 nonaka #define RT2860_WPDMA_GLO_CFG 0x0208
36 1.1 nonaka #define RT2860_WPDMA_RST_IDX 0x020c
37 1.1 nonaka #define RT2860_DELAY_INT_CFG 0x0210
38 1.1 nonaka #define RT2860_WMM_AIFSN_CFG 0x0214
39 1.1 nonaka #define RT2860_WMM_CWMIN_CFG 0x0218
40 1.1 nonaka #define RT2860_WMM_CWMAX_CFG 0x021c
41 1.1 nonaka #define RT2860_WMM_TXOP0_CFG 0x0220
42 1.1 nonaka #define RT2860_WMM_TXOP1_CFG 0x0224
43 1.1 nonaka #define RT2860_GPIO_CTRL 0x0228
44 1.1 nonaka #define RT2860_MCU_CMD_REG 0x022c
45 1.1 nonaka #define RT2860_TX_BASE_PTR(qid) (0x0230 + (qid) * 16)
46 1.1 nonaka #define RT2860_TX_MAX_CNT(qid) (0x0234 + (qid) * 16)
47 1.1 nonaka #define RT2860_TX_CTX_IDX(qid) (0x0238 + (qid) * 16)
48 1.1 nonaka #define RT2860_TX_DTX_IDX(qid) (0x023c + (qid) * 16)
49 1.1 nonaka #define RT2860_RX_BASE_PTR 0x0290
50 1.1 nonaka #define RT2860_RX_MAX_CNT 0x0294
51 1.1 nonaka #define RT2860_RX_CALC_IDX 0x0298
52 1.1 nonaka #define RT2860_FS_DRX_IDX 0x029c
53 1.1 nonaka #define RT2860_USB_DMA_CFG 0x02a0 /* RT2870 only */
54 1.1 nonaka #define RT2860_US_CYC_CNT 0x02a4
55 1.1 nonaka
56 1.1 nonaka /* PBF registers */
57 1.1 nonaka #define RT2860_SYS_CTRL 0x0400
58 1.1 nonaka #define RT2860_HOST_CMD 0x0404
59 1.1 nonaka #define RT2860_PBF_CFG 0x0408
60 1.1 nonaka #define RT2860_MAX_PCNT 0x040c
61 1.1 nonaka #define RT2860_BUF_CTRL 0x0410
62 1.1 nonaka #define RT2860_MCU_INT_STA 0x0414
63 1.1 nonaka #define RT2860_MCU_INT_ENA 0x0418
64 1.1 nonaka #define RT2860_TXQ_IO(qid) (0x041c + (qid) * 4)
65 1.1 nonaka #define RT2860_RX0Q_IO 0x0424
66 1.1 nonaka #define RT2860_BCN_OFFSET0 0x042c
67 1.1 nonaka #define RT2860_BCN_OFFSET1 0x0430
68 1.1 nonaka #define RT2860_TXRXQ_STA 0x0434
69 1.1 nonaka #define RT2860_TXRXQ_PCNT 0x0438
70 1.1 nonaka #define RT2860_PBF_DBG 0x043c
71 1.1 nonaka #define RT2860_CAP_CTRL 0x0440
72 1.1 nonaka
73 1.1 nonaka /* RT3070 registers */
74 1.1 nonaka #define RT3070_RF_CSR_CFG 0x0500
75 1.1 nonaka #define RT3070_EFUSE_CTRL 0x0580
76 1.1 nonaka #define RT3070_EFUSE_DATA0 0x0590
77 1.1 nonaka #define RT3070_EFUSE_DATA1 0x0594
78 1.1 nonaka #define RT3070_EFUSE_DATA2 0x0598
79 1.1 nonaka #define RT3070_EFUSE_DATA3 0x059c
80 1.1 nonaka #define RT3090_OSC_CTRL 0x05a4
81 1.1 nonaka #define RT3070_LDO_CFG0 0x05d4
82 1.1 nonaka #define RT3070_GPIO_SWITCH 0x05dc
83 1.1 nonaka
84 1.1 nonaka /* MAC registers */
85 1.1 nonaka #define RT2860_ASIC_VER_ID 0x1000
86 1.1 nonaka #define RT2860_MAC_SYS_CTRL 0x1004
87 1.1 nonaka #define RT2860_MAC_ADDR_DW0 0x1008
88 1.1 nonaka #define RT2860_MAC_ADDR_DW1 0x100c
89 1.1 nonaka #define RT2860_MAC_BSSID_DW0 0x1010
90 1.1 nonaka #define RT2860_MAC_BSSID_DW1 0x1014
91 1.1 nonaka #define RT2860_MAX_LEN_CFG 0x1018
92 1.1 nonaka #define RT2860_BBP_CSR_CFG 0x101c
93 1.1 nonaka #define RT2860_RF_CSR_CFG0 0x1020
94 1.1 nonaka #define RT2860_RF_CSR_CFG1 0x1024
95 1.1 nonaka #define RT2860_RF_CSR_CFG2 0x1028
96 1.1 nonaka #define RT2860_LED_CFG 0x102c
97 1.1 nonaka
98 1.1 nonaka /* undocumented registers */
99 1.1 nonaka #define RT2860_DEBUG 0x10f4
100 1.1 nonaka
101 1.1 nonaka /* MAC Timing control registers */
102 1.1 nonaka #define RT2860_XIFS_TIME_CFG 0x1100
103 1.1 nonaka #define RT2860_BKOFF_SLOT_CFG 0x1104
104 1.1 nonaka #define RT2860_NAV_TIME_CFG 0x1108
105 1.1 nonaka #define RT2860_CH_TIME_CFG 0x110c
106 1.1 nonaka #define RT2860_PBF_LIFE_TIMER 0x1110
107 1.1 nonaka #define RT2860_BCN_TIME_CFG 0x1114
108 1.1 nonaka #define RT2860_TBTT_SYNC_CFG 0x1118
109 1.1 nonaka #define RT2860_TSF_TIMER_DW0 0x111c
110 1.1 nonaka #define RT2860_TSF_TIMER_DW1 0x1120
111 1.1 nonaka #define RT2860_TBTT_TIMER 0x1124
112 1.1 nonaka #define RT2860_INT_TIMER_CFG 0x1128
113 1.1 nonaka #define RT2860_INT_TIMER_EN 0x112c
114 1.1 nonaka #define RT2860_CH_IDLE_TIME 0x1130
115 1.1 nonaka
116 1.1 nonaka /* MAC Power Save configuration registers */
117 1.1 nonaka #define RT2860_MAC_STATUS_REG 0x1200
118 1.1 nonaka #define RT2860_PWR_PIN_CFG 0x1204
119 1.1 nonaka #define RT2860_AUTO_WAKEUP_CFG 0x1208
120 1.1 nonaka
121 1.1 nonaka /* MAC TX configuration registers */
122 1.1 nonaka #define RT2860_EDCA_AC_CFG(aci) (0x1300 + (aci) * 4)
123 1.1 nonaka #define RT2860_EDCA_TID_AC_MAP 0x1310
124 1.1 nonaka #define RT2860_TX_PWR_CFG(ridx) (0x1314 + (ridx) * 4)
125 1.1 nonaka #define RT2860_TX_PIN_CFG 0x1328
126 1.1 nonaka #define RT2860_TX_BAND_CFG 0x132c
127 1.1 nonaka #define RT2860_TX_SW_CFG0 0x1330
128 1.1 nonaka #define RT2860_TX_SW_CFG1 0x1334
129 1.1 nonaka #define RT2860_TX_SW_CFG2 0x1338
130 1.1 nonaka #define RT2860_TXOP_THRES_CFG 0x133c
131 1.1 nonaka #define RT2860_TXOP_CTRL_CFG 0x1340
132 1.1 nonaka #define RT2860_TX_RTS_CFG 0x1344
133 1.1 nonaka #define RT2860_TX_TIMEOUT_CFG 0x1348
134 1.1 nonaka #define RT2860_TX_RTY_CFG 0x134c
135 1.1 nonaka #define RT2860_TX_LINK_CFG 0x1350
136 1.1 nonaka #define RT2860_HT_FBK_CFG0 0x1354
137 1.1 nonaka #define RT2860_HT_FBK_CFG1 0x1358
138 1.1 nonaka #define RT2860_LG_FBK_CFG0 0x135c
139 1.1 nonaka #define RT2860_LG_FBK_CFG1 0x1360
140 1.1 nonaka #define RT2860_CCK_PROT_CFG 0x1364
141 1.1 nonaka #define RT2860_OFDM_PROT_CFG 0x1368
142 1.1 nonaka #define RT2860_MM20_PROT_CFG 0x136c
143 1.1 nonaka #define RT2860_MM40_PROT_CFG 0x1370
144 1.1 nonaka #define RT2860_GF20_PROT_CFG 0x1374
145 1.1 nonaka #define RT2860_GF40_PROT_CFG 0x1378
146 1.1 nonaka #define RT2860_EXP_CTS_TIME 0x137c
147 1.1 nonaka #define RT2860_EXP_ACK_TIME 0x1380
148 1.1 nonaka
149 1.1 nonaka /* MAC RX configuration registers */
150 1.1 nonaka #define RT2860_RX_FILTR_CFG 0x1400
151 1.1 nonaka #define RT2860_AUTO_RSP_CFG 0x1404
152 1.1 nonaka #define RT2860_LEGACY_BASIC_RATE 0x1408
153 1.1 nonaka #define RT2860_HT_BASIC_RATE 0x140c
154 1.1 nonaka #define RT2860_HT_CTRL_CFG 0x1410
155 1.1 nonaka #define RT2860_SIFS_COST_CFG 0x1414
156 1.1 nonaka #define RT2860_RX_PARSER_CFG 0x1418
157 1.1 nonaka
158 1.1 nonaka /* MAC Security configuration registers */
159 1.1 nonaka #define RT2860_TX_SEC_CNT0 0x1500
160 1.1 nonaka #define RT2860_RX_SEC_CNT0 0x1504
161 1.1 nonaka #define RT2860_CCMP_FC_MUTE 0x1508
162 1.1 nonaka
163 1.1 nonaka /* MAC HCCA/PSMP configuration registers */
164 1.1 nonaka #define RT2860_TXOP_HLDR_ADDR0 0x1600
165 1.1 nonaka #define RT2860_TXOP_HLDR_ADDR1 0x1604
166 1.1 nonaka #define RT2860_TXOP_HLDR_ET 0x1608
167 1.1 nonaka #define RT2860_QOS_CFPOLL_RA_DW0 0x160c
168 1.1 nonaka #define RT2860_QOS_CFPOLL_A1_DW1 0x1610
169 1.1 nonaka #define RT2860_QOS_CFPOLL_QC 0x1614
170 1.1 nonaka
171 1.1 nonaka /* MAC Statistics Counters */
172 1.1 nonaka #define RT2860_RX_STA_CNT0 0x1700
173 1.1 nonaka #define RT2860_RX_STA_CNT1 0x1704
174 1.1 nonaka #define RT2860_RX_STA_CNT2 0x1708
175 1.1 nonaka #define RT2860_TX_STA_CNT0 0x170c
176 1.1 nonaka #define RT2860_TX_STA_CNT1 0x1710
177 1.1 nonaka #define RT2860_TX_STA_CNT2 0x1714
178 1.1 nonaka #define RT2860_TX_STAT_FIFO 0x1718
179 1.1 nonaka
180 1.1 nonaka /* RX WCID search table */
181 1.1 nonaka #define RT2860_WCID_ENTRY(wcid) (0x1800 + (wcid) * 8)
182 1.1 nonaka
183 1.1 nonaka #define RT2860_FW_BASE 0x2000
184 1.1 nonaka #define RT2870_FW_BASE 0x3000
185 1.1 nonaka
186 1.1 nonaka /* Pair-wise key table */
187 1.1 nonaka #define RT2860_PKEY(wcid) (0x4000 + (wcid) * 32)
188 1.1 nonaka
189 1.1 nonaka /* IV/EIV table */
190 1.1 nonaka #define RT2860_IVEIV(wcid) (0x6000 + (wcid) * 8)
191 1.1 nonaka
192 1.1 nonaka /* WCID attribute table */
193 1.1 nonaka #define RT2860_WCID_ATTR(wcid) (0x6800 + (wcid) * 4)
194 1.1 nonaka
195 1.1 nonaka /* Shared Key Table */
196 1.1 nonaka #define RT2860_SKEY(vap, kidx) (0x6c00 + (vap) * 128 + (kidx) * 32)
197 1.1 nonaka
198 1.1 nonaka /* Shared Key Mode */
199 1.1 nonaka #define RT2860_SKEY_MODE_0_7 0x7000
200 1.1 nonaka #define RT2860_SKEY_MODE_8_15 0x7004
201 1.1 nonaka #define RT2860_SKEY_MODE_16_23 0x7008
202 1.1 nonaka #define RT2860_SKEY_MODE_24_31 0x700c
203 1.1 nonaka
204 1.1 nonaka /* Shared Memory between MCU and host */
205 1.1 nonaka #define RT2860_H2M_MAILBOX 0x7010
206 1.1 nonaka #define RT2860_H2M_MAILBOX_CID 0x7014
207 1.1 nonaka #define RT2860_H2M_MAILBOX_STATUS 0x701c
208 1.1 nonaka #define RT2860_H2M_BBPAGENT 0x7028
209 1.1 nonaka #define RT2860_BCN_BASE(vap) (0x7800 + (vap) * 512)
210 1.1 nonaka
211 1.1 nonaka
212 1.1 nonaka /* possible flags for RT2860_PCI_CFG */
213 1.1 nonaka #define RT2860_PCI_CFG_USB (1 << 17)
214 1.1 nonaka #define RT2860_PCI_CFG_PCI (1 << 16)
215 1.1 nonaka
216 1.1 nonaka /* possible flags for register RT2860_PCI_EECTRL */
217 1.1 nonaka #define RT2860_C (1 << 0)
218 1.1 nonaka #define RT2860_S (1 << 1)
219 1.1 nonaka #define RT2860_D (1 << 2)
220 1.1 nonaka #define RT2860_SHIFT_D 2
221 1.1 nonaka #define RT2860_Q (1 << 3)
222 1.1 nonaka #define RT2860_SHIFT_Q 3
223 1.1 nonaka
224 1.1 nonaka /* possible flags for registers INT_STATUS/INT_MASK */
225 1.1 nonaka #define RT2860_TX_COHERENT (1 << 17)
226 1.1 nonaka #define RT2860_RX_COHERENT (1 << 16)
227 1.1 nonaka #define RT2860_MAC_INT_4 (1 << 15)
228 1.1 nonaka #define RT2860_MAC_INT_3 (1 << 14)
229 1.1 nonaka #define RT2860_MAC_INT_2 (1 << 13)
230 1.1 nonaka #define RT2860_MAC_INT_1 (1 << 12)
231 1.1 nonaka #define RT2860_MAC_INT_0 (1 << 11)
232 1.1 nonaka #define RT2860_TX_RX_COHERENT (1 << 10)
233 1.1 nonaka #define RT2860_MCU_CMD_INT (1 << 9)
234 1.1 nonaka #define RT2860_TX_DONE_INT5 (1 << 8)
235 1.1 nonaka #define RT2860_TX_DONE_INT4 (1 << 7)
236 1.1 nonaka #define RT2860_TX_DONE_INT3 (1 << 6)
237 1.1 nonaka #define RT2860_TX_DONE_INT2 (1 << 5)
238 1.1 nonaka #define RT2860_TX_DONE_INT1 (1 << 4)
239 1.1 nonaka #define RT2860_TX_DONE_INT0 (1 << 3)
240 1.1 nonaka #define RT2860_RX_DONE_INT (1 << 2)
241 1.1 nonaka #define RT2860_TX_DLY_INT (1 << 1)
242 1.1 nonaka #define RT2860_RX_DLY_INT (1 << 0)
243 1.1 nonaka
244 1.1 nonaka /* possible flags for register WPDMA_GLO_CFG */
245 1.1 nonaka #define RT2860_HDR_SEG_LEN_SHIFT 8
246 1.1 nonaka #define RT2860_BIG_ENDIAN (1 << 7)
247 1.1 nonaka #define RT2860_TX_WB_DDONE (1 << 6)
248 1.1 nonaka #define RT2860_WPDMA_BT_SIZE_SHIFT 4
249 1.1 nonaka #define RT2860_WPDMA_BT_SIZE16 0
250 1.1 nonaka #define RT2860_WPDMA_BT_SIZE32 1
251 1.1 nonaka #define RT2860_WPDMA_BT_SIZE64 2
252 1.1 nonaka #define RT2860_WPDMA_BT_SIZE128 3
253 1.1 nonaka #define RT2860_RX_DMA_BUSY (1 << 3)
254 1.1 nonaka #define RT2860_RX_DMA_EN (1 << 2)
255 1.1 nonaka #define RT2860_TX_DMA_BUSY (1 << 1)
256 1.1 nonaka #define RT2860_TX_DMA_EN (1 << 0)
257 1.1 nonaka
258 1.1 nonaka /* possible flags for register DELAY_INT_CFG */
259 1.1 nonaka #define RT2860_TXDLY_INT_EN (1 << 31)
260 1.1 nonaka #define RT2860_TXMAX_PINT_SHIFT 24
261 1.1 nonaka #define RT2860_TXMAX_PTIME_SHIFT 16
262 1.1 nonaka #define RT2860_RXDLY_INT_EN (1 << 15)
263 1.1 nonaka #define RT2860_RXMAX_PINT_SHIFT 8
264 1.1 nonaka #define RT2860_RXMAX_PTIME_SHIFT 0
265 1.1 nonaka
266 1.1 nonaka /* possible flags for register GPIO_CTRL */
267 1.1 nonaka #define RT2860_GPIO_D_SHIFT 8
268 1.1 nonaka #define RT2860_GPIO_O_SHIFT 0
269 1.1 nonaka
270 1.1 nonaka /* possible flags for register USB_DMA_CFG */
271 1.1 nonaka #define RT2860_USB_TX_BUSY (1 << 31)
272 1.1 nonaka #define RT2860_USB_RX_BUSY (1 << 30)
273 1.1 nonaka #define RT2860_USB_EPOUT_VLD_SHIFT 24
274 1.1 nonaka #define RT2860_USB_TX_EN (1 << 23)
275 1.1 nonaka #define RT2860_USB_RX_EN (1 << 22)
276 1.1 nonaka #define RT2860_USB_RX_AGG_EN (1 << 21)
277 1.1 nonaka #define RT2860_USB_TXOP_HALT (1 << 20)
278 1.1 nonaka #define RT2860_USB_TX_CLEAR (1 << 19)
279 1.1 nonaka #define RT2860_USB_PHY_WD_EN (1 << 16)
280 1.1 nonaka #define RT2860_USB_PHY_MAN_RST (1 << 15)
281 1.1 nonaka #define RT2860_USB_RX_AGG_LMT(x) ((x) << 8) /* in unit of 1KB */
282 1.1 nonaka #define RT2860_USB_RX_AGG_TO(x) ((x) & 0xff) /* in unit of 33ns */
283 1.1 nonaka
284 1.1 nonaka /* possible flags for register US_CYC_CNT */
285 1.1 nonaka #define RT2860_TEST_EN (1 << 24)
286 1.1 nonaka #define RT2860_TEST_SEL_SHIFT 16
287 1.1 nonaka #define RT2860_BT_MODE_EN (1 << 8)
288 1.1 nonaka #define RT2860_US_CYC_CNT_SHIFT 0
289 1.1 nonaka
290 1.1 nonaka /* possible flags for register SYS_CTRL */
291 1.1 nonaka #define RT2860_HST_PM_SEL (1 << 16)
292 1.1 nonaka #define RT2860_CAP_MODE (1 << 14)
293 1.1 nonaka #define RT2860_PME_OEN (1 << 13)
294 1.1 nonaka #define RT2860_CLKSELECT (1 << 12)
295 1.1 nonaka #define RT2860_PBF_CLK_EN (1 << 11)
296 1.1 nonaka #define RT2860_MAC_CLK_EN (1 << 10)
297 1.1 nonaka #define RT2860_DMA_CLK_EN (1 << 9)
298 1.1 nonaka #define RT2860_MCU_READY (1 << 7)
299 1.1 nonaka #define RT2860_ASY_RESET (1 << 4)
300 1.1 nonaka #define RT2860_PBF_RESET (1 << 3)
301 1.1 nonaka #define RT2860_MAC_RESET (1 << 2)
302 1.1 nonaka #define RT2860_DMA_RESET (1 << 1)
303 1.1 nonaka #define RT2860_MCU_RESET (1 << 0)
304 1.1 nonaka
305 1.1 nonaka /* possible values for register HOST_CMD */
306 1.1 nonaka #define RT2860_MCU_CMD_SLEEP 0x30
307 1.1 nonaka #define RT2860_MCU_CMD_WAKEUP 0x31
308 1.1 nonaka #define RT2860_MCU_CMD_LEDS 0x50
309 1.1 nonaka #define RT2860_MCU_CMD_LED_RSSI 0x51
310 1.1 nonaka #define RT2860_MCU_CMD_LED1 0x52
311 1.1 nonaka #define RT2860_MCU_CMD_LED2 0x53
312 1.1 nonaka #define RT2860_MCU_CMD_LED3 0x54
313 1.1 nonaka #define RT2860_MCU_CMD_RFRESET 0x72
314 1.1 nonaka #define RT2860_MCU_CMD_ANTSEL 0x73
315 1.1 nonaka #define RT2860_MCU_CMD_BBP 0x80
316 1.1 nonaka #define RT2860_MCU_CMD_PSLEVEL 0x83
317 1.1 nonaka
318 1.1 nonaka /* possible flags for register PBF_CFG */
319 1.1 nonaka #define RT2860_TX1Q_NUM_SHIFT 21
320 1.1 nonaka #define RT2860_TX2Q_NUM_SHIFT 16
321 1.1 nonaka #define RT2860_NULL0_MODE (1 << 15)
322 1.1 nonaka #define RT2860_NULL1_MODE (1 << 14)
323 1.1 nonaka #define RT2860_RX_DROP_MODE (1 << 13)
324 1.1 nonaka #define RT2860_TX0Q_MANUAL (1 << 12)
325 1.1 nonaka #define RT2860_TX1Q_MANUAL (1 << 11)
326 1.1 nonaka #define RT2860_TX2Q_MANUAL (1 << 10)
327 1.1 nonaka #define RT2860_RX0Q_MANUAL (1 << 9)
328 1.1 nonaka #define RT2860_HCCA_EN (1 << 8)
329 1.1 nonaka #define RT2860_TX0Q_EN (1 << 4)
330 1.1 nonaka #define RT2860_TX1Q_EN (1 << 3)
331 1.1 nonaka #define RT2860_TX2Q_EN (1 << 2)
332 1.1 nonaka #define RT2860_RX0Q_EN (1 << 1)
333 1.1 nonaka
334 1.1 nonaka /* possible flags for register BUF_CTRL */
335 1.1 nonaka #define RT2860_WRITE_TXQ(qid) (1 << (11 - (qid)))
336 1.1 nonaka #define RT2860_NULL0_KICK (1 << 7)
337 1.1 nonaka #define RT2860_NULL1_KICK (1 << 6)
338 1.1 nonaka #define RT2860_BUF_RESET (1 << 5)
339 1.1 nonaka #define RT2860_READ_TXQ(qid) (1 << (3 - (qid))
340 1.1 nonaka #define RT2860_READ_RX0Q (1 << 0)
341 1.1 nonaka
342 1.1 nonaka /* possible flags for registers MCU_INT_STA/MCU_INT_ENA */
343 1.1 nonaka #define RT2860_MCU_MAC_INT_8 (1 << 24)
344 1.1 nonaka #define RT2860_MCU_MAC_INT_7 (1 << 23)
345 1.1 nonaka #define RT2860_MCU_MAC_INT_6 (1 << 22)
346 1.1 nonaka #define RT2860_MCU_MAC_INT_4 (1 << 20)
347 1.1 nonaka #define RT2860_MCU_MAC_INT_3 (1 << 19)
348 1.1 nonaka #define RT2860_MCU_MAC_INT_2 (1 << 18)
349 1.1 nonaka #define RT2860_MCU_MAC_INT_1 (1 << 17)
350 1.1 nonaka #define RT2860_MCU_MAC_INT_0 (1 << 16)
351 1.1 nonaka #define RT2860_DTX0_INT (1 << 11)
352 1.1 nonaka #define RT2860_DTX1_INT (1 << 10)
353 1.1 nonaka #define RT2860_DTX2_INT (1 << 9)
354 1.1 nonaka #define RT2860_DRX0_INT (1 << 8)
355 1.1 nonaka #define RT2860_HCMD_INT (1 << 7)
356 1.1 nonaka #define RT2860_N0TX_INT (1 << 6)
357 1.1 nonaka #define RT2860_N1TX_INT (1 << 5)
358 1.1 nonaka #define RT2860_BCNTX_INT (1 << 4)
359 1.1 nonaka #define RT2860_MTX0_INT (1 << 3)
360 1.1 nonaka #define RT2860_MTX1_INT (1 << 2)
361 1.1 nonaka #define RT2860_MTX2_INT (1 << 1)
362 1.1 nonaka #define RT2860_MRX0_INT (1 << 0)
363 1.1 nonaka
364 1.1 nonaka /* possible flags for register TXRXQ_PCNT */
365 1.1 nonaka #define RT2860_RX0Q_PCNT_MASK 0xff000000
366 1.1 nonaka #define RT2860_TX2Q_PCNT_MASK 0x00ff0000
367 1.1 nonaka #define RT2860_TX1Q_PCNT_MASK 0x0000ff00
368 1.1 nonaka #define RT2860_TX0Q_PCNT_MASK 0x000000ff
369 1.1 nonaka
370 1.1 nonaka /* possible flags for register CAP_CTRL */
371 1.1 nonaka #define RT2860_CAP_ADC_FEQ (1 << 31)
372 1.1 nonaka #define RT2860_CAP_START (1 << 30)
373 1.1 nonaka #define RT2860_MAN_TRIG (1 << 29)
374 1.1 nonaka #define RT2860_TRIG_OFFSET_SHIFT 16
375 1.1 nonaka #define RT2860_START_ADDR_SHIFT 0
376 1.1 nonaka
377 1.1 nonaka /* possible flags for register RF_CSR_CFG */
378 1.1 nonaka #define RT3070_RF_KICK (1 << 17)
379 1.1 nonaka #define RT3070_RF_WRITE (1 << 16)
380 1.1 nonaka
381 1.1 nonaka /* possible flags for register EFUSE_CTRL */
382 1.1 nonaka #define RT3070_SEL_EFUSE (1 << 31)
383 1.1 nonaka #define RT3070_EFSROM_KICK (1 << 30)
384 1.1 nonaka #define RT3070_EFSROM_AIN_MASK 0x03ff0000
385 1.1 nonaka #define RT3070_EFSROM_AIN_SHIFT 16
386 1.1 nonaka #define RT3070_EFSROM_MODE_MASK 0x000000c0
387 1.1 nonaka #define RT3070_EFUSE_AOUT_MASK 0x0000003f
388 1.1 nonaka
389 1.1 nonaka /* possible flags for register MAC_SYS_CTRL */
390 1.1 nonaka #define RT2860_RX_TS_EN (1 << 7)
391 1.1 nonaka #define RT2860_WLAN_HALT_EN (1 << 6)
392 1.1 nonaka #define RT2860_PBF_LOOP_EN (1 << 5)
393 1.1 nonaka #define RT2860_CONT_TX_TEST (1 << 4)
394 1.1 nonaka #define RT2860_MAC_RX_EN (1 << 3)
395 1.1 nonaka #define RT2860_MAC_TX_EN (1 << 2)
396 1.1 nonaka #define RT2860_BBP_HRST (1 << 1)
397 1.1 nonaka #define RT2860_MAC_SRST (1 << 0)
398 1.1 nonaka
399 1.1 nonaka /* possible flags for register MAC_BSSID_DW1 */
400 1.1 nonaka #define RT2860_MULTI_BCN_NUM_SHIFT 18
401 1.1 nonaka #define RT2860_MULTI_BSSID_MODE_SHIFT 16
402 1.1 nonaka
403 1.1 nonaka /* possible flags for register MAX_LEN_CFG */
404 1.1 nonaka #define RT2860_MIN_MPDU_LEN_SHIFT 16
405 1.1 nonaka #define RT2860_MAX_PSDU_LEN_SHIFT 12
406 1.1 nonaka #define RT2860_MAX_PSDU_LEN8K 0
407 1.1 nonaka #define RT2860_MAX_PSDU_LEN16K 1
408 1.1 nonaka #define RT2860_MAX_PSDU_LEN32K 2
409 1.1 nonaka #define RT2860_MAX_PSDU_LEN64K 3
410 1.1 nonaka #define RT2860_MAX_MPDU_LEN_SHIFT 0
411 1.1 nonaka
412 1.1 nonaka /* possible flags for registers BBP_CSR_CFG/H2M_BBPAGENT */
413 1.1 nonaka #define RT2860_BBP_RW_PARALLEL (1 << 19)
414 1.1 nonaka #define RT2860_BBP_PAR_DUR_112_5 (1 << 18)
415 1.1 nonaka #define RT2860_BBP_CSR_KICK (1 << 17)
416 1.1 nonaka #define RT2860_BBP_CSR_READ (1 << 16)
417 1.1 nonaka #define RT2860_BBP_ADDR_SHIFT 8
418 1.1 nonaka #define RT2860_BBP_DATA_SHIFT 0
419 1.1 nonaka
420 1.1 nonaka /* possible flags for register RF_CSR_CFG0 */
421 1.1 nonaka #define RT2860_RF_REG_CTRL (1 << 31)
422 1.1 nonaka #define RT2860_RF_LE_SEL1 (1 << 30)
423 1.1 nonaka #define RT2860_RF_LE_STBY (1 << 29)
424 1.1 nonaka #define RT2860_RF_REG_WIDTH_SHIFT 24
425 1.1 nonaka #define RT2860_RF_REG_0_SHIFT 0
426 1.1 nonaka
427 1.1 nonaka /* possible flags for register RF_CSR_CFG1 */
428 1.1 nonaka #define RT2860_RF_DUR_5 (1 << 24)
429 1.1 nonaka #define RT2860_RF_REG_1_SHIFT 0
430 1.1 nonaka
431 1.1 nonaka /* possible flags for register LED_CFG */
432 1.1 nonaka #define RT2860_LED_POL (1 << 30)
433 1.1 nonaka #define RT2860_Y_LED_MODE_SHIFT 28
434 1.1 nonaka #define RT2860_G_LED_MODE_SHIFT 26
435 1.1 nonaka #define RT2860_R_LED_MODE_SHIFT 24
436 1.1 nonaka #define RT2860_LED_MODE_OFF 0
437 1.1 nonaka #define RT2860_LED_MODE_BLINK_TX 1
438 1.1 nonaka #define RT2860_LED_MODE_SLOW_BLINK 2
439 1.1 nonaka #define RT2860_LED_MODE_ON 3
440 1.1 nonaka #define RT2860_SLOW_BLK_TIME_SHIFT 16
441 1.1 nonaka #define RT2860_LED_OFF_TIME_SHIFT 8
442 1.1 nonaka #define RT2860_LED_ON_TIME_SHIFT 0
443 1.1 nonaka
444 1.1 nonaka /* possible flags for register XIFS_TIME_CFG */
445 1.1 nonaka #define RT2860_BB_RXEND_EN (1 << 29)
446 1.1 nonaka #define RT2860_EIFS_TIME_SHIFT 20
447 1.1 nonaka #define RT2860_OFDM_XIFS_TIME_SHIFT 16
448 1.1 nonaka #define RT2860_OFDM_SIFS_TIME_SHIFT 8
449 1.1 nonaka #define RT2860_CCK_SIFS_TIME_SHIFT 0
450 1.1 nonaka
451 1.1 nonaka /* possible flags for register BKOFF_SLOT_CFG */
452 1.1 nonaka #define RT2860_CC_DELAY_TIME_SHIFT 8
453 1.1 nonaka #define RT2860_SLOT_TIME 0
454 1.1 nonaka
455 1.1 nonaka /* possible flags for register NAV_TIME_CFG */
456 1.1 nonaka #define RT2860_NAV_UPD (1 << 31)
457 1.1 nonaka #define RT2860_NAV_UPD_VAL_SHIFT 16
458 1.1 nonaka #define RT2860_NAV_CLR_EN (1 << 15)
459 1.1 nonaka #define RT2860_NAV_TIMER_SHIFT 0
460 1.1 nonaka
461 1.1 nonaka /* possible flags for register CH_TIME_CFG */
462 1.1 nonaka #define RT2860_EIFS_AS_CH_BUSY (1 << 4)
463 1.1 nonaka #define RT2860_NAV_AS_CH_BUSY (1 << 3)
464 1.1 nonaka #define RT2860_RX_AS_CH_BUSY (1 << 2)
465 1.1 nonaka #define RT2860_TX_AS_CH_BUSY (1 << 1)
466 1.1 nonaka #define RT2860_CH_STA_TIMER_EN (1 << 0)
467 1.1 nonaka
468 1.1 nonaka /* possible values for register BCN_TIME_CFG */
469 1.1 nonaka #define RT2860_TSF_INS_COMP_SHIFT 24
470 1.1 nonaka #define RT2860_BCN_TX_EN (1 << 20)
471 1.1 nonaka #define RT2860_TBTT_TIMER_EN (1 << 19)
472 1.1 nonaka #define RT2860_TSF_SYNC_MODE_SHIFT 17
473 1.1 nonaka #define RT2860_TSF_SYNC_MODE_DIS 0
474 1.1 nonaka #define RT2860_TSF_SYNC_MODE_STA 1
475 1.1 nonaka #define RT2860_TSF_SYNC_MODE_IBSS 2
476 1.1 nonaka #define RT2860_TSF_SYNC_MODE_HOSTAP 3
477 1.1 nonaka #define RT2860_TSF_TIMER_EN (1 << 16)
478 1.1 nonaka #define RT2860_BCN_INTVAL_SHIFT 0
479 1.1 nonaka
480 1.1 nonaka /* possible flags for register TBTT_SYNC_CFG */
481 1.1 nonaka #define RT2860_BCN_CWMIN_SHIFT 20
482 1.1 nonaka #define RT2860_BCN_AIFSN_SHIFT 16
483 1.1 nonaka #define RT2860_BCN_EXP_WIN_SHIFT 8
484 1.1 nonaka #define RT2860_TBTT_ADJUST_SHIFT 0
485 1.1 nonaka
486 1.1 nonaka /* possible flags for register INT_TIMER_CFG */
487 1.1 nonaka #define RT2860_GP_TIMER_SHIFT 16
488 1.1 nonaka #define RT2860_PRE_TBTT_TIMER_SHIFT 0
489 1.1 nonaka
490 1.1 nonaka /* possible flags for register INT_TIMER_EN */
491 1.1 nonaka #define RT2860_GP_TIMER_EN (1 << 1)
492 1.1 nonaka #define RT2860_PRE_TBTT_INT_EN (1 << 0)
493 1.1 nonaka
494 1.1 nonaka /* possible flags for register MAC_STATUS_REG */
495 1.1 nonaka #define RT2860_RX_STATUS_BUSY (1 << 1)
496 1.1 nonaka #define RT2860_TX_STATUS_BUSY (1 << 0)
497 1.1 nonaka
498 1.1 nonaka /* possible flags for register PWR_PIN_CFG */
499 1.1 nonaka #define RT2860_IO_ADDA_PD (1 << 3)
500 1.1 nonaka #define RT2860_IO_PLL_PD (1 << 2)
501 1.1 nonaka #define RT2860_IO_RA_PE (1 << 1)
502 1.1 nonaka #define RT2860_IO_RF_PE (1 << 0)
503 1.1 nonaka
504 1.1 nonaka /* possible flags for register AUTO_WAKEUP_CFG */
505 1.1 nonaka #define RT2860_AUTO_WAKEUP_EN (1 << 15)
506 1.1 nonaka #define RT2860_SLEEP_TBTT_NUM_SHIFT 8
507 1.1 nonaka #define RT2860_WAKEUP_LEAD_TIME_SHIFT 0
508 1.1 nonaka
509 1.1 nonaka /* possible flags for register TX_PIN_CFG */
510 1.1 nonaka #define RT3593_LNA_PE_G2_POL (1 << 31)
511 1.1 nonaka #define RT3593_LNA_PE_A2_POL (1 << 30)
512 1.1 nonaka #define RT3593_LNA_PE_G2_EN (1 << 29)
513 1.1 nonaka #define RT3593_LNA_PE_A2_EN (1 << 28)
514 1.1 nonaka #define RT3593_LNA_PE2_EN (RT3593_LNA_PE_A2_EN | RT3593_LNA_PE_G2_EN)
515 1.1 nonaka #define RT3593_PA_PE_G2_POL (1 << 27)
516 1.1 nonaka #define RT3593_PA_PE_A2_POL (1 << 26)
517 1.1 nonaka #define RT3593_PA_PE_G2_EN (1 << 25)
518 1.1 nonaka #define RT3593_PA_PE_A2_EN (1 << 24)
519 1.1 nonaka #define RT2860_TRSW_POL (1 << 19)
520 1.1 nonaka #define RT2860_TRSW_EN (1 << 18)
521 1.1 nonaka #define RT2860_RFTR_POL (1 << 17)
522 1.1 nonaka #define RT2860_RFTR_EN (1 << 16)
523 1.1 nonaka #define RT2860_LNA_PE_G1_POL (1 << 15)
524 1.1 nonaka #define RT2860_LNA_PE_A1_POL (1 << 14)
525 1.1 nonaka #define RT2860_LNA_PE_G0_POL (1 << 13)
526 1.1 nonaka #define RT2860_LNA_PE_A0_POL (1 << 12)
527 1.1 nonaka #define RT2860_LNA_PE_G1_EN (1 << 11)
528 1.1 nonaka #define RT2860_LNA_PE_A1_EN (1 << 10)
529 1.1 nonaka #define RT2860_LNA_PE1_EN (RT2860_LNA_PE_A1_EN | RT2860_LNA_PE_G1_EN)
530 1.1 nonaka #define RT2860_LNA_PE_G0_EN (1 << 9)
531 1.1 nonaka #define RT2860_LNA_PE_A0_EN (1 << 8)
532 1.1 nonaka #define RT2860_LNA_PE0_EN (RT2860_LNA_PE_A0_EN | RT2860_LNA_PE_G0_EN)
533 1.1 nonaka #define RT2860_PA_PE_G1_POL (1 << 7)
534 1.1 nonaka #define RT2860_PA_PE_A1_POL (1 << 6)
535 1.1 nonaka #define RT2860_PA_PE_G0_POL (1 << 5)
536 1.1 nonaka #define RT2860_PA_PE_A0_POL (1 << 4)
537 1.1 nonaka #define RT2860_PA_PE_G1_EN (1 << 3)
538 1.1 nonaka #define RT2860_PA_PE_A1_EN (1 << 2)
539 1.1 nonaka #define RT2860_PA_PE_G0_EN (1 << 1)
540 1.1 nonaka #define RT2860_PA_PE_A0_EN (1 << 0)
541 1.1 nonaka
542 1.1 nonaka /* possible flags for register TX_BAND_CFG */
543 1.1 nonaka #define RT2860_5G_BAND_SEL_N (1 << 2)
544 1.1 nonaka #define RT2860_5G_BAND_SEL_P (1 << 1)
545 1.1 nonaka #define RT2860_TX_BAND_SEL (1 << 0)
546 1.1 nonaka
547 1.1 nonaka /* possible flags for register TX_SW_CFG0 */
548 1.1 nonaka #define RT2860_DLY_RFTR_EN_SHIFT 24
549 1.1 nonaka #define RT2860_DLY_TRSW_EN_SHIFT 16
550 1.1 nonaka #define RT2860_DLY_PAPE_EN_SHIFT 8
551 1.1 nonaka #define RT2860_DLY_TXPE_EN_SHIFT 0
552 1.1 nonaka
553 1.1 nonaka /* possible flags for register TX_SW_CFG1 */
554 1.1 nonaka #define RT2860_DLY_RFTR_DIS_SHIFT 16
555 1.1 nonaka #define RT2860_DLY_TRSW_DIS_SHIFT 8
556 1.1 nonaka #define RT2860_DLY_PAPE_DIS SHIFT 0
557 1.1 nonaka
558 1.1 nonaka /* possible flags for register TX_SW_CFG2 */
559 1.1 nonaka #define RT2860_DLY_LNA_EN_SHIFT 24
560 1.1 nonaka #define RT2860_DLY_LNA_DIS_SHIFT 16
561 1.1 nonaka #define RT2860_DLY_DAC_EN_SHIFT 8
562 1.1 nonaka #define RT2860_DLY_DAC_DIS_SHIFT 0
563 1.1 nonaka
564 1.1 nonaka /* possible flags for register TXOP_THRES_CFG */
565 1.1 nonaka #define RT2860_TXOP_REM_THRES_SHIFT 24
566 1.1 nonaka #define RT2860_CF_END_THRES_SHIFT 16
567 1.1 nonaka #define RT2860_RDG_IN_THRES 8
568 1.1 nonaka #define RT2860_RDG_OUT_THRES 0
569 1.1 nonaka
570 1.1 nonaka /* possible flags for register TXOP_CTRL_CFG */
571 1.1 nonaka #define RT2860_EXT_CW_MIN_SHIFT 16
572 1.1 nonaka #define RT2860_EXT_CCA_DLY_SHIFT 8
573 1.1 nonaka #define RT2860_EXT_CCA_EN (1 << 7)
574 1.1 nonaka #define RT2860_LSIG_TXOP_EN (1 << 6)
575 1.1 nonaka #define RT2860_TXOP_TRUN_EN_MIMOPS (1 << 4)
576 1.1 nonaka #define RT2860_TXOP_TRUN_EN_TXOP (1 << 3)
577 1.1 nonaka #define RT2860_TXOP_TRUN_EN_RATE (1 << 2)
578 1.1 nonaka #define RT2860_TXOP_TRUN_EN_AC (1 << 1)
579 1.1 nonaka #define RT2860_TXOP_TRUN_EN_TIMEOUT (1 << 0)
580 1.1 nonaka
581 1.1 nonaka /* possible flags for register TX_RTS_CFG */
582 1.1 nonaka #define RT2860_RTS_FBK_EN (1 << 24)
583 1.1 nonaka #define RT2860_RTS_THRES_SHIFT 8
584 1.1 nonaka #define RT2860_RTS_RTY_LIMIT_SHIFT 0
585 1.1 nonaka
586 1.1 nonaka /* possible flags for register TX_TIMEOUT_CFG */
587 1.1 nonaka #define RT2860_TXOP_TIMEOUT_SHIFT 16
588 1.1 nonaka #define RT2860_RX_ACK_TIMEOUT_SHIFT 8
589 1.1 nonaka #define RT2860_MPDU_LIFE_TIME_SHIFT 4
590 1.1 nonaka
591 1.1 nonaka /* possible flags for register TX_RTY_CFG */
592 1.1 nonaka #define RT2860_TX_AUTOFB_EN (1 << 30)
593 1.1 nonaka #define RT2860_AGG_RTY_MODE_TIMER (1 << 29)
594 1.1 nonaka #define RT2860_NAG_RTY_MODE_TIMER (1 << 28)
595 1.1 nonaka #define RT2860_LONG_RTY_THRES_SHIFT 16
596 1.1 nonaka #define RT2860_LONG_RTY_LIMIT_SHIFT 8
597 1.1 nonaka #define RT2860_SHORT_RTY_LIMIT_SHIFT 0
598 1.1 nonaka
599 1.1 nonaka /* possible flags for register TX_LINK_CFG */
600 1.1 nonaka #define RT2860_REMOTE_MFS_SHIFT 24
601 1.1 nonaka #define RT2860_REMOTE_MFB_SHIFT 16
602 1.1 nonaka #define RT2860_TX_CFACK_EN (1 << 12)
603 1.1 nonaka #define RT2860_TX_RDG_EN (1 << 11)
604 1.1 nonaka #define RT2860_TX_MRQ_EN (1 << 10)
605 1.1 nonaka #define RT2860_REMOTE_UMFS_EN (1 << 9)
606 1.1 nonaka #define RT2860_TX_MFB_EN (1 << 8)
607 1.1 nonaka #define RT2860_REMOTE_MFB_LT_SHIFT 0
608 1.1 nonaka
609 1.1 nonaka /* possible flags for registers *_PROT_CFG */
610 1.1 nonaka #define RT2860_RTSTH_EN (1 << 26)
611 1.1 nonaka #define RT2860_TXOP_ALLOW_GF40 (1 << 25)
612 1.1 nonaka #define RT2860_TXOP_ALLOW_GF20 (1 << 24)
613 1.1 nonaka #define RT2860_TXOP_ALLOW_MM40 (1 << 23)
614 1.1 nonaka #define RT2860_TXOP_ALLOW_MM20 (1 << 22)
615 1.1 nonaka #define RT2860_TXOP_ALLOW_OFDM (1 << 21)
616 1.1 nonaka #define RT2860_TXOP_ALLOW_CCK (1 << 20)
617 1.1 nonaka #define RT2860_TXOP_ALLOW_ALL (0x3f << 20)
618 1.1 nonaka #define RT2860_PROT_NAV_SHORT (1 << 18)
619 1.1 nonaka #define RT2860_PROT_NAV_LONG (2 << 18)
620 1.1 nonaka #define RT2860_PROT_CTRL_RTS_CTS (1 << 16)
621 1.1 nonaka #define RT2860_PROT_CTRL_CTS (2 << 16)
622 1.1 nonaka
623 1.1 nonaka /* possible flags for registers EXP_{CTS,ACK}_TIME */
624 1.1 nonaka #define RT2860_EXP_OFDM_TIME_SHIFT 16
625 1.1 nonaka #define RT2860_EXP_CCK_TIME_SHIFT 0
626 1.1 nonaka
627 1.1 nonaka /* possible flags for register RX_FILTR_CFG */
628 1.1 nonaka #define RT2860_DROP_CTRL_RSV (1 << 16)
629 1.1 nonaka #define RT2860_DROP_BAR (1 << 15)
630 1.1 nonaka #define RT2860_DROP_BA (1 << 14)
631 1.1 nonaka #define RT2860_DROP_PSPOLL (1 << 13)
632 1.1 nonaka #define RT2860_DROP_RTS (1 << 12)
633 1.1 nonaka #define RT2860_DROP_CTS (1 << 11)
634 1.1 nonaka #define RT2860_DROP_ACK (1 << 10)
635 1.1 nonaka #define RT2860_DROP_CFEND (1 << 9)
636 1.1 nonaka #define RT2860_DROP_CFACK (1 << 8)
637 1.1 nonaka #define RT2860_DROP_DUPL (1 << 7)
638 1.1 nonaka #define RT2860_DROP_BC (1 << 6)
639 1.1 nonaka #define RT2860_DROP_MC (1 << 5)
640 1.1 nonaka #define RT2860_DROP_VER_ERR (1 << 4)
641 1.1 nonaka #define RT2860_DROP_NOT_MYBSS (1 << 3)
642 1.1 nonaka #define RT2860_DROP_UC_NOME (1 << 2)
643 1.1 nonaka #define RT2860_DROP_PHY_ERR (1 << 1)
644 1.1 nonaka #define RT2860_DROP_CRC_ERR (1 << 0)
645 1.1 nonaka
646 1.1 nonaka /* possible flags for register AUTO_RSP_CFG */
647 1.1 nonaka #define RT2860_CTRL_PWR_BIT (1 << 7)
648 1.1 nonaka #define RT2860_BAC_ACK_POLICY (1 << 6)
649 1.1 nonaka #define RT2860_CCK_SHORT_EN (1 << 4)
650 1.1 nonaka #define RT2860_CTS_40M_REF_EN (1 << 3)
651 1.1 nonaka #define RT2860_CTS_40M_MODE_EN (1 << 2)
652 1.1 nonaka #define RT2860_BAC_ACKPOLICY_EN (1 << 1)
653 1.1 nonaka #define RT2860_AUTO_RSP_EN (1 << 0)
654 1.1 nonaka
655 1.1 nonaka /* possible flags for register SIFS_COST_CFG */
656 1.1 nonaka #define RT2860_OFDM_SIFS_COST_SHIFT 8
657 1.1 nonaka #define RT2860_CCK_SIFS_COST_SHIFT 0
658 1.1 nonaka
659 1.1 nonaka /* possible flags for register TXOP_HLDR_ET */
660 1.1 nonaka #define RT2860_TXOP_ETM1_EN (1 << 25)
661 1.1 nonaka #define RT2860_TXOP_ETM0_EN (1 << 24)
662 1.1 nonaka #define RT2860_TXOP_ETM_THRES_SHIFT 16
663 1.1 nonaka #define RT2860_TXOP_ETO_EN (1 << 8)
664 1.1 nonaka #define RT2860_TXOP_ETO_THRES_SHIFT 1
665 1.1 nonaka #define RT2860_PER_RX_RST_EN (1 << 0)
666 1.1 nonaka
667 1.1 nonaka /* possible flags for register TX_STAT_FIFO */
668 1.1 nonaka #define RT2860_TXQ_MCS_SHIFT 16
669 1.1 nonaka #define RT2860_TXQ_WCID_SHIFT 8
670 1.1 nonaka #define RT2860_TXQ_ACKREQ (1 << 7)
671 1.1 nonaka #define RT2860_TXQ_AGG (1 << 6)
672 1.1 nonaka #define RT2860_TXQ_OK (1 << 5)
673 1.1 nonaka #define RT2860_TXQ_PID_SHIFT 1
674 1.1 nonaka #define RT2860_TXQ_VLD (1 << 0)
675 1.1 nonaka
676 1.1 nonaka /* possible flags for register WCID_ATTR */
677 1.1 nonaka #define RT2860_MODE_NOSEC 0
678 1.1 nonaka #define RT2860_MODE_WEP40 1
679 1.1 nonaka #define RT2860_MODE_WEP104 2
680 1.1 nonaka #define RT2860_MODE_TKIP 3
681 1.1 nonaka #define RT2860_MODE_AES_CCMP 4
682 1.1 nonaka #define RT2860_MODE_CKIP40 5
683 1.1 nonaka #define RT2860_MODE_CKIP104 6
684 1.1 nonaka #define RT2860_MODE_CKIP128 7
685 1.1 nonaka #define RT2860_RX_PKEY_EN (1 << 0)
686 1.1 nonaka
687 1.1 nonaka /* possible flags for register H2M_MAILBOX */
688 1.1 nonaka #define RT2860_H2M_BUSY (1 << 24)
689 1.1 nonaka #define RT2860_TOKEN_NO_INTR 0xff
690 1.1 nonaka
691 1.1 nonaka
692 1.1 nonaka /* possible flags for MCU command RT2860_MCU_CMD_LEDS */
693 1.1 nonaka #define RT2860_LED_RADIO (1 << 13)
694 1.1 nonaka #define RT2860_LED_LINK_2GHZ (1 << 14)
695 1.1 nonaka #define RT2860_LED_LINK_5GHZ (1 << 15)
696 1.1 nonaka
697 1.1 nonaka
698 1.1 nonaka /* possible flags for RT3020 RF register 1 */
699 1.1 nonaka #define RT3070_RF_BLOCK (1 << 0)
700 1.1 nonaka #define RT3070_RX0_PD (1 << 2)
701 1.1 nonaka #define RT3070_TX0_PD (1 << 3)
702 1.1 nonaka #define RT3070_RX1_PD (1 << 4)
703 1.1 nonaka #define RT3070_TX1_PD (1 << 5)
704 1.1 nonaka #define RT3070_RX2_PD (1 << 6)
705 1.1 nonaka #define RT3070_TX2_PD (1 << 7)
706 1.1 nonaka
707 1.1 nonaka /* possible flags for RT3020 RF register 7 */
708 1.1 nonaka #define RT3070_TUNE (1 << 0)
709 1.1 nonaka
710 1.1 nonaka /* possible flags for RT3020 RF register 15 */
711 1.1 nonaka #define RT3070_TX_LO2 (1 << 3)
712 1.1 nonaka
713 1.1 nonaka /* possible flags for RT3020 RF register 17 */
714 1.1 nonaka #define RT3070_TX_LO1 (1 << 3)
715 1.1 nonaka
716 1.1 nonaka /* possible flags for RT3020 RF register 20 */
717 1.1 nonaka #define RT3070_RX_LO1 (1 << 3)
718 1.1 nonaka
719 1.1 nonaka /* possible flags for RT3020 RF register 21 */
720 1.1 nonaka #define RT3070_RX_LO2 (1 << 3)
721 1.1 nonaka #define RT3070_RX_CTB (1 << 7)
722 1.1 nonaka
723 1.1 nonaka /* possible flags for RT3020 RF register 22 */
724 1.1 nonaka #define RT3070_BB_LOOPBACK (1 << 0)
725 1.1 nonaka
726 1.1 nonaka /* possible flags for RT3053 RF register 1 */
727 1.1 nonaka #define RT3593_VCO (1 << 0)
728 1.1 nonaka
729 1.1 nonaka /* possible flags for RT3053 RF register 2 */
730 1.1 nonaka #define RT3593_RESCAL (1 << 7)
731 1.1 nonaka
732 1.1 nonaka /* possible flags for RT3053 RF register 3 */
733 1.1 nonaka #define RT3593_VCOCAL (1 << 7)
734 1.1 nonaka
735 1.1 nonaka /* possible flags for RT3053 RF register 6 */
736 1.1 nonaka #define RT3593_VCO_IC (1 << 6)
737 1.1 nonaka
738 1.1 nonaka /* possible flags for RT3053 RF register 20 */
739 1.1 nonaka #define RT3593_LDO_PLL_VC_MASK 0x0e
740 1.1 nonaka #define RT3593_LDO_RF_VC_MASK 0xe0
741 1.1 nonaka
742 1.1 nonaka /* possible flags for RT3053 RF register 22 */
743 1.1 nonaka #define RT3593_CP_IC_MASK 0xe0
744 1.1 nonaka #define RT3593_CP_IC_SHIFT 5
745 1.1 nonaka
746 1.1 nonaka /* possible flags for RT3053 RF register 46 */
747 1.1 nonaka #define RT3593_RX_CTB (1 << 5)
748 1.1 nonaka
749 1.1 nonaka #define RT3090_DEF_LNA 10
750 1.1 nonaka
751 1.1 nonaka /* RT2860 TX descriptor */
752 1.1 nonaka struct rt2860_txd {
753 1.1 nonaka uint32_t sdp0; /* Segment Data Pointer 0 */
754 1.1 nonaka uint16_t sdl1; /* Segment Data Length 1 */
755 1.1 nonaka #define RT2860_TX_BURST (1 << 15)
756 1.1 nonaka #define RT2860_TX_LS1 (1 << 14) /* SDP1 is the last segment */
757 1.1 nonaka
758 1.1 nonaka uint16_t sdl0; /* Segment Data Length 0 */
759 1.1 nonaka #define RT2860_TX_DDONE (1 << 15)
760 1.1 nonaka #define RT2860_TX_LS0 (1 << 14) /* SDP0 is the last segment */
761 1.1 nonaka
762 1.1 nonaka uint32_t sdp1; /* Segment Data Pointer 1 */
763 1.1 nonaka uint8_t reserved[3];
764 1.1 nonaka uint8_t flags;
765 1.1 nonaka #define RT2860_TX_QSEL_SHIFT 1
766 1.1 nonaka #define RT2860_TX_QSEL_MGMT (0 << 1)
767 1.1 nonaka #define RT2860_TX_QSEL_HCCA (1 << 1)
768 1.1 nonaka #define RT2860_TX_QSEL_EDCA (2 << 1)
769 1.1 nonaka #define RT2860_TX_WIV (1 << 0)
770 1.1 nonaka } __packed;
771 1.1 nonaka
772 1.1 nonaka /* RT2870 TX descriptor */
773 1.1 nonaka struct rt2870_txd {
774 1.1 nonaka uint16_t len;
775 1.1 nonaka uint8_t pad;
776 1.1 nonaka uint8_t flags;
777 1.1 nonaka } __packed;
778 1.1 nonaka
779 1.1 nonaka /* TX Wireless Information */
780 1.1 nonaka struct rt2860_txwi {
781 1.1 nonaka uint8_t flags;
782 1.1 nonaka #define RT2860_TX_MPDU_DSITY_SHIFT 5
783 1.1 nonaka #define RT2860_TX_AMPDU (1 << 4)
784 1.1 nonaka #define RT2860_TX_TS (1 << 3)
785 1.1 nonaka #define RT2860_TX_CFACK (1 << 2)
786 1.1 nonaka #define RT2860_TX_MMPS (1 << 1)
787 1.1 nonaka #define RT2860_TX_FRAG (1 << 0)
788 1.1 nonaka
789 1.1 nonaka uint8_t txop;
790 1.1 nonaka #define RT2860_TX_TXOP_HT 0
791 1.1 nonaka #define RT2860_TX_TXOP_PIFS 1
792 1.1 nonaka #define RT2860_TX_TXOP_SIFS 2
793 1.1 nonaka #define RT2860_TX_TXOP_BACKOFF 3
794 1.1 nonaka
795 1.1 nonaka uint16_t phy;
796 1.1 nonaka #define RT2860_PHY_MODE 0xc000
797 1.1 nonaka #define RT2860_PHY_CCK (0 << 14)
798 1.1 nonaka #define RT2860_PHY_OFDM (1 << 14)
799 1.1 nonaka #define RT2860_PHY_HT (2 << 14)
800 1.1 nonaka #define RT2860_PHY_HT_GF (3 << 14)
801 1.1 nonaka #define RT2860_PHY_SGI (1 << 8)
802 1.1 nonaka #define RT2860_PHY_BW40 (1 << 7)
803 1.1 nonaka #define RT2860_PHY_MCS 0x7f
804 1.1 nonaka #define RT2860_PHY_SHPRE (1 << 3)
805 1.1 nonaka
806 1.1 nonaka uint8_t xflags;
807 1.1 nonaka #define RT2860_TX_BAWINSIZE_SHIFT 2
808 1.1 nonaka #define RT2860_TX_NSEQ (1 << 1)
809 1.1 nonaka #define RT2860_TX_ACK (1 << 0)
810 1.1 nonaka
811 1.1 nonaka uint8_t wcid; /* Wireless Client ID */
812 1.1 nonaka uint16_t len;
813 1.1 nonaka #define RT2860_TX_PID_SHIFT 12
814 1.1 nonaka
815 1.1 nonaka uint32_t iv;
816 1.1 nonaka uint32_t eiv;
817 1.1 nonaka } __packed;
818 1.1 nonaka
819 1.1 nonaka /* RT2860 RX descriptor */
820 1.1 nonaka struct rt2860_rxd {
821 1.1 nonaka uint32_t sdp0;
822 1.1 nonaka uint16_t sdl1; /* unused */
823 1.1 nonaka uint16_t sdl0;
824 1.1 nonaka #define RT2860_RX_DDONE (1 << 15)
825 1.1 nonaka #define RT2860_RX_LS0 (1 << 14)
826 1.1 nonaka
827 1.1 nonaka uint32_t sdp1; /* unused */
828 1.1 nonaka uint32_t flags;
829 1.1 nonaka #define RT2860_RX_DEC (1 << 16)
830 1.1 nonaka #define RT2860_RX_AMPDU (1 << 15)
831 1.1 nonaka #define RT2860_RX_L2PAD (1 << 14)
832 1.1 nonaka #define RT2860_RX_RSSI (1 << 13)
833 1.1 nonaka #define RT2860_RX_HTC (1 << 12)
834 1.1 nonaka #define RT2860_RX_AMSDU (1 << 11)
835 1.1 nonaka #define RT2860_RX_MICERR (1 << 10)
836 1.1 nonaka #define RT2860_RX_ICVERR (1 << 9)
837 1.1 nonaka #define RT2860_RX_CRCERR (1 << 8)
838 1.1 nonaka #define RT2860_RX_MYBSS (1 << 7)
839 1.1 nonaka #define RT2860_RX_BC (1 << 6)
840 1.1 nonaka #define RT2860_RX_MC (1 << 5)
841 1.1 nonaka #define RT2860_RX_UC2ME (1 << 4)
842 1.1 nonaka #define RT2860_RX_FRAG (1 << 3)
843 1.1 nonaka #define RT2860_RX_NULL (1 << 2)
844 1.1 nonaka #define RT2860_RX_DATA (1 << 1)
845 1.1 nonaka #define RT2860_RX_BA (1 << 0)
846 1.1 nonaka } __packed;
847 1.1 nonaka
848 1.1 nonaka /* RT2870 RX descriptor */
849 1.1 nonaka struct rt2870_rxd {
850 1.1 nonaka /* single 32-bit field */
851 1.1 nonaka uint32_t flags;
852 1.1 nonaka } __packed;
853 1.1 nonaka
854 1.1 nonaka /* RX Wireless Information */
855 1.1 nonaka struct rt2860_rxwi {
856 1.1 nonaka uint8_t wcid;
857 1.1 nonaka uint8_t keyidx;
858 1.1 nonaka #define RT2860_RX_UDF_SHIFT 5
859 1.1 nonaka #define RT2860_RX_BSS_IDX_SHIFT 2
860 1.1 nonaka
861 1.1 nonaka uint16_t len;
862 1.1 nonaka #define RT2860_RX_TID_SHIFT 12
863 1.1 nonaka
864 1.1 nonaka uint16_t seq;
865 1.1 nonaka uint16_t phy;
866 1.1 nonaka uint8_t rssi[3];
867 1.1 nonaka uint8_t reserved1;
868 1.1 nonaka uint8_t snr[2];
869 1.1 nonaka uint16_t reserved2;
870 1.1 nonaka } __packed;
871 1.1 nonaka
872 1.1 nonaka
873 1.1 nonaka /* first DMA segment contains TXWI + 802.11 header + 32-bit padding */
874 1.1 nonaka #define RT2860_TXWI_DMASZ \
875 1.1 nonaka (sizeof (struct rt2860_txwi) + \
876 1.1 nonaka sizeof (struct ieee80211_htframe) + \
877 1.1 nonaka sizeof (uint16_t))
878 1.1 nonaka
879 1.1 nonaka #define RT2860_RF1 0
880 1.1 nonaka #define RT2860_RF2 2
881 1.1 nonaka #define RT2860_RF3 1
882 1.1 nonaka #define RT2860_RF4 3
883 1.1 nonaka
884 1.1 nonaka #define RT2860_RF_2820 1 /* 2T3R */
885 1.1 nonaka #define RT2860_RF_2850 2 /* dual-band 2T3R */
886 1.1 nonaka #define RT2860_RF_2720 3 /* 1T2R */
887 1.1 nonaka #define RT2860_RF_2750 4 /* dual-band 1T2R */
888 1.1 nonaka #define RT3070_RF_3020 5 /* 1T1R */
889 1.1 nonaka #define RT3070_RF_2020 6 /* b/g */
890 1.1 nonaka #define RT3070_RF_3021 7 /* 1T2R */
891 1.1 nonaka #define RT3070_RF_3022 8 /* 2T2R */
892 1.1 nonaka #define RT3070_RF_3052 9 /* dual-band 2T2R */
893 1.1 nonaka #define RT3070_RF_3320 11 /* 1T1R */
894 1.1 nonaka #define RT3070_RF_3053 13 /* dual-band 3T3R */
895 1.1 nonaka
896 1.1 nonaka /* USB commands for RT2870 only */
897 1.1 nonaka #define RT2870_RESET 1
898 1.1 nonaka #define RT2870_WRITE_2 2
899 1.1 nonaka #define RT2870_WRITE_REGION_1 6
900 1.1 nonaka #define RT2870_READ_REGION_1 7
901 1.1 nonaka #define RT2870_EEPROM_READ 9
902 1.1 nonaka
903 1.1 nonaka #define RT2860_EEPROM_DELAY 1 /* minimum hold time (microsecond) */
904 1.1 nonaka
905 1.1 nonaka #define RT2860_EEPROM_VERSION 0x01
906 1.1 nonaka #define RT2860_EEPROM_MAC01 0x02
907 1.1 nonaka #define RT2860_EEPROM_MAC23 0x03
908 1.1 nonaka #define RT2860_EEPROM_MAC45 0x04
909 1.1 nonaka #define RT2860_EEPROM_PCIE_PSLEVEL 0x11
910 1.1 nonaka #define RT2860_EEPROM_REV 0x12
911 1.1 nonaka #define RT2860_EEPROM_ANTENNA 0x1a
912 1.1 nonaka #define RT2860_EEPROM_CONFIG 0x1b
913 1.1 nonaka #define RT2860_EEPROM_COUNTRY 0x1c
914 1.1 nonaka #define RT2860_EEPROM_FREQ_LEDS 0x1d
915 1.1 nonaka #define RT2860_EEPROM_LED1 0x1e
916 1.1 nonaka #define RT2860_EEPROM_LED2 0x1f
917 1.1 nonaka #define RT2860_EEPROM_LED3 0x20
918 1.1 nonaka #define RT2860_EEPROM_LNA 0x22
919 1.1 nonaka #define RT2860_EEPROM_RSSI1_2GHZ 0x23
920 1.1 nonaka #define RT2860_EEPROM_RSSI2_2GHZ 0x24
921 1.1 nonaka #define RT2860_EEPROM_RSSI1_5GHZ 0x25
922 1.1 nonaka #define RT2860_EEPROM_RSSI2_5GHZ 0x26
923 1.1 nonaka #define RT2860_EEPROM_DELTAPWR 0x28
924 1.1 nonaka #define RT2860_EEPROM_PWR2GHZ_BASE1 0x29
925 1.1 nonaka #define RT2860_EEPROM_PWR2GHZ_BASE2 0x30
926 1.1 nonaka #define RT2860_EEPROM_TSSI1_2GHZ 0x37
927 1.1 nonaka #define RT2860_EEPROM_TSSI2_2GHZ 0x38
928 1.1 nonaka #define RT2860_EEPROM_TSSI3_2GHZ 0x39
929 1.1 nonaka #define RT2860_EEPROM_TSSI4_2GHZ 0x3a
930 1.1 nonaka #define RT2860_EEPROM_TSSI5_2GHZ 0x3b
931 1.1 nonaka #define RT2860_EEPROM_PWR5GHZ_BASE1 0x3c
932 1.1 nonaka #define RT2860_EEPROM_PWR5GHZ_BASE2 0x53
933 1.1 nonaka #define RT2860_EEPROM_TSSI1_5GHZ 0x6a
934 1.1 nonaka #define RT2860_EEPROM_TSSI2_5GHZ 0x6b
935 1.1 nonaka #define RT2860_EEPROM_TSSI3_5GHZ 0x6c
936 1.1 nonaka #define RT2860_EEPROM_TSSI4_5GHZ 0x6d
937 1.1 nonaka #define RT2860_EEPROM_TSSI5_5GHZ 0x6e
938 1.1 nonaka #define RT2860_EEPROM_RPWR 0x6f
939 1.1 nonaka #define RT2860_EEPROM_BBP_BASE 0x78
940 1.1 nonaka #define RT3071_EEPROM_RF_BASE 0x82
941 1.1 nonaka
942 1.1 nonaka #define RT2860_RIDX_CCK1 0
943 1.1 nonaka #define RT2860_RIDX_CCK11 3
944 1.1 nonaka #define RT2860_RIDX_OFDM6 4
945 1.1 nonaka #define RT2860_RIDX_MAX 11
946 1.1 nonaka static const struct rt2860_rate {
947 1.1 nonaka uint8_t rate;
948 1.1 nonaka uint8_t mcs;
949 1.1 nonaka enum ieee80211_phytype phy;
950 1.1 nonaka uint8_t ctl_ridx;
951 1.1 nonaka uint16_t sp_ack_dur;
952 1.1 nonaka uint16_t lp_ack_dur;
953 1.1 nonaka } rt2860_rates[] = {
954 1.1 nonaka { 2, 0, IEEE80211_T_DS, 0, 314, 314 },
955 1.1 nonaka { 4, 1, IEEE80211_T_DS, 1, 258, 162 },
956 1.1 nonaka { 11, 2, IEEE80211_T_DS, 2, 223, 127 },
957 1.1 nonaka { 22, 3, IEEE80211_T_DS, 3, 213, 117 },
958 1.1 nonaka { 12, 0, IEEE80211_T_OFDM, 4, 60, 60 },
959 1.1 nonaka { 18, 1, IEEE80211_T_OFDM, 4, 52, 52 },
960 1.1 nonaka { 24, 2, IEEE80211_T_OFDM, 6, 48, 48 },
961 1.1 nonaka { 36, 3, IEEE80211_T_OFDM, 6, 44, 44 },
962 1.1 nonaka { 48, 4, IEEE80211_T_OFDM, 8, 44, 44 },
963 1.1 nonaka { 72, 5, IEEE80211_T_OFDM, 8, 40, 40 },
964 1.1 nonaka { 96, 6, IEEE80211_T_OFDM, 8, 40, 40 },
965 1.1 nonaka { 108, 7, IEEE80211_T_OFDM, 8, 40, 40 }
966 1.1 nonaka };
967 1.1 nonaka
968 1.1 nonaka /*
969 1.1 nonaka * Control and status registers access macros.
970 1.1 nonaka */
971 1.1 nonaka #define RAL_READ(sc, reg) \
972 1.1 nonaka bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
973 1.1 nonaka
974 1.1 nonaka #define RAL_WRITE(sc, reg, val) \
975 1.1 nonaka bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
976 1.1 nonaka
977 1.1 nonaka #define RAL_BARRIER_WRITE(sc) \
978 1.1 nonaka bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800, \
979 1.1 nonaka BUS_SPACE_BARRIER_WRITE)
980 1.1 nonaka
981 1.1 nonaka #define RAL_BARRIER_READ_WRITE(sc) \
982 1.1 nonaka bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800, \
983 1.1 nonaka BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE)
984 1.1 nonaka
985 1.1 nonaka #define RAL_WRITE_REGION_1(sc, offset, datap, count) \
986 1.1 nonaka bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset), \
987 1.1 nonaka (datap), (count))
988 1.1 nonaka
989 1.1 nonaka #define RAL_SET_REGION_4(sc, offset, val, count) \
990 1.1 nonaka bus_space_set_region_4((sc)->sc_st, (sc)->sc_sh, (offset), \
991 1.1 nonaka (val), (count))
992 1.1 nonaka
993 1.1 nonaka /*
994 1.1 nonaka * EEPROM access macro.
995 1.1 nonaka */
996 1.1 nonaka #define RT2860_EEPROM_CTL(sc, val) do { \
997 1.1 nonaka RAL_WRITE((sc), RT2860_PCI_EECTRL, (val)); \
998 1.1 nonaka RAL_BARRIER_READ_WRITE((sc)); \
999 1.1 nonaka DELAY(RT2860_EEPROM_DELAY); \
1000 1.1 nonaka } while (/* CONSTCOND */0)
1001 1.1 nonaka
1002 1.1 nonaka /*
1003 1.1 nonaka * Default values for MAC registers; values taken from the reference driver.
1004 1.1 nonaka */
1005 1.1 nonaka #define RT2860_DEF_MAC \
1006 1.1 nonaka { RT2860_BCN_OFFSET0, 0xf8f0e8e0 }, \
1007 1.1 nonaka { RT2860_LEGACY_BASIC_RATE, 0x0000013f }, \
1008 1.1 nonaka { RT2860_HT_BASIC_RATE, 0x00008003 }, \
1009 1.1 nonaka { RT2860_MAC_SYS_CTRL, 0x00000000 }, \
1010 1.1 nonaka { RT2860_BKOFF_SLOT_CFG, 0x00000209 }, \
1011 1.1 nonaka { RT2860_TX_SW_CFG0, 0x00000000 }, \
1012 1.1 nonaka { RT2860_TX_SW_CFG1, 0x00080606 }, \
1013 1.1 nonaka { RT2860_TX_LINK_CFG, 0x00001020 }, \
1014 1.1 nonaka { RT2860_TX_TIMEOUT_CFG, 0x000a2090 }, \
1015 1.1 nonaka { RT2860_LED_CFG, 0x7f031e46 }, \
1016 1.1 nonaka { RT2860_WMM_AIFSN_CFG, 0x00002273 }, \
1017 1.1 nonaka { RT2860_WMM_CWMIN_CFG, 0x00002344 }, \
1018 1.1 nonaka { RT2860_WMM_CWMAX_CFG, 0x000034aa }, \
1019 1.1 nonaka { RT2860_MAX_PCNT, 0x1f3fbf9f }, \
1020 1.1 nonaka { RT2860_TX_RTY_CFG, 0x47d01f0f }, \
1021 1.1 nonaka { RT2860_AUTO_RSP_CFG, 0x00000013 }, \
1022 1.1 nonaka { RT2860_CCK_PROT_CFG, 0x05740003 }, \
1023 1.1 nonaka { RT2860_OFDM_PROT_CFG, 0x05740003 }, \
1024 1.1 nonaka { RT2860_GF20_PROT_CFG, 0x01744004 }, \
1025 1.1 nonaka { RT2860_GF40_PROT_CFG, 0x03f44084 }, \
1026 1.1 nonaka { RT2860_MM20_PROT_CFG, 0x01744004 }, \
1027 1.1 nonaka { RT2860_MM40_PROT_CFG, 0x03f54084 }, \
1028 1.1 nonaka { RT2860_TXOP_CTRL_CFG, 0x0000583f }, \
1029 1.1 nonaka { RT2860_TXOP_HLDR_ET, 0x00000002 }, \
1030 1.1 nonaka { RT2860_TX_RTS_CFG, 0x00092b20 }, \
1031 1.1 nonaka { RT2860_EXP_ACK_TIME, 0x002400ca }, \
1032 1.1 nonaka { RT2860_XIFS_TIME_CFG, 0x33a41010 }, \
1033 1.1 nonaka { RT2860_PWR_PIN_CFG, 0x00000003 }
1034 1.1 nonaka
1035 1.1 nonaka /* XXX only a few registers differ from above, try to merge? */
1036 1.1 nonaka #define RT2870_DEF_MAC \
1037 1.1 nonaka { RT2860_BCN_OFFSET0, 0xf8f0e8e0 }, \
1038 1.1 nonaka { RT2860_LEGACY_BASIC_RATE, 0x0000013f }, \
1039 1.1 nonaka { RT2860_HT_BASIC_RATE, 0x00008003 }, \
1040 1.1 nonaka { RT2860_MAC_SYS_CTRL, 0x00000000 }, \
1041 1.1 nonaka { RT2860_BKOFF_SLOT_CFG, 0x00000209 }, \
1042 1.1 nonaka { RT2860_TX_SW_CFG0, 0x00000000 }, \
1043 1.1 nonaka { RT2860_TX_SW_CFG1, 0x00080606 }, \
1044 1.1 nonaka { RT2860_TX_LINK_CFG, 0x00001020 }, \
1045 1.1 nonaka { RT2860_TX_TIMEOUT_CFG, 0x000a2090 }, \
1046 1.1 nonaka { RT2860_LED_CFG, 0x7f031e46 }, \
1047 1.1 nonaka { RT2860_WMM_AIFSN_CFG, 0x00002273 }, \
1048 1.1 nonaka { RT2860_WMM_CWMIN_CFG, 0x00002344 }, \
1049 1.1 nonaka { RT2860_WMM_CWMAX_CFG, 0x000034aa }, \
1050 1.1 nonaka { RT2860_MAX_PCNT, 0x1f3fbf9f }, \
1051 1.1 nonaka { RT2860_TX_RTY_CFG, 0x47d01f0f }, \
1052 1.1 nonaka { RT2860_AUTO_RSP_CFG, 0x00000013 }, \
1053 1.1 nonaka { RT2860_CCK_PROT_CFG, 0x05740003 }, \
1054 1.1 nonaka { RT2860_OFDM_PROT_CFG, 0x05740003 }, \
1055 1.1 nonaka { RT2860_PBF_CFG, 0x00f40006 }, \
1056 1.1 nonaka { RT2860_WPDMA_GLO_CFG, 0x00000030 }, \
1057 1.1 nonaka { RT2860_GF20_PROT_CFG, 0x01744004 }, \
1058 1.1 nonaka { RT2860_GF40_PROT_CFG, 0x03f44084 }, \
1059 1.1 nonaka { RT2860_MM20_PROT_CFG, 0x01744004 }, \
1060 1.1 nonaka { RT2860_MM40_PROT_CFG, 0x03f44084 }, \
1061 1.1 nonaka { RT2860_TXOP_CTRL_CFG, 0x0000583f }, \
1062 1.1 nonaka { RT2860_TXOP_HLDR_ET, 0x00000002 }, \
1063 1.1 nonaka { RT2860_TX_RTS_CFG, 0x00092b20 }, \
1064 1.1 nonaka { RT2860_EXP_ACK_TIME, 0x002400ca }, \
1065 1.1 nonaka { RT2860_XIFS_TIME_CFG, 0x33a41010 }, \
1066 1.1 nonaka { RT2860_PWR_PIN_CFG, 0x00000003 }
1067 1.1 nonaka
1068 1.1 nonaka /*
1069 1.1 nonaka * Default values for BBP registers; values taken from the reference driver.
1070 1.1 nonaka */
1071 1.1 nonaka #define RT2860_DEF_BBP \
1072 1.1 nonaka { 65, 0x2c }, \
1073 1.1 nonaka { 66, 0x38 }, \
1074 1.1 nonaka { 69, 0x12 }, \
1075 1.1 nonaka { 70, 0x0a }, \
1076 1.1 nonaka { 73, 0x10 }, \
1077 1.1 nonaka { 81, 0x37 }, \
1078 1.1 nonaka { 82, 0x62 }, \
1079 1.1 nonaka { 83, 0x6a }, \
1080 1.1 nonaka { 84, 0x99 }, \
1081 1.1 nonaka { 86, 0x00 }, \
1082 1.1 nonaka { 91, 0x04 }, \
1083 1.1 nonaka { 92, 0x00 }, \
1084 1.1 nonaka { 103, 0x00 }, \
1085 1.1 nonaka { 105, 0x05 }, \
1086 1.1 nonaka { 106, 0x35 }
1087 1.1 nonaka
1088 1.1 nonaka /*
1089 1.1 nonaka * Default settings for RF registers; values derived from the reference driver.
1090 1.1 nonaka */
1091 1.1 nonaka #define RT2860_RF2850 \
1092 1.1 nonaka { 1, 0x100bb3, 0x1301e1, 0x05a014, 0x001402 }, \
1093 1.1 nonaka { 2, 0x100bb3, 0x1301e1, 0x05a014, 0x001407 }, \
1094 1.1 nonaka { 3, 0x100bb3, 0x1301e2, 0x05a014, 0x001402 }, \
1095 1.1 nonaka { 4, 0x100bb3, 0x1301e2, 0x05a014, 0x001407 }, \
1096 1.1 nonaka { 5, 0x100bb3, 0x1301e3, 0x05a014, 0x001402 }, \
1097 1.1 nonaka { 6, 0x100bb3, 0x1301e3, 0x05a014, 0x001407 }, \
1098 1.1 nonaka { 7, 0x100bb3, 0x1301e4, 0x05a014, 0x001402 }, \
1099 1.1 nonaka { 8, 0x100bb3, 0x1301e4, 0x05a014, 0x001407 }, \
1100 1.1 nonaka { 9, 0x100bb3, 0x1301e5, 0x05a014, 0x001402 }, \
1101 1.1 nonaka { 10, 0x100bb3, 0x1301e5, 0x05a014, 0x001407 }, \
1102 1.1 nonaka { 11, 0x100bb3, 0x1301e6, 0x05a014, 0x001402 }, \
1103 1.1 nonaka { 12, 0x100bb3, 0x1301e6, 0x05a014, 0x001407 }, \
1104 1.1 nonaka { 13, 0x100bb3, 0x1301e7, 0x05a014, 0x001402 }, \
1105 1.1 nonaka { 14, 0x100bb3, 0x1301e8, 0x05a014, 0x001404 }, \
1106 1.1 nonaka { 36, 0x100bb3, 0x130266, 0x056014, 0x001408 }, \
1107 1.1 nonaka { 38, 0x100bb3, 0x130267, 0x056014, 0x001404 }, \
1108 1.1 nonaka { 40, 0x100bb2, 0x1301a0, 0x056014, 0x001400 }, \
1109 1.1 nonaka { 44, 0x100bb2, 0x1301a0, 0x056014, 0x001408 }, \
1110 1.1 nonaka { 46, 0x100bb2, 0x1301a1, 0x056014, 0x001402 }, \
1111 1.1 nonaka { 48, 0x100bb2, 0x1301a1, 0x056014, 0x001406 }, \
1112 1.1 nonaka { 52, 0x100bb2, 0x1301a2, 0x056014, 0x001404 }, \
1113 1.1 nonaka { 54, 0x100bb2, 0x1301a2, 0x056014, 0x001408 }, \
1114 1.1 nonaka { 56, 0x100bb2, 0x1301a3, 0x056014, 0x001402 }, \
1115 1.1 nonaka { 60, 0x100bb2, 0x1301a4, 0x056014, 0x001400 }, \
1116 1.1 nonaka { 62, 0x100bb2, 0x1301a4, 0x056014, 0x001404 }, \
1117 1.1 nonaka { 64, 0x100bb2, 0x1301a4, 0x056014, 0x001408 }, \
1118 1.1 nonaka { 100, 0x100bb2, 0x1301ac, 0x05e014, 0x001400 }, \
1119 1.1 nonaka { 102, 0x100bb2, 0x1701ac, 0x15e014, 0x001404 }, \
1120 1.1 nonaka { 104, 0x100bb2, 0x1701ac, 0x15e014, 0x001408 }, \
1121 1.1 nonaka { 108, 0x100bb3, 0x17028c, 0x15e014, 0x001404 }, \
1122 1.1 nonaka { 110, 0x100bb3, 0x13028d, 0x05e014, 0x001400 }, \
1123 1.1 nonaka { 112, 0x100bb3, 0x13028d, 0x05e014, 0x001406 }, \
1124 1.1 nonaka { 116, 0x100bb3, 0x13028e, 0x05e014, 0x001408 }, \
1125 1.1 nonaka { 118, 0x100bb3, 0x13028f, 0x05e014, 0x001404 }, \
1126 1.1 nonaka { 120, 0x100bb1, 0x1300e0, 0x05e014, 0x001400 }, \
1127 1.1 nonaka { 124, 0x100bb1, 0x1300e0, 0x05e014, 0x001404 }, \
1128 1.1 nonaka { 126, 0x100bb1, 0x1300e0, 0x05e014, 0x001406 }, \
1129 1.1 nonaka { 128, 0x100bb1, 0x1300e0, 0x05e014, 0x001408 }, \
1130 1.1 nonaka { 132, 0x100bb1, 0x1300e1, 0x05e014, 0x001402 }, \
1131 1.1 nonaka { 134, 0x100bb1, 0x1300e1, 0x05e014, 0x001404 }, \
1132 1.1 nonaka { 136, 0x100bb1, 0x1300e1, 0x05e014, 0x001406 }, \
1133 1.1 nonaka { 140, 0x100bb1, 0x1300e2, 0x05e014, 0x001400 }, \
1134 1.1 nonaka { 149, 0x100bb1, 0x1300e2, 0x05e014, 0x001409 }, \
1135 1.1 nonaka { 151, 0x100bb1, 0x1300e3, 0x05e014, 0x001401 }, \
1136 1.1 nonaka { 153, 0x100bb1, 0x1300e3, 0x05e014, 0x001403 }, \
1137 1.1 nonaka { 157, 0x100bb1, 0x1300e3, 0x05e014, 0x001407 }, \
1138 1.1 nonaka { 159, 0x100bb1, 0x1300e3, 0x05e014, 0x001409 }, \
1139 1.1 nonaka { 161, 0x100bb1, 0x1300e4, 0x05e014, 0x001401 }, \
1140 1.1 nonaka { 165, 0x100bb1, 0x1300e4, 0x05e014, 0x001405 }, \
1141 1.1 nonaka { 167, 0x100bb1, 0x1300f4, 0x05e014, 0x001407 }, \
1142 1.1 nonaka { 169, 0x100bb1, 0x1300f4, 0x05e014, 0x001409 }, \
1143 1.1 nonaka { 171, 0x100bb1, 0x1300f5, 0x05e014, 0x001401 }, \
1144 1.1 nonaka { 173, 0x100bb1, 0x1300f5, 0x05e014, 0x001403 }
1145 1.1 nonaka
1146 1.1 nonaka #define RT3070_RF3052 \
1147 1.1 nonaka { 0xf1, 2, 2 }, \
1148 1.1 nonaka { 0xf1, 2, 7 }, \
1149 1.1 nonaka { 0xf2, 2, 2 }, \
1150 1.1 nonaka { 0xf2, 2, 7 }, \
1151 1.1 nonaka { 0xf3, 2, 2 }, \
1152 1.1 nonaka { 0xf3, 2, 7 }, \
1153 1.1 nonaka { 0xf4, 2, 2 }, \
1154 1.1 nonaka { 0xf4, 2, 7 }, \
1155 1.1 nonaka { 0xf5, 2, 2 }, \
1156 1.1 nonaka { 0xf5, 2, 7 }, \
1157 1.1 nonaka { 0xf6, 2, 2 }, \
1158 1.1 nonaka { 0xf6, 2, 7 }, \
1159 1.1 nonaka { 0xf7, 2, 2 }, \
1160 1.1 nonaka { 0xf8, 2, 4 }, \
1161 1.1 nonaka { 0x56, 0, 4 }, \
1162 1.1 nonaka { 0x56, 0, 6 }, \
1163 1.1 nonaka { 0x56, 0, 8 }, \
1164 1.1 nonaka { 0x57, 0, 0 }, \
1165 1.1 nonaka { 0x57, 0, 2 }, \
1166 1.1 nonaka { 0x57, 0, 4 }, \
1167 1.1 nonaka { 0x57, 0, 8 }, \
1168 1.1 nonaka { 0x57, 0, 10 }, \
1169 1.1 nonaka { 0x58, 0, 0 }, \
1170 1.1 nonaka { 0x58, 0, 4 }, \
1171 1.1 nonaka { 0x58, 0, 6 }, \
1172 1.1 nonaka { 0x58, 0, 8 }, \
1173 1.1 nonaka { 0x5b, 0, 8 }, \
1174 1.1 nonaka { 0x5b, 0, 10 }, \
1175 1.1 nonaka { 0x5c, 0, 0 }, \
1176 1.1 nonaka { 0x5c, 0, 4 }, \
1177 1.1 nonaka { 0x5c, 0, 6 }, \
1178 1.1 nonaka { 0x5c, 0, 8 }, \
1179 1.1 nonaka { 0x5d, 0, 0 }, \
1180 1.1 nonaka { 0x5d, 0, 2 }, \
1181 1.1 nonaka { 0x5d, 0, 4 }, \
1182 1.1 nonaka { 0x5d, 0, 8 }, \
1183 1.1 nonaka { 0x5d, 0, 10 }, \
1184 1.1 nonaka { 0x5e, 0, 0 }, \
1185 1.1 nonaka { 0x5e, 0, 4 }, \
1186 1.1 nonaka { 0x5e, 0, 6 }, \
1187 1.1 nonaka { 0x5e, 0, 8 }, \
1188 1.1 nonaka { 0x5f, 0, 0 }, \
1189 1.1 nonaka { 0x5f, 0, 9 }, \
1190 1.1 nonaka { 0x5f, 0, 11 }, \
1191 1.1 nonaka { 0x60, 0, 1 }, \
1192 1.1 nonaka { 0x60, 0, 5 }, \
1193 1.1 nonaka { 0x60, 0, 7 }, \
1194 1.1 nonaka { 0x60, 0, 9 }, \
1195 1.1 nonaka { 0x61, 0, 1 }, \
1196 1.1 nonaka { 0x61, 0, 3 }, \
1197 1.1 nonaka { 0x61, 0, 5 }, \
1198 1.1 nonaka { 0x61, 0, 7 }, \
1199 1.1 nonaka { 0x61, 0, 9 }
1200 1.1 nonaka
1201 1.1 nonaka #define RT3070_DEF_RF \
1202 1.1 nonaka { 4, 0x40 }, \
1203 1.1 nonaka { 5, 0x03 }, \
1204 1.1 nonaka { 6, 0x02 }, \
1205 1.1 nonaka { 7, 0x70 }, \
1206 1.1 nonaka { 9, 0x0f }, \
1207 1.1 nonaka { 10, 0x41 }, \
1208 1.1 nonaka { 11, 0x21 }, \
1209 1.1 nonaka { 12, 0x7b }, \
1210 1.1 nonaka { 14, 0x90 }, \
1211 1.1 nonaka { 15, 0x58 }, \
1212 1.1 nonaka { 16, 0xb3 }, \
1213 1.1 nonaka { 17, 0x92 }, \
1214 1.1 nonaka { 18, 0x2c }, \
1215 1.1 nonaka { 19, 0x02 }, \
1216 1.1 nonaka { 20, 0xba }, \
1217 1.1 nonaka { 21, 0xdb }, \
1218 1.1 nonaka { 24, 0x16 }, \
1219 1.1 nonaka { 25, 0x01 }, \
1220 1.1 nonaka { 29, 0x1f }
1221 1.1 nonaka
1222 1.1 nonaka #define RT3572_DEF_RF \
1223 1.1 nonaka { 0, 0x70 }, \
1224 1.1 nonaka { 1, 0x81 }, \
1225 1.1 nonaka { 2, 0xf1 }, \
1226 1.1 nonaka { 3, 0x02 }, \
1227 1.1 nonaka { 4, 0x4c }, \
1228 1.1 nonaka { 5, 0x05 }, \
1229 1.1 nonaka { 6, 0x4a }, \
1230 1.1 nonaka { 7, 0xd8 }, \
1231 1.1 nonaka { 9, 0xc3 }, \
1232 1.1 nonaka { 10, 0xf1 }, \
1233 1.1 nonaka { 11, 0xb9 }, \
1234 1.1 nonaka { 12, 0x70 }, \
1235 1.1 nonaka { 13, 0x65 }, \
1236 1.1 nonaka { 14, 0xa0 }, \
1237 1.1 nonaka { 15, 0x53 }, \
1238 1.1 nonaka { 16, 0x4c }, \
1239 1.1 nonaka { 17, 0x23 }, \
1240 1.1 nonaka { 18, 0xac }, \
1241 1.1 nonaka { 19, 0x93 }, \
1242 1.1 nonaka { 20, 0xb3 }, \
1243 1.1 nonaka { 21, 0xd0 }, \
1244 1.1 nonaka { 22, 0x00 }, \
1245 1.1 nonaka { 23, 0x3c }, \
1246 1.1 nonaka { 24, 0x16 }, \
1247 1.1 nonaka { 25, 0x15 }, \
1248 1.1 nonaka { 26, 0x85 }, \
1249 1.1 nonaka { 27, 0x00 }, \
1250 1.1 nonaka { 28, 0x00 }, \
1251 1.1 nonaka { 29, 0x9b }, \
1252 1.1 nonaka { 30, 0x09 }, \
1253 1.1 nonaka { 31, 0x10 }
1254