Home | History | Annotate | Line # | Download | only in ic
rt2860reg.h revision 1.1.20.1
      1  1.1.20.1   skrll /*	$NetBSD: rt2860reg.h,v 1.1.20.1 2016/05/29 08:44:21 skrll Exp $	*/
      2  1.1.20.1   skrll /*	$OpenBSD: rt2860reg.h,v 1.32 2014/05/24 10:10:17 stsp Exp $	*/
      3       1.1  nonaka 
      4       1.1  nonaka /*-
      5       1.1  nonaka  * Copyright (c) 2007
      6       1.1  nonaka  *	Damien Bergamini <damien.bergamini (at) free.fr>
      7       1.1  nonaka  *
      8       1.1  nonaka  * Permission to use, copy, modify, and distribute this software for any
      9       1.1  nonaka  * purpose with or without fee is hereby granted, provided that the above
     10       1.1  nonaka  * copyright notice and this permission notice appear in all copies.
     11       1.1  nonaka  *
     12       1.1  nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     13       1.1  nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     14       1.1  nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     15       1.1  nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     16       1.1  nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     17       1.1  nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     18       1.1  nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     19       1.1  nonaka  */
     20       1.1  nonaka 
     21       1.1  nonaka /* PCI registers */
     22       1.1  nonaka #define RT2860_PCI_CFG			0x0000
     23       1.1  nonaka #define RT2860_PCI_EECTRL		0x0004
     24       1.1  nonaka #define RT2860_PCI_MCUCTRL		0x0008
     25       1.1  nonaka #define RT2860_PCI_SYSCTRL		0x000c
     26       1.1  nonaka #define RT2860_PCIE_JTAG		0x0010
     27       1.1  nonaka 
     28       1.1  nonaka #define RT3090_AUX_CTRL			0x010c
     29       1.1  nonaka 
     30       1.1  nonaka #define RT3070_OPT_14			0x0114
     31       1.1  nonaka 
     32       1.1  nonaka /* SCH/DMA registers */
     33       1.1  nonaka #define RT2860_INT_STATUS		0x0200
     34       1.1  nonaka #define RT2860_INT_MASK			0x0204
     35       1.1  nonaka #define RT2860_WPDMA_GLO_CFG		0x0208
     36       1.1  nonaka #define RT2860_WPDMA_RST_IDX		0x020c
     37       1.1  nonaka #define RT2860_DELAY_INT_CFG		0x0210
     38       1.1  nonaka #define RT2860_WMM_AIFSN_CFG		0x0214
     39       1.1  nonaka #define RT2860_WMM_CWMIN_CFG		0x0218
     40       1.1  nonaka #define RT2860_WMM_CWMAX_CFG		0x021c
     41       1.1  nonaka #define RT2860_WMM_TXOP0_CFG		0x0220
     42       1.1  nonaka #define RT2860_WMM_TXOP1_CFG		0x0224
     43       1.1  nonaka #define RT2860_GPIO_CTRL		0x0228
     44       1.1  nonaka #define RT2860_MCU_CMD_REG		0x022c
     45       1.1  nonaka #define RT2860_TX_BASE_PTR(qid)		(0x0230 + (qid) * 16)
     46       1.1  nonaka #define RT2860_TX_MAX_CNT(qid)		(0x0234 + (qid) * 16)
     47       1.1  nonaka #define RT2860_TX_CTX_IDX(qid)		(0x0238 + (qid) * 16)
     48       1.1  nonaka #define RT2860_TX_DTX_IDX(qid)		(0x023c + (qid) * 16)
     49       1.1  nonaka #define RT2860_RX_BASE_PTR		0x0290
     50       1.1  nonaka #define RT2860_RX_MAX_CNT		0x0294
     51       1.1  nonaka #define RT2860_RX_CALC_IDX		0x0298
     52       1.1  nonaka #define RT2860_FS_DRX_IDX		0x029c
     53       1.1  nonaka #define RT2860_USB_DMA_CFG		0x02a0	/* RT2870 only */
     54       1.1  nonaka #define RT2860_US_CYC_CNT		0x02a4
     55       1.1  nonaka 
     56       1.1  nonaka /* PBF registers */
     57       1.1  nonaka #define RT2860_SYS_CTRL			0x0400
     58       1.1  nonaka #define RT2860_HOST_CMD			0x0404
     59       1.1  nonaka #define RT2860_PBF_CFG			0x0408
     60       1.1  nonaka #define RT2860_MAX_PCNT			0x040c
     61       1.1  nonaka #define RT2860_BUF_CTRL			0x0410
     62       1.1  nonaka #define RT2860_MCU_INT_STA		0x0414
     63       1.1  nonaka #define RT2860_MCU_INT_ENA		0x0418
     64       1.1  nonaka #define RT2860_TXQ_IO(qid)		(0x041c + (qid) * 4)
     65       1.1  nonaka #define RT2860_RX0Q_IO			0x0424
     66       1.1  nonaka #define RT2860_BCN_OFFSET0		0x042c
     67       1.1  nonaka #define RT2860_BCN_OFFSET1		0x0430
     68       1.1  nonaka #define RT2860_TXRXQ_STA		0x0434
     69       1.1  nonaka #define RT2860_TXRXQ_PCNT		0x0438
     70       1.1  nonaka #define RT2860_PBF_DBG			0x043c
     71       1.1  nonaka #define RT2860_CAP_CTRL			0x0440
     72       1.1  nonaka 
     73       1.1  nonaka /* RT3070 registers */
     74       1.1  nonaka #define RT3070_RF_CSR_CFG		0x0500
     75       1.1  nonaka #define RT3070_EFUSE_CTRL		0x0580
     76       1.1  nonaka #define RT3070_EFUSE_DATA0		0x0590
     77       1.1  nonaka #define RT3070_EFUSE_DATA1		0x0594
     78       1.1  nonaka #define RT3070_EFUSE_DATA2		0x0598
     79       1.1  nonaka #define RT3070_EFUSE_DATA3		0x059c
     80       1.1  nonaka #define RT3090_OSC_CTRL			0x05a4
     81       1.1  nonaka #define RT3070_LDO_CFG0			0x05d4
     82       1.1  nonaka #define RT3070_GPIO_SWITCH		0x05dc
     83       1.1  nonaka 
     84  1.1.20.1   skrll /* RT5592 registers */
     85  1.1.20.1   skrll #define RT5592_DEBUG_INDEX		0x05e8
     86  1.1.20.1   skrll 
     87       1.1  nonaka /* MAC registers */
     88       1.1  nonaka #define RT2860_ASIC_VER_ID		0x1000
     89       1.1  nonaka #define RT2860_MAC_SYS_CTRL		0x1004
     90       1.1  nonaka #define RT2860_MAC_ADDR_DW0		0x1008
     91       1.1  nonaka #define RT2860_MAC_ADDR_DW1		0x100c
     92       1.1  nonaka #define RT2860_MAC_BSSID_DW0		0x1010
     93       1.1  nonaka #define RT2860_MAC_BSSID_DW1		0x1014
     94       1.1  nonaka #define RT2860_MAX_LEN_CFG		0x1018
     95       1.1  nonaka #define RT2860_BBP_CSR_CFG		0x101c
     96       1.1  nonaka #define RT2860_RF_CSR_CFG0		0x1020
     97       1.1  nonaka #define RT2860_RF_CSR_CFG1		0x1024
     98       1.1  nonaka #define RT2860_RF_CSR_CFG2		0x1028
     99       1.1  nonaka #define RT2860_LED_CFG			0x102c
    100       1.1  nonaka 
    101       1.1  nonaka /* undocumented registers */
    102       1.1  nonaka #define RT2860_DEBUG			0x10f4
    103       1.1  nonaka 
    104       1.1  nonaka /* MAC Timing control registers */
    105       1.1  nonaka #define RT2860_XIFS_TIME_CFG		0x1100
    106       1.1  nonaka #define RT2860_BKOFF_SLOT_CFG		0x1104
    107       1.1  nonaka #define RT2860_NAV_TIME_CFG		0x1108
    108       1.1  nonaka #define RT2860_CH_TIME_CFG		0x110c
    109       1.1  nonaka #define RT2860_PBF_LIFE_TIMER		0x1110
    110       1.1  nonaka #define RT2860_BCN_TIME_CFG		0x1114
    111       1.1  nonaka #define RT2860_TBTT_SYNC_CFG		0x1118
    112       1.1  nonaka #define RT2860_TSF_TIMER_DW0		0x111c
    113       1.1  nonaka #define RT2860_TSF_TIMER_DW1		0x1120
    114       1.1  nonaka #define RT2860_TBTT_TIMER		0x1124
    115       1.1  nonaka #define RT2860_INT_TIMER_CFG		0x1128
    116       1.1  nonaka #define RT2860_INT_TIMER_EN		0x112c
    117       1.1  nonaka #define RT2860_CH_IDLE_TIME		0x1130
    118       1.1  nonaka 
    119       1.1  nonaka /* MAC Power Save configuration registers */
    120       1.1  nonaka #define RT2860_MAC_STATUS_REG		0x1200
    121       1.1  nonaka #define RT2860_PWR_PIN_CFG		0x1204
    122       1.1  nonaka #define RT2860_AUTO_WAKEUP_CFG		0x1208
    123       1.1  nonaka 
    124       1.1  nonaka /* MAC TX configuration registers */
    125       1.1  nonaka #define RT2860_EDCA_AC_CFG(aci)		(0x1300 + (aci) * 4)
    126       1.1  nonaka #define RT2860_EDCA_TID_AC_MAP		0x1310
    127       1.1  nonaka #define RT2860_TX_PWR_CFG(ridx)		(0x1314 + (ridx) * 4)
    128       1.1  nonaka #define RT2860_TX_PIN_CFG		0x1328
    129       1.1  nonaka #define RT2860_TX_BAND_CFG		0x132c
    130       1.1  nonaka #define RT2860_TX_SW_CFG0		0x1330
    131       1.1  nonaka #define RT2860_TX_SW_CFG1		0x1334
    132       1.1  nonaka #define RT2860_TX_SW_CFG2		0x1338
    133       1.1  nonaka #define RT2860_TXOP_THRES_CFG		0x133c
    134       1.1  nonaka #define RT2860_TXOP_CTRL_CFG		0x1340
    135       1.1  nonaka #define RT2860_TX_RTS_CFG		0x1344
    136       1.1  nonaka #define RT2860_TX_TIMEOUT_CFG		0x1348
    137       1.1  nonaka #define RT2860_TX_RTY_CFG		0x134c
    138       1.1  nonaka #define RT2860_TX_LINK_CFG		0x1350
    139       1.1  nonaka #define RT2860_HT_FBK_CFG0		0x1354
    140       1.1  nonaka #define RT2860_HT_FBK_CFG1		0x1358
    141       1.1  nonaka #define RT2860_LG_FBK_CFG0		0x135c
    142       1.1  nonaka #define RT2860_LG_FBK_CFG1		0x1360
    143       1.1  nonaka #define RT2860_CCK_PROT_CFG		0x1364
    144       1.1  nonaka #define RT2860_OFDM_PROT_CFG		0x1368
    145       1.1  nonaka #define RT2860_MM20_PROT_CFG		0x136c
    146       1.1  nonaka #define RT2860_MM40_PROT_CFG		0x1370
    147       1.1  nonaka #define RT2860_GF20_PROT_CFG		0x1374
    148       1.1  nonaka #define RT2860_GF40_PROT_CFG		0x1378
    149       1.1  nonaka #define RT2860_EXP_CTS_TIME		0x137c
    150       1.1  nonaka #define RT2860_EXP_ACK_TIME		0x1380
    151       1.1  nonaka 
    152       1.1  nonaka /* MAC RX configuration registers */
    153       1.1  nonaka #define RT2860_RX_FILTR_CFG		0x1400
    154       1.1  nonaka #define RT2860_AUTO_RSP_CFG		0x1404
    155       1.1  nonaka #define RT2860_LEGACY_BASIC_RATE	0x1408
    156       1.1  nonaka #define RT2860_HT_BASIC_RATE		0x140c
    157       1.1  nonaka #define RT2860_HT_CTRL_CFG		0x1410
    158       1.1  nonaka #define RT2860_SIFS_COST_CFG		0x1414
    159       1.1  nonaka #define RT2860_RX_PARSER_CFG		0x1418
    160       1.1  nonaka 
    161       1.1  nonaka /* MAC Security configuration registers */
    162       1.1  nonaka #define RT2860_TX_SEC_CNT0		0x1500
    163       1.1  nonaka #define RT2860_RX_SEC_CNT0		0x1504
    164       1.1  nonaka #define RT2860_CCMP_FC_MUTE		0x1508
    165       1.1  nonaka 
    166       1.1  nonaka /* MAC HCCA/PSMP configuration registers */
    167       1.1  nonaka #define RT2860_TXOP_HLDR_ADDR0		0x1600
    168       1.1  nonaka #define RT2860_TXOP_HLDR_ADDR1		0x1604
    169       1.1  nonaka #define RT2860_TXOP_HLDR_ET		0x1608
    170       1.1  nonaka #define RT2860_QOS_CFPOLL_RA_DW0	0x160c
    171       1.1  nonaka #define RT2860_QOS_CFPOLL_A1_DW1	0x1610
    172       1.1  nonaka #define RT2860_QOS_CFPOLL_QC		0x1614
    173       1.1  nonaka 
    174       1.1  nonaka /* MAC Statistics Counters */
    175       1.1  nonaka #define RT2860_RX_STA_CNT0		0x1700
    176       1.1  nonaka #define RT2860_RX_STA_CNT1		0x1704
    177       1.1  nonaka #define RT2860_RX_STA_CNT2		0x1708
    178       1.1  nonaka #define RT2860_TX_STA_CNT0		0x170c
    179       1.1  nonaka #define RT2860_TX_STA_CNT1		0x1710
    180       1.1  nonaka #define RT2860_TX_STA_CNT2		0x1714
    181       1.1  nonaka #define RT2860_TX_STAT_FIFO		0x1718
    182       1.1  nonaka 
    183       1.1  nonaka /* RX WCID search table */
    184       1.1  nonaka #define RT2860_WCID_ENTRY(wcid)		(0x1800 + (wcid) * 8)
    185       1.1  nonaka 
    186       1.1  nonaka #define RT2860_FW_BASE			0x2000
    187       1.1  nonaka #define RT2870_FW_BASE			0x3000
    188       1.1  nonaka 
    189       1.1  nonaka /* Pair-wise key table */
    190       1.1  nonaka #define RT2860_PKEY(wcid)		(0x4000 + (wcid) * 32)
    191       1.1  nonaka 
    192       1.1  nonaka /* IV/EIV table */
    193       1.1  nonaka #define RT2860_IVEIV(wcid)		(0x6000 + (wcid) * 8)
    194       1.1  nonaka 
    195       1.1  nonaka /* WCID attribute table */
    196       1.1  nonaka #define RT2860_WCID_ATTR(wcid)		(0x6800 + (wcid) * 4)
    197       1.1  nonaka 
    198       1.1  nonaka /* Shared Key Table */
    199       1.1  nonaka #define RT2860_SKEY(vap, kidx)		(0x6c00 + (vap) * 128 + (kidx) * 32)
    200       1.1  nonaka 
    201       1.1  nonaka /* Shared Key Mode */
    202       1.1  nonaka #define RT2860_SKEY_MODE_0_7		0x7000
    203       1.1  nonaka #define RT2860_SKEY_MODE_8_15		0x7004
    204       1.1  nonaka #define RT2860_SKEY_MODE_16_23		0x7008
    205       1.1  nonaka #define RT2860_SKEY_MODE_24_31		0x700c
    206       1.1  nonaka 
    207       1.1  nonaka /* Shared Memory between MCU and host */
    208       1.1  nonaka #define RT2860_H2M_MAILBOX		0x7010
    209       1.1  nonaka #define RT2860_H2M_MAILBOX_CID		0x7014
    210       1.1  nonaka #define RT2860_H2M_MAILBOX_STATUS	0x701c
    211  1.1.20.1   skrll #define RT2860_H2M_INTSRC		0x7024
    212       1.1  nonaka #define RT2860_H2M_BBPAGENT		0x7028
    213       1.1  nonaka #define RT2860_BCN_BASE(vap)		(0x7800 + (vap) * 512)
    214       1.1  nonaka 
    215       1.1  nonaka 
    216       1.1  nonaka /* possible flags for RT2860_PCI_CFG */
    217       1.1  nonaka #define RT2860_PCI_CFG_USB	(1 << 17)
    218       1.1  nonaka #define RT2860_PCI_CFG_PCI	(1 << 16)
    219       1.1  nonaka 
    220       1.1  nonaka /* possible flags for register RT2860_PCI_EECTRL */
    221       1.1  nonaka #define RT2860_C	(1 << 0)
    222       1.1  nonaka #define RT2860_S	(1 << 1)
    223       1.1  nonaka #define RT2860_D	(1 << 2)
    224       1.1  nonaka #define RT2860_SHIFT_D	2
    225       1.1  nonaka #define RT2860_Q	(1 << 3)
    226       1.1  nonaka #define RT2860_SHIFT_Q	3
    227       1.1  nonaka 
    228       1.1  nonaka /* possible flags for registers INT_STATUS/INT_MASK */
    229       1.1  nonaka #define RT2860_TX_COHERENT	(1 << 17)
    230       1.1  nonaka #define RT2860_RX_COHERENT	(1 << 16)
    231       1.1  nonaka #define RT2860_MAC_INT_4	(1 << 15)
    232       1.1  nonaka #define RT2860_MAC_INT_3	(1 << 14)
    233       1.1  nonaka #define RT2860_MAC_INT_2	(1 << 13)
    234       1.1  nonaka #define RT2860_MAC_INT_1	(1 << 12)
    235       1.1  nonaka #define RT2860_MAC_INT_0	(1 << 11)
    236       1.1  nonaka #define RT2860_TX_RX_COHERENT	(1 << 10)
    237       1.1  nonaka #define RT2860_MCU_CMD_INT	(1 <<  9)
    238       1.1  nonaka #define RT2860_TX_DONE_INT5	(1 <<  8)
    239       1.1  nonaka #define RT2860_TX_DONE_INT4	(1 <<  7)
    240       1.1  nonaka #define RT2860_TX_DONE_INT3	(1 <<  6)
    241       1.1  nonaka #define RT2860_TX_DONE_INT2	(1 <<  5)
    242       1.1  nonaka #define RT2860_TX_DONE_INT1	(1 <<  4)
    243       1.1  nonaka #define RT2860_TX_DONE_INT0	(1 <<  3)
    244       1.1  nonaka #define RT2860_RX_DONE_INT	(1 <<  2)
    245       1.1  nonaka #define RT2860_TX_DLY_INT	(1 <<  1)
    246       1.1  nonaka #define RT2860_RX_DLY_INT	(1 <<  0)
    247       1.1  nonaka 
    248       1.1  nonaka /* possible flags for register WPDMA_GLO_CFG */
    249       1.1  nonaka #define RT2860_HDR_SEG_LEN_SHIFT	8
    250       1.1  nonaka #define RT2860_BIG_ENDIAN		(1 << 7)
    251       1.1  nonaka #define RT2860_TX_WB_DDONE		(1 << 6)
    252       1.1  nonaka #define RT2860_WPDMA_BT_SIZE_SHIFT	4
    253       1.1  nonaka #define RT2860_WPDMA_BT_SIZE16		0
    254       1.1  nonaka #define RT2860_WPDMA_BT_SIZE32		1
    255       1.1  nonaka #define RT2860_WPDMA_BT_SIZE64		2
    256       1.1  nonaka #define RT2860_WPDMA_BT_SIZE128		3
    257       1.1  nonaka #define RT2860_RX_DMA_BUSY		(1 << 3)
    258       1.1  nonaka #define RT2860_RX_DMA_EN		(1 << 2)
    259       1.1  nonaka #define RT2860_TX_DMA_BUSY		(1 << 1)
    260       1.1  nonaka #define RT2860_TX_DMA_EN		(1 << 0)
    261       1.1  nonaka 
    262       1.1  nonaka /* possible flags for register DELAY_INT_CFG */
    263  1.1.20.1   skrll #define RT2860_TXDLY_INT_EN		(1U << 31)
    264       1.1  nonaka #define RT2860_TXMAX_PINT_SHIFT		24
    265       1.1  nonaka #define RT2860_TXMAX_PTIME_SHIFT	16
    266  1.1.20.1   skrll #define RT2860_RXDLY_INT_EN		(1U << 15)
    267       1.1  nonaka #define RT2860_RXMAX_PINT_SHIFT		8
    268       1.1  nonaka #define RT2860_RXMAX_PTIME_SHIFT	0
    269       1.1  nonaka 
    270       1.1  nonaka /* possible flags for register GPIO_CTRL */
    271       1.1  nonaka #define RT2860_GPIO_D_SHIFT	8
    272       1.1  nonaka #define RT2860_GPIO_O_SHIFT	0
    273       1.1  nonaka 
    274       1.1  nonaka /* possible flags for register USB_DMA_CFG */
    275  1.1.20.1   skrll #define RT2860_USB_TX_BUSY		(1U << 31)
    276  1.1.20.1   skrll #define RT2860_USB_RX_BUSY		(1U << 30)
    277       1.1  nonaka #define RT2860_USB_EPOUT_VLD_SHIFT	24
    278  1.1.20.1   skrll #define RT2860_USB_TX_EN		(1U << 23)
    279  1.1.20.1   skrll #define RT2860_USB_RX_EN		(1U << 22)
    280  1.1.20.1   skrll #define RT2860_USB_RX_AGG_EN		(1U << 21)
    281  1.1.20.1   skrll #define RT2860_USB_TXOP_HALT		(1U << 20)
    282  1.1.20.1   skrll #define RT2860_USB_TX_CLEAR		(1U << 19)
    283  1.1.20.1   skrll #define RT2860_USB_PHY_WD_EN		(1U << 16)
    284  1.1.20.1   skrll #define RT2860_USB_PHY_MAN_RST		(1U << 15)
    285       1.1  nonaka #define RT2860_USB_RX_AGG_LMT(x)	((x) << 8)	/* in unit of 1KB */
    286       1.1  nonaka #define RT2860_USB_RX_AGG_TO(x)		((x) & 0xff)	/* in unit of 33ns */
    287       1.1  nonaka 
    288       1.1  nonaka /* possible flags for register US_CYC_CNT */
    289       1.1  nonaka #define RT2860_TEST_EN		(1 << 24)
    290       1.1  nonaka #define RT2860_TEST_SEL_SHIFT	16
    291       1.1  nonaka #define RT2860_BT_MODE_EN	(1 <<  8)
    292       1.1  nonaka #define RT2860_US_CYC_CNT_SHIFT	0
    293       1.1  nonaka 
    294       1.1  nonaka /* possible flags for register SYS_CTRL */
    295       1.1  nonaka #define RT2860_HST_PM_SEL	(1 << 16)
    296       1.1  nonaka #define RT2860_CAP_MODE		(1 << 14)
    297       1.1  nonaka #define RT2860_PME_OEN		(1 << 13)
    298       1.1  nonaka #define RT2860_CLKSELECT	(1 << 12)
    299       1.1  nonaka #define RT2860_PBF_CLK_EN	(1 << 11)
    300       1.1  nonaka #define RT2860_MAC_CLK_EN	(1 << 10)
    301       1.1  nonaka #define RT2860_DMA_CLK_EN	(1 <<  9)
    302       1.1  nonaka #define RT2860_MCU_READY	(1 <<  7)
    303       1.1  nonaka #define RT2860_ASY_RESET	(1 <<  4)
    304       1.1  nonaka #define RT2860_PBF_RESET	(1 <<  3)
    305       1.1  nonaka #define RT2860_MAC_RESET	(1 <<  2)
    306       1.1  nonaka #define RT2860_DMA_RESET	(1 <<  1)
    307       1.1  nonaka #define RT2860_MCU_RESET	(1 <<  0)
    308       1.1  nonaka 
    309       1.1  nonaka /* possible values for register HOST_CMD */
    310       1.1  nonaka #define RT2860_MCU_CMD_SLEEP	0x30
    311       1.1  nonaka #define RT2860_MCU_CMD_WAKEUP	0x31
    312       1.1  nonaka #define RT2860_MCU_CMD_LEDS	0x50
    313       1.1  nonaka #define RT2860_MCU_CMD_LED_RSSI	0x51
    314       1.1  nonaka #define RT2860_MCU_CMD_LED1	0x52
    315       1.1  nonaka #define RT2860_MCU_CMD_LED2	0x53
    316       1.1  nonaka #define RT2860_MCU_CMD_LED3	0x54
    317       1.1  nonaka #define RT2860_MCU_CMD_RFRESET	0x72
    318       1.1  nonaka #define RT2860_MCU_CMD_ANTSEL	0x73
    319       1.1  nonaka #define RT2860_MCU_CMD_BBP	0x80
    320       1.1  nonaka #define RT2860_MCU_CMD_PSLEVEL	0x83
    321       1.1  nonaka 
    322       1.1  nonaka /* possible flags for register PBF_CFG */
    323       1.1  nonaka #define RT2860_TX1Q_NUM_SHIFT	21
    324       1.1  nonaka #define RT2860_TX2Q_NUM_SHIFT	16
    325       1.1  nonaka #define RT2860_NULL0_MODE	(1 << 15)
    326       1.1  nonaka #define RT2860_NULL1_MODE	(1 << 14)
    327       1.1  nonaka #define RT2860_RX_DROP_MODE	(1 << 13)
    328       1.1  nonaka #define RT2860_TX0Q_MANUAL	(1 << 12)
    329       1.1  nonaka #define RT2860_TX1Q_MANUAL	(1 << 11)
    330       1.1  nonaka #define RT2860_TX2Q_MANUAL	(1 << 10)
    331       1.1  nonaka #define RT2860_RX0Q_MANUAL	(1 <<  9)
    332       1.1  nonaka #define RT2860_HCCA_EN		(1 <<  8)
    333       1.1  nonaka #define RT2860_TX0Q_EN		(1 <<  4)
    334       1.1  nonaka #define RT2860_TX1Q_EN		(1 <<  3)
    335       1.1  nonaka #define RT2860_TX2Q_EN		(1 <<  2)
    336       1.1  nonaka #define RT2860_RX0Q_EN		(1 <<  1)
    337       1.1  nonaka 
    338       1.1  nonaka /* possible flags for register BUF_CTRL */
    339       1.1  nonaka #define RT2860_WRITE_TXQ(qid)	(1 << (11 - (qid)))
    340       1.1  nonaka #define RT2860_NULL0_KICK	(1 << 7)
    341       1.1  nonaka #define RT2860_NULL1_KICK	(1 << 6)
    342       1.1  nonaka #define RT2860_BUF_RESET	(1 << 5)
    343       1.1  nonaka #define RT2860_READ_TXQ(qid)	(1 << (3 - (qid))
    344       1.1  nonaka #define RT2860_READ_RX0Q	(1 << 0)
    345       1.1  nonaka 
    346       1.1  nonaka /* possible flags for registers MCU_INT_STA/MCU_INT_ENA */
    347       1.1  nonaka #define RT2860_MCU_MAC_INT_8	(1 << 24)
    348       1.1  nonaka #define RT2860_MCU_MAC_INT_7	(1 << 23)
    349       1.1  nonaka #define RT2860_MCU_MAC_INT_6	(1 << 22)
    350       1.1  nonaka #define RT2860_MCU_MAC_INT_4	(1 << 20)
    351       1.1  nonaka #define RT2860_MCU_MAC_INT_3	(1 << 19)
    352       1.1  nonaka #define RT2860_MCU_MAC_INT_2	(1 << 18)
    353       1.1  nonaka #define RT2860_MCU_MAC_INT_1	(1 << 17)
    354       1.1  nonaka #define RT2860_MCU_MAC_INT_0	(1 << 16)
    355       1.1  nonaka #define RT2860_DTX0_INT		(1 << 11)
    356       1.1  nonaka #define RT2860_DTX1_INT		(1 << 10)
    357       1.1  nonaka #define RT2860_DTX2_INT		(1 <<  9)
    358       1.1  nonaka #define RT2860_DRX0_INT		(1 <<  8)
    359       1.1  nonaka #define RT2860_HCMD_INT		(1 <<  7)
    360       1.1  nonaka #define RT2860_N0TX_INT		(1 <<  6)
    361       1.1  nonaka #define RT2860_N1TX_INT		(1 <<  5)
    362       1.1  nonaka #define RT2860_BCNTX_INT	(1 <<  4)
    363       1.1  nonaka #define RT2860_MTX0_INT		(1 <<  3)
    364       1.1  nonaka #define RT2860_MTX1_INT		(1 <<  2)
    365       1.1  nonaka #define RT2860_MTX2_INT		(1 <<  1)
    366       1.1  nonaka #define RT2860_MRX0_INT		(1 <<  0)
    367       1.1  nonaka 
    368       1.1  nonaka /* possible flags for register TXRXQ_PCNT */
    369       1.1  nonaka #define RT2860_RX0Q_PCNT_MASK	0xff000000
    370       1.1  nonaka #define RT2860_TX2Q_PCNT_MASK	0x00ff0000
    371       1.1  nonaka #define RT2860_TX1Q_PCNT_MASK	0x0000ff00
    372       1.1  nonaka #define RT2860_TX0Q_PCNT_MASK	0x000000ff
    373       1.1  nonaka 
    374       1.1  nonaka /* possible flags for register CAP_CTRL */
    375  1.1.20.1   skrll #define RT2860_CAP_ADC_FEQ		(1U << 31)
    376  1.1.20.1   skrll #define RT2860_CAP_START		(1U << 30)
    377  1.1.20.1   skrll #define RT2860_MAN_TRIG			(1U << 29)
    378       1.1  nonaka #define RT2860_TRIG_OFFSET_SHIFT	16
    379       1.1  nonaka #define RT2860_START_ADDR_SHIFT		0
    380       1.1  nonaka 
    381       1.1  nonaka /* possible flags for register RF_CSR_CFG */
    382       1.1  nonaka #define RT3070_RF_KICK		(1 << 17)
    383       1.1  nonaka #define RT3070_RF_WRITE		(1 << 16)
    384       1.1  nonaka 
    385       1.1  nonaka /* possible flags for register EFUSE_CTRL */
    386  1.1.20.1   skrll #define RT3070_SEL_EFUSE	(1U << 31)
    387  1.1.20.1   skrll #define RT3070_EFSROM_KICK	(1U << 30)
    388       1.1  nonaka #define RT3070_EFSROM_AIN_MASK	0x03ff0000
    389       1.1  nonaka #define RT3070_EFSROM_AIN_SHIFT	16
    390       1.1  nonaka #define RT3070_EFSROM_MODE_MASK	0x000000c0
    391       1.1  nonaka #define RT3070_EFUSE_AOUT_MASK	0x0000003f
    392       1.1  nonaka 
    393  1.1.20.1   skrll /* possible flag for register DEBUG_INDEX */
    394  1.1.20.1   skrll #define RT5592_SEL_XTAL		(1U << 31)
    395  1.1.20.1   skrll 
    396       1.1  nonaka /* possible flags for register MAC_SYS_CTRL */
    397       1.1  nonaka #define RT2860_RX_TS_EN		(1 << 7)
    398       1.1  nonaka #define RT2860_WLAN_HALT_EN	(1 << 6)
    399       1.1  nonaka #define RT2860_PBF_LOOP_EN	(1 << 5)
    400       1.1  nonaka #define RT2860_CONT_TX_TEST	(1 << 4)
    401       1.1  nonaka #define RT2860_MAC_RX_EN	(1 << 3)
    402       1.1  nonaka #define RT2860_MAC_TX_EN	(1 << 2)
    403       1.1  nonaka #define RT2860_BBP_HRST		(1 << 1)
    404       1.1  nonaka #define RT2860_MAC_SRST		(1 << 0)
    405       1.1  nonaka 
    406       1.1  nonaka /* possible flags for register MAC_BSSID_DW1 */
    407       1.1  nonaka #define RT2860_MULTI_BCN_NUM_SHIFT	18
    408       1.1  nonaka #define RT2860_MULTI_BSSID_MODE_SHIFT	16
    409       1.1  nonaka 
    410       1.1  nonaka /* possible flags for register MAX_LEN_CFG */
    411       1.1  nonaka #define RT2860_MIN_MPDU_LEN_SHIFT	16
    412       1.1  nonaka #define RT2860_MAX_PSDU_LEN_SHIFT	12
    413       1.1  nonaka #define RT2860_MAX_PSDU_LEN8K		0
    414       1.1  nonaka #define RT2860_MAX_PSDU_LEN16K		1
    415       1.1  nonaka #define RT2860_MAX_PSDU_LEN32K		2
    416       1.1  nonaka #define RT2860_MAX_PSDU_LEN64K		3
    417       1.1  nonaka #define RT2860_MAX_MPDU_LEN_SHIFT	0
    418       1.1  nonaka 
    419       1.1  nonaka /* possible flags for registers BBP_CSR_CFG/H2M_BBPAGENT */
    420       1.1  nonaka #define RT2860_BBP_RW_PARALLEL		(1 << 19)
    421       1.1  nonaka #define RT2860_BBP_PAR_DUR_112_5	(1 << 18)
    422       1.1  nonaka #define RT2860_BBP_CSR_KICK		(1 << 17)
    423       1.1  nonaka #define RT2860_BBP_CSR_READ		(1 << 16)
    424       1.1  nonaka #define RT2860_BBP_ADDR_SHIFT		8
    425       1.1  nonaka #define RT2860_BBP_DATA_SHIFT		0
    426       1.1  nonaka 
    427       1.1  nonaka /* possible flags for register RF_CSR_CFG0 */
    428  1.1.20.1   skrll #define RT2860_RF_REG_CTRL		(1U << 31)
    429  1.1.20.1   skrll #define RT2860_RF_LE_SEL1		(1U << 30)
    430  1.1.20.1   skrll #define RT2860_RF_LE_STBY		(1U << 29)
    431       1.1  nonaka #define RT2860_RF_REG_WIDTH_SHIFT	24
    432       1.1  nonaka #define RT2860_RF_REG_0_SHIFT		0
    433       1.1  nonaka 
    434       1.1  nonaka /* possible flags for register RF_CSR_CFG1 */
    435       1.1  nonaka #define RT2860_RF_DUR_5		(1 << 24)
    436       1.1  nonaka #define RT2860_RF_REG_1_SHIFT	0
    437       1.1  nonaka 
    438       1.1  nonaka /* possible flags for register LED_CFG */
    439       1.1  nonaka #define RT2860_LED_POL			(1 << 30)
    440       1.1  nonaka #define RT2860_Y_LED_MODE_SHIFT		28
    441       1.1  nonaka #define RT2860_G_LED_MODE_SHIFT		26
    442       1.1  nonaka #define RT2860_R_LED_MODE_SHIFT		24
    443       1.1  nonaka #define RT2860_LED_MODE_OFF		0
    444       1.1  nonaka #define RT2860_LED_MODE_BLINK_TX	1
    445       1.1  nonaka #define RT2860_LED_MODE_SLOW_BLINK	2
    446       1.1  nonaka #define RT2860_LED_MODE_ON		3
    447       1.1  nonaka #define RT2860_SLOW_BLK_TIME_SHIFT	16
    448       1.1  nonaka #define RT2860_LED_OFF_TIME_SHIFT	8
    449       1.1  nonaka #define RT2860_LED_ON_TIME_SHIFT	0
    450       1.1  nonaka 
    451       1.1  nonaka /* possible flags for register XIFS_TIME_CFG */
    452       1.1  nonaka #define RT2860_BB_RXEND_EN		(1 << 29)
    453       1.1  nonaka #define RT2860_EIFS_TIME_SHIFT		20
    454       1.1  nonaka #define RT2860_OFDM_XIFS_TIME_SHIFT	16
    455       1.1  nonaka #define RT2860_OFDM_SIFS_TIME_SHIFT	8
    456       1.1  nonaka #define RT2860_CCK_SIFS_TIME_SHIFT	0
    457       1.1  nonaka 
    458       1.1  nonaka /* possible flags for register BKOFF_SLOT_CFG */
    459       1.1  nonaka #define RT2860_CC_DELAY_TIME_SHIFT	8
    460       1.1  nonaka #define RT2860_SLOT_TIME		0
    461       1.1  nonaka 
    462       1.1  nonaka /* possible flags for register NAV_TIME_CFG */
    463  1.1.20.1   skrll #define RT2860_NAV_UPD			(1U << 31)
    464       1.1  nonaka #define RT2860_NAV_UPD_VAL_SHIFT	16
    465  1.1.20.1   skrll #define RT2860_NAV_CLR_EN		(1U << 15)
    466       1.1  nonaka #define RT2860_NAV_TIMER_SHIFT		0
    467       1.1  nonaka 
    468       1.1  nonaka /* possible flags for register CH_TIME_CFG */
    469       1.1  nonaka #define RT2860_EIFS_AS_CH_BUSY	(1 << 4)
    470       1.1  nonaka #define RT2860_NAV_AS_CH_BUSY	(1 << 3)
    471       1.1  nonaka #define RT2860_RX_AS_CH_BUSY	(1 << 2)
    472       1.1  nonaka #define RT2860_TX_AS_CH_BUSY	(1 << 1)
    473       1.1  nonaka #define RT2860_CH_STA_TIMER_EN	(1 << 0)
    474       1.1  nonaka 
    475       1.1  nonaka /* possible values for register BCN_TIME_CFG */
    476       1.1  nonaka #define RT2860_TSF_INS_COMP_SHIFT	24
    477       1.1  nonaka #define RT2860_BCN_TX_EN		(1 << 20)
    478       1.1  nonaka #define RT2860_TBTT_TIMER_EN		(1 << 19)
    479       1.1  nonaka #define RT2860_TSF_SYNC_MODE_SHIFT	17
    480       1.1  nonaka #define RT2860_TSF_SYNC_MODE_DIS	0
    481       1.1  nonaka #define RT2860_TSF_SYNC_MODE_STA	1
    482       1.1  nonaka #define RT2860_TSF_SYNC_MODE_IBSS	2
    483       1.1  nonaka #define RT2860_TSF_SYNC_MODE_HOSTAP	3
    484       1.1  nonaka #define RT2860_TSF_TIMER_EN		(1 << 16)
    485       1.1  nonaka #define RT2860_BCN_INTVAL_SHIFT		0
    486       1.1  nonaka 
    487       1.1  nonaka /* possible flags for register TBTT_SYNC_CFG */
    488       1.1  nonaka #define RT2860_BCN_CWMIN_SHIFT		20
    489       1.1  nonaka #define RT2860_BCN_AIFSN_SHIFT		16
    490       1.1  nonaka #define RT2860_BCN_EXP_WIN_SHIFT	8
    491       1.1  nonaka #define RT2860_TBTT_ADJUST_SHIFT	0
    492       1.1  nonaka 
    493       1.1  nonaka /* possible flags for register INT_TIMER_CFG */
    494       1.1  nonaka #define RT2860_GP_TIMER_SHIFT		16
    495       1.1  nonaka #define RT2860_PRE_TBTT_TIMER_SHIFT	0
    496       1.1  nonaka 
    497       1.1  nonaka /* possible flags for register INT_TIMER_EN */
    498       1.1  nonaka #define RT2860_GP_TIMER_EN	(1 << 1)
    499       1.1  nonaka #define RT2860_PRE_TBTT_INT_EN	(1 << 0)
    500       1.1  nonaka 
    501       1.1  nonaka /* possible flags for register MAC_STATUS_REG */
    502       1.1  nonaka #define RT2860_RX_STATUS_BUSY	(1 << 1)
    503       1.1  nonaka #define RT2860_TX_STATUS_BUSY	(1 << 0)
    504       1.1  nonaka 
    505       1.1  nonaka /* possible flags for register PWR_PIN_CFG */
    506       1.1  nonaka #define RT2860_IO_ADDA_PD	(1 << 3)
    507       1.1  nonaka #define RT2860_IO_PLL_PD	(1 << 2)
    508       1.1  nonaka #define RT2860_IO_RA_PE		(1 << 1)
    509       1.1  nonaka #define RT2860_IO_RF_PE		(1 << 0)
    510       1.1  nonaka 
    511       1.1  nonaka /* possible flags for register AUTO_WAKEUP_CFG */
    512       1.1  nonaka #define RT2860_AUTO_WAKEUP_EN		(1 << 15)
    513       1.1  nonaka #define RT2860_SLEEP_TBTT_NUM_SHIFT	8
    514       1.1  nonaka #define RT2860_WAKEUP_LEAD_TIME_SHIFT	0
    515       1.1  nonaka 
    516       1.1  nonaka /* possible flags for register TX_PIN_CFG */
    517  1.1.20.1   skrll #define RT3593_LNA_PE_G2_POL	(1U << 31)
    518  1.1.20.1   skrll #define RT3593_LNA_PE_A2_POL	(1U << 30)
    519  1.1.20.1   skrll #define RT3593_LNA_PE_G2_EN	(1U << 29)
    520  1.1.20.1   skrll #define RT3593_LNA_PE_A2_EN	(1U << 28)
    521       1.1  nonaka #define RT3593_LNA_PE2_EN	(RT3593_LNA_PE_A2_EN | RT3593_LNA_PE_G2_EN)
    522  1.1.20.1   skrll #define RT3593_PA_PE_G2_POL	(1U << 27)
    523  1.1.20.1   skrll #define RT3593_PA_PE_A2_POL	(1U << 26)
    524  1.1.20.1   skrll #define RT3593_PA_PE_G2_EN	(1U << 25)
    525  1.1.20.1   skrll #define RT3593_PA_PE_A2_EN	(1U << 24)
    526  1.1.20.1   skrll #define RT2860_TRSW_POL		(1U << 19)
    527  1.1.20.1   skrll #define RT2860_TRSW_EN		(1U << 18)
    528  1.1.20.1   skrll #define RT2860_RFTR_POL		(1U << 17)
    529  1.1.20.1   skrll #define RT2860_RFTR_EN		(1U << 16)
    530  1.1.20.1   skrll #define RT2860_LNA_PE_G1_POL	(1U << 15)
    531  1.1.20.1   skrll #define RT2860_LNA_PE_A1_POL	(1U << 14)
    532  1.1.20.1   skrll #define RT2860_LNA_PE_G0_POL	(1U << 13)
    533  1.1.20.1   skrll #define RT2860_LNA_PE_A0_POL	(1U << 12)
    534  1.1.20.1   skrll #define RT2860_LNA_PE_G1_EN	(1U << 11)
    535  1.1.20.1   skrll #define RT2860_LNA_PE_A1_EN	(1U << 10)
    536       1.1  nonaka #define RT2860_LNA_PE1_EN	(RT2860_LNA_PE_A1_EN | RT2860_LNA_PE_G1_EN)
    537  1.1.20.1   skrll #define RT2860_LNA_PE_G0_EN	(1U <<  9)
    538  1.1.20.1   skrll #define RT2860_LNA_PE_A0_EN	(1U <<  8)
    539       1.1  nonaka #define RT2860_LNA_PE0_EN	(RT2860_LNA_PE_A0_EN | RT2860_LNA_PE_G0_EN)
    540  1.1.20.1   skrll #define RT2860_PA_PE_G1_POL	(1U <<  7)
    541  1.1.20.1   skrll #define RT2860_PA_PE_A1_POL	(1U <<  6)
    542  1.1.20.1   skrll #define RT2860_PA_PE_G0_POL	(1U <<  5)
    543  1.1.20.1   skrll #define RT2860_PA_PE_A0_POL	(1U <<  4)
    544  1.1.20.1   skrll #define RT2860_PA_PE_G1_EN	(1U <<  3)
    545  1.1.20.1   skrll #define RT2860_PA_PE_A1_EN	(1U <<  2)
    546  1.1.20.1   skrll #define RT2860_PA_PE_G0_EN	(1U <<  1)
    547  1.1.20.1   skrll #define RT2860_PA_PE_A0_EN	(1U <<  0)
    548       1.1  nonaka 
    549       1.1  nonaka /* possible flags for register TX_BAND_CFG */
    550       1.1  nonaka #define RT2860_5G_BAND_SEL_N	(1 << 2)
    551       1.1  nonaka #define RT2860_5G_BAND_SEL_P	(1 << 1)
    552       1.1  nonaka #define RT2860_TX_BAND_SEL	(1 << 0)
    553       1.1  nonaka 
    554       1.1  nonaka /* possible flags for register TX_SW_CFG0 */
    555       1.1  nonaka #define RT2860_DLY_RFTR_EN_SHIFT	24
    556       1.1  nonaka #define RT2860_DLY_TRSW_EN_SHIFT	16
    557       1.1  nonaka #define RT2860_DLY_PAPE_EN_SHIFT	8
    558       1.1  nonaka #define RT2860_DLY_TXPE_EN_SHIFT	0
    559       1.1  nonaka 
    560       1.1  nonaka /* possible flags for register TX_SW_CFG1 */
    561       1.1  nonaka #define RT2860_DLY_RFTR_DIS_SHIFT	16
    562       1.1  nonaka #define RT2860_DLY_TRSW_DIS_SHIFT	8
    563       1.1  nonaka #define RT2860_DLY_PAPE_DIS SHIFT	0
    564       1.1  nonaka 
    565       1.1  nonaka /* possible flags for register TX_SW_CFG2 */
    566       1.1  nonaka #define RT2860_DLY_LNA_EN_SHIFT		24
    567       1.1  nonaka #define RT2860_DLY_LNA_DIS_SHIFT	16
    568       1.1  nonaka #define RT2860_DLY_DAC_EN_SHIFT		8
    569       1.1  nonaka #define RT2860_DLY_DAC_DIS_SHIFT	0
    570       1.1  nonaka 
    571       1.1  nonaka /* possible flags for register TXOP_THRES_CFG */
    572       1.1  nonaka #define RT2860_TXOP_REM_THRES_SHIFT	24
    573       1.1  nonaka #define RT2860_CF_END_THRES_SHIFT	16
    574       1.1  nonaka #define RT2860_RDG_IN_THRES		8
    575       1.1  nonaka #define RT2860_RDG_OUT_THRES		0
    576       1.1  nonaka 
    577       1.1  nonaka /* possible flags for register TXOP_CTRL_CFG */
    578       1.1  nonaka #define RT2860_EXT_CW_MIN_SHIFT		16
    579       1.1  nonaka #define RT2860_EXT_CCA_DLY_SHIFT	8
    580       1.1  nonaka #define RT2860_EXT_CCA_EN		(1 << 7)
    581       1.1  nonaka #define RT2860_LSIG_TXOP_EN		(1 << 6)
    582       1.1  nonaka #define RT2860_TXOP_TRUN_EN_MIMOPS	(1 << 4)
    583       1.1  nonaka #define RT2860_TXOP_TRUN_EN_TXOP	(1 << 3)
    584       1.1  nonaka #define RT2860_TXOP_TRUN_EN_RATE	(1 << 2)
    585       1.1  nonaka #define RT2860_TXOP_TRUN_EN_AC		(1 << 1)
    586       1.1  nonaka #define RT2860_TXOP_TRUN_EN_TIMEOUT	(1 << 0)
    587       1.1  nonaka 
    588       1.1  nonaka /* possible flags for register TX_RTS_CFG */
    589       1.1  nonaka #define RT2860_RTS_FBK_EN		(1 << 24)
    590       1.1  nonaka #define RT2860_RTS_THRES_SHIFT		8
    591       1.1  nonaka #define RT2860_RTS_RTY_LIMIT_SHIFT	0
    592       1.1  nonaka 
    593       1.1  nonaka /* possible flags for register TX_TIMEOUT_CFG */
    594       1.1  nonaka #define RT2860_TXOP_TIMEOUT_SHIFT	16
    595       1.1  nonaka #define RT2860_RX_ACK_TIMEOUT_SHIFT	8
    596       1.1  nonaka #define RT2860_MPDU_LIFE_TIME_SHIFT	4
    597       1.1  nonaka 
    598       1.1  nonaka /* possible flags for register TX_RTY_CFG */
    599       1.1  nonaka #define RT2860_TX_AUTOFB_EN		(1 << 30)
    600       1.1  nonaka #define RT2860_AGG_RTY_MODE_TIMER	(1 << 29)
    601       1.1  nonaka #define RT2860_NAG_RTY_MODE_TIMER	(1 << 28)
    602       1.1  nonaka #define RT2860_LONG_RTY_THRES_SHIFT	16
    603       1.1  nonaka #define RT2860_LONG_RTY_LIMIT_SHIFT	8
    604       1.1  nonaka #define RT2860_SHORT_RTY_LIMIT_SHIFT	0
    605       1.1  nonaka 
    606       1.1  nonaka /* possible flags for register TX_LINK_CFG */
    607       1.1  nonaka #define RT2860_REMOTE_MFS_SHIFT		24
    608       1.1  nonaka #define RT2860_REMOTE_MFB_SHIFT		16
    609       1.1  nonaka #define RT2860_TX_CFACK_EN		(1 << 12)
    610       1.1  nonaka #define RT2860_TX_RDG_EN		(1 << 11)
    611       1.1  nonaka #define RT2860_TX_MRQ_EN		(1 << 10)
    612       1.1  nonaka #define RT2860_REMOTE_UMFS_EN		(1 <<  9)
    613       1.1  nonaka #define RT2860_TX_MFB_EN		(1 <<  8)
    614       1.1  nonaka #define RT2860_REMOTE_MFB_LT_SHIFT	0
    615       1.1  nonaka 
    616       1.1  nonaka /* possible flags for registers *_PROT_CFG */
    617       1.1  nonaka #define RT2860_RTSTH_EN			(1 << 26)
    618       1.1  nonaka #define RT2860_TXOP_ALLOW_GF40		(1 << 25)
    619       1.1  nonaka #define RT2860_TXOP_ALLOW_GF20		(1 << 24)
    620       1.1  nonaka #define RT2860_TXOP_ALLOW_MM40		(1 << 23)
    621       1.1  nonaka #define RT2860_TXOP_ALLOW_MM20		(1 << 22)
    622       1.1  nonaka #define RT2860_TXOP_ALLOW_OFDM		(1 << 21)
    623       1.1  nonaka #define RT2860_TXOP_ALLOW_CCK		(1 << 20)
    624       1.1  nonaka #define RT2860_TXOP_ALLOW_ALL		(0x3f << 20)
    625       1.1  nonaka #define RT2860_PROT_NAV_SHORT		(1 << 18)
    626       1.1  nonaka #define RT2860_PROT_NAV_LONG		(2 << 18)
    627       1.1  nonaka #define RT2860_PROT_CTRL_RTS_CTS	(1 << 16)
    628       1.1  nonaka #define RT2860_PROT_CTRL_CTS		(2 << 16)
    629       1.1  nonaka 
    630       1.1  nonaka /* possible flags for registers EXP_{CTS,ACK}_TIME */
    631       1.1  nonaka #define RT2860_EXP_OFDM_TIME_SHIFT	16
    632       1.1  nonaka #define RT2860_EXP_CCK_TIME_SHIFT	0
    633       1.1  nonaka 
    634       1.1  nonaka /* possible flags for register RX_FILTR_CFG */
    635       1.1  nonaka #define RT2860_DROP_CTRL_RSV	(1 << 16)
    636       1.1  nonaka #define RT2860_DROP_BAR		(1 << 15)
    637       1.1  nonaka #define RT2860_DROP_BA		(1 << 14)
    638       1.1  nonaka #define RT2860_DROP_PSPOLL	(1 << 13)
    639       1.1  nonaka #define RT2860_DROP_RTS		(1 << 12)
    640       1.1  nonaka #define RT2860_DROP_CTS		(1 << 11)
    641       1.1  nonaka #define RT2860_DROP_ACK		(1 << 10)
    642       1.1  nonaka #define RT2860_DROP_CFEND	(1 <<  9)
    643       1.1  nonaka #define RT2860_DROP_CFACK	(1 <<  8)
    644       1.1  nonaka #define RT2860_DROP_DUPL	(1 <<  7)
    645       1.1  nonaka #define RT2860_DROP_BC		(1 <<  6)
    646       1.1  nonaka #define RT2860_DROP_MC		(1 <<  5)
    647       1.1  nonaka #define RT2860_DROP_VER_ERR	(1 <<  4)
    648       1.1  nonaka #define RT2860_DROP_NOT_MYBSS	(1 <<  3)
    649       1.1  nonaka #define RT2860_DROP_UC_NOME	(1 <<  2)
    650       1.1  nonaka #define RT2860_DROP_PHY_ERR	(1 <<  1)
    651       1.1  nonaka #define RT2860_DROP_CRC_ERR	(1 <<  0)
    652       1.1  nonaka 
    653       1.1  nonaka /* possible flags for register AUTO_RSP_CFG */
    654       1.1  nonaka #define RT2860_CTRL_PWR_BIT	(1 << 7)
    655       1.1  nonaka #define RT2860_BAC_ACK_POLICY	(1 << 6)
    656       1.1  nonaka #define RT2860_CCK_SHORT_EN	(1 << 4)
    657       1.1  nonaka #define RT2860_CTS_40M_REF_EN	(1 << 3)
    658       1.1  nonaka #define RT2860_CTS_40M_MODE_EN	(1 << 2)
    659       1.1  nonaka #define RT2860_BAC_ACKPOLICY_EN	(1 << 1)
    660       1.1  nonaka #define RT2860_AUTO_RSP_EN	(1 << 0)
    661       1.1  nonaka 
    662       1.1  nonaka /* possible flags for register SIFS_COST_CFG */
    663       1.1  nonaka #define RT2860_OFDM_SIFS_COST_SHIFT	8
    664       1.1  nonaka #define RT2860_CCK_SIFS_COST_SHIFT	0
    665       1.1  nonaka 
    666       1.1  nonaka /* possible flags for register TXOP_HLDR_ET */
    667       1.1  nonaka #define RT2860_TXOP_ETM1_EN		(1 << 25)
    668       1.1  nonaka #define RT2860_TXOP_ETM0_EN		(1 << 24)
    669       1.1  nonaka #define RT2860_TXOP_ETM_THRES_SHIFT	16
    670       1.1  nonaka #define RT2860_TXOP_ETO_EN		(1 <<  8)
    671       1.1  nonaka #define RT2860_TXOP_ETO_THRES_SHIFT	1
    672       1.1  nonaka #define RT2860_PER_RX_RST_EN		(1 <<  0)
    673       1.1  nonaka 
    674       1.1  nonaka /* possible flags for register TX_STAT_FIFO */
    675       1.1  nonaka #define RT2860_TXQ_MCS_SHIFT	16
    676       1.1  nonaka #define RT2860_TXQ_WCID_SHIFT	8
    677       1.1  nonaka #define RT2860_TXQ_ACKREQ	(1 << 7)
    678       1.1  nonaka #define RT2860_TXQ_AGG		(1 << 6)
    679       1.1  nonaka #define RT2860_TXQ_OK		(1 << 5)
    680       1.1  nonaka #define RT2860_TXQ_PID_SHIFT	1
    681       1.1  nonaka #define RT2860_TXQ_VLD		(1 << 0)
    682       1.1  nonaka 
    683       1.1  nonaka /* possible flags for register WCID_ATTR */
    684       1.1  nonaka #define RT2860_MODE_NOSEC	0
    685       1.1  nonaka #define RT2860_MODE_WEP40	1
    686       1.1  nonaka #define RT2860_MODE_WEP104	2
    687       1.1  nonaka #define RT2860_MODE_TKIP	3
    688       1.1  nonaka #define RT2860_MODE_AES_CCMP	4
    689       1.1  nonaka #define RT2860_MODE_CKIP40	5
    690       1.1  nonaka #define RT2860_MODE_CKIP104	6
    691       1.1  nonaka #define RT2860_MODE_CKIP128	7
    692       1.1  nonaka #define RT2860_RX_PKEY_EN	(1 << 0)
    693       1.1  nonaka 
    694       1.1  nonaka /* possible flags for register H2M_MAILBOX */
    695       1.1  nonaka #define RT2860_H2M_BUSY		(1 << 24)
    696       1.1  nonaka #define RT2860_TOKEN_NO_INTR	0xff
    697       1.1  nonaka 
    698       1.1  nonaka 
    699       1.1  nonaka /* possible flags for MCU command RT2860_MCU_CMD_LEDS */
    700       1.1  nonaka #define RT2860_LED_RADIO	(1 << 13)
    701       1.1  nonaka #define RT2860_LED_LINK_2GHZ	(1 << 14)
    702       1.1  nonaka #define RT2860_LED_LINK_5GHZ	(1 << 15)
    703       1.1  nonaka 
    704       1.1  nonaka 
    705       1.1  nonaka /* possible flags for RT3020 RF register 1 */
    706       1.1  nonaka #define RT3070_RF_BLOCK	(1 << 0)
    707  1.1.20.1   skrll #define RT3070_PLL_PD	(1 << 1)
    708       1.1  nonaka #define RT3070_RX0_PD	(1 << 2)
    709       1.1  nonaka #define RT3070_TX0_PD	(1 << 3)
    710       1.1  nonaka #define RT3070_RX1_PD	(1 << 4)
    711       1.1  nonaka #define RT3070_TX1_PD	(1 << 5)
    712       1.1  nonaka #define RT3070_RX2_PD	(1 << 6)
    713       1.1  nonaka #define RT3070_TX2_PD	(1 << 7)
    714       1.1  nonaka 
    715       1.1  nonaka /* possible flags for RT3020 RF register 7 */
    716       1.1  nonaka #define RT3070_TUNE	(1 << 0)
    717       1.1  nonaka 
    718       1.1  nonaka /* possible flags for RT3020 RF register 15 */
    719       1.1  nonaka #define RT3070_TX_LO2	(1 << 3)
    720       1.1  nonaka 
    721       1.1  nonaka /* possible flags for RT3020 RF register 17 */
    722       1.1  nonaka #define RT3070_TX_LO1	(1 << 3)
    723       1.1  nonaka 
    724       1.1  nonaka /* possible flags for RT3020 RF register 20 */
    725       1.1  nonaka #define RT3070_RX_LO1	(1 << 3)
    726       1.1  nonaka 
    727       1.1  nonaka /* possible flags for RT3020 RF register 21 */
    728       1.1  nonaka #define RT3070_RX_LO2	(1 << 3)
    729       1.1  nonaka #define RT3070_RX_CTB	(1 << 7)
    730       1.1  nonaka 
    731       1.1  nonaka /* possible flags for RT3020 RF register 22 */
    732       1.1  nonaka #define RT3070_BB_LOOPBACK	(1 << 0)
    733       1.1  nonaka 
    734       1.1  nonaka /* possible flags for RT3053 RF register 1 */
    735       1.1  nonaka #define RT3593_VCO	(1 << 0)
    736       1.1  nonaka 
    737       1.1  nonaka /* possible flags for RT3053 RF register 2 */
    738       1.1  nonaka #define RT3593_RESCAL	(1 << 7)
    739       1.1  nonaka 
    740       1.1  nonaka /* possible flags for RT3053 RF register 3 */
    741       1.1  nonaka #define RT3593_VCOCAL	(1 << 7)
    742       1.1  nonaka 
    743       1.1  nonaka /* possible flags for RT3053 RF register 6 */
    744       1.1  nonaka #define RT3593_VCO_IC	(1 << 6)
    745       1.1  nonaka 
    746  1.1.20.1   skrll /* possible flags for RT3053 RF register 18 */
    747  1.1.20.1   skrll #define RT3593_AUTOTUNE_BYPASS	(1 << 6)
    748  1.1.20.1   skrll 
    749       1.1  nonaka /* possible flags for RT3053 RF register 20 */
    750       1.1  nonaka #define RT3593_LDO_PLL_VC_MASK	0x0e
    751       1.1  nonaka #define RT3593_LDO_RF_VC_MASK	0xe0
    752       1.1  nonaka 
    753       1.1  nonaka /* possible flags for RT3053 RF register 22 */
    754       1.1  nonaka #define RT3593_CP_IC_MASK	0xe0
    755       1.1  nonaka #define RT3593_CP_IC_SHIFT	5
    756       1.1  nonaka 
    757  1.1.20.1   skrll /* possible flags for RT5390 RF register 38. */
    758  1.1.20.1   skrll #define RT5390_RX_LO1	(1 << 5)
    759  1.1.20.1   skrll 
    760  1.1.20.1   skrll /* possible flags for RT5390 RF register 39. */
    761  1.1.20.1   skrll #define RT5390_RX_LO2	(1 << 7)
    762  1.1.20.1   skrll 
    763       1.1  nonaka /* possible flags for RT3053 RF register 46 */
    764       1.1  nonaka #define RT3593_RX_CTB	(1 << 5)
    765       1.1  nonaka 
    766  1.1.20.1   skrll /* possible flags for RT3053 RF register 50 */
    767  1.1.20.1   skrll #define RT3593_TX_LO2	(1 << 4)
    768  1.1.20.1   skrll 
    769  1.1.20.1   skrll /* possible flags for RT3053 RF register 51 */
    770  1.1.20.1   skrll #define RT3593_TX_LO1	(1 << 4)
    771  1.1.20.1   skrll 
    772  1.1.20.1   skrll /* Possible flags for RT5390 BBP register 4. */
    773  1.1.20.1   skrll #define RT5390_MAC_IF_CTRL	(1 << 6)
    774  1.1.20.1   skrll 
    775  1.1.20.1   skrll /* possible flags for RT5390 BBP register 105. */
    776  1.1.20.1   skrll #define RT5390_MLD			(1 << 2)
    777  1.1.20.1   skrll #define RT5390_EN_SIG_MODULATION	(1 << 3)
    778  1.1.20.1   skrll 
    779       1.1  nonaka #define RT3090_DEF_LNA	10
    780       1.1  nonaka 
    781       1.1  nonaka /* RT2860 TX descriptor */
    782       1.1  nonaka struct rt2860_txd {
    783       1.1  nonaka 	uint32_t	sdp0;		/* Segment Data Pointer 0 */
    784       1.1  nonaka 	uint16_t	sdl1;		/* Segment Data Length 1 */
    785       1.1  nonaka #define RT2860_TX_BURST	(1 << 15)
    786       1.1  nonaka #define RT2860_TX_LS1	(1 << 14)	/* SDP1 is the last segment */
    787       1.1  nonaka 
    788       1.1  nonaka 	uint16_t	sdl0;		/* Segment Data Length 0 */
    789       1.1  nonaka #define RT2860_TX_DDONE	(1 << 15)
    790       1.1  nonaka #define RT2860_TX_LS0	(1 << 14)	/* SDP0 is the last segment */
    791       1.1  nonaka 
    792       1.1  nonaka 	uint32_t	sdp1;		/* Segment Data Pointer 1 */
    793       1.1  nonaka 	uint8_t		reserved[3];
    794       1.1  nonaka 	uint8_t		flags;
    795       1.1  nonaka #define RT2860_TX_QSEL_SHIFT	1
    796       1.1  nonaka #define RT2860_TX_QSEL_MGMT	(0 << 1)
    797       1.1  nonaka #define RT2860_TX_QSEL_HCCA	(1 << 1)
    798       1.1  nonaka #define RT2860_TX_QSEL_EDCA	(2 << 1)
    799       1.1  nonaka #define RT2860_TX_WIV		(1 << 0)
    800       1.1  nonaka } __packed;
    801       1.1  nonaka 
    802       1.1  nonaka /* RT2870 TX descriptor */
    803       1.1  nonaka struct rt2870_txd {
    804       1.1  nonaka 	uint16_t	len;
    805       1.1  nonaka 	uint8_t		pad;
    806       1.1  nonaka 	uint8_t		flags;
    807       1.1  nonaka } __packed;
    808       1.1  nonaka 
    809       1.1  nonaka /* TX Wireless Information */
    810       1.1  nonaka struct rt2860_txwi {
    811       1.1  nonaka 	uint8_t		flags;
    812       1.1  nonaka #define RT2860_TX_MPDU_DSITY_SHIFT	5
    813       1.1  nonaka #define RT2860_TX_AMPDU			(1 << 4)
    814       1.1  nonaka #define RT2860_TX_TS			(1 << 3)
    815       1.1  nonaka #define RT2860_TX_CFACK			(1 << 2)
    816       1.1  nonaka #define RT2860_TX_MMPS			(1 << 1)
    817       1.1  nonaka #define RT2860_TX_FRAG			(1 << 0)
    818       1.1  nonaka 
    819       1.1  nonaka 	uint8_t		txop;
    820       1.1  nonaka #define RT2860_TX_TXOP_HT	0
    821       1.1  nonaka #define RT2860_TX_TXOP_PIFS	1
    822       1.1  nonaka #define RT2860_TX_TXOP_SIFS	2
    823       1.1  nonaka #define RT2860_TX_TXOP_BACKOFF	3
    824       1.1  nonaka 
    825       1.1  nonaka 	uint16_t	phy;
    826       1.1  nonaka #define RT2860_PHY_MODE		0xc000
    827       1.1  nonaka #define RT2860_PHY_CCK		(0 << 14)
    828       1.1  nonaka #define RT2860_PHY_OFDM		(1 << 14)
    829       1.1  nonaka #define RT2860_PHY_HT		(2 << 14)
    830       1.1  nonaka #define RT2860_PHY_HT_GF	(3 << 14)
    831       1.1  nonaka #define RT2860_PHY_SGI		(1 << 8)
    832       1.1  nonaka #define RT2860_PHY_BW40		(1 << 7)
    833       1.1  nonaka #define RT2860_PHY_MCS		0x7f
    834       1.1  nonaka #define RT2860_PHY_SHPRE	(1 << 3)
    835       1.1  nonaka 
    836       1.1  nonaka 	uint8_t		xflags;
    837       1.1  nonaka #define RT2860_TX_BAWINSIZE_SHIFT	2
    838       1.1  nonaka #define RT2860_TX_NSEQ			(1 << 1)
    839       1.1  nonaka #define RT2860_TX_ACK			(1 << 0)
    840       1.1  nonaka 
    841       1.1  nonaka 	uint8_t		wcid;	/* Wireless Client ID */
    842       1.1  nonaka 	uint16_t	len;
    843       1.1  nonaka #define RT2860_TX_PID_SHIFT	12
    844       1.1  nonaka 
    845       1.1  nonaka 	uint32_t	iv;
    846       1.1  nonaka 	uint32_t	eiv;
    847       1.1  nonaka } __packed;
    848       1.1  nonaka 
    849       1.1  nonaka /* RT2860 RX descriptor */
    850       1.1  nonaka struct rt2860_rxd {
    851       1.1  nonaka 	uint32_t	sdp0;
    852       1.1  nonaka 	uint16_t	sdl1;	/* unused */
    853       1.1  nonaka 	uint16_t	sdl0;
    854       1.1  nonaka #define RT2860_RX_DDONE	(1 << 15)
    855       1.1  nonaka #define RT2860_RX_LS0	(1 << 14)
    856       1.1  nonaka 
    857       1.1  nonaka 	uint32_t	sdp1;	/* unused */
    858       1.1  nonaka 	uint32_t	flags;
    859       1.1  nonaka #define RT2860_RX_DEC		(1 << 16)
    860       1.1  nonaka #define RT2860_RX_AMPDU		(1 << 15)
    861       1.1  nonaka #define RT2860_RX_L2PAD		(1 << 14)
    862       1.1  nonaka #define RT2860_RX_RSSI		(1 << 13)
    863       1.1  nonaka #define RT2860_RX_HTC		(1 << 12)
    864       1.1  nonaka #define RT2860_RX_AMSDU		(1 << 11)
    865       1.1  nonaka #define RT2860_RX_MICERR	(1 << 10)
    866       1.1  nonaka #define RT2860_RX_ICVERR	(1 <<  9)
    867       1.1  nonaka #define RT2860_RX_CRCERR	(1 <<  8)
    868       1.1  nonaka #define RT2860_RX_MYBSS		(1 <<  7)
    869       1.1  nonaka #define RT2860_RX_BC		(1 <<  6)
    870       1.1  nonaka #define RT2860_RX_MC		(1 <<  5)
    871       1.1  nonaka #define RT2860_RX_UC2ME		(1 <<  4)
    872       1.1  nonaka #define RT2860_RX_FRAG		(1 <<  3)
    873       1.1  nonaka #define RT2860_RX_NULL		(1 <<  2)
    874       1.1  nonaka #define RT2860_RX_DATA		(1 <<  1)
    875       1.1  nonaka #define RT2860_RX_BA		(1 <<  0)
    876       1.1  nonaka } __packed;
    877       1.1  nonaka 
    878       1.1  nonaka /* RT2870 RX descriptor */
    879       1.1  nonaka struct rt2870_rxd {
    880       1.1  nonaka 	/* single 32-bit field */
    881       1.1  nonaka 	uint32_t	flags;
    882       1.1  nonaka } __packed;
    883       1.1  nonaka 
    884       1.1  nonaka /* RX Wireless Information */
    885       1.1  nonaka struct rt2860_rxwi {
    886       1.1  nonaka 	uint8_t		wcid;
    887       1.1  nonaka 	uint8_t		keyidx;
    888       1.1  nonaka #define RT2860_RX_UDF_SHIFT	5
    889       1.1  nonaka #define RT2860_RX_BSS_IDX_SHIFT	2
    890       1.1  nonaka 
    891       1.1  nonaka 	uint16_t	len;
    892       1.1  nonaka #define RT2860_RX_TID_SHIFT	12
    893       1.1  nonaka 
    894       1.1  nonaka 	uint16_t	seq;
    895       1.1  nonaka 	uint16_t	phy;
    896       1.1  nonaka 	uint8_t		rssi[3];
    897       1.1  nonaka 	uint8_t		reserved1;
    898       1.1  nonaka 	uint8_t		snr[2];
    899       1.1  nonaka 	uint16_t	reserved2;
    900       1.1  nonaka } __packed;
    901       1.1  nonaka 
    902       1.1  nonaka 
    903       1.1  nonaka /* first DMA segment contains TXWI + 802.11 header + 32-bit padding */
    904       1.1  nonaka #define RT2860_TXWI_DMASZ			\
    905       1.1  nonaka 	(sizeof (struct rt2860_txwi) +		\
    906       1.1  nonaka 	 sizeof (struct ieee80211_htframe) +	\
    907       1.1  nonaka 	 sizeof (uint16_t))
    908       1.1  nonaka 
    909       1.1  nonaka #define RT2860_RF1	0
    910       1.1  nonaka #define RT2860_RF2	2
    911       1.1  nonaka #define RT2860_RF3	1
    912       1.1  nonaka #define RT2860_RF4	3
    913       1.1  nonaka 
    914       1.1  nonaka #define RT2860_RF_2820	1	/* 2T3R */
    915       1.1  nonaka #define RT2860_RF_2850	2	/* dual-band 2T3R */
    916       1.1  nonaka #define RT2860_RF_2720	3	/* 1T2R */
    917       1.1  nonaka #define RT2860_RF_2750	4	/* dual-band 1T2R */
    918       1.1  nonaka #define RT3070_RF_3020	5	/* 1T1R */
    919       1.1  nonaka #define RT3070_RF_2020	6	/* b/g */
    920       1.1  nonaka #define RT3070_RF_3021	7	/* 1T2R */
    921       1.1  nonaka #define RT3070_RF_3022	8	/* 2T2R */
    922       1.1  nonaka #define RT3070_RF_3052	9	/* dual-band 2T2R */
    923       1.1  nonaka #define RT3070_RF_3320	11	/* 1T1R */
    924       1.1  nonaka #define RT3070_RF_3053	13	/* dual-band 3T3R */
    925  1.1.20.1   skrll #define RT5592_RF_5592	0x000f	/* dual-band 2T2R */
    926  1.1.20.1   skrll #define RT5390_RF_5370	0x5370	/* 1T1R */
    927  1.1.20.1   skrll #define RT5390_RF_5372	0x5372	/* 2T2R */
    928       1.1  nonaka 
    929       1.1  nonaka /* USB commands for RT2870 only */
    930       1.1  nonaka #define RT2870_RESET		1
    931       1.1  nonaka #define RT2870_WRITE_2		2
    932       1.1  nonaka #define RT2870_WRITE_REGION_1	6
    933       1.1  nonaka #define RT2870_READ_REGION_1	7
    934       1.1  nonaka #define RT2870_EEPROM_READ	9
    935       1.1  nonaka 
    936       1.1  nonaka #define RT2860_EEPROM_DELAY	1	/* minimum hold time (microsecond) */
    937       1.1  nonaka 
    938       1.1  nonaka #define RT2860_EEPROM_VERSION		0x01
    939       1.1  nonaka #define RT2860_EEPROM_MAC01		0x02
    940       1.1  nonaka #define RT2860_EEPROM_MAC23		0x03
    941       1.1  nonaka #define RT2860_EEPROM_MAC45		0x04
    942       1.1  nonaka #define RT2860_EEPROM_PCIE_PSLEVEL	0x11
    943       1.1  nonaka #define RT2860_EEPROM_REV		0x12
    944       1.1  nonaka #define RT2860_EEPROM_ANTENNA		0x1a
    945       1.1  nonaka #define RT2860_EEPROM_CONFIG		0x1b
    946       1.1  nonaka #define RT2860_EEPROM_COUNTRY		0x1c
    947       1.1  nonaka #define RT2860_EEPROM_FREQ_LEDS		0x1d
    948       1.1  nonaka #define RT2860_EEPROM_LED1		0x1e
    949       1.1  nonaka #define RT2860_EEPROM_LED2		0x1f
    950       1.1  nonaka #define RT2860_EEPROM_LED3		0x20
    951       1.1  nonaka #define RT2860_EEPROM_LNA		0x22
    952       1.1  nonaka #define RT2860_EEPROM_RSSI1_2GHZ	0x23
    953       1.1  nonaka #define RT2860_EEPROM_RSSI2_2GHZ	0x24
    954       1.1  nonaka #define RT2860_EEPROM_RSSI1_5GHZ	0x25
    955       1.1  nonaka #define RT2860_EEPROM_RSSI2_5GHZ	0x26
    956       1.1  nonaka #define RT2860_EEPROM_DELTAPWR		0x28
    957       1.1  nonaka #define RT2860_EEPROM_PWR2GHZ_BASE1	0x29
    958       1.1  nonaka #define RT2860_EEPROM_PWR2GHZ_BASE2	0x30
    959       1.1  nonaka #define RT2860_EEPROM_TSSI1_2GHZ	0x37
    960       1.1  nonaka #define RT2860_EEPROM_TSSI2_2GHZ	0x38
    961       1.1  nonaka #define RT2860_EEPROM_TSSI3_2GHZ	0x39
    962       1.1  nonaka #define RT2860_EEPROM_TSSI4_2GHZ	0x3a
    963       1.1  nonaka #define RT2860_EEPROM_TSSI5_2GHZ	0x3b
    964       1.1  nonaka #define RT2860_EEPROM_PWR5GHZ_BASE1	0x3c
    965       1.1  nonaka #define RT2860_EEPROM_PWR5GHZ_BASE2	0x53
    966       1.1  nonaka #define RT2860_EEPROM_TSSI1_5GHZ	0x6a
    967       1.1  nonaka #define RT2860_EEPROM_TSSI2_5GHZ	0x6b
    968       1.1  nonaka #define RT2860_EEPROM_TSSI3_5GHZ	0x6c
    969       1.1  nonaka #define RT2860_EEPROM_TSSI4_5GHZ	0x6d
    970       1.1  nonaka #define RT2860_EEPROM_TSSI5_5GHZ	0x6e
    971       1.1  nonaka #define RT2860_EEPROM_RPWR		0x6f
    972       1.1  nonaka #define RT2860_EEPROM_BBP_BASE		0x78
    973       1.1  nonaka #define RT3071_EEPROM_RF_BASE		0x82
    974       1.1  nonaka 
    975  1.1.20.1   skrll /* EEPROM registers for RT3593. */
    976  1.1.20.1   skrll #define RT3593_EEPROM_FREQ_LEDS		0x21
    977  1.1.20.1   skrll #define RT3593_EEPROM_FREQ		0x22
    978  1.1.20.1   skrll #define RT3593_EEPROM_LED1		0x22
    979  1.1.20.1   skrll #define RT3593_EEPROM_LED2		0x23
    980  1.1.20.1   skrll #define RT3593_EEPROM_LED3		0x24
    981  1.1.20.1   skrll #define RT3593_EEPROM_LNA		0x26
    982  1.1.20.1   skrll #define RT3593_EEPROM_LNA_5GHZ		0x27
    983  1.1.20.1   skrll #define RT3593_EEPROM_RSSI1_2GHZ	0x28
    984  1.1.20.1   skrll #define RT3593_EEPROM_RSSI2_2GHZ	0x29
    985  1.1.20.1   skrll #define RT3593_EEPROM_RSSI1_5GHZ	0x2a
    986  1.1.20.1   skrll #define RT3593_EEPROM_RSSI2_5GHZ	0x2b
    987  1.1.20.1   skrll #define RT3593_EEPROM_PWR2GHZ_BASE1	0x30
    988  1.1.20.1   skrll #define RT3593_EEPROM_PWR2GHZ_BASE2	0x37
    989  1.1.20.1   skrll #define RT3593_EEPROM_PWR2GHZ_BASE3	0x3e
    990  1.1.20.1   skrll #define RT3593_EEPROM_PWR5GHZ_BASE1	0x4b
    991  1.1.20.1   skrll #define RT3593_EEPROM_PWR5GHZ_BASE2	0x65
    992  1.1.20.1   skrll #define RT3593_EEPROM_PWR5GHZ_BASE3	0x7f
    993  1.1.20.1   skrll 
    994  1.1.20.1   skrll /*
    995  1.1.20.1   skrll  * EEPROM IQ calibration.
    996  1.1.20.1   skrll  */
    997  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_2GHZ			0x130
    998  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_2GHZ			0x131
    999  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_2GHZ			0x133
   1000  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_2GHZ			0x134
   1001  1.1.20.1   skrll #define RT5390_EEPROM_RF_IQ_COMPENSATION_CTL			0x13c
   1002  1.1.20.1   skrll #define RT5390_EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CTL		0x13d
   1003  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5GHZ		0x144
   1004  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5GHZ	0x145
   1005  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5GHZ	0x146
   1006  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5GHZ	0x147
   1007  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5GHZ	0x148
   1008  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5GHZ	0x149
   1009  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5GHZ		0x14a
   1010  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5GHZ	0x14b
   1011  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5GHZ	0x14c
   1012  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5GHZ	0x14d
   1013  1.1.20.1   skrll #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5GHZ	0x14e
   1014  1.1.20.1   skrll #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5GHZ	0x14f
   1015  1.1.20.1   skrll 
   1016       1.1  nonaka #define RT2860_RIDX_CCK1	 0
   1017       1.1  nonaka #define RT2860_RIDX_CCK11	 3
   1018       1.1  nonaka #define RT2860_RIDX_OFDM6	 4
   1019       1.1  nonaka #define RT2860_RIDX_MAX		11
   1020       1.1  nonaka static const struct rt2860_rate {
   1021       1.1  nonaka 	uint8_t		rate;
   1022       1.1  nonaka 	uint8_t		mcs;
   1023       1.1  nonaka 	enum		ieee80211_phytype phy;
   1024       1.1  nonaka 	uint8_t		ctl_ridx;
   1025       1.1  nonaka 	uint16_t	sp_ack_dur;
   1026       1.1  nonaka 	uint16_t	lp_ack_dur;
   1027       1.1  nonaka } rt2860_rates[] = {
   1028       1.1  nonaka 	{   2, 0, IEEE80211_T_DS,   0, 314, 314 },
   1029       1.1  nonaka 	{   4, 1, IEEE80211_T_DS,   1, 258, 162 },
   1030       1.1  nonaka 	{  11, 2, IEEE80211_T_DS,   2, 223, 127 },
   1031       1.1  nonaka 	{  22, 3, IEEE80211_T_DS,   3, 213, 117 },
   1032       1.1  nonaka 	{  12, 0, IEEE80211_T_OFDM, 4,  60,  60 },
   1033       1.1  nonaka 	{  18, 1, IEEE80211_T_OFDM, 4,  52,  52 },
   1034       1.1  nonaka 	{  24, 2, IEEE80211_T_OFDM, 6,  48,  48 },
   1035       1.1  nonaka 	{  36, 3, IEEE80211_T_OFDM, 6,  44,  44 },
   1036       1.1  nonaka 	{  48, 4, IEEE80211_T_OFDM, 8,  44,  44 },
   1037       1.1  nonaka 	{  72, 5, IEEE80211_T_OFDM, 8,  40,  40 },
   1038       1.1  nonaka 	{  96, 6, IEEE80211_T_OFDM, 8,  40,  40 },
   1039       1.1  nonaka 	{ 108, 7, IEEE80211_T_OFDM, 8,  40,  40 }
   1040       1.1  nonaka };
   1041       1.1  nonaka 
   1042       1.1  nonaka /*
   1043       1.1  nonaka  * Control and status registers access macros.
   1044       1.1  nonaka  */
   1045       1.1  nonaka #define RAL_READ(sc, reg)						\
   1046       1.1  nonaka 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
   1047       1.1  nonaka 
   1048       1.1  nonaka #define RAL_WRITE(sc, reg, val)						\
   1049       1.1  nonaka 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
   1050       1.1  nonaka 
   1051       1.1  nonaka #define RAL_BARRIER_WRITE(sc)						\
   1052       1.1  nonaka 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800,		\
   1053       1.1  nonaka 	    BUS_SPACE_BARRIER_WRITE)
   1054       1.1  nonaka 
   1055       1.1  nonaka #define RAL_BARRIER_READ_WRITE(sc)					\
   1056       1.1  nonaka 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800,		\
   1057       1.1  nonaka 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE)
   1058       1.1  nonaka 
   1059       1.1  nonaka #define RAL_WRITE_REGION_1(sc, offset, datap, count)			\
   1060       1.1  nonaka 	bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset),	\
   1061       1.1  nonaka 	    (datap), (count))
   1062       1.1  nonaka 
   1063       1.1  nonaka #define RAL_SET_REGION_4(sc, offset, val, count)			\
   1064       1.1  nonaka 	bus_space_set_region_4((sc)->sc_st, (sc)->sc_sh, (offset),	\
   1065       1.1  nonaka 	    (val), (count))
   1066       1.1  nonaka 
   1067       1.1  nonaka /*
   1068       1.1  nonaka  * EEPROM access macro.
   1069       1.1  nonaka  */
   1070       1.1  nonaka #define RT2860_EEPROM_CTL(sc, val) do {					\
   1071       1.1  nonaka 	RAL_WRITE((sc), RT2860_PCI_EECTRL, (val));			\
   1072       1.1  nonaka 	RAL_BARRIER_READ_WRITE((sc));					\
   1073       1.1  nonaka 	DELAY(RT2860_EEPROM_DELAY);					\
   1074       1.1  nonaka } while (/* CONSTCOND */0)
   1075       1.1  nonaka 
   1076       1.1  nonaka /*
   1077       1.1  nonaka  * Default values for MAC registers; values taken from the reference driver.
   1078       1.1  nonaka  */
   1079       1.1  nonaka #define RT2860_DEF_MAC					\
   1080       1.1  nonaka 	{ RT2860_BCN_OFFSET0,		0xf8f0e8e0 },	\
   1081       1.1  nonaka 	{ RT2860_LEGACY_BASIC_RATE,	0x0000013f },	\
   1082       1.1  nonaka 	{ RT2860_HT_BASIC_RATE,		0x00008003 },	\
   1083       1.1  nonaka 	{ RT2860_MAC_SYS_CTRL,		0x00000000 },	\
   1084       1.1  nonaka 	{ RT2860_BKOFF_SLOT_CFG,	0x00000209 },	\
   1085       1.1  nonaka 	{ RT2860_TX_SW_CFG0,		0x00000000 },	\
   1086       1.1  nonaka 	{ RT2860_TX_SW_CFG1,		0x00080606 },	\
   1087       1.1  nonaka 	{ RT2860_TX_LINK_CFG,		0x00001020 },	\
   1088       1.1  nonaka 	{ RT2860_TX_TIMEOUT_CFG,	0x000a2090 },	\
   1089       1.1  nonaka 	{ RT2860_LED_CFG,		0x7f031e46 },	\
   1090       1.1  nonaka 	{ RT2860_WMM_AIFSN_CFG,		0x00002273 },	\
   1091       1.1  nonaka 	{ RT2860_WMM_CWMIN_CFG,		0x00002344 },	\
   1092       1.1  nonaka 	{ RT2860_WMM_CWMAX_CFG,		0x000034aa },	\
   1093       1.1  nonaka 	{ RT2860_MAX_PCNT,		0x1f3fbf9f },	\
   1094       1.1  nonaka 	{ RT2860_TX_RTY_CFG,		0x47d01f0f },	\
   1095       1.1  nonaka 	{ RT2860_AUTO_RSP_CFG,		0x00000013 },	\
   1096       1.1  nonaka 	{ RT2860_CCK_PROT_CFG,		0x05740003 },	\
   1097       1.1  nonaka 	{ RT2860_OFDM_PROT_CFG,		0x05740003 },	\
   1098       1.1  nonaka 	{ RT2860_GF20_PROT_CFG,		0x01744004 },	\
   1099       1.1  nonaka 	{ RT2860_GF40_PROT_CFG,		0x03f44084 },	\
   1100       1.1  nonaka 	{ RT2860_MM20_PROT_CFG,		0x01744004 },	\
   1101       1.1  nonaka 	{ RT2860_MM40_PROT_CFG,		0x03f54084 },	\
   1102       1.1  nonaka 	{ RT2860_TXOP_CTRL_CFG,		0x0000583f },	\
   1103       1.1  nonaka 	{ RT2860_TXOP_HLDR_ET,		0x00000002 },	\
   1104       1.1  nonaka 	{ RT2860_TX_RTS_CFG,		0x00092b20 },	\
   1105       1.1  nonaka 	{ RT2860_EXP_ACK_TIME,		0x002400ca },	\
   1106       1.1  nonaka 	{ RT2860_XIFS_TIME_CFG,		0x33a41010 },	\
   1107       1.1  nonaka 	{ RT2860_PWR_PIN_CFG,		0x00000003 }
   1108       1.1  nonaka 
   1109       1.1  nonaka /* XXX only a few registers differ from above, try to merge? */
   1110       1.1  nonaka #define RT2870_DEF_MAC					\
   1111       1.1  nonaka 	{ RT2860_BCN_OFFSET0,		0xf8f0e8e0 },	\
   1112       1.1  nonaka 	{ RT2860_LEGACY_BASIC_RATE,	0x0000013f },	\
   1113       1.1  nonaka 	{ RT2860_HT_BASIC_RATE,		0x00008003 },	\
   1114       1.1  nonaka 	{ RT2860_MAC_SYS_CTRL,		0x00000000 },	\
   1115       1.1  nonaka 	{ RT2860_BKOFF_SLOT_CFG,	0x00000209 },	\
   1116       1.1  nonaka 	{ RT2860_TX_SW_CFG0,		0x00000000 },	\
   1117       1.1  nonaka 	{ RT2860_TX_SW_CFG1,		0x00080606 },	\
   1118       1.1  nonaka 	{ RT2860_TX_LINK_CFG,		0x00001020 },	\
   1119       1.1  nonaka 	{ RT2860_TX_TIMEOUT_CFG,	0x000a2090 },	\
   1120       1.1  nonaka 	{ RT2860_LED_CFG,		0x7f031e46 },	\
   1121       1.1  nonaka 	{ RT2860_WMM_AIFSN_CFG,		0x00002273 },	\
   1122       1.1  nonaka 	{ RT2860_WMM_CWMIN_CFG,		0x00002344 },	\
   1123       1.1  nonaka 	{ RT2860_WMM_CWMAX_CFG,		0x000034aa },	\
   1124       1.1  nonaka 	{ RT2860_MAX_PCNT,		0x1f3fbf9f },	\
   1125       1.1  nonaka 	{ RT2860_TX_RTY_CFG,		0x47d01f0f },	\
   1126       1.1  nonaka 	{ RT2860_AUTO_RSP_CFG,		0x00000013 },	\
   1127       1.1  nonaka 	{ RT2860_CCK_PROT_CFG,		0x05740003 },	\
   1128       1.1  nonaka 	{ RT2860_OFDM_PROT_CFG,		0x05740003 },	\
   1129       1.1  nonaka 	{ RT2860_PBF_CFG,		0x00f40006 },	\
   1130       1.1  nonaka 	{ RT2860_WPDMA_GLO_CFG,		0x00000030 },	\
   1131       1.1  nonaka 	{ RT2860_GF20_PROT_CFG,		0x01744004 },	\
   1132       1.1  nonaka 	{ RT2860_GF40_PROT_CFG,		0x03f44084 },	\
   1133       1.1  nonaka 	{ RT2860_MM20_PROT_CFG,		0x01744004 },	\
   1134       1.1  nonaka 	{ RT2860_MM40_PROT_CFG,		0x03f44084 },	\
   1135       1.1  nonaka 	{ RT2860_TXOP_CTRL_CFG,		0x0000583f },	\
   1136       1.1  nonaka 	{ RT2860_TXOP_HLDR_ET,		0x00000002 },	\
   1137       1.1  nonaka 	{ RT2860_TX_RTS_CFG,		0x00092b20 },	\
   1138       1.1  nonaka 	{ RT2860_EXP_ACK_TIME,		0x002400ca },	\
   1139       1.1  nonaka 	{ RT2860_XIFS_TIME_CFG,		0x33a41010 },	\
   1140       1.1  nonaka 	{ RT2860_PWR_PIN_CFG,		0x00000003 }
   1141       1.1  nonaka 
   1142       1.1  nonaka /*
   1143       1.1  nonaka  * Default values for BBP registers; values taken from the reference driver.
   1144       1.1  nonaka  */
   1145       1.1  nonaka #define RT2860_DEF_BBP	\
   1146       1.1  nonaka 	{  65, 0x2c },	\
   1147       1.1  nonaka 	{  66, 0x38 },	\
   1148       1.1  nonaka 	{  69, 0x12 },	\
   1149       1.1  nonaka 	{  70, 0x0a },	\
   1150       1.1  nonaka 	{  73, 0x10 },	\
   1151       1.1  nonaka 	{  81, 0x37 },	\
   1152       1.1  nonaka 	{  82, 0x62 },	\
   1153       1.1  nonaka 	{  83, 0x6a },	\
   1154       1.1  nonaka 	{  84, 0x99 },	\
   1155       1.1  nonaka 	{  86, 0x00 },	\
   1156       1.1  nonaka 	{  91, 0x04 },	\
   1157       1.1  nonaka 	{  92, 0x00 },	\
   1158       1.1  nonaka 	{ 103, 0x00 },	\
   1159       1.1  nonaka 	{ 105, 0x05 },	\
   1160       1.1  nonaka 	{ 106, 0x35 }
   1161       1.1  nonaka 
   1162  1.1.20.1   skrll #define RT5390_DEF_BBP	\
   1163  1.1.20.1   skrll 	{  31, 0x08 },	\
   1164  1.1.20.1   skrll 	{  65, 0x2c },	\
   1165  1.1.20.1   skrll 	{  66, 0x38 },	\
   1166  1.1.20.1   skrll 	{  68, 0x0b },	\
   1167  1.1.20.1   skrll 	{  69, 0x0d },	\
   1168  1.1.20.1   skrll 	{  70, 0x06 },	\
   1169  1.1.20.1   skrll 	{  73, 0x13 },	\
   1170  1.1.20.1   skrll 	{  75, 0x46 },	\
   1171  1.1.20.1   skrll 	{  76, 0x28 },	\
   1172  1.1.20.1   skrll 	{  77, 0x59 },	\
   1173  1.1.20.1   skrll 	{  81, 0x37 },	\
   1174  1.1.20.1   skrll 	{  82, 0x62 },	\
   1175  1.1.20.1   skrll 	{  83, 0x7a },	\
   1176  1.1.20.1   skrll 	{  84, 0x9a },	\
   1177  1.1.20.1   skrll 	{  86, 0x38 },	\
   1178  1.1.20.1   skrll 	{  91, 0x04 },	\
   1179  1.1.20.1   skrll 	{  92, 0x02 },	\
   1180  1.1.20.1   skrll 	{ 103, 0xc0 },	\
   1181  1.1.20.1   skrll 	{ 104, 0x92 },	\
   1182  1.1.20.1   skrll 	{ 105, 0x3c },	\
   1183  1.1.20.1   skrll 	{ 106, 0x03 },	\
   1184  1.1.20.1   skrll 	{ 128, 0x12 }
   1185  1.1.20.1   skrll 
   1186  1.1.20.1   skrll #define RT5592_DEF_BBP	\
   1187  1.1.20.1   skrll 	{  20, 0x06 },	\
   1188  1.1.20.1   skrll 	{  31, 0x08 },	\
   1189  1.1.20.1   skrll 	{  65, 0x2c },	\
   1190  1.1.20.1   skrll 	{  66, 0x38 },	\
   1191  1.1.20.1   skrll 	{  68, 0xdd },	\
   1192  1.1.20.1   skrll 	{  69, 0x1a },	\
   1193  1.1.20.1   skrll 	{  70, 0x05 },	\
   1194  1.1.20.1   skrll 	{  73, 0x13 },	\
   1195  1.1.20.1   skrll 	{  74, 0x0f },	\
   1196  1.1.20.1   skrll 	{  75, 0x4f },	\
   1197  1.1.20.1   skrll 	{  76, 0x28 },	\
   1198  1.1.20.1   skrll 	{  77, 0x59 },	\
   1199  1.1.20.1   skrll 	{  81, 0x37 },	\
   1200  1.1.20.1   skrll 	{  82, 0x62 },	\
   1201  1.1.20.1   skrll 	{  83, 0x6a },	\
   1202  1.1.20.1   skrll 	{  84, 0x9a },	\
   1203  1.1.20.1   skrll 	{  86, 0x38 },	\
   1204  1.1.20.1   skrll 	{  88, 0x90 },	\
   1205  1.1.20.1   skrll 	{  91, 0x04 },	\
   1206  1.1.20.1   skrll 	{  92, 0x02 },	\
   1207  1.1.20.1   skrll 	{  95, 0x9a },	\
   1208  1.1.20.1   skrll 	{  98, 0x12 },	\
   1209  1.1.20.1   skrll 	{ 103, 0xc0 },	\
   1210  1.1.20.1   skrll 	{ 104, 0x92 },	\
   1211  1.1.20.1   skrll 	{ 105, 0x3c },	\
   1212  1.1.20.1   skrll 	{ 106, 0x35 },	\
   1213  1.1.20.1   skrll 	{ 128, 0x12 },	\
   1214  1.1.20.1   skrll 	{ 134, 0xd0 },	\
   1215  1.1.20.1   skrll 	{ 135, 0xf6 },	\
   1216  1.1.20.1   skrll 	{ 137, 0x0f }
   1217  1.1.20.1   skrll 
   1218       1.1  nonaka /*
   1219       1.1  nonaka  * Default settings for RF registers; values derived from the reference driver.
   1220       1.1  nonaka  */
   1221       1.1  nonaka #define RT2860_RF2850						\
   1222       1.1  nonaka 	{   1, 0x100bb3, 0x1301e1, 0x05a014, 0x001402 },	\
   1223       1.1  nonaka 	{   2, 0x100bb3, 0x1301e1, 0x05a014, 0x001407 },	\
   1224       1.1  nonaka 	{   3, 0x100bb3, 0x1301e2, 0x05a014, 0x001402 },	\
   1225       1.1  nonaka 	{   4, 0x100bb3, 0x1301e2, 0x05a014, 0x001407 },	\
   1226       1.1  nonaka 	{   5, 0x100bb3, 0x1301e3, 0x05a014, 0x001402 },	\
   1227       1.1  nonaka 	{   6, 0x100bb3, 0x1301e3, 0x05a014, 0x001407 },	\
   1228       1.1  nonaka 	{   7, 0x100bb3, 0x1301e4, 0x05a014, 0x001402 },	\
   1229       1.1  nonaka 	{   8, 0x100bb3, 0x1301e4, 0x05a014, 0x001407 },	\
   1230       1.1  nonaka 	{   9, 0x100bb3, 0x1301e5, 0x05a014, 0x001402 },	\
   1231       1.1  nonaka 	{  10, 0x100bb3, 0x1301e5, 0x05a014, 0x001407 },	\
   1232       1.1  nonaka 	{  11, 0x100bb3, 0x1301e6, 0x05a014, 0x001402 },	\
   1233       1.1  nonaka 	{  12, 0x100bb3, 0x1301e6, 0x05a014, 0x001407 },	\
   1234       1.1  nonaka 	{  13, 0x100bb3, 0x1301e7, 0x05a014, 0x001402 },	\
   1235       1.1  nonaka 	{  14, 0x100bb3, 0x1301e8, 0x05a014, 0x001404 },	\
   1236       1.1  nonaka 	{  36, 0x100bb3, 0x130266, 0x056014, 0x001408 },	\
   1237       1.1  nonaka 	{  38, 0x100bb3, 0x130267, 0x056014, 0x001404 },	\
   1238       1.1  nonaka 	{  40, 0x100bb2, 0x1301a0, 0x056014, 0x001400 },	\
   1239       1.1  nonaka 	{  44, 0x100bb2, 0x1301a0, 0x056014, 0x001408 },	\
   1240       1.1  nonaka 	{  46, 0x100bb2, 0x1301a1, 0x056014, 0x001402 },	\
   1241       1.1  nonaka 	{  48, 0x100bb2, 0x1301a1, 0x056014, 0x001406 },	\
   1242       1.1  nonaka 	{  52, 0x100bb2, 0x1301a2, 0x056014, 0x001404 },	\
   1243       1.1  nonaka 	{  54, 0x100bb2, 0x1301a2, 0x056014, 0x001408 },	\
   1244       1.1  nonaka 	{  56, 0x100bb2, 0x1301a3, 0x056014, 0x001402 },	\
   1245       1.1  nonaka 	{  60, 0x100bb2, 0x1301a4, 0x056014, 0x001400 },	\
   1246       1.1  nonaka 	{  62, 0x100bb2, 0x1301a4, 0x056014, 0x001404 },	\
   1247       1.1  nonaka 	{  64, 0x100bb2, 0x1301a4, 0x056014, 0x001408 },	\
   1248       1.1  nonaka 	{ 100, 0x100bb2, 0x1301ac, 0x05e014, 0x001400 },	\
   1249       1.1  nonaka 	{ 102, 0x100bb2, 0x1701ac, 0x15e014, 0x001404 },	\
   1250       1.1  nonaka 	{ 104, 0x100bb2, 0x1701ac, 0x15e014, 0x001408 },	\
   1251       1.1  nonaka 	{ 108, 0x100bb3, 0x17028c, 0x15e014, 0x001404 },	\
   1252       1.1  nonaka 	{ 110, 0x100bb3, 0x13028d, 0x05e014, 0x001400 },	\
   1253       1.1  nonaka 	{ 112, 0x100bb3, 0x13028d, 0x05e014, 0x001406 },	\
   1254       1.1  nonaka 	{ 116, 0x100bb3, 0x13028e, 0x05e014, 0x001408 },	\
   1255       1.1  nonaka 	{ 118, 0x100bb3, 0x13028f, 0x05e014, 0x001404 },	\
   1256       1.1  nonaka 	{ 120, 0x100bb1, 0x1300e0, 0x05e014, 0x001400 },	\
   1257       1.1  nonaka 	{ 124, 0x100bb1, 0x1300e0, 0x05e014, 0x001404 },	\
   1258       1.1  nonaka 	{ 126, 0x100bb1, 0x1300e0, 0x05e014, 0x001406 },	\
   1259       1.1  nonaka 	{ 128, 0x100bb1, 0x1300e0, 0x05e014, 0x001408 },	\
   1260       1.1  nonaka 	{ 132, 0x100bb1, 0x1300e1, 0x05e014, 0x001402 },	\
   1261       1.1  nonaka 	{ 134, 0x100bb1, 0x1300e1, 0x05e014, 0x001404 },	\
   1262       1.1  nonaka 	{ 136, 0x100bb1, 0x1300e1, 0x05e014, 0x001406 },	\
   1263       1.1  nonaka 	{ 140, 0x100bb1, 0x1300e2, 0x05e014, 0x001400 },	\
   1264       1.1  nonaka 	{ 149, 0x100bb1, 0x1300e2, 0x05e014, 0x001409 },	\
   1265       1.1  nonaka 	{ 151, 0x100bb1, 0x1300e3, 0x05e014, 0x001401 },	\
   1266       1.1  nonaka 	{ 153, 0x100bb1, 0x1300e3, 0x05e014, 0x001403 },	\
   1267       1.1  nonaka 	{ 157, 0x100bb1, 0x1300e3, 0x05e014, 0x001407 },	\
   1268       1.1  nonaka 	{ 159, 0x100bb1, 0x1300e3, 0x05e014, 0x001409 },	\
   1269       1.1  nonaka 	{ 161, 0x100bb1, 0x1300e4, 0x05e014, 0x001401 },	\
   1270       1.1  nonaka 	{ 165, 0x100bb1, 0x1300e4, 0x05e014, 0x001405 },	\
   1271       1.1  nonaka 	{ 167, 0x100bb1, 0x1300f4, 0x05e014, 0x001407 },	\
   1272       1.1  nonaka 	{ 169, 0x100bb1, 0x1300f4, 0x05e014, 0x001409 },	\
   1273       1.1  nonaka 	{ 171, 0x100bb1, 0x1300f5, 0x05e014, 0x001401 },	\
   1274       1.1  nonaka 	{ 173, 0x100bb1, 0x1300f5, 0x05e014, 0x001403 }
   1275       1.1  nonaka 
   1276       1.1  nonaka #define RT3070_RF3052		\
   1277       1.1  nonaka 	{ 0xf1, 2,  2 },	\
   1278       1.1  nonaka 	{ 0xf1, 2,  7 },	\
   1279       1.1  nonaka 	{ 0xf2, 2,  2 },	\
   1280       1.1  nonaka 	{ 0xf2, 2,  7 },	\
   1281       1.1  nonaka 	{ 0xf3, 2,  2 },	\
   1282       1.1  nonaka 	{ 0xf3, 2,  7 },	\
   1283       1.1  nonaka 	{ 0xf4, 2,  2 },	\
   1284       1.1  nonaka 	{ 0xf4, 2,  7 },	\
   1285       1.1  nonaka 	{ 0xf5, 2,  2 },	\
   1286       1.1  nonaka 	{ 0xf5, 2,  7 },	\
   1287       1.1  nonaka 	{ 0xf6, 2,  2 },	\
   1288       1.1  nonaka 	{ 0xf6, 2,  7 },	\
   1289       1.1  nonaka 	{ 0xf7, 2,  2 },	\
   1290       1.1  nonaka 	{ 0xf8, 2,  4 },	\
   1291       1.1  nonaka 	{ 0x56, 0,  4 },	\
   1292       1.1  nonaka 	{ 0x56, 0,  6 },	\
   1293       1.1  nonaka 	{ 0x56, 0,  8 },	\
   1294       1.1  nonaka 	{ 0x57, 0,  0 },	\
   1295       1.1  nonaka 	{ 0x57, 0,  2 },	\
   1296       1.1  nonaka 	{ 0x57, 0,  4 },	\
   1297       1.1  nonaka 	{ 0x57, 0,  8 },	\
   1298       1.1  nonaka 	{ 0x57, 0, 10 },	\
   1299       1.1  nonaka 	{ 0x58, 0,  0 },	\
   1300       1.1  nonaka 	{ 0x58, 0,  4 },	\
   1301       1.1  nonaka 	{ 0x58, 0,  6 },	\
   1302       1.1  nonaka 	{ 0x58, 0,  8 },	\
   1303       1.1  nonaka 	{ 0x5b, 0,  8 },	\
   1304       1.1  nonaka 	{ 0x5b, 0, 10 },	\
   1305       1.1  nonaka 	{ 0x5c, 0,  0 },	\
   1306       1.1  nonaka 	{ 0x5c, 0,  4 },	\
   1307       1.1  nonaka 	{ 0x5c, 0,  6 },	\
   1308       1.1  nonaka 	{ 0x5c, 0,  8 },	\
   1309       1.1  nonaka 	{ 0x5d, 0,  0 },	\
   1310       1.1  nonaka 	{ 0x5d, 0,  2 },	\
   1311       1.1  nonaka 	{ 0x5d, 0,  4 },	\
   1312       1.1  nonaka 	{ 0x5d, 0,  8 },	\
   1313       1.1  nonaka 	{ 0x5d, 0, 10 },	\
   1314       1.1  nonaka 	{ 0x5e, 0,  0 },	\
   1315       1.1  nonaka 	{ 0x5e, 0,  4 },	\
   1316       1.1  nonaka 	{ 0x5e, 0,  6 },	\
   1317       1.1  nonaka 	{ 0x5e, 0,  8 },	\
   1318       1.1  nonaka 	{ 0x5f, 0,  0 },	\
   1319       1.1  nonaka 	{ 0x5f, 0,  9 },	\
   1320       1.1  nonaka 	{ 0x5f, 0, 11 },	\
   1321       1.1  nonaka 	{ 0x60, 0,  1 },	\
   1322       1.1  nonaka 	{ 0x60, 0,  5 },	\
   1323       1.1  nonaka 	{ 0x60, 0,  7 },	\
   1324       1.1  nonaka 	{ 0x60, 0,  9 },	\
   1325       1.1  nonaka 	{ 0x61, 0,  1 },	\
   1326       1.1  nonaka 	{ 0x61, 0,  3 },	\
   1327       1.1  nonaka 	{ 0x61, 0,  5 },	\
   1328       1.1  nonaka 	{ 0x61, 0,  7 },	\
   1329       1.1  nonaka 	{ 0x61, 0,  9 }
   1330       1.1  nonaka 
   1331  1.1.20.1   skrll #define RT5592_RF5592_20MHZ	\
   1332  1.1.20.1   skrll 	{ 0x1e2,  4, 10, 3 },	\
   1333  1.1.20.1   skrll 	{ 0x1e3,  4, 10, 3 },	\
   1334  1.1.20.1   skrll 	{ 0x1e4,  4, 10, 3 },	\
   1335  1.1.20.1   skrll 	{ 0x1e5,  4, 10, 3 },	\
   1336  1.1.20.1   skrll 	{ 0x1e6,  4, 10, 3 },	\
   1337  1.1.20.1   skrll 	{ 0x1e7,  4, 10, 3 },	\
   1338  1.1.20.1   skrll 	{ 0x1e8,  4, 10, 3 },	\
   1339  1.1.20.1   skrll 	{ 0x1e9,  4, 10, 3 },	\
   1340  1.1.20.1   skrll 	{ 0x1ea,  4, 10, 3 },	\
   1341  1.1.20.1   skrll 	{ 0x1eb,  4, 10, 3 },	\
   1342  1.1.20.1   skrll 	{ 0x1ec,  4, 10, 3 },	\
   1343  1.1.20.1   skrll 	{ 0x1ed,  4, 10, 3 },	\
   1344  1.1.20.1   skrll 	{ 0x1ee,  4, 10, 3 },	\
   1345  1.1.20.1   skrll 	{ 0x1f0,  8, 10, 3 },	\
   1346  1.1.20.1   skrll 	{  0xac,  8, 12, 1 },	\
   1347  1.1.20.1   skrll 	{  0xad,  0, 12, 1 },	\
   1348  1.1.20.1   skrll 	{  0xad,  4, 12, 1 },	\
   1349  1.1.20.1   skrll 	{  0xae,  0, 12, 1 },	\
   1350  1.1.20.1   skrll 	{  0xae,  4, 12, 1 },	\
   1351  1.1.20.1   skrll 	{  0xae,  8, 12, 1 },	\
   1352  1.1.20.1   skrll 	{  0xaf,  4, 12, 1 },	\
   1353  1.1.20.1   skrll 	{  0xaf,  8, 12, 1 },	\
   1354  1.1.20.1   skrll 	{  0xb0,  0, 12, 1 },	\
   1355  1.1.20.1   skrll 	{  0xb0,  8, 12, 1 },	\
   1356  1.1.20.1   skrll 	{  0xb1,  0, 12, 1 },	\
   1357  1.1.20.1   skrll 	{  0xb1,  4, 12, 1 },	\
   1358  1.1.20.1   skrll 	{  0xb7,  4, 12, 1 },	\
   1359  1.1.20.1   skrll 	{  0xb7,  8, 12, 1 },	\
   1360  1.1.20.1   skrll 	{  0xb8,  0, 12, 1 },	\
   1361  1.1.20.1   skrll 	{  0xb8,  8, 12, 1 },	\
   1362  1.1.20.1   skrll 	{  0xb9,  0, 12, 1 },	\
   1363  1.1.20.1   skrll 	{  0xb9,  4, 12, 1 },	\
   1364  1.1.20.1   skrll 	{  0xba,  0, 12, 1 },	\
   1365  1.1.20.1   skrll 	{  0xba,  4, 12, 1 },	\
   1366  1.1.20.1   skrll 	{  0xba,  8, 12, 1 },	\
   1367  1.1.20.1   skrll 	{  0xbb,  4, 12, 1 },	\
   1368  1.1.20.1   skrll 	{  0xbb,  8, 12, 1 },	\
   1369  1.1.20.1   skrll 	{  0xbc,  0, 12, 1 },	\
   1370  1.1.20.1   skrll 	{  0xbc,  8, 12, 1 },	\
   1371  1.1.20.1   skrll 	{  0xbd,  0, 12, 1 },	\
   1372  1.1.20.1   skrll 	{  0xbd,  4, 12, 1 },	\
   1373  1.1.20.1   skrll 	{  0xbe,  0, 12, 1 },	\
   1374  1.1.20.1   skrll 	{  0xbf,  6, 12, 1 },	\
   1375  1.1.20.1   skrll 	{  0xbf, 10, 12, 1 },	\
   1376  1.1.20.1   skrll 	{  0xc0,  2, 12, 1 },	\
   1377  1.1.20.1   skrll 	{  0xc0, 10, 12, 1 },	\
   1378  1.1.20.1   skrll 	{  0xc1,  2, 12, 1 },	\
   1379  1.1.20.1   skrll 	{  0xc1,  6, 12, 1 },	\
   1380  1.1.20.1   skrll 	{  0xc2,  2, 12, 1 },	\
   1381  1.1.20.1   skrll 	{  0xa4,  0, 12, 1 },	\
   1382  1.1.20.1   skrll 	{  0xa4,  4, 12, 1 },	\
   1383  1.1.20.1   skrll 	{  0xa5,  8, 12, 1 },	\
   1384  1.1.20.1   skrll 	{  0xa6,  0, 12, 1 }
   1385  1.1.20.1   skrll 
   1386  1.1.20.1   skrll #define RT5592_RF5592_40MHZ	\
   1387  1.1.20.1   skrll 	{ 0xf1,  2, 10, 3 },	\
   1388  1.1.20.1   skrll 	{ 0xf1,  7, 10, 3 },	\
   1389  1.1.20.1   skrll 	{ 0xf2,  2, 10, 3 },	\
   1390  1.1.20.1   skrll 	{ 0xf2,  7, 10, 3 },	\
   1391  1.1.20.1   skrll 	{ 0xf3,  2, 10, 3 },	\
   1392  1.1.20.1   skrll 	{ 0xf3,  7, 10, 3 },	\
   1393  1.1.20.1   skrll 	{ 0xf4,  2, 10, 3 },	\
   1394  1.1.20.1   skrll 	{ 0xf4,  7, 10, 3 },	\
   1395  1.1.20.1   skrll 	{ 0xf5,  2, 10, 3 },	\
   1396  1.1.20.1   skrll 	{ 0xf5,  7, 10, 3 },	\
   1397  1.1.20.1   skrll 	{ 0xf6,  2, 10, 3 },	\
   1398  1.1.20.1   skrll 	{ 0xf6,  7, 10, 3 },	\
   1399  1.1.20.1   skrll 	{ 0xf7,  2, 10, 3 },	\
   1400  1.1.20.1   skrll 	{ 0xf8,  4, 10, 3 },	\
   1401  1.1.20.1   skrll 	{ 0x56,  4, 12, 1 },	\
   1402  1.1.20.1   skrll 	{ 0x56,  6, 12, 1 },	\
   1403  1.1.20.1   skrll 	{ 0x56,  8, 12, 1 },	\
   1404  1.1.20.1   skrll 	{ 0x57,  0, 12, 1 },	\
   1405  1.1.20.1   skrll 	{ 0x57,  2, 12, 1 },	\
   1406  1.1.20.1   skrll 	{ 0x57,  4, 12, 1 },	\
   1407  1.1.20.1   skrll 	{ 0x57,  8, 12, 1 },	\
   1408  1.1.20.1   skrll 	{ 0x57, 10, 12, 1 },	\
   1409  1.1.20.1   skrll 	{ 0x58,  0, 12, 1 },	\
   1410  1.1.20.1   skrll 	{ 0x58,  4, 12, 1 },	\
   1411  1.1.20.1   skrll 	{ 0x58,  6, 12, 1 },	\
   1412  1.1.20.1   skrll 	{ 0x58,  8, 12, 1 },	\
   1413  1.1.20.1   skrll 	{ 0x5b,  8, 12, 1 },	\
   1414  1.1.20.1   skrll 	{ 0x5b, 10, 12, 1 },	\
   1415  1.1.20.1   skrll 	{ 0x5c,  0, 12, 1 },	\
   1416  1.1.20.1   skrll 	{ 0x5c,  4, 12, 1 },	\
   1417  1.1.20.1   skrll 	{ 0x5c,  6, 12, 1 },	\
   1418  1.1.20.1   skrll 	{ 0x5c,  8, 12, 1 },	\
   1419  1.1.20.1   skrll 	{ 0x5d,  0, 12, 1 },	\
   1420  1.1.20.1   skrll 	{ 0x5d,  2, 12, 1 },	\
   1421  1.1.20.1   skrll 	{ 0x5d,  4, 12, 1 },	\
   1422  1.1.20.1   skrll 	{ 0x5d,  8, 12, 1 },	\
   1423  1.1.20.1   skrll 	{ 0x5d, 10, 12, 1 },	\
   1424  1.1.20.1   skrll 	{ 0x5e,  0, 12, 1 },	\
   1425  1.1.20.1   skrll 	{ 0x5e,  4, 12, 1 },	\
   1426  1.1.20.1   skrll 	{ 0x5e,  6, 12, 1 },	\
   1427  1.1.20.1   skrll 	{ 0x5e,  8, 12, 1 },	\
   1428  1.1.20.1   skrll 	{ 0x5f,  0, 12, 1 },	\
   1429  1.1.20.1   skrll 	{ 0x5f,  9, 12, 1 },	\
   1430  1.1.20.1   skrll 	{ 0x5f, 11, 12, 1 },	\
   1431  1.1.20.1   skrll 	{ 0x60,  1, 12, 1 },	\
   1432  1.1.20.1   skrll 	{ 0x60,  5, 12, 1 },	\
   1433  1.1.20.1   skrll 	{ 0x60,  7, 12, 1 },	\
   1434  1.1.20.1   skrll 	{ 0x60,  9, 12, 1 },	\
   1435  1.1.20.1   skrll 	{ 0x61,  1, 12, 1 },	\
   1436  1.1.20.1   skrll 	{ 0x52,  0, 12, 1 },	\
   1437  1.1.20.1   skrll 	{ 0x52,  4, 12, 1 },	\
   1438  1.1.20.1   skrll 	{ 0x52,  8, 12, 1 },	\
   1439  1.1.20.1   skrll 	{ 0x53,  0, 12, 1 }
   1440  1.1.20.1   skrll 
   1441       1.1  nonaka #define RT3070_DEF_RF	\
   1442       1.1  nonaka 	{  4, 0x40 },	\
   1443       1.1  nonaka 	{  5, 0x03 },	\
   1444       1.1  nonaka 	{  6, 0x02 },	\
   1445       1.1  nonaka 	{  7, 0x70 },	\
   1446       1.1  nonaka 	{  9, 0x0f },	\
   1447       1.1  nonaka 	{ 10, 0x41 },	\
   1448       1.1  nonaka 	{ 11, 0x21 },	\
   1449       1.1  nonaka 	{ 12, 0x7b },	\
   1450       1.1  nonaka 	{ 14, 0x90 },	\
   1451       1.1  nonaka 	{ 15, 0x58 },	\
   1452       1.1  nonaka 	{ 16, 0xb3 },	\
   1453       1.1  nonaka 	{ 17, 0x92 },	\
   1454       1.1  nonaka 	{ 18, 0x2c },	\
   1455       1.1  nonaka 	{ 19, 0x02 },	\
   1456       1.1  nonaka 	{ 20, 0xba },	\
   1457       1.1  nonaka 	{ 21, 0xdb },	\
   1458       1.1  nonaka 	{ 24, 0x16 },	\
   1459       1.1  nonaka 	{ 25, 0x01 },	\
   1460       1.1  nonaka 	{ 29, 0x1f }
   1461       1.1  nonaka 
   1462       1.1  nonaka #define RT3572_DEF_RF	\
   1463       1.1  nonaka 	{  0, 0x70 },	\
   1464       1.1  nonaka 	{  1, 0x81 },	\
   1465       1.1  nonaka 	{  2, 0xf1 },	\
   1466       1.1  nonaka 	{  3, 0x02 },	\
   1467       1.1  nonaka 	{  4, 0x4c },	\
   1468       1.1  nonaka 	{  5, 0x05 },	\
   1469       1.1  nonaka 	{  6, 0x4a },	\
   1470       1.1  nonaka 	{  7, 0xd8 },	\
   1471       1.1  nonaka 	{  9, 0xc3 },	\
   1472       1.1  nonaka 	{ 10, 0xf1 },	\
   1473       1.1  nonaka 	{ 11, 0xb9 },	\
   1474       1.1  nonaka 	{ 12, 0x70 },	\
   1475       1.1  nonaka 	{ 13, 0x65 },	\
   1476       1.1  nonaka 	{ 14, 0xa0 },	\
   1477       1.1  nonaka 	{ 15, 0x53 },	\
   1478       1.1  nonaka 	{ 16, 0x4c },	\
   1479       1.1  nonaka 	{ 17, 0x23 },	\
   1480       1.1  nonaka 	{ 18, 0xac },	\
   1481       1.1  nonaka 	{ 19, 0x93 },	\
   1482       1.1  nonaka 	{ 20, 0xb3 },	\
   1483       1.1  nonaka 	{ 21, 0xd0 },	\
   1484       1.1  nonaka 	{ 22, 0x00 },  	\
   1485       1.1  nonaka 	{ 23, 0x3c },	\
   1486       1.1  nonaka 	{ 24, 0x16 },	\
   1487       1.1  nonaka 	{ 25, 0x15 },	\
   1488       1.1  nonaka 	{ 26, 0x85 },	\
   1489       1.1  nonaka 	{ 27, 0x00 },	\
   1490       1.1  nonaka 	{ 28, 0x00 },	\
   1491       1.1  nonaka 	{ 29, 0x9b },	\
   1492       1.1  nonaka 	{ 30, 0x09 },	\
   1493       1.1  nonaka 	{ 31, 0x10 }
   1494  1.1.20.1   skrll 
   1495  1.1.20.1   skrll #define RT3593_DEF_RF	\
   1496  1.1.20.1   skrll 	{  1, 0x03 },	\
   1497  1.1.20.1   skrll 	{  3, 0x80 },	\
   1498  1.1.20.1   skrll 	{  5, 0x00 },	\
   1499  1.1.20.1   skrll 	{  6, 0x40 },	\
   1500  1.1.20.1   skrll 	{  8, 0xf1 },	\
   1501  1.1.20.1   skrll 	{  9, 0x02 },	\
   1502  1.1.20.1   skrll 	{ 10, 0xd3 },	\
   1503  1.1.20.1   skrll 	{ 11, 0x40 },	\
   1504  1.1.20.1   skrll 	{ 12, 0x4e },	\
   1505  1.1.20.1   skrll 	{ 13, 0x12 },	\
   1506  1.1.20.1   skrll 	{ 18, 0x40 },	\
   1507  1.1.20.1   skrll 	{ 22, 0x20 },	\
   1508  1.1.20.1   skrll 	{ 30, 0x10 },	\
   1509  1.1.20.1   skrll 	{ 31, 0x80 },	\
   1510  1.1.20.1   skrll 	{ 32, 0x78 },	\
   1511  1.1.20.1   skrll 	{ 33, 0x3b },	\
   1512  1.1.20.1   skrll 	{ 34, 0x3c },	\
   1513  1.1.20.1   skrll 	{ 35, 0xe0 },	\
   1514  1.1.20.1   skrll 	{ 38, 0x86 },	\
   1515  1.1.20.1   skrll 	{ 39, 0x23 },	\
   1516  1.1.20.1   skrll 	{ 44, 0xd3 },	\
   1517  1.1.20.1   skrll 	{ 45, 0xbb },	\
   1518  1.1.20.1   skrll 	{ 46, 0x60 },	\
   1519  1.1.20.1   skrll 	{ 49, 0x81 },	\
   1520  1.1.20.1   skrll 	{ 50, 0x86 },	\
   1521  1.1.20.1   skrll 	{ 51, 0x75 },	\
   1522  1.1.20.1   skrll 	{ 52, 0x45 },	\
   1523  1.1.20.1   skrll 	{ 53, 0x18 },	\
   1524  1.1.20.1   skrll 	{ 54, 0x18 },	\
   1525  1.1.20.1   skrll 	{ 55, 0x18 },	\
   1526  1.1.20.1   skrll 	{ 56, 0xdb },	\
   1527  1.1.20.1   skrll 	{ 57, 0x6e }
   1528  1.1.20.1   skrll 
   1529  1.1.20.1   skrll #define RT5390_DEF_RF	\
   1530  1.1.20.1   skrll 	{  1, 0x0f },	\
   1531  1.1.20.1   skrll 	{  2, 0x80 },	\
   1532  1.1.20.1   skrll 	{  3, 0x88 },	\
   1533  1.1.20.1   skrll 	{  5, 0x10 },	\
   1534  1.1.20.1   skrll 	{  6, 0xa0 },	\
   1535  1.1.20.1   skrll 	{  7, 0x00 },	\
   1536  1.1.20.1   skrll 	{ 10, 0x53 },	\
   1537  1.1.20.1   skrll 	{ 11, 0x4a },	\
   1538  1.1.20.1   skrll 	{ 12, 0x46 },	\
   1539  1.1.20.1   skrll 	{ 13, 0x9f },	\
   1540  1.1.20.1   skrll 	{ 14, 0x00 },	\
   1541  1.1.20.1   skrll 	{ 15, 0x00 },	\
   1542  1.1.20.1   skrll 	{ 16, 0x00 },	\
   1543  1.1.20.1   skrll 	{ 18, 0x03 },	\
   1544  1.1.20.1   skrll 	{ 19, 0x00 },	\
   1545  1.1.20.1   skrll 	{ 20, 0x00 },	\
   1546  1.1.20.1   skrll 	{ 21, 0x00 },	\
   1547  1.1.20.1   skrll 	{ 22, 0x20 },  	\
   1548  1.1.20.1   skrll 	{ 23, 0x00 },	\
   1549  1.1.20.1   skrll 	{ 24, 0x00 },	\
   1550  1.1.20.1   skrll 	{ 25, 0xc0 },	\
   1551  1.1.20.1   skrll 	{ 26, 0x00 },	\
   1552  1.1.20.1   skrll 	{ 27, 0x09 },	\
   1553  1.1.20.1   skrll 	{ 28, 0x00 },	\
   1554  1.1.20.1   skrll 	{ 29, 0x10 },	\
   1555  1.1.20.1   skrll 	{ 30, 0x10 },	\
   1556  1.1.20.1   skrll 	{ 31, 0x80 },	\
   1557  1.1.20.1   skrll 	{ 32, 0x80 },	\
   1558  1.1.20.1   skrll 	{ 33, 0x00 },	\
   1559  1.1.20.1   skrll 	{ 34, 0x07 },	\
   1560  1.1.20.1   skrll 	{ 35, 0x12 },	\
   1561  1.1.20.1   skrll 	{ 36, 0x00 },	\
   1562  1.1.20.1   skrll 	{ 37, 0x08 },	\
   1563  1.1.20.1   skrll 	{ 38, 0x85 },	\
   1564  1.1.20.1   skrll 	{ 39, 0x1b },	\
   1565  1.1.20.1   skrll 	{ 40, 0x0b },	\
   1566  1.1.20.1   skrll 	{ 41, 0xbb },	\
   1567  1.1.20.1   skrll 	{ 42, 0xd2 },	\
   1568  1.1.20.1   skrll 	{ 43, 0x9a },	\
   1569  1.1.20.1   skrll 	{ 44, 0x0e },	\
   1570  1.1.20.1   skrll 	{ 45, 0xa2 },	\
   1571  1.1.20.1   skrll 	{ 46, 0x7b },	\
   1572  1.1.20.1   skrll 	{ 47, 0x00 },	\
   1573  1.1.20.1   skrll 	{ 48, 0x10 },	\
   1574  1.1.20.1   skrll 	{ 49, 0x94 },	\
   1575  1.1.20.1   skrll 	{ 52, 0x38 },	\
   1576  1.1.20.1   skrll 	{ 53, 0x84 },	\
   1577  1.1.20.1   skrll 	{ 54, 0x78 },	\
   1578  1.1.20.1   skrll 	{ 55, 0x44 },	\
   1579  1.1.20.1   skrll 	{ 56, 0x22 },	\
   1580  1.1.20.1   skrll 	{ 57, 0x80 },	\
   1581  1.1.20.1   skrll 	{ 58, 0x7f },	\
   1582  1.1.20.1   skrll 	{ 59, 0x8f },	\
   1583  1.1.20.1   skrll 	{ 60, 0x45 },	\
   1584  1.1.20.1   skrll 	{ 61, 0xdd },	\
   1585  1.1.20.1   skrll 	{ 62, 0x00 },	\
   1586  1.1.20.1   skrll 	{ 63, 0x00 }
   1587  1.1.20.1   skrll 
   1588  1.1.20.1   skrll #define RT5392_DEF_RF	\
   1589  1.1.20.1   skrll 	{  1, 0x17 },	\
   1590  1.1.20.1   skrll 	{  3, 0x88 },	\
   1591  1.1.20.1   skrll 	{  5, 0x10 },	\
   1592  1.1.20.1   skrll 	{  6, 0xe0 },	\
   1593  1.1.20.1   skrll 	{  7, 0x00 },	\
   1594  1.1.20.1   skrll 	{ 10, 0x53 },	\
   1595  1.1.20.1   skrll 	{ 11, 0x4a },	\
   1596  1.1.20.1   skrll 	{ 12, 0x46 },	\
   1597  1.1.20.1   skrll 	{ 13, 0x9f },	\
   1598  1.1.20.1   skrll 	{ 14, 0x00 },	\
   1599  1.1.20.1   skrll 	{ 15, 0x00 },	\
   1600  1.1.20.1   skrll 	{ 16, 0x00 },	\
   1601  1.1.20.1   skrll 	{ 18, 0x03 },	\
   1602  1.1.20.1   skrll 	{ 19, 0x4d },	\
   1603  1.1.20.1   skrll 	{ 20, 0x00 },	\
   1604  1.1.20.1   skrll 	{ 21, 0x8d },	\
   1605  1.1.20.1   skrll 	{ 22, 0x20 },  	\
   1606  1.1.20.1   skrll 	{ 23, 0x0b },	\
   1607  1.1.20.1   skrll 	{ 24, 0x44 },	\
   1608  1.1.20.1   skrll 	{ 25, 0x80 },	\
   1609  1.1.20.1   skrll 	{ 26, 0x82 },	\
   1610  1.1.20.1   skrll 	{ 27, 0x09 },	\
   1611  1.1.20.1   skrll 	{ 28, 0x00 },	\
   1612  1.1.20.1   skrll 	{ 29, 0x10 },	\
   1613  1.1.20.1   skrll 	{ 30, 0x10 },	\
   1614  1.1.20.1   skrll 	{ 31, 0x80 },	\
   1615  1.1.20.1   skrll 	{ 32, 0x20 },	\
   1616  1.1.20.1   skrll 	{ 33, 0xc0 },	\
   1617  1.1.20.1   skrll 	{ 34, 0x07 },	\
   1618  1.1.20.1   skrll 	{ 35, 0x12 },	\
   1619  1.1.20.1   skrll 	{ 36, 0x00 },	\
   1620  1.1.20.1   skrll 	{ 37, 0x08 },	\
   1621  1.1.20.1   skrll 	{ 38, 0x89 },	\
   1622  1.1.20.1   skrll 	{ 39, 0x1b },	\
   1623  1.1.20.1   skrll 	{ 40, 0x0f },	\
   1624  1.1.20.1   skrll 	{ 41, 0xbb },	\
   1625  1.1.20.1   skrll 	{ 42, 0xd5 },	\
   1626  1.1.20.1   skrll 	{ 43, 0x9b },	\
   1627  1.1.20.1   skrll 	{ 44, 0x0e },	\
   1628  1.1.20.1   skrll 	{ 45, 0xa2 },	\
   1629  1.1.20.1   skrll 	{ 46, 0x73 },	\
   1630  1.1.20.1   skrll 	{ 47, 0x0c },	\
   1631  1.1.20.1   skrll 	{ 48, 0x10 },	\
   1632  1.1.20.1   skrll 	{ 49, 0x94 },	\
   1633  1.1.20.1   skrll 	{ 50, 0x94 },	\
   1634  1.1.20.1   skrll 	{ 51, 0x3a },	\
   1635  1.1.20.1   skrll 	{ 52, 0x48 },	\
   1636  1.1.20.1   skrll 	{ 53, 0x44 },	\
   1637  1.1.20.1   skrll 	{ 54, 0x38 },	\
   1638  1.1.20.1   skrll 	{ 55, 0x43 },	\
   1639  1.1.20.1   skrll 	{ 56, 0xa1 },	\
   1640  1.1.20.1   skrll 	{ 57, 0x00 },	\
   1641  1.1.20.1   skrll 	{ 58, 0x39 },	\
   1642  1.1.20.1   skrll 	{ 59, 0x07 },	\
   1643  1.1.20.1   skrll 	{ 60, 0x45 },	\
   1644  1.1.20.1   skrll 	{ 61, 0x91 },	\
   1645  1.1.20.1   skrll 	{ 62, 0x39 },	\
   1646  1.1.20.1   skrll 	{ 63, 0x07 }
   1647  1.1.20.1   skrll 
   1648  1.1.20.1   skrll #define RT5592_DEF_RF	\
   1649  1.1.20.1   skrll 	{  1, 0x3f },	\
   1650  1.1.20.1   skrll 	{  3, 0x08 },	\
   1651  1.1.20.1   skrll 	{  5, 0x10 },	\
   1652  1.1.20.1   skrll 	{  6, 0xe4 },	\
   1653  1.1.20.1   skrll 	{  7, 0x00 },	\
   1654  1.1.20.1   skrll 	{ 14, 0x00 },	\
   1655  1.1.20.1   skrll 	{ 15, 0x00 },	\
   1656  1.1.20.1   skrll 	{ 16, 0x00 },	\
   1657  1.1.20.1   skrll 	{ 18, 0x03 },	\
   1658  1.1.20.1   skrll 	{ 19, 0x4d },	\
   1659  1.1.20.1   skrll 	{ 20, 0x10 },	\
   1660  1.1.20.1   skrll 	{ 21, 0x8d },	\
   1661  1.1.20.1   skrll 	{ 26, 0x82 },	\
   1662  1.1.20.1   skrll 	{ 28, 0x00 },	\
   1663  1.1.20.1   skrll 	{ 29, 0x10 },	\
   1664  1.1.20.1   skrll 	{ 33, 0xc0 },	\
   1665  1.1.20.1   skrll 	{ 34, 0x07 },	\
   1666  1.1.20.1   skrll 	{ 35, 0x12 },	\
   1667  1.1.20.1   skrll 	{ 47, 0x0c },	\
   1668  1.1.20.1   skrll 	{ 53, 0x22 },	\
   1669  1.1.20.1   skrll 	{ 63, 0x07 }
   1670  1.1.20.1   skrll 
   1671  1.1.20.1   skrll #define RT5592_2GHZ_DEF_RF	\
   1672  1.1.20.1   skrll 	{ 10, 0x90 },		\
   1673  1.1.20.1   skrll 	{ 11, 0x4a },		\
   1674  1.1.20.1   skrll 	{ 12, 0x52 },		\
   1675  1.1.20.1   skrll 	{ 13, 0x42 },		\
   1676  1.1.20.1   skrll 	{ 22, 0x40 },		\
   1677  1.1.20.1   skrll 	{ 24, 0x4a },		\
   1678  1.1.20.1   skrll 	{ 25, 0x80 },		\
   1679  1.1.20.1   skrll 	{ 27, 0x42 },		\
   1680  1.1.20.1   skrll 	{ 36, 0x80 },		\
   1681  1.1.20.1   skrll 	{ 37, 0x08 },		\
   1682  1.1.20.1   skrll 	{ 38, 0x89 },		\
   1683  1.1.20.1   skrll 	{ 39, 0x1b },		\
   1684  1.1.20.1   skrll 	{ 40, 0x0d },		\
   1685  1.1.20.1   skrll 	{ 41, 0x9b },		\
   1686  1.1.20.1   skrll 	{ 42, 0xd5 },		\
   1687  1.1.20.1   skrll 	{ 43, 0x72 },		\
   1688  1.1.20.1   skrll 	{ 44, 0x0e },		\
   1689  1.1.20.1   skrll 	{ 45, 0xa2 },		\
   1690  1.1.20.1   skrll 	{ 46, 0x6b },		\
   1691  1.1.20.1   skrll 	{ 48, 0x10 },		\
   1692  1.1.20.1   skrll 	{ 51, 0x3e },		\
   1693  1.1.20.1   skrll 	{ 52, 0x48 },		\
   1694  1.1.20.1   skrll 	{ 54, 0x38 },		\
   1695  1.1.20.1   skrll 	{ 56, 0xa1 },		\
   1696  1.1.20.1   skrll 	{ 57, 0x00 },		\
   1697  1.1.20.1   skrll 	{ 58, 0x39 },		\
   1698  1.1.20.1   skrll 	{ 60, 0x45 },		\
   1699  1.1.20.1   skrll 	{ 61, 0x91 },		\
   1700  1.1.20.1   skrll 	{ 62, 0x39 }
   1701  1.1.20.1   skrll 
   1702  1.1.20.1   skrll #define RT5592_5GHZ_DEF_RF	\
   1703  1.1.20.1   skrll 	{ 10, 0x97 },		\
   1704  1.1.20.1   skrll 	{ 11, 0x40 },		\
   1705  1.1.20.1   skrll 	{ 25, 0xbf },		\
   1706  1.1.20.1   skrll 	{ 27, 0x42 },		\
   1707  1.1.20.1   skrll 	{ 36, 0x00 },		\
   1708  1.1.20.1   skrll 	{ 37, 0x04 },		\
   1709  1.1.20.1   skrll 	{ 38, 0x85 },		\
   1710  1.1.20.1   skrll 	{ 40, 0x42 },		\
   1711  1.1.20.1   skrll 	{ 41, 0xbb },		\
   1712  1.1.20.1   skrll 	{ 42, 0xd7 },		\
   1713  1.1.20.1   skrll 	{ 45, 0x41 },		\
   1714  1.1.20.1   skrll 	{ 48, 0x00 },		\
   1715  1.1.20.1   skrll 	{ 57, 0x77 },		\
   1716  1.1.20.1   skrll 	{ 60, 0x05 },		\
   1717  1.1.20.1   skrll 	{ 61, 0x01 }
   1718  1.1.20.1   skrll 
   1719  1.1.20.1   skrll #define RT5592_CHAN_5GHZ	\
   1720  1.1.20.1   skrll 	{  36,  64, 12, 0x2e },	\
   1721  1.1.20.1   skrll 	{ 100, 165, 12, 0x0e },	\
   1722  1.1.20.1   skrll 	{  36,  64, 13, 0x22 },	\
   1723  1.1.20.1   skrll 	{ 100, 165, 13, 0x42 },	\
   1724  1.1.20.1   skrll 	{  36,  64, 22, 0x60 },	\
   1725  1.1.20.1   skrll 	{ 100, 165, 22, 0x40 },	\
   1726  1.1.20.1   skrll 	{  36,  64, 23, 0x7f },	\
   1727  1.1.20.1   skrll 	{ 100, 153, 23, 0x3c },	\
   1728  1.1.20.1   skrll 	{ 155, 165, 23, 0x38 },	\
   1729  1.1.20.1   skrll 	{  36,  50, 24, 0x09 },	\
   1730  1.1.20.1   skrll 	{  52,  64, 24, 0x07 },	\
   1731  1.1.20.1   skrll 	{ 100, 153, 24, 0x06 },	\
   1732  1.1.20.1   skrll 	{ 155, 165, 24, 0x05 },	\
   1733  1.1.20.1   skrll 	{  36,  64, 39, 0x1c },	\
   1734  1.1.20.1   skrll 	{ 100, 138, 39, 0x1a },	\
   1735  1.1.20.1   skrll 	{ 140, 165, 39, 0x18 },	\
   1736  1.1.20.1   skrll 	{  36,  64, 43, 0x5b },	\
   1737  1.1.20.1   skrll 	{ 100, 138, 43, 0x3b },	\
   1738  1.1.20.1   skrll 	{ 140, 165, 43, 0x1b },	\
   1739  1.1.20.1   skrll 	{  36,  64, 44, 0x40 },	\
   1740  1.1.20.1   skrll 	{ 100, 138, 44, 0x20 },	\
   1741  1.1.20.1   skrll 	{ 140, 165, 44, 0x10 },	\
   1742  1.1.20.1   skrll 	{  36,  64, 46, 0x00 },	\
   1743  1.1.20.1   skrll 	{ 100, 138, 46, 0x18 },	\
   1744  1.1.20.1   skrll 	{ 140, 165, 46, 0x08 },	\
   1745  1.1.20.1   skrll 	{  36,  64, 51, 0xfe },	\
   1746  1.1.20.1   skrll 	{ 100, 124, 51, 0xfc },	\
   1747  1.1.20.1   skrll 	{ 126, 165, 51, 0xec },	\
   1748  1.1.20.1   skrll 	{  36,  64, 52, 0x0c },	\
   1749  1.1.20.1   skrll 	{ 100, 138, 52, 0x06 },	\
   1750  1.1.20.1   skrll 	{ 140, 165, 52, 0x06 },	\
   1751  1.1.20.1   skrll 	{  36,  64, 54, 0xf8 },	\
   1752  1.1.20.1   skrll 	{ 100, 165, 54, 0xeb },	\
   1753  1.1.20.1   skrll 	{ 36,   50, 55, 0x06 },	\
   1754  1.1.20.1   skrll 	{ 52,   64, 55, 0x04 },	\
   1755  1.1.20.1   skrll 	{ 100, 138, 55, 0x01 },	\
   1756  1.1.20.1   skrll 	{ 140, 165, 55, 0x00 },	\
   1757  1.1.20.1   skrll 	{  36,  50, 56, 0xd3 },	\
   1758  1.1.20.1   skrll 	{  52, 128, 56, 0xbb },	\
   1759  1.1.20.1   skrll 	{ 130, 165, 56, 0xab },	\
   1760  1.1.20.1   skrll 	{  36,  64, 58, 0x15 },	\
   1761  1.1.20.1   skrll 	{ 100, 116, 58, 0x1d },	\
   1762  1.1.20.1   skrll 	{ 118, 165, 58, 0x15 },	\
   1763  1.1.20.1   skrll 	{  36,  64, 59, 0x7f },	\
   1764  1.1.20.1   skrll 	{ 100, 138, 59, 0x3f },	\
   1765  1.1.20.1   skrll 	{ 140, 165, 59, 0x7c },	\
   1766  1.1.20.1   skrll 	{  36,  64, 62, 0x15 },	\
   1767  1.1.20.1   skrll 	{ 100, 116, 62, 0x1d },	\
   1768  1.1.20.1   skrll 	{ 118, 165, 62, 0x15 }
   1769