rtl8169.c revision 1.157 1 1.157 msaitoh /* $NetBSD: rtl8169.c,v 1.157 2019/01/22 03:42:26 msaitoh Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright (c) 1997, 1998-2003
5 1.1 jonathan * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 jonathan *
7 1.1 jonathan * Redistribution and use in source and binary forms, with or without
8 1.1 jonathan * modification, are permitted provided that the following conditions
9 1.1 jonathan * are met:
10 1.1 jonathan * 1. Redistributions of source code must retain the above copyright
11 1.1 jonathan * notice, this list of conditions and the following disclaimer.
12 1.1 jonathan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jonathan * notice, this list of conditions and the following disclaimer in the
14 1.1 jonathan * documentation and/or other materials provided with the distribution.
15 1.1 jonathan * 3. All advertising materials mentioning features or use of this software
16 1.1 jonathan * must display the following acknowledgement:
17 1.1 jonathan * This product includes software developed by Bill Paul.
18 1.1 jonathan * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 jonathan * may be used to endorse or promote products derived from this software
20 1.1 jonathan * without specific prior written permission.
21 1.1 jonathan *
22 1.1 jonathan * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 jonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 jonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 jonathan * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 jonathan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jonathan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jonathan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jonathan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jonathan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jonathan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 jonathan * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 jonathan */
34 1.1 jonathan
35 1.1 jonathan #include <sys/cdefs.h>
36 1.157 msaitoh __KERNEL_RCSID(0, "$NetBSD: rtl8169.c,v 1.157 2019/01/22 03:42:26 msaitoh Exp $");
37 1.1 jonathan /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
38 1.1 jonathan
39 1.1 jonathan /*
40 1.137 khorben * RealTek 8139C+/8169/8169S/8168/8110S PCI NIC driver
41 1.1 jonathan *
42 1.1 jonathan * Written by Bill Paul <wpaul (at) windriver.com>
43 1.1 jonathan * Senior Networking Software Engineer
44 1.1 jonathan * Wind River Systems
45 1.1 jonathan */
46 1.1 jonathan
47 1.1 jonathan /*
48 1.1 jonathan * This driver is designed to support RealTek's next generation of
49 1.1 jonathan * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
50 1.137 khorben * six devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
51 1.137 khorben * RTL8110S, the RTL8168 and the RTL8111.
52 1.1 jonathan *
53 1.1 jonathan * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
54 1.1 jonathan * with the older 8139 family, however it also supports a special
55 1.1 jonathan * C+ mode of operation that provides several new performance enhancing
56 1.1 jonathan * features. These include:
57 1.1 jonathan *
58 1.1 jonathan * o Descriptor based DMA mechanism. Each descriptor represents
59 1.1 jonathan * a single packet fragment. Data buffers may be aligned on
60 1.1 jonathan * any byte boundary.
61 1.1 jonathan *
62 1.1 jonathan * o 64-bit DMA
63 1.1 jonathan *
64 1.1 jonathan * o TCP/IP checksum offload for both RX and TX
65 1.1 jonathan *
66 1.1 jonathan * o High and normal priority transmit DMA rings
67 1.1 jonathan *
68 1.1 jonathan * o VLAN tag insertion and extraction
69 1.1 jonathan *
70 1.1 jonathan * o TCP large send (segmentation offload)
71 1.1 jonathan *
72 1.1 jonathan * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
73 1.1 jonathan * programming API is fairly straightforward. The RX filtering, EEPROM
74 1.1 jonathan * access and PHY access is the same as it is on the older 8139 series
75 1.1 jonathan * chips.
76 1.1 jonathan *
77 1.1 jonathan * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
78 1.1 jonathan * same programming API and feature set as the 8139C+ with the following
79 1.1 jonathan * differences and additions:
80 1.1 jonathan *
81 1.1 jonathan * o 1000Mbps mode
82 1.1 jonathan *
83 1.1 jonathan * o Jumbo frames
84 1.1 jonathan *
85 1.126 tsutsui * o GMII and TBI ports/registers for interfacing with copper
86 1.1 jonathan * or fiber PHYs
87 1.1 jonathan *
88 1.1 jonathan * o RX and TX DMA rings can have up to 1024 descriptors
89 1.1 jonathan * (the 8139C+ allows a maximum of 64)
90 1.1 jonathan *
91 1.1 jonathan * o Slight differences in register layout from the 8139C+
92 1.1 jonathan *
93 1.1 jonathan * The TX start and timer interrupt registers are at different locations
94 1.1 jonathan * on the 8169 than they are on the 8139C+. Also, the status word in the
95 1.1 jonathan * RX descriptor has a slightly different bit layout. The 8169 does not
96 1.1 jonathan * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
97 1.1 jonathan * copper gigE PHY.
98 1.1 jonathan *
99 1.1 jonathan * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
100 1.1 jonathan * (the 'S' stands for 'single-chip'). These devices have the same
101 1.1 jonathan * programming API as the older 8169, but also have some vendor-specific
102 1.1 jonathan * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
103 1.1 jonathan * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
104 1.12 perry *
105 1.1 jonathan * This driver takes advantage of the RX and TX checksum offload and
106 1.1 jonathan * VLAN tag insertion/extraction features. It also implements TX
107 1.1 jonathan * interrupt moderation using the timer interrupt registers, which
108 1.1 jonathan * significantly reduces TX interrupt load. There is also support
109 1.1 jonathan * for jumbo frames, however the 8169/8169S/8110S can not transmit
110 1.1 jonathan * jumbo frames larger than 7.5K, so the max MTU possible with this
111 1.1 jonathan * driver is 7500 bytes.
112 1.1 jonathan */
113 1.1 jonathan
114 1.1 jonathan
115 1.1 jonathan #include <sys/param.h>
116 1.1 jonathan #include <sys/endian.h>
117 1.1 jonathan #include <sys/systm.h>
118 1.1 jonathan #include <sys/sockio.h>
119 1.1 jonathan #include <sys/mbuf.h>
120 1.1 jonathan #include <sys/malloc.h>
121 1.1 jonathan #include <sys/kernel.h>
122 1.1 jonathan #include <sys/socket.h>
123 1.1 jonathan #include <sys/device.h>
124 1.1 jonathan
125 1.1 jonathan #include <net/if.h>
126 1.1 jonathan #include <net/if_arp.h>
127 1.1 jonathan #include <net/if_dl.h>
128 1.1 jonathan #include <net/if_ether.h>
129 1.1 jonathan #include <net/if_media.h>
130 1.1 jonathan #include <net/if_vlanvar.h>
131 1.1 jonathan
132 1.13 yamt #include <netinet/in_systm.h> /* XXX for IP_MAXPACKET */
133 1.13 yamt #include <netinet/in.h> /* XXX for IP_MAXPACKET */
134 1.13 yamt #include <netinet/ip.h> /* XXX for IP_MAXPACKET */
135 1.13 yamt
136 1.1 jonathan #include <net/bpf.h>
137 1.144 riastrad #include <sys/rndsource.h>
138 1.1 jonathan
139 1.89 ad #include <sys/bus.h>
140 1.1 jonathan
141 1.1 jonathan #include <dev/mii/mii.h>
142 1.1 jonathan #include <dev/mii/miivar.h>
143 1.1 jonathan
144 1.1 jonathan #include <dev/ic/rtl81x9reg.h>
145 1.1 jonathan #include <dev/ic/rtl81x9var.h>
146 1.1 jonathan
147 1.1 jonathan #include <dev/ic/rtl8169var.h>
148 1.1 jonathan
149 1.64 tsutsui static inline void re_set_bufaddr(struct re_desc *, bus_addr_t);
150 1.1 jonathan
151 1.4 kanaoka static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
152 1.4 kanaoka static int re_rx_list_init(struct rtk_softc *);
153 1.4 kanaoka static int re_tx_list_init(struct rtk_softc *);
154 1.4 kanaoka static void re_rxeof(struct rtk_softc *);
155 1.4 kanaoka static void re_txeof(struct rtk_softc *);
156 1.4 kanaoka static void re_tick(void *);
157 1.4 kanaoka static void re_start(struct ifnet *);
158 1.83 christos static int re_ioctl(struct ifnet *, u_long, void *);
159 1.4 kanaoka static int re_init(struct ifnet *);
160 1.4 kanaoka static void re_stop(struct ifnet *, int);
161 1.4 kanaoka static void re_watchdog(struct ifnet *);
162 1.4 kanaoka
163 1.4 kanaoka static int re_enable(struct rtk_softc *);
164 1.4 kanaoka static void re_disable(struct rtk_softc *);
165 1.4 kanaoka
166 1.157 msaitoh static int re_gmii_readreg(device_t, int, int, uint16_t *);
167 1.157 msaitoh static int re_gmii_writereg(device_t, int, int, uint16_t);
168 1.4 kanaoka
169 1.157 msaitoh static int re_miibus_readreg(device_t, int, int, uint16_t *);
170 1.157 msaitoh static int re_miibus_writereg(device_t, int, int, uint16_t);
171 1.136 matt static void re_miibus_statchg(struct ifnet *);
172 1.1 jonathan
173 1.4 kanaoka static void re_reset(struct rtk_softc *);
174 1.1 jonathan
175 1.64 tsutsui static inline void
176 1.64 tsutsui re_set_bufaddr(struct re_desc *d, bus_addr_t addr)
177 1.64 tsutsui {
178 1.64 tsutsui
179 1.64 tsutsui d->re_bufaddr_lo = htole32((uint32_t)addr);
180 1.64 tsutsui if (sizeof(bus_addr_t) == sizeof(uint64_t))
181 1.64 tsutsui d->re_bufaddr_hi = htole32((uint64_t)addr >> 32);
182 1.64 tsutsui else
183 1.64 tsutsui d->re_bufaddr_hi = 0;
184 1.64 tsutsui }
185 1.64 tsutsui
186 1.1 jonathan static int
187 1.157 msaitoh re_gmii_readreg(device_t dev, int phy, int reg, uint16_t *val)
188 1.1 jonathan {
189 1.103 tsutsui struct rtk_softc *sc = device_private(dev);
190 1.157 msaitoh uint32_t data;
191 1.102 tsutsui int i;
192 1.1 jonathan
193 1.1 jonathan if (phy != 7)
194 1.157 msaitoh return -1;
195 1.1 jonathan
196 1.1 jonathan /* Let the rgephy driver read the GMEDIASTAT register */
197 1.1 jonathan
198 1.1 jonathan if (reg == RTK_GMEDIASTAT) {
199 1.157 msaitoh *val = CSR_READ_1(sc, RTK_GMEDIASTAT);
200 1.157 msaitoh return 0;
201 1.1 jonathan }
202 1.1 jonathan
203 1.1 jonathan CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
204 1.1 jonathan DELAY(1000);
205 1.1 jonathan
206 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
207 1.157 msaitoh data = CSR_READ_4(sc, RTK_PHYAR);
208 1.157 msaitoh if (data & RTK_PHYAR_BUSY)
209 1.1 jonathan break;
210 1.1 jonathan DELAY(100);
211 1.1 jonathan }
212 1.1 jonathan
213 1.1 jonathan if (i == RTK_TIMEOUT) {
214 1.102 tsutsui printf("%s: PHY read failed\n", device_xname(sc->sc_dev));
215 1.157 msaitoh return ETIMEDOUT;
216 1.1 jonathan }
217 1.1 jonathan
218 1.157 msaitoh *val = data & RTK_PHYAR_PHYDATA;
219 1.157 msaitoh return 0;
220 1.1 jonathan }
221 1.1 jonathan
222 1.157 msaitoh static int
223 1.157 msaitoh re_gmii_writereg(device_t dev, int phy, int reg, uint16_t val)
224 1.1 jonathan {
225 1.102 tsutsui struct rtk_softc *sc = device_private(dev);
226 1.157 msaitoh uint32_t data;
227 1.102 tsutsui int i;
228 1.1 jonathan
229 1.1 jonathan CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
230 1.157 msaitoh (val & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
231 1.1 jonathan DELAY(1000);
232 1.1 jonathan
233 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
234 1.157 msaitoh data = CSR_READ_4(sc, RTK_PHYAR);
235 1.157 msaitoh if (!(data & RTK_PHYAR_BUSY))
236 1.1 jonathan break;
237 1.1 jonathan DELAY(100);
238 1.1 jonathan }
239 1.1 jonathan
240 1.1 jonathan if (i == RTK_TIMEOUT) {
241 1.157 msaitoh printf("%s: PHY write reg %x <- %hx failed\n",
242 1.157 msaitoh device_xname(sc->sc_dev), reg, val);
243 1.157 msaitoh return ETIMEDOUT;
244 1.1 jonathan }
245 1.157 msaitoh
246 1.157 msaitoh return 0;
247 1.1 jonathan }
248 1.1 jonathan
249 1.1 jonathan static int
250 1.157 msaitoh re_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
251 1.1 jonathan {
252 1.102 tsutsui struct rtk_softc *sc = device_private(dev);
253 1.102 tsutsui uint16_t re8139_reg = 0;
254 1.157 msaitoh int s, rv = 0;
255 1.1 jonathan
256 1.1 jonathan s = splnet();
257 1.1 jonathan
258 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
259 1.157 msaitoh rv = re_gmii_readreg(dev, phy, reg, val);
260 1.1 jonathan splx(s);
261 1.157 msaitoh return rv;
262 1.1 jonathan }
263 1.1 jonathan
264 1.1 jonathan /* Pretend the internal PHY is only at address 0 */
265 1.1 jonathan if (phy) {
266 1.1 jonathan splx(s);
267 1.157 msaitoh return -1;
268 1.1 jonathan }
269 1.4 kanaoka switch (reg) {
270 1.1 jonathan case MII_BMCR:
271 1.1 jonathan re8139_reg = RTK_BMCR;
272 1.1 jonathan break;
273 1.1 jonathan case MII_BMSR:
274 1.1 jonathan re8139_reg = RTK_BMSR;
275 1.1 jonathan break;
276 1.1 jonathan case MII_ANAR:
277 1.1 jonathan re8139_reg = RTK_ANAR;
278 1.1 jonathan break;
279 1.1 jonathan case MII_ANER:
280 1.1 jonathan re8139_reg = RTK_ANER;
281 1.1 jonathan break;
282 1.1 jonathan case MII_ANLPAR:
283 1.1 jonathan re8139_reg = RTK_LPAR;
284 1.1 jonathan break;
285 1.1 jonathan case MII_PHYIDR1:
286 1.1 jonathan case MII_PHYIDR2:
287 1.157 msaitoh *val = 0;
288 1.1 jonathan splx(s);
289 1.4 kanaoka return 0;
290 1.1 jonathan /*
291 1.1 jonathan * Allow the rlphy driver to read the media status
292 1.1 jonathan * register. If we have a link partner which does not
293 1.1 jonathan * support NWAY, this is the register which will tell
294 1.1 jonathan * us the results of parallel detection.
295 1.1 jonathan */
296 1.1 jonathan case RTK_MEDIASTAT:
297 1.157 msaitoh *val = CSR_READ_1(sc, RTK_MEDIASTAT);
298 1.1 jonathan splx(s);
299 1.157 msaitoh return 0;
300 1.1 jonathan default:
301 1.102 tsutsui printf("%s: bad phy register\n", device_xname(sc->sc_dev));
302 1.1 jonathan splx(s);
303 1.157 msaitoh return -1;
304 1.1 jonathan }
305 1.157 msaitoh *val = CSR_READ_2(sc, re8139_reg);
306 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0 && re8139_reg == RTK_BMCR) {
307 1.51 tsutsui /* 8139C+ has different bit layout. */
308 1.157 msaitoh *val &= ~(BMCR_LOOP | BMCR_ISO);
309 1.51 tsutsui }
310 1.1 jonathan splx(s);
311 1.157 msaitoh return 0;
312 1.1 jonathan }
313 1.1 jonathan
314 1.157 msaitoh static int
315 1.157 msaitoh re_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
316 1.1 jonathan {
317 1.102 tsutsui struct rtk_softc *sc = device_private(dev);
318 1.102 tsutsui uint16_t re8139_reg = 0;
319 1.157 msaitoh int s, rv;
320 1.1 jonathan
321 1.1 jonathan s = splnet();
322 1.1 jonathan
323 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
324 1.157 msaitoh rv = re_gmii_writereg(dev, phy, reg, val);
325 1.1 jonathan splx(s);
326 1.157 msaitoh return rv;
327 1.1 jonathan }
328 1.1 jonathan
329 1.1 jonathan /* Pretend the internal PHY is only at address 0 */
330 1.1 jonathan if (phy) {
331 1.1 jonathan splx(s);
332 1.157 msaitoh return -1;
333 1.1 jonathan }
334 1.4 kanaoka switch (reg) {
335 1.1 jonathan case MII_BMCR:
336 1.1 jonathan re8139_reg = RTK_BMCR;
337 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0) {
338 1.51 tsutsui /* 8139C+ has different bit layout. */
339 1.157 msaitoh val &= ~(BMCR_LOOP | BMCR_ISO);
340 1.51 tsutsui }
341 1.1 jonathan break;
342 1.1 jonathan case MII_BMSR:
343 1.1 jonathan re8139_reg = RTK_BMSR;
344 1.1 jonathan break;
345 1.1 jonathan case MII_ANAR:
346 1.1 jonathan re8139_reg = RTK_ANAR;
347 1.1 jonathan break;
348 1.1 jonathan case MII_ANER:
349 1.1 jonathan re8139_reg = RTK_ANER;
350 1.1 jonathan break;
351 1.1 jonathan case MII_ANLPAR:
352 1.1 jonathan re8139_reg = RTK_LPAR;
353 1.1 jonathan break;
354 1.1 jonathan case MII_PHYIDR1:
355 1.1 jonathan case MII_PHYIDR2:
356 1.1 jonathan splx(s);
357 1.157 msaitoh return 0;
358 1.1 jonathan break;
359 1.1 jonathan default:
360 1.102 tsutsui printf("%s: bad phy register\n", device_xname(sc->sc_dev));
361 1.1 jonathan splx(s);
362 1.157 msaitoh return -1;
363 1.1 jonathan }
364 1.157 msaitoh CSR_WRITE_2(sc, re8139_reg, val);
365 1.1 jonathan splx(s);
366 1.157 msaitoh return 0;
367 1.1 jonathan }
368 1.1 jonathan
369 1.1 jonathan static void
370 1.136 matt re_miibus_statchg(struct ifnet *ifp)
371 1.1 jonathan {
372 1.1 jonathan
373 1.1 jonathan return;
374 1.1 jonathan }
375 1.1 jonathan
376 1.1 jonathan static void
377 1.1 jonathan re_reset(struct rtk_softc *sc)
378 1.1 jonathan {
379 1.102 tsutsui int i;
380 1.1 jonathan
381 1.1 jonathan CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
382 1.1 jonathan
383 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
384 1.1 jonathan DELAY(10);
385 1.41 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
386 1.1 jonathan break;
387 1.1 jonathan }
388 1.1 jonathan if (i == RTK_TIMEOUT)
389 1.101 tsutsui printf("%s: reset never completed!\n",
390 1.102 tsutsui device_xname(sc->sc_dev));
391 1.1 jonathan
392 1.1 jonathan /*
393 1.108 tsutsui * NB: Realtek-supplied FreeBSD driver does this only for MACFG_3,
394 1.108 tsutsui * but also says "Rtl8169s sigle chip detected".
395 1.1 jonathan */
396 1.108 tsutsui if ((sc->sc_quirk & RTKQ_MACLDPS) != 0)
397 1.66 tsutsui CSR_WRITE_1(sc, RTK_LDPS, 1);
398 1.1 jonathan
399 1.1 jonathan }
400 1.1 jonathan
401 1.1 jonathan /*
402 1.1 jonathan * The following routine is designed to test for a defect on some
403 1.1 jonathan * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
404 1.1 jonathan * lines connected to the bus, however for a 32-bit only card, they
405 1.1 jonathan * should be pulled high. The result of this defect is that the
406 1.1 jonathan * NIC will not work right if you plug it into a 64-bit slot: DMA
407 1.1 jonathan * operations will be done with 64-bit transfers, which will fail
408 1.1 jonathan * because the 64-bit data lines aren't connected.
409 1.1 jonathan *
410 1.1 jonathan * There's no way to work around this (short of talking a soldering
411 1.1 jonathan * iron to the board), however we can detect it. The method we use
412 1.1 jonathan * here is to put the NIC into digital loopback mode, set the receiver
413 1.1 jonathan * to promiscuous mode, and then try to send a frame. We then compare
414 1.1 jonathan * the frame data we sent to what was received. If the data matches,
415 1.1 jonathan * then the NIC is working correctly, otherwise we know the user has
416 1.1 jonathan * a defective NIC which has been mistakenly plugged into a 64-bit PCI
417 1.1 jonathan * slot. In the latter case, there's no way the NIC can work correctly,
418 1.1 jonathan * so we print out a message on the console and abort the device attach.
419 1.1 jonathan */
420 1.1 jonathan
421 1.6 kanaoka int
422 1.1 jonathan re_diag(struct rtk_softc *sc)
423 1.1 jonathan {
424 1.102 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
425 1.102 tsutsui struct mbuf *m0;
426 1.102 tsutsui struct ether_header *eh;
427 1.102 tsutsui struct re_rxsoft *rxs;
428 1.102 tsutsui struct re_desc *cur_rx;
429 1.102 tsutsui bus_dmamap_t dmamap;
430 1.102 tsutsui uint16_t status;
431 1.102 tsutsui uint32_t rxstat;
432 1.102 tsutsui int total_len, i, s, error = 0;
433 1.102 tsutsui static const uint8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
434 1.102 tsutsui static const uint8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
435 1.1 jonathan
436 1.1 jonathan /* Allocate a single mbuf */
437 1.1 jonathan
438 1.1 jonathan MGETHDR(m0, M_DONTWAIT, MT_DATA);
439 1.1 jonathan if (m0 == NULL)
440 1.4 kanaoka return ENOBUFS;
441 1.1 jonathan
442 1.1 jonathan /*
443 1.1 jonathan * Initialize the NIC in test mode. This sets the chip up
444 1.1 jonathan * so that it can send and receive frames, but performs the
445 1.1 jonathan * following special functions:
446 1.1 jonathan * - Puts receiver in promiscuous mode
447 1.1 jonathan * - Enables digital loopback mode
448 1.1 jonathan * - Leaves interrupts turned off
449 1.1 jonathan */
450 1.1 jonathan
451 1.1 jonathan ifp->if_flags |= IFF_PROMISC;
452 1.52 tsutsui sc->re_testmode = 1;
453 1.1 jonathan re_init(ifp);
454 1.6 kanaoka re_stop(ifp, 0);
455 1.1 jonathan DELAY(100000);
456 1.1 jonathan re_init(ifp);
457 1.1 jonathan
458 1.1 jonathan /* Put some data in the mbuf */
459 1.1 jonathan
460 1.1 jonathan eh = mtod(m0, struct ether_header *);
461 1.143 joerg memcpy(eh->ether_dhost, &dst, ETHER_ADDR_LEN);
462 1.143 joerg memcpy(eh->ether_shost, &src, ETHER_ADDR_LEN);
463 1.1 jonathan eh->ether_type = htons(ETHERTYPE_IP);
464 1.1 jonathan m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
465 1.1 jonathan
466 1.1 jonathan /*
467 1.1 jonathan * Queue the packet, start transmission.
468 1.1 jonathan */
469 1.1 jonathan
470 1.1 jonathan CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
471 1.1 jonathan s = splnet();
472 1.1 jonathan IF_ENQUEUE(&ifp->if_snd, m0);
473 1.1 jonathan re_start(ifp);
474 1.1 jonathan splx(s);
475 1.1 jonathan m0 = NULL;
476 1.1 jonathan
477 1.1 jonathan /* Wait for it to propagate through the chip */
478 1.1 jonathan
479 1.1 jonathan DELAY(100000);
480 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
481 1.1 jonathan status = CSR_READ_2(sc, RTK_ISR);
482 1.4 kanaoka if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
483 1.4 kanaoka (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
484 1.1 jonathan break;
485 1.1 jonathan DELAY(10);
486 1.1 jonathan }
487 1.1 jonathan if (i == RTK_TIMEOUT) {
488 1.102 tsutsui aprint_error_dev(sc->sc_dev,
489 1.101 tsutsui "diagnostic failed, failed to receive packet "
490 1.99 cegger "in loopback mode\n");
491 1.1 jonathan error = EIO;
492 1.1 jonathan goto done;
493 1.1 jonathan }
494 1.1 jonathan
495 1.1 jonathan /*
496 1.1 jonathan * The packet should have been dumped into the first
497 1.1 jonathan * entry in the RX DMA ring. Grab it from there.
498 1.1 jonathan */
499 1.1 jonathan
500 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[0];
501 1.50 tsutsui dmamap = rxs->rxs_dmamap;
502 1.1 jonathan bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
503 1.20 briggs BUS_DMASYNC_POSTREAD);
504 1.50 tsutsui bus_dmamap_unload(sc->sc_dmat, dmamap);
505 1.1 jonathan
506 1.50 tsutsui m0 = rxs->rxs_mbuf;
507 1.50 tsutsui rxs->rxs_mbuf = NULL;
508 1.1 jonathan eh = mtod(m0, struct ether_header *);
509 1.1 jonathan
510 1.52 tsutsui RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
511 1.52 tsutsui cur_rx = &sc->re_ldata.re_rx_list[0];
512 1.52 tsutsui rxstat = le32toh(cur_rx->re_cmdstat);
513 1.52 tsutsui total_len = rxstat & sc->re_rxlenmask;
514 1.1 jonathan
515 1.1 jonathan if (total_len != ETHER_MIN_LEN) {
516 1.102 tsutsui aprint_error_dev(sc->sc_dev,
517 1.101 tsutsui "diagnostic failed, received short packet\n");
518 1.1 jonathan error = EIO;
519 1.1 jonathan goto done;
520 1.1 jonathan }
521 1.1 jonathan
522 1.1 jonathan /* Test that the received packet data matches what we sent. */
523 1.1 jonathan
524 1.143 joerg if (memcmp(&eh->ether_dhost, &dst, ETHER_ADDR_LEN) ||
525 1.143 joerg memcmp(&eh->ether_shost, &src, ETHER_ADDR_LEN) ||
526 1.1 jonathan ntohs(eh->ether_type) != ETHERTYPE_IP) {
527 1.106 alc aprint_error_dev(sc->sc_dev, "WARNING, DMA FAILURE!\n"
528 1.106 alc "expected TX data: %s/%s/0x%x\n"
529 1.106 alc "received RX data: %s/%s/0x%x\n"
530 1.101 tsutsui "You may have a defective 32-bit NIC plugged "
531 1.106 alc "into a 64-bit PCI slot.\n"
532 1.101 tsutsui "Please re-install the NIC in a 32-bit slot "
533 1.106 alc "for proper operation.\n"
534 1.106 alc "Read the re(4) man page for more details.\n" ,
535 1.106 alc ether_sprintf(dst), ether_sprintf(src), ETHERTYPE_IP,
536 1.106 alc ether_sprintf(eh->ether_dhost),
537 1.106 alc ether_sprintf(eh->ether_shost), ntohs(eh->ether_type));
538 1.1 jonathan error = EIO;
539 1.1 jonathan }
540 1.1 jonathan
541 1.41 tsutsui done:
542 1.1 jonathan /* Turn interface off, release resources */
543 1.1 jonathan
544 1.52 tsutsui sc->re_testmode = 0;
545 1.1 jonathan ifp->if_flags &= ~IFF_PROMISC;
546 1.6 kanaoka re_stop(ifp, 0);
547 1.1 jonathan if (m0 != NULL)
548 1.1 jonathan m_freem(m0);
549 1.1 jonathan
550 1.4 kanaoka return error;
551 1.1 jonathan }
552 1.1 jonathan
553 1.1 jonathan
554 1.1 jonathan /*
555 1.1 jonathan * Attach the interface. Allocate softc structures, do ifmedia
556 1.1 jonathan * setup and ethernet/BPF attach.
557 1.1 jonathan */
558 1.1 jonathan void
559 1.1 jonathan re_attach(struct rtk_softc *sc)
560 1.1 jonathan {
561 1.102 tsutsui uint8_t eaddr[ETHER_ADDR_LEN];
562 1.102 tsutsui struct ifnet *ifp;
563 1.138 tsutsui int error = 0, i;
564 1.1 jonathan
565 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
566 1.1 jonathan uint32_t hwrev;
567 1.1 jonathan
568 1.1 jonathan /* Revision of 8169/8169S/8110s in bits 30..26, 23 */
569 1.78 tsutsui hwrev = CSR_READ_4(sc, RTK_TXCFG) & RTK_TXCFG_HWREV;
570 1.104 tsutsui switch (hwrev) {
571 1.104 tsutsui case RTK_HWREV_8169:
572 1.84 tsutsui sc->sc_quirk |= RTKQ_8169NONS;
573 1.104 tsutsui break;
574 1.104 tsutsui case RTK_HWREV_8169S:
575 1.104 tsutsui case RTK_HWREV_8110S:
576 1.104 tsutsui case RTK_HWREV_8169_8110SB:
577 1.131 nonaka case RTK_HWREV_8169_8110SBL:
578 1.104 tsutsui case RTK_HWREV_8169_8110SC:
579 1.108 tsutsui sc->sc_quirk |= RTKQ_MACLDPS;
580 1.104 tsutsui break;
581 1.104 tsutsui case RTK_HWREV_8168_SPIN1:
582 1.113 tsutsui case RTK_HWREV_8168_SPIN2:
583 1.113 tsutsui case RTK_HWREV_8168_SPIN3:
584 1.117 tsutsui sc->sc_quirk |= RTKQ_MACSTAT;
585 1.113 tsutsui break;
586 1.113 tsutsui case RTK_HWREV_8168C:
587 1.113 tsutsui case RTK_HWREV_8168C_SPIN2:
588 1.114 tsutsui case RTK_HWREV_8168CP:
589 1.114 tsutsui case RTK_HWREV_8168D:
590 1.124 tsutsui case RTK_HWREV_8168DP:
591 1.117 tsutsui sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
592 1.117 tsutsui RTKQ_MACSTAT | RTKQ_CMDSTOP;
593 1.110 tsutsui /*
594 1.110 tsutsui * From FreeBSD driver:
595 1.126 tsutsui *
596 1.110 tsutsui * These (8168/8111) controllers support jumbo frame
597 1.110 tsutsui * but it seems that enabling it requires touching
598 1.110 tsutsui * additional magic registers. Depending on MAC
599 1.110 tsutsui * revisions some controllers need to disable
600 1.110 tsutsui * checksum offload. So disable jumbo frame until
601 1.110 tsutsui * I have better idea what it really requires to
602 1.110 tsutsui * make it support.
603 1.110 tsutsui * RTL8168C/CP : supports up to 6KB jumbo frame.
604 1.110 tsutsui * RTL8111C/CP : supports up to 9KB jumbo frame.
605 1.110 tsutsui */
606 1.110 tsutsui sc->sc_quirk |= RTKQ_NOJUMBO;
607 1.104 tsutsui break;
608 1.134 garbled case RTK_HWREV_8168E:
609 1.145 nonaka case RTK_HWREV_8168H:
610 1.145 nonaka case RTK_HWREV_8168H_SPIN1:
611 1.134 garbled sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
612 1.134 garbled RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_PHYWAKE_PM |
613 1.134 garbled RTKQ_NOJUMBO;
614 1.134 garbled break;
615 1.135 nonaka case RTK_HWREV_8168E_VL:
616 1.137 khorben case RTK_HWREV_8168F:
617 1.135 nonaka sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
618 1.135 nonaka RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO;
619 1.135 nonaka break;
620 1.141 christos case RTK_HWREV_8168G:
621 1.141 christos case RTK_HWREV_8168G_SPIN1:
622 1.141 christos case RTK_HWREV_8168G_SPIN2:
623 1.141 christos case RTK_HWREV_8168G_SPIN4:
624 1.141 christos sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
625 1.141 christos RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO |
626 1.141 christos RTKQ_RXDV_GATED;
627 1.141 christos break;
628 1.118 tsutsui case RTK_HWREV_8100E:
629 1.118 tsutsui case RTK_HWREV_8100E_SPIN2:
630 1.118 tsutsui case RTK_HWREV_8101E:
631 1.118 tsutsui sc->sc_quirk |= RTKQ_NOJUMBO;
632 1.118 tsutsui break;
633 1.105 tnn case RTK_HWREV_8102E:
634 1.105 tnn case RTK_HWREV_8102EL:
635 1.119 tsutsui case RTK_HWREV_8103E:
636 1.117 tsutsui sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
637 1.117 tsutsui RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO;
638 1.105 tnn break;
639 1.104 tsutsui default:
640 1.102 tsutsui aprint_normal_dev(sc->sc_dev,
641 1.101 tsutsui "Unknown revision (0x%08x)\n", hwrev);
642 1.116 tsutsui /* assume the latest features */
643 1.116 tsutsui sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD;
644 1.116 tsutsui sc->sc_quirk |= RTKQ_NOJUMBO;
645 1.84 tsutsui }
646 1.1 jonathan
647 1.1 jonathan /* Set RX length mask */
648 1.52 tsutsui sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
649 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
650 1.1 jonathan } else {
651 1.110 tsutsui sc->sc_quirk |= RTKQ_NOJUMBO;
652 1.110 tsutsui
653 1.1 jonathan /* Set RX length mask */
654 1.52 tsutsui sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
655 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
656 1.1 jonathan }
657 1.1 jonathan
658 1.108 tsutsui /* Reset the adapter. */
659 1.108 tsutsui re_reset(sc);
660 1.108 tsutsui
661 1.138 tsutsui /*
662 1.138 tsutsui * RTL81x9 chips automatically read EEPROM to init MAC address,
663 1.138 tsutsui * and some NAS override its MAC address per own configuration,
664 1.138 tsutsui * so no need to explicitely read EEPROM and set ID registers.
665 1.138 tsutsui */
666 1.138 tsutsui #ifdef RE_USE_EECMD
667 1.111 tsutsui if ((sc->sc_quirk & RTKQ_NOEECMD) != 0) {
668 1.104 tsutsui /*
669 1.104 tsutsui * Get station address from ID registers.
670 1.104 tsutsui */
671 1.104 tsutsui for (i = 0; i < ETHER_ADDR_LEN; i++)
672 1.104 tsutsui eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
673 1.104 tsutsui } else {
674 1.138 tsutsui uint16_t val;
675 1.138 tsutsui int addr_len;
676 1.138 tsutsui
677 1.104 tsutsui /*
678 1.104 tsutsui * Get station address from the EEPROM.
679 1.104 tsutsui */
680 1.104 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
681 1.104 tsutsui addr_len = RTK_EEADDR_LEN1;
682 1.104 tsutsui else
683 1.104 tsutsui addr_len = RTK_EEADDR_LEN0;
684 1.104 tsutsui
685 1.104 tsutsui /*
686 1.104 tsutsui * Get station address from the EEPROM.
687 1.104 tsutsui */
688 1.104 tsutsui for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
689 1.104 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
690 1.104 tsutsui eaddr[(i * 2) + 0] = val & 0xff;
691 1.104 tsutsui eaddr[(i * 2) + 1] = val >> 8;
692 1.104 tsutsui }
693 1.104 tsutsui }
694 1.138 tsutsui #else
695 1.138 tsutsui /*
696 1.138 tsutsui * Get station address from ID registers.
697 1.138 tsutsui */
698 1.138 tsutsui for (i = 0; i < ETHER_ADDR_LEN; i++)
699 1.138 tsutsui eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
700 1.138 tsutsui #endif
701 1.104 tsutsui
702 1.134 garbled /* Take PHY out of power down mode. */
703 1.134 garbled if ((sc->sc_quirk & RTKQ_PHYWAKE_PM) != 0)
704 1.134 garbled CSR_WRITE_1(sc, RTK_PMCH, CSR_READ_1(sc, RTK_PMCH) | 0x80);
705 1.134 garbled
706 1.102 tsutsui aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
707 1.99 cegger ether_sprintf(eaddr));
708 1.1 jonathan
709 1.52 tsutsui if (sc->re_ldata.re_tx_desc_cnt >
710 1.52 tsutsui PAGE_SIZE / sizeof(struct re_desc)) {
711 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt =
712 1.52 tsutsui PAGE_SIZE / sizeof(struct re_desc);
713 1.15 yamt }
714 1.15 yamt
715 1.102 tsutsui aprint_verbose_dev(sc->sc_dev, "using %d tx descriptors\n",
716 1.99 cegger sc->re_ldata.re_tx_desc_cnt);
717 1.65 tsutsui KASSERT(RE_NEXT_TX_DESC(sc, RE_TX_DESC_CNT(sc) - 1) == 0);
718 1.1 jonathan
719 1.5 kanaoka /* Allocate DMA'able memory for the TX ring */
720 1.52 tsutsui if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
721 1.52 tsutsui RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
722 1.52 tsutsui &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
723 1.102 tsutsui aprint_error_dev(sc->sc_dev,
724 1.101 tsutsui "can't allocate tx listseg, error = %d\n", error);
725 1.5 kanaoka goto fail_0;
726 1.5 kanaoka }
727 1.5 kanaoka
728 1.5 kanaoka /* Load the map for the TX ring. */
729 1.52 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
730 1.52 tsutsui sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
731 1.83 christos (void **)&sc->re_ldata.re_tx_list,
732 1.41 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
733 1.102 tsutsui aprint_error_dev(sc->sc_dev,
734 1.101 tsutsui "can't map tx list, error = %d\n", error);
735 1.127 tsutsui goto fail_1;
736 1.5 kanaoka }
737 1.52 tsutsui memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
738 1.5 kanaoka
739 1.52 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
740 1.52 tsutsui RE_TX_LIST_SZ(sc), 0, 0,
741 1.52 tsutsui &sc->re_ldata.re_tx_list_map)) != 0) {
742 1.102 tsutsui aprint_error_dev(sc->sc_dev,
743 1.101 tsutsui "can't create tx list map, error = %d\n", error);
744 1.5 kanaoka goto fail_2;
745 1.5 kanaoka }
746 1.5 kanaoka
747 1.5 kanaoka
748 1.12 perry if ((error = bus_dmamap_load(sc->sc_dmat,
749 1.52 tsutsui sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
750 1.52 tsutsui RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
751 1.102 tsutsui aprint_error_dev(sc->sc_dev,
752 1.101 tsutsui "can't load tx list, error = %d\n", error);
753 1.5 kanaoka goto fail_3;
754 1.5 kanaoka }
755 1.5 kanaoka
756 1.5 kanaoka /* Create DMA maps for TX buffers */
757 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
758 1.13 yamt error = bus_dmamap_create(sc->sc_dmat,
759 1.13 yamt round_page(IP_MAXPACKET),
760 1.94 tsutsui RE_TX_DESC_CNT(sc), RE_TDESC_CMD_FRAGLEN,
761 1.59 tsutsui 0, 0, &sc->re_ldata.re_txq[i].txq_dmamap);
762 1.5 kanaoka if (error) {
763 1.102 tsutsui aprint_error_dev(sc->sc_dev,
764 1.101 tsutsui "can't create DMA map for TX\n");
765 1.5 kanaoka goto fail_4;
766 1.5 kanaoka }
767 1.5 kanaoka }
768 1.5 kanaoka
769 1.5 kanaoka /* Allocate DMA'able memory for the RX ring */
770 1.71 tsutsui /* XXX see also a comment about RE_RX_DMAMEM_SZ in rtl81x9var.h */
771 1.63 tsutsui if ((error = bus_dmamem_alloc(sc->sc_dmat,
772 1.71 tsutsui RE_RX_DMAMEM_SZ, RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
773 1.52 tsutsui &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
774 1.102 tsutsui aprint_error_dev(sc->sc_dev,
775 1.101 tsutsui "can't allocate rx listseg, error = %d\n", error);
776 1.5 kanaoka goto fail_4;
777 1.5 kanaoka }
778 1.5 kanaoka
779 1.5 kanaoka /* Load the map for the RX ring. */
780 1.52 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
781 1.71 tsutsui sc->re_ldata.re_rx_listnseg, RE_RX_DMAMEM_SZ,
782 1.83 christos (void **)&sc->re_ldata.re_rx_list,
783 1.41 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
784 1.102 tsutsui aprint_error_dev(sc->sc_dev,
785 1.101 tsutsui "can't map rx list, error = %d\n", error);
786 1.5 kanaoka goto fail_5;
787 1.5 kanaoka }
788 1.71 tsutsui memset(sc->re_ldata.re_rx_list, 0, RE_RX_DMAMEM_SZ);
789 1.5 kanaoka
790 1.63 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
791 1.71 tsutsui RE_RX_DMAMEM_SZ, 1, RE_RX_DMAMEM_SZ, 0, 0,
792 1.52 tsutsui &sc->re_ldata.re_rx_list_map)) != 0) {
793 1.102 tsutsui aprint_error_dev(sc->sc_dev,
794 1.101 tsutsui "can't create rx list map, error = %d\n", error);
795 1.5 kanaoka goto fail_6;
796 1.5 kanaoka }
797 1.5 kanaoka
798 1.5 kanaoka if ((error = bus_dmamap_load(sc->sc_dmat,
799 1.52 tsutsui sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
800 1.71 tsutsui RE_RX_DMAMEM_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
801 1.102 tsutsui aprint_error_dev(sc->sc_dev,
802 1.101 tsutsui "can't load rx list, error = %d\n", error);
803 1.5 kanaoka goto fail_7;
804 1.5 kanaoka }
805 1.5 kanaoka
806 1.5 kanaoka /* Create DMA maps for RX buffers */
807 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
808 1.5 kanaoka error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
809 1.52 tsutsui 0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
810 1.5 kanaoka if (error) {
811 1.102 tsutsui aprint_error_dev(sc->sc_dev,
812 1.101 tsutsui "can't create DMA map for RX\n");
813 1.5 kanaoka goto fail_8;
814 1.5 kanaoka }
815 1.1 jonathan }
816 1.1 jonathan
817 1.6 kanaoka /*
818 1.6 kanaoka * Record interface as attached. From here, we should not fail.
819 1.6 kanaoka */
820 1.6 kanaoka sc->sc_flags |= RTK_ATTACHED;
821 1.6 kanaoka
822 1.1 jonathan ifp = &sc->ethercom.ec_if;
823 1.1 jonathan ifp->if_softc = sc;
824 1.102 tsutsui strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
825 1.1 jonathan ifp->if_mtu = ETHERMTU;
826 1.1 jonathan ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
827 1.1 jonathan ifp->if_ioctl = re_ioctl;
828 1.74 tsutsui sc->ethercom.ec_capabilities |=
829 1.74 tsutsui ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
830 1.1 jonathan ifp->if_start = re_start;
831 1.3 kanaoka ifp->if_stop = re_stop;
832 1.19 yamt
833 1.19 yamt /*
834 1.67 tsutsui * IFCAP_CSUM_IPv4_Tx on re(4) is broken for small packets,
835 1.67 tsutsui * so we have a workaround to handle the bug by padding
836 1.67 tsutsui * such packets manually.
837 1.19 yamt */
838 1.1 jonathan ifp->if_capabilities |=
839 1.63 tsutsui IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
840 1.18 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
841 1.18 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
842 1.13 yamt IFCAP_TSOv4;
843 1.109 tsutsui
844 1.1 jonathan ifp->if_watchdog = re_watchdog;
845 1.1 jonathan ifp->if_init = re_init;
846 1.52 tsutsui ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
847 1.1 jonathan ifp->if_capenable = ifp->if_capabilities;
848 1.1 jonathan IFQ_SET_READY(&ifp->if_snd);
849 1.1 jonathan
850 1.86 ad callout_init(&sc->rtk_tick_ch, 0);
851 1.1 jonathan
852 1.1 jonathan /* Do MII setup */
853 1.1 jonathan sc->mii.mii_ifp = ifp;
854 1.1 jonathan sc->mii.mii_readreg = re_miibus_readreg;
855 1.1 jonathan sc->mii.mii_writereg = re_miibus_writereg;
856 1.1 jonathan sc->mii.mii_statchg = re_miibus_statchg;
857 1.93 dyoung sc->ethercom.ec_mii = &sc->mii;
858 1.93 dyoung ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
859 1.93 dyoung ether_mediastatus);
860 1.102 tsutsui mii_attach(sc->sc_dev, &sc->mii, 0xffffffff, MII_PHY_ANY,
861 1.1 jonathan MII_OFFSET_ANY, 0);
862 1.4 kanaoka ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
863 1.1 jonathan
864 1.1 jonathan /*
865 1.1 jonathan * Call MI attach routine.
866 1.1 jonathan */
867 1.1 jonathan if_attach(ifp);
868 1.149 ozaki if_deferred_start_init(ifp, NULL);
869 1.1 jonathan ether_ifattach(ifp, eaddr);
870 1.1 jonathan
871 1.139 tsutsui rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
872 1.140 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
873 1.139 tsutsui
874 1.125 tsutsui if (pmf_device_register(sc->sc_dev, NULL, NULL))
875 1.125 tsutsui pmf_class_network_register(sc->sc_dev, ifp);
876 1.125 tsutsui else
877 1.125 tsutsui aprint_error_dev(sc->sc_dev,
878 1.125 tsutsui "couldn't establish power handler\n");
879 1.125 tsutsui
880 1.5 kanaoka return;
881 1.5 kanaoka
882 1.41 tsutsui fail_8:
883 1.5 kanaoka /* Destroy DMA maps for RX buffers. */
884 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++)
885 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
886 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
887 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
888 1.5 kanaoka
889 1.5 kanaoka /* Free DMA'able memory for the RX ring. */
890 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
891 1.41 tsutsui fail_7:
892 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
893 1.41 tsutsui fail_6:
894 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
895 1.83 christos (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
896 1.41 tsutsui fail_5:
897 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
898 1.52 tsutsui &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
899 1.5 kanaoka
900 1.41 tsutsui fail_4:
901 1.5 kanaoka /* Destroy DMA maps for TX buffers. */
902 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++)
903 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
904 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
905 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
906 1.5 kanaoka
907 1.5 kanaoka /* Free DMA'able memory for the TX ring. */
908 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
909 1.41 tsutsui fail_3:
910 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
911 1.41 tsutsui fail_2:
912 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
913 1.83 christos (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
914 1.41 tsutsui fail_1:
915 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
916 1.52 tsutsui &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
917 1.41 tsutsui fail_0:
918 1.1 jonathan return;
919 1.1 jonathan }
920 1.1 jonathan
921 1.1 jonathan
922 1.1 jonathan /*
923 1.1 jonathan * re_activate:
924 1.1 jonathan * Handle device activation/deactivation requests.
925 1.1 jonathan */
926 1.1 jonathan int
927 1.102 tsutsui re_activate(device_t self, enum devact act)
928 1.1 jonathan {
929 1.102 tsutsui struct rtk_softc *sc = device_private(self);
930 1.1 jonathan
931 1.1 jonathan switch (act) {
932 1.1 jonathan case DVACT_DEACTIVATE:
933 1.1 jonathan if_deactivate(&sc->ethercom.ec_if);
934 1.128 dyoung return 0;
935 1.128 dyoung default:
936 1.128 dyoung return EOPNOTSUPP;
937 1.1 jonathan }
938 1.1 jonathan }
939 1.1 jonathan
940 1.1 jonathan /*
941 1.1 jonathan * re_detach:
942 1.1 jonathan * Detach a rtk interface.
943 1.1 jonathan */
944 1.1 jonathan int
945 1.1 jonathan re_detach(struct rtk_softc *sc)
946 1.1 jonathan {
947 1.1 jonathan struct ifnet *ifp = &sc->ethercom.ec_if;
948 1.5 kanaoka int i;
949 1.1 jonathan
950 1.1 jonathan /*
951 1.1 jonathan * Succeed now if there isn't any work to do.
952 1.1 jonathan */
953 1.1 jonathan if ((sc->sc_flags & RTK_ATTACHED) == 0)
954 1.4 kanaoka return 0;
955 1.1 jonathan
956 1.1 jonathan /* Unhook our tick handler. */
957 1.1 jonathan callout_stop(&sc->rtk_tick_ch);
958 1.1 jonathan
959 1.1 jonathan /* Detach all PHYs. */
960 1.1 jonathan mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
961 1.1 jonathan
962 1.1 jonathan /* Delete all remaining media. */
963 1.1 jonathan ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
964 1.1 jonathan
965 1.139 tsutsui rnd_detach_source(&sc->rnd_source);
966 1.1 jonathan ether_ifdetach(ifp);
967 1.1 jonathan if_detach(ifp);
968 1.1 jonathan
969 1.5 kanaoka /* Destroy DMA maps for RX buffers. */
970 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++)
971 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
972 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
973 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
974 1.5 kanaoka
975 1.5 kanaoka /* Free DMA'able memory for the RX ring. */
976 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
977 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
978 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
979 1.83 christos (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
980 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
981 1.52 tsutsui &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
982 1.5 kanaoka
983 1.5 kanaoka /* Destroy DMA maps for TX buffers. */
984 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++)
985 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
986 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
987 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
988 1.5 kanaoka
989 1.5 kanaoka /* Free DMA'able memory for the TX ring. */
990 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
991 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
992 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
993 1.83 christos (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
994 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
995 1.52 tsutsui &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
996 1.5 kanaoka
997 1.125 tsutsui pmf_device_deregister(sc->sc_dev);
998 1.125 tsutsui
999 1.132 jakllsch /* we don't want to run again */
1000 1.132 jakllsch sc->sc_flags &= ~RTK_ATTACHED;
1001 1.132 jakllsch
1002 1.4 kanaoka return 0;
1003 1.1 jonathan }
1004 1.1 jonathan
1005 1.1 jonathan /*
1006 1.1 jonathan * re_enable:
1007 1.1 jonathan * Enable the RTL81X9 chip.
1008 1.1 jonathan */
1009 1.12 perry static int
1010 1.1 jonathan re_enable(struct rtk_softc *sc)
1011 1.1 jonathan {
1012 1.41 tsutsui
1013 1.1 jonathan if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
1014 1.1 jonathan if ((*sc->sc_enable)(sc) != 0) {
1015 1.101 tsutsui printf("%s: device enable failed\n",
1016 1.102 tsutsui device_xname(sc->sc_dev));
1017 1.4 kanaoka return EIO;
1018 1.1 jonathan }
1019 1.1 jonathan sc->sc_flags |= RTK_ENABLED;
1020 1.1 jonathan }
1021 1.4 kanaoka return 0;
1022 1.1 jonathan }
1023 1.1 jonathan
1024 1.1 jonathan /*
1025 1.1 jonathan * re_disable:
1026 1.1 jonathan * Disable the RTL81X9 chip.
1027 1.1 jonathan */
1028 1.12 perry static void
1029 1.1 jonathan re_disable(struct rtk_softc *sc)
1030 1.1 jonathan {
1031 1.1 jonathan
1032 1.1 jonathan if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
1033 1.1 jonathan (*sc->sc_disable)(sc);
1034 1.1 jonathan sc->sc_flags &= ~RTK_ENABLED;
1035 1.1 jonathan }
1036 1.1 jonathan }
1037 1.1 jonathan
1038 1.1 jonathan static int
1039 1.1 jonathan re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
1040 1.1 jonathan {
1041 1.102 tsutsui struct mbuf *n = NULL;
1042 1.102 tsutsui bus_dmamap_t map;
1043 1.102 tsutsui struct re_desc *d;
1044 1.102 tsutsui struct re_rxsoft *rxs;
1045 1.102 tsutsui uint32_t cmdstat;
1046 1.102 tsutsui int error;
1047 1.1 jonathan
1048 1.1 jonathan if (m == NULL) {
1049 1.1 jonathan MGETHDR(n, M_DONTWAIT, MT_DATA);
1050 1.1 jonathan if (n == NULL)
1051 1.4 kanaoka return ENOBUFS;
1052 1.1 jonathan
1053 1.42 tsutsui MCLGET(n, M_DONTWAIT);
1054 1.42 tsutsui if ((n->m_flags & M_EXT) == 0) {
1055 1.42 tsutsui m_freem(n);
1056 1.4 kanaoka return ENOBUFS;
1057 1.1 jonathan }
1058 1.42 tsutsui m = n;
1059 1.1 jonathan } else
1060 1.1 jonathan m->m_data = m->m_ext.ext_buf;
1061 1.1 jonathan
1062 1.1 jonathan /*
1063 1.1 jonathan * Initialize mbuf length fields and fixup
1064 1.1 jonathan * alignment so that the frame payload is
1065 1.1 jonathan * longword aligned.
1066 1.1 jonathan */
1067 1.61 tsutsui m->m_len = m->m_pkthdr.len = MCLBYTES - RE_ETHER_ALIGN;
1068 1.61 tsutsui m->m_data += RE_ETHER_ALIGN;
1069 1.1 jonathan
1070 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[idx];
1071 1.50 tsutsui map = rxs->rxs_dmamap;
1072 1.21 yamt error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1073 1.21 yamt BUS_DMA_READ|BUS_DMA_NOWAIT);
1074 1.1 jonathan
1075 1.1 jonathan if (error)
1076 1.1 jonathan goto out;
1077 1.1 jonathan
1078 1.33 tsutsui bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1079 1.33 tsutsui BUS_DMASYNC_PREREAD);
1080 1.33 tsutsui
1081 1.52 tsutsui d = &sc->re_ldata.re_rx_list[idx];
1082 1.76 tsutsui #ifdef DIAGNOSTIC
1083 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1084 1.52 tsutsui cmdstat = le32toh(d->re_cmdstat);
1085 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1086 1.52 tsutsui if (cmdstat & RE_RDESC_STAT_OWN) {
1087 1.76 tsutsui panic("%s: tried to map busy RX descriptor",
1088 1.102 tsutsui device_xname(sc->sc_dev));
1089 1.32 tsutsui }
1090 1.76 tsutsui #endif
1091 1.1 jonathan
1092 1.50 tsutsui rxs->rxs_mbuf = m;
1093 1.50 tsutsui
1094 1.74 tsutsui d->re_vlanctl = 0;
1095 1.1 jonathan cmdstat = map->dm_segs[0].ds_len;
1096 1.52 tsutsui if (idx == (RE_RX_DESC_CNT - 1))
1097 1.52 tsutsui cmdstat |= RE_RDESC_CMD_EOR;
1098 1.64 tsutsui re_set_bufaddr(d, map->dm_segs[0].ds_addr);
1099 1.52 tsutsui d->re_cmdstat = htole32(cmdstat);
1100 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1101 1.52 tsutsui cmdstat |= RE_RDESC_CMD_OWN;
1102 1.52 tsutsui d->re_cmdstat = htole32(cmdstat);
1103 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1104 1.1 jonathan
1105 1.1 jonathan return 0;
1106 1.42 tsutsui out:
1107 1.1 jonathan if (n != NULL)
1108 1.1 jonathan m_freem(n);
1109 1.1 jonathan return ENOMEM;
1110 1.1 jonathan }
1111 1.1 jonathan
1112 1.1 jonathan static int
1113 1.1 jonathan re_tx_list_init(struct rtk_softc *sc)
1114 1.1 jonathan {
1115 1.15 yamt int i;
1116 1.15 yamt
1117 1.52 tsutsui memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
1118 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
1119 1.52 tsutsui sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1120 1.15 yamt }
1121 1.1 jonathan
1122 1.1 jonathan bus_dmamap_sync(sc->sc_dmat,
1123 1.52 tsutsui sc->re_ldata.re_tx_list_map, 0,
1124 1.52 tsutsui sc->re_ldata.re_tx_list_map->dm_mapsize,
1125 1.32 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1126 1.52 tsutsui sc->re_ldata.re_txq_prodidx = 0;
1127 1.52 tsutsui sc->re_ldata.re_txq_considx = 0;
1128 1.59 tsutsui sc->re_ldata.re_txq_free = RE_TX_QLEN;
1129 1.52 tsutsui sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
1130 1.52 tsutsui sc->re_ldata.re_tx_nextfree = 0;
1131 1.1 jonathan
1132 1.4 kanaoka return 0;
1133 1.1 jonathan }
1134 1.1 jonathan
1135 1.1 jonathan static int
1136 1.1 jonathan re_rx_list_init(struct rtk_softc *sc)
1137 1.1 jonathan {
1138 1.102 tsutsui int i;
1139 1.1 jonathan
1140 1.102 tsutsui memset(sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
1141 1.1 jonathan
1142 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
1143 1.1 jonathan if (re_newbuf(sc, i, NULL) == ENOBUFS)
1144 1.4 kanaoka return ENOBUFS;
1145 1.1 jonathan }
1146 1.1 jonathan
1147 1.52 tsutsui sc->re_ldata.re_rx_prodidx = 0;
1148 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1149 1.1 jonathan
1150 1.4 kanaoka return 0;
1151 1.1 jonathan }
1152 1.1 jonathan
1153 1.1 jonathan /*
1154 1.1 jonathan * RX handler for C+ and 8169. For the gigE chips, we support
1155 1.1 jonathan * the reception of jumbo frames that have been fragmented
1156 1.1 jonathan * across multiple 2K mbuf cluster buffers.
1157 1.1 jonathan */
1158 1.1 jonathan static void
1159 1.1 jonathan re_rxeof(struct rtk_softc *sc)
1160 1.1 jonathan {
1161 1.102 tsutsui struct mbuf *m;
1162 1.102 tsutsui struct ifnet *ifp;
1163 1.102 tsutsui int i, total_len;
1164 1.102 tsutsui struct re_desc *cur_rx;
1165 1.102 tsutsui struct re_rxsoft *rxs;
1166 1.102 tsutsui uint32_t rxstat, rxvlan;
1167 1.1 jonathan
1168 1.1 jonathan ifp = &sc->ethercom.ec_if;
1169 1.1 jonathan
1170 1.52 tsutsui for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
1171 1.52 tsutsui cur_rx = &sc->re_ldata.re_rx_list[i];
1172 1.52 tsutsui RE_RXDESCSYNC(sc, i,
1173 1.32 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1174 1.52 tsutsui rxstat = le32toh(cur_rx->re_cmdstat);
1175 1.97 tsutsui rxvlan = le32toh(cur_rx->re_vlanctl);
1176 1.52 tsutsui RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
1177 1.52 tsutsui if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
1178 1.32 tsutsui break;
1179 1.32 tsutsui }
1180 1.52 tsutsui total_len = rxstat & sc->re_rxlenmask;
1181 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[i];
1182 1.50 tsutsui m = rxs->rxs_mbuf;
1183 1.1 jonathan
1184 1.1 jonathan /* Invalidate the RX mbuf and unload its map */
1185 1.1 jonathan
1186 1.1 jonathan bus_dmamap_sync(sc->sc_dmat,
1187 1.50 tsutsui rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
1188 1.20 briggs BUS_DMASYNC_POSTREAD);
1189 1.50 tsutsui bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1190 1.1 jonathan
1191 1.52 tsutsui if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
1192 1.52 tsutsui m->m_len = MCLBYTES - RE_ETHER_ALIGN;
1193 1.52 tsutsui if (sc->re_head == NULL)
1194 1.52 tsutsui sc->re_head = sc->re_tail = m;
1195 1.1 jonathan else {
1196 1.153 maxv m_remove_pkthdr(m);
1197 1.52 tsutsui sc->re_tail->m_next = m;
1198 1.52 tsutsui sc->re_tail = m;
1199 1.1 jonathan }
1200 1.1 jonathan re_newbuf(sc, i, NULL);
1201 1.1 jonathan continue;
1202 1.1 jonathan }
1203 1.1 jonathan
1204 1.1 jonathan /*
1205 1.1 jonathan * NOTE: for the 8139C+, the frame length field
1206 1.1 jonathan * is always 12 bits in size, but for the gigE chips,
1207 1.1 jonathan * it is 13 bits (since the max RX frame length is 16K).
1208 1.1 jonathan * Unfortunately, all 32 bits in the status word
1209 1.1 jonathan * were already used, so to make room for the extra
1210 1.1 jonathan * length bit, RealTek took out the 'frame alignment
1211 1.1 jonathan * error' bit and shifted the other status bits
1212 1.1 jonathan * over one slot. The OWN, EOR, FS and LS bits are
1213 1.1 jonathan * still in the same places. We have already extracted
1214 1.1 jonathan * the frame length and checked the OWN bit, so rather
1215 1.1 jonathan * than using an alternate bit mapping, we shift the
1216 1.1 jonathan * status bits one space to the right so we can evaluate
1217 1.1 jonathan * them using the 8169 status as though it was in the
1218 1.1 jonathan * same format as that of the 8139C+.
1219 1.1 jonathan */
1220 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
1221 1.1 jonathan rxstat >>= 1;
1222 1.1 jonathan
1223 1.75 tsutsui if (__predict_false((rxstat & RE_RDESC_STAT_RXERRSUM) != 0)) {
1224 1.70 tsutsui #ifdef RE_DEBUG
1225 1.101 tsutsui printf("%s: RX error (rxstat = 0x%08x)",
1226 1.102 tsutsui device_xname(sc->sc_dev), rxstat);
1227 1.70 tsutsui if (rxstat & RE_RDESC_STAT_FRALIGN)
1228 1.101 tsutsui printf(", frame alignment error");
1229 1.70 tsutsui if (rxstat & RE_RDESC_STAT_BUFOFLOW)
1230 1.101 tsutsui printf(", out of buffer space");
1231 1.70 tsutsui if (rxstat & RE_RDESC_STAT_FIFOOFLOW)
1232 1.101 tsutsui printf(", FIFO overrun");
1233 1.70 tsutsui if (rxstat & RE_RDESC_STAT_GIANT)
1234 1.101 tsutsui printf(", giant packet");
1235 1.70 tsutsui if (rxstat & RE_RDESC_STAT_RUNT)
1236 1.101 tsutsui printf(", runt packet");
1237 1.70 tsutsui if (rxstat & RE_RDESC_STAT_CRCERR)
1238 1.101 tsutsui printf(", CRC error");
1239 1.101 tsutsui printf("\n");
1240 1.70 tsutsui #endif
1241 1.1 jonathan ifp->if_ierrors++;
1242 1.1 jonathan /*
1243 1.1 jonathan * If this is part of a multi-fragment packet,
1244 1.1 jonathan * discard all the pieces.
1245 1.1 jonathan */
1246 1.52 tsutsui if (sc->re_head != NULL) {
1247 1.52 tsutsui m_freem(sc->re_head);
1248 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1249 1.1 jonathan }
1250 1.1 jonathan re_newbuf(sc, i, m);
1251 1.1 jonathan continue;
1252 1.1 jonathan }
1253 1.1 jonathan
1254 1.1 jonathan /*
1255 1.1 jonathan * If allocating a replacement mbuf fails,
1256 1.1 jonathan * reload the current one.
1257 1.1 jonathan */
1258 1.1 jonathan
1259 1.75 tsutsui if (__predict_false(re_newbuf(sc, i, NULL) != 0)) {
1260 1.1 jonathan ifp->if_ierrors++;
1261 1.52 tsutsui if (sc->re_head != NULL) {
1262 1.52 tsutsui m_freem(sc->re_head);
1263 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1264 1.1 jonathan }
1265 1.1 jonathan re_newbuf(sc, i, m);
1266 1.1 jonathan continue;
1267 1.1 jonathan }
1268 1.1 jonathan
1269 1.52 tsutsui if (sc->re_head != NULL) {
1270 1.52 tsutsui m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
1271 1.12 perry /*
1272 1.1 jonathan * Special case: if there's 4 bytes or less
1273 1.1 jonathan * in this buffer, the mbuf can be discarded:
1274 1.1 jonathan * the last 4 bytes is the CRC, which we don't
1275 1.1 jonathan * care about anyway.
1276 1.1 jonathan */
1277 1.1 jonathan if (m->m_len <= ETHER_CRC_LEN) {
1278 1.52 tsutsui sc->re_tail->m_len -=
1279 1.1 jonathan (ETHER_CRC_LEN - m->m_len);
1280 1.1 jonathan m_freem(m);
1281 1.1 jonathan } else {
1282 1.1 jonathan m->m_len -= ETHER_CRC_LEN;
1283 1.153 maxv m_remove_pkthdr(m);
1284 1.52 tsutsui sc->re_tail->m_next = m;
1285 1.1 jonathan }
1286 1.52 tsutsui m = sc->re_head;
1287 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1288 1.1 jonathan m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1289 1.1 jonathan } else
1290 1.1 jonathan m->m_pkthdr.len = m->m_len =
1291 1.1 jonathan (total_len - ETHER_CRC_LEN);
1292 1.1 jonathan
1293 1.147 ozaki m_set_rcvif(m, ifp);
1294 1.1 jonathan
1295 1.68 tsutsui /* Do RX checksumming */
1296 1.121 tsutsui if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
1297 1.121 tsutsui /* Check IP header checksum */
1298 1.121 tsutsui if ((rxstat & RE_RDESC_STAT_PROTOID) != 0) {
1299 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1300 1.121 tsutsui if (rxstat & RE_RDESC_STAT_IPSUMBAD)
1301 1.121 tsutsui m->m_pkthdr.csum_flags |=
1302 1.121 tsutsui M_CSUM_IPv4_BAD;
1303 1.121 tsutsui
1304 1.121 tsutsui /* Check TCP/UDP checksum */
1305 1.121 tsutsui if (RE_TCPPKT(rxstat)) {
1306 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1307 1.121 tsutsui if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
1308 1.121 tsutsui m->m_pkthdr.csum_flags |=
1309 1.121 tsutsui M_CSUM_TCP_UDP_BAD;
1310 1.121 tsutsui } else if (RE_UDPPKT(rxstat)) {
1311 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1312 1.142 uwe if (rxstat & RE_RDESC_STAT_UDPSUMBAD) {
1313 1.142 uwe /*
1314 1.142 uwe * XXX: 8139C+ thinks UDP csum
1315 1.142 uwe * 0xFFFF is bad, force software
1316 1.142 uwe * calculation.
1317 1.142 uwe */
1318 1.142 uwe if (sc->sc_quirk & RTKQ_8139CPLUS)
1319 1.142 uwe m->m_pkthdr.csum_flags
1320 1.142 uwe &= ~M_CSUM_UDPv4;
1321 1.142 uwe else
1322 1.142 uwe m->m_pkthdr.csum_flags
1323 1.142 uwe |= M_CSUM_TCP_UDP_BAD;
1324 1.142 uwe }
1325 1.121 tsutsui }
1326 1.121 tsutsui }
1327 1.121 tsutsui } else {
1328 1.121 tsutsui /* Check IPv4 header checksum */
1329 1.121 tsutsui if ((rxvlan & RE_RDESC_VLANCTL_IPV4) != 0) {
1330 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1331 1.121 tsutsui if (rxstat & RE_RDESC_STAT_IPSUMBAD)
1332 1.121 tsutsui m->m_pkthdr.csum_flags |=
1333 1.121 tsutsui M_CSUM_IPv4_BAD;
1334 1.121 tsutsui
1335 1.121 tsutsui /* Check TCPv4/UDPv4 checksum */
1336 1.121 tsutsui if (RE_TCPPKT(rxstat)) {
1337 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1338 1.121 tsutsui if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
1339 1.121 tsutsui m->m_pkthdr.csum_flags |=
1340 1.121 tsutsui M_CSUM_TCP_UDP_BAD;
1341 1.121 tsutsui } else if (RE_UDPPKT(rxstat)) {
1342 1.121 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1343 1.121 tsutsui if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
1344 1.121 tsutsui m->m_pkthdr.csum_flags |=
1345 1.121 tsutsui M_CSUM_TCP_UDP_BAD;
1346 1.121 tsutsui }
1347 1.121 tsutsui }
1348 1.121 tsutsui /* XXX Check TCPv6/UDPv6 checksum? */
1349 1.1 jonathan }
1350 1.1 jonathan
1351 1.52 tsutsui if (rxvlan & RE_RDESC_VLANCTL_TAG) {
1352 1.152 knakahar vlan_set_tag(m,
1353 1.152 knakahar bswap16(rxvlan & RE_RDESC_VLANCTL_DATA));
1354 1.1 jonathan }
1355 1.146 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
1356 1.1 jonathan }
1357 1.1 jonathan
1358 1.52 tsutsui sc->re_ldata.re_rx_prodidx = i;
1359 1.1 jonathan }
1360 1.1 jonathan
1361 1.1 jonathan static void
1362 1.1 jonathan re_txeof(struct rtk_softc *sc)
1363 1.1 jonathan {
1364 1.102 tsutsui struct ifnet *ifp;
1365 1.102 tsutsui struct re_txq *txq;
1366 1.102 tsutsui uint32_t txstat;
1367 1.102 tsutsui int idx, descidx;
1368 1.1 jonathan
1369 1.1 jonathan ifp = &sc->ethercom.ec_if;
1370 1.1 jonathan
1371 1.59 tsutsui for (idx = sc->re_ldata.re_txq_considx;
1372 1.59 tsutsui sc->re_ldata.re_txq_free < RE_TX_QLEN;
1373 1.59 tsutsui idx = RE_NEXT_TXQ(sc, idx), sc->re_ldata.re_txq_free++) {
1374 1.58 tsutsui txq = &sc->re_ldata.re_txq[idx];
1375 1.59 tsutsui KASSERT(txq->txq_mbuf != NULL);
1376 1.15 yamt
1377 1.17 yamt descidx = txq->txq_descidx;
1378 1.52 tsutsui RE_TXDESCSYNC(sc, descidx,
1379 1.32 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1380 1.15 yamt txstat =
1381 1.52 tsutsui le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
1382 1.52 tsutsui RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
1383 1.52 tsutsui KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
1384 1.52 tsutsui if (txstat & RE_TDESC_CMD_OWN) {
1385 1.1 jonathan break;
1386 1.32 tsutsui }
1387 1.1 jonathan
1388 1.63 tsutsui sc->re_ldata.re_tx_free += txq->txq_nsegs;
1389 1.52 tsutsui KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
1390 1.32 tsutsui bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
1391 1.32 tsutsui 0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1392 1.15 yamt bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
1393 1.15 yamt m_freem(txq->txq_mbuf);
1394 1.15 yamt txq->txq_mbuf = NULL;
1395 1.15 yamt
1396 1.52 tsutsui if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
1397 1.15 yamt ifp->if_collisions++;
1398 1.52 tsutsui if (txstat & RE_TDESC_STAT_TXERRSUM)
1399 1.15 yamt ifp->if_oerrors++;
1400 1.15 yamt else
1401 1.15 yamt ifp->if_opackets++;
1402 1.59 tsutsui }
1403 1.1 jonathan
1404 1.59 tsutsui sc->re_ldata.re_txq_considx = idx;
1405 1.1 jonathan
1406 1.79 tsutsui if (sc->re_ldata.re_txq_free > RE_NTXDESC_RSVD)
1407 1.1 jonathan ifp->if_flags &= ~IFF_OACTIVE;
1408 1.1 jonathan
1409 1.1 jonathan /*
1410 1.1 jonathan * If not all descriptors have been released reaped yet,
1411 1.1 jonathan * reload the timer so that we will eventually get another
1412 1.1 jonathan * interrupt that will cause us to re-enter this routine.
1413 1.1 jonathan * This is done in case the transmitter has gone idle.
1414 1.1 jonathan */
1415 1.85 tsutsui if (sc->re_ldata.re_txq_free < RE_TX_QLEN) {
1416 1.150 jmcneill if ((sc->sc_quirk & RTKQ_IM_HW) == 0)
1417 1.150 jmcneill CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1418 1.85 tsutsui if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
1419 1.85 tsutsui /*
1420 1.85 tsutsui * Some chips will ignore a second TX request
1421 1.85 tsutsui * issued while an existing transmission is in
1422 1.85 tsutsui * progress. If the transmitter goes idle but
1423 1.85 tsutsui * there are still packets waiting to be sent,
1424 1.85 tsutsui * we need to restart the channel here to flush
1425 1.85 tsutsui * them out. This only seems to be required with
1426 1.85 tsutsui * the PCIe devices.
1427 1.85 tsutsui */
1428 1.95 tsutsui CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1429 1.85 tsutsui }
1430 1.85 tsutsui } else
1431 1.56 tsutsui ifp->if_timer = 0;
1432 1.1 jonathan }
1433 1.1 jonathan
1434 1.1 jonathan static void
1435 1.102 tsutsui re_tick(void *arg)
1436 1.1 jonathan {
1437 1.102 tsutsui struct rtk_softc *sc = arg;
1438 1.1 jonathan int s;
1439 1.1 jonathan
1440 1.123 tsutsui /* XXX: just return for 8169S/8110S with rev 2 or newer phy */
1441 1.1 jonathan s = splnet();
1442 1.1 jonathan
1443 1.1 jonathan mii_tick(&sc->mii);
1444 1.1 jonathan splx(s);
1445 1.1 jonathan
1446 1.1 jonathan callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1447 1.1 jonathan }
1448 1.1 jonathan
1449 1.1 jonathan int
1450 1.1 jonathan re_intr(void *arg)
1451 1.1 jonathan {
1452 1.102 tsutsui struct rtk_softc *sc = arg;
1453 1.102 tsutsui struct ifnet *ifp;
1454 1.102 tsutsui uint16_t status;
1455 1.102 tsutsui int handled = 0;
1456 1.1 jonathan
1457 1.102 tsutsui if (!device_has_power(sc->sc_dev))
1458 1.92 joerg return 0;
1459 1.92 joerg
1460 1.1 jonathan ifp = &sc->ethercom.ec_if;
1461 1.1 jonathan
1462 1.41 tsutsui if ((ifp->if_flags & IFF_UP) == 0)
1463 1.1 jonathan return 0;
1464 1.1 jonathan
1465 1.150 jmcneill const uint16_t status_mask = (sc->sc_quirk & RTKQ_IM_HW) ?
1466 1.150 jmcneill RTK_INTRS_IM_HW : RTK_INTRS_CPLUS;
1467 1.150 jmcneill
1468 1.1 jonathan for (;;) {
1469 1.1 jonathan
1470 1.1 jonathan status = CSR_READ_2(sc, RTK_ISR);
1471 1.1 jonathan /* If the card has gone away the read returns 0xffff. */
1472 1.1 jonathan if (status == 0xffff)
1473 1.1 jonathan break;
1474 1.1 jonathan if (status) {
1475 1.1 jonathan handled = 1;
1476 1.1 jonathan CSR_WRITE_2(sc, RTK_ISR, status);
1477 1.1 jonathan }
1478 1.1 jonathan
1479 1.150 jmcneill if ((status & status_mask) == 0)
1480 1.1 jonathan break;
1481 1.1 jonathan
1482 1.57 tsutsui if (status & (RTK_ISR_RX_OK | RTK_ISR_RX_ERR))
1483 1.1 jonathan re_rxeof(sc);
1484 1.1 jonathan
1485 1.57 tsutsui if (status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_TX_ERR |
1486 1.150 jmcneill RTK_ISR_TX_DESC_UNAVAIL | RTK_ISR_TX_OK))
1487 1.1 jonathan re_txeof(sc);
1488 1.1 jonathan
1489 1.1 jonathan if (status & RTK_ISR_SYSTEM_ERR) {
1490 1.1 jonathan re_init(ifp);
1491 1.1 jonathan }
1492 1.1 jonathan
1493 1.1 jonathan if (status & RTK_ISR_LINKCHG) {
1494 1.1 jonathan callout_stop(&sc->rtk_tick_ch);
1495 1.1 jonathan re_tick(sc);
1496 1.1 jonathan }
1497 1.1 jonathan }
1498 1.1 jonathan
1499 1.149 ozaki if (handled)
1500 1.149 ozaki if_schedule_deferred_start(ifp);
1501 1.1 jonathan
1502 1.139 tsutsui rnd_add_uint32(&sc->rnd_source, status);
1503 1.139 tsutsui
1504 1.1 jonathan return handled;
1505 1.1 jonathan }
1506 1.1 jonathan
1507 1.59 tsutsui
1508 1.59 tsutsui
1509 1.59 tsutsui /*
1510 1.59 tsutsui * Main transmit routine for C+ and gigE NICs.
1511 1.59 tsutsui */
1512 1.59 tsutsui
1513 1.59 tsutsui static void
1514 1.59 tsutsui re_start(struct ifnet *ifp)
1515 1.1 jonathan {
1516 1.102 tsutsui struct rtk_softc *sc;
1517 1.102 tsutsui struct mbuf *m;
1518 1.102 tsutsui bus_dmamap_t map;
1519 1.102 tsutsui struct re_txq *txq;
1520 1.102 tsutsui struct re_desc *d;
1521 1.102 tsutsui uint32_t cmdstat, re_flags, vlanctl;
1522 1.102 tsutsui int ofree, idx, error, nsegs, seg;
1523 1.102 tsutsui int startdesc, curdesc, lastdesc;
1524 1.102 tsutsui bool pad;
1525 1.1 jonathan
1526 1.59 tsutsui sc = ifp->if_softc;
1527 1.59 tsutsui ofree = sc->re_ldata.re_txq_free;
1528 1.1 jonathan
1529 1.59 tsutsui for (idx = sc->re_ldata.re_txq_prodidx;; idx = RE_NEXT_TXQ(sc, idx)) {
1530 1.1 jonathan
1531 1.59 tsutsui IFQ_POLL(&ifp->if_snd, m);
1532 1.59 tsutsui if (m == NULL)
1533 1.59 tsutsui break;
1534 1.1 jonathan
1535 1.59 tsutsui if (sc->re_ldata.re_txq_free == 0 ||
1536 1.94 tsutsui sc->re_ldata.re_tx_free == 0) {
1537 1.59 tsutsui /* no more free slots left */
1538 1.59 tsutsui ifp->if_flags |= IFF_OACTIVE;
1539 1.59 tsutsui break;
1540 1.59 tsutsui }
1541 1.16 yamt
1542 1.16 yamt /*
1543 1.59 tsutsui * Set up checksum offload. Note: checksum offload bits must
1544 1.59 tsutsui * appear in all descriptors of a multi-descriptor transmit
1545 1.59 tsutsui * attempt. (This is according to testing done with an 8169
1546 1.59 tsutsui * chip. I'm not sure if this is a requirement or a bug.)
1547 1.16 yamt */
1548 1.16 yamt
1549 1.109 tsutsui vlanctl = 0;
1550 1.59 tsutsui if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
1551 1.59 tsutsui uint32_t segsz = m->m_pkthdr.segsz;
1552 1.59 tsutsui
1553 1.150 jmcneill if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
1554 1.150 jmcneill re_flags = RE_TDESC_CMD_LGSEND |
1555 1.150 jmcneill (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
1556 1.150 jmcneill } else {
1557 1.150 jmcneill re_flags = RE_TDESC_CMD_LGSEND_V4;
1558 1.150 jmcneill vlanctl |=
1559 1.150 jmcneill (segsz << RE_TDESC_VLANCTL_MSSVAL_SHIFT);
1560 1.150 jmcneill }
1561 1.59 tsutsui } else {
1562 1.59 tsutsui /*
1563 1.59 tsutsui * set RE_TDESC_CMD_IPCSUM if any checksum offloading
1564 1.59 tsutsui * is requested. otherwise, RE_TDESC_CMD_TCPCSUM/
1565 1.59 tsutsui * RE_TDESC_CMD_UDPCSUM doesn't make effects.
1566 1.59 tsutsui */
1567 1.59 tsutsui re_flags = 0;
1568 1.59 tsutsui if ((m->m_pkthdr.csum_flags &
1569 1.59 tsutsui (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4))
1570 1.59 tsutsui != 0) {
1571 1.109 tsutsui if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
1572 1.109 tsutsui re_flags |= RE_TDESC_CMD_IPCSUM;
1573 1.109 tsutsui if (m->m_pkthdr.csum_flags &
1574 1.109 tsutsui M_CSUM_TCPv4) {
1575 1.109 tsutsui re_flags |=
1576 1.109 tsutsui RE_TDESC_CMD_TCPCSUM;
1577 1.109 tsutsui } else if (m->m_pkthdr.csum_flags &
1578 1.109 tsutsui M_CSUM_UDPv4) {
1579 1.109 tsutsui re_flags |=
1580 1.109 tsutsui RE_TDESC_CMD_UDPCSUM;
1581 1.109 tsutsui }
1582 1.109 tsutsui } else {
1583 1.109 tsutsui vlanctl |= RE_TDESC_VLANCTL_IPCSUM;
1584 1.109 tsutsui if (m->m_pkthdr.csum_flags &
1585 1.109 tsutsui M_CSUM_TCPv4) {
1586 1.109 tsutsui vlanctl |=
1587 1.109 tsutsui RE_TDESC_VLANCTL_TCPCSUM;
1588 1.109 tsutsui } else if (m->m_pkthdr.csum_flags &
1589 1.109 tsutsui M_CSUM_UDPv4) {
1590 1.109 tsutsui vlanctl |=
1591 1.109 tsutsui RE_TDESC_VLANCTL_UDPCSUM;
1592 1.109 tsutsui }
1593 1.59 tsutsui }
1594 1.16 yamt }
1595 1.16 yamt }
1596 1.1 jonathan
1597 1.59 tsutsui txq = &sc->re_ldata.re_txq[idx];
1598 1.59 tsutsui map = txq->txq_dmamap;
1599 1.59 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1600 1.59 tsutsui BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1601 1.59 tsutsui
1602 1.75 tsutsui if (__predict_false(error)) {
1603 1.59 tsutsui /* XXX try to defrag if EFBIG? */
1604 1.101 tsutsui printf("%s: can't map mbuf (error %d)\n",
1605 1.102 tsutsui device_xname(sc->sc_dev), error);
1606 1.1 jonathan
1607 1.59 tsutsui IFQ_DEQUEUE(&ifp->if_snd, m);
1608 1.59 tsutsui m_freem(m);
1609 1.59 tsutsui ifp->if_oerrors++;
1610 1.59 tsutsui continue;
1611 1.59 tsutsui }
1612 1.13 yamt
1613 1.63 tsutsui nsegs = map->dm_nsegs;
1614 1.87 tsutsui pad = false;
1615 1.75 tsutsui if (__predict_false(m->m_pkthdr.len <= RE_IP4CSUMTX_PADLEN &&
1616 1.109 tsutsui (re_flags & RE_TDESC_CMD_IPCSUM) != 0 &&
1617 1.109 tsutsui (sc->sc_quirk & RTKQ_DESCV2) == 0)) {
1618 1.87 tsutsui pad = true;
1619 1.63 tsutsui nsegs++;
1620 1.63 tsutsui }
1621 1.63 tsutsui
1622 1.94 tsutsui if (nsegs > sc->re_ldata.re_tx_free) {
1623 1.59 tsutsui /*
1624 1.59 tsutsui * Not enough free descriptors to transmit this packet.
1625 1.59 tsutsui */
1626 1.59 tsutsui ifp->if_flags |= IFF_OACTIVE;
1627 1.59 tsutsui bus_dmamap_unload(sc->sc_dmat, map);
1628 1.59 tsutsui break;
1629 1.59 tsutsui }
1630 1.13 yamt
1631 1.59 tsutsui IFQ_DEQUEUE(&ifp->if_snd, m);
1632 1.1 jonathan
1633 1.59 tsutsui /*
1634 1.59 tsutsui * Make sure that the caches are synchronized before we
1635 1.59 tsutsui * ask the chip to start DMA for the packet data.
1636 1.59 tsutsui */
1637 1.59 tsutsui bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1638 1.59 tsutsui BUS_DMASYNC_PREWRITE);
1639 1.20 briggs
1640 1.59 tsutsui /*
1641 1.98 tsutsui * Set up hardware VLAN tagging. Note: vlan tag info must
1642 1.98 tsutsui * appear in all descriptors of a multi-descriptor
1643 1.98 tsutsui * transmission attempt.
1644 1.98 tsutsui */
1645 1.152 knakahar if (vlan_has_tag(m))
1646 1.152 knakahar vlanctl |= bswap16(vlan_get_tag(m)) |
1647 1.98 tsutsui RE_TDESC_VLANCTL_TAG;
1648 1.98 tsutsui
1649 1.98 tsutsui /*
1650 1.59 tsutsui * Map the segment array into descriptors.
1651 1.59 tsutsui * Note that we set the start-of-frame and
1652 1.59 tsutsui * end-of-frame markers for either TX or RX,
1653 1.59 tsutsui * but they really only have meaning in the TX case.
1654 1.59 tsutsui * (In the RX case, it's the chip that tells us
1655 1.59 tsutsui * where packets begin and end.)
1656 1.59 tsutsui * We also keep track of the end of the ring
1657 1.59 tsutsui * and set the end-of-ring bits as needed,
1658 1.59 tsutsui * and we set the ownership bits in all except
1659 1.59 tsutsui * the very first descriptor. (The caller will
1660 1.59 tsutsui * set this descriptor later when it start
1661 1.59 tsutsui * transmission or reception.)
1662 1.59 tsutsui */
1663 1.59 tsutsui curdesc = startdesc = sc->re_ldata.re_tx_nextfree;
1664 1.59 tsutsui lastdesc = -1;
1665 1.59 tsutsui for (seg = 0; seg < map->dm_nsegs;
1666 1.59 tsutsui seg++, curdesc = RE_NEXT_TX_DESC(sc, curdesc)) {
1667 1.59 tsutsui d = &sc->re_ldata.re_tx_list[curdesc];
1668 1.69 tsutsui #ifdef DIAGNOSTIC
1669 1.59 tsutsui RE_TXDESCSYNC(sc, curdesc,
1670 1.59 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1671 1.59 tsutsui cmdstat = le32toh(d->re_cmdstat);
1672 1.59 tsutsui RE_TXDESCSYNC(sc, curdesc, BUS_DMASYNC_PREREAD);
1673 1.59 tsutsui if (cmdstat & RE_TDESC_STAT_OWN) {
1674 1.59 tsutsui panic("%s: tried to map busy TX descriptor",
1675 1.102 tsutsui device_xname(sc->sc_dev));
1676 1.59 tsutsui }
1677 1.59 tsutsui #endif
1678 1.20 briggs
1679 1.98 tsutsui d->re_vlanctl = htole32(vlanctl);
1680 1.64 tsutsui re_set_bufaddr(d, map->dm_segs[seg].ds_addr);
1681 1.59 tsutsui cmdstat = re_flags | map->dm_segs[seg].ds_len;
1682 1.59 tsutsui if (seg == 0)
1683 1.59 tsutsui cmdstat |= RE_TDESC_CMD_SOF;
1684 1.59 tsutsui else
1685 1.59 tsutsui cmdstat |= RE_TDESC_CMD_OWN;
1686 1.59 tsutsui if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1687 1.59 tsutsui cmdstat |= RE_TDESC_CMD_EOR;
1688 1.63 tsutsui if (seg == nsegs - 1) {
1689 1.59 tsutsui cmdstat |= RE_TDESC_CMD_EOF;
1690 1.59 tsutsui lastdesc = curdesc;
1691 1.13 yamt }
1692 1.59 tsutsui d->re_cmdstat = htole32(cmdstat);
1693 1.59 tsutsui RE_TXDESCSYNC(sc, curdesc,
1694 1.59 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1695 1.13 yamt }
1696 1.75 tsutsui if (__predict_false(pad)) {
1697 1.63 tsutsui d = &sc->re_ldata.re_tx_list[curdesc];
1698 1.98 tsutsui d->re_vlanctl = htole32(vlanctl);
1699 1.122 tsutsui re_set_bufaddr(d, RE_TXPADDADDR(sc));
1700 1.63 tsutsui cmdstat = re_flags |
1701 1.63 tsutsui RE_TDESC_CMD_OWN | RE_TDESC_CMD_EOF |
1702 1.63 tsutsui (RE_IP4CSUMTX_PADLEN + 1 - m->m_pkthdr.len);
1703 1.63 tsutsui if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1704 1.63 tsutsui cmdstat |= RE_TDESC_CMD_EOR;
1705 1.63 tsutsui d->re_cmdstat = htole32(cmdstat);
1706 1.63 tsutsui RE_TXDESCSYNC(sc, curdesc,
1707 1.63 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1708 1.63 tsutsui lastdesc = curdesc;
1709 1.63 tsutsui curdesc = RE_NEXT_TX_DESC(sc, curdesc);
1710 1.63 tsutsui }
1711 1.59 tsutsui KASSERT(lastdesc != -1);
1712 1.1 jonathan
1713 1.59 tsutsui /* Transfer ownership of packet to the chip. */
1714 1.1 jonathan
1715 1.59 tsutsui sc->re_ldata.re_tx_list[startdesc].re_cmdstat |=
1716 1.59 tsutsui htole32(RE_TDESC_CMD_OWN);
1717 1.59 tsutsui RE_TXDESCSYNC(sc, startdesc,
1718 1.59 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1719 1.17 yamt
1720 1.59 tsutsui /* update info of TX queue and descriptors */
1721 1.59 tsutsui txq->txq_mbuf = m;
1722 1.59 tsutsui txq->txq_descidx = lastdesc;
1723 1.63 tsutsui txq->txq_nsegs = nsegs;
1724 1.59 tsutsui
1725 1.59 tsutsui sc->re_ldata.re_txq_free--;
1726 1.63 tsutsui sc->re_ldata.re_tx_free -= nsegs;
1727 1.59 tsutsui sc->re_ldata.re_tx_nextfree = curdesc;
1728 1.17 yamt
1729 1.1 jonathan /*
1730 1.1 jonathan * If there's a BPF listener, bounce a copy of this frame
1731 1.1 jonathan * to him.
1732 1.1 jonathan */
1733 1.154 msaitoh bpf_mtap(ifp, m, BPF_D_OUT);
1734 1.1 jonathan }
1735 1.1 jonathan
1736 1.59 tsutsui if (sc->re_ldata.re_txq_free < ofree) {
1737 1.59 tsutsui /*
1738 1.59 tsutsui * TX packets are enqueued.
1739 1.59 tsutsui */
1740 1.59 tsutsui sc->re_ldata.re_txq_prodidx = idx;
1741 1.17 yamt
1742 1.59 tsutsui /*
1743 1.59 tsutsui * Start the transmitter to poll.
1744 1.59 tsutsui *
1745 1.59 tsutsui * RealTek put the TX poll request register in a different
1746 1.59 tsutsui * location on the 8169 gigE chip. I don't know why.
1747 1.59 tsutsui */
1748 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1749 1.84 tsutsui CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
1750 1.84 tsutsui else
1751 1.95 tsutsui CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1752 1.1 jonathan
1753 1.150 jmcneill if ((sc->sc_quirk & RTKQ_IM_HW) == 0) {
1754 1.150 jmcneill /*
1755 1.150 jmcneill * Use the countdown timer for interrupt moderation.
1756 1.150 jmcneill * 'TX done' interrupts are disabled. Instead, we reset
1757 1.150 jmcneill * the countdown timer, which will begin counting until
1758 1.150 jmcneill * it hits the value in the TIMERINT register, and then
1759 1.150 jmcneill * trigger an interrupt. Each time we write to the
1760 1.150 jmcneill * TIMERCNT register, the timer count is reset to 0.
1761 1.150 jmcneill */
1762 1.150 jmcneill CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1763 1.150 jmcneill }
1764 1.1 jonathan
1765 1.59 tsutsui /*
1766 1.59 tsutsui * Set a timeout in case the chip goes out to lunch.
1767 1.59 tsutsui */
1768 1.59 tsutsui ifp->if_timer = 5;
1769 1.59 tsutsui }
1770 1.1 jonathan }
1771 1.1 jonathan
1772 1.1 jonathan static int
1773 1.1 jonathan re_init(struct ifnet *ifp)
1774 1.1 jonathan {
1775 1.102 tsutsui struct rtk_softc *sc = ifp->if_softc;
1776 1.102 tsutsui uint32_t rxcfg = 0;
1777 1.117 tsutsui uint16_t cfg;
1778 1.1 jonathan int error;
1779 1.138 tsutsui #ifdef RE_USE_EECMD
1780 1.138 tsutsui const uint8_t *enaddr;
1781 1.138 tsutsui uint32_t reg;
1782 1.138 tsutsui #endif
1783 1.12 perry
1784 1.1 jonathan if ((error = re_enable(sc)) != 0)
1785 1.1 jonathan goto out;
1786 1.1 jonathan
1787 1.1 jonathan /*
1788 1.1 jonathan * Cancel pending I/O and free all RX/TX buffers.
1789 1.1 jonathan */
1790 1.3 kanaoka re_stop(ifp, 0);
1791 1.1 jonathan
1792 1.53 tsutsui re_reset(sc);
1793 1.53 tsutsui
1794 1.1 jonathan /*
1795 1.1 jonathan * Enable C+ RX and TX mode, as well as VLAN stripping and
1796 1.1 jonathan * RX checksum offload. We must configure the C+ register
1797 1.1 jonathan * before all others.
1798 1.1 jonathan */
1799 1.117 tsutsui cfg = RE_CPLUSCMD_PCI_MRW;
1800 1.1 jonathan
1801 1.1 jonathan /*
1802 1.84 tsutsui * XXX: For old 8169 set bit 14.
1803 1.84 tsutsui * For 8169S/8110S and above, do not set bit 14.
1804 1.1 jonathan */
1805 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8169NONS) != 0)
1806 1.117 tsutsui cfg |= (0x1 << 14);
1807 1.1 jonathan
1808 1.133 msaitoh if ((sc->ethercom.ec_capenable & ETHERCAP_VLAN_HWTAGGING) != 0)
1809 1.117 tsutsui cfg |= RE_CPLUSCMD_VLANSTRIP;
1810 1.117 tsutsui if ((ifp->if_capenable & (IFCAP_CSUM_IPv4_Rx |
1811 1.117 tsutsui IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx)) != 0)
1812 1.117 tsutsui cfg |= RE_CPLUSCMD_RXCSUM_ENB;
1813 1.117 tsutsui if ((sc->sc_quirk & RTKQ_MACSTAT) != 0) {
1814 1.117 tsutsui cfg |= RE_CPLUSCMD_MACSTAT_DIS;
1815 1.117 tsutsui cfg |= RE_CPLUSCMD_TXENB;
1816 1.117 tsutsui } else
1817 1.117 tsutsui cfg |= RE_CPLUSCMD_RXENB | RE_CPLUSCMD_TXENB;
1818 1.12 perry
1819 1.117 tsutsui CSR_WRITE_2(sc, RTK_CPLUS_CMD, cfg);
1820 1.1 jonathan
1821 1.1 jonathan /* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
1822 1.150 jmcneill if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
1823 1.150 jmcneill if ((sc->sc_quirk & RTKQ_IM_HW) == 0) {
1824 1.150 jmcneill CSR_WRITE_2(sc, RTK_IM, 0x0000);
1825 1.150 jmcneill } else {
1826 1.150 jmcneill CSR_WRITE_2(sc, RTK_IM, 0x5151);
1827 1.150 jmcneill }
1828 1.150 jmcneill }
1829 1.1 jonathan
1830 1.1 jonathan DELAY(10000);
1831 1.1 jonathan
1832 1.138 tsutsui #ifdef RE_USE_EECMD
1833 1.1 jonathan /*
1834 1.1 jonathan * Init our MAC address. Even though the chipset
1835 1.1 jonathan * documentation doesn't mention it, we need to enter "Config
1836 1.1 jonathan * register write enable" mode to modify the ID registers.
1837 1.1 jonathan */
1838 1.1 jonathan CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
1839 1.88 dyoung enaddr = CLLADDR(ifp->if_sadl);
1840 1.49 tsutsui reg = enaddr[0] | (enaddr[1] << 8) |
1841 1.49 tsutsui (enaddr[2] << 16) | (enaddr[3] << 24);
1842 1.49 tsutsui CSR_WRITE_4(sc, RTK_IDR0, reg);
1843 1.49 tsutsui reg = enaddr[4] | (enaddr[5] << 8);
1844 1.49 tsutsui CSR_WRITE_4(sc, RTK_IDR4, reg);
1845 1.1 jonathan CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
1846 1.138 tsutsui #endif
1847 1.1 jonathan
1848 1.1 jonathan /*
1849 1.1 jonathan * For C+ mode, initialize the RX descriptors and mbufs.
1850 1.1 jonathan */
1851 1.1 jonathan re_rx_list_init(sc);
1852 1.1 jonathan re_tx_list_init(sc);
1853 1.1 jonathan
1854 1.1 jonathan /*
1855 1.54 tsutsui * Load the addresses of the RX and TX lists into the chip.
1856 1.54 tsutsui */
1857 1.54 tsutsui CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
1858 1.54 tsutsui RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1859 1.54 tsutsui CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
1860 1.54 tsutsui RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1861 1.54 tsutsui
1862 1.54 tsutsui CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
1863 1.54 tsutsui RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1864 1.54 tsutsui CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
1865 1.54 tsutsui RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1866 1.54 tsutsui
1867 1.141 christos if (sc->sc_quirk & RTKQ_RXDV_GATED) {
1868 1.141 christos CSR_WRITE_4(sc, RTK_MISC,
1869 1.141 christos CSR_READ_4(sc, RTK_MISC) & ~RTK_MISC_RXDV_GATED_EN);
1870 1.141 christos }
1871 1.141 christos
1872 1.54 tsutsui /*
1873 1.1 jonathan * Enable transmit and receive.
1874 1.1 jonathan */
1875 1.4 kanaoka CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1876 1.1 jonathan
1877 1.1 jonathan /*
1878 1.1 jonathan * Set the initial TX and RX configuration.
1879 1.1 jonathan */
1880 1.84 tsutsui if (sc->re_testmode && (sc->sc_quirk & RTKQ_8169NONS) != 0) {
1881 1.84 tsutsui /* test mode is needed only for old 8169 */
1882 1.84 tsutsui CSR_WRITE_4(sc, RTK_TXCFG,
1883 1.84 tsutsui RE_TXCFG_CONFIG | RTK_LOOPTEST_ON);
1884 1.1 jonathan } else
1885 1.70 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RE_TXCFG_CONFIG);
1886 1.54 tsutsui
1887 1.54 tsutsui CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
1888 1.54 tsutsui
1889 1.70 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RE_RXCFG_CONFIG);
1890 1.1 jonathan
1891 1.1 jonathan /* Set the individual bit to receive frames for this host only. */
1892 1.1 jonathan rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1893 1.1 jonathan rxcfg |= RTK_RXCFG_RX_INDIV;
1894 1.1 jonathan
1895 1.1 jonathan /* If we want promiscuous mode, set the allframes bit. */
1896 1.8 jdolecek if (ifp->if_flags & IFF_PROMISC)
1897 1.1 jonathan rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1898 1.8 jdolecek else
1899 1.1 jonathan rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1900 1.8 jdolecek CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1901 1.1 jonathan
1902 1.1 jonathan /*
1903 1.1 jonathan * Set capture broadcast bit to capture broadcast frames.
1904 1.1 jonathan */
1905 1.8 jdolecek if (ifp->if_flags & IFF_BROADCAST)
1906 1.1 jonathan rxcfg |= RTK_RXCFG_RX_BROAD;
1907 1.8 jdolecek else
1908 1.1 jonathan rxcfg &= ~RTK_RXCFG_RX_BROAD;
1909 1.8 jdolecek CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1910 1.1 jonathan
1911 1.1 jonathan /*
1912 1.1 jonathan * Program the multicast filter, if necessary.
1913 1.1 jonathan */
1914 1.1 jonathan rtk_setmulti(sc);
1915 1.1 jonathan
1916 1.1 jonathan /*
1917 1.1 jonathan * Enable interrupts.
1918 1.1 jonathan */
1919 1.52 tsutsui if (sc->re_testmode)
1920 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0);
1921 1.151 snj else if ((sc->sc_quirk & RTKQ_IM_HW) != 0)
1922 1.150 jmcneill CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_IM_HW);
1923 1.1 jonathan else
1924 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
1925 1.1 jonathan
1926 1.1 jonathan /* Start RX/TX process. */
1927 1.1 jonathan CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1928 1.1 jonathan #ifdef notdef
1929 1.1 jonathan /* Enable receiver and transmitter. */
1930 1.4 kanaoka CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1931 1.1 jonathan #endif
1932 1.1 jonathan
1933 1.1 jonathan /*
1934 1.1 jonathan * Initialize the timer interrupt register so that
1935 1.1 jonathan * a timer interrupt will be generated once the timer
1936 1.1 jonathan * reaches a certain number of ticks. The timer is
1937 1.1 jonathan * reloaded on each transmit. This gives us TX interrupt
1938 1.1 jonathan * moderation, which dramatically improves TX frame rate.
1939 1.1 jonathan */
1940 1.1 jonathan
1941 1.155 mlelstv unsigned defer; /* timer interval / ns */
1942 1.155 mlelstv unsigned period; /* busclock period / ns */
1943 1.155 mlelstv
1944 1.155 mlelstv /*
1945 1.155 mlelstv * Maximum frame rate
1946 1.155 mlelstv * 1500 byte PDU -> 81274 Hz
1947 1.155 mlelstv * 46 byte PDU -> 1488096 Hz
1948 1.155 mlelstv *
1949 1.155 mlelstv * Deferring interrupts by up to 128us needs descriptors for
1950 1.155 mlelstv * 1500 byte PDU -> 10.4 frames
1951 1.155 mlelstv * 46 byte PDU -> 190.4 frames
1952 1.155 mlelstv *
1953 1.155 mlelstv */
1954 1.155 mlelstv defer = 128000;
1955 1.155 mlelstv
1956 1.156 mlelstv if ((sc->sc_quirk & RTKQ_IM_HW) != 0) {
1957 1.155 mlelstv period = 1;
1958 1.155 mlelstv defer = 0;
1959 1.155 mlelstv } else if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
1960 1.155 mlelstv period = 8;
1961 1.155 mlelstv } else {
1962 1.155 mlelstv switch (CSR_READ_4(sc, RTK_CFG2_BUSFREQ) & 0x7) {
1963 1.155 mlelstv case RTK_BUSFREQ_33MHZ:
1964 1.155 mlelstv period = 30;
1965 1.155 mlelstv break;
1966 1.155 mlelstv case RTK_BUSFREQ_66MHZ:
1967 1.155 mlelstv period = 15;
1968 1.155 mlelstv break;
1969 1.155 mlelstv default:
1970 1.155 mlelstv /* lowest possible clock */
1971 1.155 mlelstv period = 60;
1972 1.155 mlelstv break;
1973 1.155 mlelstv }
1974 1.155 mlelstv }
1975 1.155 mlelstv
1976 1.155 mlelstv /* Timer Interrupt register address varies */
1977 1.155 mlelstv uint16_t re8139_reg;
1978 1.84 tsutsui if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1979 1.155 mlelstv re8139_reg = RTK_TIMERINT;
1980 1.155 mlelstv else
1981 1.155 mlelstv re8139_reg = RTK_TIMERINT_8169;
1982 1.155 mlelstv CSR_WRITE_4(sc, re8139_reg, defer / period);
1983 1.1 jonathan
1984 1.155 mlelstv if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
1985 1.84 tsutsui /*
1986 1.84 tsutsui * For 8169 gigE NICs, set the max allowed RX packet
1987 1.84 tsutsui * size so we can receive jumbo frames.
1988 1.84 tsutsui */
1989 1.1 jonathan CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
1990 1.84 tsutsui }
1991 1.1 jonathan
1992 1.52 tsutsui if (sc->re_testmode)
1993 1.1 jonathan return 0;
1994 1.1 jonathan
1995 1.81 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD);
1996 1.1 jonathan
1997 1.1 jonathan ifp->if_flags |= IFF_RUNNING;
1998 1.1 jonathan ifp->if_flags &= ~IFF_OACTIVE;
1999 1.1 jonathan
2000 1.1 jonathan callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
2001 1.1 jonathan
2002 1.41 tsutsui out:
2003 1.1 jonathan if (error) {
2004 1.4 kanaoka ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2005 1.1 jonathan ifp->if_timer = 0;
2006 1.101 tsutsui printf("%s: interface not running\n",
2007 1.102 tsutsui device_xname(sc->sc_dev));
2008 1.1 jonathan }
2009 1.12 perry
2010 1.1 jonathan return error;
2011 1.1 jonathan }
2012 1.1 jonathan
2013 1.1 jonathan static int
2014 1.83 christos re_ioctl(struct ifnet *ifp, u_long command, void *data)
2015 1.1 jonathan {
2016 1.102 tsutsui struct rtk_softc *sc = ifp->if_softc;
2017 1.102 tsutsui struct ifreq *ifr = data;
2018 1.102 tsutsui int s, error = 0;
2019 1.1 jonathan
2020 1.1 jonathan s = splnet();
2021 1.1 jonathan
2022 1.4 kanaoka switch (command) {
2023 1.1 jonathan case SIOCSIFMTU:
2024 1.105 tnn /*
2025 1.110 tsutsui * Disable jumbo frames if it's not supported.
2026 1.105 tnn */
2027 1.110 tsutsui if ((sc->sc_quirk & RTKQ_NOJUMBO) != 0 &&
2028 1.106 alc ifr->ifr_mtu > ETHERMTU) {
2029 1.105 tnn error = EINVAL;
2030 1.105 tnn break;
2031 1.105 tnn }
2032 1.105 tnn
2033 1.96 dyoung if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
2034 1.1 jonathan error = EINVAL;
2035 1.102 tsutsui else if ((error = ifioctl_common(ifp, command, data)) ==
2036 1.102 tsutsui ENETRESET)
2037 1.96 dyoung error = 0;
2038 1.1 jonathan break;
2039 1.1 jonathan default:
2040 1.96 dyoung if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
2041 1.96 dyoung break;
2042 1.96 dyoung
2043 1.96 dyoung error = 0;
2044 1.96 dyoung
2045 1.96 dyoung if (command == SIOCSIFCAP)
2046 1.96 dyoung error = (*ifp->if_init)(ifp);
2047 1.96 dyoung else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
2048 1.96 dyoung ;
2049 1.96 dyoung else if (ifp->if_flags & IFF_RUNNING)
2050 1.96 dyoung rtk_setmulti(sc);
2051 1.1 jonathan break;
2052 1.1 jonathan }
2053 1.1 jonathan
2054 1.1 jonathan splx(s);
2055 1.1 jonathan
2056 1.4 kanaoka return error;
2057 1.1 jonathan }
2058 1.1 jonathan
2059 1.1 jonathan static void
2060 1.1 jonathan re_watchdog(struct ifnet *ifp)
2061 1.1 jonathan {
2062 1.102 tsutsui struct rtk_softc *sc;
2063 1.102 tsutsui int s;
2064 1.1 jonathan
2065 1.1 jonathan sc = ifp->if_softc;
2066 1.1 jonathan s = splnet();
2067 1.102 tsutsui printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
2068 1.1 jonathan ifp->if_oerrors++;
2069 1.1 jonathan
2070 1.1 jonathan re_txeof(sc);
2071 1.1 jonathan re_rxeof(sc);
2072 1.1 jonathan
2073 1.1 jonathan re_init(ifp);
2074 1.1 jonathan
2075 1.1 jonathan splx(s);
2076 1.1 jonathan }
2077 1.1 jonathan
2078 1.1 jonathan /*
2079 1.1 jonathan * Stop the adapter and free any mbufs allocated to the
2080 1.1 jonathan * RX and TX lists.
2081 1.1 jonathan */
2082 1.1 jonathan static void
2083 1.3 kanaoka re_stop(struct ifnet *ifp, int disable)
2084 1.1 jonathan {
2085 1.102 tsutsui int i;
2086 1.3 kanaoka struct rtk_softc *sc = ifp->if_softc;
2087 1.1 jonathan
2088 1.3 kanaoka callout_stop(&sc->rtk_tick_ch);
2089 1.1 jonathan
2090 1.3 kanaoka mii_down(&sc->mii);
2091 1.3 kanaoka
2092 1.117 tsutsui if ((sc->sc_quirk & RTKQ_CMDSTOP) != 0)
2093 1.117 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_STOPREQ | RTK_CMD_TX_ENB |
2094 1.117 tsutsui RTK_CMD_RX_ENB);
2095 1.117 tsutsui else
2096 1.117 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
2097 1.117 tsutsui DELAY(1000);
2098 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0x0000);
2099 1.117 tsutsui CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
2100 1.1 jonathan
2101 1.52 tsutsui if (sc->re_head != NULL) {
2102 1.52 tsutsui m_freem(sc->re_head);
2103 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
2104 1.1 jonathan }
2105 1.1 jonathan
2106 1.1 jonathan /* Free the TX list buffers. */
2107 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
2108 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
2109 1.1 jonathan bus_dmamap_unload(sc->sc_dmat,
2110 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
2111 1.52 tsutsui m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
2112 1.52 tsutsui sc->re_ldata.re_txq[i].txq_mbuf = NULL;
2113 1.1 jonathan }
2114 1.1 jonathan }
2115 1.1 jonathan
2116 1.1 jonathan /* Free the RX list buffers. */
2117 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
2118 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
2119 1.1 jonathan bus_dmamap_unload(sc->sc_dmat,
2120 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
2121 1.52 tsutsui m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
2122 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
2123 1.1 jonathan }
2124 1.1 jonathan }
2125 1.1 jonathan
2126 1.3 kanaoka if (disable)
2127 1.3 kanaoka re_disable(sc);
2128 1.3 kanaoka
2129 1.3 kanaoka ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2130 1.4 kanaoka ifp->if_timer = 0;
2131 1.1 jonathan }
2132