Home | History | Annotate | Line # | Download | only in ic
rtl8169.c revision 1.159.2.2
      1  1.159.2.2    martin /*	$NetBSD: rtl8169.c,v 1.159.2.2 2023/08/04 15:06:50 martin Exp $	*/
      2        1.1  jonathan 
      3        1.1  jonathan /*
      4        1.1  jonathan  * Copyright (c) 1997, 1998-2003
      5        1.1  jonathan  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
      6        1.1  jonathan  *
      7        1.1  jonathan  * Redistribution and use in source and binary forms, with or without
      8        1.1  jonathan  * modification, are permitted provided that the following conditions
      9        1.1  jonathan  * are met:
     10        1.1  jonathan  * 1. Redistributions of source code must retain the above copyright
     11        1.1  jonathan  *    notice, this list of conditions and the following disclaimer.
     12        1.1  jonathan  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  jonathan  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  jonathan  *    documentation and/or other materials provided with the distribution.
     15        1.1  jonathan  * 3. All advertising materials mentioning features or use of this software
     16        1.1  jonathan  *    must display the following acknowledgement:
     17        1.1  jonathan  *	This product includes software developed by Bill Paul.
     18        1.1  jonathan  * 4. Neither the name of the author nor the names of any co-contributors
     19        1.1  jonathan  *    may be used to endorse or promote products derived from this software
     20        1.1  jonathan  *    without specific prior written permission.
     21        1.1  jonathan  *
     22        1.1  jonathan  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23        1.1  jonathan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24        1.1  jonathan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25        1.1  jonathan  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26        1.1  jonathan  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27        1.1  jonathan  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28        1.1  jonathan  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29        1.1  jonathan  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30        1.1  jonathan  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31        1.1  jonathan  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32        1.1  jonathan  * THE POSSIBILITY OF SUCH DAMAGE.
     33        1.1  jonathan  */
     34        1.1  jonathan 
     35        1.1  jonathan #include <sys/cdefs.h>
     36  1.159.2.2    martin __KERNEL_RCSID(0, "$NetBSD: rtl8169.c,v 1.159.2.2 2023/08/04 15:06:50 martin Exp $");
     37        1.1  jonathan /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
     38        1.1  jonathan 
     39        1.1  jonathan /*
     40      1.137   khorben  * RealTek 8139C+/8169/8169S/8168/8110S PCI NIC driver
     41        1.1  jonathan  *
     42        1.1  jonathan  * Written by Bill Paul <wpaul (at) windriver.com>
     43        1.1  jonathan  * Senior Networking Software Engineer
     44        1.1  jonathan  * Wind River Systems
     45        1.1  jonathan  */
     46        1.1  jonathan 
     47        1.1  jonathan /*
     48        1.1  jonathan  * This driver is designed to support RealTek's next generation of
     49        1.1  jonathan  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
     50      1.137   khorben  * six devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
     51      1.137   khorben  * RTL8110S, the RTL8168 and the RTL8111.
     52        1.1  jonathan  *
     53        1.1  jonathan  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
     54        1.1  jonathan  * with the older 8139 family, however it also supports a special
     55        1.1  jonathan  * C+ mode of operation that provides several new performance enhancing
     56        1.1  jonathan  * features. These include:
     57        1.1  jonathan  *
     58        1.1  jonathan  *	o Descriptor based DMA mechanism. Each descriptor represents
     59        1.1  jonathan  *	  a single packet fragment. Data buffers may be aligned on
     60        1.1  jonathan  *	  any byte boundary.
     61        1.1  jonathan  *
     62        1.1  jonathan  *	o 64-bit DMA
     63        1.1  jonathan  *
     64        1.1  jonathan  *	o TCP/IP checksum offload for both RX and TX
     65        1.1  jonathan  *
     66        1.1  jonathan  *	o High and normal priority transmit DMA rings
     67        1.1  jonathan  *
     68        1.1  jonathan  *	o VLAN tag insertion and extraction
     69        1.1  jonathan  *
     70        1.1  jonathan  *	o TCP large send (segmentation offload)
     71        1.1  jonathan  *
     72        1.1  jonathan  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
     73        1.1  jonathan  * programming API is fairly straightforward. The RX filtering, EEPROM
     74        1.1  jonathan  * access and PHY access is the same as it is on the older 8139 series
     75        1.1  jonathan  * chips.
     76        1.1  jonathan  *
     77        1.1  jonathan  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
     78        1.1  jonathan  * same programming API and feature set as the 8139C+ with the following
     79        1.1  jonathan  * differences and additions:
     80        1.1  jonathan  *
     81        1.1  jonathan  *	o 1000Mbps mode
     82        1.1  jonathan  *
     83        1.1  jonathan  *	o Jumbo frames
     84        1.1  jonathan  *
     85      1.126   tsutsui  *	o GMII and TBI ports/registers for interfacing with copper
     86        1.1  jonathan  *	  or fiber PHYs
     87        1.1  jonathan  *
     88        1.1  jonathan  *      o RX and TX DMA rings can have up to 1024 descriptors
     89        1.1  jonathan  *        (the 8139C+ allows a maximum of 64)
     90        1.1  jonathan  *
     91        1.1  jonathan  *	o Slight differences in register layout from the 8139C+
     92        1.1  jonathan  *
     93        1.1  jonathan  * The TX start and timer interrupt registers are at different locations
     94        1.1  jonathan  * on the 8169 than they are on the 8139C+. Also, the status word in the
     95        1.1  jonathan  * RX descriptor has a slightly different bit layout. The 8169 does not
     96        1.1  jonathan  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
     97        1.1  jonathan  * copper gigE PHY.
     98        1.1  jonathan  *
     99        1.1  jonathan  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
    100        1.1  jonathan  * (the 'S' stands for 'single-chip'). These devices have the same
    101        1.1  jonathan  * programming API as the older 8169, but also have some vendor-specific
    102        1.1  jonathan  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
    103        1.1  jonathan  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
    104       1.12     perry  *
    105        1.1  jonathan  * This driver takes advantage of the RX and TX checksum offload and
    106        1.1  jonathan  * VLAN tag insertion/extraction features. It also implements TX
    107        1.1  jonathan  * interrupt moderation using the timer interrupt registers, which
    108        1.1  jonathan  * significantly reduces TX interrupt load. There is also support
    109        1.1  jonathan  * for jumbo frames, however the 8169/8169S/8110S can not transmit
    110        1.1  jonathan  * jumbo frames larger than 7.5K, so the max MTU possible with this
    111        1.1  jonathan  * driver is 7500 bytes.
    112        1.1  jonathan  */
    113        1.1  jonathan 
    114        1.1  jonathan 
    115        1.1  jonathan #include <sys/param.h>
    116        1.1  jonathan #include <sys/endian.h>
    117        1.1  jonathan #include <sys/systm.h>
    118        1.1  jonathan #include <sys/sockio.h>
    119        1.1  jonathan #include <sys/mbuf.h>
    120        1.1  jonathan #include <sys/malloc.h>
    121        1.1  jonathan #include <sys/kernel.h>
    122        1.1  jonathan #include <sys/socket.h>
    123        1.1  jonathan #include <sys/device.h>
    124        1.1  jonathan 
    125        1.1  jonathan #include <net/if.h>
    126        1.1  jonathan #include <net/if_arp.h>
    127        1.1  jonathan #include <net/if_dl.h>
    128        1.1  jonathan #include <net/if_ether.h>
    129        1.1  jonathan #include <net/if_media.h>
    130        1.1  jonathan #include <net/if_vlanvar.h>
    131        1.1  jonathan 
    132       1.13      yamt #include <netinet/in_systm.h>	/* XXX for IP_MAXPACKET */
    133       1.13      yamt #include <netinet/in.h>		/* XXX for IP_MAXPACKET */
    134       1.13      yamt #include <netinet/ip.h>		/* XXX for IP_MAXPACKET */
    135       1.13      yamt 
    136        1.1  jonathan #include <net/bpf.h>
    137      1.144  riastrad #include <sys/rndsource.h>
    138        1.1  jonathan 
    139       1.89        ad #include <sys/bus.h>
    140        1.1  jonathan 
    141        1.1  jonathan #include <dev/mii/mii.h>
    142        1.1  jonathan #include <dev/mii/miivar.h>
    143        1.1  jonathan 
    144        1.1  jonathan #include <dev/ic/rtl81x9reg.h>
    145        1.1  jonathan #include <dev/ic/rtl81x9var.h>
    146        1.1  jonathan 
    147        1.1  jonathan #include <dev/ic/rtl8169var.h>
    148        1.1  jonathan 
    149       1.64   tsutsui static inline void re_set_bufaddr(struct re_desc *, bus_addr_t);
    150        1.1  jonathan 
    151        1.4   kanaoka static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
    152        1.4   kanaoka static int re_rx_list_init(struct rtk_softc *);
    153        1.4   kanaoka static int re_tx_list_init(struct rtk_softc *);
    154        1.4   kanaoka static void re_rxeof(struct rtk_softc *);
    155        1.4   kanaoka static void re_txeof(struct rtk_softc *);
    156        1.4   kanaoka static void re_tick(void *);
    157        1.4   kanaoka static void re_start(struct ifnet *);
    158       1.83  christos static int re_ioctl(struct ifnet *, u_long, void *);
    159        1.4   kanaoka static int re_init(struct ifnet *);
    160        1.4   kanaoka static void re_stop(struct ifnet *, int);
    161        1.4   kanaoka static void re_watchdog(struct ifnet *);
    162        1.4   kanaoka 
    163        1.4   kanaoka static int re_enable(struct rtk_softc *);
    164        1.4   kanaoka static void re_disable(struct rtk_softc *);
    165        1.4   kanaoka 
    166      1.157   msaitoh static int re_gmii_readreg(device_t, int, int, uint16_t *);
    167      1.157   msaitoh static int re_gmii_writereg(device_t, int, int, uint16_t);
    168        1.4   kanaoka 
    169      1.157   msaitoh static int re_miibus_readreg(device_t, int, int, uint16_t *);
    170      1.157   msaitoh static int re_miibus_writereg(device_t, int, int, uint16_t);
    171      1.136      matt static void re_miibus_statchg(struct ifnet *);
    172        1.1  jonathan 
    173        1.4   kanaoka static void re_reset(struct rtk_softc *);
    174        1.1  jonathan 
    175  1.159.2.2    martin static const struct re_revision {
    176  1.159.2.2    martin 	uint32_t		re_chipid;
    177  1.159.2.2    martin 	const char		*re_name;
    178  1.159.2.2    martin } re_revisions[] = {
    179  1.159.2.2    martin 	{ RTK_HWREV_8100,	"RTL8100" },
    180  1.159.2.2    martin 	{ RTK_HWREV_8100E,	"RTL8100E" },
    181  1.159.2.2    martin 	{ RTK_HWREV_8100E_SPIN2, "RTL8100E 2" },
    182  1.159.2.2    martin 	{ RTK_HWREV_8101,	"RTL8101" },
    183  1.159.2.2    martin 	{ RTK_HWREV_8101E,	"RTL8101E" },
    184  1.159.2.2    martin 	{ RTK_HWREV_8102E,	"RTL8102E" },
    185  1.159.2.2    martin 	{ RTK_HWREV_8106E,	"RTL8106E" },
    186  1.159.2.2    martin 	{ RTK_HWREV_8401E,	"RTL8401E" },
    187  1.159.2.2    martin 	{ RTK_HWREV_8402,	"RTL8402" },
    188  1.159.2.2    martin 	{ RTK_HWREV_8411,	"RTL8411" },
    189  1.159.2.2    martin 	{ RTK_HWREV_8411B,	"RTL8411B" },
    190  1.159.2.2    martin 	{ RTK_HWREV_8102EL,	"RTL8102EL" },
    191  1.159.2.2    martin 	{ RTK_HWREV_8102EL_SPIN1, "RTL8102EL 1" },
    192  1.159.2.2    martin 	{ RTK_HWREV_8103E,       "RTL8103E" },
    193  1.159.2.2    martin 	{ RTK_HWREV_8110S,	"RTL8110S" },
    194  1.159.2.2    martin 	{ RTK_HWREV_8139CPLUS,	"RTL8139C+" },
    195  1.159.2.2    martin 	{ RTK_HWREV_8168B_SPIN1, "RTL8168 1" },
    196  1.159.2.2    martin 	{ RTK_HWREV_8168B_SPIN2, "RTL8168 2" },
    197  1.159.2.2    martin 	{ RTK_HWREV_8168B_SPIN3, "RTL8168 3" },
    198  1.159.2.2    martin 	{ RTK_HWREV_8168C,	"RTL8168C/8111C" },
    199  1.159.2.2    martin 	{ RTK_HWREV_8168C_SPIN2, "RTL8168C/8111C" },
    200  1.159.2.2    martin 	{ RTK_HWREV_8168CP,	"RTL8168CP/8111CP" },
    201  1.159.2.2    martin 	{ RTK_HWREV_8168F,	"RTL8168F/8111F" },
    202  1.159.2.2    martin 	{ RTK_HWREV_8168G,	"RTL8168G/8111G" },
    203  1.159.2.2    martin 	{ RTK_HWREV_8168GU,	"RTL8168GU/8111GU" },
    204  1.159.2.2    martin 	{ RTK_HWREV_8168H,	"RTL8168H/8111H" },
    205  1.159.2.2    martin 	{ RTK_HWREV_8105E,	"RTL8105E" },
    206  1.159.2.2    martin 	{ RTK_HWREV_8105E_SPIN1, "RTL8105E" },
    207  1.159.2.2    martin 	{ RTK_HWREV_8168D,	"RTL8168D/8111D" },
    208  1.159.2.2    martin 	{ RTK_HWREV_8168DP,	"RTL8168DP/8111DP" },
    209  1.159.2.2    martin 	{ RTK_HWREV_8168E,	"RTL8168E/8111E" },
    210  1.159.2.2    martin 	{ RTK_HWREV_8168E_VL,	"RTL8168E/8111E-VL" },
    211  1.159.2.2    martin 	{ RTK_HWREV_8168EP,	"RTL8168EP/8111EP" },
    212  1.159.2.2    martin 	{ RTK_HWREV_8168FP,	"RTL8168FP/8117" },
    213  1.159.2.2    martin 	{ RTK_HWREV_8169,	"RTL8169" },
    214  1.159.2.2    martin 	{ RTK_HWREV_8169_8110SB, "RTL8169/8110SB" },
    215  1.159.2.2    martin 	{ RTK_HWREV_8169_8110SBL, "RTL8169SBL" },
    216  1.159.2.2    martin 	{ RTK_HWREV_8169_8110SC, "RTL8169/8110SCd" },
    217  1.159.2.2    martin 	{ RTK_HWREV_8169_8110SCE, "RTL8169/8110SCe" },
    218  1.159.2.2    martin 	{ RTK_HWREV_8169S,	"RTL8169S" },
    219  1.159.2.2    martin 
    220  1.159.2.2    martin 	{ 0, NULL }
    221  1.159.2.2    martin };
    222  1.159.2.2    martin 
    223       1.64   tsutsui static inline void
    224       1.64   tsutsui re_set_bufaddr(struct re_desc *d, bus_addr_t addr)
    225       1.64   tsutsui {
    226       1.64   tsutsui 
    227       1.64   tsutsui 	d->re_bufaddr_lo = htole32((uint32_t)addr);
    228       1.64   tsutsui 	if (sizeof(bus_addr_t) == sizeof(uint64_t))
    229       1.64   tsutsui 		d->re_bufaddr_hi = htole32((uint64_t)addr >> 32);
    230       1.64   tsutsui 	else
    231       1.64   tsutsui 		d->re_bufaddr_hi = 0;
    232       1.64   tsutsui }
    233       1.64   tsutsui 
    234        1.1  jonathan static int
    235      1.157   msaitoh re_gmii_readreg(device_t dev, int phy, int reg, uint16_t *val)
    236        1.1  jonathan {
    237      1.103   tsutsui 	struct rtk_softc *sc = device_private(dev);
    238      1.157   msaitoh 	uint32_t data;
    239      1.102   tsutsui 	int i;
    240        1.1  jonathan 
    241        1.1  jonathan 	if (phy != 7)
    242      1.157   msaitoh 		return -1;
    243        1.1  jonathan 
    244        1.1  jonathan 	/* Let the rgephy driver read the GMEDIASTAT register */
    245        1.1  jonathan 
    246        1.1  jonathan 	if (reg == RTK_GMEDIASTAT) {
    247      1.157   msaitoh 		*val = CSR_READ_1(sc, RTK_GMEDIASTAT);
    248      1.157   msaitoh 		return 0;
    249        1.1  jonathan 	}
    250        1.1  jonathan 
    251        1.1  jonathan 	CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
    252        1.1  jonathan 	DELAY(1000);
    253        1.1  jonathan 
    254        1.1  jonathan 	for (i = 0; i < RTK_TIMEOUT; i++) {
    255      1.157   msaitoh 		data = CSR_READ_4(sc, RTK_PHYAR);
    256      1.157   msaitoh 		if (data & RTK_PHYAR_BUSY)
    257        1.1  jonathan 			break;
    258        1.1  jonathan 		DELAY(100);
    259        1.1  jonathan 	}
    260        1.1  jonathan 
    261        1.1  jonathan 	if (i == RTK_TIMEOUT) {
    262      1.102   tsutsui 		printf("%s: PHY read failed\n", device_xname(sc->sc_dev));
    263      1.157   msaitoh 		return ETIMEDOUT;
    264        1.1  jonathan 	}
    265        1.1  jonathan 
    266      1.157   msaitoh 	*val = data & RTK_PHYAR_PHYDATA;
    267      1.157   msaitoh 	return 0;
    268        1.1  jonathan }
    269        1.1  jonathan 
    270      1.157   msaitoh static int
    271      1.157   msaitoh re_gmii_writereg(device_t dev, int phy, int reg, uint16_t val)
    272        1.1  jonathan {
    273      1.102   tsutsui 	struct rtk_softc *sc = device_private(dev);
    274      1.157   msaitoh 	uint32_t data;
    275      1.102   tsutsui 	int i;
    276        1.1  jonathan 
    277        1.1  jonathan 	CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
    278      1.157   msaitoh 	    (val & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
    279        1.1  jonathan 	DELAY(1000);
    280        1.1  jonathan 
    281        1.1  jonathan 	for (i = 0; i < RTK_TIMEOUT; i++) {
    282      1.157   msaitoh 		data = CSR_READ_4(sc, RTK_PHYAR);
    283      1.157   msaitoh 		if (!(data & RTK_PHYAR_BUSY))
    284        1.1  jonathan 			break;
    285        1.1  jonathan 		DELAY(100);
    286        1.1  jonathan 	}
    287        1.1  jonathan 
    288        1.1  jonathan 	if (i == RTK_TIMEOUT) {
    289      1.157   msaitoh 		printf("%s: PHY write reg %x <- %hx failed\n",
    290      1.157   msaitoh 		    device_xname(sc->sc_dev), reg, val);
    291      1.157   msaitoh 		return ETIMEDOUT;
    292        1.1  jonathan 	}
    293      1.157   msaitoh 
    294      1.157   msaitoh 	return 0;
    295        1.1  jonathan }
    296        1.1  jonathan 
    297        1.1  jonathan static int
    298      1.157   msaitoh re_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
    299        1.1  jonathan {
    300      1.102   tsutsui 	struct rtk_softc *sc = device_private(dev);
    301      1.102   tsutsui 	uint16_t re8139_reg = 0;
    302      1.157   msaitoh 	int s, rv = 0;
    303        1.1  jonathan 
    304        1.1  jonathan 	s = splnet();
    305        1.1  jonathan 
    306       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    307      1.157   msaitoh 		rv = re_gmii_readreg(dev, phy, reg, val);
    308        1.1  jonathan 		splx(s);
    309      1.157   msaitoh 		return rv;
    310        1.1  jonathan 	}
    311        1.1  jonathan 
    312        1.1  jonathan 	/* Pretend the internal PHY is only at address 0 */
    313        1.1  jonathan 	if (phy) {
    314        1.1  jonathan 		splx(s);
    315      1.157   msaitoh 		return -1;
    316        1.1  jonathan 	}
    317        1.4   kanaoka 	switch (reg) {
    318        1.1  jonathan 	case MII_BMCR:
    319        1.1  jonathan 		re8139_reg = RTK_BMCR;
    320        1.1  jonathan 		break;
    321        1.1  jonathan 	case MII_BMSR:
    322        1.1  jonathan 		re8139_reg = RTK_BMSR;
    323        1.1  jonathan 		break;
    324        1.1  jonathan 	case MII_ANAR:
    325        1.1  jonathan 		re8139_reg = RTK_ANAR;
    326        1.1  jonathan 		break;
    327        1.1  jonathan 	case MII_ANER:
    328        1.1  jonathan 		re8139_reg = RTK_ANER;
    329        1.1  jonathan 		break;
    330        1.1  jonathan 	case MII_ANLPAR:
    331        1.1  jonathan 		re8139_reg = RTK_LPAR;
    332        1.1  jonathan 		break;
    333        1.1  jonathan 	case MII_PHYIDR1:
    334        1.1  jonathan 	case MII_PHYIDR2:
    335      1.157   msaitoh 		*val = 0;
    336        1.1  jonathan 		splx(s);
    337        1.4   kanaoka 		return 0;
    338        1.1  jonathan 	/*
    339        1.1  jonathan 	 * Allow the rlphy driver to read the media status
    340        1.1  jonathan 	 * register. If we have a link partner which does not
    341        1.1  jonathan 	 * support NWAY, this is the register which will tell
    342        1.1  jonathan 	 * us the results of parallel detection.
    343        1.1  jonathan 	 */
    344        1.1  jonathan 	case RTK_MEDIASTAT:
    345      1.157   msaitoh 		*val = CSR_READ_1(sc, RTK_MEDIASTAT);
    346        1.1  jonathan 		splx(s);
    347      1.157   msaitoh 		return 0;
    348        1.1  jonathan 	default:
    349      1.102   tsutsui 		printf("%s: bad phy register\n", device_xname(sc->sc_dev));
    350        1.1  jonathan 		splx(s);
    351      1.157   msaitoh 		return -1;
    352        1.1  jonathan 	}
    353      1.157   msaitoh 	*val = CSR_READ_2(sc, re8139_reg);
    354       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0 && re8139_reg == RTK_BMCR) {
    355       1.51   tsutsui 		/* 8139C+ has different bit layout. */
    356      1.157   msaitoh 		*val &= ~(BMCR_LOOP | BMCR_ISO);
    357       1.51   tsutsui 	}
    358        1.1  jonathan 	splx(s);
    359      1.157   msaitoh 	return 0;
    360        1.1  jonathan }
    361        1.1  jonathan 
    362      1.157   msaitoh static int
    363      1.157   msaitoh re_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
    364        1.1  jonathan {
    365      1.102   tsutsui 	struct rtk_softc *sc = device_private(dev);
    366      1.102   tsutsui 	uint16_t re8139_reg = 0;
    367      1.157   msaitoh 	int s, rv;
    368        1.1  jonathan 
    369        1.1  jonathan 	s = splnet();
    370        1.1  jonathan 
    371       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    372      1.157   msaitoh 		rv = re_gmii_writereg(dev, phy, reg, val);
    373        1.1  jonathan 		splx(s);
    374      1.157   msaitoh 		return rv;
    375        1.1  jonathan 	}
    376        1.1  jonathan 
    377        1.1  jonathan 	/* Pretend the internal PHY is only at address 0 */
    378        1.1  jonathan 	if (phy) {
    379        1.1  jonathan 		splx(s);
    380      1.157   msaitoh 		return -1;
    381        1.1  jonathan 	}
    382        1.4   kanaoka 	switch (reg) {
    383        1.1  jonathan 	case MII_BMCR:
    384        1.1  jonathan 		re8139_reg = RTK_BMCR;
    385       1.84   tsutsui 		if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0) {
    386       1.51   tsutsui 			/* 8139C+ has different bit layout. */
    387      1.157   msaitoh 			val &= ~(BMCR_LOOP | BMCR_ISO);
    388       1.51   tsutsui 		}
    389        1.1  jonathan 		break;
    390        1.1  jonathan 	case MII_BMSR:
    391        1.1  jonathan 		re8139_reg = RTK_BMSR;
    392        1.1  jonathan 		break;
    393        1.1  jonathan 	case MII_ANAR:
    394        1.1  jonathan 		re8139_reg = RTK_ANAR;
    395        1.1  jonathan 		break;
    396        1.1  jonathan 	case MII_ANER:
    397        1.1  jonathan 		re8139_reg = RTK_ANER;
    398        1.1  jonathan 		break;
    399        1.1  jonathan 	case MII_ANLPAR:
    400        1.1  jonathan 		re8139_reg = RTK_LPAR;
    401        1.1  jonathan 		break;
    402        1.1  jonathan 	case MII_PHYIDR1:
    403        1.1  jonathan 	case MII_PHYIDR2:
    404        1.1  jonathan 		splx(s);
    405      1.157   msaitoh 		return 0;
    406        1.1  jonathan 		break;
    407        1.1  jonathan 	default:
    408      1.102   tsutsui 		printf("%s: bad phy register\n", device_xname(sc->sc_dev));
    409        1.1  jonathan 		splx(s);
    410      1.157   msaitoh 		return -1;
    411        1.1  jonathan 	}
    412      1.157   msaitoh 	CSR_WRITE_2(sc, re8139_reg, val);
    413        1.1  jonathan 	splx(s);
    414      1.157   msaitoh 	return 0;
    415        1.1  jonathan }
    416        1.1  jonathan 
    417        1.1  jonathan static void
    418      1.136      matt re_miibus_statchg(struct ifnet *ifp)
    419        1.1  jonathan {
    420        1.1  jonathan 
    421        1.1  jonathan 	return;
    422        1.1  jonathan }
    423        1.1  jonathan 
    424        1.1  jonathan static void
    425        1.1  jonathan re_reset(struct rtk_softc *sc)
    426        1.1  jonathan {
    427      1.102   tsutsui 	int i;
    428        1.1  jonathan 
    429        1.1  jonathan 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
    430        1.1  jonathan 
    431        1.1  jonathan 	for (i = 0; i < RTK_TIMEOUT; i++) {
    432        1.1  jonathan 		DELAY(10);
    433       1.41   tsutsui 		if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
    434        1.1  jonathan 			break;
    435        1.1  jonathan 	}
    436        1.1  jonathan 	if (i == RTK_TIMEOUT)
    437      1.101   tsutsui 		printf("%s: reset never completed!\n",
    438      1.102   tsutsui 		    device_xname(sc->sc_dev));
    439        1.1  jonathan 
    440        1.1  jonathan 	/*
    441      1.108   tsutsui 	 * NB: Realtek-supplied FreeBSD driver does this only for MACFG_3,
    442      1.108   tsutsui 	 *     but also says "Rtl8169s sigle chip detected".
    443        1.1  jonathan 	 */
    444      1.108   tsutsui 	if ((sc->sc_quirk & RTKQ_MACLDPS) != 0)
    445       1.66   tsutsui 		CSR_WRITE_1(sc, RTK_LDPS, 1);
    446        1.1  jonathan 
    447        1.1  jonathan }
    448        1.1  jonathan 
    449        1.1  jonathan /*
    450        1.1  jonathan  * The following routine is designed to test for a defect on some
    451        1.1  jonathan  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
    452        1.1  jonathan  * lines connected to the bus, however for a 32-bit only card, they
    453        1.1  jonathan  * should be pulled high. The result of this defect is that the
    454        1.1  jonathan  * NIC will not work right if you plug it into a 64-bit slot: DMA
    455        1.1  jonathan  * operations will be done with 64-bit transfers, which will fail
    456        1.1  jonathan  * because the 64-bit data lines aren't connected.
    457        1.1  jonathan  *
    458        1.1  jonathan  * There's no way to work around this (short of talking a soldering
    459        1.1  jonathan  * iron to the board), however we can detect it. The method we use
    460        1.1  jonathan  * here is to put the NIC into digital loopback mode, set the receiver
    461        1.1  jonathan  * to promiscuous mode, and then try to send a frame. We then compare
    462        1.1  jonathan  * the frame data we sent to what was received. If the data matches,
    463        1.1  jonathan  * then the NIC is working correctly, otherwise we know the user has
    464        1.1  jonathan  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
    465        1.1  jonathan  * slot. In the latter case, there's no way the NIC can work correctly,
    466        1.1  jonathan  * so we print out a message on the console and abort the device attach.
    467        1.1  jonathan  */
    468        1.1  jonathan 
    469        1.6   kanaoka int
    470        1.1  jonathan re_diag(struct rtk_softc *sc)
    471        1.1  jonathan {
    472      1.102   tsutsui 	struct ifnet *ifp = &sc->ethercom.ec_if;
    473      1.102   tsutsui 	struct mbuf *m0;
    474      1.102   tsutsui 	struct ether_header *eh;
    475      1.102   tsutsui 	struct re_rxsoft *rxs;
    476      1.102   tsutsui 	struct re_desc *cur_rx;
    477      1.102   tsutsui 	bus_dmamap_t dmamap;
    478      1.102   tsutsui 	uint16_t status;
    479      1.102   tsutsui 	uint32_t rxstat;
    480      1.102   tsutsui 	int total_len, i, s, error = 0;
    481      1.102   tsutsui 	static const uint8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
    482      1.102   tsutsui 	static const uint8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
    483        1.1  jonathan 
    484        1.1  jonathan 	/* Allocate a single mbuf */
    485        1.1  jonathan 
    486        1.1  jonathan 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
    487        1.1  jonathan 	if (m0 == NULL)
    488        1.4   kanaoka 		return ENOBUFS;
    489        1.1  jonathan 
    490        1.1  jonathan 	/*
    491        1.1  jonathan 	 * Initialize the NIC in test mode. This sets the chip up
    492        1.1  jonathan 	 * so that it can send and receive frames, but performs the
    493        1.1  jonathan 	 * following special functions:
    494        1.1  jonathan 	 * - Puts receiver in promiscuous mode
    495        1.1  jonathan 	 * - Enables digital loopback mode
    496        1.1  jonathan 	 * - Leaves interrupts turned off
    497        1.1  jonathan 	 */
    498        1.1  jonathan 
    499        1.1  jonathan 	ifp->if_flags |= IFF_PROMISC;
    500       1.52   tsutsui 	sc->re_testmode = 1;
    501        1.1  jonathan 	re_init(ifp);
    502        1.6   kanaoka 	re_stop(ifp, 0);
    503        1.1  jonathan 	DELAY(100000);
    504        1.1  jonathan 	re_init(ifp);
    505        1.1  jonathan 
    506        1.1  jonathan 	/* Put some data in the mbuf */
    507        1.1  jonathan 
    508        1.1  jonathan 	eh = mtod(m0, struct ether_header *);
    509      1.143     joerg 	memcpy(eh->ether_dhost, &dst, ETHER_ADDR_LEN);
    510      1.143     joerg 	memcpy(eh->ether_shost, &src, ETHER_ADDR_LEN);
    511        1.1  jonathan 	eh->ether_type = htons(ETHERTYPE_IP);
    512        1.1  jonathan 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
    513        1.1  jonathan 
    514        1.1  jonathan 	/*
    515        1.1  jonathan 	 * Queue the packet, start transmission.
    516        1.1  jonathan 	 */
    517        1.1  jonathan 
    518        1.1  jonathan 	CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
    519        1.1  jonathan 	s = splnet();
    520        1.1  jonathan 	IF_ENQUEUE(&ifp->if_snd, m0);
    521        1.1  jonathan 	re_start(ifp);
    522        1.1  jonathan 	splx(s);
    523        1.1  jonathan 	m0 = NULL;
    524        1.1  jonathan 
    525        1.1  jonathan 	/* Wait for it to propagate through the chip */
    526        1.1  jonathan 
    527        1.1  jonathan 	DELAY(100000);
    528        1.1  jonathan 	for (i = 0; i < RTK_TIMEOUT; i++) {
    529        1.1  jonathan 		status = CSR_READ_2(sc, RTK_ISR);
    530        1.4   kanaoka 		if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
    531        1.4   kanaoka 		    (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
    532        1.1  jonathan 			break;
    533        1.1  jonathan 		DELAY(10);
    534        1.1  jonathan 	}
    535        1.1  jonathan 	if (i == RTK_TIMEOUT) {
    536      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    537      1.101   tsutsui 		    "diagnostic failed, failed to receive packet "
    538       1.99    cegger 		    "in loopback mode\n");
    539        1.1  jonathan 		error = EIO;
    540        1.1  jonathan 		goto done;
    541        1.1  jonathan 	}
    542        1.1  jonathan 
    543        1.1  jonathan 	/*
    544        1.1  jonathan 	 * The packet should have been dumped into the first
    545        1.1  jonathan 	 * entry in the RX DMA ring. Grab it from there.
    546        1.1  jonathan 	 */
    547        1.1  jonathan 
    548       1.52   tsutsui 	rxs = &sc->re_ldata.re_rxsoft[0];
    549       1.50   tsutsui 	dmamap = rxs->rxs_dmamap;
    550        1.1  jonathan 	bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    551       1.20    briggs 	    BUS_DMASYNC_POSTREAD);
    552       1.50   tsutsui 	bus_dmamap_unload(sc->sc_dmat, dmamap);
    553        1.1  jonathan 
    554       1.50   tsutsui 	m0 = rxs->rxs_mbuf;
    555       1.50   tsutsui 	rxs->rxs_mbuf = NULL;
    556        1.1  jonathan 	eh = mtod(m0, struct ether_header *);
    557        1.1  jonathan 
    558       1.52   tsutsui 	RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    559       1.52   tsutsui 	cur_rx = &sc->re_ldata.re_rx_list[0];
    560       1.52   tsutsui 	rxstat = le32toh(cur_rx->re_cmdstat);
    561       1.52   tsutsui 	total_len = rxstat & sc->re_rxlenmask;
    562        1.1  jonathan 
    563        1.1  jonathan 	if (total_len != ETHER_MIN_LEN) {
    564      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    565      1.101   tsutsui 		    "diagnostic failed, received short packet\n");
    566        1.1  jonathan 		error = EIO;
    567        1.1  jonathan 		goto done;
    568        1.1  jonathan 	}
    569        1.1  jonathan 
    570        1.1  jonathan 	/* Test that the received packet data matches what we sent. */
    571        1.1  jonathan 
    572      1.143     joerg 	if (memcmp(&eh->ether_dhost, &dst, ETHER_ADDR_LEN) ||
    573      1.143     joerg 	    memcmp(&eh->ether_shost, &src, ETHER_ADDR_LEN) ||
    574        1.1  jonathan 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
    575      1.106       alc 		aprint_error_dev(sc->sc_dev, "WARNING, DMA FAILURE!\n"
    576      1.106       alc 		    "expected TX data: %s/%s/0x%x\n"
    577      1.106       alc 		    "received RX data: %s/%s/0x%x\n"
    578      1.101   tsutsui 		    "You may have a defective 32-bit NIC plugged "
    579      1.106       alc 		    "into a 64-bit PCI slot.\n"
    580      1.101   tsutsui 		    "Please re-install the NIC in a 32-bit slot "
    581      1.106       alc 		    "for proper operation.\n"
    582      1.106       alc 		    "Read the re(4) man page for more details.\n" ,
    583      1.106       alc 		    ether_sprintf(dst),  ether_sprintf(src), ETHERTYPE_IP,
    584      1.106       alc 		    ether_sprintf(eh->ether_dhost),
    585      1.106       alc 		    ether_sprintf(eh->ether_shost), ntohs(eh->ether_type));
    586        1.1  jonathan 		error = EIO;
    587        1.1  jonathan 	}
    588        1.1  jonathan 
    589       1.41   tsutsui  done:
    590        1.1  jonathan 	/* Turn interface off, release resources */
    591        1.1  jonathan 
    592       1.52   tsutsui 	sc->re_testmode = 0;
    593        1.1  jonathan 	ifp->if_flags &= ~IFF_PROMISC;
    594        1.6   kanaoka 	re_stop(ifp, 0);
    595        1.1  jonathan 	if (m0 != NULL)
    596        1.1  jonathan 		m_freem(m0);
    597        1.1  jonathan 
    598        1.4   kanaoka 	return error;
    599        1.1  jonathan }
    600        1.1  jonathan 
    601        1.1  jonathan 
    602        1.1  jonathan /*
    603        1.1  jonathan  * Attach the interface. Allocate softc structures, do ifmedia
    604        1.1  jonathan  * setup and ethernet/BPF attach.
    605        1.1  jonathan  */
    606        1.1  jonathan void
    607        1.1  jonathan re_attach(struct rtk_softc *sc)
    608        1.1  jonathan {
    609      1.102   tsutsui 	uint8_t eaddr[ETHER_ADDR_LEN];
    610      1.102   tsutsui 	struct ifnet *ifp;
    611      1.159   msaitoh 	struct mii_data *mii = &sc->mii;
    612      1.138   tsutsui 	int error = 0, i;
    613  1.159.2.2    martin 	const struct re_revision *rr;
    614  1.159.2.2    martin 	const char *re_name = NULL;
    615        1.1  jonathan 
    616       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    617        1.1  jonathan 		/* Revision of 8169/8169S/8110s in bits 30..26, 23 */
    618  1.159.2.2    martin 		sc->sc_hwrev = CSR_READ_4(sc, RTK_TXCFG) & RTK_TXCFG_HWREV;
    619  1.159.2.2    martin 
    620  1.159.2.2    martin 		for (rr = re_revisions; rr->re_name != NULL; rr++) {
    621  1.159.2.2    martin 			if (rr->re_chipid == sc->sc_hwrev)
    622  1.159.2.2    martin 				re_name = rr->re_name;
    623  1.159.2.2    martin 		}
    624  1.159.2.2    martin 
    625  1.159.2.2    martin 		if (re_name == NULL)
    626  1.159.2.2    martin 			aprint_normal_dev(sc->sc_dev,
    627  1.159.2.2    martin 			    "unknown ASIC (0x%04x)\n", sc->sc_hwrev >> 16);
    628  1.159.2.2    martin 		else
    629  1.159.2.2    martin 			aprint_normal_dev(sc->sc_dev,
    630  1.159.2.2    martin 			    "%s (0x%04x)\n", re_name, sc->sc_hwrev >> 16);
    631  1.159.2.2    martin 
    632  1.159.2.2    martin 		switch (sc->sc_hwrev) {
    633      1.104   tsutsui 		case RTK_HWREV_8169:
    634       1.84   tsutsui 			sc->sc_quirk |= RTKQ_8169NONS;
    635      1.104   tsutsui 			break;
    636      1.104   tsutsui 		case RTK_HWREV_8169S:
    637      1.104   tsutsui 		case RTK_HWREV_8110S:
    638      1.104   tsutsui 		case RTK_HWREV_8169_8110SB:
    639      1.131    nonaka 		case RTK_HWREV_8169_8110SBL:
    640      1.104   tsutsui 		case RTK_HWREV_8169_8110SC:
    641      1.108   tsutsui 			sc->sc_quirk |= RTKQ_MACLDPS;
    642      1.104   tsutsui 			break;
    643  1.159.2.2    martin 		case RTK_HWREV_8168B_SPIN1:
    644  1.159.2.2    martin 		case RTK_HWREV_8168B_SPIN2:
    645  1.159.2.2    martin 		case RTK_HWREV_8168B_SPIN3:
    646      1.117   tsutsui 			sc->sc_quirk |= RTKQ_MACSTAT;
    647      1.113   tsutsui 			break;
    648      1.113   tsutsui 		case RTK_HWREV_8168C:
    649      1.113   tsutsui 		case RTK_HWREV_8168C_SPIN2:
    650      1.114   tsutsui 		case RTK_HWREV_8168CP:
    651      1.114   tsutsui 		case RTK_HWREV_8168D:
    652      1.124   tsutsui 		case RTK_HWREV_8168DP:
    653      1.117   tsutsui 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    654      1.117   tsutsui 			    RTKQ_MACSTAT | RTKQ_CMDSTOP;
    655      1.110   tsutsui 			/*
    656      1.110   tsutsui 			 * From FreeBSD driver:
    657      1.126   tsutsui 			 *
    658      1.110   tsutsui 			 * These (8168/8111) controllers support jumbo frame
    659      1.110   tsutsui 			 * but it seems that enabling it requires touching
    660      1.110   tsutsui 			 * additional magic registers. Depending on MAC
    661      1.110   tsutsui 			 * revisions some controllers need to disable
    662      1.110   tsutsui 			 * checksum offload. So disable jumbo frame until
    663      1.110   tsutsui 			 * I have better idea what it really requires to
    664      1.110   tsutsui 			 * make it support.
    665      1.110   tsutsui 			 * RTL8168C/CP : supports up to 6KB jumbo frame.
    666      1.110   tsutsui 			 * RTL8111C/CP : supports up to 9KB jumbo frame.
    667      1.110   tsutsui 			 */
    668      1.110   tsutsui 			sc->sc_quirk |= RTKQ_NOJUMBO;
    669      1.104   tsutsui 			break;
    670      1.134   garbled 		case RTK_HWREV_8168E:
    671      1.134   garbled 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    672      1.134   garbled 			    RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_PHYWAKE_PM |
    673      1.134   garbled 			    RTKQ_NOJUMBO;
    674      1.134   garbled 			break;
    675      1.135    nonaka 		case RTK_HWREV_8168E_VL:
    676      1.137   khorben 		case RTK_HWREV_8168F:
    677  1.159.2.1    martin 		case RTK_HWREV_8411:
    678      1.135    nonaka 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    679      1.135    nonaka 			    RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO;
    680      1.135    nonaka 			break;
    681  1.159.2.1    martin 		case RTK_HWREV_8168EP:
    682  1.159.2.2    martin 		case RTK_HWREV_8168FP:
    683      1.141  christos 		case RTK_HWREV_8168G:
    684  1.159.2.2    martin 		case RTK_HWREV_8168GU:
    685  1.159.2.2    martin 		case RTK_HWREV_8168H:
    686  1.159.2.2    martin 		case RTK_HWREV_8411B:
    687      1.141  christos 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    688      1.141  christos 			    RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO |
    689  1.159.2.2    martin 			    RTKQ_RXDV_GATED | RTKQ_TXRXEN_LATER;
    690      1.141  christos 			break;
    691      1.118   tsutsui 		case RTK_HWREV_8100E:
    692      1.118   tsutsui 		case RTK_HWREV_8100E_SPIN2:
    693      1.118   tsutsui 		case RTK_HWREV_8101E:
    694      1.118   tsutsui 			sc->sc_quirk |= RTKQ_NOJUMBO;
    695      1.118   tsutsui 			break;
    696      1.105       tnn 		case RTK_HWREV_8102E:
    697      1.105       tnn 		case RTK_HWREV_8102EL:
    698  1.159.2.1    martin 		case RTK_HWREV_8102EL_SPIN1:
    699      1.117   tsutsui 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    700      1.117   tsutsui 			    RTKQ_MACSTAT | RTKQ_CMDSTOP | RTKQ_NOJUMBO;
    701      1.105       tnn 			break;
    702  1.159.2.1    martin 		case RTK_HWREV_8103E:
    703  1.159.2.1    martin 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD |
    704  1.159.2.1    martin 			    RTKQ_MACSTAT | RTKQ_CMDSTOP;
    705  1.159.2.1    martin 			break;
    706  1.159.2.1    martin 		case RTK_HWREV_8401E:
    707  1.159.2.1    martin 		case RTK_HWREV_8105E:
    708  1.159.2.2    martin 		case RTK_HWREV_8105E_SPIN1: /* XXX */
    709  1.159.2.1    martin 		case RTK_HWREV_8106E:
    710  1.159.2.1    martin 			sc->sc_quirk |= RTKQ_PHYWAKE_PM |
    711  1.159.2.1    martin 			    RTKQ_DESCV2 | RTKQ_NOEECMD | RTKQ_MACSTAT |
    712  1.159.2.1    martin 			    RTKQ_CMDSTOP;
    713  1.159.2.1    martin 			break;
    714  1.159.2.1    martin 		case RTK_HWREV_8402:
    715  1.159.2.1    martin 			sc->sc_quirk |= RTKQ_PHYWAKE_PM |
    716  1.159.2.1    martin 			    RTKQ_DESCV2 | RTKQ_NOEECMD | RTKQ_MACSTAT |
    717  1.159.2.1    martin 			    RTKQ_CMDSTOP; /* CMDSTOP_WAIT_TXQ */
    718  1.159.2.1    martin 			break;
    719      1.104   tsutsui 		default:
    720  1.159.2.2    martin 			aprint_normal_dev(sc->sc_dev, "Use default quirks\n");
    721      1.116   tsutsui 			/* assume the latest features */
    722      1.116   tsutsui 			sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD;
    723      1.116   tsutsui 			sc->sc_quirk |= RTKQ_NOJUMBO;
    724       1.84   tsutsui 		}
    725        1.1  jonathan 
    726        1.1  jonathan 		/* Set RX length mask */
    727       1.52   tsutsui 		sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
    728       1.52   tsutsui 		sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
    729        1.1  jonathan 	} else {
    730      1.110   tsutsui 		sc->sc_quirk |= RTKQ_NOJUMBO;
    731      1.110   tsutsui 
    732        1.1  jonathan 		/* Set RX length mask */
    733       1.52   tsutsui 		sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
    734       1.52   tsutsui 		sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
    735        1.1  jonathan 	}
    736        1.1  jonathan 
    737      1.108   tsutsui 	/* Reset the adapter. */
    738      1.108   tsutsui 	re_reset(sc);
    739      1.108   tsutsui 
    740      1.138   tsutsui 	/*
    741      1.138   tsutsui 	 * RTL81x9 chips automatically read EEPROM to init MAC address,
    742      1.138   tsutsui 	 * and some NAS override its MAC address per own configuration,
    743      1.138   tsutsui 	 * so no need to explicitely read EEPROM and set ID registers.
    744      1.138   tsutsui 	 */
    745      1.138   tsutsui #ifdef RE_USE_EECMD
    746      1.111   tsutsui 	if ((sc->sc_quirk & RTKQ_NOEECMD) != 0) {
    747      1.104   tsutsui 		/*
    748      1.104   tsutsui 		 * Get station address from ID registers.
    749      1.104   tsutsui 		 */
    750      1.104   tsutsui 		for (i = 0; i < ETHER_ADDR_LEN; i++)
    751      1.104   tsutsui 			eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
    752      1.104   tsutsui 	} else {
    753      1.138   tsutsui 		uint16_t val;
    754      1.138   tsutsui 		int addr_len;
    755      1.138   tsutsui 
    756      1.104   tsutsui 		/*
    757      1.104   tsutsui 		 * Get station address from the EEPROM.
    758      1.104   tsutsui 		 */
    759      1.104   tsutsui 		if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
    760      1.104   tsutsui 			addr_len = RTK_EEADDR_LEN1;
    761      1.104   tsutsui 		else
    762      1.104   tsutsui 			addr_len = RTK_EEADDR_LEN0;
    763      1.104   tsutsui 
    764      1.104   tsutsui 		/*
    765      1.104   tsutsui 		 * Get station address from the EEPROM.
    766      1.104   tsutsui 		 */
    767      1.104   tsutsui 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
    768      1.104   tsutsui 			val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
    769      1.104   tsutsui 			eaddr[(i * 2) + 0] = val & 0xff;
    770      1.104   tsutsui 			eaddr[(i * 2) + 1] = val >> 8;
    771      1.104   tsutsui 		}
    772      1.104   tsutsui 	}
    773      1.138   tsutsui #else
    774      1.138   tsutsui 	/*
    775      1.138   tsutsui 	 * Get station address from ID registers.
    776      1.138   tsutsui 	 */
    777      1.138   tsutsui 	for (i = 0; i < ETHER_ADDR_LEN; i++)
    778      1.138   tsutsui 		eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
    779      1.138   tsutsui #endif
    780      1.104   tsutsui 
    781      1.134   garbled 	/* Take PHY out of power down mode. */
    782      1.134   garbled 	if ((sc->sc_quirk & RTKQ_PHYWAKE_PM) != 0)
    783      1.134   garbled 		CSR_WRITE_1(sc, RTK_PMCH, CSR_READ_1(sc, RTK_PMCH) | 0x80);
    784      1.134   garbled 
    785      1.102   tsutsui 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
    786       1.99    cegger 	    ether_sprintf(eaddr));
    787        1.1  jonathan 
    788       1.52   tsutsui 	if (sc->re_ldata.re_tx_desc_cnt >
    789       1.52   tsutsui 	    PAGE_SIZE / sizeof(struct re_desc)) {
    790       1.52   tsutsui 		sc->re_ldata.re_tx_desc_cnt =
    791       1.52   tsutsui 		    PAGE_SIZE / sizeof(struct re_desc);
    792       1.15      yamt 	}
    793       1.15      yamt 
    794      1.102   tsutsui 	aprint_verbose_dev(sc->sc_dev, "using %d tx descriptors\n",
    795       1.99    cegger 	    sc->re_ldata.re_tx_desc_cnt);
    796       1.65   tsutsui 	KASSERT(RE_NEXT_TX_DESC(sc, RE_TX_DESC_CNT(sc) - 1) == 0);
    797        1.1  jonathan 
    798        1.5   kanaoka 	/* Allocate DMA'able memory for the TX ring */
    799       1.52   tsutsui 	if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
    800       1.52   tsutsui 	    RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
    801       1.52   tsutsui 	    &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
    802      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    803      1.101   tsutsui 		    "can't allocate tx listseg, error = %d\n", error);
    804        1.5   kanaoka 		goto fail_0;
    805        1.5   kanaoka 	}
    806        1.5   kanaoka 
    807        1.5   kanaoka 	/* Load the map for the TX ring. */
    808       1.52   tsutsui 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
    809       1.52   tsutsui 	    sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
    810       1.83  christos 	    (void **)&sc->re_ldata.re_tx_list,
    811       1.41   tsutsui 	    BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
    812      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    813      1.101   tsutsui 		    "can't map tx list, error = %d\n", error);
    814      1.127   tsutsui 		goto fail_1;
    815        1.5   kanaoka 	}
    816       1.52   tsutsui 	memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
    817        1.5   kanaoka 
    818       1.52   tsutsui 	if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
    819       1.52   tsutsui 	    RE_TX_LIST_SZ(sc), 0, 0,
    820       1.52   tsutsui 	    &sc->re_ldata.re_tx_list_map)) != 0) {
    821      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    822      1.101   tsutsui 		    "can't create tx list map, error = %d\n", error);
    823        1.5   kanaoka 		goto fail_2;
    824        1.5   kanaoka 	}
    825        1.5   kanaoka 
    826        1.5   kanaoka 
    827       1.12     perry 	if ((error = bus_dmamap_load(sc->sc_dmat,
    828       1.52   tsutsui 	    sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
    829       1.52   tsutsui 	    RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
    830      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    831      1.101   tsutsui 		    "can't load tx list, error = %d\n", error);
    832        1.5   kanaoka 		goto fail_3;
    833        1.5   kanaoka 	}
    834        1.5   kanaoka 
    835        1.5   kanaoka 	/* Create DMA maps for TX buffers */
    836       1.52   tsutsui 	for (i = 0; i < RE_TX_QLEN; i++) {
    837       1.13      yamt 		error = bus_dmamap_create(sc->sc_dmat,
    838       1.13      yamt 		    round_page(IP_MAXPACKET),
    839       1.94   tsutsui 		    RE_TX_DESC_CNT(sc), RE_TDESC_CMD_FRAGLEN,
    840       1.59   tsutsui 		    0, 0, &sc->re_ldata.re_txq[i].txq_dmamap);
    841        1.5   kanaoka 		if (error) {
    842      1.102   tsutsui 			aprint_error_dev(sc->sc_dev,
    843      1.101   tsutsui 			    "can't create DMA map for TX\n");
    844        1.5   kanaoka 			goto fail_4;
    845        1.5   kanaoka 		}
    846        1.5   kanaoka 	}
    847        1.5   kanaoka 
    848        1.5   kanaoka 	/* Allocate DMA'able memory for the RX ring */
    849       1.71   tsutsui 	/* XXX see also a comment about RE_RX_DMAMEM_SZ in rtl81x9var.h */
    850       1.63   tsutsui 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    851       1.71   tsutsui 	    RE_RX_DMAMEM_SZ, RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
    852       1.52   tsutsui 	    &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
    853      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    854      1.101   tsutsui 		    "can't allocate rx listseg, error = %d\n", error);
    855        1.5   kanaoka 		goto fail_4;
    856        1.5   kanaoka 	}
    857        1.5   kanaoka 
    858        1.5   kanaoka 	/* Load the map for the RX ring. */
    859       1.52   tsutsui 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
    860       1.71   tsutsui 	    sc->re_ldata.re_rx_listnseg, RE_RX_DMAMEM_SZ,
    861       1.83  christos 	    (void **)&sc->re_ldata.re_rx_list,
    862       1.41   tsutsui 	    BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
    863      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    864      1.101   tsutsui 		    "can't map rx list, error = %d\n", error);
    865        1.5   kanaoka 		goto fail_5;
    866        1.5   kanaoka 	}
    867       1.71   tsutsui 	memset(sc->re_ldata.re_rx_list, 0, RE_RX_DMAMEM_SZ);
    868        1.5   kanaoka 
    869       1.63   tsutsui 	if ((error = bus_dmamap_create(sc->sc_dmat,
    870       1.71   tsutsui 	    RE_RX_DMAMEM_SZ, 1, RE_RX_DMAMEM_SZ, 0, 0,
    871       1.52   tsutsui 	    &sc->re_ldata.re_rx_list_map)) != 0) {
    872      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    873      1.101   tsutsui 		    "can't create rx list map, error = %d\n", error);
    874        1.5   kanaoka 		goto fail_6;
    875        1.5   kanaoka 	}
    876        1.5   kanaoka 
    877        1.5   kanaoka 	if ((error = bus_dmamap_load(sc->sc_dmat,
    878       1.52   tsutsui 	    sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
    879       1.71   tsutsui 	    RE_RX_DMAMEM_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
    880      1.102   tsutsui 		aprint_error_dev(sc->sc_dev,
    881      1.101   tsutsui 		    "can't load rx list, error = %d\n", error);
    882        1.5   kanaoka 		goto fail_7;
    883        1.5   kanaoka 	}
    884        1.5   kanaoka 
    885        1.5   kanaoka 	/* Create DMA maps for RX buffers */
    886       1.52   tsutsui 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
    887        1.5   kanaoka 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    888       1.52   tsutsui 		    0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
    889        1.5   kanaoka 		if (error) {
    890      1.102   tsutsui 			aprint_error_dev(sc->sc_dev,
    891      1.101   tsutsui 			    "can't create DMA map for RX\n");
    892        1.5   kanaoka 			goto fail_8;
    893        1.5   kanaoka 		}
    894        1.1  jonathan 	}
    895        1.1  jonathan 
    896        1.6   kanaoka 	/*
    897        1.6   kanaoka 	 * Record interface as attached. From here, we should not fail.
    898        1.6   kanaoka 	 */
    899        1.6   kanaoka 	sc->sc_flags |= RTK_ATTACHED;
    900        1.6   kanaoka 
    901        1.1  jonathan 	ifp = &sc->ethercom.ec_if;
    902        1.1  jonathan 	ifp->if_softc = sc;
    903      1.102   tsutsui 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    904        1.1  jonathan 	ifp->if_mtu = ETHERMTU;
    905        1.1  jonathan 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    906        1.1  jonathan 	ifp->if_ioctl = re_ioctl;
    907       1.74   tsutsui 	sc->ethercom.ec_capabilities |=
    908       1.74   tsutsui 	    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
    909        1.1  jonathan 	ifp->if_start = re_start;
    910        1.3   kanaoka 	ifp->if_stop = re_stop;
    911       1.19      yamt 
    912       1.19      yamt 	/*
    913       1.67   tsutsui 	 * IFCAP_CSUM_IPv4_Tx on re(4) is broken for small packets,
    914       1.67   tsutsui 	 * so we have a workaround to handle the bug by padding
    915       1.67   tsutsui 	 * such packets manually.
    916       1.19      yamt 	 */
    917        1.1  jonathan 	ifp->if_capabilities |=
    918       1.63   tsutsui 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    919       1.18      yamt 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    920       1.18      yamt 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
    921       1.13      yamt 	    IFCAP_TSOv4;
    922      1.109   tsutsui 
    923        1.1  jonathan 	ifp->if_watchdog = re_watchdog;
    924        1.1  jonathan 	ifp->if_init = re_init;
    925       1.52   tsutsui 	ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
    926        1.1  jonathan 	ifp->if_capenable = ifp->if_capabilities;
    927        1.1  jonathan 	IFQ_SET_READY(&ifp->if_snd);
    928        1.1  jonathan 
    929       1.86        ad 	callout_init(&sc->rtk_tick_ch, 0);
    930        1.1  jonathan 
    931        1.1  jonathan 	/* Do MII setup */
    932      1.159   msaitoh 	mii->mii_ifp = ifp;
    933      1.159   msaitoh 	mii->mii_readreg = re_miibus_readreg;
    934      1.159   msaitoh 	mii->mii_writereg = re_miibus_writereg;
    935      1.159   msaitoh 	mii->mii_statchg = re_miibus_statchg;
    936      1.159   msaitoh 	sc->ethercom.ec_mii = mii;
    937      1.159   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, ether_mediachange,
    938       1.93    dyoung 	    ether_mediastatus);
    939      1.159   msaitoh 	mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
    940        1.1  jonathan 	    MII_OFFSET_ANY, 0);
    941      1.159   msaitoh 	ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
    942        1.1  jonathan 
    943        1.1  jonathan 	/*
    944        1.1  jonathan 	 * Call MI attach routine.
    945        1.1  jonathan 	 */
    946        1.1  jonathan 	if_attach(ifp);
    947      1.149     ozaki 	if_deferred_start_init(ifp, NULL);
    948        1.1  jonathan 	ether_ifattach(ifp, eaddr);
    949        1.1  jonathan 
    950      1.139   tsutsui 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    951      1.140       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
    952      1.139   tsutsui 
    953      1.125   tsutsui 	if (pmf_device_register(sc->sc_dev, NULL, NULL))
    954      1.125   tsutsui 		pmf_class_network_register(sc->sc_dev, ifp);
    955      1.125   tsutsui 	else
    956      1.125   tsutsui 		aprint_error_dev(sc->sc_dev,
    957      1.125   tsutsui 		    "couldn't establish power handler\n");
    958      1.125   tsutsui 
    959        1.5   kanaoka 	return;
    960        1.5   kanaoka 
    961       1.41   tsutsui  fail_8:
    962        1.5   kanaoka 	/* Destroy DMA maps for RX buffers. */
    963       1.52   tsutsui 	for (i = 0; i < RE_RX_DESC_CNT; i++)
    964       1.52   tsutsui 		if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
    965        1.5   kanaoka 			bus_dmamap_destroy(sc->sc_dmat,
    966       1.52   tsutsui 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
    967        1.5   kanaoka 
    968        1.5   kanaoka 	/* Free DMA'able memory for the RX ring. */
    969       1.52   tsutsui 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    970       1.41   tsutsui  fail_7:
    971       1.52   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    972       1.41   tsutsui  fail_6:
    973        1.5   kanaoka 	bus_dmamem_unmap(sc->sc_dmat,
    974       1.83  christos 	    (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
    975       1.41   tsutsui  fail_5:
    976        1.5   kanaoka 	bus_dmamem_free(sc->sc_dmat,
    977       1.52   tsutsui 	    &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
    978        1.5   kanaoka 
    979       1.41   tsutsui  fail_4:
    980        1.5   kanaoka 	/* Destroy DMA maps for TX buffers. */
    981       1.52   tsutsui 	for (i = 0; i < RE_TX_QLEN; i++)
    982       1.52   tsutsui 		if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
    983        1.5   kanaoka 			bus_dmamap_destroy(sc->sc_dmat,
    984       1.52   tsutsui 			    sc->re_ldata.re_txq[i].txq_dmamap);
    985        1.5   kanaoka 
    986        1.5   kanaoka 	/* Free DMA'able memory for the TX ring. */
    987       1.52   tsutsui 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    988       1.41   tsutsui  fail_3:
    989       1.52   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    990       1.41   tsutsui  fail_2:
    991        1.5   kanaoka 	bus_dmamem_unmap(sc->sc_dmat,
    992       1.83  christos 	    (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
    993       1.41   tsutsui  fail_1:
    994        1.5   kanaoka 	bus_dmamem_free(sc->sc_dmat,
    995       1.52   tsutsui 	    &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
    996       1.41   tsutsui  fail_0:
    997        1.1  jonathan 	return;
    998        1.1  jonathan }
    999        1.1  jonathan 
   1000        1.1  jonathan 
   1001        1.1  jonathan /*
   1002        1.1  jonathan  * re_activate:
   1003        1.1  jonathan  *     Handle device activation/deactivation requests.
   1004        1.1  jonathan  */
   1005        1.1  jonathan int
   1006      1.102   tsutsui re_activate(device_t self, enum devact act)
   1007        1.1  jonathan {
   1008      1.102   tsutsui 	struct rtk_softc *sc = device_private(self);
   1009        1.1  jonathan 
   1010        1.1  jonathan 	switch (act) {
   1011        1.1  jonathan 	case DVACT_DEACTIVATE:
   1012        1.1  jonathan 		if_deactivate(&sc->ethercom.ec_if);
   1013      1.128    dyoung 		return 0;
   1014      1.128    dyoung 	default:
   1015      1.128    dyoung 		return EOPNOTSUPP;
   1016        1.1  jonathan 	}
   1017        1.1  jonathan }
   1018        1.1  jonathan 
   1019        1.1  jonathan /*
   1020        1.1  jonathan  * re_detach:
   1021        1.1  jonathan  *     Detach a rtk interface.
   1022        1.1  jonathan  */
   1023        1.1  jonathan int
   1024        1.1  jonathan re_detach(struct rtk_softc *sc)
   1025        1.1  jonathan {
   1026        1.1  jonathan 	struct ifnet *ifp = &sc->ethercom.ec_if;
   1027        1.5   kanaoka 	int i;
   1028        1.1  jonathan 
   1029        1.1  jonathan 	/*
   1030        1.1  jonathan 	 * Succeed now if there isn't any work to do.
   1031        1.1  jonathan 	 */
   1032        1.1  jonathan 	if ((sc->sc_flags & RTK_ATTACHED) == 0)
   1033        1.4   kanaoka 		return 0;
   1034        1.1  jonathan 
   1035        1.1  jonathan 	/* Unhook our tick handler. */
   1036        1.1  jonathan 	callout_stop(&sc->rtk_tick_ch);
   1037        1.1  jonathan 
   1038        1.1  jonathan 	/* Detach all PHYs. */
   1039        1.1  jonathan 	mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1040        1.1  jonathan 
   1041        1.1  jonathan 	/* Delete all remaining media. */
   1042        1.1  jonathan 	ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
   1043        1.1  jonathan 
   1044      1.139   tsutsui 	rnd_detach_source(&sc->rnd_source);
   1045        1.1  jonathan 	ether_ifdetach(ifp);
   1046        1.1  jonathan 	if_detach(ifp);
   1047        1.1  jonathan 
   1048        1.5   kanaoka 	/* Destroy DMA maps for RX buffers. */
   1049       1.52   tsutsui 	for (i = 0; i < RE_RX_DESC_CNT; i++)
   1050       1.52   tsutsui 		if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
   1051        1.5   kanaoka 			bus_dmamap_destroy(sc->sc_dmat,
   1052       1.52   tsutsui 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
   1053        1.5   kanaoka 
   1054        1.5   kanaoka 	/* Free DMA'able memory for the RX ring. */
   1055       1.52   tsutsui 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
   1056       1.52   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
   1057        1.5   kanaoka 	bus_dmamem_unmap(sc->sc_dmat,
   1058       1.83  christos 	    (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
   1059        1.5   kanaoka 	bus_dmamem_free(sc->sc_dmat,
   1060       1.52   tsutsui 	    &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
   1061        1.5   kanaoka 
   1062        1.5   kanaoka 	/* Destroy DMA maps for TX buffers. */
   1063       1.52   tsutsui 	for (i = 0; i < RE_TX_QLEN; i++)
   1064       1.52   tsutsui 		if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
   1065        1.5   kanaoka 			bus_dmamap_destroy(sc->sc_dmat,
   1066       1.52   tsutsui 			    sc->re_ldata.re_txq[i].txq_dmamap);
   1067        1.5   kanaoka 
   1068        1.5   kanaoka 	/* Free DMA'able memory for the TX ring. */
   1069       1.52   tsutsui 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
   1070       1.52   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
   1071        1.5   kanaoka 	bus_dmamem_unmap(sc->sc_dmat,
   1072       1.83  christos 	    (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
   1073        1.5   kanaoka 	bus_dmamem_free(sc->sc_dmat,
   1074       1.52   tsutsui 	    &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
   1075        1.5   kanaoka 
   1076      1.125   tsutsui 	pmf_device_deregister(sc->sc_dev);
   1077      1.125   tsutsui 
   1078      1.132  jakllsch 	/* we don't want to run again */
   1079      1.132  jakllsch 	sc->sc_flags &= ~RTK_ATTACHED;
   1080      1.132  jakllsch 
   1081        1.4   kanaoka 	return 0;
   1082        1.1  jonathan }
   1083        1.1  jonathan 
   1084        1.1  jonathan /*
   1085        1.1  jonathan  * re_enable:
   1086        1.1  jonathan  *     Enable the RTL81X9 chip.
   1087        1.1  jonathan  */
   1088       1.12     perry static int
   1089        1.1  jonathan re_enable(struct rtk_softc *sc)
   1090        1.1  jonathan {
   1091       1.41   tsutsui 
   1092        1.1  jonathan 	if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
   1093        1.1  jonathan 		if ((*sc->sc_enable)(sc) != 0) {
   1094      1.101   tsutsui 			printf("%s: device enable failed\n",
   1095      1.102   tsutsui 			    device_xname(sc->sc_dev));
   1096        1.4   kanaoka 			return EIO;
   1097        1.1  jonathan 		}
   1098        1.1  jonathan 		sc->sc_flags |= RTK_ENABLED;
   1099        1.1  jonathan 	}
   1100        1.4   kanaoka 	return 0;
   1101        1.1  jonathan }
   1102        1.1  jonathan 
   1103        1.1  jonathan /*
   1104        1.1  jonathan  * re_disable:
   1105        1.1  jonathan  *     Disable the RTL81X9 chip.
   1106        1.1  jonathan  */
   1107       1.12     perry static void
   1108        1.1  jonathan re_disable(struct rtk_softc *sc)
   1109        1.1  jonathan {
   1110        1.1  jonathan 
   1111        1.1  jonathan 	if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
   1112        1.1  jonathan 		(*sc->sc_disable)(sc);
   1113        1.1  jonathan 		sc->sc_flags &= ~RTK_ENABLED;
   1114        1.1  jonathan 	}
   1115        1.1  jonathan }
   1116        1.1  jonathan 
   1117        1.1  jonathan static int
   1118        1.1  jonathan re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
   1119        1.1  jonathan {
   1120      1.102   tsutsui 	struct mbuf *n = NULL;
   1121      1.102   tsutsui 	bus_dmamap_t map;
   1122      1.102   tsutsui 	struct re_desc *d;
   1123      1.102   tsutsui 	struct re_rxsoft *rxs;
   1124      1.102   tsutsui 	uint32_t cmdstat;
   1125      1.102   tsutsui 	int error;
   1126        1.1  jonathan 
   1127        1.1  jonathan 	if (m == NULL) {
   1128        1.1  jonathan 		MGETHDR(n, M_DONTWAIT, MT_DATA);
   1129        1.1  jonathan 		if (n == NULL)
   1130        1.4   kanaoka 			return ENOBUFS;
   1131        1.1  jonathan 
   1132       1.42   tsutsui 		MCLGET(n, M_DONTWAIT);
   1133       1.42   tsutsui 		if ((n->m_flags & M_EXT) == 0) {
   1134       1.42   tsutsui 			m_freem(n);
   1135        1.4   kanaoka 			return ENOBUFS;
   1136        1.1  jonathan 		}
   1137       1.42   tsutsui 		m = n;
   1138        1.1  jonathan 	} else
   1139        1.1  jonathan 		m->m_data = m->m_ext.ext_buf;
   1140        1.1  jonathan 
   1141        1.1  jonathan 	/*
   1142        1.1  jonathan 	 * Initialize mbuf length fields and fixup
   1143        1.1  jonathan 	 * alignment so that the frame payload is
   1144        1.1  jonathan 	 * longword aligned.
   1145        1.1  jonathan 	 */
   1146       1.61   tsutsui 	m->m_len = m->m_pkthdr.len = MCLBYTES - RE_ETHER_ALIGN;
   1147       1.61   tsutsui 	m->m_data += RE_ETHER_ALIGN;
   1148        1.1  jonathan 
   1149       1.52   tsutsui 	rxs = &sc->re_ldata.re_rxsoft[idx];
   1150       1.50   tsutsui 	map = rxs->rxs_dmamap;
   1151       1.21      yamt 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1152       1.21      yamt 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   1153        1.1  jonathan 
   1154        1.1  jonathan 	if (error)
   1155        1.1  jonathan 		goto out;
   1156        1.1  jonathan 
   1157       1.33   tsutsui 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1158       1.33   tsutsui 	    BUS_DMASYNC_PREREAD);
   1159       1.33   tsutsui 
   1160       1.52   tsutsui 	d = &sc->re_ldata.re_rx_list[idx];
   1161       1.76   tsutsui #ifdef DIAGNOSTIC
   1162       1.52   tsutsui 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1163       1.52   tsutsui 	cmdstat = le32toh(d->re_cmdstat);
   1164       1.52   tsutsui 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
   1165       1.52   tsutsui 	if (cmdstat & RE_RDESC_STAT_OWN) {
   1166       1.76   tsutsui 		panic("%s: tried to map busy RX descriptor",
   1167      1.102   tsutsui 		    device_xname(sc->sc_dev));
   1168       1.32   tsutsui 	}
   1169       1.76   tsutsui #endif
   1170        1.1  jonathan 
   1171       1.50   tsutsui 	rxs->rxs_mbuf = m;
   1172       1.50   tsutsui 
   1173       1.74   tsutsui 	d->re_vlanctl = 0;
   1174        1.1  jonathan 	cmdstat = map->dm_segs[0].ds_len;
   1175       1.52   tsutsui 	if (idx == (RE_RX_DESC_CNT - 1))
   1176       1.52   tsutsui 		cmdstat |= RE_RDESC_CMD_EOR;
   1177       1.64   tsutsui 	re_set_bufaddr(d, map->dm_segs[0].ds_addr);
   1178       1.52   tsutsui 	d->re_cmdstat = htole32(cmdstat);
   1179       1.52   tsutsui 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1180       1.52   tsutsui 	cmdstat |= RE_RDESC_CMD_OWN;
   1181       1.52   tsutsui 	d->re_cmdstat = htole32(cmdstat);
   1182       1.52   tsutsui 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1183        1.1  jonathan 
   1184        1.1  jonathan 	return 0;
   1185       1.42   tsutsui  out:
   1186        1.1  jonathan 	if (n != NULL)
   1187        1.1  jonathan 		m_freem(n);
   1188        1.1  jonathan 	return ENOMEM;
   1189        1.1  jonathan }
   1190        1.1  jonathan 
   1191        1.1  jonathan static int
   1192        1.1  jonathan re_tx_list_init(struct rtk_softc *sc)
   1193        1.1  jonathan {
   1194       1.15      yamt 	int i;
   1195       1.15      yamt 
   1196       1.52   tsutsui 	memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
   1197       1.52   tsutsui 	for (i = 0; i < RE_TX_QLEN; i++) {
   1198       1.52   tsutsui 		sc->re_ldata.re_txq[i].txq_mbuf = NULL;
   1199       1.15      yamt 	}
   1200        1.1  jonathan 
   1201        1.1  jonathan 	bus_dmamap_sync(sc->sc_dmat,
   1202       1.52   tsutsui 	    sc->re_ldata.re_tx_list_map, 0,
   1203       1.52   tsutsui 	    sc->re_ldata.re_tx_list_map->dm_mapsize,
   1204       1.32   tsutsui 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1205       1.52   tsutsui 	sc->re_ldata.re_txq_prodidx = 0;
   1206       1.52   tsutsui 	sc->re_ldata.re_txq_considx = 0;
   1207       1.59   tsutsui 	sc->re_ldata.re_txq_free = RE_TX_QLEN;
   1208       1.52   tsutsui 	sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
   1209       1.52   tsutsui 	sc->re_ldata.re_tx_nextfree = 0;
   1210        1.1  jonathan 
   1211        1.4   kanaoka 	return 0;
   1212        1.1  jonathan }
   1213        1.1  jonathan 
   1214        1.1  jonathan static int
   1215        1.1  jonathan re_rx_list_init(struct rtk_softc *sc)
   1216        1.1  jonathan {
   1217      1.102   tsutsui 	int i;
   1218        1.1  jonathan 
   1219      1.102   tsutsui 	memset(sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
   1220        1.1  jonathan 
   1221       1.52   tsutsui 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
   1222        1.1  jonathan 		if (re_newbuf(sc, i, NULL) == ENOBUFS)
   1223        1.4   kanaoka 			return ENOBUFS;
   1224        1.1  jonathan 	}
   1225        1.1  jonathan 
   1226       1.52   tsutsui 	sc->re_ldata.re_rx_prodidx = 0;
   1227       1.52   tsutsui 	sc->re_head = sc->re_tail = NULL;
   1228        1.1  jonathan 
   1229        1.4   kanaoka 	return 0;
   1230        1.1  jonathan }
   1231        1.1  jonathan 
   1232        1.1  jonathan /*
   1233        1.1  jonathan  * RX handler for C+ and 8169. For the gigE chips, we support
   1234        1.1  jonathan  * the reception of jumbo frames that have been fragmented
   1235        1.1  jonathan  * across multiple 2K mbuf cluster buffers.
   1236        1.1  jonathan  */
   1237        1.1  jonathan static void
   1238        1.1  jonathan re_rxeof(struct rtk_softc *sc)
   1239        1.1  jonathan {
   1240      1.102   tsutsui 	struct mbuf *m;
   1241      1.102   tsutsui 	struct ifnet *ifp;
   1242      1.102   tsutsui 	int i, total_len;
   1243      1.102   tsutsui 	struct re_desc *cur_rx;
   1244      1.102   tsutsui 	struct re_rxsoft *rxs;
   1245      1.102   tsutsui 	uint32_t rxstat, rxvlan;
   1246        1.1  jonathan 
   1247        1.1  jonathan 	ifp = &sc->ethercom.ec_if;
   1248        1.1  jonathan 
   1249       1.52   tsutsui 	for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
   1250       1.52   tsutsui 		cur_rx = &sc->re_ldata.re_rx_list[i];
   1251       1.52   tsutsui 		RE_RXDESCSYNC(sc, i,
   1252       1.32   tsutsui 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1253       1.52   tsutsui 		rxstat = le32toh(cur_rx->re_cmdstat);
   1254       1.97   tsutsui 		rxvlan = le32toh(cur_rx->re_vlanctl);
   1255       1.52   tsutsui 		RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1256       1.52   tsutsui 		if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
   1257       1.32   tsutsui 			break;
   1258       1.32   tsutsui 		}
   1259       1.52   tsutsui 		total_len = rxstat & sc->re_rxlenmask;
   1260       1.52   tsutsui 		rxs = &sc->re_ldata.re_rxsoft[i];
   1261       1.50   tsutsui 		m = rxs->rxs_mbuf;
   1262        1.1  jonathan 
   1263        1.1  jonathan 		/* Invalidate the RX mbuf and unload its map */
   1264        1.1  jonathan 
   1265        1.1  jonathan 		bus_dmamap_sync(sc->sc_dmat,
   1266       1.50   tsutsui 		    rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
   1267       1.20    briggs 		    BUS_DMASYNC_POSTREAD);
   1268       1.50   tsutsui 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1269        1.1  jonathan 
   1270       1.52   tsutsui 		if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
   1271       1.52   tsutsui 			m->m_len = MCLBYTES - RE_ETHER_ALIGN;
   1272       1.52   tsutsui 			if (sc->re_head == NULL)
   1273       1.52   tsutsui 				sc->re_head = sc->re_tail = m;
   1274        1.1  jonathan 			else {
   1275      1.153      maxv 				m_remove_pkthdr(m);
   1276       1.52   tsutsui 				sc->re_tail->m_next = m;
   1277       1.52   tsutsui 				sc->re_tail = m;
   1278        1.1  jonathan 			}
   1279        1.1  jonathan 			re_newbuf(sc, i, NULL);
   1280        1.1  jonathan 			continue;
   1281        1.1  jonathan 		}
   1282        1.1  jonathan 
   1283        1.1  jonathan 		/*
   1284        1.1  jonathan 		 * NOTE: for the 8139C+, the frame length field
   1285        1.1  jonathan 		 * is always 12 bits in size, but for the gigE chips,
   1286        1.1  jonathan 		 * it is 13 bits (since the max RX frame length is 16K).
   1287        1.1  jonathan 		 * Unfortunately, all 32 bits in the status word
   1288        1.1  jonathan 		 * were already used, so to make room for the extra
   1289        1.1  jonathan 		 * length bit, RealTek took out the 'frame alignment
   1290        1.1  jonathan 		 * error' bit and shifted the other status bits
   1291        1.1  jonathan 		 * over one slot. The OWN, EOR, FS and LS bits are
   1292        1.1  jonathan 		 * still in the same places. We have already extracted
   1293        1.1  jonathan 		 * the frame length and checked the OWN bit, so rather
   1294        1.1  jonathan 		 * than using an alternate bit mapping, we shift the
   1295        1.1  jonathan 		 * status bits one space to the right so we can evaluate
   1296        1.1  jonathan 		 * them using the 8169 status as though it was in the
   1297        1.1  jonathan 		 * same format as that of the 8139C+.
   1298        1.1  jonathan 		 */
   1299       1.84   tsutsui 		if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
   1300        1.1  jonathan 			rxstat >>= 1;
   1301        1.1  jonathan 
   1302       1.75   tsutsui 		if (__predict_false((rxstat & RE_RDESC_STAT_RXERRSUM) != 0)) {
   1303       1.70   tsutsui #ifdef RE_DEBUG
   1304      1.101   tsutsui 			printf("%s: RX error (rxstat = 0x%08x)",
   1305      1.102   tsutsui 			    device_xname(sc->sc_dev), rxstat);
   1306       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_FRALIGN)
   1307      1.101   tsutsui 				printf(", frame alignment error");
   1308       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_BUFOFLOW)
   1309      1.101   tsutsui 				printf(", out of buffer space");
   1310       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_FIFOOFLOW)
   1311      1.101   tsutsui 				printf(", FIFO overrun");
   1312       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_GIANT)
   1313      1.101   tsutsui 				printf(", giant packet");
   1314       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_RUNT)
   1315      1.101   tsutsui 				printf(", runt packet");
   1316       1.70   tsutsui 			if (rxstat & RE_RDESC_STAT_CRCERR)
   1317      1.101   tsutsui 				printf(", CRC error");
   1318      1.101   tsutsui 			printf("\n");
   1319       1.70   tsutsui #endif
   1320        1.1  jonathan 			ifp->if_ierrors++;
   1321        1.1  jonathan 			/*
   1322        1.1  jonathan 			 * If this is part of a multi-fragment packet,
   1323        1.1  jonathan 			 * discard all the pieces.
   1324        1.1  jonathan 			 */
   1325       1.52   tsutsui 			if (sc->re_head != NULL) {
   1326       1.52   tsutsui 				m_freem(sc->re_head);
   1327       1.52   tsutsui 				sc->re_head = sc->re_tail = NULL;
   1328        1.1  jonathan 			}
   1329        1.1  jonathan 			re_newbuf(sc, i, m);
   1330        1.1  jonathan 			continue;
   1331        1.1  jonathan 		}
   1332        1.1  jonathan 
   1333        1.1  jonathan 		/*
   1334        1.1  jonathan 		 * If allocating a replacement mbuf fails,
   1335        1.1  jonathan 		 * reload the current one.
   1336        1.1  jonathan 		 */
   1337        1.1  jonathan 
   1338       1.75   tsutsui 		if (__predict_false(re_newbuf(sc, i, NULL) != 0)) {
   1339        1.1  jonathan 			ifp->if_ierrors++;
   1340       1.52   tsutsui 			if (sc->re_head != NULL) {
   1341       1.52   tsutsui 				m_freem(sc->re_head);
   1342       1.52   tsutsui 				sc->re_head = sc->re_tail = NULL;
   1343        1.1  jonathan 			}
   1344        1.1  jonathan 			re_newbuf(sc, i, m);
   1345        1.1  jonathan 			continue;
   1346        1.1  jonathan 		}
   1347        1.1  jonathan 
   1348       1.52   tsutsui 		if (sc->re_head != NULL) {
   1349       1.52   tsutsui 			m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
   1350       1.12     perry 			/*
   1351        1.1  jonathan 			 * Special case: if there's 4 bytes or less
   1352        1.1  jonathan 			 * in this buffer, the mbuf can be discarded:
   1353        1.1  jonathan 			 * the last 4 bytes is the CRC, which we don't
   1354        1.1  jonathan 			 * care about anyway.
   1355        1.1  jonathan 			 */
   1356        1.1  jonathan 			if (m->m_len <= ETHER_CRC_LEN) {
   1357       1.52   tsutsui 				sc->re_tail->m_len -=
   1358        1.1  jonathan 				    (ETHER_CRC_LEN - m->m_len);
   1359        1.1  jonathan 				m_freem(m);
   1360        1.1  jonathan 			} else {
   1361        1.1  jonathan 				m->m_len -= ETHER_CRC_LEN;
   1362      1.153      maxv 				m_remove_pkthdr(m);
   1363       1.52   tsutsui 				sc->re_tail->m_next = m;
   1364        1.1  jonathan 			}
   1365       1.52   tsutsui 			m = sc->re_head;
   1366       1.52   tsutsui 			sc->re_head = sc->re_tail = NULL;
   1367        1.1  jonathan 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
   1368        1.1  jonathan 		} else
   1369        1.1  jonathan 			m->m_pkthdr.len = m->m_len =
   1370        1.1  jonathan 			    (total_len - ETHER_CRC_LEN);
   1371        1.1  jonathan 
   1372      1.147     ozaki 		m_set_rcvif(m, ifp);
   1373        1.1  jonathan 
   1374       1.68   tsutsui 		/* Do RX checksumming */
   1375      1.121   tsutsui 		if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
   1376      1.121   tsutsui 			/* Check IP header checksum */
   1377      1.121   tsutsui 			if ((rxstat & RE_RDESC_STAT_PROTOID) != 0) {
   1378      1.121   tsutsui 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1379      1.121   tsutsui 				if (rxstat & RE_RDESC_STAT_IPSUMBAD)
   1380      1.121   tsutsui 					m->m_pkthdr.csum_flags |=
   1381      1.121   tsutsui 					    M_CSUM_IPv4_BAD;
   1382      1.121   tsutsui 
   1383      1.121   tsutsui 				/* Check TCP/UDP checksum */
   1384      1.121   tsutsui 				if (RE_TCPPKT(rxstat)) {
   1385      1.121   tsutsui 					m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1386      1.121   tsutsui 					if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
   1387      1.121   tsutsui 						m->m_pkthdr.csum_flags |=
   1388      1.121   tsutsui 						    M_CSUM_TCP_UDP_BAD;
   1389      1.121   tsutsui 				} else if (RE_UDPPKT(rxstat)) {
   1390      1.121   tsutsui 					m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1391      1.142       uwe 					if (rxstat & RE_RDESC_STAT_UDPSUMBAD) {
   1392      1.142       uwe 						/*
   1393      1.142       uwe 						 * XXX: 8139C+ thinks UDP csum
   1394      1.142       uwe 						 * 0xFFFF is bad, force software
   1395      1.142       uwe 						 * calculation.
   1396      1.142       uwe 						 */
   1397      1.142       uwe 						if (sc->sc_quirk & RTKQ_8139CPLUS)
   1398      1.142       uwe 							m->m_pkthdr.csum_flags
   1399      1.142       uwe 							    &= ~M_CSUM_UDPv4;
   1400      1.142       uwe 						else
   1401      1.142       uwe 							m->m_pkthdr.csum_flags
   1402      1.142       uwe 							    |= M_CSUM_TCP_UDP_BAD;
   1403      1.142       uwe 					}
   1404      1.121   tsutsui 				}
   1405      1.121   tsutsui 			}
   1406      1.121   tsutsui 		} else {
   1407      1.121   tsutsui 			/* Check IPv4 header checksum */
   1408      1.121   tsutsui 			if ((rxvlan & RE_RDESC_VLANCTL_IPV4) != 0) {
   1409      1.121   tsutsui 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1410      1.121   tsutsui 				if (rxstat & RE_RDESC_STAT_IPSUMBAD)
   1411      1.121   tsutsui 					m->m_pkthdr.csum_flags |=
   1412      1.121   tsutsui 					    M_CSUM_IPv4_BAD;
   1413      1.121   tsutsui 
   1414      1.121   tsutsui 				/* Check TCPv4/UDPv4 checksum */
   1415      1.121   tsutsui 				if (RE_TCPPKT(rxstat)) {
   1416      1.121   tsutsui 					m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1417      1.121   tsutsui 					if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
   1418      1.121   tsutsui 						m->m_pkthdr.csum_flags |=
   1419      1.121   tsutsui 						    M_CSUM_TCP_UDP_BAD;
   1420      1.121   tsutsui 				} else if (RE_UDPPKT(rxstat)) {
   1421      1.121   tsutsui 					m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1422      1.121   tsutsui 					if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
   1423      1.121   tsutsui 						m->m_pkthdr.csum_flags |=
   1424      1.121   tsutsui 						    M_CSUM_TCP_UDP_BAD;
   1425      1.121   tsutsui 				}
   1426      1.121   tsutsui 			}
   1427      1.121   tsutsui 			/* XXX Check TCPv6/UDPv6 checksum? */
   1428        1.1  jonathan 		}
   1429        1.1  jonathan 
   1430       1.52   tsutsui 		if (rxvlan & RE_RDESC_VLANCTL_TAG) {
   1431      1.152  knakahar 			vlan_set_tag(m,
   1432      1.152  knakahar 			     bswap16(rxvlan & RE_RDESC_VLANCTL_DATA));
   1433        1.1  jonathan 		}
   1434      1.146     ozaki 		if_percpuq_enqueue(ifp->if_percpuq, m);
   1435        1.1  jonathan 	}
   1436        1.1  jonathan 
   1437       1.52   tsutsui 	sc->re_ldata.re_rx_prodidx = i;
   1438        1.1  jonathan }
   1439        1.1  jonathan 
   1440        1.1  jonathan static void
   1441        1.1  jonathan re_txeof(struct rtk_softc *sc)
   1442        1.1  jonathan {
   1443      1.102   tsutsui 	struct ifnet *ifp;
   1444      1.102   tsutsui 	struct re_txq *txq;
   1445      1.102   tsutsui 	uint32_t txstat;
   1446      1.102   tsutsui 	int idx, descidx;
   1447        1.1  jonathan 
   1448        1.1  jonathan 	ifp = &sc->ethercom.ec_if;
   1449        1.1  jonathan 
   1450       1.59   tsutsui 	for (idx = sc->re_ldata.re_txq_considx;
   1451       1.59   tsutsui 	    sc->re_ldata.re_txq_free < RE_TX_QLEN;
   1452       1.59   tsutsui 	    idx = RE_NEXT_TXQ(sc, idx), sc->re_ldata.re_txq_free++) {
   1453       1.58   tsutsui 		txq = &sc->re_ldata.re_txq[idx];
   1454       1.59   tsutsui 		KASSERT(txq->txq_mbuf != NULL);
   1455       1.15      yamt 
   1456       1.17      yamt 		descidx = txq->txq_descidx;
   1457       1.52   tsutsui 		RE_TXDESCSYNC(sc, descidx,
   1458       1.32   tsutsui 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1459       1.15      yamt 		txstat =
   1460       1.52   tsutsui 		    le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
   1461       1.52   tsutsui 		RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
   1462       1.52   tsutsui 		KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
   1463       1.52   tsutsui 		if (txstat & RE_TDESC_CMD_OWN) {
   1464        1.1  jonathan 			break;
   1465       1.32   tsutsui 		}
   1466        1.1  jonathan 
   1467       1.63   tsutsui 		sc->re_ldata.re_tx_free += txq->txq_nsegs;
   1468       1.52   tsutsui 		KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
   1469       1.32   tsutsui 		bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
   1470       1.32   tsutsui 		    0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1471       1.15      yamt 		bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
   1472       1.15      yamt 		m_freem(txq->txq_mbuf);
   1473       1.15      yamt 		txq->txq_mbuf = NULL;
   1474       1.15      yamt 
   1475       1.52   tsutsui 		if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
   1476       1.15      yamt 			ifp->if_collisions++;
   1477       1.52   tsutsui 		if (txstat & RE_TDESC_STAT_TXERRSUM)
   1478       1.15      yamt 			ifp->if_oerrors++;
   1479       1.15      yamt 		else
   1480       1.15      yamt 			ifp->if_opackets++;
   1481       1.59   tsutsui 	}
   1482        1.1  jonathan 
   1483       1.59   tsutsui 	sc->re_ldata.re_txq_considx = idx;
   1484        1.1  jonathan 
   1485       1.79   tsutsui 	if (sc->re_ldata.re_txq_free > RE_NTXDESC_RSVD)
   1486        1.1  jonathan 		ifp->if_flags &= ~IFF_OACTIVE;
   1487        1.1  jonathan 
   1488        1.1  jonathan 	/*
   1489        1.1  jonathan 	 * If not all descriptors have been released reaped yet,
   1490        1.1  jonathan 	 * reload the timer so that we will eventually get another
   1491        1.1  jonathan 	 * interrupt that will cause us to re-enter this routine.
   1492        1.1  jonathan 	 * This is done in case the transmitter has gone idle.
   1493        1.1  jonathan 	 */
   1494       1.85   tsutsui 	if (sc->re_ldata.re_txq_free < RE_TX_QLEN) {
   1495      1.150  jmcneill 		if ((sc->sc_quirk & RTKQ_IM_HW) == 0)
   1496      1.150  jmcneill 			CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
   1497       1.85   tsutsui 		if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
   1498       1.85   tsutsui 			/*
   1499       1.85   tsutsui 			 * Some chips will ignore a second TX request
   1500       1.85   tsutsui 			 * issued while an existing transmission is in
   1501       1.85   tsutsui 			 * progress. If the transmitter goes idle but
   1502       1.85   tsutsui 			 * there are still packets waiting to be sent,
   1503       1.85   tsutsui 			 * we need to restart the channel here to flush
   1504       1.85   tsutsui 			 * them out. This only seems to be required with
   1505       1.85   tsutsui 			 * the PCIe devices.
   1506       1.85   tsutsui 			 */
   1507       1.95   tsutsui 			CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
   1508       1.85   tsutsui 		}
   1509       1.85   tsutsui 	} else
   1510       1.56   tsutsui 		ifp->if_timer = 0;
   1511        1.1  jonathan }
   1512        1.1  jonathan 
   1513        1.1  jonathan static void
   1514      1.102   tsutsui re_tick(void *arg)
   1515        1.1  jonathan {
   1516      1.102   tsutsui 	struct rtk_softc *sc = arg;
   1517        1.1  jonathan 	int s;
   1518        1.1  jonathan 
   1519      1.123   tsutsui 	/* XXX: just return for 8169S/8110S with rev 2 or newer phy */
   1520        1.1  jonathan 	s = splnet();
   1521        1.1  jonathan 
   1522        1.1  jonathan 	mii_tick(&sc->mii);
   1523        1.1  jonathan 	splx(s);
   1524        1.1  jonathan 
   1525        1.1  jonathan 	callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
   1526        1.1  jonathan }
   1527        1.1  jonathan 
   1528        1.1  jonathan int
   1529        1.1  jonathan re_intr(void *arg)
   1530        1.1  jonathan {
   1531      1.102   tsutsui 	struct rtk_softc *sc = arg;
   1532      1.102   tsutsui 	struct ifnet *ifp;
   1533      1.102   tsutsui 	uint16_t status;
   1534      1.102   tsutsui 	int handled = 0;
   1535        1.1  jonathan 
   1536      1.102   tsutsui 	if (!device_has_power(sc->sc_dev))
   1537       1.92     joerg 		return 0;
   1538       1.92     joerg 
   1539        1.1  jonathan 	ifp = &sc->ethercom.ec_if;
   1540        1.1  jonathan 
   1541       1.41   tsutsui 	if ((ifp->if_flags & IFF_UP) == 0)
   1542        1.1  jonathan 		return 0;
   1543        1.1  jonathan 
   1544      1.150  jmcneill 	const uint16_t status_mask = (sc->sc_quirk & RTKQ_IM_HW) ?
   1545      1.150  jmcneill 	    RTK_INTRS_IM_HW : RTK_INTRS_CPLUS;
   1546      1.150  jmcneill 
   1547        1.1  jonathan 	for (;;) {
   1548        1.1  jonathan 
   1549        1.1  jonathan 		status = CSR_READ_2(sc, RTK_ISR);
   1550        1.1  jonathan 		/* If the card has gone away the read returns 0xffff. */
   1551        1.1  jonathan 		if (status == 0xffff)
   1552        1.1  jonathan 			break;
   1553        1.1  jonathan 		if (status) {
   1554        1.1  jonathan 			handled = 1;
   1555        1.1  jonathan 			CSR_WRITE_2(sc, RTK_ISR, status);
   1556        1.1  jonathan 		}
   1557        1.1  jonathan 
   1558      1.150  jmcneill 		if ((status & status_mask) == 0)
   1559        1.1  jonathan 			break;
   1560        1.1  jonathan 
   1561       1.57   tsutsui 		if (status & (RTK_ISR_RX_OK | RTK_ISR_RX_ERR))
   1562        1.1  jonathan 			re_rxeof(sc);
   1563        1.1  jonathan 
   1564       1.57   tsutsui 		if (status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_TX_ERR |
   1565      1.150  jmcneill 		    RTK_ISR_TX_DESC_UNAVAIL | RTK_ISR_TX_OK))
   1566        1.1  jonathan 			re_txeof(sc);
   1567        1.1  jonathan 
   1568        1.1  jonathan 		if (status & RTK_ISR_SYSTEM_ERR) {
   1569        1.1  jonathan 			re_init(ifp);
   1570        1.1  jonathan 		}
   1571        1.1  jonathan 
   1572        1.1  jonathan 		if (status & RTK_ISR_LINKCHG) {
   1573        1.1  jonathan 			callout_stop(&sc->rtk_tick_ch);
   1574        1.1  jonathan 			re_tick(sc);
   1575        1.1  jonathan 		}
   1576        1.1  jonathan 	}
   1577        1.1  jonathan 
   1578      1.149     ozaki 	if (handled)
   1579      1.149     ozaki 		if_schedule_deferred_start(ifp);
   1580        1.1  jonathan 
   1581      1.139   tsutsui 	rnd_add_uint32(&sc->rnd_source, status);
   1582      1.139   tsutsui 
   1583        1.1  jonathan 	return handled;
   1584        1.1  jonathan }
   1585        1.1  jonathan 
   1586       1.59   tsutsui 
   1587       1.59   tsutsui 
   1588       1.59   tsutsui /*
   1589       1.59   tsutsui  * Main transmit routine for C+ and gigE NICs.
   1590       1.59   tsutsui  */
   1591       1.59   tsutsui 
   1592       1.59   tsutsui static void
   1593       1.59   tsutsui re_start(struct ifnet *ifp)
   1594        1.1  jonathan {
   1595      1.102   tsutsui 	struct rtk_softc *sc;
   1596      1.102   tsutsui 	struct mbuf *m;
   1597      1.102   tsutsui 	bus_dmamap_t map;
   1598      1.102   tsutsui 	struct re_txq *txq;
   1599      1.102   tsutsui 	struct re_desc *d;
   1600      1.102   tsutsui 	uint32_t cmdstat, re_flags, vlanctl;
   1601      1.102   tsutsui 	int ofree, idx, error, nsegs, seg;
   1602      1.102   tsutsui 	int startdesc, curdesc, lastdesc;
   1603      1.102   tsutsui 	bool pad;
   1604        1.1  jonathan 
   1605       1.59   tsutsui 	sc = ifp->if_softc;
   1606       1.59   tsutsui 	ofree = sc->re_ldata.re_txq_free;
   1607        1.1  jonathan 
   1608       1.59   tsutsui 	for (idx = sc->re_ldata.re_txq_prodidx;; idx = RE_NEXT_TXQ(sc, idx)) {
   1609        1.1  jonathan 
   1610       1.59   tsutsui 		IFQ_POLL(&ifp->if_snd, m);
   1611       1.59   tsutsui 		if (m == NULL)
   1612       1.59   tsutsui 			break;
   1613        1.1  jonathan 
   1614       1.59   tsutsui 		if (sc->re_ldata.re_txq_free == 0 ||
   1615       1.94   tsutsui 		    sc->re_ldata.re_tx_free == 0) {
   1616       1.59   tsutsui 			/* no more free slots left */
   1617       1.59   tsutsui 			ifp->if_flags |= IFF_OACTIVE;
   1618       1.59   tsutsui 			break;
   1619       1.59   tsutsui 		}
   1620       1.16      yamt 
   1621       1.16      yamt 		/*
   1622       1.59   tsutsui 		 * Set up checksum offload. Note: checksum offload bits must
   1623       1.59   tsutsui 		 * appear in all descriptors of a multi-descriptor transmit
   1624       1.59   tsutsui 		 * attempt. (This is according to testing done with an 8169
   1625       1.59   tsutsui 		 * chip. I'm not sure if this is a requirement or a bug.)
   1626       1.16      yamt 		 */
   1627       1.16      yamt 
   1628      1.109   tsutsui 		vlanctl = 0;
   1629       1.59   tsutsui 		if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
   1630       1.59   tsutsui 			uint32_t segsz = m->m_pkthdr.segsz;
   1631       1.59   tsutsui 
   1632      1.150  jmcneill 			if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
   1633      1.150  jmcneill 				re_flags = RE_TDESC_CMD_LGSEND |
   1634      1.150  jmcneill 				    (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
   1635      1.150  jmcneill 			} else {
   1636      1.150  jmcneill 				re_flags = RE_TDESC_CMD_LGSEND_V4;
   1637      1.150  jmcneill 				vlanctl |=
   1638      1.150  jmcneill 				    (segsz << RE_TDESC_VLANCTL_MSSVAL_SHIFT);
   1639      1.150  jmcneill 			}
   1640       1.59   tsutsui 		} else {
   1641       1.59   tsutsui 			/*
   1642       1.59   tsutsui 			 * set RE_TDESC_CMD_IPCSUM if any checksum offloading
   1643       1.59   tsutsui 			 * is requested.  otherwise, RE_TDESC_CMD_TCPCSUM/
   1644       1.59   tsutsui 			 * RE_TDESC_CMD_UDPCSUM doesn't make effects.
   1645       1.59   tsutsui 			 */
   1646       1.59   tsutsui 			re_flags = 0;
   1647       1.59   tsutsui 			if ((m->m_pkthdr.csum_flags &
   1648       1.59   tsutsui 			    (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4))
   1649       1.59   tsutsui 			    != 0) {
   1650      1.109   tsutsui 				if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
   1651      1.109   tsutsui 					re_flags |= RE_TDESC_CMD_IPCSUM;
   1652      1.109   tsutsui 					if (m->m_pkthdr.csum_flags &
   1653      1.109   tsutsui 					    M_CSUM_TCPv4) {
   1654      1.109   tsutsui 						re_flags |=
   1655      1.109   tsutsui 						    RE_TDESC_CMD_TCPCSUM;
   1656      1.109   tsutsui 					} else if (m->m_pkthdr.csum_flags &
   1657      1.109   tsutsui 					    M_CSUM_UDPv4) {
   1658      1.109   tsutsui 						re_flags |=
   1659      1.109   tsutsui 						    RE_TDESC_CMD_UDPCSUM;
   1660      1.109   tsutsui 					}
   1661      1.109   tsutsui 				} else {
   1662      1.109   tsutsui 					vlanctl |= RE_TDESC_VLANCTL_IPCSUM;
   1663      1.109   tsutsui 					if (m->m_pkthdr.csum_flags &
   1664      1.109   tsutsui 					    M_CSUM_TCPv4) {
   1665      1.109   tsutsui 						vlanctl |=
   1666      1.109   tsutsui 						    RE_TDESC_VLANCTL_TCPCSUM;
   1667      1.109   tsutsui 					} else if (m->m_pkthdr.csum_flags &
   1668      1.109   tsutsui 					    M_CSUM_UDPv4) {
   1669      1.109   tsutsui 						vlanctl |=
   1670      1.109   tsutsui 						    RE_TDESC_VLANCTL_UDPCSUM;
   1671      1.109   tsutsui 					}
   1672       1.59   tsutsui 				}
   1673       1.16      yamt 			}
   1674       1.16      yamt 		}
   1675        1.1  jonathan 
   1676       1.59   tsutsui 		txq = &sc->re_ldata.re_txq[idx];
   1677       1.59   tsutsui 		map = txq->txq_dmamap;
   1678       1.59   tsutsui 		error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1679       1.59   tsutsui 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1680       1.59   tsutsui 
   1681       1.75   tsutsui 		if (__predict_false(error)) {
   1682       1.59   tsutsui 			/* XXX try to defrag if EFBIG? */
   1683      1.101   tsutsui 			printf("%s: can't map mbuf (error %d)\n",
   1684      1.102   tsutsui 			    device_xname(sc->sc_dev), error);
   1685        1.1  jonathan 
   1686       1.59   tsutsui 			IFQ_DEQUEUE(&ifp->if_snd, m);
   1687       1.59   tsutsui 			m_freem(m);
   1688       1.59   tsutsui 			ifp->if_oerrors++;
   1689       1.59   tsutsui 			continue;
   1690       1.59   tsutsui 		}
   1691       1.13      yamt 
   1692       1.63   tsutsui 		nsegs = map->dm_nsegs;
   1693       1.87   tsutsui 		pad = false;
   1694       1.75   tsutsui 		if (__predict_false(m->m_pkthdr.len <= RE_IP4CSUMTX_PADLEN &&
   1695      1.109   tsutsui 		    (re_flags & RE_TDESC_CMD_IPCSUM) != 0 &&
   1696      1.109   tsutsui 		    (sc->sc_quirk & RTKQ_DESCV2) == 0)) {
   1697       1.87   tsutsui 			pad = true;
   1698       1.63   tsutsui 			nsegs++;
   1699       1.63   tsutsui 		}
   1700       1.63   tsutsui 
   1701       1.94   tsutsui 		if (nsegs > sc->re_ldata.re_tx_free) {
   1702       1.59   tsutsui 			/*
   1703       1.59   tsutsui 			 * Not enough free descriptors to transmit this packet.
   1704       1.59   tsutsui 			 */
   1705       1.59   tsutsui 			ifp->if_flags |= IFF_OACTIVE;
   1706       1.59   tsutsui 			bus_dmamap_unload(sc->sc_dmat, map);
   1707       1.59   tsutsui 			break;
   1708       1.59   tsutsui 		}
   1709       1.13      yamt 
   1710       1.59   tsutsui 		IFQ_DEQUEUE(&ifp->if_snd, m);
   1711        1.1  jonathan 
   1712       1.59   tsutsui 		/*
   1713       1.59   tsutsui 		 * Make sure that the caches are synchronized before we
   1714       1.59   tsutsui 		 * ask the chip to start DMA for the packet data.
   1715       1.59   tsutsui 		 */
   1716       1.59   tsutsui 		bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1717       1.59   tsutsui 		    BUS_DMASYNC_PREWRITE);
   1718       1.20    briggs 
   1719       1.59   tsutsui 		/*
   1720       1.98   tsutsui 		 * Set up hardware VLAN tagging. Note: vlan tag info must
   1721       1.98   tsutsui 		 * appear in all descriptors of a multi-descriptor
   1722       1.98   tsutsui 		 * transmission attempt.
   1723       1.98   tsutsui 		 */
   1724      1.152  knakahar 		if (vlan_has_tag(m))
   1725      1.152  knakahar 			vlanctl |= bswap16(vlan_get_tag(m)) |
   1726       1.98   tsutsui 			    RE_TDESC_VLANCTL_TAG;
   1727       1.98   tsutsui 
   1728       1.98   tsutsui 		/*
   1729       1.59   tsutsui 		 * Map the segment array into descriptors.
   1730       1.59   tsutsui 		 * Note that we set the start-of-frame and
   1731       1.59   tsutsui 		 * end-of-frame markers for either TX or RX,
   1732       1.59   tsutsui 		 * but they really only have meaning in the TX case.
   1733       1.59   tsutsui 		 * (In the RX case, it's the chip that tells us
   1734       1.59   tsutsui 		 *  where packets begin and end.)
   1735       1.59   tsutsui 		 * We also keep track of the end of the ring
   1736       1.59   tsutsui 		 * and set the end-of-ring bits as needed,
   1737       1.59   tsutsui 		 * and we set the ownership bits in all except
   1738       1.59   tsutsui 		 * the very first descriptor. (The caller will
   1739       1.59   tsutsui 		 * set this descriptor later when it start
   1740       1.59   tsutsui 		 * transmission or reception.)
   1741       1.59   tsutsui 		 */
   1742       1.59   tsutsui 		curdesc = startdesc = sc->re_ldata.re_tx_nextfree;
   1743       1.59   tsutsui 		lastdesc = -1;
   1744       1.59   tsutsui 		for (seg = 0; seg < map->dm_nsegs;
   1745       1.59   tsutsui 		    seg++, curdesc = RE_NEXT_TX_DESC(sc, curdesc)) {
   1746       1.59   tsutsui 			d = &sc->re_ldata.re_tx_list[curdesc];
   1747       1.69   tsutsui #ifdef DIAGNOSTIC
   1748       1.59   tsutsui 			RE_TXDESCSYNC(sc, curdesc,
   1749       1.59   tsutsui 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1750       1.59   tsutsui 			cmdstat = le32toh(d->re_cmdstat);
   1751       1.59   tsutsui 			RE_TXDESCSYNC(sc, curdesc, BUS_DMASYNC_PREREAD);
   1752       1.59   tsutsui 			if (cmdstat & RE_TDESC_STAT_OWN) {
   1753       1.59   tsutsui 				panic("%s: tried to map busy TX descriptor",
   1754      1.102   tsutsui 				    device_xname(sc->sc_dev));
   1755       1.59   tsutsui 			}
   1756       1.59   tsutsui #endif
   1757       1.20    briggs 
   1758       1.98   tsutsui 			d->re_vlanctl = htole32(vlanctl);
   1759       1.64   tsutsui 			re_set_bufaddr(d, map->dm_segs[seg].ds_addr);
   1760       1.59   tsutsui 			cmdstat = re_flags | map->dm_segs[seg].ds_len;
   1761       1.59   tsutsui 			if (seg == 0)
   1762       1.59   tsutsui 				cmdstat |= RE_TDESC_CMD_SOF;
   1763       1.59   tsutsui 			else
   1764       1.59   tsutsui 				cmdstat |= RE_TDESC_CMD_OWN;
   1765       1.59   tsutsui 			if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
   1766       1.59   tsutsui 				cmdstat |= RE_TDESC_CMD_EOR;
   1767       1.63   tsutsui 			if (seg == nsegs - 1) {
   1768       1.59   tsutsui 				cmdstat |= RE_TDESC_CMD_EOF;
   1769       1.59   tsutsui 				lastdesc = curdesc;
   1770       1.13      yamt 			}
   1771       1.59   tsutsui 			d->re_cmdstat = htole32(cmdstat);
   1772       1.59   tsutsui 			RE_TXDESCSYNC(sc, curdesc,
   1773       1.59   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1774       1.13      yamt 		}
   1775       1.75   tsutsui 		if (__predict_false(pad)) {
   1776       1.63   tsutsui 			d = &sc->re_ldata.re_tx_list[curdesc];
   1777       1.98   tsutsui 			d->re_vlanctl = htole32(vlanctl);
   1778      1.122   tsutsui 			re_set_bufaddr(d, RE_TXPADDADDR(sc));
   1779       1.63   tsutsui 			cmdstat = re_flags |
   1780       1.63   tsutsui 			    RE_TDESC_CMD_OWN | RE_TDESC_CMD_EOF |
   1781       1.63   tsutsui 			    (RE_IP4CSUMTX_PADLEN + 1 - m->m_pkthdr.len);
   1782       1.63   tsutsui 			if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
   1783       1.63   tsutsui 				cmdstat |= RE_TDESC_CMD_EOR;
   1784       1.63   tsutsui 			d->re_cmdstat = htole32(cmdstat);
   1785       1.63   tsutsui 			RE_TXDESCSYNC(sc, curdesc,
   1786       1.63   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1787       1.63   tsutsui 			lastdesc = curdesc;
   1788       1.63   tsutsui 			curdesc = RE_NEXT_TX_DESC(sc, curdesc);
   1789       1.63   tsutsui 		}
   1790       1.59   tsutsui 		KASSERT(lastdesc != -1);
   1791        1.1  jonathan 
   1792       1.59   tsutsui 		/* Transfer ownership of packet to the chip. */
   1793        1.1  jonathan 
   1794       1.59   tsutsui 		sc->re_ldata.re_tx_list[startdesc].re_cmdstat |=
   1795       1.59   tsutsui 		    htole32(RE_TDESC_CMD_OWN);
   1796       1.59   tsutsui 		RE_TXDESCSYNC(sc, startdesc,
   1797       1.59   tsutsui 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1798       1.17      yamt 
   1799       1.59   tsutsui 		/* update info of TX queue and descriptors */
   1800       1.59   tsutsui 		txq->txq_mbuf = m;
   1801       1.59   tsutsui 		txq->txq_descidx = lastdesc;
   1802       1.63   tsutsui 		txq->txq_nsegs = nsegs;
   1803       1.59   tsutsui 
   1804       1.59   tsutsui 		sc->re_ldata.re_txq_free--;
   1805       1.63   tsutsui 		sc->re_ldata.re_tx_free -= nsegs;
   1806       1.59   tsutsui 		sc->re_ldata.re_tx_nextfree = curdesc;
   1807       1.17      yamt 
   1808        1.1  jonathan 		/*
   1809        1.1  jonathan 		 * If there's a BPF listener, bounce a copy of this frame
   1810        1.1  jonathan 		 * to him.
   1811        1.1  jonathan 		 */
   1812      1.154   msaitoh 		bpf_mtap(ifp, m, BPF_D_OUT);
   1813        1.1  jonathan 	}
   1814        1.1  jonathan 
   1815       1.59   tsutsui 	if (sc->re_ldata.re_txq_free < ofree) {
   1816       1.59   tsutsui 		/*
   1817       1.59   tsutsui 		 * TX packets are enqueued.
   1818       1.59   tsutsui 		 */
   1819       1.59   tsutsui 		sc->re_ldata.re_txq_prodidx = idx;
   1820       1.17      yamt 
   1821       1.59   tsutsui 		/*
   1822       1.59   tsutsui 		 * Start the transmitter to poll.
   1823       1.59   tsutsui 		 *
   1824       1.59   tsutsui 		 * RealTek put the TX poll request register in a different
   1825       1.59   tsutsui 		 * location on the 8169 gigE chip. I don't know why.
   1826       1.59   tsutsui 		 */
   1827       1.84   tsutsui 		if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
   1828       1.84   tsutsui 			CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
   1829       1.84   tsutsui 		else
   1830       1.95   tsutsui 			CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
   1831        1.1  jonathan 
   1832      1.150  jmcneill 		if ((sc->sc_quirk & RTKQ_IM_HW) == 0) {
   1833      1.150  jmcneill 			/*
   1834      1.150  jmcneill 			 * Use the countdown timer for interrupt moderation.
   1835      1.150  jmcneill 			 * 'TX done' interrupts are disabled. Instead, we reset
   1836      1.150  jmcneill 			 * the countdown timer, which will begin counting until
   1837      1.150  jmcneill 			 * it hits the value in the TIMERINT register, and then
   1838      1.150  jmcneill 			 * trigger an interrupt. Each time we write to the
   1839      1.150  jmcneill 			 * TIMERCNT register, the timer count is reset to 0.
   1840      1.150  jmcneill 			 */
   1841      1.150  jmcneill 			CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
   1842      1.150  jmcneill 		}
   1843        1.1  jonathan 
   1844       1.59   tsutsui 		/*
   1845       1.59   tsutsui 		 * Set a timeout in case the chip goes out to lunch.
   1846       1.59   tsutsui 		 */
   1847       1.59   tsutsui 		ifp->if_timer = 5;
   1848       1.59   tsutsui 	}
   1849        1.1  jonathan }
   1850        1.1  jonathan 
   1851        1.1  jonathan static int
   1852        1.1  jonathan re_init(struct ifnet *ifp)
   1853        1.1  jonathan {
   1854      1.102   tsutsui 	struct rtk_softc *sc = ifp->if_softc;
   1855      1.102   tsutsui 	uint32_t rxcfg = 0;
   1856      1.117   tsutsui 	uint16_t cfg;
   1857        1.1  jonathan 	int error;
   1858      1.138   tsutsui #ifdef RE_USE_EECMD
   1859      1.138   tsutsui 	const uint8_t *enaddr;
   1860      1.138   tsutsui 	uint32_t reg;
   1861      1.138   tsutsui #endif
   1862       1.12     perry 
   1863        1.1  jonathan 	if ((error = re_enable(sc)) != 0)
   1864        1.1  jonathan 		goto out;
   1865        1.1  jonathan 
   1866        1.1  jonathan 	/*
   1867        1.1  jonathan 	 * Cancel pending I/O and free all RX/TX buffers.
   1868        1.1  jonathan 	 */
   1869        1.3   kanaoka 	re_stop(ifp, 0);
   1870        1.1  jonathan 
   1871       1.53   tsutsui 	re_reset(sc);
   1872       1.53   tsutsui 
   1873        1.1  jonathan 	/*
   1874        1.1  jonathan 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
   1875        1.1  jonathan 	 * RX checksum offload. We must configure the C+ register
   1876        1.1  jonathan 	 * before all others.
   1877        1.1  jonathan 	 */
   1878      1.117   tsutsui 	cfg = RE_CPLUSCMD_PCI_MRW;
   1879        1.1  jonathan 
   1880        1.1  jonathan 	/*
   1881       1.84   tsutsui 	 * XXX: For old 8169 set bit 14.
   1882       1.84   tsutsui 	 *      For 8169S/8110S and above, do not set bit 14.
   1883        1.1  jonathan 	 */
   1884       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8169NONS) != 0)
   1885      1.117   tsutsui 		cfg |= (0x1 << 14);
   1886        1.1  jonathan 
   1887      1.133   msaitoh 	if ((sc->ethercom.ec_capenable & ETHERCAP_VLAN_HWTAGGING) != 0)
   1888      1.117   tsutsui 		cfg |= RE_CPLUSCMD_VLANSTRIP;
   1889      1.117   tsutsui 	if ((ifp->if_capenable & (IFCAP_CSUM_IPv4_Rx |
   1890      1.117   tsutsui 	     IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx)) != 0)
   1891      1.117   tsutsui 		cfg |= RE_CPLUSCMD_RXCSUM_ENB;
   1892      1.117   tsutsui 	if ((sc->sc_quirk & RTKQ_MACSTAT) != 0) {
   1893      1.117   tsutsui 		cfg |= RE_CPLUSCMD_MACSTAT_DIS;
   1894      1.117   tsutsui 		cfg |= RE_CPLUSCMD_TXENB;
   1895      1.117   tsutsui 	} else
   1896      1.117   tsutsui 		cfg |= RE_CPLUSCMD_RXENB | RE_CPLUSCMD_TXENB;
   1897       1.12     perry 
   1898      1.117   tsutsui 	CSR_WRITE_2(sc, RTK_CPLUS_CMD, cfg);
   1899        1.1  jonathan 
   1900        1.1  jonathan 	/* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
   1901      1.150  jmcneill 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
   1902      1.150  jmcneill 		if ((sc->sc_quirk & RTKQ_IM_HW) == 0) {
   1903      1.150  jmcneill 			CSR_WRITE_2(sc, RTK_IM, 0x0000);
   1904      1.150  jmcneill 		} else {
   1905      1.150  jmcneill 			CSR_WRITE_2(sc, RTK_IM, 0x5151);
   1906      1.150  jmcneill 		}
   1907      1.150  jmcneill 	}
   1908        1.1  jonathan 
   1909        1.1  jonathan 	DELAY(10000);
   1910        1.1  jonathan 
   1911      1.138   tsutsui #ifdef RE_USE_EECMD
   1912        1.1  jonathan 	/*
   1913        1.1  jonathan 	 * Init our MAC address.  Even though the chipset
   1914        1.1  jonathan 	 * documentation doesn't mention it, we need to enter "Config
   1915        1.1  jonathan 	 * register write enable" mode to modify the ID registers.
   1916        1.1  jonathan 	 */
   1917        1.1  jonathan 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
   1918       1.88    dyoung 	enaddr = CLLADDR(ifp->if_sadl);
   1919       1.49   tsutsui 	reg = enaddr[0] | (enaddr[1] << 8) |
   1920       1.49   tsutsui 	    (enaddr[2] << 16) | (enaddr[3] << 24);
   1921       1.49   tsutsui 	CSR_WRITE_4(sc, RTK_IDR0, reg);
   1922       1.49   tsutsui 	reg = enaddr[4] | (enaddr[5] << 8);
   1923       1.49   tsutsui 	CSR_WRITE_4(sc, RTK_IDR4, reg);
   1924        1.1  jonathan 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
   1925      1.138   tsutsui #endif
   1926        1.1  jonathan 
   1927        1.1  jonathan 	/*
   1928        1.1  jonathan 	 * For C+ mode, initialize the RX descriptors and mbufs.
   1929        1.1  jonathan 	 */
   1930        1.1  jonathan 	re_rx_list_init(sc);
   1931        1.1  jonathan 	re_tx_list_init(sc);
   1932        1.1  jonathan 
   1933        1.1  jonathan 	/*
   1934       1.54   tsutsui 	 * Load the addresses of the RX and TX lists into the chip.
   1935       1.54   tsutsui 	 */
   1936       1.54   tsutsui 	CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
   1937       1.54   tsutsui 	    RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
   1938       1.54   tsutsui 	CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
   1939       1.54   tsutsui 	    RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
   1940       1.54   tsutsui 
   1941       1.54   tsutsui 	CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
   1942       1.54   tsutsui 	    RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
   1943       1.54   tsutsui 	CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
   1944       1.54   tsutsui 	    RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
   1945       1.54   tsutsui 
   1946      1.141  christos 	if (sc->sc_quirk & RTKQ_RXDV_GATED) {
   1947      1.141  christos 		CSR_WRITE_4(sc, RTK_MISC,
   1948      1.141  christos 		    CSR_READ_4(sc, RTK_MISC) & ~RTK_MISC_RXDV_GATED_EN);
   1949      1.141  christos 	}
   1950      1.141  christos 
   1951       1.54   tsutsui 	/*
   1952        1.1  jonathan 	 * Enable transmit and receive.
   1953        1.1  jonathan 	 */
   1954  1.159.2.1    martin 	if ((sc->sc_quirk & RTKQ_TXRXEN_LATER) == 0)
   1955  1.159.2.1    martin 		CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
   1956        1.1  jonathan 
   1957        1.1  jonathan 	/*
   1958        1.1  jonathan 	 * Set the initial TX and RX configuration.
   1959        1.1  jonathan 	 */
   1960       1.84   tsutsui 	if (sc->re_testmode && (sc->sc_quirk & RTKQ_8169NONS) != 0) {
   1961       1.84   tsutsui 		/* test mode is needed only for old 8169 */
   1962       1.84   tsutsui 		CSR_WRITE_4(sc, RTK_TXCFG,
   1963       1.84   tsutsui 		    RE_TXCFG_CONFIG | RTK_LOOPTEST_ON);
   1964        1.1  jonathan 	} else
   1965       1.70   tsutsui 		CSR_WRITE_4(sc, RTK_TXCFG, RE_TXCFG_CONFIG);
   1966       1.54   tsutsui 
   1967       1.54   tsutsui 	CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
   1968       1.54   tsutsui 
   1969       1.70   tsutsui 	CSR_WRITE_4(sc, RTK_RXCFG, RE_RXCFG_CONFIG);
   1970        1.1  jonathan 
   1971        1.1  jonathan 	/* Set the individual bit to receive frames for this host only. */
   1972        1.1  jonathan 	rxcfg = CSR_READ_4(sc, RTK_RXCFG);
   1973        1.1  jonathan 	rxcfg |= RTK_RXCFG_RX_INDIV;
   1974        1.1  jonathan 
   1975        1.1  jonathan 	/* If we want promiscuous mode, set the allframes bit. */
   1976        1.8  jdolecek 	if (ifp->if_flags & IFF_PROMISC)
   1977        1.1  jonathan 		rxcfg |= RTK_RXCFG_RX_ALLPHYS;
   1978        1.8  jdolecek 	else
   1979        1.1  jonathan 		rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
   1980        1.8  jdolecek 	CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1981        1.1  jonathan 
   1982        1.1  jonathan 	/*
   1983        1.1  jonathan 	 * Set capture broadcast bit to capture broadcast frames.
   1984        1.1  jonathan 	 */
   1985        1.8  jdolecek 	if (ifp->if_flags & IFF_BROADCAST)
   1986        1.1  jonathan 		rxcfg |= RTK_RXCFG_RX_BROAD;
   1987        1.8  jdolecek 	else
   1988        1.1  jonathan 		rxcfg &= ~RTK_RXCFG_RX_BROAD;
   1989        1.8  jdolecek 	CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1990        1.1  jonathan 
   1991        1.1  jonathan 	/*
   1992        1.1  jonathan 	 * Program the multicast filter, if necessary.
   1993        1.1  jonathan 	 */
   1994        1.1  jonathan 	rtk_setmulti(sc);
   1995        1.1  jonathan 
   1996        1.1  jonathan 	/*
   1997  1.159.2.1    martin 	 * some chips require to enable TX/RX *AFTER* TX/RX configuration
   1998  1.159.2.1    martin 	 */
   1999  1.159.2.1    martin 	if ((sc->sc_quirk & RTKQ_TXRXEN_LATER) != 0)
   2000  1.159.2.1    martin 		CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
   2001  1.159.2.1    martin 
   2002  1.159.2.1    martin 	/*
   2003        1.1  jonathan 	 * Enable interrupts.
   2004        1.1  jonathan 	 */
   2005       1.52   tsutsui 	if (sc->re_testmode)
   2006        1.1  jonathan 		CSR_WRITE_2(sc, RTK_IMR, 0);
   2007      1.151       snj 	else if ((sc->sc_quirk & RTKQ_IM_HW) != 0)
   2008      1.150  jmcneill 		CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_IM_HW);
   2009        1.1  jonathan 	else
   2010        1.1  jonathan 		CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
   2011        1.1  jonathan 
   2012        1.1  jonathan 	/* Start RX/TX process. */
   2013        1.1  jonathan 	CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
   2014        1.1  jonathan #ifdef notdef
   2015        1.1  jonathan 	/* Enable receiver and transmitter. */
   2016        1.4   kanaoka 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
   2017        1.1  jonathan #endif
   2018        1.1  jonathan 
   2019        1.1  jonathan 	/*
   2020        1.1  jonathan 	 * Initialize the timer interrupt register so that
   2021        1.1  jonathan 	 * a timer interrupt will be generated once the timer
   2022        1.1  jonathan 	 * reaches a certain number of ticks. The timer is
   2023        1.1  jonathan 	 * reloaded on each transmit. This gives us TX interrupt
   2024        1.1  jonathan 	 * moderation, which dramatically improves TX frame rate.
   2025        1.1  jonathan 	 */
   2026        1.1  jonathan 
   2027      1.155   mlelstv 	unsigned defer;		/* timer interval / ns */
   2028      1.155   mlelstv 	unsigned period;	/* busclock period / ns */
   2029      1.155   mlelstv 
   2030      1.155   mlelstv 	/*
   2031      1.155   mlelstv 	 * Maximum frame rate
   2032      1.155   mlelstv 	 * 1500 byte PDU -> 81274 Hz
   2033      1.155   mlelstv 	 *   46 byte PDU -> 1488096 Hz
   2034      1.155   mlelstv 	 *
   2035      1.155   mlelstv 	 * Deferring interrupts by up to 128us needs descriptors for
   2036      1.155   mlelstv 	 * 1500 byte PDU -> 10.4 frames
   2037      1.155   mlelstv 	 *   46 byte PDU -> 190.4 frames
   2038      1.155   mlelstv 	 *
   2039      1.155   mlelstv 	 */
   2040      1.155   mlelstv 	defer = 128000;
   2041      1.155   mlelstv 
   2042      1.156   mlelstv 	if ((sc->sc_quirk & RTKQ_IM_HW) != 0) {
   2043      1.155   mlelstv 		period = 1;
   2044      1.155   mlelstv 		defer = 0;
   2045      1.155   mlelstv 	} else if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
   2046      1.155   mlelstv 		period = 8;
   2047      1.155   mlelstv 	} else {
   2048      1.158       uwe 		switch (CSR_READ_1(sc, RTK_CFG2_BUSFREQ) & 0x7) {
   2049      1.155   mlelstv 		case RTK_BUSFREQ_33MHZ:
   2050      1.155   mlelstv 			period = 30;
   2051      1.155   mlelstv 			break;
   2052      1.155   mlelstv 		case RTK_BUSFREQ_66MHZ:
   2053      1.155   mlelstv 			period = 15;
   2054      1.155   mlelstv 			break;
   2055      1.155   mlelstv 		default:
   2056      1.155   mlelstv 			/* lowest possible clock */
   2057      1.155   mlelstv 			period = 60;
   2058      1.155   mlelstv 			break;
   2059      1.155   mlelstv 		}
   2060      1.155   mlelstv 	}
   2061      1.155   mlelstv 
   2062      1.155   mlelstv 	/* Timer Interrupt register address varies */
   2063      1.155   mlelstv 	uint16_t re8139_reg;
   2064       1.84   tsutsui 	if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
   2065      1.155   mlelstv 		re8139_reg = RTK_TIMERINT;
   2066      1.155   mlelstv 	else
   2067      1.155   mlelstv 		re8139_reg = RTK_TIMERINT_8169;
   2068      1.155   mlelstv 	CSR_WRITE_4(sc, re8139_reg, defer / period);
   2069        1.1  jonathan 
   2070      1.155   mlelstv 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
   2071       1.84   tsutsui 		/*
   2072       1.84   tsutsui 		 * For 8169 gigE NICs, set the max allowed RX packet
   2073       1.84   tsutsui 		 * size so we can receive jumbo frames.
   2074       1.84   tsutsui 		 */
   2075        1.1  jonathan 		CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
   2076       1.84   tsutsui 	}
   2077        1.1  jonathan 
   2078       1.52   tsutsui 	if (sc->re_testmode)
   2079        1.1  jonathan 		return 0;
   2080        1.1  jonathan 
   2081       1.81   tsutsui 	CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD);
   2082        1.1  jonathan 
   2083        1.1  jonathan 	ifp->if_flags |= IFF_RUNNING;
   2084        1.1  jonathan 	ifp->if_flags &= ~IFF_OACTIVE;
   2085        1.1  jonathan 
   2086        1.1  jonathan 	callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
   2087        1.1  jonathan 
   2088       1.41   tsutsui  out:
   2089        1.1  jonathan 	if (error) {
   2090        1.4   kanaoka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2091        1.1  jonathan 		ifp->if_timer = 0;
   2092      1.101   tsutsui 		printf("%s: interface not running\n",
   2093      1.102   tsutsui 		    device_xname(sc->sc_dev));
   2094        1.1  jonathan 	}
   2095       1.12     perry 
   2096        1.1  jonathan 	return error;
   2097        1.1  jonathan }
   2098        1.1  jonathan 
   2099        1.1  jonathan static int
   2100       1.83  christos re_ioctl(struct ifnet *ifp, u_long command, void *data)
   2101        1.1  jonathan {
   2102      1.102   tsutsui 	struct rtk_softc *sc = ifp->if_softc;
   2103      1.102   tsutsui 	struct ifreq *ifr = data;
   2104      1.102   tsutsui 	int s, error = 0;
   2105        1.1  jonathan 
   2106        1.1  jonathan 	s = splnet();
   2107        1.1  jonathan 
   2108        1.4   kanaoka 	switch (command) {
   2109        1.1  jonathan 	case SIOCSIFMTU:
   2110      1.105       tnn 		/*
   2111      1.110   tsutsui 		 * Disable jumbo frames if it's not supported.
   2112      1.105       tnn 		 */
   2113      1.110   tsutsui 		if ((sc->sc_quirk & RTKQ_NOJUMBO) != 0 &&
   2114      1.106       alc 		    ifr->ifr_mtu > ETHERMTU) {
   2115      1.105       tnn 			error = EINVAL;
   2116      1.105       tnn 			break;
   2117      1.105       tnn 		}
   2118      1.105       tnn 
   2119       1.96    dyoung 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
   2120        1.1  jonathan 			error = EINVAL;
   2121      1.102   tsutsui 		else if ((error = ifioctl_common(ifp, command, data)) ==
   2122      1.102   tsutsui 		    ENETRESET)
   2123       1.96    dyoung 			error = 0;
   2124        1.1  jonathan 		break;
   2125        1.1  jonathan 	default:
   2126       1.96    dyoung 		if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
   2127       1.96    dyoung 			break;
   2128       1.96    dyoung 
   2129       1.96    dyoung 		error = 0;
   2130       1.96    dyoung 
   2131       1.96    dyoung 		if (command == SIOCSIFCAP)
   2132       1.96    dyoung 			error = (*ifp->if_init)(ifp);
   2133       1.96    dyoung 		else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
   2134       1.96    dyoung 			;
   2135       1.96    dyoung 		else if (ifp->if_flags & IFF_RUNNING)
   2136       1.96    dyoung 			rtk_setmulti(sc);
   2137        1.1  jonathan 		break;
   2138        1.1  jonathan 	}
   2139        1.1  jonathan 
   2140        1.1  jonathan 	splx(s);
   2141        1.1  jonathan 
   2142        1.4   kanaoka 	return error;
   2143        1.1  jonathan }
   2144        1.1  jonathan 
   2145        1.1  jonathan static void
   2146        1.1  jonathan re_watchdog(struct ifnet *ifp)
   2147        1.1  jonathan {
   2148      1.102   tsutsui 	struct rtk_softc *sc;
   2149      1.102   tsutsui 	int s;
   2150        1.1  jonathan 
   2151        1.1  jonathan 	sc = ifp->if_softc;
   2152        1.1  jonathan 	s = splnet();
   2153      1.102   tsutsui 	printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
   2154        1.1  jonathan 	ifp->if_oerrors++;
   2155        1.1  jonathan 
   2156        1.1  jonathan 	re_txeof(sc);
   2157        1.1  jonathan 	re_rxeof(sc);
   2158        1.1  jonathan 
   2159        1.1  jonathan 	re_init(ifp);
   2160        1.1  jonathan 
   2161        1.1  jonathan 	splx(s);
   2162        1.1  jonathan }
   2163        1.1  jonathan 
   2164        1.1  jonathan /*
   2165        1.1  jonathan  * Stop the adapter and free any mbufs allocated to the
   2166        1.1  jonathan  * RX and TX lists.
   2167        1.1  jonathan  */
   2168        1.1  jonathan static void
   2169        1.3   kanaoka re_stop(struct ifnet *ifp, int disable)
   2170        1.1  jonathan {
   2171      1.102   tsutsui 	int i;
   2172        1.3   kanaoka 	struct rtk_softc *sc = ifp->if_softc;
   2173        1.1  jonathan 
   2174        1.3   kanaoka 	callout_stop(&sc->rtk_tick_ch);
   2175        1.1  jonathan 
   2176        1.3   kanaoka 	mii_down(&sc->mii);
   2177        1.3   kanaoka 
   2178      1.117   tsutsui 	if ((sc->sc_quirk & RTKQ_CMDSTOP) != 0)
   2179      1.117   tsutsui 		CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_STOPREQ | RTK_CMD_TX_ENB |
   2180      1.117   tsutsui 		    RTK_CMD_RX_ENB);
   2181      1.117   tsutsui 	else
   2182      1.117   tsutsui 		CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
   2183      1.117   tsutsui 	DELAY(1000);
   2184        1.1  jonathan 	CSR_WRITE_2(sc, RTK_IMR, 0x0000);
   2185      1.117   tsutsui 	CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
   2186        1.1  jonathan 
   2187       1.52   tsutsui 	if (sc->re_head != NULL) {
   2188       1.52   tsutsui 		m_freem(sc->re_head);
   2189       1.52   tsutsui 		sc->re_head = sc->re_tail = NULL;
   2190        1.1  jonathan 	}
   2191        1.1  jonathan 
   2192        1.1  jonathan 	/* Free the TX list buffers. */
   2193       1.52   tsutsui 	for (i = 0; i < RE_TX_QLEN; i++) {
   2194       1.52   tsutsui 		if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
   2195        1.1  jonathan 			bus_dmamap_unload(sc->sc_dmat,
   2196       1.52   tsutsui 			    sc->re_ldata.re_txq[i].txq_dmamap);
   2197       1.52   tsutsui 			m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
   2198       1.52   tsutsui 			sc->re_ldata.re_txq[i].txq_mbuf = NULL;
   2199        1.1  jonathan 		}
   2200        1.1  jonathan 	}
   2201        1.1  jonathan 
   2202        1.1  jonathan 	/* Free the RX list buffers. */
   2203       1.52   tsutsui 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
   2204       1.52   tsutsui 		if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
   2205        1.1  jonathan 			bus_dmamap_unload(sc->sc_dmat,
   2206       1.52   tsutsui 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
   2207       1.52   tsutsui 			m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
   2208       1.52   tsutsui 			sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
   2209        1.1  jonathan 		}
   2210        1.1  jonathan 	}
   2211        1.1  jonathan 
   2212        1.3   kanaoka 	if (disable)
   2213        1.3   kanaoka 		re_disable(sc);
   2214        1.3   kanaoka 
   2215        1.3   kanaoka 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2216        1.4   kanaoka 	ifp->if_timer = 0;
   2217        1.1  jonathan }
   2218