rtl8169.c revision 1.52 1 1.52 tsutsui /* $NetBSD: rtl8169.c,v 1.52 2006/11/05 16:52:10 tsutsui Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright (c) 1997, 1998-2003
5 1.1 jonathan * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 jonathan *
7 1.1 jonathan * Redistribution and use in source and binary forms, with or without
8 1.1 jonathan * modification, are permitted provided that the following conditions
9 1.1 jonathan * are met:
10 1.1 jonathan * 1. Redistributions of source code must retain the above copyright
11 1.1 jonathan * notice, this list of conditions and the following disclaimer.
12 1.1 jonathan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jonathan * notice, this list of conditions and the following disclaimer in the
14 1.1 jonathan * documentation and/or other materials provided with the distribution.
15 1.1 jonathan * 3. All advertising materials mentioning features or use of this software
16 1.1 jonathan * must display the following acknowledgement:
17 1.1 jonathan * This product includes software developed by Bill Paul.
18 1.1 jonathan * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 jonathan * may be used to endorse or promote products derived from this software
20 1.1 jonathan * without specific prior written permission.
21 1.1 jonathan *
22 1.1 jonathan * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 jonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 jonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 jonathan * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 jonathan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jonathan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jonathan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jonathan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jonathan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jonathan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 jonathan * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 jonathan */
34 1.1 jonathan
35 1.1 jonathan #include <sys/cdefs.h>
36 1.1 jonathan /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
37 1.1 jonathan
38 1.1 jonathan /*
39 1.1 jonathan * RealTek 8139C+/8169/8169S/8110S PCI NIC driver
40 1.1 jonathan *
41 1.1 jonathan * Written by Bill Paul <wpaul (at) windriver.com>
42 1.1 jonathan * Senior Networking Software Engineer
43 1.1 jonathan * Wind River Systems
44 1.1 jonathan */
45 1.1 jonathan
46 1.1 jonathan /*
47 1.1 jonathan * This driver is designed to support RealTek's next generation of
48 1.1 jonathan * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
49 1.1 jonathan * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S
50 1.1 jonathan * and the RTL8110S.
51 1.1 jonathan *
52 1.1 jonathan * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
53 1.1 jonathan * with the older 8139 family, however it also supports a special
54 1.1 jonathan * C+ mode of operation that provides several new performance enhancing
55 1.1 jonathan * features. These include:
56 1.1 jonathan *
57 1.1 jonathan * o Descriptor based DMA mechanism. Each descriptor represents
58 1.1 jonathan * a single packet fragment. Data buffers may be aligned on
59 1.1 jonathan * any byte boundary.
60 1.1 jonathan *
61 1.1 jonathan * o 64-bit DMA
62 1.1 jonathan *
63 1.1 jonathan * o TCP/IP checksum offload for both RX and TX
64 1.1 jonathan *
65 1.1 jonathan * o High and normal priority transmit DMA rings
66 1.1 jonathan *
67 1.1 jonathan * o VLAN tag insertion and extraction
68 1.1 jonathan *
69 1.1 jonathan * o TCP large send (segmentation offload)
70 1.1 jonathan *
71 1.1 jonathan * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
72 1.1 jonathan * programming API is fairly straightforward. The RX filtering, EEPROM
73 1.1 jonathan * access and PHY access is the same as it is on the older 8139 series
74 1.1 jonathan * chips.
75 1.1 jonathan *
76 1.1 jonathan * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
77 1.1 jonathan * same programming API and feature set as the 8139C+ with the following
78 1.1 jonathan * differences and additions:
79 1.1 jonathan *
80 1.1 jonathan * o 1000Mbps mode
81 1.1 jonathan *
82 1.1 jonathan * o Jumbo frames
83 1.1 jonathan *
84 1.1 jonathan * o GMII and TBI ports/registers for interfacing with copper
85 1.1 jonathan * or fiber PHYs
86 1.1 jonathan *
87 1.1 jonathan * o RX and TX DMA rings can have up to 1024 descriptors
88 1.1 jonathan * (the 8139C+ allows a maximum of 64)
89 1.1 jonathan *
90 1.1 jonathan * o Slight differences in register layout from the 8139C+
91 1.1 jonathan *
92 1.1 jonathan * The TX start and timer interrupt registers are at different locations
93 1.1 jonathan * on the 8169 than they are on the 8139C+. Also, the status word in the
94 1.1 jonathan * RX descriptor has a slightly different bit layout. The 8169 does not
95 1.1 jonathan * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
96 1.1 jonathan * copper gigE PHY.
97 1.1 jonathan *
98 1.1 jonathan * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
99 1.1 jonathan * (the 'S' stands for 'single-chip'). These devices have the same
100 1.1 jonathan * programming API as the older 8169, but also have some vendor-specific
101 1.1 jonathan * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
102 1.1 jonathan * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
103 1.12 perry *
104 1.1 jonathan * This driver takes advantage of the RX and TX checksum offload and
105 1.1 jonathan * VLAN tag insertion/extraction features. It also implements TX
106 1.1 jonathan * interrupt moderation using the timer interrupt registers, which
107 1.1 jonathan * significantly reduces TX interrupt load. There is also support
108 1.1 jonathan * for jumbo frames, however the 8169/8169S/8110S can not transmit
109 1.1 jonathan * jumbo frames larger than 7.5K, so the max MTU possible with this
110 1.1 jonathan * driver is 7500 bytes.
111 1.1 jonathan */
112 1.1 jonathan
113 1.1 jonathan #include "bpfilter.h"
114 1.1 jonathan #include "vlan.h"
115 1.1 jonathan
116 1.1 jonathan #include <sys/param.h>
117 1.1 jonathan #include <sys/endian.h>
118 1.1 jonathan #include <sys/systm.h>
119 1.1 jonathan #include <sys/sockio.h>
120 1.1 jonathan #include <sys/mbuf.h>
121 1.1 jonathan #include <sys/malloc.h>
122 1.1 jonathan #include <sys/kernel.h>
123 1.1 jonathan #include <sys/socket.h>
124 1.1 jonathan #include <sys/device.h>
125 1.1 jonathan
126 1.1 jonathan #include <net/if.h>
127 1.1 jonathan #include <net/if_arp.h>
128 1.1 jonathan #include <net/if_dl.h>
129 1.1 jonathan #include <net/if_ether.h>
130 1.1 jonathan #include <net/if_media.h>
131 1.1 jonathan #include <net/if_vlanvar.h>
132 1.1 jonathan
133 1.13 yamt #include <netinet/in_systm.h> /* XXX for IP_MAXPACKET */
134 1.13 yamt #include <netinet/in.h> /* XXX for IP_MAXPACKET */
135 1.13 yamt #include <netinet/ip.h> /* XXX for IP_MAXPACKET */
136 1.13 yamt
137 1.1 jonathan #if NBPFILTER > 0
138 1.1 jonathan #include <net/bpf.h>
139 1.1 jonathan #endif
140 1.1 jonathan
141 1.1 jonathan #include <machine/bus.h>
142 1.1 jonathan
143 1.1 jonathan #include <dev/mii/mii.h>
144 1.1 jonathan #include <dev/mii/miivar.h>
145 1.1 jonathan
146 1.1 jonathan #include <dev/pci/pcireg.h>
147 1.1 jonathan #include <dev/pci/pcivar.h>
148 1.1 jonathan #include <dev/pci/pcidevs.h>
149 1.1 jonathan
150 1.1 jonathan #include <dev/ic/rtl81x9reg.h>
151 1.1 jonathan #include <dev/ic/rtl81x9var.h>
152 1.1 jonathan
153 1.1 jonathan #include <dev/ic/rtl8169var.h>
154 1.1 jonathan
155 1.1 jonathan
156 1.4 kanaoka static int re_encap(struct rtk_softc *, struct mbuf *, int *);
157 1.1 jonathan
158 1.4 kanaoka static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
159 1.4 kanaoka static int re_rx_list_init(struct rtk_softc *);
160 1.4 kanaoka static int re_tx_list_init(struct rtk_softc *);
161 1.4 kanaoka static void re_rxeof(struct rtk_softc *);
162 1.4 kanaoka static void re_txeof(struct rtk_softc *);
163 1.4 kanaoka static void re_tick(void *);
164 1.4 kanaoka static void re_start(struct ifnet *);
165 1.4 kanaoka static int re_ioctl(struct ifnet *, u_long, caddr_t);
166 1.4 kanaoka static int re_init(struct ifnet *);
167 1.4 kanaoka static void re_stop(struct ifnet *, int);
168 1.4 kanaoka static void re_watchdog(struct ifnet *);
169 1.4 kanaoka
170 1.4 kanaoka static void re_shutdown(void *);
171 1.4 kanaoka static int re_enable(struct rtk_softc *);
172 1.4 kanaoka static void re_disable(struct rtk_softc *);
173 1.4 kanaoka static void re_power(int, void *);
174 1.4 kanaoka
175 1.4 kanaoka static int re_ifmedia_upd(struct ifnet *);
176 1.4 kanaoka static void re_ifmedia_sts(struct ifnet *, struct ifmediareq *);
177 1.4 kanaoka
178 1.4 kanaoka static int re_gmii_readreg(struct device *, int, int);
179 1.4 kanaoka static void re_gmii_writereg(struct device *, int, int, int);
180 1.4 kanaoka
181 1.4 kanaoka static int re_miibus_readreg(struct device *, int, int);
182 1.4 kanaoka static void re_miibus_writereg(struct device *, int, int, int);
183 1.4 kanaoka static void re_miibus_statchg(struct device *);
184 1.1 jonathan
185 1.4 kanaoka static void re_reset(struct rtk_softc *);
186 1.1 jonathan
187 1.1 jonathan static int
188 1.1 jonathan re_gmii_readreg(struct device *self, int phy, int reg)
189 1.1 jonathan {
190 1.1 jonathan struct rtk_softc *sc = (void *)self;
191 1.40 tsutsui uint32_t rval;
192 1.1 jonathan int i;
193 1.1 jonathan
194 1.1 jonathan if (phy != 7)
195 1.4 kanaoka return 0;
196 1.1 jonathan
197 1.1 jonathan /* Let the rgephy driver read the GMEDIASTAT register */
198 1.1 jonathan
199 1.1 jonathan if (reg == RTK_GMEDIASTAT) {
200 1.1 jonathan rval = CSR_READ_1(sc, RTK_GMEDIASTAT);
201 1.4 kanaoka return rval;
202 1.1 jonathan }
203 1.1 jonathan
204 1.1 jonathan CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
205 1.1 jonathan DELAY(1000);
206 1.1 jonathan
207 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
208 1.1 jonathan rval = CSR_READ_4(sc, RTK_PHYAR);
209 1.1 jonathan if (rval & RTK_PHYAR_BUSY)
210 1.1 jonathan break;
211 1.1 jonathan DELAY(100);
212 1.1 jonathan }
213 1.1 jonathan
214 1.1 jonathan if (i == RTK_TIMEOUT) {
215 1.4 kanaoka aprint_error("%s: PHY read failed\n", sc->sc_dev.dv_xname);
216 1.4 kanaoka return 0;
217 1.1 jonathan }
218 1.1 jonathan
219 1.4 kanaoka return rval & RTK_PHYAR_PHYDATA;
220 1.1 jonathan }
221 1.1 jonathan
222 1.1 jonathan static void
223 1.27 christos re_gmii_writereg(struct device *dev, int phy __unused, int reg, int data)
224 1.1 jonathan {
225 1.1 jonathan struct rtk_softc *sc = (void *)dev;
226 1.40 tsutsui uint32_t rval;
227 1.1 jonathan int i;
228 1.1 jonathan
229 1.1 jonathan CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
230 1.1 jonathan (data & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
231 1.1 jonathan DELAY(1000);
232 1.1 jonathan
233 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
234 1.1 jonathan rval = CSR_READ_4(sc, RTK_PHYAR);
235 1.1 jonathan if (!(rval & RTK_PHYAR_BUSY))
236 1.1 jonathan break;
237 1.1 jonathan DELAY(100);
238 1.1 jonathan }
239 1.1 jonathan
240 1.1 jonathan if (i == RTK_TIMEOUT) {
241 1.4 kanaoka aprint_error("%s: PHY write reg %x <- %x failed\n",
242 1.4 kanaoka sc->sc_dev.dv_xname, reg, data);
243 1.1 jonathan }
244 1.1 jonathan }
245 1.1 jonathan
246 1.1 jonathan static int
247 1.1 jonathan re_miibus_readreg(struct device *dev, int phy, int reg)
248 1.1 jonathan {
249 1.1 jonathan struct rtk_softc *sc = (void *)dev;
250 1.40 tsutsui uint16_t rval = 0;
251 1.40 tsutsui uint16_t re8139_reg = 0;
252 1.1 jonathan int s;
253 1.1 jonathan
254 1.1 jonathan s = splnet();
255 1.1 jonathan
256 1.1 jonathan if (sc->rtk_type == RTK_8169) {
257 1.1 jonathan rval = re_gmii_readreg(dev, phy, reg);
258 1.1 jonathan splx(s);
259 1.4 kanaoka return rval;
260 1.1 jonathan }
261 1.1 jonathan
262 1.1 jonathan /* Pretend the internal PHY is only at address 0 */
263 1.1 jonathan if (phy) {
264 1.1 jonathan splx(s);
265 1.4 kanaoka return 0;
266 1.1 jonathan }
267 1.4 kanaoka switch (reg) {
268 1.1 jonathan case MII_BMCR:
269 1.1 jonathan re8139_reg = RTK_BMCR;
270 1.1 jonathan break;
271 1.1 jonathan case MII_BMSR:
272 1.1 jonathan re8139_reg = RTK_BMSR;
273 1.1 jonathan break;
274 1.1 jonathan case MII_ANAR:
275 1.1 jonathan re8139_reg = RTK_ANAR;
276 1.1 jonathan break;
277 1.1 jonathan case MII_ANER:
278 1.1 jonathan re8139_reg = RTK_ANER;
279 1.1 jonathan break;
280 1.1 jonathan case MII_ANLPAR:
281 1.1 jonathan re8139_reg = RTK_LPAR;
282 1.1 jonathan break;
283 1.1 jonathan case MII_PHYIDR1:
284 1.1 jonathan case MII_PHYIDR2:
285 1.1 jonathan splx(s);
286 1.4 kanaoka return 0;
287 1.1 jonathan /*
288 1.1 jonathan * Allow the rlphy driver to read the media status
289 1.1 jonathan * register. If we have a link partner which does not
290 1.1 jonathan * support NWAY, this is the register which will tell
291 1.1 jonathan * us the results of parallel detection.
292 1.1 jonathan */
293 1.1 jonathan case RTK_MEDIASTAT:
294 1.1 jonathan rval = CSR_READ_1(sc, RTK_MEDIASTAT);
295 1.1 jonathan splx(s);
296 1.4 kanaoka return rval;
297 1.1 jonathan default:
298 1.4 kanaoka aprint_error("%s: bad phy register\n", sc->sc_dev.dv_xname);
299 1.1 jonathan splx(s);
300 1.4 kanaoka return 0;
301 1.1 jonathan }
302 1.1 jonathan rval = CSR_READ_2(sc, re8139_reg);
303 1.51 tsutsui if (sc->rtk_type == RTK_8139CPLUS && re8139_reg == RTK_BMCR) {
304 1.51 tsutsui /* 8139C+ has different bit layout. */
305 1.51 tsutsui rval &= ~(BMCR_LOOP | BMCR_ISO);
306 1.51 tsutsui }
307 1.1 jonathan splx(s);
308 1.4 kanaoka return rval;
309 1.1 jonathan }
310 1.1 jonathan
311 1.1 jonathan static void
312 1.1 jonathan re_miibus_writereg(struct device *dev, int phy, int reg, int data)
313 1.1 jonathan {
314 1.1 jonathan struct rtk_softc *sc = (void *)dev;
315 1.40 tsutsui uint16_t re8139_reg = 0;
316 1.1 jonathan int s;
317 1.1 jonathan
318 1.1 jonathan s = splnet();
319 1.1 jonathan
320 1.1 jonathan if (sc->rtk_type == RTK_8169) {
321 1.1 jonathan re_gmii_writereg(dev, phy, reg, data);
322 1.1 jonathan splx(s);
323 1.1 jonathan return;
324 1.1 jonathan }
325 1.1 jonathan
326 1.1 jonathan /* Pretend the internal PHY is only at address 0 */
327 1.1 jonathan if (phy) {
328 1.1 jonathan splx(s);
329 1.1 jonathan return;
330 1.1 jonathan }
331 1.4 kanaoka switch (reg) {
332 1.1 jonathan case MII_BMCR:
333 1.1 jonathan re8139_reg = RTK_BMCR;
334 1.51 tsutsui if (sc->rtk_type == RTK_8139CPLUS) {
335 1.51 tsutsui /* 8139C+ has different bit layout. */
336 1.51 tsutsui data &= ~(BMCR_LOOP | BMCR_ISO);
337 1.51 tsutsui }
338 1.1 jonathan break;
339 1.1 jonathan case MII_BMSR:
340 1.1 jonathan re8139_reg = RTK_BMSR;
341 1.1 jonathan break;
342 1.1 jonathan case MII_ANAR:
343 1.1 jonathan re8139_reg = RTK_ANAR;
344 1.1 jonathan break;
345 1.1 jonathan case MII_ANER:
346 1.1 jonathan re8139_reg = RTK_ANER;
347 1.1 jonathan break;
348 1.1 jonathan case MII_ANLPAR:
349 1.1 jonathan re8139_reg = RTK_LPAR;
350 1.1 jonathan break;
351 1.1 jonathan case MII_PHYIDR1:
352 1.1 jonathan case MII_PHYIDR2:
353 1.1 jonathan splx(s);
354 1.1 jonathan return;
355 1.1 jonathan break;
356 1.1 jonathan default:
357 1.4 kanaoka aprint_error("%s: bad phy register\n", sc->sc_dev.dv_xname);
358 1.1 jonathan splx(s);
359 1.1 jonathan return;
360 1.1 jonathan }
361 1.1 jonathan CSR_WRITE_2(sc, re8139_reg, data);
362 1.1 jonathan splx(s);
363 1.1 jonathan return;
364 1.1 jonathan }
365 1.1 jonathan
366 1.1 jonathan static void
367 1.27 christos re_miibus_statchg(struct device *dev __unused)
368 1.1 jonathan {
369 1.1 jonathan
370 1.1 jonathan return;
371 1.1 jonathan }
372 1.1 jonathan
373 1.1 jonathan static void
374 1.1 jonathan re_reset(struct rtk_softc *sc)
375 1.1 jonathan {
376 1.41 tsutsui int i;
377 1.1 jonathan
378 1.1 jonathan CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
379 1.1 jonathan
380 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
381 1.1 jonathan DELAY(10);
382 1.41 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
383 1.1 jonathan break;
384 1.1 jonathan }
385 1.1 jonathan if (i == RTK_TIMEOUT)
386 1.4 kanaoka aprint_error("%s: reset never completed!\n",
387 1.4 kanaoka sc->sc_dev.dv_xname);
388 1.1 jonathan
389 1.1 jonathan /*
390 1.1 jonathan * NB: Realtek-supplied Linux driver does this only for
391 1.1 jonathan * MCFG_METHOD_2, which corresponds to sc->sc_rev == 2.
392 1.1 jonathan */
393 1.4 kanaoka if (1) /* XXX check softc flag for 8169s version */
394 1.4 kanaoka CSR_WRITE_1(sc, 0x82, 1);
395 1.1 jonathan
396 1.1 jonathan return;
397 1.1 jonathan }
398 1.1 jonathan
399 1.1 jonathan /*
400 1.1 jonathan * The following routine is designed to test for a defect on some
401 1.1 jonathan * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
402 1.1 jonathan * lines connected to the bus, however for a 32-bit only card, they
403 1.1 jonathan * should be pulled high. The result of this defect is that the
404 1.1 jonathan * NIC will not work right if you plug it into a 64-bit slot: DMA
405 1.1 jonathan * operations will be done with 64-bit transfers, which will fail
406 1.1 jonathan * because the 64-bit data lines aren't connected.
407 1.1 jonathan *
408 1.1 jonathan * There's no way to work around this (short of talking a soldering
409 1.1 jonathan * iron to the board), however we can detect it. The method we use
410 1.1 jonathan * here is to put the NIC into digital loopback mode, set the receiver
411 1.1 jonathan * to promiscuous mode, and then try to send a frame. We then compare
412 1.1 jonathan * the frame data we sent to what was received. If the data matches,
413 1.1 jonathan * then the NIC is working correctly, otherwise we know the user has
414 1.1 jonathan * a defective NIC which has been mistakenly plugged into a 64-bit PCI
415 1.1 jonathan * slot. In the latter case, there's no way the NIC can work correctly,
416 1.1 jonathan * so we print out a message on the console and abort the device attach.
417 1.1 jonathan */
418 1.1 jonathan
419 1.6 kanaoka int
420 1.1 jonathan re_diag(struct rtk_softc *sc)
421 1.1 jonathan {
422 1.1 jonathan struct ifnet *ifp = &sc->ethercom.ec_if;
423 1.1 jonathan struct mbuf *m0;
424 1.1 jonathan struct ether_header *eh;
425 1.52 tsutsui struct re_rxsoft *rxs;
426 1.52 tsutsui struct re_desc *cur_rx;
427 1.1 jonathan bus_dmamap_t dmamap;
428 1.40 tsutsui uint16_t status;
429 1.40 tsutsui uint32_t rxstat;
430 1.1 jonathan int total_len, i, s, error = 0;
431 1.40 tsutsui static const uint8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
432 1.40 tsutsui static const uint8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
433 1.1 jonathan
434 1.1 jonathan /* Allocate a single mbuf */
435 1.1 jonathan
436 1.1 jonathan MGETHDR(m0, M_DONTWAIT, MT_DATA);
437 1.1 jonathan if (m0 == NULL)
438 1.4 kanaoka return ENOBUFS;
439 1.1 jonathan
440 1.1 jonathan /*
441 1.1 jonathan * Initialize the NIC in test mode. This sets the chip up
442 1.1 jonathan * so that it can send and receive frames, but performs the
443 1.1 jonathan * following special functions:
444 1.1 jonathan * - Puts receiver in promiscuous mode
445 1.1 jonathan * - Enables digital loopback mode
446 1.1 jonathan * - Leaves interrupts turned off
447 1.1 jonathan */
448 1.1 jonathan
449 1.1 jonathan ifp->if_flags |= IFF_PROMISC;
450 1.52 tsutsui sc->re_testmode = 1;
451 1.1 jonathan re_init(ifp);
452 1.6 kanaoka re_stop(ifp, 0);
453 1.1 jonathan DELAY(100000);
454 1.1 jonathan re_init(ifp);
455 1.1 jonathan
456 1.1 jonathan /* Put some data in the mbuf */
457 1.1 jonathan
458 1.1 jonathan eh = mtod(m0, struct ether_header *);
459 1.36 tsutsui memcpy(eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN);
460 1.36 tsutsui memcpy(eh->ether_shost, (char *)&src, ETHER_ADDR_LEN);
461 1.1 jonathan eh->ether_type = htons(ETHERTYPE_IP);
462 1.1 jonathan m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
463 1.1 jonathan
464 1.1 jonathan /*
465 1.1 jonathan * Queue the packet, start transmission.
466 1.1 jonathan */
467 1.1 jonathan
468 1.1 jonathan CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
469 1.1 jonathan s = splnet();
470 1.1 jonathan IF_ENQUEUE(&ifp->if_snd, m0);
471 1.1 jonathan re_start(ifp);
472 1.1 jonathan splx(s);
473 1.1 jonathan m0 = NULL;
474 1.1 jonathan
475 1.1 jonathan /* Wait for it to propagate through the chip */
476 1.1 jonathan
477 1.1 jonathan DELAY(100000);
478 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
479 1.1 jonathan status = CSR_READ_2(sc, RTK_ISR);
480 1.4 kanaoka if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
481 1.4 kanaoka (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
482 1.1 jonathan break;
483 1.1 jonathan DELAY(10);
484 1.1 jonathan }
485 1.1 jonathan if (i == RTK_TIMEOUT) {
486 1.4 kanaoka aprint_error("%s: diagnostic failed, failed to receive packet "
487 1.1 jonathan "in loopback mode\n", sc->sc_dev.dv_xname);
488 1.1 jonathan error = EIO;
489 1.1 jonathan goto done;
490 1.1 jonathan }
491 1.1 jonathan
492 1.1 jonathan /*
493 1.1 jonathan * The packet should have been dumped into the first
494 1.1 jonathan * entry in the RX DMA ring. Grab it from there.
495 1.1 jonathan */
496 1.1 jonathan
497 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[0];
498 1.50 tsutsui dmamap = rxs->rxs_dmamap;
499 1.1 jonathan bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
500 1.20 briggs BUS_DMASYNC_POSTREAD);
501 1.50 tsutsui bus_dmamap_unload(sc->sc_dmat, dmamap);
502 1.1 jonathan
503 1.50 tsutsui m0 = rxs->rxs_mbuf;
504 1.50 tsutsui rxs->rxs_mbuf = NULL;
505 1.1 jonathan eh = mtod(m0, struct ether_header *);
506 1.1 jonathan
507 1.52 tsutsui RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
508 1.52 tsutsui cur_rx = &sc->re_ldata.re_rx_list[0];
509 1.52 tsutsui rxstat = le32toh(cur_rx->re_cmdstat);
510 1.52 tsutsui total_len = rxstat & sc->re_rxlenmask;
511 1.1 jonathan
512 1.1 jonathan if (total_len != ETHER_MIN_LEN) {
513 1.4 kanaoka aprint_error("%s: diagnostic failed, received short packet\n",
514 1.1 jonathan sc->sc_dev.dv_xname);
515 1.1 jonathan error = EIO;
516 1.1 jonathan goto done;
517 1.1 jonathan }
518 1.1 jonathan
519 1.1 jonathan /* Test that the received packet data matches what we sent. */
520 1.1 jonathan
521 1.36 tsutsui if (memcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
522 1.36 tsutsui memcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
523 1.1 jonathan ntohs(eh->ether_type) != ETHERTYPE_IP) {
524 1.4 kanaoka aprint_error("%s: WARNING, DMA FAILURE!\n",
525 1.4 kanaoka sc->sc_dev.dv_xname);
526 1.4 kanaoka aprint_error("%s: expected TX data: %s",
527 1.1 jonathan sc->sc_dev.dv_xname, ether_sprintf(dst));
528 1.4 kanaoka aprint_error("/%s/0x%x\n", ether_sprintf(src), ETHERTYPE_IP);
529 1.4 kanaoka aprint_error("%s: received RX data: %s",
530 1.1 jonathan sc->sc_dev.dv_xname,
531 1.1 jonathan ether_sprintf(eh->ether_dhost));
532 1.4 kanaoka aprint_error("/%s/0x%x\n", ether_sprintf(eh->ether_shost),
533 1.1 jonathan ntohs(eh->ether_type));
534 1.4 kanaoka aprint_error("%s: You may have a defective 32-bit NIC plugged "
535 1.1 jonathan "into a 64-bit PCI slot.\n", sc->sc_dev.dv_xname);
536 1.4 kanaoka aprint_error("%s: Please re-install the NIC in a 32-bit slot "
537 1.1 jonathan "for proper operation.\n", sc->sc_dev.dv_xname);
538 1.4 kanaoka aprint_error("%s: Read the re(4) man page for more details.\n",
539 1.1 jonathan sc->sc_dev.dv_xname);
540 1.1 jonathan error = EIO;
541 1.1 jonathan }
542 1.1 jonathan
543 1.41 tsutsui done:
544 1.1 jonathan /* Turn interface off, release resources */
545 1.1 jonathan
546 1.52 tsutsui sc->re_testmode = 0;
547 1.1 jonathan ifp->if_flags &= ~IFF_PROMISC;
548 1.6 kanaoka re_stop(ifp, 0);
549 1.1 jonathan if (m0 != NULL)
550 1.1 jonathan m_freem(m0);
551 1.1 jonathan
552 1.4 kanaoka return error;
553 1.1 jonathan }
554 1.1 jonathan
555 1.1 jonathan
556 1.1 jonathan /*
557 1.1 jonathan * Attach the interface. Allocate softc structures, do ifmedia
558 1.1 jonathan * setup and ethernet/BPF attach.
559 1.1 jonathan */
560 1.1 jonathan void
561 1.1 jonathan re_attach(struct rtk_softc *sc)
562 1.1 jonathan {
563 1.1 jonathan u_char eaddr[ETHER_ADDR_LEN];
564 1.40 tsutsui uint16_t val;
565 1.1 jonathan struct ifnet *ifp;
566 1.1 jonathan int error = 0, i, addr_len;
567 1.1 jonathan
568 1.5 kanaoka
569 1.1 jonathan /* XXX JRS: bus-attach-independent code begins approximately here */
570 1.1 jonathan
571 1.1 jonathan /* Reset the adapter. */
572 1.1 jonathan re_reset(sc);
573 1.1 jonathan
574 1.1 jonathan if (sc->rtk_type == RTK_8169) {
575 1.1 jonathan uint32_t hwrev;
576 1.1 jonathan
577 1.1 jonathan /* Revision of 8169/8169S/8110s in bits 30..26, 23 */
578 1.1 jonathan hwrev = CSR_READ_4(sc, RTK_TXCFG) & 0x7c800000;
579 1.1 jonathan if (hwrev == (0x1 << 28)) {
580 1.1 jonathan sc->sc_rev = 4;
581 1.1 jonathan } else if (hwrev == (0x1 << 26)) {
582 1.1 jonathan sc->sc_rev = 3;
583 1.1 jonathan } else if (hwrev == (0x1 << 23)) {
584 1.1 jonathan sc->sc_rev = 2;
585 1.1 jonathan } else
586 1.1 jonathan sc->sc_rev = 1;
587 1.1 jonathan
588 1.1 jonathan /* Set RX length mask */
589 1.1 jonathan
590 1.52 tsutsui sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
591 1.1 jonathan
592 1.1 jonathan /* Force station address autoload from the EEPROM */
593 1.1 jonathan
594 1.1 jonathan CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_AUTOLOAD);
595 1.1 jonathan for (i = 0; i < RTK_TIMEOUT; i++) {
596 1.41 tsutsui if ((CSR_READ_1(sc, RTK_EECMD) & RTK_EEMODE_AUTOLOAD)
597 1.41 tsutsui == 0)
598 1.1 jonathan break;
599 1.1 jonathan DELAY(100);
600 1.1 jonathan }
601 1.1 jonathan if (i == RTK_TIMEOUT)
602 1.4 kanaoka aprint_error("%s: eeprom autoload timed out\n",
603 1.4 kanaoka sc->sc_dev.dv_xname);
604 1.1 jonathan
605 1.4 kanaoka for (i = 0; i < ETHER_ADDR_LEN; i++)
606 1.4 kanaoka eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
607 1.15 yamt
608 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
609 1.1 jonathan } else {
610 1.1 jonathan
611 1.1 jonathan /* Set RX length mask */
612 1.1 jonathan
613 1.52 tsutsui sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
614 1.1 jonathan
615 1.1 jonathan if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
616 1.1 jonathan addr_len = RTK_EEADDR_LEN1;
617 1.1 jonathan else
618 1.1 jonathan addr_len = RTK_EEADDR_LEN0;
619 1.1 jonathan
620 1.1 jonathan /*
621 1.1 jonathan * Get station address from the EEPROM.
622 1.1 jonathan */
623 1.1 jonathan for (i = 0; i < 3; i++) {
624 1.1 jonathan val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
625 1.1 jonathan eaddr[(i * 2) + 0] = val & 0xff;
626 1.1 jonathan eaddr[(i * 2) + 1] = val >> 8;
627 1.1 jonathan }
628 1.15 yamt
629 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
630 1.1 jonathan }
631 1.1 jonathan
632 1.1 jonathan aprint_normal("%s: Ethernet address %s\n",
633 1.1 jonathan sc->sc_dev.dv_xname, ether_sprintf(eaddr));
634 1.1 jonathan
635 1.52 tsutsui if (sc->re_ldata.re_tx_desc_cnt >
636 1.52 tsutsui PAGE_SIZE / sizeof(struct re_desc)) {
637 1.52 tsutsui sc->re_ldata.re_tx_desc_cnt =
638 1.52 tsutsui PAGE_SIZE / sizeof(struct re_desc);
639 1.15 yamt }
640 1.15 yamt
641 1.15 yamt aprint_verbose("%s: using %d tx descriptors\n",
642 1.52 tsutsui sc->sc_dev.dv_xname, sc->re_ldata.re_tx_desc_cnt);
643 1.1 jonathan
644 1.5 kanaoka /* Allocate DMA'able memory for the TX ring */
645 1.52 tsutsui if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
646 1.52 tsutsui RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
647 1.52 tsutsui &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
648 1.5 kanaoka aprint_error("%s: can't allocate tx listseg, error = %d\n",
649 1.5 kanaoka sc->sc_dev.dv_xname, error);
650 1.5 kanaoka goto fail_0;
651 1.5 kanaoka }
652 1.5 kanaoka
653 1.5 kanaoka /* Load the map for the TX ring. */
654 1.52 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
655 1.52 tsutsui sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
656 1.52 tsutsui (caddr_t *)&sc->re_ldata.re_tx_list,
657 1.41 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
658 1.5 kanaoka aprint_error("%s: can't map tx list, error = %d\n",
659 1.5 kanaoka sc->sc_dev.dv_xname, error);
660 1.5 kanaoka goto fail_1;
661 1.5 kanaoka }
662 1.52 tsutsui memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
663 1.5 kanaoka
664 1.52 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
665 1.52 tsutsui RE_TX_LIST_SZ(sc), 0, 0,
666 1.52 tsutsui &sc->re_ldata.re_tx_list_map)) != 0) {
667 1.5 kanaoka aprint_error("%s: can't create tx list map, error = %d\n",
668 1.5 kanaoka sc->sc_dev.dv_xname, error);
669 1.5 kanaoka goto fail_2;
670 1.5 kanaoka }
671 1.5 kanaoka
672 1.5 kanaoka
673 1.12 perry if ((error = bus_dmamap_load(sc->sc_dmat,
674 1.52 tsutsui sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
675 1.52 tsutsui RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
676 1.5 kanaoka aprint_error("%s: can't load tx list, error = %d\n",
677 1.5 kanaoka sc->sc_dev.dv_xname, error);
678 1.5 kanaoka goto fail_3;
679 1.5 kanaoka }
680 1.5 kanaoka
681 1.5 kanaoka /* Create DMA maps for TX buffers */
682 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
683 1.13 yamt error = bus_dmamap_create(sc->sc_dmat,
684 1.13 yamt round_page(IP_MAXPACKET),
685 1.52 tsutsui RE_TX_DESC_CNT(sc) - 4, RE_TDESC_CMD_FRAGLEN, 0, 0,
686 1.52 tsutsui &sc->re_ldata.re_txq[i].txq_dmamap);
687 1.5 kanaoka if (error) {
688 1.5 kanaoka aprint_error("%s: can't create DMA map for TX\n",
689 1.5 kanaoka sc->sc_dev.dv_xname);
690 1.5 kanaoka goto fail_4;
691 1.5 kanaoka }
692 1.5 kanaoka }
693 1.5 kanaoka
694 1.5 kanaoka /* Allocate DMA'able memory for the RX ring */
695 1.52 tsutsui if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_RX_LIST_SZ,
696 1.52 tsutsui RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
697 1.52 tsutsui &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
698 1.5 kanaoka aprint_error("%s: can't allocate rx listseg, error = %d\n",
699 1.5 kanaoka sc->sc_dev.dv_xname, error);
700 1.5 kanaoka goto fail_4;
701 1.5 kanaoka }
702 1.5 kanaoka
703 1.5 kanaoka /* Load the map for the RX ring. */
704 1.52 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
705 1.52 tsutsui sc->re_ldata.re_rx_listnseg, RE_RX_LIST_SZ,
706 1.52 tsutsui (caddr_t *)&sc->re_ldata.re_rx_list,
707 1.41 tsutsui BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
708 1.5 kanaoka aprint_error("%s: can't map rx list, error = %d\n",
709 1.5 kanaoka sc->sc_dev.dv_xname, error);
710 1.5 kanaoka goto fail_5;
711 1.5 kanaoka }
712 1.52 tsutsui memset(sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
713 1.5 kanaoka
714 1.52 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat, RE_RX_LIST_SZ, 1,
715 1.52 tsutsui RE_RX_LIST_SZ, 0, 0,
716 1.52 tsutsui &sc->re_ldata.re_rx_list_map)) != 0) {
717 1.5 kanaoka aprint_error("%s: can't create rx list map, error = %d\n",
718 1.5 kanaoka sc->sc_dev.dv_xname, error);
719 1.5 kanaoka goto fail_6;
720 1.5 kanaoka }
721 1.5 kanaoka
722 1.5 kanaoka if ((error = bus_dmamap_load(sc->sc_dmat,
723 1.52 tsutsui sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
724 1.52 tsutsui RE_RX_LIST_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
725 1.5 kanaoka aprint_error("%s: can't load rx list, error = %d\n",
726 1.5 kanaoka sc->sc_dev.dv_xname, error);
727 1.5 kanaoka goto fail_7;
728 1.5 kanaoka }
729 1.5 kanaoka
730 1.5 kanaoka /* Create DMA maps for RX buffers */
731 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
732 1.5 kanaoka error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
733 1.52 tsutsui 0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
734 1.5 kanaoka if (error) {
735 1.5 kanaoka aprint_error("%s: can't create DMA map for RX\n",
736 1.5 kanaoka sc->sc_dev.dv_xname);
737 1.5 kanaoka goto fail_8;
738 1.5 kanaoka }
739 1.1 jonathan }
740 1.1 jonathan
741 1.6 kanaoka /*
742 1.6 kanaoka * Record interface as attached. From here, we should not fail.
743 1.6 kanaoka */
744 1.6 kanaoka sc->sc_flags |= RTK_ATTACHED;
745 1.6 kanaoka
746 1.1 jonathan ifp = &sc->ethercom.ec_if;
747 1.1 jonathan ifp->if_softc = sc;
748 1.1 jonathan strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
749 1.1 jonathan ifp->if_mtu = ETHERMTU;
750 1.1 jonathan ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
751 1.1 jonathan ifp->if_ioctl = re_ioctl;
752 1.23 pavel sc->ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
753 1.23 pavel
754 1.24 blymn /*
755 1.23 pavel * This is a way to disable hw VLAN tagging by default
756 1.23 pavel * (RE_VLAN is undefined), as it is problematic. PR 32643
757 1.23 pavel */
758 1.23 pavel
759 1.23 pavel #ifdef RE_VLAN
760 1.23 pavel sc->ethercom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
761 1.23 pavel #endif
762 1.1 jonathan ifp->if_start = re_start;
763 1.3 kanaoka ifp->if_stop = re_stop;
764 1.19 yamt
765 1.19 yamt /*
766 1.19 yamt * IFCAP_CSUM_IPv4_Tx seems broken for small packets.
767 1.19 yamt */
768 1.19 yamt
769 1.1 jonathan ifp->if_capabilities |=
770 1.19 yamt /* IFCAP_CSUM_IPv4_Tx | */ IFCAP_CSUM_IPv4_Rx |
771 1.18 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
772 1.18 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
773 1.13 yamt IFCAP_TSOv4;
774 1.1 jonathan ifp->if_watchdog = re_watchdog;
775 1.1 jonathan ifp->if_init = re_init;
776 1.1 jonathan if (sc->rtk_type == RTK_8169)
777 1.1 jonathan ifp->if_baudrate = 1000000000;
778 1.1 jonathan else
779 1.1 jonathan ifp->if_baudrate = 100000000;
780 1.52 tsutsui ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
781 1.1 jonathan ifp->if_capenable = ifp->if_capabilities;
782 1.1 jonathan IFQ_SET_READY(&ifp->if_snd);
783 1.1 jonathan
784 1.1 jonathan callout_init(&sc->rtk_tick_ch);
785 1.1 jonathan
786 1.1 jonathan /* Do MII setup */
787 1.1 jonathan sc->mii.mii_ifp = ifp;
788 1.1 jonathan sc->mii.mii_readreg = re_miibus_readreg;
789 1.1 jonathan sc->mii.mii_writereg = re_miibus_writereg;
790 1.1 jonathan sc->mii.mii_statchg = re_miibus_statchg;
791 1.1 jonathan ifmedia_init(&sc->mii.mii_media, IFM_IMASK, re_ifmedia_upd,
792 1.1 jonathan re_ifmedia_sts);
793 1.1 jonathan mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff, MII_PHY_ANY,
794 1.1 jonathan MII_OFFSET_ANY, 0);
795 1.4 kanaoka ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
796 1.1 jonathan
797 1.1 jonathan /*
798 1.1 jonathan * Call MI attach routine.
799 1.1 jonathan */
800 1.1 jonathan if_attach(ifp);
801 1.1 jonathan ether_ifattach(ifp, eaddr);
802 1.1 jonathan
803 1.1 jonathan
804 1.1 jonathan /*
805 1.1 jonathan * Make sure the interface is shutdown during reboot.
806 1.1 jonathan */
807 1.1 jonathan sc->sc_sdhook = shutdownhook_establish(re_shutdown, sc);
808 1.1 jonathan if (sc->sc_sdhook == NULL)
809 1.4 kanaoka aprint_error("%s: WARNING: unable to establish shutdown hook\n",
810 1.1 jonathan sc->sc_dev.dv_xname);
811 1.1 jonathan /*
812 1.1 jonathan * Add a suspend hook to make sure we come back up after a
813 1.1 jonathan * resume.
814 1.1 jonathan */
815 1.26 jmcneill sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
816 1.26 jmcneill re_power, sc);
817 1.1 jonathan if (sc->sc_powerhook == NULL)
818 1.4 kanaoka aprint_error("%s: WARNING: unable to establish power hook\n",
819 1.1 jonathan sc->sc_dev.dv_xname);
820 1.1 jonathan
821 1.1 jonathan
822 1.5 kanaoka return;
823 1.5 kanaoka
824 1.41 tsutsui fail_8:
825 1.5 kanaoka /* Destroy DMA maps for RX buffers. */
826 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++)
827 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
828 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
829 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
830 1.5 kanaoka
831 1.5 kanaoka /* Free DMA'able memory for the RX ring. */
832 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
833 1.41 tsutsui fail_7:
834 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
835 1.41 tsutsui fail_6:
836 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
837 1.52 tsutsui (caddr_t)sc->re_ldata.re_rx_list, RE_RX_LIST_SZ);
838 1.41 tsutsui fail_5:
839 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
840 1.52 tsutsui &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
841 1.5 kanaoka
842 1.41 tsutsui fail_4:
843 1.5 kanaoka /* Destroy DMA maps for TX buffers. */
844 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++)
845 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
846 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
847 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
848 1.5 kanaoka
849 1.5 kanaoka /* Free DMA'able memory for the TX ring. */
850 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
851 1.41 tsutsui fail_3:
852 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
853 1.41 tsutsui fail_2:
854 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
855 1.52 tsutsui (caddr_t)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
856 1.41 tsutsui fail_1:
857 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
858 1.52 tsutsui &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
859 1.41 tsutsui fail_0:
860 1.1 jonathan return;
861 1.1 jonathan }
862 1.1 jonathan
863 1.1 jonathan
864 1.1 jonathan /*
865 1.1 jonathan * re_activate:
866 1.1 jonathan * Handle device activation/deactivation requests.
867 1.1 jonathan */
868 1.1 jonathan int
869 1.1 jonathan re_activate(struct device *self, enum devact act)
870 1.1 jonathan {
871 1.41 tsutsui struct rtk_softc *sc = (void *)self;
872 1.1 jonathan int s, error = 0;
873 1.1 jonathan
874 1.1 jonathan s = splnet();
875 1.1 jonathan switch (act) {
876 1.1 jonathan case DVACT_ACTIVATE:
877 1.1 jonathan error = EOPNOTSUPP;
878 1.1 jonathan break;
879 1.1 jonathan case DVACT_DEACTIVATE:
880 1.1 jonathan mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
881 1.1 jonathan if_deactivate(&sc->ethercom.ec_if);
882 1.1 jonathan break;
883 1.1 jonathan }
884 1.1 jonathan splx(s);
885 1.1 jonathan
886 1.4 kanaoka return error;
887 1.1 jonathan }
888 1.1 jonathan
889 1.1 jonathan /*
890 1.1 jonathan * re_detach:
891 1.1 jonathan * Detach a rtk interface.
892 1.1 jonathan */
893 1.1 jonathan int
894 1.1 jonathan re_detach(struct rtk_softc *sc)
895 1.1 jonathan {
896 1.1 jonathan struct ifnet *ifp = &sc->ethercom.ec_if;
897 1.5 kanaoka int i;
898 1.1 jonathan
899 1.1 jonathan /*
900 1.1 jonathan * Succeed now if there isn't any work to do.
901 1.1 jonathan */
902 1.1 jonathan if ((sc->sc_flags & RTK_ATTACHED) == 0)
903 1.4 kanaoka return 0;
904 1.1 jonathan
905 1.1 jonathan /* Unhook our tick handler. */
906 1.1 jonathan callout_stop(&sc->rtk_tick_ch);
907 1.1 jonathan
908 1.1 jonathan /* Detach all PHYs. */
909 1.1 jonathan mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
910 1.1 jonathan
911 1.1 jonathan /* Delete all remaining media. */
912 1.1 jonathan ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
913 1.1 jonathan
914 1.1 jonathan ether_ifdetach(ifp);
915 1.1 jonathan if_detach(ifp);
916 1.1 jonathan
917 1.5 kanaoka /* Destroy DMA maps for RX buffers. */
918 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++)
919 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
920 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
921 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
922 1.5 kanaoka
923 1.5 kanaoka /* Free DMA'able memory for the RX ring. */
924 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
925 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
926 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
927 1.52 tsutsui (caddr_t)sc->re_ldata.re_rx_list, RE_RX_LIST_SZ);
928 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
929 1.52 tsutsui &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
930 1.5 kanaoka
931 1.5 kanaoka /* Destroy DMA maps for TX buffers. */
932 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++)
933 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
934 1.5 kanaoka bus_dmamap_destroy(sc->sc_dmat,
935 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
936 1.5 kanaoka
937 1.5 kanaoka /* Free DMA'able memory for the TX ring. */
938 1.52 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
939 1.52 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
940 1.5 kanaoka bus_dmamem_unmap(sc->sc_dmat,
941 1.52 tsutsui (caddr_t)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
942 1.5 kanaoka bus_dmamem_free(sc->sc_dmat,
943 1.52 tsutsui &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
944 1.5 kanaoka
945 1.12 perry
946 1.1 jonathan shutdownhook_disestablish(sc->sc_sdhook);
947 1.1 jonathan powerhook_disestablish(sc->sc_powerhook);
948 1.1 jonathan
949 1.4 kanaoka return 0;
950 1.1 jonathan }
951 1.1 jonathan
952 1.1 jonathan /*
953 1.1 jonathan * re_enable:
954 1.1 jonathan * Enable the RTL81X9 chip.
955 1.1 jonathan */
956 1.12 perry static int
957 1.1 jonathan re_enable(struct rtk_softc *sc)
958 1.1 jonathan {
959 1.41 tsutsui
960 1.1 jonathan if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
961 1.1 jonathan if ((*sc->sc_enable)(sc) != 0) {
962 1.4 kanaoka aprint_error("%s: device enable failed\n",
963 1.1 jonathan sc->sc_dev.dv_xname);
964 1.4 kanaoka return EIO;
965 1.1 jonathan }
966 1.1 jonathan sc->sc_flags |= RTK_ENABLED;
967 1.1 jonathan }
968 1.4 kanaoka return 0;
969 1.1 jonathan }
970 1.1 jonathan
971 1.1 jonathan /*
972 1.1 jonathan * re_disable:
973 1.1 jonathan * Disable the RTL81X9 chip.
974 1.1 jonathan */
975 1.12 perry static void
976 1.1 jonathan re_disable(struct rtk_softc *sc)
977 1.1 jonathan {
978 1.1 jonathan
979 1.1 jonathan if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
980 1.1 jonathan (*sc->sc_disable)(sc);
981 1.1 jonathan sc->sc_flags &= ~RTK_ENABLED;
982 1.1 jonathan }
983 1.1 jonathan }
984 1.1 jonathan
985 1.1 jonathan /*
986 1.1 jonathan * re_power:
987 1.1 jonathan * Power management (suspend/resume) hook.
988 1.1 jonathan */
989 1.12 perry void
990 1.1 jonathan re_power(int why, void *arg)
991 1.1 jonathan {
992 1.41 tsutsui struct rtk_softc *sc = (void *)arg;
993 1.1 jonathan struct ifnet *ifp = &sc->ethercom.ec_if;
994 1.1 jonathan int s;
995 1.1 jonathan
996 1.1 jonathan s = splnet();
997 1.1 jonathan switch (why) {
998 1.1 jonathan case PWR_SUSPEND:
999 1.1 jonathan case PWR_STANDBY:
1000 1.3 kanaoka re_stop(ifp, 0);
1001 1.1 jonathan if (sc->sc_power != NULL)
1002 1.1 jonathan (*sc->sc_power)(sc, why);
1003 1.1 jonathan break;
1004 1.1 jonathan case PWR_RESUME:
1005 1.1 jonathan if (ifp->if_flags & IFF_UP) {
1006 1.1 jonathan if (sc->sc_power != NULL)
1007 1.1 jonathan (*sc->sc_power)(sc, why);
1008 1.1 jonathan re_init(ifp);
1009 1.1 jonathan }
1010 1.1 jonathan break;
1011 1.1 jonathan case PWR_SOFTSUSPEND:
1012 1.1 jonathan case PWR_SOFTSTANDBY:
1013 1.1 jonathan case PWR_SOFTRESUME:
1014 1.1 jonathan break;
1015 1.1 jonathan }
1016 1.1 jonathan splx(s);
1017 1.1 jonathan }
1018 1.1 jonathan
1019 1.1 jonathan
1020 1.1 jonathan static int
1021 1.1 jonathan re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
1022 1.1 jonathan {
1023 1.1 jonathan struct mbuf *n = NULL;
1024 1.1 jonathan bus_dmamap_t map;
1025 1.52 tsutsui struct re_desc *d;
1026 1.52 tsutsui struct re_rxsoft *rxs;
1027 1.40 tsutsui uint32_t cmdstat;
1028 1.1 jonathan int error;
1029 1.1 jonathan
1030 1.1 jonathan if (m == NULL) {
1031 1.1 jonathan MGETHDR(n, M_DONTWAIT, MT_DATA);
1032 1.1 jonathan if (n == NULL)
1033 1.4 kanaoka return ENOBUFS;
1034 1.1 jonathan
1035 1.42 tsutsui MCLGET(n, M_DONTWAIT);
1036 1.42 tsutsui if ((n->m_flags & M_EXT) == 0) {
1037 1.42 tsutsui m_freem(n);
1038 1.4 kanaoka return ENOBUFS;
1039 1.1 jonathan }
1040 1.42 tsutsui m = n;
1041 1.1 jonathan } else
1042 1.1 jonathan m->m_data = m->m_ext.ext_buf;
1043 1.1 jonathan
1044 1.1 jonathan /*
1045 1.1 jonathan * Initialize mbuf length fields and fixup
1046 1.1 jonathan * alignment so that the frame payload is
1047 1.1 jonathan * longword aligned.
1048 1.1 jonathan */
1049 1.42 tsutsui m->m_len = m->m_pkthdr.len = MCLBYTES - RTK_ETHER_ALIGN;
1050 1.42 tsutsui m->m_data += RTK_ETHER_ALIGN;
1051 1.1 jonathan
1052 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[idx];
1053 1.50 tsutsui map = rxs->rxs_dmamap;
1054 1.21 yamt error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1055 1.21 yamt BUS_DMA_READ|BUS_DMA_NOWAIT);
1056 1.1 jonathan
1057 1.1 jonathan if (error)
1058 1.1 jonathan goto out;
1059 1.1 jonathan
1060 1.33 tsutsui bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1061 1.33 tsutsui BUS_DMASYNC_PREREAD);
1062 1.33 tsutsui
1063 1.52 tsutsui d = &sc->re_ldata.re_rx_list[idx];
1064 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1065 1.52 tsutsui cmdstat = le32toh(d->re_cmdstat);
1066 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1067 1.52 tsutsui if (cmdstat & RE_RDESC_STAT_OWN) {
1068 1.44 tsutsui aprint_error("%s: tried to map busy RX descriptor\n",
1069 1.32 tsutsui sc->sc_dev.dv_xname);
1070 1.1 jonathan goto out;
1071 1.32 tsutsui }
1072 1.1 jonathan
1073 1.50 tsutsui rxs->rxs_mbuf = m;
1074 1.50 tsutsui
1075 1.1 jonathan cmdstat = map->dm_segs[0].ds_len;
1076 1.52 tsutsui if (idx == (RE_RX_DESC_CNT - 1))
1077 1.52 tsutsui cmdstat |= RE_RDESC_CMD_EOR;
1078 1.52 tsutsui d->re_bufaddr_lo = htole32(RE_ADDR_LO(map->dm_segs[0].ds_addr));
1079 1.52 tsutsui d->re_bufaddr_hi = htole32(RE_ADDR_HI(map->dm_segs[0].ds_addr));
1080 1.52 tsutsui d->re_cmdstat = htole32(cmdstat);
1081 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1082 1.52 tsutsui cmdstat |= RE_RDESC_CMD_OWN;
1083 1.52 tsutsui d->re_cmdstat = htole32(cmdstat);
1084 1.52 tsutsui RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1085 1.1 jonathan
1086 1.1 jonathan return 0;
1087 1.42 tsutsui out:
1088 1.1 jonathan if (n != NULL)
1089 1.1 jonathan m_freem(n);
1090 1.1 jonathan return ENOMEM;
1091 1.1 jonathan }
1092 1.1 jonathan
1093 1.1 jonathan static int
1094 1.1 jonathan re_tx_list_init(struct rtk_softc *sc)
1095 1.1 jonathan {
1096 1.15 yamt int i;
1097 1.15 yamt
1098 1.52 tsutsui memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
1099 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
1100 1.52 tsutsui sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1101 1.15 yamt }
1102 1.1 jonathan
1103 1.1 jonathan bus_dmamap_sync(sc->sc_dmat,
1104 1.52 tsutsui sc->re_ldata.re_tx_list_map, 0,
1105 1.52 tsutsui sc->re_ldata.re_tx_list_map->dm_mapsize,
1106 1.32 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1107 1.52 tsutsui sc->re_ldata.re_txq_prodidx = 0;
1108 1.52 tsutsui sc->re_ldata.re_txq_considx = 0;
1109 1.52 tsutsui sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
1110 1.52 tsutsui sc->re_ldata.re_tx_nextfree = 0;
1111 1.1 jonathan
1112 1.4 kanaoka return 0;
1113 1.1 jonathan }
1114 1.1 jonathan
1115 1.1 jonathan static int
1116 1.1 jonathan re_rx_list_init(struct rtk_softc *sc)
1117 1.1 jonathan {
1118 1.1 jonathan int i;
1119 1.1 jonathan
1120 1.52 tsutsui memset((char *)sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
1121 1.1 jonathan
1122 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
1123 1.1 jonathan if (re_newbuf(sc, i, NULL) == ENOBUFS)
1124 1.4 kanaoka return ENOBUFS;
1125 1.1 jonathan }
1126 1.1 jonathan
1127 1.52 tsutsui sc->re_ldata.re_rx_prodidx = 0;
1128 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1129 1.1 jonathan
1130 1.4 kanaoka return 0;
1131 1.1 jonathan }
1132 1.1 jonathan
1133 1.1 jonathan /*
1134 1.1 jonathan * RX handler for C+ and 8169. For the gigE chips, we support
1135 1.1 jonathan * the reception of jumbo frames that have been fragmented
1136 1.1 jonathan * across multiple 2K mbuf cluster buffers.
1137 1.1 jonathan */
1138 1.1 jonathan static void
1139 1.1 jonathan re_rxeof(struct rtk_softc *sc)
1140 1.1 jonathan {
1141 1.1 jonathan struct mbuf *m;
1142 1.1 jonathan struct ifnet *ifp;
1143 1.1 jonathan int i, total_len;
1144 1.52 tsutsui struct re_desc *cur_rx;
1145 1.52 tsutsui struct re_rxsoft *rxs;
1146 1.40 tsutsui uint32_t rxstat, rxvlan;
1147 1.1 jonathan
1148 1.1 jonathan ifp = &sc->ethercom.ec_if;
1149 1.1 jonathan
1150 1.52 tsutsui for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
1151 1.52 tsutsui cur_rx = &sc->re_ldata.re_rx_list[i];
1152 1.52 tsutsui RE_RXDESCSYNC(sc, i,
1153 1.32 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1154 1.52 tsutsui rxstat = le32toh(cur_rx->re_cmdstat);
1155 1.52 tsutsui RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
1156 1.52 tsutsui if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
1157 1.32 tsutsui break;
1158 1.32 tsutsui }
1159 1.52 tsutsui total_len = rxstat & sc->re_rxlenmask;
1160 1.52 tsutsui rxvlan = le32toh(cur_rx->re_vlanctl);
1161 1.52 tsutsui rxs = &sc->re_ldata.re_rxsoft[i];
1162 1.50 tsutsui m = rxs->rxs_mbuf;
1163 1.1 jonathan
1164 1.1 jonathan /* Invalidate the RX mbuf and unload its map */
1165 1.1 jonathan
1166 1.1 jonathan bus_dmamap_sync(sc->sc_dmat,
1167 1.50 tsutsui rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
1168 1.20 briggs BUS_DMASYNC_POSTREAD);
1169 1.50 tsutsui bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1170 1.1 jonathan
1171 1.52 tsutsui if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
1172 1.52 tsutsui m->m_len = MCLBYTES - RE_ETHER_ALIGN;
1173 1.52 tsutsui if (sc->re_head == NULL)
1174 1.52 tsutsui sc->re_head = sc->re_tail = m;
1175 1.1 jonathan else {
1176 1.1 jonathan m->m_flags &= ~M_PKTHDR;
1177 1.52 tsutsui sc->re_tail->m_next = m;
1178 1.52 tsutsui sc->re_tail = m;
1179 1.1 jonathan }
1180 1.1 jonathan re_newbuf(sc, i, NULL);
1181 1.1 jonathan continue;
1182 1.1 jonathan }
1183 1.1 jonathan
1184 1.1 jonathan /*
1185 1.1 jonathan * NOTE: for the 8139C+, the frame length field
1186 1.1 jonathan * is always 12 bits in size, but for the gigE chips,
1187 1.1 jonathan * it is 13 bits (since the max RX frame length is 16K).
1188 1.1 jonathan * Unfortunately, all 32 bits in the status word
1189 1.1 jonathan * were already used, so to make room for the extra
1190 1.1 jonathan * length bit, RealTek took out the 'frame alignment
1191 1.1 jonathan * error' bit and shifted the other status bits
1192 1.1 jonathan * over one slot. The OWN, EOR, FS and LS bits are
1193 1.1 jonathan * still in the same places. We have already extracted
1194 1.1 jonathan * the frame length and checked the OWN bit, so rather
1195 1.1 jonathan * than using an alternate bit mapping, we shift the
1196 1.1 jonathan * status bits one space to the right so we can evaluate
1197 1.1 jonathan * them using the 8169 status as though it was in the
1198 1.1 jonathan * same format as that of the 8139C+.
1199 1.1 jonathan */
1200 1.1 jonathan if (sc->rtk_type == RTK_8169)
1201 1.1 jonathan rxstat >>= 1;
1202 1.1 jonathan
1203 1.52 tsutsui if ((rxstat & RE_RDESC_STAT_RXERRSUM) != 0) {
1204 1.1 jonathan ifp->if_ierrors++;
1205 1.1 jonathan /*
1206 1.1 jonathan * If this is part of a multi-fragment packet,
1207 1.1 jonathan * discard all the pieces.
1208 1.1 jonathan */
1209 1.52 tsutsui if (sc->re_head != NULL) {
1210 1.52 tsutsui m_freem(sc->re_head);
1211 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1212 1.1 jonathan }
1213 1.1 jonathan re_newbuf(sc, i, m);
1214 1.1 jonathan continue;
1215 1.1 jonathan }
1216 1.1 jonathan
1217 1.1 jonathan /*
1218 1.1 jonathan * If allocating a replacement mbuf fails,
1219 1.1 jonathan * reload the current one.
1220 1.1 jonathan */
1221 1.1 jonathan
1222 1.41 tsutsui if (re_newbuf(sc, i, NULL) != 0) {
1223 1.1 jonathan ifp->if_ierrors++;
1224 1.52 tsutsui if (sc->re_head != NULL) {
1225 1.52 tsutsui m_freem(sc->re_head);
1226 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1227 1.1 jonathan }
1228 1.1 jonathan re_newbuf(sc, i, m);
1229 1.1 jonathan continue;
1230 1.1 jonathan }
1231 1.1 jonathan
1232 1.52 tsutsui if (sc->re_head != NULL) {
1233 1.52 tsutsui m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
1234 1.12 perry /*
1235 1.1 jonathan * Special case: if there's 4 bytes or less
1236 1.1 jonathan * in this buffer, the mbuf can be discarded:
1237 1.1 jonathan * the last 4 bytes is the CRC, which we don't
1238 1.1 jonathan * care about anyway.
1239 1.1 jonathan */
1240 1.1 jonathan if (m->m_len <= ETHER_CRC_LEN) {
1241 1.52 tsutsui sc->re_tail->m_len -=
1242 1.1 jonathan (ETHER_CRC_LEN - m->m_len);
1243 1.1 jonathan m_freem(m);
1244 1.1 jonathan } else {
1245 1.1 jonathan m->m_len -= ETHER_CRC_LEN;
1246 1.1 jonathan m->m_flags &= ~M_PKTHDR;
1247 1.52 tsutsui sc->re_tail->m_next = m;
1248 1.1 jonathan }
1249 1.52 tsutsui m = sc->re_head;
1250 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
1251 1.1 jonathan m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1252 1.1 jonathan } else
1253 1.1 jonathan m->m_pkthdr.len = m->m_len =
1254 1.1 jonathan (total_len - ETHER_CRC_LEN);
1255 1.1 jonathan
1256 1.1 jonathan ifp->if_ipackets++;
1257 1.1 jonathan m->m_pkthdr.rcvif = ifp;
1258 1.1 jonathan
1259 1.1 jonathan /* Do RX checksumming if enabled */
1260 1.1 jonathan
1261 1.18 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) {
1262 1.1 jonathan
1263 1.1 jonathan /* Check IP header checksum */
1264 1.52 tsutsui if (rxstat & RE_RDESC_STAT_PROTOID)
1265 1.1 jonathan m->m_pkthdr.csum_flags |= M_CSUM_IPv4;;
1266 1.52 tsutsui if (rxstat & RE_RDESC_STAT_IPSUMBAD)
1267 1.4 kanaoka m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1268 1.1 jonathan }
1269 1.1 jonathan
1270 1.1 jonathan /* Check TCP/UDP checksum */
1271 1.52 tsutsui if (RE_TCPPKT(rxstat) &&
1272 1.18 yamt (ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx)) {
1273 1.1 jonathan m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1274 1.52 tsutsui if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
1275 1.1 jonathan m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1276 1.1 jonathan }
1277 1.52 tsutsui if (RE_UDPPKT(rxstat) &&
1278 1.18 yamt (ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx)) {
1279 1.1 jonathan m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1280 1.52 tsutsui if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
1281 1.1 jonathan m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1282 1.1 jonathan }
1283 1.1 jonathan
1284 1.23 pavel #ifdef RE_VLAN
1285 1.52 tsutsui if (rxvlan & RE_RDESC_VLANCTL_TAG) {
1286 1.9 jdolecek VLAN_INPUT_TAG(ifp, m,
1287 1.52 tsutsui be16toh(rxvlan & RE_RDESC_VLANCTL_DATA),
1288 1.9 jdolecek continue);
1289 1.1 jonathan }
1290 1.23 pavel #endif
1291 1.1 jonathan #if NBPFILTER > 0
1292 1.1 jonathan if (ifp->if_bpf)
1293 1.1 jonathan bpf_mtap(ifp->if_bpf, m);
1294 1.1 jonathan #endif
1295 1.1 jonathan (*ifp->if_input)(ifp, m);
1296 1.1 jonathan }
1297 1.1 jonathan
1298 1.52 tsutsui sc->re_ldata.re_rx_prodidx = i;
1299 1.1 jonathan }
1300 1.1 jonathan
1301 1.1 jonathan static void
1302 1.1 jonathan re_txeof(struct rtk_softc *sc)
1303 1.1 jonathan {
1304 1.1 jonathan struct ifnet *ifp;
1305 1.1 jonathan int idx;
1306 1.28 yamt boolean_t done = FALSE;
1307 1.1 jonathan
1308 1.1 jonathan ifp = &sc->ethercom.ec_if;
1309 1.52 tsutsui idx = sc->re_ldata.re_txq_considx;
1310 1.1 jonathan
1311 1.37 tsutsui for (;;) {
1312 1.52 tsutsui struct re_txq *txq = &sc->re_ldata.re_txq[idx];
1313 1.17 yamt int descidx;
1314 1.40 tsutsui uint32_t txstat;
1315 1.15 yamt
1316 1.17 yamt if (txq->txq_mbuf == NULL) {
1317 1.52 tsutsui KASSERT(idx == sc->re_ldata.re_txq_prodidx);
1318 1.17 yamt break;
1319 1.17 yamt }
1320 1.15 yamt
1321 1.17 yamt descidx = txq->txq_descidx;
1322 1.52 tsutsui RE_TXDESCSYNC(sc, descidx,
1323 1.32 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1324 1.15 yamt txstat =
1325 1.52 tsutsui le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
1326 1.52 tsutsui RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
1327 1.52 tsutsui KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
1328 1.52 tsutsui if (txstat & RE_TDESC_CMD_OWN) {
1329 1.1 jonathan break;
1330 1.32 tsutsui }
1331 1.1 jonathan
1332 1.52 tsutsui sc->re_ldata.re_tx_free += txq->txq_dmamap->dm_nsegs;
1333 1.52 tsutsui KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
1334 1.32 tsutsui bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
1335 1.32 tsutsui 0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1336 1.15 yamt bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
1337 1.15 yamt m_freem(txq->txq_mbuf);
1338 1.15 yamt txq->txq_mbuf = NULL;
1339 1.15 yamt
1340 1.52 tsutsui if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
1341 1.15 yamt ifp->if_collisions++;
1342 1.52 tsutsui if (txstat & RE_TDESC_STAT_TXERRSUM)
1343 1.15 yamt ifp->if_oerrors++;
1344 1.15 yamt else
1345 1.15 yamt ifp->if_opackets++;
1346 1.1 jonathan
1347 1.52 tsutsui idx = RE_NEXT_TXQ(sc, idx);
1348 1.28 yamt done = TRUE;
1349 1.1 jonathan }
1350 1.1 jonathan
1351 1.1 jonathan /* No changes made to the TX ring, so no flush needed */
1352 1.1 jonathan
1353 1.28 yamt if (done) {
1354 1.52 tsutsui sc->re_ldata.re_txq_considx = idx;
1355 1.1 jonathan ifp->if_flags &= ~IFF_OACTIVE;
1356 1.1 jonathan ifp->if_timer = 0;
1357 1.1 jonathan }
1358 1.1 jonathan
1359 1.1 jonathan /*
1360 1.1 jonathan * If not all descriptors have been released reaped yet,
1361 1.1 jonathan * reload the timer so that we will eventually get another
1362 1.1 jonathan * interrupt that will cause us to re-enter this routine.
1363 1.1 jonathan * This is done in case the transmitter has gone idle.
1364 1.1 jonathan */
1365 1.52 tsutsui if (sc->re_ldata.re_tx_free != RE_TX_DESC_CNT(sc))
1366 1.4 kanaoka CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1367 1.1 jonathan }
1368 1.1 jonathan
1369 1.1 jonathan /*
1370 1.1 jonathan * Stop all chip I/O so that the kernel's probe routines don't
1371 1.1 jonathan * get confused by errant DMAs when rebooting.
1372 1.1 jonathan */
1373 1.1 jonathan static void
1374 1.1 jonathan re_shutdown(void *vsc)
1375 1.1 jonathan
1376 1.1 jonathan {
1377 1.41 tsutsui struct rtk_softc *sc = vsc;
1378 1.1 jonathan
1379 1.3 kanaoka re_stop(&sc->ethercom.ec_if, 0);
1380 1.1 jonathan }
1381 1.1 jonathan
1382 1.1 jonathan
1383 1.1 jonathan static void
1384 1.1 jonathan re_tick(void *xsc)
1385 1.1 jonathan {
1386 1.1 jonathan struct rtk_softc *sc = xsc;
1387 1.1 jonathan int s;
1388 1.1 jonathan
1389 1.1 jonathan /*XXX: just return for 8169S/8110S with rev 2 or newer phy */
1390 1.1 jonathan s = splnet();
1391 1.1 jonathan
1392 1.1 jonathan mii_tick(&sc->mii);
1393 1.1 jonathan splx(s);
1394 1.1 jonathan
1395 1.1 jonathan callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1396 1.1 jonathan }
1397 1.1 jonathan
1398 1.1 jonathan #ifdef DEVICE_POLLING
1399 1.1 jonathan static void
1400 1.1 jonathan re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1401 1.1 jonathan {
1402 1.1 jonathan struct rtk_softc *sc = ifp->if_softc;
1403 1.1 jonathan
1404 1.1 jonathan RTK_LOCK(sc);
1405 1.41 tsutsui if ((ifp->if_capenable & IFCAP_POLLING) == 0) {
1406 1.1 jonathan ether_poll_deregister(ifp);
1407 1.1 jonathan cmd = POLL_DEREGISTER;
1408 1.1 jonathan }
1409 1.1 jonathan if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */
1410 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
1411 1.1 jonathan goto done;
1412 1.1 jonathan }
1413 1.1 jonathan
1414 1.1 jonathan sc->rxcycles = count;
1415 1.1 jonathan re_rxeof(sc);
1416 1.1 jonathan re_txeof(sc);
1417 1.1 jonathan
1418 1.25 rpaulo if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1419 1.1 jonathan (*ifp->if_start)(ifp);
1420 1.1 jonathan
1421 1.1 jonathan if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1422 1.40 tsutsui uint16_t status;
1423 1.1 jonathan
1424 1.1 jonathan status = CSR_READ_2(sc, RTK_ISR);
1425 1.1 jonathan if (status == 0xffff)
1426 1.1 jonathan goto done;
1427 1.1 jonathan if (status)
1428 1.1 jonathan CSR_WRITE_2(sc, RTK_ISR, status);
1429 1.1 jonathan
1430 1.1 jonathan /*
1431 1.1 jonathan * XXX check behaviour on receiver stalls.
1432 1.1 jonathan */
1433 1.1 jonathan
1434 1.1 jonathan if (status & RTK_ISR_SYSTEM_ERR) {
1435 1.1 jonathan re_reset(sc);
1436 1.1 jonathan re_init(sc);
1437 1.1 jonathan }
1438 1.1 jonathan }
1439 1.41 tsutsui done:
1440 1.1 jonathan RTK_UNLOCK(sc);
1441 1.1 jonathan }
1442 1.1 jonathan #endif /* DEVICE_POLLING */
1443 1.1 jonathan
1444 1.1 jonathan int
1445 1.1 jonathan re_intr(void *arg)
1446 1.1 jonathan {
1447 1.1 jonathan struct rtk_softc *sc = arg;
1448 1.1 jonathan struct ifnet *ifp;
1449 1.40 tsutsui uint16_t status;
1450 1.1 jonathan int handled = 0;
1451 1.1 jonathan
1452 1.1 jonathan ifp = &sc->ethercom.ec_if;
1453 1.1 jonathan
1454 1.41 tsutsui if ((ifp->if_flags & IFF_UP) == 0)
1455 1.1 jonathan return 0;
1456 1.1 jonathan
1457 1.1 jonathan #ifdef DEVICE_POLLING
1458 1.4 kanaoka if (ifp->if_flags & IFF_POLLING)
1459 1.1 jonathan goto done;
1460 1.1 jonathan if ((ifp->if_capenable & IFCAP_POLLING) &&
1461 1.1 jonathan ether_poll_register(re_poll, ifp)) { /* ok, disable interrupts */
1462 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1463 1.1 jonathan re_poll(ifp, 0, 1);
1464 1.1 jonathan goto done;
1465 1.1 jonathan }
1466 1.1 jonathan #endif /* DEVICE_POLLING */
1467 1.1 jonathan
1468 1.1 jonathan for (;;) {
1469 1.1 jonathan
1470 1.1 jonathan status = CSR_READ_2(sc, RTK_ISR);
1471 1.1 jonathan /* If the card has gone away the read returns 0xffff. */
1472 1.1 jonathan if (status == 0xffff)
1473 1.1 jonathan break;
1474 1.1 jonathan if (status) {
1475 1.1 jonathan handled = 1;
1476 1.1 jonathan CSR_WRITE_2(sc, RTK_ISR, status);
1477 1.1 jonathan }
1478 1.1 jonathan
1479 1.1 jonathan if ((status & RTK_INTRS_CPLUS) == 0)
1480 1.1 jonathan break;
1481 1.1 jonathan
1482 1.8 jdolecek if ((status & RTK_ISR_RX_OK) ||
1483 1.8 jdolecek (status & RTK_ISR_RX_ERR))
1484 1.1 jonathan re_rxeof(sc);
1485 1.1 jonathan
1486 1.1 jonathan if ((status & RTK_ISR_TIMEOUT_EXPIRED) ||
1487 1.1 jonathan (status & RTK_ISR_TX_ERR) ||
1488 1.1 jonathan (status & RTK_ISR_TX_DESC_UNAVAIL))
1489 1.1 jonathan re_txeof(sc);
1490 1.1 jonathan
1491 1.1 jonathan if (status & RTK_ISR_SYSTEM_ERR) {
1492 1.1 jonathan re_reset(sc);
1493 1.1 jonathan re_init(ifp);
1494 1.1 jonathan }
1495 1.1 jonathan
1496 1.1 jonathan if (status & RTK_ISR_LINKCHG) {
1497 1.1 jonathan callout_stop(&sc->rtk_tick_ch);
1498 1.1 jonathan re_tick(sc);
1499 1.1 jonathan }
1500 1.1 jonathan }
1501 1.1 jonathan
1502 1.4 kanaoka if (ifp->if_flags & IFF_UP) /* kludge for interrupt during re_init() */
1503 1.25 rpaulo if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1504 1.4 kanaoka (*ifp->if_start)(ifp);
1505 1.1 jonathan
1506 1.1 jonathan #ifdef DEVICE_POLLING
1507 1.41 tsutsui done:
1508 1.1 jonathan #endif
1509 1.1 jonathan
1510 1.1 jonathan return handled;
1511 1.1 jonathan }
1512 1.1 jonathan
1513 1.1 jonathan static int
1514 1.13 yamt re_encap(struct rtk_softc *sc, struct mbuf *m, int *idx)
1515 1.1 jonathan {
1516 1.1 jonathan bus_dmamap_t map;
1517 1.46 tsutsui int error, seg, uidx, startidx, curidx, lastidx;
1518 1.23 pavel #ifdef RE_VLAN
1519 1.1 jonathan struct m_tag *mtag;
1520 1.23 pavel #endif
1521 1.52 tsutsui struct re_desc *d;
1522 1.52 tsutsui uint32_t cmdstat, re_flags;
1523 1.52 tsutsui struct re_txq *txq;
1524 1.1 jonathan
1525 1.52 tsutsui if (sc->re_ldata.re_tx_free <= 4) {
1526 1.4 kanaoka return EFBIG;
1527 1.17 yamt }
1528 1.1 jonathan
1529 1.1 jonathan /*
1530 1.1 jonathan * Set up checksum offload. Note: checksum offload bits must
1531 1.1 jonathan * appear in all descriptors of a multi-descriptor transmit
1532 1.1 jonathan * attempt. (This is according to testing done with an 8169
1533 1.1 jonathan * chip. I'm not sure if this is a requirement or a bug.)
1534 1.1 jonathan */
1535 1.1 jonathan
1536 1.13 yamt if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
1537 1.40 tsutsui uint32_t segsz = m->m_pkthdr.segsz;
1538 1.1 jonathan
1539 1.52 tsutsui re_flags = RE_TDESC_CMD_LGSEND |
1540 1.52 tsutsui (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
1541 1.13 yamt } else {
1542 1.16 yamt
1543 1.16 yamt /*
1544 1.52 tsutsui * set RE_TDESC_CMD_IPCSUM if any checksum offloading
1545 1.52 tsutsui * is requested. otherwise, RE_TDESC_CMD_TCPCSUM/
1546 1.52 tsutsui * RE_TDESC_CMD_UDPCSUM doesn't make effects.
1547 1.16 yamt */
1548 1.16 yamt
1549 1.52 tsutsui re_flags = 0;
1550 1.16 yamt if ((m->m_pkthdr.csum_flags &
1551 1.16 yamt (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) != 0) {
1552 1.52 tsutsui re_flags |= RE_TDESC_CMD_IPCSUM;
1553 1.16 yamt if (m->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
1554 1.52 tsutsui re_flags |= RE_TDESC_CMD_TCPCSUM;
1555 1.16 yamt } else if (m->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
1556 1.52 tsutsui re_flags |= RE_TDESC_CMD_UDPCSUM;
1557 1.16 yamt }
1558 1.16 yamt }
1559 1.13 yamt }
1560 1.1 jonathan
1561 1.52 tsutsui txq = &sc->re_ldata.re_txq[*idx];
1562 1.15 yamt map = txq->txq_dmamap;
1563 1.21 yamt error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1564 1.21 yamt BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1565 1.1 jonathan
1566 1.1 jonathan if (error) {
1567 1.13 yamt /* XXX try to defrag if EFBIG? */
1568 1.13 yamt
1569 1.4 kanaoka aprint_error("%s: can't map mbuf (error %d)\n",
1570 1.1 jonathan sc->sc_dev.dv_xname, error);
1571 1.13 yamt
1572 1.14 yamt return error;
1573 1.1 jonathan }
1574 1.1 jonathan
1575 1.52 tsutsui if (map->dm_nsegs > sc->re_ldata.re_tx_free - 4) {
1576 1.14 yamt error = EFBIG;
1577 1.13 yamt goto fail_unload;
1578 1.13 yamt }
1579 1.20 briggs
1580 1.20 briggs /*
1581 1.20 briggs * Make sure that the caches are synchronized before we
1582 1.20 briggs * ask the chip to start DMA for the packet data.
1583 1.20 briggs */
1584 1.20 briggs bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1585 1.41 tsutsui BUS_DMASYNC_PREWRITE);
1586 1.20 briggs
1587 1.1 jonathan /*
1588 1.1 jonathan * Map the segment array into descriptors. Note that we set the
1589 1.1 jonathan * start-of-frame and end-of-frame markers for either TX or RX, but
1590 1.1 jonathan * they really only have meaning in the TX case. (In the RX case,
1591 1.1 jonathan * it's the chip that tells us where packets begin and end.)
1592 1.1 jonathan * We also keep track of the end of the ring and set the
1593 1.1 jonathan * end-of-ring bits as needed, and we set the ownership bits
1594 1.1 jonathan * in all except the very first descriptor. (The caller will
1595 1.1 jonathan * set this descriptor later when it start transmission or
1596 1.1 jonathan * reception.)
1597 1.1 jonathan */
1598 1.52 tsutsui curidx = startidx = sc->re_ldata.re_tx_nextfree;
1599 1.45 tsutsui lastidx = -1;
1600 1.47 tsutsui for (seg = 0; seg < map->dm_nsegs;
1601 1.52 tsutsui seg++, curidx = RE_NEXT_TX_DESC(sc, curidx)) {
1602 1.52 tsutsui d = &sc->re_ldata.re_tx_list[curidx];
1603 1.52 tsutsui RE_TXDESCSYNC(sc, curidx,
1604 1.32 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1605 1.52 tsutsui cmdstat = le32toh(d->re_cmdstat);
1606 1.52 tsutsui RE_TXDESCSYNC(sc, curidx, BUS_DMASYNC_PREREAD);
1607 1.52 tsutsui if (cmdstat & RE_TDESC_STAT_OWN) {
1608 1.44 tsutsui aprint_error("%s: tried to map busy TX descriptor\n",
1609 1.32 tsutsui sc->sc_dev.dv_xname);
1610 1.46 tsutsui for (; seg > 0; seg--) {
1611 1.52 tsutsui uidx = (curidx + RE_TX_DESC_CNT(sc) - seg) %
1612 1.52 tsutsui RE_TX_DESC_CNT(sc);
1613 1.52 tsutsui sc->re_ldata.re_tx_list[uidx].re_cmdstat = 0;
1614 1.52 tsutsui RE_TXDESCSYNC(sc, uidx,
1615 1.32 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1616 1.13 yamt }
1617 1.13 yamt error = ENOBUFS;
1618 1.13 yamt goto fail_unload;
1619 1.13 yamt }
1620 1.1 jonathan
1621 1.46 tsutsui cmdstat = map->dm_segs[seg].ds_len;
1622 1.46 tsutsui if (seg == 0)
1623 1.52 tsutsui cmdstat |= RE_TDESC_CMD_SOF;
1624 1.1 jonathan else
1625 1.52 tsutsui cmdstat |= RE_TDESC_CMD_OWN;
1626 1.46 tsutsui if (seg == map->dm_nsegs - 1) {
1627 1.52 tsutsui cmdstat |= RE_TDESC_CMD_EOF;
1628 1.45 tsutsui lastidx = curidx;
1629 1.45 tsutsui }
1630 1.52 tsutsui if (curidx == (RE_TX_DESC_CNT(sc) - 1))
1631 1.52 tsutsui cmdstat |= RE_TDESC_CMD_EOR;
1632 1.52 tsutsui d->re_cmdstat = htole32(cmdstat | re_flags);
1633 1.52 tsutsui d->re_bufaddr_lo =
1634 1.52 tsutsui htole32(RE_ADDR_LO(map->dm_segs[seg].ds_addr));
1635 1.52 tsutsui d->re_bufaddr_hi =
1636 1.52 tsutsui htole32(RE_ADDR_HI(map->dm_segs[seg].ds_addr));
1637 1.52 tsutsui RE_TXDESCSYNC(sc, curidx,
1638 1.32 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1639 1.1 jonathan }
1640 1.45 tsutsui KASSERT(lastidx != -1);
1641 1.1 jonathan
1642 1.1 jonathan /*
1643 1.1 jonathan * Set up hardware VLAN tagging. Note: vlan tag info must
1644 1.1 jonathan * appear in the first descriptor of a multi-descriptor
1645 1.1 jonathan * transmission attempt.
1646 1.1 jonathan */
1647 1.1 jonathan
1648 1.23 pavel #ifdef RE_VLAN
1649 1.13 yamt if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m)) != NULL) {
1650 1.52 tsutsui sc->re_ldata.re_tx_list[startidx].re_vlanctl =
1651 1.9 jdolecek htole32(htons(VLAN_TAG_VALUE(mtag)) |
1652 1.52 tsutsui RE_TDESC_VLANCTL_TAG);
1653 1.9 jdolecek }
1654 1.23 pavel #endif
1655 1.1 jonathan
1656 1.1 jonathan /* Transfer ownership of packet to the chip. */
1657 1.1 jonathan
1658 1.52 tsutsui sc->re_ldata.re_tx_list[startidx].re_cmdstat |=
1659 1.52 tsutsui htole32(RE_TDESC_CMD_OWN);
1660 1.52 tsutsui RE_TXDESCSYNC(sc, startidx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1661 1.1 jonathan
1662 1.45 tsutsui /* update info of TX queue and descriptors */
1663 1.45 tsutsui txq->txq_mbuf = m;
1664 1.45 tsutsui txq->txq_descidx = lastidx;
1665 1.45 tsutsui
1666 1.52 tsutsui sc->re_ldata.re_tx_free -= map->dm_nsegs;
1667 1.52 tsutsui sc->re_ldata.re_tx_nextfree = curidx;
1668 1.45 tsutsui
1669 1.52 tsutsui *idx = RE_NEXT_TXQ(sc, *idx);
1670 1.1 jonathan
1671 1.1 jonathan return 0;
1672 1.13 yamt
1673 1.41 tsutsui fail_unload:
1674 1.13 yamt bus_dmamap_unload(sc->sc_dmat, map);
1675 1.13 yamt
1676 1.13 yamt return error;
1677 1.1 jonathan }
1678 1.1 jonathan
1679 1.1 jonathan /*
1680 1.1 jonathan * Main transmit routine for C+ and gigE NICs.
1681 1.1 jonathan */
1682 1.1 jonathan
1683 1.1 jonathan static void
1684 1.1 jonathan re_start(struct ifnet *ifp)
1685 1.1 jonathan {
1686 1.1 jonathan struct rtk_softc *sc;
1687 1.1 jonathan int idx;
1688 1.29 yamt boolean_t done = FALSE;
1689 1.1 jonathan
1690 1.1 jonathan sc = ifp->if_softc;
1691 1.1 jonathan
1692 1.52 tsutsui idx = sc->re_ldata.re_txq_prodidx;
1693 1.37 tsutsui for (;;) {
1694 1.17 yamt struct mbuf *m;
1695 1.13 yamt int error;
1696 1.13 yamt
1697 1.17 yamt IFQ_POLL(&ifp->if_snd, m);
1698 1.17 yamt if (m == NULL)
1699 1.1 jonathan break;
1700 1.1 jonathan
1701 1.52 tsutsui if (sc->re_ldata.re_txq[idx].txq_mbuf != NULL) {
1702 1.52 tsutsui KASSERT(idx == sc->re_ldata.re_txq_considx);
1703 1.17 yamt ifp->if_flags |= IFF_OACTIVE;
1704 1.17 yamt break;
1705 1.17 yamt }
1706 1.17 yamt
1707 1.17 yamt error = re_encap(sc, m, &idx);
1708 1.14 yamt if (error == EFBIG &&
1709 1.52 tsutsui sc->re_ldata.re_tx_free == RE_TX_DESC_CNT(sc)) {
1710 1.17 yamt IFQ_DEQUEUE(&ifp->if_snd, m);
1711 1.17 yamt m_freem(m);
1712 1.13 yamt ifp->if_oerrors++;
1713 1.13 yamt continue;
1714 1.13 yamt }
1715 1.13 yamt if (error) {
1716 1.1 jonathan ifp->if_flags |= IFF_OACTIVE;
1717 1.1 jonathan break;
1718 1.1 jonathan }
1719 1.17 yamt
1720 1.17 yamt IFQ_DEQUEUE(&ifp->if_snd, m);
1721 1.17 yamt
1722 1.1 jonathan #if NBPFILTER > 0
1723 1.1 jonathan /*
1724 1.1 jonathan * If there's a BPF listener, bounce a copy of this frame
1725 1.1 jonathan * to him.
1726 1.1 jonathan */
1727 1.1 jonathan if (ifp->if_bpf)
1728 1.17 yamt bpf_mtap(ifp->if_bpf, m);
1729 1.1 jonathan #endif
1730 1.29 yamt
1731 1.29 yamt done = TRUE;
1732 1.1 jonathan }
1733 1.1 jonathan
1734 1.29 yamt if (!done) {
1735 1.17 yamt return;
1736 1.17 yamt }
1737 1.52 tsutsui sc->re_ldata.re_txq_prodidx = idx;
1738 1.17 yamt
1739 1.1 jonathan /*
1740 1.1 jonathan * RealTek put the TX poll request register in a different
1741 1.1 jonathan * location on the 8169 gigE chip. I don't know why.
1742 1.1 jonathan */
1743 1.1 jonathan
1744 1.1 jonathan if (sc->rtk_type == RTK_8169)
1745 1.1 jonathan CSR_WRITE_2(sc, RTK_GTXSTART, RTK_TXSTART_START);
1746 1.1 jonathan else
1747 1.43 tsutsui CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
1748 1.1 jonathan
1749 1.1 jonathan /*
1750 1.1 jonathan * Use the countdown timer for interrupt moderation.
1751 1.1 jonathan * 'TX done' interrupts are disabled. Instead, we reset the
1752 1.1 jonathan * countdown timer, which will begin counting until it hits
1753 1.1 jonathan * the value in the TIMERINT register, and then trigger an
1754 1.1 jonathan * interrupt. Each time we write to the TIMERCNT register,
1755 1.1 jonathan * the timer count is reset to 0.
1756 1.1 jonathan */
1757 1.1 jonathan CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1758 1.1 jonathan
1759 1.1 jonathan /*
1760 1.1 jonathan * Set a timeout in case the chip goes out to lunch.
1761 1.1 jonathan */
1762 1.1 jonathan ifp->if_timer = 5;
1763 1.1 jonathan }
1764 1.1 jonathan
1765 1.1 jonathan static int
1766 1.1 jonathan re_init(struct ifnet *ifp)
1767 1.1 jonathan {
1768 1.1 jonathan struct rtk_softc *sc = ifp->if_softc;
1769 1.49 tsutsui uint8_t *enaddr;
1770 1.40 tsutsui uint32_t rxcfg = 0;
1771 1.40 tsutsui uint32_t reg;
1772 1.1 jonathan int error;
1773 1.12 perry
1774 1.1 jonathan if ((error = re_enable(sc)) != 0)
1775 1.1 jonathan goto out;
1776 1.1 jonathan
1777 1.1 jonathan /*
1778 1.1 jonathan * Cancel pending I/O and free all RX/TX buffers.
1779 1.1 jonathan */
1780 1.3 kanaoka re_stop(ifp, 0);
1781 1.1 jonathan
1782 1.1 jonathan /*
1783 1.1 jonathan * Enable C+ RX and TX mode, as well as VLAN stripping and
1784 1.1 jonathan * RX checksum offload. We must configure the C+ register
1785 1.1 jonathan * before all others.
1786 1.1 jonathan */
1787 1.1 jonathan reg = 0;
1788 1.1 jonathan
1789 1.1 jonathan /*
1790 1.1 jonathan * XXX: Realtek docs say bits 0 and 1 are reserved, for 8169S/8110S.
1791 1.1 jonathan * FreeBSD drivers set these bits anyway (for 8139C+?).
1792 1.1 jonathan * So far, it works.
1793 1.1 jonathan */
1794 1.1 jonathan
1795 1.1 jonathan /*
1796 1.1 jonathan * XXX: For 8169 and 8196S revs below 2, set bit 14.
1797 1.1 jonathan * For 8169S/8110S rev 2 and above, do not set bit 14.
1798 1.1 jonathan */
1799 1.1 jonathan if (sc->rtk_type == RTK_8169 && sc->sc_rev == 1)
1800 1.4 kanaoka reg |= (0x1 << 14) | RTK_CPLUSCMD_PCI_MRW;;
1801 1.1 jonathan
1802 1.4 kanaoka if (1) {/* not for 8169S ? */
1803 1.24 blymn reg |=
1804 1.23 pavel #ifdef RE_VLAN
1805 1.23 pavel RTK_CPLUSCMD_VLANSTRIP |
1806 1.23 pavel #endif
1807 1.4 kanaoka (ifp->if_capenable &
1808 1.18 yamt (IFCAP_CSUM_IPv4_Rx | IFCAP_CSUM_TCPv4_Rx |
1809 1.18 yamt IFCAP_CSUM_UDPv4_Rx) ?
1810 1.4 kanaoka RTK_CPLUSCMD_RXCSUM_ENB : 0);
1811 1.4 kanaoka }
1812 1.12 perry
1813 1.1 jonathan CSR_WRITE_2(sc, RTK_CPLUS_CMD,
1814 1.4 kanaoka reg | RTK_CPLUSCMD_RXENB | RTK_CPLUSCMD_TXENB);
1815 1.1 jonathan
1816 1.1 jonathan /* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
1817 1.1 jonathan if (sc->rtk_type == RTK_8169)
1818 1.1 jonathan CSR_WRITE_2(sc, RTK_CPLUS_CMD+0x2, 0x0000);
1819 1.1 jonathan
1820 1.1 jonathan DELAY(10000);
1821 1.1 jonathan
1822 1.1 jonathan /*
1823 1.1 jonathan * Init our MAC address. Even though the chipset
1824 1.1 jonathan * documentation doesn't mention it, we need to enter "Config
1825 1.1 jonathan * register write enable" mode to modify the ID registers.
1826 1.1 jonathan */
1827 1.1 jonathan CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
1828 1.49 tsutsui enaddr = LLADDR(ifp->if_sadl);
1829 1.49 tsutsui reg = enaddr[0] | (enaddr[1] << 8) |
1830 1.49 tsutsui (enaddr[2] << 16) | (enaddr[3] << 24);
1831 1.49 tsutsui CSR_WRITE_4(sc, RTK_IDR0, reg);
1832 1.49 tsutsui reg = enaddr[4] | (enaddr[5] << 8);
1833 1.49 tsutsui CSR_WRITE_4(sc, RTK_IDR4, reg);
1834 1.1 jonathan CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
1835 1.1 jonathan
1836 1.1 jonathan /*
1837 1.1 jonathan * For C+ mode, initialize the RX descriptors and mbufs.
1838 1.1 jonathan */
1839 1.1 jonathan re_rx_list_init(sc);
1840 1.1 jonathan re_tx_list_init(sc);
1841 1.1 jonathan
1842 1.1 jonathan /*
1843 1.1 jonathan * Enable transmit and receive.
1844 1.1 jonathan */
1845 1.4 kanaoka CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1846 1.1 jonathan
1847 1.1 jonathan /*
1848 1.1 jonathan * Set the initial TX and RX configuration.
1849 1.1 jonathan */
1850 1.52 tsutsui if (sc->re_testmode) {
1851 1.1 jonathan if (sc->rtk_type == RTK_8169)
1852 1.1 jonathan CSR_WRITE_4(sc, RTK_TXCFG,
1853 1.4 kanaoka RTK_TXCFG_CONFIG | RTK_LOOPTEST_ON);
1854 1.1 jonathan else
1855 1.1 jonathan CSR_WRITE_4(sc, RTK_TXCFG,
1856 1.4 kanaoka RTK_TXCFG_CONFIG | RTK_LOOPTEST_ON_CPLUS);
1857 1.1 jonathan } else
1858 1.1 jonathan CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1859 1.1 jonathan CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1860 1.1 jonathan
1861 1.1 jonathan /* Set the individual bit to receive frames for this host only. */
1862 1.1 jonathan rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1863 1.1 jonathan rxcfg |= RTK_RXCFG_RX_INDIV;
1864 1.1 jonathan
1865 1.1 jonathan /* If we want promiscuous mode, set the allframes bit. */
1866 1.8 jdolecek if (ifp->if_flags & IFF_PROMISC)
1867 1.1 jonathan rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1868 1.8 jdolecek else
1869 1.1 jonathan rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1870 1.8 jdolecek CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1871 1.1 jonathan
1872 1.1 jonathan /*
1873 1.1 jonathan * Set capture broadcast bit to capture broadcast frames.
1874 1.1 jonathan */
1875 1.8 jdolecek if (ifp->if_flags & IFF_BROADCAST)
1876 1.1 jonathan rxcfg |= RTK_RXCFG_RX_BROAD;
1877 1.8 jdolecek else
1878 1.1 jonathan rxcfg &= ~RTK_RXCFG_RX_BROAD;
1879 1.8 jdolecek CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1880 1.1 jonathan
1881 1.1 jonathan /*
1882 1.1 jonathan * Program the multicast filter, if necessary.
1883 1.1 jonathan */
1884 1.1 jonathan rtk_setmulti(sc);
1885 1.1 jonathan
1886 1.1 jonathan #ifdef DEVICE_POLLING
1887 1.1 jonathan /*
1888 1.1 jonathan * Disable interrupts if we are polling.
1889 1.1 jonathan */
1890 1.1 jonathan if (ifp->if_flags & IFF_POLLING)
1891 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0);
1892 1.1 jonathan else /* otherwise ... */
1893 1.1 jonathan #endif /* DEVICE_POLLING */
1894 1.1 jonathan /*
1895 1.1 jonathan * Enable interrupts.
1896 1.1 jonathan */
1897 1.52 tsutsui if (sc->re_testmode)
1898 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0);
1899 1.1 jonathan else
1900 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
1901 1.1 jonathan
1902 1.1 jonathan /* Start RX/TX process. */
1903 1.1 jonathan CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1904 1.1 jonathan #ifdef notdef
1905 1.1 jonathan /* Enable receiver and transmitter. */
1906 1.4 kanaoka CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1907 1.1 jonathan #endif
1908 1.1 jonathan /*
1909 1.1 jonathan * Load the addresses of the RX and TX lists into the chip.
1910 1.1 jonathan */
1911 1.1 jonathan
1912 1.1 jonathan CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
1913 1.52 tsutsui RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1914 1.1 jonathan CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
1915 1.52 tsutsui RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1916 1.1 jonathan
1917 1.1 jonathan CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
1918 1.52 tsutsui RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1919 1.1 jonathan CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
1920 1.52 tsutsui RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1921 1.1 jonathan
1922 1.1 jonathan CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
1923 1.1 jonathan
1924 1.1 jonathan /*
1925 1.1 jonathan * Initialize the timer interrupt register so that
1926 1.1 jonathan * a timer interrupt will be generated once the timer
1927 1.1 jonathan * reaches a certain number of ticks. The timer is
1928 1.1 jonathan * reloaded on each transmit. This gives us TX interrupt
1929 1.1 jonathan * moderation, which dramatically improves TX frame rate.
1930 1.1 jonathan */
1931 1.1 jonathan
1932 1.1 jonathan if (sc->rtk_type == RTK_8169)
1933 1.1 jonathan CSR_WRITE_4(sc, RTK_TIMERINT_8169, 0x800);
1934 1.1 jonathan else
1935 1.1 jonathan CSR_WRITE_4(sc, RTK_TIMERINT, 0x400);
1936 1.1 jonathan
1937 1.1 jonathan /*
1938 1.1 jonathan * For 8169 gigE NICs, set the max allowed RX packet
1939 1.1 jonathan * size so we can receive jumbo frames.
1940 1.1 jonathan */
1941 1.1 jonathan if (sc->rtk_type == RTK_8169)
1942 1.1 jonathan CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
1943 1.1 jonathan
1944 1.52 tsutsui if (sc->re_testmode)
1945 1.1 jonathan return 0;
1946 1.1 jonathan
1947 1.1 jonathan mii_mediachg(&sc->mii);
1948 1.1 jonathan
1949 1.4 kanaoka CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD | RTK_CFG1_FULLDUPLEX);
1950 1.1 jonathan
1951 1.1 jonathan ifp->if_flags |= IFF_RUNNING;
1952 1.1 jonathan ifp->if_flags &= ~IFF_OACTIVE;
1953 1.1 jonathan
1954 1.1 jonathan callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1955 1.1 jonathan
1956 1.41 tsutsui out:
1957 1.1 jonathan if (error) {
1958 1.4 kanaoka ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1959 1.1 jonathan ifp->if_timer = 0;
1960 1.4 kanaoka aprint_error("%s: interface not running\n",
1961 1.4 kanaoka sc->sc_dev.dv_xname);
1962 1.1 jonathan }
1963 1.12 perry
1964 1.1 jonathan return error;
1965 1.1 jonathan }
1966 1.1 jonathan
1967 1.1 jonathan /*
1968 1.1 jonathan * Set media options.
1969 1.1 jonathan */
1970 1.1 jonathan static int
1971 1.1 jonathan re_ifmedia_upd(struct ifnet *ifp)
1972 1.1 jonathan {
1973 1.1 jonathan struct rtk_softc *sc;
1974 1.1 jonathan
1975 1.1 jonathan sc = ifp->if_softc;
1976 1.1 jonathan
1977 1.4 kanaoka return mii_mediachg(&sc->mii);
1978 1.1 jonathan }
1979 1.1 jonathan
1980 1.1 jonathan /*
1981 1.1 jonathan * Report current media status.
1982 1.1 jonathan */
1983 1.1 jonathan static void
1984 1.1 jonathan re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1985 1.1 jonathan {
1986 1.1 jonathan struct rtk_softc *sc;
1987 1.1 jonathan
1988 1.1 jonathan sc = ifp->if_softc;
1989 1.1 jonathan
1990 1.1 jonathan mii_pollstat(&sc->mii);
1991 1.1 jonathan ifmr->ifm_active = sc->mii.mii_media_active;
1992 1.1 jonathan ifmr->ifm_status = sc->mii.mii_media_status;
1993 1.1 jonathan }
1994 1.1 jonathan
1995 1.1 jonathan static int
1996 1.1 jonathan re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1997 1.1 jonathan {
1998 1.1 jonathan struct rtk_softc *sc = ifp->if_softc;
1999 1.1 jonathan struct ifreq *ifr = (struct ifreq *) data;
2000 1.1 jonathan int s, error = 0;
2001 1.1 jonathan
2002 1.1 jonathan s = splnet();
2003 1.1 jonathan
2004 1.4 kanaoka switch (command) {
2005 1.1 jonathan case SIOCSIFMTU:
2006 1.52 tsutsui if (ifr->ifr_mtu > RE_JUMBO_MTU)
2007 1.1 jonathan error = EINVAL;
2008 1.1 jonathan ifp->if_mtu = ifr->ifr_mtu;
2009 1.1 jonathan break;
2010 1.1 jonathan case SIOCGIFMEDIA:
2011 1.1 jonathan case SIOCSIFMEDIA:
2012 1.1 jonathan error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
2013 1.1 jonathan break;
2014 1.1 jonathan default:
2015 1.1 jonathan error = ether_ioctl(ifp, command, data);
2016 1.1 jonathan if (error == ENETRESET) {
2017 1.2 kanaoka if (ifp->if_flags & IFF_RUNNING)
2018 1.1 jonathan rtk_setmulti(sc);
2019 1.1 jonathan error = 0;
2020 1.1 jonathan }
2021 1.1 jonathan break;
2022 1.1 jonathan }
2023 1.1 jonathan
2024 1.1 jonathan splx(s);
2025 1.1 jonathan
2026 1.4 kanaoka return error;
2027 1.1 jonathan }
2028 1.1 jonathan
2029 1.1 jonathan static void
2030 1.1 jonathan re_watchdog(struct ifnet *ifp)
2031 1.1 jonathan {
2032 1.1 jonathan struct rtk_softc *sc;
2033 1.1 jonathan int s;
2034 1.1 jonathan
2035 1.1 jonathan sc = ifp->if_softc;
2036 1.1 jonathan s = splnet();
2037 1.4 kanaoka aprint_error("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
2038 1.1 jonathan ifp->if_oerrors++;
2039 1.1 jonathan
2040 1.1 jonathan re_txeof(sc);
2041 1.1 jonathan re_rxeof(sc);
2042 1.1 jonathan
2043 1.1 jonathan re_init(ifp);
2044 1.1 jonathan
2045 1.1 jonathan splx(s);
2046 1.1 jonathan }
2047 1.1 jonathan
2048 1.1 jonathan /*
2049 1.1 jonathan * Stop the adapter and free any mbufs allocated to the
2050 1.1 jonathan * RX and TX lists.
2051 1.1 jonathan */
2052 1.1 jonathan static void
2053 1.3 kanaoka re_stop(struct ifnet *ifp, int disable)
2054 1.1 jonathan {
2055 1.41 tsutsui int i;
2056 1.3 kanaoka struct rtk_softc *sc = ifp->if_softc;
2057 1.1 jonathan
2058 1.3 kanaoka callout_stop(&sc->rtk_tick_ch);
2059 1.1 jonathan
2060 1.1 jonathan #ifdef DEVICE_POLLING
2061 1.1 jonathan ether_poll_deregister(ifp);
2062 1.1 jonathan #endif /* DEVICE_POLLING */
2063 1.1 jonathan
2064 1.3 kanaoka mii_down(&sc->mii);
2065 1.3 kanaoka
2066 1.1 jonathan CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
2067 1.1 jonathan CSR_WRITE_2(sc, RTK_IMR, 0x0000);
2068 1.1 jonathan
2069 1.52 tsutsui if (sc->re_head != NULL) {
2070 1.52 tsutsui m_freem(sc->re_head);
2071 1.52 tsutsui sc->re_head = sc->re_tail = NULL;
2072 1.1 jonathan }
2073 1.1 jonathan
2074 1.1 jonathan /* Free the TX list buffers. */
2075 1.52 tsutsui for (i = 0; i < RE_TX_QLEN; i++) {
2076 1.52 tsutsui if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
2077 1.1 jonathan bus_dmamap_unload(sc->sc_dmat,
2078 1.52 tsutsui sc->re_ldata.re_txq[i].txq_dmamap);
2079 1.52 tsutsui m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
2080 1.52 tsutsui sc->re_ldata.re_txq[i].txq_mbuf = NULL;
2081 1.1 jonathan }
2082 1.1 jonathan }
2083 1.1 jonathan
2084 1.1 jonathan /* Free the RX list buffers. */
2085 1.52 tsutsui for (i = 0; i < RE_RX_DESC_CNT; i++) {
2086 1.52 tsutsui if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
2087 1.1 jonathan bus_dmamap_unload(sc->sc_dmat,
2088 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_dmamap);
2089 1.52 tsutsui m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
2090 1.52 tsutsui sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
2091 1.1 jonathan }
2092 1.1 jonathan }
2093 1.1 jonathan
2094 1.3 kanaoka if (disable)
2095 1.3 kanaoka re_disable(sc);
2096 1.3 kanaoka
2097 1.3 kanaoka ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2098 1.4 kanaoka ifp->if_timer = 0;
2099 1.1 jonathan }
2100