Home | History | Annotate | Line # | Download | only in ic
rtl8169.c revision 1.101
      1 /*	$NetBSD: rtl8169.c,v 1.101 2008/04/18 19:01:15 tsutsui Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1997, 1998-2003
      5  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. All advertising materials mentioning features or use of this software
     16  *    must display the following acknowledgement:
     17  *	This product includes software developed by Bill Paul.
     18  * 4. Neither the name of the author nor the names of any co-contributors
     19  *    may be used to endorse or promote products derived from this software
     20  *    without specific prior written permission.
     21  *
     22  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  * THE POSSIBILITY OF SUCH DAMAGE.
     33  */
     34 
     35 #include <sys/cdefs.h>
     36 __KERNEL_RCSID(0, "$NetBSD: rtl8169.c,v 1.101 2008/04/18 19:01:15 tsutsui Exp $");
     37 /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
     38 
     39 /*
     40  * RealTek 8139C+/8169/8169S/8110S PCI NIC driver
     41  *
     42  * Written by Bill Paul <wpaul (at) windriver.com>
     43  * Senior Networking Software Engineer
     44  * Wind River Systems
     45  */
     46 
     47 /*
     48  * This driver is designed to support RealTek's next generation of
     49  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
     50  * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S
     51  * and the RTL8110S.
     52  *
     53  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
     54  * with the older 8139 family, however it also supports a special
     55  * C+ mode of operation that provides several new performance enhancing
     56  * features. These include:
     57  *
     58  *	o Descriptor based DMA mechanism. Each descriptor represents
     59  *	  a single packet fragment. Data buffers may be aligned on
     60  *	  any byte boundary.
     61  *
     62  *	o 64-bit DMA
     63  *
     64  *	o TCP/IP checksum offload for both RX and TX
     65  *
     66  *	o High and normal priority transmit DMA rings
     67  *
     68  *	o VLAN tag insertion and extraction
     69  *
     70  *	o TCP large send (segmentation offload)
     71  *
     72  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
     73  * programming API is fairly straightforward. The RX filtering, EEPROM
     74  * access and PHY access is the same as it is on the older 8139 series
     75  * chips.
     76  *
     77  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
     78  * same programming API and feature set as the 8139C+ with the following
     79  * differences and additions:
     80  *
     81  *	o 1000Mbps mode
     82  *
     83  *	o Jumbo frames
     84  *
     85  * 	o GMII and TBI ports/registers for interfacing with copper
     86  *	  or fiber PHYs
     87  *
     88  *      o RX and TX DMA rings can have up to 1024 descriptors
     89  *        (the 8139C+ allows a maximum of 64)
     90  *
     91  *	o Slight differences in register layout from the 8139C+
     92  *
     93  * The TX start and timer interrupt registers are at different locations
     94  * on the 8169 than they are on the 8139C+. Also, the status word in the
     95  * RX descriptor has a slightly different bit layout. The 8169 does not
     96  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
     97  * copper gigE PHY.
     98  *
     99  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
    100  * (the 'S' stands for 'single-chip'). These devices have the same
    101  * programming API as the older 8169, but also have some vendor-specific
    102  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
    103  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
    104  *
    105  * This driver takes advantage of the RX and TX checksum offload and
    106  * VLAN tag insertion/extraction features. It also implements TX
    107  * interrupt moderation using the timer interrupt registers, which
    108  * significantly reduces TX interrupt load. There is also support
    109  * for jumbo frames, however the 8169/8169S/8110S can not transmit
    110  * jumbo frames larger than 7.5K, so the max MTU possible with this
    111  * driver is 7500 bytes.
    112  */
    113 
    114 #include "bpfilter.h"
    115 #include "vlan.h"
    116 
    117 #include <sys/param.h>
    118 #include <sys/endian.h>
    119 #include <sys/systm.h>
    120 #include <sys/sockio.h>
    121 #include <sys/mbuf.h>
    122 #include <sys/malloc.h>
    123 #include <sys/kernel.h>
    124 #include <sys/socket.h>
    125 #include <sys/device.h>
    126 
    127 #include <net/if.h>
    128 #include <net/if_arp.h>
    129 #include <net/if_dl.h>
    130 #include <net/if_ether.h>
    131 #include <net/if_media.h>
    132 #include <net/if_vlanvar.h>
    133 
    134 #include <netinet/in_systm.h>	/* XXX for IP_MAXPACKET */
    135 #include <netinet/in.h>		/* XXX for IP_MAXPACKET */
    136 #include <netinet/ip.h>		/* XXX for IP_MAXPACKET */
    137 
    138 #if NBPFILTER > 0
    139 #include <net/bpf.h>
    140 #endif
    141 
    142 #include <sys/bus.h>
    143 
    144 #include <dev/mii/mii.h>
    145 #include <dev/mii/miivar.h>
    146 
    147 #include <dev/ic/rtl81x9reg.h>
    148 #include <dev/ic/rtl81x9var.h>
    149 
    150 #include <dev/ic/rtl8169var.h>
    151 
    152 static inline void re_set_bufaddr(struct re_desc *, bus_addr_t);
    153 
    154 static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
    155 static int re_rx_list_init(struct rtk_softc *);
    156 static int re_tx_list_init(struct rtk_softc *);
    157 static void re_rxeof(struct rtk_softc *);
    158 static void re_txeof(struct rtk_softc *);
    159 static void re_tick(void *);
    160 static void re_start(struct ifnet *);
    161 static int re_ioctl(struct ifnet *, u_long, void *);
    162 static int re_init(struct ifnet *);
    163 static void re_stop(struct ifnet *, int);
    164 static void re_watchdog(struct ifnet *);
    165 
    166 static int re_enable(struct rtk_softc *);
    167 static void re_disable(struct rtk_softc *);
    168 
    169 static int re_gmii_readreg(struct device *, int, int);
    170 static void re_gmii_writereg(struct device *, int, int, int);
    171 
    172 static int re_miibus_readreg(struct device *, int, int);
    173 static void re_miibus_writereg(struct device *, int, int, int);
    174 static void re_miibus_statchg(struct device *);
    175 
    176 static void re_reset(struct rtk_softc *);
    177 
    178 static inline void
    179 re_set_bufaddr(struct re_desc *d, bus_addr_t addr)
    180 {
    181 
    182 	d->re_bufaddr_lo = htole32((uint32_t)addr);
    183 	if (sizeof(bus_addr_t) == sizeof(uint64_t))
    184 		d->re_bufaddr_hi = htole32((uint64_t)addr >> 32);
    185 	else
    186 		d->re_bufaddr_hi = 0;
    187 }
    188 
    189 static int
    190 re_gmii_readreg(struct device *self, int phy, int reg)
    191 {
    192 	struct rtk_softc	*sc = (void *)self;
    193 	uint32_t		rval;
    194 	int			i;
    195 
    196 	if (phy != 7)
    197 		return 0;
    198 
    199 	/* Let the rgephy driver read the GMEDIASTAT register */
    200 
    201 	if (reg == RTK_GMEDIASTAT) {
    202 		rval = CSR_READ_1(sc, RTK_GMEDIASTAT);
    203 		return rval;
    204 	}
    205 
    206 	CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
    207 	DELAY(1000);
    208 
    209 	for (i = 0; i < RTK_TIMEOUT; i++) {
    210 		rval = CSR_READ_4(sc, RTK_PHYAR);
    211 		if (rval & RTK_PHYAR_BUSY)
    212 			break;
    213 		DELAY(100);
    214 	}
    215 
    216 	if (i == RTK_TIMEOUT) {
    217 		printf("%s: PHY read failed\n", device_xname(&sc->sc_dev));
    218 		return 0;
    219 	}
    220 
    221 	return rval & RTK_PHYAR_PHYDATA;
    222 }
    223 
    224 static void
    225 re_gmii_writereg(struct device *dev, int phy, int reg, int data)
    226 {
    227 	struct rtk_softc	*sc = (void *)dev;
    228 	uint32_t		rval;
    229 	int			i;
    230 
    231 	CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
    232 	    (data & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
    233 	DELAY(1000);
    234 
    235 	for (i = 0; i < RTK_TIMEOUT; i++) {
    236 		rval = CSR_READ_4(sc, RTK_PHYAR);
    237 		if (!(rval & RTK_PHYAR_BUSY))
    238 			break;
    239 		DELAY(100);
    240 	}
    241 
    242 	if (i == RTK_TIMEOUT) {
    243 		printf("%s: PHY write reg %x <- %x failed\n",
    244 		    device_xname(&sc->sc_dev), reg, data);
    245 	}
    246 }
    247 
    248 static int
    249 re_miibus_readreg(struct device *dev, int phy, int reg)
    250 {
    251 	struct rtk_softc	*sc = (void *)dev;
    252 	uint16_t		rval = 0;
    253 	uint16_t		re8139_reg = 0;
    254 	int			s;
    255 
    256 	s = splnet();
    257 
    258 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    259 		rval = re_gmii_readreg(dev, phy, reg);
    260 		splx(s);
    261 		return rval;
    262 	}
    263 
    264 	/* Pretend the internal PHY is only at address 0 */
    265 	if (phy) {
    266 		splx(s);
    267 		return 0;
    268 	}
    269 	switch (reg) {
    270 	case MII_BMCR:
    271 		re8139_reg = RTK_BMCR;
    272 		break;
    273 	case MII_BMSR:
    274 		re8139_reg = RTK_BMSR;
    275 		break;
    276 	case MII_ANAR:
    277 		re8139_reg = RTK_ANAR;
    278 		break;
    279 	case MII_ANER:
    280 		re8139_reg = RTK_ANER;
    281 		break;
    282 	case MII_ANLPAR:
    283 		re8139_reg = RTK_LPAR;
    284 		break;
    285 	case MII_PHYIDR1:
    286 	case MII_PHYIDR2:
    287 		splx(s);
    288 		return 0;
    289 	/*
    290 	 * Allow the rlphy driver to read the media status
    291 	 * register. If we have a link partner which does not
    292 	 * support NWAY, this is the register which will tell
    293 	 * us the results of parallel detection.
    294 	 */
    295 	case RTK_MEDIASTAT:
    296 		rval = CSR_READ_1(sc, RTK_MEDIASTAT);
    297 		splx(s);
    298 		return rval;
    299 	default:
    300 		printf("%s: bad phy register\n", device_xname(&sc->sc_dev));
    301 		splx(s);
    302 		return 0;
    303 	}
    304 	rval = CSR_READ_2(sc, re8139_reg);
    305 	if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0 && re8139_reg == RTK_BMCR) {
    306 		/* 8139C+ has different bit layout. */
    307 		rval &= ~(BMCR_LOOP | BMCR_ISO);
    308 	}
    309 	splx(s);
    310 	return rval;
    311 }
    312 
    313 static void
    314 re_miibus_writereg(struct device *dev, int phy, int reg, int data)
    315 {
    316 	struct rtk_softc	*sc = (void *)dev;
    317 	uint16_t		re8139_reg = 0;
    318 	int			s;
    319 
    320 	s = splnet();
    321 
    322 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    323 		re_gmii_writereg(dev, phy, reg, data);
    324 		splx(s);
    325 		return;
    326 	}
    327 
    328 	/* Pretend the internal PHY is only at address 0 */
    329 	if (phy) {
    330 		splx(s);
    331 		return;
    332 	}
    333 	switch (reg) {
    334 	case MII_BMCR:
    335 		re8139_reg = RTK_BMCR;
    336 		if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0) {
    337 			/* 8139C+ has different bit layout. */
    338 			data &= ~(BMCR_LOOP | BMCR_ISO);
    339 		}
    340 		break;
    341 	case MII_BMSR:
    342 		re8139_reg = RTK_BMSR;
    343 		break;
    344 	case MII_ANAR:
    345 		re8139_reg = RTK_ANAR;
    346 		break;
    347 	case MII_ANER:
    348 		re8139_reg = RTK_ANER;
    349 		break;
    350 	case MII_ANLPAR:
    351 		re8139_reg = RTK_LPAR;
    352 		break;
    353 	case MII_PHYIDR1:
    354 	case MII_PHYIDR2:
    355 		splx(s);
    356 		return;
    357 		break;
    358 	default:
    359 		printf("%s: bad phy register\n", device_xname(&sc->sc_dev));
    360 		splx(s);
    361 		return;
    362 	}
    363 	CSR_WRITE_2(sc, re8139_reg, data);
    364 	splx(s);
    365 	return;
    366 }
    367 
    368 static void
    369 re_miibus_statchg(struct device *dev)
    370 {
    371 
    372 	return;
    373 }
    374 
    375 static void
    376 re_reset(struct rtk_softc *sc)
    377 {
    378 	int		i;
    379 
    380 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
    381 
    382 	for (i = 0; i < RTK_TIMEOUT; i++) {
    383 		DELAY(10);
    384 		if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
    385 			break;
    386 	}
    387 	if (i == RTK_TIMEOUT)
    388 		printf("%s: reset never completed!\n",
    389 		    device_xname(&sc->sc_dev));
    390 
    391 	/*
    392 	 * NB: Realtek-supplied Linux driver does this only for
    393 	 * MCFG_METHOD_2, which corresponds to sc->sc_rev == 2.
    394 	 */
    395 	if (1) /* XXX check softc flag for 8169s version */
    396 		CSR_WRITE_1(sc, RTK_LDPS, 1);
    397 
    398 	return;
    399 }
    400 
    401 /*
    402  * The following routine is designed to test for a defect on some
    403  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
    404  * lines connected to the bus, however for a 32-bit only card, they
    405  * should be pulled high. The result of this defect is that the
    406  * NIC will not work right if you plug it into a 64-bit slot: DMA
    407  * operations will be done with 64-bit transfers, which will fail
    408  * because the 64-bit data lines aren't connected.
    409  *
    410  * There's no way to work around this (short of talking a soldering
    411  * iron to the board), however we can detect it. The method we use
    412  * here is to put the NIC into digital loopback mode, set the receiver
    413  * to promiscuous mode, and then try to send a frame. We then compare
    414  * the frame data we sent to what was received. If the data matches,
    415  * then the NIC is working correctly, otherwise we know the user has
    416  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
    417  * slot. In the latter case, there's no way the NIC can work correctly,
    418  * so we print out a message on the console and abort the device attach.
    419  */
    420 
    421 int
    422 re_diag(struct rtk_softc *sc)
    423 {
    424 	struct ifnet		*ifp = &sc->ethercom.ec_if;
    425 	struct mbuf		*m0;
    426 	struct ether_header	*eh;
    427 	struct re_rxsoft	*rxs;
    428 	struct re_desc		*cur_rx;
    429 	bus_dmamap_t		dmamap;
    430 	uint16_t		status;
    431 	uint32_t		rxstat;
    432 	int			total_len, i, s, error = 0;
    433 	static const uint8_t	dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
    434 	static const uint8_t	src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
    435 
    436 	/* Allocate a single mbuf */
    437 
    438 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
    439 	if (m0 == NULL)
    440 		return ENOBUFS;
    441 
    442 	/*
    443 	 * Initialize the NIC in test mode. This sets the chip up
    444 	 * so that it can send and receive frames, but performs the
    445 	 * following special functions:
    446 	 * - Puts receiver in promiscuous mode
    447 	 * - Enables digital loopback mode
    448 	 * - Leaves interrupts turned off
    449 	 */
    450 
    451 	ifp->if_flags |= IFF_PROMISC;
    452 	sc->re_testmode = 1;
    453 	re_init(ifp);
    454 	re_stop(ifp, 0);
    455 	DELAY(100000);
    456 	re_init(ifp);
    457 
    458 	/* Put some data in the mbuf */
    459 
    460 	eh = mtod(m0, struct ether_header *);
    461 	memcpy(eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN);
    462 	memcpy(eh->ether_shost, (char *)&src, ETHER_ADDR_LEN);
    463 	eh->ether_type = htons(ETHERTYPE_IP);
    464 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
    465 
    466 	/*
    467 	 * Queue the packet, start transmission.
    468 	 */
    469 
    470 	CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
    471 	s = splnet();
    472 	IF_ENQUEUE(&ifp->if_snd, m0);
    473 	re_start(ifp);
    474 	splx(s);
    475 	m0 = NULL;
    476 
    477 	/* Wait for it to propagate through the chip */
    478 
    479 	DELAY(100000);
    480 	for (i = 0; i < RTK_TIMEOUT; i++) {
    481 		status = CSR_READ_2(sc, RTK_ISR);
    482 		if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
    483 		    (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
    484 			break;
    485 		DELAY(10);
    486 	}
    487 	if (i == RTK_TIMEOUT) {
    488 		aprint_error_dev(&sc->sc_dev,
    489 		    "diagnostic failed, failed to receive packet "
    490 		    "in loopback mode\n");
    491 		error = EIO;
    492 		goto done;
    493 	}
    494 
    495 	/*
    496 	 * The packet should have been dumped into the first
    497 	 * entry in the RX DMA ring. Grab it from there.
    498 	 */
    499 
    500 	rxs = &sc->re_ldata.re_rxsoft[0];
    501 	dmamap = rxs->rxs_dmamap;
    502 	bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    503 	    BUS_DMASYNC_POSTREAD);
    504 	bus_dmamap_unload(sc->sc_dmat, dmamap);
    505 
    506 	m0 = rxs->rxs_mbuf;
    507 	rxs->rxs_mbuf = NULL;
    508 	eh = mtod(m0, struct ether_header *);
    509 
    510 	RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    511 	cur_rx = &sc->re_ldata.re_rx_list[0];
    512 	rxstat = le32toh(cur_rx->re_cmdstat);
    513 	total_len = rxstat & sc->re_rxlenmask;
    514 
    515 	if (total_len != ETHER_MIN_LEN) {
    516 		aprint_error_dev(&sc->sc_dev,
    517 		    "diagnostic failed, received short packet\n");
    518 		error = EIO;
    519 		goto done;
    520 	}
    521 
    522 	/* Test that the received packet data matches what we sent. */
    523 
    524 	if (memcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
    525 	    memcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
    526 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
    527 		aprint_error_dev(&sc->sc_dev, "WARNING, DMA FAILURE!\n");
    528 		aprint_error_dev(&sc->sc_dev, "expected TX data: %s",
    529 		    ether_sprintf(dst));
    530 		aprint_error("/%s/0x%x\n", ether_sprintf(src), ETHERTYPE_IP);
    531 		aprint_error_dev(&sc->sc_dev, "received RX data: %s",
    532 		    ether_sprintf(eh->ether_dhost));
    533 		aprint_error("/%s/0x%x\n", ether_sprintf(eh->ether_shost),
    534 		    ntohs(eh->ether_type));
    535 		aprint_error_dev(&sc->sc_dev,
    536 		    "You may have a defective 32-bit NIC plugged "
    537 		    "into a 64-bit PCI slot.\n");
    538 		aprint_error_dev(&sc->sc_dev,
    539 		    "Please re-install the NIC in a 32-bit slot "
    540 		    "for proper operation.\n");
    541 		aprint_error_dev(&sc->sc_dev,
    542 		    "Read the re(4) man page for more details.\n");
    543 		error = EIO;
    544 	}
    545 
    546  done:
    547 	/* Turn interface off, release resources */
    548 
    549 	sc->re_testmode = 0;
    550 	ifp->if_flags &= ~IFF_PROMISC;
    551 	re_stop(ifp, 0);
    552 	if (m0 != NULL)
    553 		m_freem(m0);
    554 
    555 	return error;
    556 }
    557 
    558 
    559 /*
    560  * Attach the interface. Allocate softc structures, do ifmedia
    561  * setup and ethernet/BPF attach.
    562  */
    563 void
    564 re_attach(struct rtk_softc *sc)
    565 {
    566 	u_char			eaddr[ETHER_ADDR_LEN];
    567 	uint16_t		val;
    568 	struct ifnet		*ifp;
    569 	int			error = 0, i, addr_len;
    570 
    571 	/* Reset the adapter. */
    572 	re_reset(sc);
    573 
    574 	if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
    575 		addr_len = RTK_EEADDR_LEN1;
    576 	else
    577 		addr_len = RTK_EEADDR_LEN0;
    578 
    579 	/*
    580 	 * Get station address from the EEPROM.
    581 	 */
    582 	for (i = 0; i < 3; i++) {
    583 		val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
    584 		eaddr[(i * 2) + 0] = val & 0xff;
    585 		eaddr[(i * 2) + 1] = val >> 8;
    586 	}
    587 
    588 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
    589 		uint32_t hwrev;
    590 
    591 		/* Revision of 8169/8169S/8110s in bits 30..26, 23 */
    592 		hwrev = CSR_READ_4(sc, RTK_TXCFG) & RTK_TXCFG_HWREV;
    593 		/* These rev numbers are taken from Realtek's driver */
    594 		if (       hwrev == RTK_HWREV_8100E_SPIN2) {
    595 			sc->sc_rev = 15;
    596 		} else if (hwrev == RTK_HWREV_8100E) {
    597 			sc->sc_rev = 14;
    598 		} else if (hwrev == RTK_HWREV_8101E) {
    599 			sc->sc_rev = 13;
    600 		} else if (hwrev == RTK_HWREV_8168_SPIN2 ||
    601 		           hwrev == RTK_HWREV_8168_SPIN3) {
    602 			sc->sc_rev = 12;
    603 		} else if (hwrev == RTK_HWREV_8168_SPIN1) {
    604 			sc->sc_rev = 11;
    605 		} else if (hwrev == RTK_HWREV_8169_8110SC) {
    606 			sc->sc_rev = 5;
    607 		} else if (hwrev == RTK_HWREV_8169_8110SB) {
    608 			sc->sc_rev = 4;
    609 		} else if (hwrev == RTK_HWREV_8169S) {
    610 			sc->sc_rev = 3;
    611 		} else if (hwrev == RTK_HWREV_8110S) {
    612 			sc->sc_rev = 2;
    613 		} else if (hwrev == RTK_HWREV_8169) {
    614 			sc->sc_rev = 1;
    615 			sc->sc_quirk |= RTKQ_8169NONS;
    616 		} else {
    617 			aprint_normal_dev(&sc->sc_dev,
    618 			    "Unknown revision (0x%08x)\n", hwrev);
    619 			/* assume the latest one */
    620 			sc->sc_rev = 15;
    621 		}
    622 
    623 		/* Set RX length mask */
    624 		sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
    625 		sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
    626 	} else {
    627 		/* Set RX length mask */
    628 		sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
    629 		sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
    630 	}
    631 
    632 	aprint_normal_dev(&sc->sc_dev, "Ethernet address %s\n",
    633 	    ether_sprintf(eaddr));
    634 
    635 	if (sc->re_ldata.re_tx_desc_cnt >
    636 	    PAGE_SIZE / sizeof(struct re_desc)) {
    637 		sc->re_ldata.re_tx_desc_cnt =
    638 		    PAGE_SIZE / sizeof(struct re_desc);
    639 	}
    640 
    641 	aprint_verbose_dev(&sc->sc_dev, "using %d tx descriptors\n",
    642 	    sc->re_ldata.re_tx_desc_cnt);
    643 	KASSERT(RE_NEXT_TX_DESC(sc, RE_TX_DESC_CNT(sc) - 1) == 0);
    644 
    645 	/* Allocate DMA'able memory for the TX ring */
    646 	if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
    647 	    RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
    648 	    &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
    649 		aprint_error_dev(&sc->sc_dev,
    650 		    "can't allocate tx listseg, error = %d\n", error);
    651 		goto fail_0;
    652 	}
    653 
    654 	/* Load the map for the TX ring. */
    655 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
    656 	    sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
    657 	    (void **)&sc->re_ldata.re_tx_list,
    658 	    BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
    659 		aprint_error_dev(&sc->sc_dev,
    660 		    "can't map tx list, error = %d\n", error);
    661 	  	goto fail_1;
    662 	}
    663 	memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
    664 
    665 	if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
    666 	    RE_TX_LIST_SZ(sc), 0, 0,
    667 	    &sc->re_ldata.re_tx_list_map)) != 0) {
    668 		aprint_error_dev(&sc->sc_dev,
    669 		    "can't create tx list map, error = %d\n", error);
    670 		goto fail_2;
    671 	}
    672 
    673 
    674 	if ((error = bus_dmamap_load(sc->sc_dmat,
    675 	    sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
    676 	    RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
    677 		aprint_error_dev(&sc->sc_dev,
    678 		    "can't load tx list, error = %d\n", error);
    679 		goto fail_3;
    680 	}
    681 
    682 	/* Create DMA maps for TX buffers */
    683 	for (i = 0; i < RE_TX_QLEN; i++) {
    684 		error = bus_dmamap_create(sc->sc_dmat,
    685 		    round_page(IP_MAXPACKET),
    686 		    RE_TX_DESC_CNT(sc), RE_TDESC_CMD_FRAGLEN,
    687 		    0, 0, &sc->re_ldata.re_txq[i].txq_dmamap);
    688 		if (error) {
    689 			aprint_error_dev(&sc->sc_dev,
    690 			    "can't create DMA map for TX\n");
    691 			goto fail_4;
    692 		}
    693 	}
    694 
    695 	/* Allocate DMA'able memory for the RX ring */
    696 	/* XXX see also a comment about RE_RX_DMAMEM_SZ in rtl81x9var.h */
    697 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    698 	    RE_RX_DMAMEM_SZ, RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
    699 	    &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
    700 		aprint_error_dev(&sc->sc_dev,
    701 		    "can't allocate rx listseg, error = %d\n", error);
    702 		goto fail_4;
    703 	}
    704 
    705 	/* Load the map for the RX ring. */
    706 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
    707 	    sc->re_ldata.re_rx_listnseg, RE_RX_DMAMEM_SZ,
    708 	    (void **)&sc->re_ldata.re_rx_list,
    709 	    BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
    710 		aprint_error_dev(&sc->sc_dev,
    711 		    "can't map rx list, error = %d\n", error);
    712 		goto fail_5;
    713 	}
    714 	memset(sc->re_ldata.re_rx_list, 0, RE_RX_DMAMEM_SZ);
    715 
    716 	if ((error = bus_dmamap_create(sc->sc_dmat,
    717 	    RE_RX_DMAMEM_SZ, 1, RE_RX_DMAMEM_SZ, 0, 0,
    718 	    &sc->re_ldata.re_rx_list_map)) != 0) {
    719 		aprint_error_dev(&sc->sc_dev,
    720 		    "can't create rx list map, error = %d\n", error);
    721 		goto fail_6;
    722 	}
    723 
    724 	if ((error = bus_dmamap_load(sc->sc_dmat,
    725 	    sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
    726 	    RE_RX_DMAMEM_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
    727 		aprint_error_dev(&sc->sc_dev,
    728 		    "can't load rx list, error = %d\n", error);
    729 		goto fail_7;
    730 	}
    731 
    732 	/* Create DMA maps for RX buffers */
    733 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
    734 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    735 		    0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
    736 		if (error) {
    737 			aprint_error_dev(&sc->sc_dev,
    738 			    "can't create DMA map for RX\n");
    739 			goto fail_8;
    740 		}
    741 	}
    742 
    743 	/*
    744 	 * Record interface as attached. From here, we should not fail.
    745 	 */
    746 	sc->sc_flags |= RTK_ATTACHED;
    747 
    748 	ifp = &sc->ethercom.ec_if;
    749 	ifp->if_softc = sc;
    750 	strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    751 	ifp->if_mtu = ETHERMTU;
    752 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    753 	ifp->if_ioctl = re_ioctl;
    754 	sc->ethercom.ec_capabilities |=
    755 	    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
    756 	ifp->if_start = re_start;
    757 	ifp->if_stop = re_stop;
    758 
    759 	/*
    760 	 * IFCAP_CSUM_IPv4_Tx on re(4) is broken for small packets,
    761 	 * so we have a workaround to handle the bug by padding
    762 	 * such packets manually.
    763 	 */
    764 	ifp->if_capabilities |=
    765 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    766 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    767 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
    768 	    IFCAP_TSOv4;
    769 	ifp->if_watchdog = re_watchdog;
    770 	ifp->if_init = re_init;
    771 	ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
    772 	ifp->if_capenable = ifp->if_capabilities;
    773 	IFQ_SET_READY(&ifp->if_snd);
    774 
    775 	callout_init(&sc->rtk_tick_ch, 0);
    776 
    777 	/* Do MII setup */
    778 	sc->mii.mii_ifp = ifp;
    779 	sc->mii.mii_readreg = re_miibus_readreg;
    780 	sc->mii.mii_writereg = re_miibus_writereg;
    781 	sc->mii.mii_statchg = re_miibus_statchg;
    782 	sc->ethercom.ec_mii = &sc->mii;
    783 	ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
    784 	    ether_mediastatus);
    785 	mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff, MII_PHY_ANY,
    786 	    MII_OFFSET_ANY, 0);
    787 	ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
    788 
    789 	/*
    790 	 * Call MI attach routine.
    791 	 */
    792 	if_attach(ifp);
    793 	ether_ifattach(ifp, eaddr);
    794 
    795 	return;
    796 
    797  fail_8:
    798 	/* Destroy DMA maps for RX buffers. */
    799 	for (i = 0; i < RE_RX_DESC_CNT; i++)
    800 		if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
    801 			bus_dmamap_destroy(sc->sc_dmat,
    802 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
    803 
    804 	/* Free DMA'able memory for the RX ring. */
    805 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    806  fail_7:
    807 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    808  fail_6:
    809 	bus_dmamem_unmap(sc->sc_dmat,
    810 	    (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
    811  fail_5:
    812 	bus_dmamem_free(sc->sc_dmat,
    813 	    &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
    814 
    815  fail_4:
    816 	/* Destroy DMA maps for TX buffers. */
    817 	for (i = 0; i < RE_TX_QLEN; i++)
    818 		if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
    819 			bus_dmamap_destroy(sc->sc_dmat,
    820 			    sc->re_ldata.re_txq[i].txq_dmamap);
    821 
    822 	/* Free DMA'able memory for the TX ring. */
    823 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    824  fail_3:
    825 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    826  fail_2:
    827 	bus_dmamem_unmap(sc->sc_dmat,
    828 	    (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
    829  fail_1:
    830 	bus_dmamem_free(sc->sc_dmat,
    831 	    &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
    832  fail_0:
    833 	return;
    834 }
    835 
    836 
    837 /*
    838  * re_activate:
    839  *     Handle device activation/deactivation requests.
    840  */
    841 int
    842 re_activate(struct device *self, enum devact act)
    843 {
    844 	struct rtk_softc *sc = (void *)self;
    845 	int s, error = 0;
    846 
    847 	s = splnet();
    848 	switch (act) {
    849 	case DVACT_ACTIVATE:
    850 		error = EOPNOTSUPP;
    851 		break;
    852 	case DVACT_DEACTIVATE:
    853 		mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
    854 		if_deactivate(&sc->ethercom.ec_if);
    855 		break;
    856 	}
    857 	splx(s);
    858 
    859 	return error;
    860 }
    861 
    862 /*
    863  * re_detach:
    864  *     Detach a rtk interface.
    865  */
    866 int
    867 re_detach(struct rtk_softc *sc)
    868 {
    869 	struct ifnet *ifp = &sc->ethercom.ec_if;
    870 	int i;
    871 
    872 	/*
    873 	 * Succeed now if there isn't any work to do.
    874 	 */
    875 	if ((sc->sc_flags & RTK_ATTACHED) == 0)
    876 		return 0;
    877 
    878 	/* Unhook our tick handler. */
    879 	callout_stop(&sc->rtk_tick_ch);
    880 
    881 	/* Detach all PHYs. */
    882 	mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
    883 
    884 	/* Delete all remaining media. */
    885 	ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
    886 
    887 	ether_ifdetach(ifp);
    888 	if_detach(ifp);
    889 
    890 	/* Destroy DMA maps for RX buffers. */
    891 	for (i = 0; i < RE_RX_DESC_CNT; i++)
    892 		if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
    893 			bus_dmamap_destroy(sc->sc_dmat,
    894 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
    895 
    896 	/* Free DMA'able memory for the RX ring. */
    897 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    898 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
    899 	bus_dmamem_unmap(sc->sc_dmat,
    900 	    (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
    901 	bus_dmamem_free(sc->sc_dmat,
    902 	    &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
    903 
    904 	/* Destroy DMA maps for TX buffers. */
    905 	for (i = 0; i < RE_TX_QLEN; i++)
    906 		if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
    907 			bus_dmamap_destroy(sc->sc_dmat,
    908 			    sc->re_ldata.re_txq[i].txq_dmamap);
    909 
    910 	/* Free DMA'able memory for the TX ring. */
    911 	bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    912 	bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
    913 	bus_dmamem_unmap(sc->sc_dmat,
    914 	    (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
    915 	bus_dmamem_free(sc->sc_dmat,
    916 	    &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
    917 
    918 	return 0;
    919 }
    920 
    921 /*
    922  * re_enable:
    923  *     Enable the RTL81X9 chip.
    924  */
    925 static int
    926 re_enable(struct rtk_softc *sc)
    927 {
    928 
    929 	if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
    930 		if ((*sc->sc_enable)(sc) != 0) {
    931 			printf("%s: device enable failed\n",
    932 			    device_xname(&sc->sc_dev));
    933 			return EIO;
    934 		}
    935 		sc->sc_flags |= RTK_ENABLED;
    936 	}
    937 	return 0;
    938 }
    939 
    940 /*
    941  * re_disable:
    942  *     Disable the RTL81X9 chip.
    943  */
    944 static void
    945 re_disable(struct rtk_softc *sc)
    946 {
    947 
    948 	if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
    949 		(*sc->sc_disable)(sc);
    950 		sc->sc_flags &= ~RTK_ENABLED;
    951 	}
    952 }
    953 
    954 static int
    955 re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
    956 {
    957 	struct mbuf		*n = NULL;
    958 	bus_dmamap_t		map;
    959 	struct re_desc		*d;
    960 	struct re_rxsoft	*rxs;
    961 	uint32_t		cmdstat;
    962 	int			error;
    963 
    964 	if (m == NULL) {
    965 		MGETHDR(n, M_DONTWAIT, MT_DATA);
    966 		if (n == NULL)
    967 			return ENOBUFS;
    968 
    969 		MCLGET(n, M_DONTWAIT);
    970 		if ((n->m_flags & M_EXT) == 0) {
    971 			m_freem(n);
    972 			return ENOBUFS;
    973 		}
    974 		m = n;
    975 	} else
    976 		m->m_data = m->m_ext.ext_buf;
    977 
    978 	/*
    979 	 * Initialize mbuf length fields and fixup
    980 	 * alignment so that the frame payload is
    981 	 * longword aligned.
    982 	 */
    983 	m->m_len = m->m_pkthdr.len = MCLBYTES - RE_ETHER_ALIGN;
    984 	m->m_data += RE_ETHER_ALIGN;
    985 
    986 	rxs = &sc->re_ldata.re_rxsoft[idx];
    987 	map = rxs->rxs_dmamap;
    988 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
    989 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
    990 
    991 	if (error)
    992 		goto out;
    993 
    994 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
    995 	    BUS_DMASYNC_PREREAD);
    996 
    997 	d = &sc->re_ldata.re_rx_list[idx];
    998 #ifdef DIAGNOSTIC
    999 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1000 	cmdstat = le32toh(d->re_cmdstat);
   1001 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
   1002 	if (cmdstat & RE_RDESC_STAT_OWN) {
   1003 		panic("%s: tried to map busy RX descriptor",
   1004 		    device_xname(&sc->sc_dev));
   1005 	}
   1006 #endif
   1007 
   1008 	rxs->rxs_mbuf = m;
   1009 
   1010 	d->re_vlanctl = 0;
   1011 	cmdstat = map->dm_segs[0].ds_len;
   1012 	if (idx == (RE_RX_DESC_CNT - 1))
   1013 		cmdstat |= RE_RDESC_CMD_EOR;
   1014 	re_set_bufaddr(d, map->dm_segs[0].ds_addr);
   1015 	d->re_cmdstat = htole32(cmdstat);
   1016 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1017 	cmdstat |= RE_RDESC_CMD_OWN;
   1018 	d->re_cmdstat = htole32(cmdstat);
   1019 	RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1020 
   1021 	return 0;
   1022  out:
   1023 	if (n != NULL)
   1024 		m_freem(n);
   1025 	return ENOMEM;
   1026 }
   1027 
   1028 static int
   1029 re_tx_list_init(struct rtk_softc *sc)
   1030 {
   1031 	int i;
   1032 
   1033 	memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
   1034 	for (i = 0; i < RE_TX_QLEN; i++) {
   1035 		sc->re_ldata.re_txq[i].txq_mbuf = NULL;
   1036 	}
   1037 
   1038 	bus_dmamap_sync(sc->sc_dmat,
   1039 	    sc->re_ldata.re_tx_list_map, 0,
   1040 	    sc->re_ldata.re_tx_list_map->dm_mapsize,
   1041 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1042 	sc->re_ldata.re_txq_prodidx = 0;
   1043 	sc->re_ldata.re_txq_considx = 0;
   1044 	sc->re_ldata.re_txq_free = RE_TX_QLEN;
   1045 	sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
   1046 	sc->re_ldata.re_tx_nextfree = 0;
   1047 
   1048 	return 0;
   1049 }
   1050 
   1051 static int
   1052 re_rx_list_init(struct rtk_softc *sc)
   1053 {
   1054 	int			i;
   1055 
   1056 	memset((char *)sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
   1057 
   1058 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
   1059 		if (re_newbuf(sc, i, NULL) == ENOBUFS)
   1060 			return ENOBUFS;
   1061 	}
   1062 
   1063 	sc->re_ldata.re_rx_prodidx = 0;
   1064 	sc->re_head = sc->re_tail = NULL;
   1065 
   1066 	return 0;
   1067 }
   1068 
   1069 /*
   1070  * RX handler for C+ and 8169. For the gigE chips, we support
   1071  * the reception of jumbo frames that have been fragmented
   1072  * across multiple 2K mbuf cluster buffers.
   1073  */
   1074 static void
   1075 re_rxeof(struct rtk_softc *sc)
   1076 {
   1077 	struct mbuf		*m;
   1078 	struct ifnet		*ifp;
   1079 	int			i, total_len;
   1080 	struct re_desc		*cur_rx;
   1081 	struct re_rxsoft	*rxs;
   1082 	uint32_t		rxstat, rxvlan;
   1083 
   1084 	ifp = &sc->ethercom.ec_if;
   1085 
   1086 	for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
   1087 		cur_rx = &sc->re_ldata.re_rx_list[i];
   1088 		RE_RXDESCSYNC(sc, i,
   1089 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1090 		rxstat = le32toh(cur_rx->re_cmdstat);
   1091 		rxvlan = le32toh(cur_rx->re_vlanctl);
   1092 		RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1093 		if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
   1094 			break;
   1095 		}
   1096 		total_len = rxstat & sc->re_rxlenmask;
   1097 		rxs = &sc->re_ldata.re_rxsoft[i];
   1098 		m = rxs->rxs_mbuf;
   1099 
   1100 		/* Invalidate the RX mbuf and unload its map */
   1101 
   1102 		bus_dmamap_sync(sc->sc_dmat,
   1103 		    rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
   1104 		    BUS_DMASYNC_POSTREAD);
   1105 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1106 
   1107 		if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
   1108 			m->m_len = MCLBYTES - RE_ETHER_ALIGN;
   1109 			if (sc->re_head == NULL)
   1110 				sc->re_head = sc->re_tail = m;
   1111 			else {
   1112 				m->m_flags &= ~M_PKTHDR;
   1113 				sc->re_tail->m_next = m;
   1114 				sc->re_tail = m;
   1115 			}
   1116 			re_newbuf(sc, i, NULL);
   1117 			continue;
   1118 		}
   1119 
   1120 		/*
   1121 		 * NOTE: for the 8139C+, the frame length field
   1122 		 * is always 12 bits in size, but for the gigE chips,
   1123 		 * it is 13 bits (since the max RX frame length is 16K).
   1124 		 * Unfortunately, all 32 bits in the status word
   1125 		 * were already used, so to make room for the extra
   1126 		 * length bit, RealTek took out the 'frame alignment
   1127 		 * error' bit and shifted the other status bits
   1128 		 * over one slot. The OWN, EOR, FS and LS bits are
   1129 		 * still in the same places. We have already extracted
   1130 		 * the frame length and checked the OWN bit, so rather
   1131 		 * than using an alternate bit mapping, we shift the
   1132 		 * status bits one space to the right so we can evaluate
   1133 		 * them using the 8169 status as though it was in the
   1134 		 * same format as that of the 8139C+.
   1135 		 */
   1136 		if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
   1137 			rxstat >>= 1;
   1138 
   1139 		if (__predict_false((rxstat & RE_RDESC_STAT_RXERRSUM) != 0)) {
   1140 #ifdef RE_DEBUG
   1141 			printf("%s: RX error (rxstat = 0x%08x)",
   1142 			    device_xname(&sc->sc_dev), rxstat);
   1143 			if (rxstat & RE_RDESC_STAT_FRALIGN)
   1144 				printf(", frame alignment error");
   1145 			if (rxstat & RE_RDESC_STAT_BUFOFLOW)
   1146 				printf(", out of buffer space");
   1147 			if (rxstat & RE_RDESC_STAT_FIFOOFLOW)
   1148 				printf(", FIFO overrun");
   1149 			if (rxstat & RE_RDESC_STAT_GIANT)
   1150 				printf(", giant packet");
   1151 			if (rxstat & RE_RDESC_STAT_RUNT)
   1152 				printf(", runt packet");
   1153 			if (rxstat & RE_RDESC_STAT_CRCERR)
   1154 				printf(", CRC error");
   1155 			printf("\n");
   1156 #endif
   1157 			ifp->if_ierrors++;
   1158 			/*
   1159 			 * If this is part of a multi-fragment packet,
   1160 			 * discard all the pieces.
   1161 			 */
   1162 			if (sc->re_head != NULL) {
   1163 				m_freem(sc->re_head);
   1164 				sc->re_head = sc->re_tail = NULL;
   1165 			}
   1166 			re_newbuf(sc, i, m);
   1167 			continue;
   1168 		}
   1169 
   1170 		/*
   1171 		 * If allocating a replacement mbuf fails,
   1172 		 * reload the current one.
   1173 		 */
   1174 
   1175 		if (__predict_false(re_newbuf(sc, i, NULL) != 0)) {
   1176 			ifp->if_ierrors++;
   1177 			if (sc->re_head != NULL) {
   1178 				m_freem(sc->re_head);
   1179 				sc->re_head = sc->re_tail = NULL;
   1180 			}
   1181 			re_newbuf(sc, i, m);
   1182 			continue;
   1183 		}
   1184 
   1185 		if (sc->re_head != NULL) {
   1186 			m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
   1187 			/*
   1188 			 * Special case: if there's 4 bytes or less
   1189 			 * in this buffer, the mbuf can be discarded:
   1190 			 * the last 4 bytes is the CRC, which we don't
   1191 			 * care about anyway.
   1192 			 */
   1193 			if (m->m_len <= ETHER_CRC_LEN) {
   1194 				sc->re_tail->m_len -=
   1195 				    (ETHER_CRC_LEN - m->m_len);
   1196 				m_freem(m);
   1197 			} else {
   1198 				m->m_len -= ETHER_CRC_LEN;
   1199 				m->m_flags &= ~M_PKTHDR;
   1200 				sc->re_tail->m_next = m;
   1201 			}
   1202 			m = sc->re_head;
   1203 			sc->re_head = sc->re_tail = NULL;
   1204 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
   1205 		} else
   1206 			m->m_pkthdr.len = m->m_len =
   1207 			    (total_len - ETHER_CRC_LEN);
   1208 
   1209 		ifp->if_ipackets++;
   1210 		m->m_pkthdr.rcvif = ifp;
   1211 
   1212 		/* Do RX checksumming */
   1213 
   1214 		/* Check IP header checksum */
   1215 		if (rxstat & RE_RDESC_STAT_PROTOID) {
   1216 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1217 			if (rxstat & RE_RDESC_STAT_IPSUMBAD)
   1218 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1219 		}
   1220 
   1221 		/* Check TCP/UDP checksum */
   1222 		if (RE_TCPPKT(rxstat)) {
   1223 			m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1224 			if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
   1225 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   1226 		} else if (RE_UDPPKT(rxstat)) {
   1227 			m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1228 			if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
   1229 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   1230 		}
   1231 
   1232 		if (rxvlan & RE_RDESC_VLANCTL_TAG) {
   1233 			VLAN_INPUT_TAG(ifp, m,
   1234 			     bswap16(rxvlan & RE_RDESC_VLANCTL_DATA),
   1235 			     continue);
   1236 		}
   1237 #if NBPFILTER > 0
   1238 		if (ifp->if_bpf)
   1239 			bpf_mtap(ifp->if_bpf, m);
   1240 #endif
   1241 		(*ifp->if_input)(ifp, m);
   1242 	}
   1243 
   1244 	sc->re_ldata.re_rx_prodidx = i;
   1245 }
   1246 
   1247 static void
   1248 re_txeof(struct rtk_softc *sc)
   1249 {
   1250 	struct ifnet		*ifp;
   1251 	struct re_txq		*txq;
   1252 	uint32_t		txstat;
   1253 	int			idx, descidx;
   1254 
   1255 	ifp = &sc->ethercom.ec_if;
   1256 
   1257 	for (idx = sc->re_ldata.re_txq_considx;
   1258 	    sc->re_ldata.re_txq_free < RE_TX_QLEN;
   1259 	    idx = RE_NEXT_TXQ(sc, idx), sc->re_ldata.re_txq_free++) {
   1260 		txq = &sc->re_ldata.re_txq[idx];
   1261 		KASSERT(txq->txq_mbuf != NULL);
   1262 
   1263 		descidx = txq->txq_descidx;
   1264 		RE_TXDESCSYNC(sc, descidx,
   1265 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1266 		txstat =
   1267 		    le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
   1268 		RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
   1269 		KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
   1270 		if (txstat & RE_TDESC_CMD_OWN) {
   1271 			break;
   1272 		}
   1273 
   1274 		sc->re_ldata.re_tx_free += txq->txq_nsegs;
   1275 		KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
   1276 		bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
   1277 		    0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1278 		bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
   1279 		m_freem(txq->txq_mbuf);
   1280 		txq->txq_mbuf = NULL;
   1281 
   1282 		if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
   1283 			ifp->if_collisions++;
   1284 		if (txstat & RE_TDESC_STAT_TXERRSUM)
   1285 			ifp->if_oerrors++;
   1286 		else
   1287 			ifp->if_opackets++;
   1288 	}
   1289 
   1290 	sc->re_ldata.re_txq_considx = idx;
   1291 
   1292 	if (sc->re_ldata.re_txq_free > RE_NTXDESC_RSVD)
   1293 		ifp->if_flags &= ~IFF_OACTIVE;
   1294 
   1295 	/*
   1296 	 * If not all descriptors have been released reaped yet,
   1297 	 * reload the timer so that we will eventually get another
   1298 	 * interrupt that will cause us to re-enter this routine.
   1299 	 * This is done in case the transmitter has gone idle.
   1300 	 */
   1301 	if (sc->re_ldata.re_txq_free < RE_TX_QLEN) {
   1302 		CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
   1303 		if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
   1304 			/*
   1305 			 * Some chips will ignore a second TX request
   1306 			 * issued while an existing transmission is in
   1307 			 * progress. If the transmitter goes idle but
   1308 			 * there are still packets waiting to be sent,
   1309 			 * we need to restart the channel here to flush
   1310 			 * them out. This only seems to be required with
   1311 			 * the PCIe devices.
   1312 			 */
   1313 			CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
   1314 		}
   1315 	} else
   1316 		ifp->if_timer = 0;
   1317 }
   1318 
   1319 static void
   1320 re_tick(void *xsc)
   1321 {
   1322 	struct rtk_softc	*sc = xsc;
   1323 	int s;
   1324 
   1325 	/*XXX: just return for 8169S/8110S with rev 2 or newer phy */
   1326 	s = splnet();
   1327 
   1328 	mii_tick(&sc->mii);
   1329 	splx(s);
   1330 
   1331 	callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
   1332 }
   1333 
   1334 int
   1335 re_intr(void *arg)
   1336 {
   1337 	struct rtk_softc	*sc = arg;
   1338 	struct ifnet		*ifp;
   1339 	uint16_t		status;
   1340 	int			handled = 0;
   1341 
   1342 	if (!device_has_power(&sc->sc_dev))
   1343 		return 0;
   1344 
   1345 	ifp = &sc->ethercom.ec_if;
   1346 
   1347 	if ((ifp->if_flags & IFF_UP) == 0)
   1348 		return 0;
   1349 
   1350 	for (;;) {
   1351 
   1352 		status = CSR_READ_2(sc, RTK_ISR);
   1353 		/* If the card has gone away the read returns 0xffff. */
   1354 		if (status == 0xffff)
   1355 			break;
   1356 		if (status) {
   1357 			handled = 1;
   1358 			CSR_WRITE_2(sc, RTK_ISR, status);
   1359 		}
   1360 
   1361 		if ((status & RTK_INTRS_CPLUS) == 0)
   1362 			break;
   1363 
   1364 		if (status & (RTK_ISR_RX_OK | RTK_ISR_RX_ERR))
   1365 			re_rxeof(sc);
   1366 
   1367 		if (status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_TX_ERR |
   1368 		    RTK_ISR_TX_DESC_UNAVAIL))
   1369 			re_txeof(sc);
   1370 
   1371 		if (status & RTK_ISR_SYSTEM_ERR) {
   1372 			re_init(ifp);
   1373 		}
   1374 
   1375 		if (status & RTK_ISR_LINKCHG) {
   1376 			callout_stop(&sc->rtk_tick_ch);
   1377 			re_tick(sc);
   1378 		}
   1379 	}
   1380 
   1381 	if (handled && !IFQ_IS_EMPTY(&ifp->if_snd))
   1382 		re_start(ifp);
   1383 
   1384 	return handled;
   1385 }
   1386 
   1387 
   1388 
   1389 /*
   1390  * Main transmit routine for C+ and gigE NICs.
   1391  */
   1392 
   1393 static void
   1394 re_start(struct ifnet *ifp)
   1395 {
   1396 	struct rtk_softc	*sc;
   1397 	struct mbuf		*m;
   1398 	bus_dmamap_t		map;
   1399 	struct re_txq		*txq;
   1400 	struct re_desc		*d;
   1401 	struct m_tag		*mtag;
   1402 	uint32_t		cmdstat, re_flags, vlanctl;
   1403 	int			ofree, idx, error, nsegs, seg;
   1404 	int			startdesc, curdesc, lastdesc;
   1405 	bool			pad;
   1406 
   1407 	sc = ifp->if_softc;
   1408 	ofree = sc->re_ldata.re_txq_free;
   1409 
   1410 	for (idx = sc->re_ldata.re_txq_prodidx;; idx = RE_NEXT_TXQ(sc, idx)) {
   1411 
   1412 		IFQ_POLL(&ifp->if_snd, m);
   1413 		if (m == NULL)
   1414 			break;
   1415 
   1416 		if (sc->re_ldata.re_txq_free == 0 ||
   1417 		    sc->re_ldata.re_tx_free == 0) {
   1418 			/* no more free slots left */
   1419 			ifp->if_flags |= IFF_OACTIVE;
   1420 			break;
   1421 		}
   1422 
   1423 		/*
   1424 		 * Set up checksum offload. Note: checksum offload bits must
   1425 		 * appear in all descriptors of a multi-descriptor transmit
   1426 		 * attempt. (This is according to testing done with an 8169
   1427 		 * chip. I'm not sure if this is a requirement or a bug.)
   1428 		 */
   1429 
   1430 		if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
   1431 			uint32_t segsz = m->m_pkthdr.segsz;
   1432 
   1433 			re_flags = RE_TDESC_CMD_LGSEND |
   1434 			    (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
   1435 		} else {
   1436 			/*
   1437 			 * set RE_TDESC_CMD_IPCSUM if any checksum offloading
   1438 			 * is requested.  otherwise, RE_TDESC_CMD_TCPCSUM/
   1439 			 * RE_TDESC_CMD_UDPCSUM doesn't make effects.
   1440 			 */
   1441 			re_flags = 0;
   1442 			if ((m->m_pkthdr.csum_flags &
   1443 			    (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4))
   1444 			    != 0) {
   1445 				re_flags |= RE_TDESC_CMD_IPCSUM;
   1446 				if (m->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
   1447 					re_flags |= RE_TDESC_CMD_TCPCSUM;
   1448 				} else if (m->m_pkthdr.csum_flags &
   1449 				    M_CSUM_UDPv4) {
   1450 					re_flags |= RE_TDESC_CMD_UDPCSUM;
   1451 				}
   1452 			}
   1453 		}
   1454 
   1455 		txq = &sc->re_ldata.re_txq[idx];
   1456 		map = txq->txq_dmamap;
   1457 		error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1458 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1459 
   1460 		if (__predict_false(error)) {
   1461 			/* XXX try to defrag if EFBIG? */
   1462 			printf("%s: can't map mbuf (error %d)\n",
   1463 			    device_xname(&sc->sc_dev), error);
   1464 
   1465 			IFQ_DEQUEUE(&ifp->if_snd, m);
   1466 			m_freem(m);
   1467 			ifp->if_oerrors++;
   1468 			continue;
   1469 		}
   1470 
   1471 		nsegs = map->dm_nsegs;
   1472 		pad = false;
   1473 		if (__predict_false(m->m_pkthdr.len <= RE_IP4CSUMTX_PADLEN &&
   1474 		    (re_flags & RE_TDESC_CMD_IPCSUM) != 0)) {
   1475 			pad = true;
   1476 			nsegs++;
   1477 		}
   1478 
   1479 		if (nsegs > sc->re_ldata.re_tx_free) {
   1480 			/*
   1481 			 * Not enough free descriptors to transmit this packet.
   1482 			 */
   1483 			ifp->if_flags |= IFF_OACTIVE;
   1484 			bus_dmamap_unload(sc->sc_dmat, map);
   1485 			break;
   1486 		}
   1487 
   1488 		IFQ_DEQUEUE(&ifp->if_snd, m);
   1489 
   1490 		/*
   1491 		 * Make sure that the caches are synchronized before we
   1492 		 * ask the chip to start DMA for the packet data.
   1493 		 */
   1494 		bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1495 		    BUS_DMASYNC_PREWRITE);
   1496 
   1497 		/*
   1498 		 * Set up hardware VLAN tagging. Note: vlan tag info must
   1499 		 * appear in all descriptors of a multi-descriptor
   1500 		 * transmission attempt.
   1501 		 */
   1502 		vlanctl = 0;
   1503 		if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m)) != NULL)
   1504 			vlanctl = bswap16(VLAN_TAG_VALUE(mtag)) |
   1505 			    RE_TDESC_VLANCTL_TAG;
   1506 
   1507 		/*
   1508 		 * Map the segment array into descriptors.
   1509 		 * Note that we set the start-of-frame and
   1510 		 * end-of-frame markers for either TX or RX,
   1511 		 * but they really only have meaning in the TX case.
   1512 		 * (In the RX case, it's the chip that tells us
   1513 		 *  where packets begin and end.)
   1514 		 * We also keep track of the end of the ring
   1515 		 * and set the end-of-ring bits as needed,
   1516 		 * and we set the ownership bits in all except
   1517 		 * the very first descriptor. (The caller will
   1518 		 * set this descriptor later when it start
   1519 		 * transmission or reception.)
   1520 		 */
   1521 		curdesc = startdesc = sc->re_ldata.re_tx_nextfree;
   1522 		lastdesc = -1;
   1523 		for (seg = 0; seg < map->dm_nsegs;
   1524 		    seg++, curdesc = RE_NEXT_TX_DESC(sc, curdesc)) {
   1525 			d = &sc->re_ldata.re_tx_list[curdesc];
   1526 #ifdef DIAGNOSTIC
   1527 			RE_TXDESCSYNC(sc, curdesc,
   1528 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1529 			cmdstat = le32toh(d->re_cmdstat);
   1530 			RE_TXDESCSYNC(sc, curdesc, BUS_DMASYNC_PREREAD);
   1531 			if (cmdstat & RE_TDESC_STAT_OWN) {
   1532 				panic("%s: tried to map busy TX descriptor",
   1533 				    device_xname(&sc->sc_dev));
   1534 			}
   1535 #endif
   1536 
   1537 			d->re_vlanctl = htole32(vlanctl);
   1538 			re_set_bufaddr(d, map->dm_segs[seg].ds_addr);
   1539 			cmdstat = re_flags | map->dm_segs[seg].ds_len;
   1540 			if (seg == 0)
   1541 				cmdstat |= RE_TDESC_CMD_SOF;
   1542 			else
   1543 				cmdstat |= RE_TDESC_CMD_OWN;
   1544 			if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
   1545 				cmdstat |= RE_TDESC_CMD_EOR;
   1546 			if (seg == nsegs - 1) {
   1547 				cmdstat |= RE_TDESC_CMD_EOF;
   1548 				lastdesc = curdesc;
   1549 			}
   1550 			d->re_cmdstat = htole32(cmdstat);
   1551 			RE_TXDESCSYNC(sc, curdesc,
   1552 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1553 		}
   1554 		if (__predict_false(pad)) {
   1555 			bus_addr_t paddaddr;
   1556 
   1557 			d = &sc->re_ldata.re_tx_list[curdesc];
   1558 			d->re_vlanctl = htole32(vlanctl);
   1559 			paddaddr = RE_TXPADDADDR(sc);
   1560 			re_set_bufaddr(d, paddaddr);
   1561 			cmdstat = re_flags |
   1562 			    RE_TDESC_CMD_OWN | RE_TDESC_CMD_EOF |
   1563 			    (RE_IP4CSUMTX_PADLEN + 1 - m->m_pkthdr.len);
   1564 			if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
   1565 				cmdstat |= RE_TDESC_CMD_EOR;
   1566 			d->re_cmdstat = htole32(cmdstat);
   1567 			RE_TXDESCSYNC(sc, curdesc,
   1568 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1569 			lastdesc = curdesc;
   1570 			curdesc = RE_NEXT_TX_DESC(sc, curdesc);
   1571 		}
   1572 		KASSERT(lastdesc != -1);
   1573 
   1574 		/* Transfer ownership of packet to the chip. */
   1575 
   1576 		sc->re_ldata.re_tx_list[startdesc].re_cmdstat |=
   1577 		    htole32(RE_TDESC_CMD_OWN);
   1578 		RE_TXDESCSYNC(sc, startdesc,
   1579 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1580 
   1581 		/* update info of TX queue and descriptors */
   1582 		txq->txq_mbuf = m;
   1583 		txq->txq_descidx = lastdesc;
   1584 		txq->txq_nsegs = nsegs;
   1585 
   1586 		sc->re_ldata.re_txq_free--;
   1587 		sc->re_ldata.re_tx_free -= nsegs;
   1588 		sc->re_ldata.re_tx_nextfree = curdesc;
   1589 
   1590 #if NBPFILTER > 0
   1591 		/*
   1592 		 * If there's a BPF listener, bounce a copy of this frame
   1593 		 * to him.
   1594 		 */
   1595 		if (ifp->if_bpf)
   1596 			bpf_mtap(ifp->if_bpf, m);
   1597 #endif
   1598 	}
   1599 
   1600 	if (sc->re_ldata.re_txq_free < ofree) {
   1601 		/*
   1602 		 * TX packets are enqueued.
   1603 		 */
   1604 		sc->re_ldata.re_txq_prodidx = idx;
   1605 
   1606 		/*
   1607 		 * Start the transmitter to poll.
   1608 		 *
   1609 		 * RealTek put the TX poll request register in a different
   1610 		 * location on the 8169 gigE chip. I don't know why.
   1611 		 */
   1612 		if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
   1613 			CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
   1614 		else
   1615 			CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
   1616 
   1617 		/*
   1618 		 * Use the countdown timer for interrupt moderation.
   1619 		 * 'TX done' interrupts are disabled. Instead, we reset the
   1620 		 * countdown timer, which will begin counting until it hits
   1621 		 * the value in the TIMERINT register, and then trigger an
   1622 		 * interrupt. Each time we write to the TIMERCNT register,
   1623 		 * the timer count is reset to 0.
   1624 		 */
   1625 		CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
   1626 
   1627 		/*
   1628 		 * Set a timeout in case the chip goes out to lunch.
   1629 		 */
   1630 		ifp->if_timer = 5;
   1631 	}
   1632 }
   1633 
   1634 static int
   1635 re_init(struct ifnet *ifp)
   1636 {
   1637 	struct rtk_softc	*sc = ifp->if_softc;
   1638 	const uint8_t		*enaddr;
   1639 	uint32_t		rxcfg = 0;
   1640 	uint32_t		reg;
   1641 	int error;
   1642 
   1643 	if ((error = re_enable(sc)) != 0)
   1644 		goto out;
   1645 
   1646 	/*
   1647 	 * Cancel pending I/O and free all RX/TX buffers.
   1648 	 */
   1649 	re_stop(ifp, 0);
   1650 
   1651 	re_reset(sc);
   1652 
   1653 	/*
   1654 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
   1655 	 * RX checksum offload. We must configure the C+ register
   1656 	 * before all others.
   1657 	 */
   1658 	reg = 0;
   1659 
   1660 	/*
   1661 	 * XXX: Realtek docs say bits 0 and 1 are reserved, for 8169S/8110S.
   1662 	 * FreeBSD  drivers set these bits anyway (for 8139C+?).
   1663 	 * So far, it works.
   1664 	 */
   1665 
   1666 	/*
   1667 	 * XXX: For old 8169 set bit 14.
   1668 	 *      For 8169S/8110S and above, do not set bit 14.
   1669 	 */
   1670 	if ((sc->sc_quirk & RTKQ_8169NONS) != 0)
   1671 		reg |= (0x1 << 14) | RTK_CPLUSCMD_PCI_MRW;;
   1672 
   1673 	if (1)  {/* not for 8169S ? */
   1674 		reg |=
   1675 		    RTK_CPLUSCMD_VLANSTRIP |
   1676 		    (ifp->if_capenable &
   1677 		    (IFCAP_CSUM_IPv4_Rx | IFCAP_CSUM_TCPv4_Rx |
   1678 		     IFCAP_CSUM_UDPv4_Rx) ?
   1679 		    RTK_CPLUSCMD_RXCSUM_ENB : 0);
   1680 	}
   1681 
   1682 	CSR_WRITE_2(sc, RTK_CPLUS_CMD,
   1683 	    reg | RTK_CPLUSCMD_RXENB | RTK_CPLUSCMD_TXENB);
   1684 
   1685 	/* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
   1686 	if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
   1687 		CSR_WRITE_2(sc, RTK_IM, 0x0000);
   1688 
   1689 	DELAY(10000);
   1690 
   1691 	/*
   1692 	 * Init our MAC address.  Even though the chipset
   1693 	 * documentation doesn't mention it, we need to enter "Config
   1694 	 * register write enable" mode to modify the ID registers.
   1695 	 */
   1696 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
   1697 	enaddr = CLLADDR(ifp->if_sadl);
   1698 	reg = enaddr[0] | (enaddr[1] << 8) |
   1699 	    (enaddr[2] << 16) | (enaddr[3] << 24);
   1700 	CSR_WRITE_4(sc, RTK_IDR0, reg);
   1701 	reg = enaddr[4] | (enaddr[5] << 8);
   1702 	CSR_WRITE_4(sc, RTK_IDR4, reg);
   1703 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
   1704 
   1705 	/*
   1706 	 * For C+ mode, initialize the RX descriptors and mbufs.
   1707 	 */
   1708 	re_rx_list_init(sc);
   1709 	re_tx_list_init(sc);
   1710 
   1711 	/*
   1712 	 * Load the addresses of the RX and TX lists into the chip.
   1713 	 */
   1714 	CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
   1715 	    RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
   1716 	CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
   1717 	    RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
   1718 
   1719 	CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
   1720 	    RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
   1721 	CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
   1722 	    RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
   1723 
   1724 	/*
   1725 	 * Enable transmit and receive.
   1726 	 */
   1727 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
   1728 
   1729 	/*
   1730 	 * Set the initial TX and RX configuration.
   1731 	 */
   1732 	if (sc->re_testmode && (sc->sc_quirk & RTKQ_8169NONS) != 0) {
   1733 		/* test mode is needed only for old 8169 */
   1734 		CSR_WRITE_4(sc, RTK_TXCFG,
   1735 		    RE_TXCFG_CONFIG | RTK_LOOPTEST_ON);
   1736 	} else
   1737 		CSR_WRITE_4(sc, RTK_TXCFG, RE_TXCFG_CONFIG);
   1738 
   1739 	CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
   1740 
   1741 	CSR_WRITE_4(sc, RTK_RXCFG, RE_RXCFG_CONFIG);
   1742 
   1743 	/* Set the individual bit to receive frames for this host only. */
   1744 	rxcfg = CSR_READ_4(sc, RTK_RXCFG);
   1745 	rxcfg |= RTK_RXCFG_RX_INDIV;
   1746 
   1747 	/* If we want promiscuous mode, set the allframes bit. */
   1748 	if (ifp->if_flags & IFF_PROMISC)
   1749 		rxcfg |= RTK_RXCFG_RX_ALLPHYS;
   1750 	else
   1751 		rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
   1752 	CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1753 
   1754 	/*
   1755 	 * Set capture broadcast bit to capture broadcast frames.
   1756 	 */
   1757 	if (ifp->if_flags & IFF_BROADCAST)
   1758 		rxcfg |= RTK_RXCFG_RX_BROAD;
   1759 	else
   1760 		rxcfg &= ~RTK_RXCFG_RX_BROAD;
   1761 	CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1762 
   1763 	/*
   1764 	 * Program the multicast filter, if necessary.
   1765 	 */
   1766 	rtk_setmulti(sc);
   1767 
   1768 	/*
   1769 	 * Enable interrupts.
   1770 	 */
   1771 	if (sc->re_testmode)
   1772 		CSR_WRITE_2(sc, RTK_IMR, 0);
   1773 	else
   1774 		CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
   1775 
   1776 	/* Start RX/TX process. */
   1777 	CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
   1778 #ifdef notdef
   1779 	/* Enable receiver and transmitter. */
   1780 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
   1781 #endif
   1782 
   1783 	/*
   1784 	 * Initialize the timer interrupt register so that
   1785 	 * a timer interrupt will be generated once the timer
   1786 	 * reaches a certain number of ticks. The timer is
   1787 	 * reloaded on each transmit. This gives us TX interrupt
   1788 	 * moderation, which dramatically improves TX frame rate.
   1789 	 */
   1790 
   1791 	if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
   1792 		CSR_WRITE_4(sc, RTK_TIMERINT, 0x400);
   1793 	else {
   1794 		CSR_WRITE_4(sc, RTK_TIMERINT_8169, 0x800);
   1795 
   1796 		/*
   1797 		 * For 8169 gigE NICs, set the max allowed RX packet
   1798 		 * size so we can receive jumbo frames.
   1799 		 */
   1800 		CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
   1801 	}
   1802 
   1803 	if (sc->re_testmode)
   1804 		return 0;
   1805 
   1806 	CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD);
   1807 
   1808 	ifp->if_flags |= IFF_RUNNING;
   1809 	ifp->if_flags &= ~IFF_OACTIVE;
   1810 
   1811 	callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
   1812 
   1813  out:
   1814 	if (error) {
   1815 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1816 		ifp->if_timer = 0;
   1817 		printf("%s: interface not running\n",
   1818 		    device_xname(&sc->sc_dev));
   1819 	}
   1820 
   1821 	return error;
   1822 }
   1823 
   1824 static int
   1825 re_ioctl(struct ifnet *ifp, u_long command, void *data)
   1826 {
   1827 	struct rtk_softc	*sc = ifp->if_softc;
   1828 	struct ifreq		*ifr = (struct ifreq *) data;
   1829 	int			s, error = 0;
   1830 
   1831 	s = splnet();
   1832 
   1833 	switch (command) {
   1834 	case SIOCSIFMTU:
   1835 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
   1836 			error = EINVAL;
   1837 		else if ((error = ifioctl_common(ifp, command, data)) == ENETRESET)
   1838 			error = 0;
   1839 		break;
   1840 	default:
   1841 		if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
   1842 			break;
   1843 
   1844 		error = 0;
   1845 
   1846 		if (command == SIOCSIFCAP)
   1847 			error = (*ifp->if_init)(ifp);
   1848 		else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
   1849 			;
   1850 		else if (ifp->if_flags & IFF_RUNNING)
   1851 			rtk_setmulti(sc);
   1852 		break;
   1853 	}
   1854 
   1855 	splx(s);
   1856 
   1857 	return error;
   1858 }
   1859 
   1860 static void
   1861 re_watchdog(struct ifnet *ifp)
   1862 {
   1863 	struct rtk_softc	*sc;
   1864 	int			s;
   1865 
   1866 	sc = ifp->if_softc;
   1867 	s = splnet();
   1868 	printf("%s: watchdog timeout\n", device_xname(&sc->sc_dev));
   1869 	ifp->if_oerrors++;
   1870 
   1871 	re_txeof(sc);
   1872 	re_rxeof(sc);
   1873 
   1874 	re_init(ifp);
   1875 
   1876 	splx(s);
   1877 }
   1878 
   1879 /*
   1880  * Stop the adapter and free any mbufs allocated to the
   1881  * RX and TX lists.
   1882  */
   1883 static void
   1884 re_stop(struct ifnet *ifp, int disable)
   1885 {
   1886 	int		i;
   1887 	struct rtk_softc *sc = ifp->if_softc;
   1888 
   1889 	callout_stop(&sc->rtk_tick_ch);
   1890 
   1891 	mii_down(&sc->mii);
   1892 
   1893 	CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
   1894 	CSR_WRITE_2(sc, RTK_IMR, 0x0000);
   1895 
   1896 	if (sc->re_head != NULL) {
   1897 		m_freem(sc->re_head);
   1898 		sc->re_head = sc->re_tail = NULL;
   1899 	}
   1900 
   1901 	/* Free the TX list buffers. */
   1902 	for (i = 0; i < RE_TX_QLEN; i++) {
   1903 		if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
   1904 			bus_dmamap_unload(sc->sc_dmat,
   1905 			    sc->re_ldata.re_txq[i].txq_dmamap);
   1906 			m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
   1907 			sc->re_ldata.re_txq[i].txq_mbuf = NULL;
   1908 		}
   1909 	}
   1910 
   1911 	/* Free the RX list buffers. */
   1912 	for (i = 0; i < RE_RX_DESC_CNT; i++) {
   1913 		if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
   1914 			bus_dmamap_unload(sc->sc_dmat,
   1915 			    sc->re_ldata.re_rxsoft[i].rxs_dmamap);
   1916 			m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
   1917 			sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
   1918 		}
   1919 	}
   1920 
   1921 	if (disable)
   1922 		re_disable(sc);
   1923 
   1924 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1925 	ifp->if_timer = 0;
   1926 }
   1927