rtl8169.c revision 1.109 1 /* $NetBSD: rtl8169.c,v 1.109 2009/03/21 07:58:30 tsutsui Exp $ */
2
3 /*
4 * Copyright (c) 1997, 1998-2003
5 * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Bill Paul.
18 * 4. Neither the name of the author nor the names of any co-contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 * THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35 #include <sys/cdefs.h>
36 __KERNEL_RCSID(0, "$NetBSD: rtl8169.c,v 1.109 2009/03/21 07:58:30 tsutsui Exp $");
37 /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
38
39 /*
40 * RealTek 8139C+/8169/8169S/8110S PCI NIC driver
41 *
42 * Written by Bill Paul <wpaul (at) windriver.com>
43 * Senior Networking Software Engineer
44 * Wind River Systems
45 */
46
47 /*
48 * This driver is designed to support RealTek's next generation of
49 * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
50 * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S
51 * and the RTL8110S.
52 *
53 * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
54 * with the older 8139 family, however it also supports a special
55 * C+ mode of operation that provides several new performance enhancing
56 * features. These include:
57 *
58 * o Descriptor based DMA mechanism. Each descriptor represents
59 * a single packet fragment. Data buffers may be aligned on
60 * any byte boundary.
61 *
62 * o 64-bit DMA
63 *
64 * o TCP/IP checksum offload for both RX and TX
65 *
66 * o High and normal priority transmit DMA rings
67 *
68 * o VLAN tag insertion and extraction
69 *
70 * o TCP large send (segmentation offload)
71 *
72 * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
73 * programming API is fairly straightforward. The RX filtering, EEPROM
74 * access and PHY access is the same as it is on the older 8139 series
75 * chips.
76 *
77 * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
78 * same programming API and feature set as the 8139C+ with the following
79 * differences and additions:
80 *
81 * o 1000Mbps mode
82 *
83 * o Jumbo frames
84 *
85 * o GMII and TBI ports/registers for interfacing with copper
86 * or fiber PHYs
87 *
88 * o RX and TX DMA rings can have up to 1024 descriptors
89 * (the 8139C+ allows a maximum of 64)
90 *
91 * o Slight differences in register layout from the 8139C+
92 *
93 * The TX start and timer interrupt registers are at different locations
94 * on the 8169 than they are on the 8139C+. Also, the status word in the
95 * RX descriptor has a slightly different bit layout. The 8169 does not
96 * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
97 * copper gigE PHY.
98 *
99 * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
100 * (the 'S' stands for 'single-chip'). These devices have the same
101 * programming API as the older 8169, but also have some vendor-specific
102 * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
103 * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
104 *
105 * This driver takes advantage of the RX and TX checksum offload and
106 * VLAN tag insertion/extraction features. It also implements TX
107 * interrupt moderation using the timer interrupt registers, which
108 * significantly reduces TX interrupt load. There is also support
109 * for jumbo frames, however the 8169/8169S/8110S can not transmit
110 * jumbo frames larger than 7.5K, so the max MTU possible with this
111 * driver is 7500 bytes.
112 */
113
114 #include "bpfilter.h"
115 #include "vlan.h"
116
117 #include <sys/param.h>
118 #include <sys/endian.h>
119 #include <sys/systm.h>
120 #include <sys/sockio.h>
121 #include <sys/mbuf.h>
122 #include <sys/malloc.h>
123 #include <sys/kernel.h>
124 #include <sys/socket.h>
125 #include <sys/device.h>
126
127 #include <net/if.h>
128 #include <net/if_arp.h>
129 #include <net/if_dl.h>
130 #include <net/if_ether.h>
131 #include <net/if_media.h>
132 #include <net/if_vlanvar.h>
133
134 #include <netinet/in_systm.h> /* XXX for IP_MAXPACKET */
135 #include <netinet/in.h> /* XXX for IP_MAXPACKET */
136 #include <netinet/ip.h> /* XXX for IP_MAXPACKET */
137
138 #if NBPFILTER > 0
139 #include <net/bpf.h>
140 #endif
141
142 #include <sys/bus.h>
143
144 #include <dev/mii/mii.h>
145 #include <dev/mii/miivar.h>
146
147 #include <dev/ic/rtl81x9reg.h>
148 #include <dev/ic/rtl81x9var.h>
149
150 #include <dev/ic/rtl8169var.h>
151
152 static inline void re_set_bufaddr(struct re_desc *, bus_addr_t);
153
154 static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
155 static int re_rx_list_init(struct rtk_softc *);
156 static int re_tx_list_init(struct rtk_softc *);
157 static void re_rxeof(struct rtk_softc *);
158 static void re_txeof(struct rtk_softc *);
159 static void re_tick(void *);
160 static void re_start(struct ifnet *);
161 static int re_ioctl(struct ifnet *, u_long, void *);
162 static int re_init(struct ifnet *);
163 static void re_stop(struct ifnet *, int);
164 static void re_watchdog(struct ifnet *);
165
166 static int re_enable(struct rtk_softc *);
167 static void re_disable(struct rtk_softc *);
168
169 static int re_gmii_readreg(struct device *, int, int);
170 static void re_gmii_writereg(struct device *, int, int, int);
171
172 static int re_miibus_readreg(struct device *, int, int);
173 static void re_miibus_writereg(struct device *, int, int, int);
174 static void re_miibus_statchg(struct device *);
175
176 static void re_reset(struct rtk_softc *);
177
178 static inline void
179 re_set_bufaddr(struct re_desc *d, bus_addr_t addr)
180 {
181
182 d->re_bufaddr_lo = htole32((uint32_t)addr);
183 if (sizeof(bus_addr_t) == sizeof(uint64_t))
184 d->re_bufaddr_hi = htole32((uint64_t)addr >> 32);
185 else
186 d->re_bufaddr_hi = 0;
187 }
188
189 static int
190 re_gmii_readreg(device_t dev, int phy, int reg)
191 {
192 struct rtk_softc *sc = device_private(dev);
193 uint32_t rval;
194 int i;
195
196 if (phy != 7)
197 return 0;
198
199 /* Let the rgephy driver read the GMEDIASTAT register */
200
201 if (reg == RTK_GMEDIASTAT) {
202 rval = CSR_READ_1(sc, RTK_GMEDIASTAT);
203 return rval;
204 }
205
206 CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
207 DELAY(1000);
208
209 for (i = 0; i < RTK_TIMEOUT; i++) {
210 rval = CSR_READ_4(sc, RTK_PHYAR);
211 if (rval & RTK_PHYAR_BUSY)
212 break;
213 DELAY(100);
214 }
215
216 if (i == RTK_TIMEOUT) {
217 printf("%s: PHY read failed\n", device_xname(sc->sc_dev));
218 return 0;
219 }
220
221 return rval & RTK_PHYAR_PHYDATA;
222 }
223
224 static void
225 re_gmii_writereg(device_t dev, int phy, int reg, int data)
226 {
227 struct rtk_softc *sc = device_private(dev);
228 uint32_t rval;
229 int i;
230
231 CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
232 (data & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
233 DELAY(1000);
234
235 for (i = 0; i < RTK_TIMEOUT; i++) {
236 rval = CSR_READ_4(sc, RTK_PHYAR);
237 if (!(rval & RTK_PHYAR_BUSY))
238 break;
239 DELAY(100);
240 }
241
242 if (i == RTK_TIMEOUT) {
243 printf("%s: PHY write reg %x <- %x failed\n",
244 device_xname(sc->sc_dev), reg, data);
245 }
246 }
247
248 static int
249 re_miibus_readreg(device_t dev, int phy, int reg)
250 {
251 struct rtk_softc *sc = device_private(dev);
252 uint16_t rval = 0;
253 uint16_t re8139_reg = 0;
254 int s;
255
256 s = splnet();
257
258 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
259 rval = re_gmii_readreg(dev, phy, reg);
260 splx(s);
261 return rval;
262 }
263
264 /* Pretend the internal PHY is only at address 0 */
265 if (phy) {
266 splx(s);
267 return 0;
268 }
269 switch (reg) {
270 case MII_BMCR:
271 re8139_reg = RTK_BMCR;
272 break;
273 case MII_BMSR:
274 re8139_reg = RTK_BMSR;
275 break;
276 case MII_ANAR:
277 re8139_reg = RTK_ANAR;
278 break;
279 case MII_ANER:
280 re8139_reg = RTK_ANER;
281 break;
282 case MII_ANLPAR:
283 re8139_reg = RTK_LPAR;
284 break;
285 case MII_PHYIDR1:
286 case MII_PHYIDR2:
287 splx(s);
288 return 0;
289 /*
290 * Allow the rlphy driver to read the media status
291 * register. If we have a link partner which does not
292 * support NWAY, this is the register which will tell
293 * us the results of parallel detection.
294 */
295 case RTK_MEDIASTAT:
296 rval = CSR_READ_1(sc, RTK_MEDIASTAT);
297 splx(s);
298 return rval;
299 default:
300 printf("%s: bad phy register\n", device_xname(sc->sc_dev));
301 splx(s);
302 return 0;
303 }
304 rval = CSR_READ_2(sc, re8139_reg);
305 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0 && re8139_reg == RTK_BMCR) {
306 /* 8139C+ has different bit layout. */
307 rval &= ~(BMCR_LOOP | BMCR_ISO);
308 }
309 splx(s);
310 return rval;
311 }
312
313 static void
314 re_miibus_writereg(device_t dev, int phy, int reg, int data)
315 {
316 struct rtk_softc *sc = device_private(dev);
317 uint16_t re8139_reg = 0;
318 int s;
319
320 s = splnet();
321
322 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
323 re_gmii_writereg(dev, phy, reg, data);
324 splx(s);
325 return;
326 }
327
328 /* Pretend the internal PHY is only at address 0 */
329 if (phy) {
330 splx(s);
331 return;
332 }
333 switch (reg) {
334 case MII_BMCR:
335 re8139_reg = RTK_BMCR;
336 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0) {
337 /* 8139C+ has different bit layout. */
338 data &= ~(BMCR_LOOP | BMCR_ISO);
339 }
340 break;
341 case MII_BMSR:
342 re8139_reg = RTK_BMSR;
343 break;
344 case MII_ANAR:
345 re8139_reg = RTK_ANAR;
346 break;
347 case MII_ANER:
348 re8139_reg = RTK_ANER;
349 break;
350 case MII_ANLPAR:
351 re8139_reg = RTK_LPAR;
352 break;
353 case MII_PHYIDR1:
354 case MII_PHYIDR2:
355 splx(s);
356 return;
357 break;
358 default:
359 printf("%s: bad phy register\n", device_xname(sc->sc_dev));
360 splx(s);
361 return;
362 }
363 CSR_WRITE_2(sc, re8139_reg, data);
364 splx(s);
365 return;
366 }
367
368 static void
369 re_miibus_statchg(device_t dev)
370 {
371
372 return;
373 }
374
375 static void
376 re_reset(struct rtk_softc *sc)
377 {
378 int i;
379
380 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
381
382 for (i = 0; i < RTK_TIMEOUT; i++) {
383 DELAY(10);
384 if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
385 break;
386 }
387 if (i == RTK_TIMEOUT)
388 printf("%s: reset never completed!\n",
389 device_xname(sc->sc_dev));
390
391 /*
392 * NB: Realtek-supplied FreeBSD driver does this only for MACFG_3,
393 * but also says "Rtl8169s sigle chip detected".
394 */
395 if ((sc->sc_quirk & RTKQ_MACLDPS) != 0)
396 CSR_WRITE_1(sc, RTK_LDPS, 1);
397
398 }
399
400 /*
401 * The following routine is designed to test for a defect on some
402 * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
403 * lines connected to the bus, however for a 32-bit only card, they
404 * should be pulled high. The result of this defect is that the
405 * NIC will not work right if you plug it into a 64-bit slot: DMA
406 * operations will be done with 64-bit transfers, which will fail
407 * because the 64-bit data lines aren't connected.
408 *
409 * There's no way to work around this (short of talking a soldering
410 * iron to the board), however we can detect it. The method we use
411 * here is to put the NIC into digital loopback mode, set the receiver
412 * to promiscuous mode, and then try to send a frame. We then compare
413 * the frame data we sent to what was received. If the data matches,
414 * then the NIC is working correctly, otherwise we know the user has
415 * a defective NIC which has been mistakenly plugged into a 64-bit PCI
416 * slot. In the latter case, there's no way the NIC can work correctly,
417 * so we print out a message on the console and abort the device attach.
418 */
419
420 int
421 re_diag(struct rtk_softc *sc)
422 {
423 struct ifnet *ifp = &sc->ethercom.ec_if;
424 struct mbuf *m0;
425 struct ether_header *eh;
426 struct re_rxsoft *rxs;
427 struct re_desc *cur_rx;
428 bus_dmamap_t dmamap;
429 uint16_t status;
430 uint32_t rxstat;
431 int total_len, i, s, error = 0;
432 static const uint8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
433 static const uint8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
434
435 /* Allocate a single mbuf */
436
437 MGETHDR(m0, M_DONTWAIT, MT_DATA);
438 if (m0 == NULL)
439 return ENOBUFS;
440
441 /*
442 * Initialize the NIC in test mode. This sets the chip up
443 * so that it can send and receive frames, but performs the
444 * following special functions:
445 * - Puts receiver in promiscuous mode
446 * - Enables digital loopback mode
447 * - Leaves interrupts turned off
448 */
449
450 ifp->if_flags |= IFF_PROMISC;
451 sc->re_testmode = 1;
452 re_init(ifp);
453 re_stop(ifp, 0);
454 DELAY(100000);
455 re_init(ifp);
456
457 /* Put some data in the mbuf */
458
459 eh = mtod(m0, struct ether_header *);
460 memcpy(eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN);
461 memcpy(eh->ether_shost, (char *)&src, ETHER_ADDR_LEN);
462 eh->ether_type = htons(ETHERTYPE_IP);
463 m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
464
465 /*
466 * Queue the packet, start transmission.
467 */
468
469 CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
470 s = splnet();
471 IF_ENQUEUE(&ifp->if_snd, m0);
472 re_start(ifp);
473 splx(s);
474 m0 = NULL;
475
476 /* Wait for it to propagate through the chip */
477
478 DELAY(100000);
479 for (i = 0; i < RTK_TIMEOUT; i++) {
480 status = CSR_READ_2(sc, RTK_ISR);
481 if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
482 (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
483 break;
484 DELAY(10);
485 }
486 if (i == RTK_TIMEOUT) {
487 aprint_error_dev(sc->sc_dev,
488 "diagnostic failed, failed to receive packet "
489 "in loopback mode\n");
490 error = EIO;
491 goto done;
492 }
493
494 /*
495 * The packet should have been dumped into the first
496 * entry in the RX DMA ring. Grab it from there.
497 */
498
499 rxs = &sc->re_ldata.re_rxsoft[0];
500 dmamap = rxs->rxs_dmamap;
501 bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
502 BUS_DMASYNC_POSTREAD);
503 bus_dmamap_unload(sc->sc_dmat, dmamap);
504
505 m0 = rxs->rxs_mbuf;
506 rxs->rxs_mbuf = NULL;
507 eh = mtod(m0, struct ether_header *);
508
509 RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
510 cur_rx = &sc->re_ldata.re_rx_list[0];
511 rxstat = le32toh(cur_rx->re_cmdstat);
512 total_len = rxstat & sc->re_rxlenmask;
513
514 if (total_len != ETHER_MIN_LEN) {
515 aprint_error_dev(sc->sc_dev,
516 "diagnostic failed, received short packet\n");
517 error = EIO;
518 goto done;
519 }
520
521 /* Test that the received packet data matches what we sent. */
522
523 if (memcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
524 memcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
525 ntohs(eh->ether_type) != ETHERTYPE_IP) {
526 aprint_error_dev(sc->sc_dev, "WARNING, DMA FAILURE!\n"
527 "expected TX data: %s/%s/0x%x\n"
528 "received RX data: %s/%s/0x%x\n"
529 "You may have a defective 32-bit NIC plugged "
530 "into a 64-bit PCI slot.\n"
531 "Please re-install the NIC in a 32-bit slot "
532 "for proper operation.\n"
533 "Read the re(4) man page for more details.\n" ,
534 ether_sprintf(dst), ether_sprintf(src), ETHERTYPE_IP,
535 ether_sprintf(eh->ether_dhost),
536 ether_sprintf(eh->ether_shost), ntohs(eh->ether_type));
537 error = EIO;
538 }
539
540 done:
541 /* Turn interface off, release resources */
542
543 sc->re_testmode = 0;
544 ifp->if_flags &= ~IFF_PROMISC;
545 re_stop(ifp, 0);
546 if (m0 != NULL)
547 m_freem(m0);
548
549 return error;
550 }
551
552
553 /*
554 * Attach the interface. Allocate softc structures, do ifmedia
555 * setup and ethernet/BPF attach.
556 */
557 void
558 re_attach(struct rtk_softc *sc)
559 {
560 uint8_t eaddr[ETHER_ADDR_LEN];
561 uint16_t val;
562 struct ifnet *ifp;
563 int error = 0, i, addr_len;
564
565 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
566 uint32_t hwrev;
567
568 /* Revision of 8169/8169S/8110s in bits 30..26, 23 */
569 hwrev = CSR_READ_4(sc, RTK_TXCFG) & RTK_TXCFG_HWREV;
570 /* These rev numbers are taken from Realtek's driver */
571 switch (hwrev) {
572 case RTK_HWREV_8169:
573 /* XXX not in the Realtek driver */
574 sc->sc_rev = 1;
575 sc->sc_quirk |= RTKQ_8169NONS;
576 break;
577 case RTK_HWREV_8169S:
578 case RTK_HWREV_8110S:
579 sc->sc_rev = 3;
580 sc->sc_quirk |= RTKQ_MACLDPS;
581 break;
582 case RTK_HWREV_8169_8110SB:
583 sc->sc_rev = 4;
584 sc->sc_quirk |= RTKQ_MACLDPS;
585 break;
586 case RTK_HWREV_8169_8110SC:
587 sc->sc_rev = 5;
588 sc->sc_quirk |= RTKQ_MACLDPS;
589 break;
590 case RTK_HWREV_8101E:
591 sc->sc_rev = 11;
592 break;
593 case RTK_HWREV_8168_SPIN1:
594 sc->sc_rev = 21;
595 sc->sc_quirk |= RTKQ_DESCV2;
596 break;
597 case RTK_HWREV_8168_SPIN2:
598 sc->sc_rev = 22;
599 sc->sc_quirk |= RTKQ_DESCV2;
600 break;
601 case RTK_HWREV_8168_SPIN3:
602 sc->sc_rev = 23;
603 sc->sc_quirk |= RTKQ_DESCV2;
604 break;
605 case RTK_HWREV_8168C:
606 case RTK_HWREV_8168C_SPIN2:
607 sc->sc_rev = 24;
608 sc->sc_quirk |= RTKQ_DESCV2;
609 break;
610 case RTK_HWREV_8102E:
611 case RTK_HWREV_8102EL:
612 sc->sc_rev = 25;
613 sc->sc_quirk |= RTKQ_DESCV2;
614 break;
615 case RTK_HWREV_8100E:
616 case RTK_HWREV_8100E_SPIN2:
617 /* XXX not in the Realtek driver */
618 sc->sc_rev = 0;
619 break;
620 default:
621 aprint_normal_dev(sc->sc_dev,
622 "Unknown revision (0x%08x)\n", hwrev);
623 sc->sc_rev = 0;
624 }
625
626 /* Set RX length mask */
627 sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
628 sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
629 } else {
630 /* Set RX length mask */
631 sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
632 sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
633 }
634
635 /* Reset the adapter. */
636 re_reset(sc);
637
638 if (sc->sc_rev == 24 || sc->sc_rev == 25) {
639 /*
640 * Get station address from ID registers.
641 */
642 for (i = 0; i < ETHER_ADDR_LEN; i++)
643 eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
644 } else {
645 /*
646 * Get station address from the EEPROM.
647 */
648 if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
649 addr_len = RTK_EEADDR_LEN1;
650 else
651 addr_len = RTK_EEADDR_LEN0;
652
653 /*
654 * Get station address from the EEPROM.
655 */
656 for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
657 val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
658 eaddr[(i * 2) + 0] = val & 0xff;
659 eaddr[(i * 2) + 1] = val >> 8;
660 }
661 }
662
663 aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
664 ether_sprintf(eaddr));
665
666 if (sc->re_ldata.re_tx_desc_cnt >
667 PAGE_SIZE / sizeof(struct re_desc)) {
668 sc->re_ldata.re_tx_desc_cnt =
669 PAGE_SIZE / sizeof(struct re_desc);
670 }
671
672 aprint_verbose_dev(sc->sc_dev, "using %d tx descriptors\n",
673 sc->re_ldata.re_tx_desc_cnt);
674 KASSERT(RE_NEXT_TX_DESC(sc, RE_TX_DESC_CNT(sc) - 1) == 0);
675
676 /* Allocate DMA'able memory for the TX ring */
677 if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
678 RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
679 &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
680 aprint_error_dev(sc->sc_dev,
681 "can't allocate tx listseg, error = %d\n", error);
682 goto fail_0;
683 }
684
685 /* Load the map for the TX ring. */
686 if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
687 sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
688 (void **)&sc->re_ldata.re_tx_list,
689 BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
690 aprint_error_dev(sc->sc_dev,
691 "can't map tx list, error = %d\n", error);
692 goto fail_1;
693 }
694 memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
695
696 if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
697 RE_TX_LIST_SZ(sc), 0, 0,
698 &sc->re_ldata.re_tx_list_map)) != 0) {
699 aprint_error_dev(sc->sc_dev,
700 "can't create tx list map, error = %d\n", error);
701 goto fail_2;
702 }
703
704
705 if ((error = bus_dmamap_load(sc->sc_dmat,
706 sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
707 RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
708 aprint_error_dev(sc->sc_dev,
709 "can't load tx list, error = %d\n", error);
710 goto fail_3;
711 }
712
713 /* Create DMA maps for TX buffers */
714 for (i = 0; i < RE_TX_QLEN; i++) {
715 error = bus_dmamap_create(sc->sc_dmat,
716 round_page(IP_MAXPACKET),
717 RE_TX_DESC_CNT(sc), RE_TDESC_CMD_FRAGLEN,
718 0, 0, &sc->re_ldata.re_txq[i].txq_dmamap);
719 if (error) {
720 aprint_error_dev(sc->sc_dev,
721 "can't create DMA map for TX\n");
722 goto fail_4;
723 }
724 }
725
726 /* Allocate DMA'able memory for the RX ring */
727 /* XXX see also a comment about RE_RX_DMAMEM_SZ in rtl81x9var.h */
728 if ((error = bus_dmamem_alloc(sc->sc_dmat,
729 RE_RX_DMAMEM_SZ, RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
730 &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
731 aprint_error_dev(sc->sc_dev,
732 "can't allocate rx listseg, error = %d\n", error);
733 goto fail_4;
734 }
735
736 /* Load the map for the RX ring. */
737 if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
738 sc->re_ldata.re_rx_listnseg, RE_RX_DMAMEM_SZ,
739 (void **)&sc->re_ldata.re_rx_list,
740 BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
741 aprint_error_dev(sc->sc_dev,
742 "can't map rx list, error = %d\n", error);
743 goto fail_5;
744 }
745 memset(sc->re_ldata.re_rx_list, 0, RE_RX_DMAMEM_SZ);
746
747 if ((error = bus_dmamap_create(sc->sc_dmat,
748 RE_RX_DMAMEM_SZ, 1, RE_RX_DMAMEM_SZ, 0, 0,
749 &sc->re_ldata.re_rx_list_map)) != 0) {
750 aprint_error_dev(sc->sc_dev,
751 "can't create rx list map, error = %d\n", error);
752 goto fail_6;
753 }
754
755 if ((error = bus_dmamap_load(sc->sc_dmat,
756 sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
757 RE_RX_DMAMEM_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
758 aprint_error_dev(sc->sc_dev,
759 "can't load rx list, error = %d\n", error);
760 goto fail_7;
761 }
762
763 /* Create DMA maps for RX buffers */
764 for (i = 0; i < RE_RX_DESC_CNT; i++) {
765 error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
766 0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
767 if (error) {
768 aprint_error_dev(sc->sc_dev,
769 "can't create DMA map for RX\n");
770 goto fail_8;
771 }
772 }
773
774 /*
775 * Record interface as attached. From here, we should not fail.
776 */
777 sc->sc_flags |= RTK_ATTACHED;
778
779 ifp = &sc->ethercom.ec_if;
780 ifp->if_softc = sc;
781 strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
782 ifp->if_mtu = ETHERMTU;
783 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
784 ifp->if_ioctl = re_ioctl;
785 sc->ethercom.ec_capabilities |=
786 ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
787 ifp->if_start = re_start;
788 ifp->if_stop = re_stop;
789
790 /*
791 * IFCAP_CSUM_IPv4_Tx on re(4) is broken for small packets,
792 * so we have a workaround to handle the bug by padding
793 * such packets manually.
794 */
795 ifp->if_capabilities |=
796 IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
797 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
798 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
799 IFCAP_TSOv4;
800
801 /*
802 * XXX
803 * Still have no idea how to make TSO work on 8168C, 8168CP,
804 * 8102E, 8111C and 8111CP.
805 */
806 if ((sc->sc_quirk & RTKQ_DESCV2) != 0)
807 ifp->if_capabilities &= ~IFCAP_TSOv4;
808
809 ifp->if_watchdog = re_watchdog;
810 ifp->if_init = re_init;
811 ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
812 ifp->if_capenable = ifp->if_capabilities;
813 IFQ_SET_READY(&ifp->if_snd);
814
815 callout_init(&sc->rtk_tick_ch, 0);
816
817 /* Do MII setup */
818 sc->mii.mii_ifp = ifp;
819 sc->mii.mii_readreg = re_miibus_readreg;
820 sc->mii.mii_writereg = re_miibus_writereg;
821 sc->mii.mii_statchg = re_miibus_statchg;
822 sc->ethercom.ec_mii = &sc->mii;
823 ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
824 ether_mediastatus);
825 mii_attach(sc->sc_dev, &sc->mii, 0xffffffff, MII_PHY_ANY,
826 MII_OFFSET_ANY, 0);
827 ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
828
829 /*
830 * Call MI attach routine.
831 */
832 if_attach(ifp);
833 ether_ifattach(ifp, eaddr);
834
835 return;
836
837 fail_8:
838 /* Destroy DMA maps for RX buffers. */
839 for (i = 0; i < RE_RX_DESC_CNT; i++)
840 if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
841 bus_dmamap_destroy(sc->sc_dmat,
842 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
843
844 /* Free DMA'able memory for the RX ring. */
845 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
846 fail_7:
847 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
848 fail_6:
849 bus_dmamem_unmap(sc->sc_dmat,
850 (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
851 fail_5:
852 bus_dmamem_free(sc->sc_dmat,
853 &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
854
855 fail_4:
856 /* Destroy DMA maps for TX buffers. */
857 for (i = 0; i < RE_TX_QLEN; i++)
858 if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
859 bus_dmamap_destroy(sc->sc_dmat,
860 sc->re_ldata.re_txq[i].txq_dmamap);
861
862 /* Free DMA'able memory for the TX ring. */
863 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
864 fail_3:
865 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
866 fail_2:
867 bus_dmamem_unmap(sc->sc_dmat,
868 (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
869 fail_1:
870 bus_dmamem_free(sc->sc_dmat,
871 &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
872 fail_0:
873 return;
874 }
875
876
877 /*
878 * re_activate:
879 * Handle device activation/deactivation requests.
880 */
881 int
882 re_activate(device_t self, enum devact act)
883 {
884 struct rtk_softc *sc = device_private(self);
885 int s, error = 0;
886
887 s = splnet();
888 switch (act) {
889 case DVACT_ACTIVATE:
890 error = EOPNOTSUPP;
891 break;
892 case DVACT_DEACTIVATE:
893 mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
894 if_deactivate(&sc->ethercom.ec_if);
895 break;
896 }
897 splx(s);
898
899 return error;
900 }
901
902 /*
903 * re_detach:
904 * Detach a rtk interface.
905 */
906 int
907 re_detach(struct rtk_softc *sc)
908 {
909 struct ifnet *ifp = &sc->ethercom.ec_if;
910 int i;
911
912 /*
913 * Succeed now if there isn't any work to do.
914 */
915 if ((sc->sc_flags & RTK_ATTACHED) == 0)
916 return 0;
917
918 /* Unhook our tick handler. */
919 callout_stop(&sc->rtk_tick_ch);
920
921 /* Detach all PHYs. */
922 mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
923
924 /* Delete all remaining media. */
925 ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
926
927 ether_ifdetach(ifp);
928 if_detach(ifp);
929
930 /* Destroy DMA maps for RX buffers. */
931 for (i = 0; i < RE_RX_DESC_CNT; i++)
932 if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
933 bus_dmamap_destroy(sc->sc_dmat,
934 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
935
936 /* Free DMA'able memory for the RX ring. */
937 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
938 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
939 bus_dmamem_unmap(sc->sc_dmat,
940 (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
941 bus_dmamem_free(sc->sc_dmat,
942 &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
943
944 /* Destroy DMA maps for TX buffers. */
945 for (i = 0; i < RE_TX_QLEN; i++)
946 if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
947 bus_dmamap_destroy(sc->sc_dmat,
948 sc->re_ldata.re_txq[i].txq_dmamap);
949
950 /* Free DMA'able memory for the TX ring. */
951 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
952 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
953 bus_dmamem_unmap(sc->sc_dmat,
954 (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
955 bus_dmamem_free(sc->sc_dmat,
956 &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
957
958 return 0;
959 }
960
961 /*
962 * re_enable:
963 * Enable the RTL81X9 chip.
964 */
965 static int
966 re_enable(struct rtk_softc *sc)
967 {
968
969 if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
970 if ((*sc->sc_enable)(sc) != 0) {
971 printf("%s: device enable failed\n",
972 device_xname(sc->sc_dev));
973 return EIO;
974 }
975 sc->sc_flags |= RTK_ENABLED;
976 }
977 return 0;
978 }
979
980 /*
981 * re_disable:
982 * Disable the RTL81X9 chip.
983 */
984 static void
985 re_disable(struct rtk_softc *sc)
986 {
987
988 if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
989 (*sc->sc_disable)(sc);
990 sc->sc_flags &= ~RTK_ENABLED;
991 }
992 }
993
994 static int
995 re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
996 {
997 struct mbuf *n = NULL;
998 bus_dmamap_t map;
999 struct re_desc *d;
1000 struct re_rxsoft *rxs;
1001 uint32_t cmdstat;
1002 int error;
1003
1004 if (m == NULL) {
1005 MGETHDR(n, M_DONTWAIT, MT_DATA);
1006 if (n == NULL)
1007 return ENOBUFS;
1008
1009 MCLGET(n, M_DONTWAIT);
1010 if ((n->m_flags & M_EXT) == 0) {
1011 m_freem(n);
1012 return ENOBUFS;
1013 }
1014 m = n;
1015 } else
1016 m->m_data = m->m_ext.ext_buf;
1017
1018 /*
1019 * Initialize mbuf length fields and fixup
1020 * alignment so that the frame payload is
1021 * longword aligned.
1022 */
1023 m->m_len = m->m_pkthdr.len = MCLBYTES - RE_ETHER_ALIGN;
1024 m->m_data += RE_ETHER_ALIGN;
1025
1026 rxs = &sc->re_ldata.re_rxsoft[idx];
1027 map = rxs->rxs_dmamap;
1028 error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1029 BUS_DMA_READ|BUS_DMA_NOWAIT);
1030
1031 if (error)
1032 goto out;
1033
1034 bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1035 BUS_DMASYNC_PREREAD);
1036
1037 d = &sc->re_ldata.re_rx_list[idx];
1038 #ifdef DIAGNOSTIC
1039 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1040 cmdstat = le32toh(d->re_cmdstat);
1041 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1042 if (cmdstat & RE_RDESC_STAT_OWN) {
1043 panic("%s: tried to map busy RX descriptor",
1044 device_xname(sc->sc_dev));
1045 }
1046 #endif
1047
1048 rxs->rxs_mbuf = m;
1049
1050 d->re_vlanctl = 0;
1051 cmdstat = map->dm_segs[0].ds_len;
1052 if (idx == (RE_RX_DESC_CNT - 1))
1053 cmdstat |= RE_RDESC_CMD_EOR;
1054 re_set_bufaddr(d, map->dm_segs[0].ds_addr);
1055 d->re_cmdstat = htole32(cmdstat);
1056 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1057 cmdstat |= RE_RDESC_CMD_OWN;
1058 d->re_cmdstat = htole32(cmdstat);
1059 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1060
1061 return 0;
1062 out:
1063 if (n != NULL)
1064 m_freem(n);
1065 return ENOMEM;
1066 }
1067
1068 static int
1069 re_tx_list_init(struct rtk_softc *sc)
1070 {
1071 int i;
1072
1073 memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
1074 for (i = 0; i < RE_TX_QLEN; i++) {
1075 sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1076 }
1077
1078 bus_dmamap_sync(sc->sc_dmat,
1079 sc->re_ldata.re_tx_list_map, 0,
1080 sc->re_ldata.re_tx_list_map->dm_mapsize,
1081 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1082 sc->re_ldata.re_txq_prodidx = 0;
1083 sc->re_ldata.re_txq_considx = 0;
1084 sc->re_ldata.re_txq_free = RE_TX_QLEN;
1085 sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
1086 sc->re_ldata.re_tx_nextfree = 0;
1087
1088 return 0;
1089 }
1090
1091 static int
1092 re_rx_list_init(struct rtk_softc *sc)
1093 {
1094 int i;
1095
1096 memset(sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
1097
1098 for (i = 0; i < RE_RX_DESC_CNT; i++) {
1099 if (re_newbuf(sc, i, NULL) == ENOBUFS)
1100 return ENOBUFS;
1101 }
1102
1103 sc->re_ldata.re_rx_prodidx = 0;
1104 sc->re_head = sc->re_tail = NULL;
1105
1106 return 0;
1107 }
1108
1109 /*
1110 * RX handler for C+ and 8169. For the gigE chips, we support
1111 * the reception of jumbo frames that have been fragmented
1112 * across multiple 2K mbuf cluster buffers.
1113 */
1114 static void
1115 re_rxeof(struct rtk_softc *sc)
1116 {
1117 struct mbuf *m;
1118 struct ifnet *ifp;
1119 int i, total_len;
1120 struct re_desc *cur_rx;
1121 struct re_rxsoft *rxs;
1122 uint32_t rxstat, rxvlan;
1123
1124 ifp = &sc->ethercom.ec_if;
1125
1126 for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
1127 cur_rx = &sc->re_ldata.re_rx_list[i];
1128 RE_RXDESCSYNC(sc, i,
1129 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1130 rxstat = le32toh(cur_rx->re_cmdstat);
1131 rxvlan = le32toh(cur_rx->re_vlanctl);
1132 RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
1133 if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
1134 break;
1135 }
1136 total_len = rxstat & sc->re_rxlenmask;
1137 rxs = &sc->re_ldata.re_rxsoft[i];
1138 m = rxs->rxs_mbuf;
1139
1140 /* Invalidate the RX mbuf and unload its map */
1141
1142 bus_dmamap_sync(sc->sc_dmat,
1143 rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
1144 BUS_DMASYNC_POSTREAD);
1145 bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1146
1147 if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
1148 m->m_len = MCLBYTES - RE_ETHER_ALIGN;
1149 if (sc->re_head == NULL)
1150 sc->re_head = sc->re_tail = m;
1151 else {
1152 m->m_flags &= ~M_PKTHDR;
1153 sc->re_tail->m_next = m;
1154 sc->re_tail = m;
1155 }
1156 re_newbuf(sc, i, NULL);
1157 continue;
1158 }
1159
1160 /*
1161 * NOTE: for the 8139C+, the frame length field
1162 * is always 12 bits in size, but for the gigE chips,
1163 * it is 13 bits (since the max RX frame length is 16K).
1164 * Unfortunately, all 32 bits in the status word
1165 * were already used, so to make room for the extra
1166 * length bit, RealTek took out the 'frame alignment
1167 * error' bit and shifted the other status bits
1168 * over one slot. The OWN, EOR, FS and LS bits are
1169 * still in the same places. We have already extracted
1170 * the frame length and checked the OWN bit, so rather
1171 * than using an alternate bit mapping, we shift the
1172 * status bits one space to the right so we can evaluate
1173 * them using the 8169 status as though it was in the
1174 * same format as that of the 8139C+.
1175 */
1176 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
1177 rxstat >>= 1;
1178
1179 if (__predict_false((rxstat & RE_RDESC_STAT_RXERRSUM) != 0)) {
1180 #ifdef RE_DEBUG
1181 printf("%s: RX error (rxstat = 0x%08x)",
1182 device_xname(sc->sc_dev), rxstat);
1183 if (rxstat & RE_RDESC_STAT_FRALIGN)
1184 printf(", frame alignment error");
1185 if (rxstat & RE_RDESC_STAT_BUFOFLOW)
1186 printf(", out of buffer space");
1187 if (rxstat & RE_RDESC_STAT_FIFOOFLOW)
1188 printf(", FIFO overrun");
1189 if (rxstat & RE_RDESC_STAT_GIANT)
1190 printf(", giant packet");
1191 if (rxstat & RE_RDESC_STAT_RUNT)
1192 printf(", runt packet");
1193 if (rxstat & RE_RDESC_STAT_CRCERR)
1194 printf(", CRC error");
1195 printf("\n");
1196 #endif
1197 ifp->if_ierrors++;
1198 /*
1199 * If this is part of a multi-fragment packet,
1200 * discard all the pieces.
1201 */
1202 if (sc->re_head != NULL) {
1203 m_freem(sc->re_head);
1204 sc->re_head = sc->re_tail = NULL;
1205 }
1206 re_newbuf(sc, i, m);
1207 continue;
1208 }
1209
1210 /*
1211 * If allocating a replacement mbuf fails,
1212 * reload the current one.
1213 */
1214
1215 if (__predict_false(re_newbuf(sc, i, NULL) != 0)) {
1216 ifp->if_ierrors++;
1217 if (sc->re_head != NULL) {
1218 m_freem(sc->re_head);
1219 sc->re_head = sc->re_tail = NULL;
1220 }
1221 re_newbuf(sc, i, m);
1222 continue;
1223 }
1224
1225 if (sc->re_head != NULL) {
1226 m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
1227 /*
1228 * Special case: if there's 4 bytes or less
1229 * in this buffer, the mbuf can be discarded:
1230 * the last 4 bytes is the CRC, which we don't
1231 * care about anyway.
1232 */
1233 if (m->m_len <= ETHER_CRC_LEN) {
1234 sc->re_tail->m_len -=
1235 (ETHER_CRC_LEN - m->m_len);
1236 m_freem(m);
1237 } else {
1238 m->m_len -= ETHER_CRC_LEN;
1239 m->m_flags &= ~M_PKTHDR;
1240 sc->re_tail->m_next = m;
1241 }
1242 m = sc->re_head;
1243 sc->re_head = sc->re_tail = NULL;
1244 m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1245 } else
1246 m->m_pkthdr.len = m->m_len =
1247 (total_len - ETHER_CRC_LEN);
1248
1249 ifp->if_ipackets++;
1250 m->m_pkthdr.rcvif = ifp;
1251
1252 /* Do RX checksumming */
1253
1254 /* Check IP header checksum */
1255 if ((rxstat & RE_RDESC_STAT_PROTOID) != 0 &&
1256 ((sc->sc_quirk & RTKQ_DESCV2) == 0 ||
1257 (rxvlan & RE_PROTOID_IP) != 0)) {
1258 m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1259 if (rxstat & RE_RDESC_STAT_IPSUMBAD)
1260 m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1261 }
1262
1263 /* Check TCP/UDP checksum */
1264 if (RE_TCPPKT(rxstat)) {
1265 m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1266 if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
1267 m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1268 } else if (RE_UDPPKT(rxstat)) {
1269 m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1270 if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
1271 m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1272 }
1273
1274 if (rxvlan & RE_RDESC_VLANCTL_TAG) {
1275 VLAN_INPUT_TAG(ifp, m,
1276 bswap16(rxvlan & RE_RDESC_VLANCTL_DATA),
1277 continue);
1278 }
1279 #if NBPFILTER > 0
1280 if (ifp->if_bpf)
1281 bpf_mtap(ifp->if_bpf, m);
1282 #endif
1283 (*ifp->if_input)(ifp, m);
1284 }
1285
1286 sc->re_ldata.re_rx_prodidx = i;
1287 }
1288
1289 static void
1290 re_txeof(struct rtk_softc *sc)
1291 {
1292 struct ifnet *ifp;
1293 struct re_txq *txq;
1294 uint32_t txstat;
1295 int idx, descidx;
1296
1297 ifp = &sc->ethercom.ec_if;
1298
1299 for (idx = sc->re_ldata.re_txq_considx;
1300 sc->re_ldata.re_txq_free < RE_TX_QLEN;
1301 idx = RE_NEXT_TXQ(sc, idx), sc->re_ldata.re_txq_free++) {
1302 txq = &sc->re_ldata.re_txq[idx];
1303 KASSERT(txq->txq_mbuf != NULL);
1304
1305 descidx = txq->txq_descidx;
1306 RE_TXDESCSYNC(sc, descidx,
1307 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1308 txstat =
1309 le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
1310 RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
1311 KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
1312 if (txstat & RE_TDESC_CMD_OWN) {
1313 break;
1314 }
1315
1316 sc->re_ldata.re_tx_free += txq->txq_nsegs;
1317 KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
1318 bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
1319 0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1320 bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
1321 m_freem(txq->txq_mbuf);
1322 txq->txq_mbuf = NULL;
1323
1324 if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
1325 ifp->if_collisions++;
1326 if (txstat & RE_TDESC_STAT_TXERRSUM)
1327 ifp->if_oerrors++;
1328 else
1329 ifp->if_opackets++;
1330 }
1331
1332 sc->re_ldata.re_txq_considx = idx;
1333
1334 if (sc->re_ldata.re_txq_free > RE_NTXDESC_RSVD)
1335 ifp->if_flags &= ~IFF_OACTIVE;
1336
1337 /*
1338 * If not all descriptors have been released reaped yet,
1339 * reload the timer so that we will eventually get another
1340 * interrupt that will cause us to re-enter this routine.
1341 * This is done in case the transmitter has gone idle.
1342 */
1343 if (sc->re_ldata.re_txq_free < RE_TX_QLEN) {
1344 CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1345 if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
1346 /*
1347 * Some chips will ignore a second TX request
1348 * issued while an existing transmission is in
1349 * progress. If the transmitter goes idle but
1350 * there are still packets waiting to be sent,
1351 * we need to restart the channel here to flush
1352 * them out. This only seems to be required with
1353 * the PCIe devices.
1354 */
1355 CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1356 }
1357 } else
1358 ifp->if_timer = 0;
1359 }
1360
1361 static void
1362 re_tick(void *arg)
1363 {
1364 struct rtk_softc *sc = arg;
1365 int s;
1366
1367 /*XXX: just return for 8169S/8110S with rev 2 or newer phy */
1368 s = splnet();
1369
1370 mii_tick(&sc->mii);
1371 splx(s);
1372
1373 callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1374 }
1375
1376 int
1377 re_intr(void *arg)
1378 {
1379 struct rtk_softc *sc = arg;
1380 struct ifnet *ifp;
1381 uint16_t status;
1382 int handled = 0;
1383
1384 if (!device_has_power(sc->sc_dev))
1385 return 0;
1386
1387 ifp = &sc->ethercom.ec_if;
1388
1389 if ((ifp->if_flags & IFF_UP) == 0)
1390 return 0;
1391
1392 for (;;) {
1393
1394 status = CSR_READ_2(sc, RTK_ISR);
1395 /* If the card has gone away the read returns 0xffff. */
1396 if (status == 0xffff)
1397 break;
1398 if (status) {
1399 handled = 1;
1400 CSR_WRITE_2(sc, RTK_ISR, status);
1401 }
1402
1403 if ((status & RTK_INTRS_CPLUS) == 0)
1404 break;
1405
1406 if (status & (RTK_ISR_RX_OK | RTK_ISR_RX_ERR))
1407 re_rxeof(sc);
1408
1409 if (status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_TX_ERR |
1410 RTK_ISR_TX_DESC_UNAVAIL))
1411 re_txeof(sc);
1412
1413 if (status & RTK_ISR_SYSTEM_ERR) {
1414 re_init(ifp);
1415 }
1416
1417 if (status & RTK_ISR_LINKCHG) {
1418 callout_stop(&sc->rtk_tick_ch);
1419 re_tick(sc);
1420 }
1421 }
1422
1423 if (handled && !IFQ_IS_EMPTY(&ifp->if_snd))
1424 re_start(ifp);
1425
1426 return handled;
1427 }
1428
1429
1430
1431 /*
1432 * Main transmit routine for C+ and gigE NICs.
1433 */
1434
1435 static void
1436 re_start(struct ifnet *ifp)
1437 {
1438 struct rtk_softc *sc;
1439 struct mbuf *m;
1440 bus_dmamap_t map;
1441 struct re_txq *txq;
1442 struct re_desc *d;
1443 struct m_tag *mtag;
1444 uint32_t cmdstat, re_flags, vlanctl;
1445 int ofree, idx, error, nsegs, seg;
1446 int startdesc, curdesc, lastdesc;
1447 bool pad;
1448
1449 sc = ifp->if_softc;
1450 ofree = sc->re_ldata.re_txq_free;
1451
1452 for (idx = sc->re_ldata.re_txq_prodidx;; idx = RE_NEXT_TXQ(sc, idx)) {
1453
1454 IFQ_POLL(&ifp->if_snd, m);
1455 if (m == NULL)
1456 break;
1457
1458 if (sc->re_ldata.re_txq_free == 0 ||
1459 sc->re_ldata.re_tx_free == 0) {
1460 /* no more free slots left */
1461 ifp->if_flags |= IFF_OACTIVE;
1462 break;
1463 }
1464
1465 /*
1466 * Set up checksum offload. Note: checksum offload bits must
1467 * appear in all descriptors of a multi-descriptor transmit
1468 * attempt. (This is according to testing done with an 8169
1469 * chip. I'm not sure if this is a requirement or a bug.)
1470 */
1471
1472 vlanctl = 0;
1473 if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
1474 uint32_t segsz = m->m_pkthdr.segsz;
1475
1476 re_flags = RE_TDESC_CMD_LGSEND |
1477 (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
1478 } else {
1479 /*
1480 * set RE_TDESC_CMD_IPCSUM if any checksum offloading
1481 * is requested. otherwise, RE_TDESC_CMD_TCPCSUM/
1482 * RE_TDESC_CMD_UDPCSUM doesn't make effects.
1483 */
1484 re_flags = 0;
1485 if ((m->m_pkthdr.csum_flags &
1486 (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4))
1487 != 0) {
1488 if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
1489 re_flags |= RE_TDESC_CMD_IPCSUM;
1490 if (m->m_pkthdr.csum_flags &
1491 M_CSUM_TCPv4) {
1492 re_flags |=
1493 RE_TDESC_CMD_TCPCSUM;
1494 } else if (m->m_pkthdr.csum_flags &
1495 M_CSUM_UDPv4) {
1496 re_flags |=
1497 RE_TDESC_CMD_UDPCSUM;
1498 }
1499 } else {
1500 vlanctl |= RE_TDESC_VLANCTL_IPCSUM;
1501 if (m->m_pkthdr.csum_flags &
1502 M_CSUM_TCPv4) {
1503 vlanctl |=
1504 RE_TDESC_VLANCTL_TCPCSUM;
1505 } else if (m->m_pkthdr.csum_flags &
1506 M_CSUM_UDPv4) {
1507 vlanctl |=
1508 RE_TDESC_VLANCTL_UDPCSUM;
1509 }
1510 }
1511 }
1512 }
1513
1514 txq = &sc->re_ldata.re_txq[idx];
1515 map = txq->txq_dmamap;
1516 error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1517 BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1518
1519 if (__predict_false(error)) {
1520 /* XXX try to defrag if EFBIG? */
1521 printf("%s: can't map mbuf (error %d)\n",
1522 device_xname(sc->sc_dev), error);
1523
1524 IFQ_DEQUEUE(&ifp->if_snd, m);
1525 m_freem(m);
1526 ifp->if_oerrors++;
1527 continue;
1528 }
1529
1530 nsegs = map->dm_nsegs;
1531 pad = false;
1532 if (__predict_false(m->m_pkthdr.len <= RE_IP4CSUMTX_PADLEN &&
1533 (re_flags & RE_TDESC_CMD_IPCSUM) != 0 &&
1534 (sc->sc_quirk & RTKQ_DESCV2) == 0)) {
1535 pad = true;
1536 nsegs++;
1537 }
1538
1539 if (nsegs > sc->re_ldata.re_tx_free) {
1540 /*
1541 * Not enough free descriptors to transmit this packet.
1542 */
1543 ifp->if_flags |= IFF_OACTIVE;
1544 bus_dmamap_unload(sc->sc_dmat, map);
1545 break;
1546 }
1547
1548 IFQ_DEQUEUE(&ifp->if_snd, m);
1549
1550 /*
1551 * Make sure that the caches are synchronized before we
1552 * ask the chip to start DMA for the packet data.
1553 */
1554 bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1555 BUS_DMASYNC_PREWRITE);
1556
1557 /*
1558 * Set up hardware VLAN tagging. Note: vlan tag info must
1559 * appear in all descriptors of a multi-descriptor
1560 * transmission attempt.
1561 */
1562 if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m)) != NULL)
1563 vlanctl |= bswap16(VLAN_TAG_VALUE(mtag)) |
1564 RE_TDESC_VLANCTL_TAG;
1565
1566 /*
1567 * Map the segment array into descriptors.
1568 * Note that we set the start-of-frame and
1569 * end-of-frame markers for either TX or RX,
1570 * but they really only have meaning in the TX case.
1571 * (In the RX case, it's the chip that tells us
1572 * where packets begin and end.)
1573 * We also keep track of the end of the ring
1574 * and set the end-of-ring bits as needed,
1575 * and we set the ownership bits in all except
1576 * the very first descriptor. (The caller will
1577 * set this descriptor later when it start
1578 * transmission or reception.)
1579 */
1580 curdesc = startdesc = sc->re_ldata.re_tx_nextfree;
1581 lastdesc = -1;
1582 for (seg = 0; seg < map->dm_nsegs;
1583 seg++, curdesc = RE_NEXT_TX_DESC(sc, curdesc)) {
1584 d = &sc->re_ldata.re_tx_list[curdesc];
1585 #ifdef DIAGNOSTIC
1586 RE_TXDESCSYNC(sc, curdesc,
1587 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1588 cmdstat = le32toh(d->re_cmdstat);
1589 RE_TXDESCSYNC(sc, curdesc, BUS_DMASYNC_PREREAD);
1590 if (cmdstat & RE_TDESC_STAT_OWN) {
1591 panic("%s: tried to map busy TX descriptor",
1592 device_xname(sc->sc_dev));
1593 }
1594 #endif
1595
1596 d->re_vlanctl = htole32(vlanctl);
1597 re_set_bufaddr(d, map->dm_segs[seg].ds_addr);
1598 cmdstat = re_flags | map->dm_segs[seg].ds_len;
1599 if (seg == 0)
1600 cmdstat |= RE_TDESC_CMD_SOF;
1601 else
1602 cmdstat |= RE_TDESC_CMD_OWN;
1603 if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1604 cmdstat |= RE_TDESC_CMD_EOR;
1605 if (seg == nsegs - 1) {
1606 cmdstat |= RE_TDESC_CMD_EOF;
1607 lastdesc = curdesc;
1608 }
1609 d->re_cmdstat = htole32(cmdstat);
1610 RE_TXDESCSYNC(sc, curdesc,
1611 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1612 }
1613 if (__predict_false(pad)) {
1614 bus_addr_t paddaddr;
1615
1616 d = &sc->re_ldata.re_tx_list[curdesc];
1617 d->re_vlanctl = htole32(vlanctl);
1618 paddaddr = RE_TXPADDADDR(sc);
1619 re_set_bufaddr(d, paddaddr);
1620 cmdstat = re_flags |
1621 RE_TDESC_CMD_OWN | RE_TDESC_CMD_EOF |
1622 (RE_IP4CSUMTX_PADLEN + 1 - m->m_pkthdr.len);
1623 if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1624 cmdstat |= RE_TDESC_CMD_EOR;
1625 d->re_cmdstat = htole32(cmdstat);
1626 RE_TXDESCSYNC(sc, curdesc,
1627 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1628 lastdesc = curdesc;
1629 curdesc = RE_NEXT_TX_DESC(sc, curdesc);
1630 }
1631 KASSERT(lastdesc != -1);
1632
1633 /* Transfer ownership of packet to the chip. */
1634
1635 sc->re_ldata.re_tx_list[startdesc].re_cmdstat |=
1636 htole32(RE_TDESC_CMD_OWN);
1637 RE_TXDESCSYNC(sc, startdesc,
1638 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1639
1640 /* update info of TX queue and descriptors */
1641 txq->txq_mbuf = m;
1642 txq->txq_descidx = lastdesc;
1643 txq->txq_nsegs = nsegs;
1644
1645 sc->re_ldata.re_txq_free--;
1646 sc->re_ldata.re_tx_free -= nsegs;
1647 sc->re_ldata.re_tx_nextfree = curdesc;
1648
1649 #if NBPFILTER > 0
1650 /*
1651 * If there's a BPF listener, bounce a copy of this frame
1652 * to him.
1653 */
1654 if (ifp->if_bpf)
1655 bpf_mtap(ifp->if_bpf, m);
1656 #endif
1657 }
1658
1659 if (sc->re_ldata.re_txq_free < ofree) {
1660 /*
1661 * TX packets are enqueued.
1662 */
1663 sc->re_ldata.re_txq_prodidx = idx;
1664
1665 /*
1666 * Start the transmitter to poll.
1667 *
1668 * RealTek put the TX poll request register in a different
1669 * location on the 8169 gigE chip. I don't know why.
1670 */
1671 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1672 CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
1673 else
1674 CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1675
1676 /*
1677 * Use the countdown timer for interrupt moderation.
1678 * 'TX done' interrupts are disabled. Instead, we reset the
1679 * countdown timer, which will begin counting until it hits
1680 * the value in the TIMERINT register, and then trigger an
1681 * interrupt. Each time we write to the TIMERCNT register,
1682 * the timer count is reset to 0.
1683 */
1684 CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1685
1686 /*
1687 * Set a timeout in case the chip goes out to lunch.
1688 */
1689 ifp->if_timer = 5;
1690 }
1691 }
1692
1693 static int
1694 re_init(struct ifnet *ifp)
1695 {
1696 struct rtk_softc *sc = ifp->if_softc;
1697 const uint8_t *enaddr;
1698 uint32_t rxcfg = 0;
1699 uint32_t reg;
1700 int error;
1701
1702 if ((error = re_enable(sc)) != 0)
1703 goto out;
1704
1705 /*
1706 * Cancel pending I/O and free all RX/TX buffers.
1707 */
1708 re_stop(ifp, 0);
1709
1710 re_reset(sc);
1711
1712 /*
1713 * Enable C+ RX and TX mode, as well as VLAN stripping and
1714 * RX checksum offload. We must configure the C+ register
1715 * before all others.
1716 */
1717 reg = 0;
1718
1719 /*
1720 * XXX: Realtek docs say bits 0 and 1 are reserved, for 8169S/8110S.
1721 * FreeBSD drivers set these bits anyway (for 8139C+?).
1722 * So far, it works.
1723 */
1724
1725 /*
1726 * XXX: For old 8169 set bit 14.
1727 * For 8169S/8110S and above, do not set bit 14.
1728 */
1729 if ((sc->sc_quirk & RTKQ_8169NONS) != 0)
1730 reg |= (0x1 << 14) | RTK_CPLUSCMD_PCI_MRW;
1731
1732 if (1) {/* not for 8169S ? */
1733 reg |=
1734 RTK_CPLUSCMD_VLANSTRIP |
1735 (ifp->if_capenable &
1736 (IFCAP_CSUM_IPv4_Rx | IFCAP_CSUM_TCPv4_Rx |
1737 IFCAP_CSUM_UDPv4_Rx) ?
1738 RTK_CPLUSCMD_RXCSUM_ENB : 0);
1739 }
1740
1741 CSR_WRITE_2(sc, RTK_CPLUS_CMD,
1742 reg | RTK_CPLUSCMD_RXENB | RTK_CPLUSCMD_TXENB);
1743
1744 /* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
1745 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
1746 CSR_WRITE_2(sc, RTK_IM, 0x0000);
1747
1748 DELAY(10000);
1749
1750 /*
1751 * Init our MAC address. Even though the chipset
1752 * documentation doesn't mention it, we need to enter "Config
1753 * register write enable" mode to modify the ID registers.
1754 */
1755 CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
1756 enaddr = CLLADDR(ifp->if_sadl);
1757 reg = enaddr[0] | (enaddr[1] << 8) |
1758 (enaddr[2] << 16) | (enaddr[3] << 24);
1759 CSR_WRITE_4(sc, RTK_IDR0, reg);
1760 reg = enaddr[4] | (enaddr[5] << 8);
1761 CSR_WRITE_4(sc, RTK_IDR4, reg);
1762 CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
1763
1764 /*
1765 * For C+ mode, initialize the RX descriptors and mbufs.
1766 */
1767 re_rx_list_init(sc);
1768 re_tx_list_init(sc);
1769
1770 /*
1771 * Load the addresses of the RX and TX lists into the chip.
1772 */
1773 CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
1774 RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1775 CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
1776 RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1777
1778 CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
1779 RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1780 CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
1781 RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1782
1783 /*
1784 * Enable transmit and receive.
1785 */
1786 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1787
1788 /*
1789 * Set the initial TX and RX configuration.
1790 */
1791 if (sc->re_testmode && (sc->sc_quirk & RTKQ_8169NONS) != 0) {
1792 /* test mode is needed only for old 8169 */
1793 CSR_WRITE_4(sc, RTK_TXCFG,
1794 RE_TXCFG_CONFIG | RTK_LOOPTEST_ON);
1795 } else
1796 CSR_WRITE_4(sc, RTK_TXCFG, RE_TXCFG_CONFIG);
1797
1798 CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
1799
1800 CSR_WRITE_4(sc, RTK_RXCFG, RE_RXCFG_CONFIG);
1801
1802 /* Set the individual bit to receive frames for this host only. */
1803 rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1804 rxcfg |= RTK_RXCFG_RX_INDIV;
1805
1806 /* If we want promiscuous mode, set the allframes bit. */
1807 if (ifp->if_flags & IFF_PROMISC)
1808 rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1809 else
1810 rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1811 CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1812
1813 /*
1814 * Set capture broadcast bit to capture broadcast frames.
1815 */
1816 if (ifp->if_flags & IFF_BROADCAST)
1817 rxcfg |= RTK_RXCFG_RX_BROAD;
1818 else
1819 rxcfg &= ~RTK_RXCFG_RX_BROAD;
1820 CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1821
1822 /*
1823 * Program the multicast filter, if necessary.
1824 */
1825 rtk_setmulti(sc);
1826
1827 /*
1828 * Enable interrupts.
1829 */
1830 if (sc->re_testmode)
1831 CSR_WRITE_2(sc, RTK_IMR, 0);
1832 else
1833 CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
1834
1835 /* Start RX/TX process. */
1836 CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1837 #ifdef notdef
1838 /* Enable receiver and transmitter. */
1839 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1840 #endif
1841
1842 /*
1843 * Initialize the timer interrupt register so that
1844 * a timer interrupt will be generated once the timer
1845 * reaches a certain number of ticks. The timer is
1846 * reloaded on each transmit. This gives us TX interrupt
1847 * moderation, which dramatically improves TX frame rate.
1848 */
1849
1850 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1851 CSR_WRITE_4(sc, RTK_TIMERINT, 0x400);
1852 else {
1853 CSR_WRITE_4(sc, RTK_TIMERINT_8169, 0x800);
1854
1855 /*
1856 * For 8169 gigE NICs, set the max allowed RX packet
1857 * size so we can receive jumbo frames.
1858 */
1859 CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
1860 }
1861
1862 if (sc->re_testmode)
1863 return 0;
1864
1865 CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD);
1866
1867 ifp->if_flags |= IFF_RUNNING;
1868 ifp->if_flags &= ~IFF_OACTIVE;
1869
1870 callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1871
1872 out:
1873 if (error) {
1874 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1875 ifp->if_timer = 0;
1876 printf("%s: interface not running\n",
1877 device_xname(sc->sc_dev));
1878 }
1879
1880 return error;
1881 }
1882
1883 static int
1884 re_ioctl(struct ifnet *ifp, u_long command, void *data)
1885 {
1886 struct rtk_softc *sc = ifp->if_softc;
1887 struct ifreq *ifr = data;
1888 int s, error = 0;
1889
1890 s = splnet();
1891
1892 switch (command) {
1893 case SIOCSIFMTU:
1894 /*
1895 * According to FreeBSD, 8102E/8102EL use a different DMA
1896 * descriptor format. 8168C/8111C requires touching additional
1897 * magic registers.
1898 *
1899 * Disable jumbo frames for those parts.
1900 */
1901 if ((sc->sc_rev == 24 || sc->sc_rev == 25) &&
1902 ifr->ifr_mtu > ETHERMTU) {
1903 error = EINVAL;
1904 break;
1905 }
1906
1907 if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
1908 error = EINVAL;
1909 else if ((error = ifioctl_common(ifp, command, data)) ==
1910 ENETRESET)
1911 error = 0;
1912 break;
1913 default:
1914 if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
1915 break;
1916
1917 error = 0;
1918
1919 if (command == SIOCSIFCAP)
1920 error = (*ifp->if_init)(ifp);
1921 else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
1922 ;
1923 else if (ifp->if_flags & IFF_RUNNING)
1924 rtk_setmulti(sc);
1925 break;
1926 }
1927
1928 splx(s);
1929
1930 return error;
1931 }
1932
1933 static void
1934 re_watchdog(struct ifnet *ifp)
1935 {
1936 struct rtk_softc *sc;
1937 int s;
1938
1939 sc = ifp->if_softc;
1940 s = splnet();
1941 printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
1942 ifp->if_oerrors++;
1943
1944 re_txeof(sc);
1945 re_rxeof(sc);
1946
1947 re_init(ifp);
1948
1949 splx(s);
1950 }
1951
1952 /*
1953 * Stop the adapter and free any mbufs allocated to the
1954 * RX and TX lists.
1955 */
1956 static void
1957 re_stop(struct ifnet *ifp, int disable)
1958 {
1959 int i;
1960 struct rtk_softc *sc = ifp->if_softc;
1961
1962 callout_stop(&sc->rtk_tick_ch);
1963
1964 mii_down(&sc->mii);
1965
1966 CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1967 CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1968
1969 if (sc->re_head != NULL) {
1970 m_freem(sc->re_head);
1971 sc->re_head = sc->re_tail = NULL;
1972 }
1973
1974 /* Free the TX list buffers. */
1975 for (i = 0; i < RE_TX_QLEN; i++) {
1976 if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
1977 bus_dmamap_unload(sc->sc_dmat,
1978 sc->re_ldata.re_txq[i].txq_dmamap);
1979 m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
1980 sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1981 }
1982 }
1983
1984 /* Free the RX list buffers. */
1985 for (i = 0; i < RE_RX_DESC_CNT; i++) {
1986 if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
1987 bus_dmamap_unload(sc->sc_dmat,
1988 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
1989 m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
1990 sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
1991 }
1992 }
1993
1994 if (disable)
1995 re_disable(sc);
1996
1997 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1998 ifp->if_timer = 0;
1999 }
2000