rtl8169.c revision 1.114 1 /* $NetBSD: rtl8169.c,v 1.114 2009/04/13 12:28:46 tsutsui Exp $ */
2
3 /*
4 * Copyright (c) 1997, 1998-2003
5 * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Bill Paul.
18 * 4. Neither the name of the author nor the names of any co-contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 * THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35 #include <sys/cdefs.h>
36 __KERNEL_RCSID(0, "$NetBSD: rtl8169.c,v 1.114 2009/04/13 12:28:46 tsutsui Exp $");
37 /* $FreeBSD: /repoman/r/ncvs/src/sys/dev/re/if_re.c,v 1.20 2004/04/11 20:34:08 ru Exp $ */
38
39 /*
40 * RealTek 8139C+/8169/8169S/8110S PCI NIC driver
41 *
42 * Written by Bill Paul <wpaul (at) windriver.com>
43 * Senior Networking Software Engineer
44 * Wind River Systems
45 */
46
47 /*
48 * This driver is designed to support RealTek's next generation of
49 * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
50 * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S
51 * and the RTL8110S.
52 *
53 * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
54 * with the older 8139 family, however it also supports a special
55 * C+ mode of operation that provides several new performance enhancing
56 * features. These include:
57 *
58 * o Descriptor based DMA mechanism. Each descriptor represents
59 * a single packet fragment. Data buffers may be aligned on
60 * any byte boundary.
61 *
62 * o 64-bit DMA
63 *
64 * o TCP/IP checksum offload for both RX and TX
65 *
66 * o High and normal priority transmit DMA rings
67 *
68 * o VLAN tag insertion and extraction
69 *
70 * o TCP large send (segmentation offload)
71 *
72 * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
73 * programming API is fairly straightforward. The RX filtering, EEPROM
74 * access and PHY access is the same as it is on the older 8139 series
75 * chips.
76 *
77 * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
78 * same programming API and feature set as the 8139C+ with the following
79 * differences and additions:
80 *
81 * o 1000Mbps mode
82 *
83 * o Jumbo frames
84 *
85 * o GMII and TBI ports/registers for interfacing with copper
86 * or fiber PHYs
87 *
88 * o RX and TX DMA rings can have up to 1024 descriptors
89 * (the 8139C+ allows a maximum of 64)
90 *
91 * o Slight differences in register layout from the 8139C+
92 *
93 * The TX start and timer interrupt registers are at different locations
94 * on the 8169 than they are on the 8139C+. Also, the status word in the
95 * RX descriptor has a slightly different bit layout. The 8169 does not
96 * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
97 * copper gigE PHY.
98 *
99 * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
100 * (the 'S' stands for 'single-chip'). These devices have the same
101 * programming API as the older 8169, but also have some vendor-specific
102 * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
103 * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
104 *
105 * This driver takes advantage of the RX and TX checksum offload and
106 * VLAN tag insertion/extraction features. It also implements TX
107 * interrupt moderation using the timer interrupt registers, which
108 * significantly reduces TX interrupt load. There is also support
109 * for jumbo frames, however the 8169/8169S/8110S can not transmit
110 * jumbo frames larger than 7.5K, so the max MTU possible with this
111 * driver is 7500 bytes.
112 */
113
114 #include "bpfilter.h"
115 #include "vlan.h"
116
117 #include <sys/param.h>
118 #include <sys/endian.h>
119 #include <sys/systm.h>
120 #include <sys/sockio.h>
121 #include <sys/mbuf.h>
122 #include <sys/malloc.h>
123 #include <sys/kernel.h>
124 #include <sys/socket.h>
125 #include <sys/device.h>
126
127 #include <net/if.h>
128 #include <net/if_arp.h>
129 #include <net/if_dl.h>
130 #include <net/if_ether.h>
131 #include <net/if_media.h>
132 #include <net/if_vlanvar.h>
133
134 #include <netinet/in_systm.h> /* XXX for IP_MAXPACKET */
135 #include <netinet/in.h> /* XXX for IP_MAXPACKET */
136 #include <netinet/ip.h> /* XXX for IP_MAXPACKET */
137
138 #if NBPFILTER > 0
139 #include <net/bpf.h>
140 #endif
141
142 #include <sys/bus.h>
143
144 #include <dev/mii/mii.h>
145 #include <dev/mii/miivar.h>
146
147 #include <dev/ic/rtl81x9reg.h>
148 #include <dev/ic/rtl81x9var.h>
149
150 #include <dev/ic/rtl8169var.h>
151
152 static inline void re_set_bufaddr(struct re_desc *, bus_addr_t);
153
154 static int re_newbuf(struct rtk_softc *, int, struct mbuf *);
155 static int re_rx_list_init(struct rtk_softc *);
156 static int re_tx_list_init(struct rtk_softc *);
157 static void re_rxeof(struct rtk_softc *);
158 static void re_txeof(struct rtk_softc *);
159 static void re_tick(void *);
160 static void re_start(struct ifnet *);
161 static int re_ioctl(struct ifnet *, u_long, void *);
162 static int re_init(struct ifnet *);
163 static void re_stop(struct ifnet *, int);
164 static void re_watchdog(struct ifnet *);
165
166 static int re_enable(struct rtk_softc *);
167 static void re_disable(struct rtk_softc *);
168
169 static int re_gmii_readreg(struct device *, int, int);
170 static void re_gmii_writereg(struct device *, int, int, int);
171
172 static int re_miibus_readreg(struct device *, int, int);
173 static void re_miibus_writereg(struct device *, int, int, int);
174 static void re_miibus_statchg(struct device *);
175
176 static void re_reset(struct rtk_softc *);
177
178 static inline void
179 re_set_bufaddr(struct re_desc *d, bus_addr_t addr)
180 {
181
182 d->re_bufaddr_lo = htole32((uint32_t)addr);
183 if (sizeof(bus_addr_t) == sizeof(uint64_t))
184 d->re_bufaddr_hi = htole32((uint64_t)addr >> 32);
185 else
186 d->re_bufaddr_hi = 0;
187 }
188
189 static int
190 re_gmii_readreg(device_t dev, int phy, int reg)
191 {
192 struct rtk_softc *sc = device_private(dev);
193 uint32_t rval;
194 int i;
195
196 if (phy != 7)
197 return 0;
198
199 /* Let the rgephy driver read the GMEDIASTAT register */
200
201 if (reg == RTK_GMEDIASTAT) {
202 rval = CSR_READ_1(sc, RTK_GMEDIASTAT);
203 return rval;
204 }
205
206 CSR_WRITE_4(sc, RTK_PHYAR, reg << 16);
207 DELAY(1000);
208
209 for (i = 0; i < RTK_TIMEOUT; i++) {
210 rval = CSR_READ_4(sc, RTK_PHYAR);
211 if (rval & RTK_PHYAR_BUSY)
212 break;
213 DELAY(100);
214 }
215
216 if (i == RTK_TIMEOUT) {
217 printf("%s: PHY read failed\n", device_xname(sc->sc_dev));
218 return 0;
219 }
220
221 return rval & RTK_PHYAR_PHYDATA;
222 }
223
224 static void
225 re_gmii_writereg(device_t dev, int phy, int reg, int data)
226 {
227 struct rtk_softc *sc = device_private(dev);
228 uint32_t rval;
229 int i;
230
231 CSR_WRITE_4(sc, RTK_PHYAR, (reg << 16) |
232 (data & RTK_PHYAR_PHYDATA) | RTK_PHYAR_BUSY);
233 DELAY(1000);
234
235 for (i = 0; i < RTK_TIMEOUT; i++) {
236 rval = CSR_READ_4(sc, RTK_PHYAR);
237 if (!(rval & RTK_PHYAR_BUSY))
238 break;
239 DELAY(100);
240 }
241
242 if (i == RTK_TIMEOUT) {
243 printf("%s: PHY write reg %x <- %x failed\n",
244 device_xname(sc->sc_dev), reg, data);
245 }
246 }
247
248 static int
249 re_miibus_readreg(device_t dev, int phy, int reg)
250 {
251 struct rtk_softc *sc = device_private(dev);
252 uint16_t rval = 0;
253 uint16_t re8139_reg = 0;
254 int s;
255
256 s = splnet();
257
258 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
259 rval = re_gmii_readreg(dev, phy, reg);
260 splx(s);
261 return rval;
262 }
263
264 /* Pretend the internal PHY is only at address 0 */
265 if (phy) {
266 splx(s);
267 return 0;
268 }
269 switch (reg) {
270 case MII_BMCR:
271 re8139_reg = RTK_BMCR;
272 break;
273 case MII_BMSR:
274 re8139_reg = RTK_BMSR;
275 break;
276 case MII_ANAR:
277 re8139_reg = RTK_ANAR;
278 break;
279 case MII_ANER:
280 re8139_reg = RTK_ANER;
281 break;
282 case MII_ANLPAR:
283 re8139_reg = RTK_LPAR;
284 break;
285 case MII_PHYIDR1:
286 case MII_PHYIDR2:
287 splx(s);
288 return 0;
289 /*
290 * Allow the rlphy driver to read the media status
291 * register. If we have a link partner which does not
292 * support NWAY, this is the register which will tell
293 * us the results of parallel detection.
294 */
295 case RTK_MEDIASTAT:
296 rval = CSR_READ_1(sc, RTK_MEDIASTAT);
297 splx(s);
298 return rval;
299 default:
300 printf("%s: bad phy register\n", device_xname(sc->sc_dev));
301 splx(s);
302 return 0;
303 }
304 rval = CSR_READ_2(sc, re8139_reg);
305 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0 && re8139_reg == RTK_BMCR) {
306 /* 8139C+ has different bit layout. */
307 rval &= ~(BMCR_LOOP | BMCR_ISO);
308 }
309 splx(s);
310 return rval;
311 }
312
313 static void
314 re_miibus_writereg(device_t dev, int phy, int reg, int data)
315 {
316 struct rtk_softc *sc = device_private(dev);
317 uint16_t re8139_reg = 0;
318 int s;
319
320 s = splnet();
321
322 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
323 re_gmii_writereg(dev, phy, reg, data);
324 splx(s);
325 return;
326 }
327
328 /* Pretend the internal PHY is only at address 0 */
329 if (phy) {
330 splx(s);
331 return;
332 }
333 switch (reg) {
334 case MII_BMCR:
335 re8139_reg = RTK_BMCR;
336 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0) {
337 /* 8139C+ has different bit layout. */
338 data &= ~(BMCR_LOOP | BMCR_ISO);
339 }
340 break;
341 case MII_BMSR:
342 re8139_reg = RTK_BMSR;
343 break;
344 case MII_ANAR:
345 re8139_reg = RTK_ANAR;
346 break;
347 case MII_ANER:
348 re8139_reg = RTK_ANER;
349 break;
350 case MII_ANLPAR:
351 re8139_reg = RTK_LPAR;
352 break;
353 case MII_PHYIDR1:
354 case MII_PHYIDR2:
355 splx(s);
356 return;
357 break;
358 default:
359 printf("%s: bad phy register\n", device_xname(sc->sc_dev));
360 splx(s);
361 return;
362 }
363 CSR_WRITE_2(sc, re8139_reg, data);
364 splx(s);
365 return;
366 }
367
368 static void
369 re_miibus_statchg(device_t dev)
370 {
371
372 return;
373 }
374
375 static void
376 re_reset(struct rtk_softc *sc)
377 {
378 int i;
379
380 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
381
382 for (i = 0; i < RTK_TIMEOUT; i++) {
383 DELAY(10);
384 if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
385 break;
386 }
387 if (i == RTK_TIMEOUT)
388 printf("%s: reset never completed!\n",
389 device_xname(sc->sc_dev));
390
391 /*
392 * NB: Realtek-supplied FreeBSD driver does this only for MACFG_3,
393 * but also says "Rtl8169s sigle chip detected".
394 */
395 if ((sc->sc_quirk & RTKQ_MACLDPS) != 0)
396 CSR_WRITE_1(sc, RTK_LDPS, 1);
397
398 }
399
400 /*
401 * The following routine is designed to test for a defect on some
402 * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
403 * lines connected to the bus, however for a 32-bit only card, they
404 * should be pulled high. The result of this defect is that the
405 * NIC will not work right if you plug it into a 64-bit slot: DMA
406 * operations will be done with 64-bit transfers, which will fail
407 * because the 64-bit data lines aren't connected.
408 *
409 * There's no way to work around this (short of talking a soldering
410 * iron to the board), however we can detect it. The method we use
411 * here is to put the NIC into digital loopback mode, set the receiver
412 * to promiscuous mode, and then try to send a frame. We then compare
413 * the frame data we sent to what was received. If the data matches,
414 * then the NIC is working correctly, otherwise we know the user has
415 * a defective NIC which has been mistakenly plugged into a 64-bit PCI
416 * slot. In the latter case, there's no way the NIC can work correctly,
417 * so we print out a message on the console and abort the device attach.
418 */
419
420 int
421 re_diag(struct rtk_softc *sc)
422 {
423 struct ifnet *ifp = &sc->ethercom.ec_if;
424 struct mbuf *m0;
425 struct ether_header *eh;
426 struct re_rxsoft *rxs;
427 struct re_desc *cur_rx;
428 bus_dmamap_t dmamap;
429 uint16_t status;
430 uint32_t rxstat;
431 int total_len, i, s, error = 0;
432 static const uint8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
433 static const uint8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
434
435 /* Allocate a single mbuf */
436
437 MGETHDR(m0, M_DONTWAIT, MT_DATA);
438 if (m0 == NULL)
439 return ENOBUFS;
440
441 /*
442 * Initialize the NIC in test mode. This sets the chip up
443 * so that it can send and receive frames, but performs the
444 * following special functions:
445 * - Puts receiver in promiscuous mode
446 * - Enables digital loopback mode
447 * - Leaves interrupts turned off
448 */
449
450 ifp->if_flags |= IFF_PROMISC;
451 sc->re_testmode = 1;
452 re_init(ifp);
453 re_stop(ifp, 0);
454 DELAY(100000);
455 re_init(ifp);
456
457 /* Put some data in the mbuf */
458
459 eh = mtod(m0, struct ether_header *);
460 memcpy(eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN);
461 memcpy(eh->ether_shost, (char *)&src, ETHER_ADDR_LEN);
462 eh->ether_type = htons(ETHERTYPE_IP);
463 m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
464
465 /*
466 * Queue the packet, start transmission.
467 */
468
469 CSR_WRITE_2(sc, RTK_ISR, 0xFFFF);
470 s = splnet();
471 IF_ENQUEUE(&ifp->if_snd, m0);
472 re_start(ifp);
473 splx(s);
474 m0 = NULL;
475
476 /* Wait for it to propagate through the chip */
477
478 DELAY(100000);
479 for (i = 0; i < RTK_TIMEOUT; i++) {
480 status = CSR_READ_2(sc, RTK_ISR);
481 if ((status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK)) ==
482 (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_RX_OK))
483 break;
484 DELAY(10);
485 }
486 if (i == RTK_TIMEOUT) {
487 aprint_error_dev(sc->sc_dev,
488 "diagnostic failed, failed to receive packet "
489 "in loopback mode\n");
490 error = EIO;
491 goto done;
492 }
493
494 /*
495 * The packet should have been dumped into the first
496 * entry in the RX DMA ring. Grab it from there.
497 */
498
499 rxs = &sc->re_ldata.re_rxsoft[0];
500 dmamap = rxs->rxs_dmamap;
501 bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
502 BUS_DMASYNC_POSTREAD);
503 bus_dmamap_unload(sc->sc_dmat, dmamap);
504
505 m0 = rxs->rxs_mbuf;
506 rxs->rxs_mbuf = NULL;
507 eh = mtod(m0, struct ether_header *);
508
509 RE_RXDESCSYNC(sc, 0, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
510 cur_rx = &sc->re_ldata.re_rx_list[0];
511 rxstat = le32toh(cur_rx->re_cmdstat);
512 total_len = rxstat & sc->re_rxlenmask;
513
514 if (total_len != ETHER_MIN_LEN) {
515 aprint_error_dev(sc->sc_dev,
516 "diagnostic failed, received short packet\n");
517 error = EIO;
518 goto done;
519 }
520
521 /* Test that the received packet data matches what we sent. */
522
523 if (memcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
524 memcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
525 ntohs(eh->ether_type) != ETHERTYPE_IP) {
526 aprint_error_dev(sc->sc_dev, "WARNING, DMA FAILURE!\n"
527 "expected TX data: %s/%s/0x%x\n"
528 "received RX data: %s/%s/0x%x\n"
529 "You may have a defective 32-bit NIC plugged "
530 "into a 64-bit PCI slot.\n"
531 "Please re-install the NIC in a 32-bit slot "
532 "for proper operation.\n"
533 "Read the re(4) man page for more details.\n" ,
534 ether_sprintf(dst), ether_sprintf(src), ETHERTYPE_IP,
535 ether_sprintf(eh->ether_dhost),
536 ether_sprintf(eh->ether_shost), ntohs(eh->ether_type));
537 error = EIO;
538 }
539
540 done:
541 /* Turn interface off, release resources */
542
543 sc->re_testmode = 0;
544 ifp->if_flags &= ~IFF_PROMISC;
545 re_stop(ifp, 0);
546 if (m0 != NULL)
547 m_freem(m0);
548
549 return error;
550 }
551
552
553 /*
554 * Attach the interface. Allocate softc structures, do ifmedia
555 * setup and ethernet/BPF attach.
556 */
557 void
558 re_attach(struct rtk_softc *sc)
559 {
560 uint8_t eaddr[ETHER_ADDR_LEN];
561 uint16_t val;
562 struct ifnet *ifp;
563 int error = 0, i, addr_len;
564
565 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0) {
566 uint32_t hwrev;
567
568 /* Revision of 8169/8169S/8110s in bits 30..26, 23 */
569 hwrev = CSR_READ_4(sc, RTK_TXCFG) & RTK_TXCFG_HWREV;
570 /* These rev numbers are taken from Realtek's driver */
571 switch (hwrev) {
572 case RTK_HWREV_8169:
573 /* XXX not in the Realtek driver */
574 sc->sc_rev = 1;
575 sc->sc_quirk |= RTKQ_8169NONS;
576 break;
577 case RTK_HWREV_8169S:
578 case RTK_HWREV_8110S:
579 sc->sc_rev = 3;
580 sc->sc_quirk |= RTKQ_MACLDPS;
581 break;
582 case RTK_HWREV_8169_8110SB:
583 sc->sc_rev = 4;
584 sc->sc_quirk |= RTKQ_MACLDPS;
585 break;
586 case RTK_HWREV_8169_8110SC:
587 sc->sc_rev = 5;
588 sc->sc_quirk |= RTKQ_MACLDPS;
589 break;
590 case RTK_HWREV_8101E:
591 sc->sc_rev = 11;
592 sc->sc_quirk |= RTKQ_NOJUMBO;
593 break;
594 case RTK_HWREV_8168_SPIN1:
595 sc->sc_rev = 21;
596 break;
597 case RTK_HWREV_8168_SPIN2:
598 sc->sc_rev = 22;
599 break;
600 case RTK_HWREV_8168_SPIN3:
601 sc->sc_rev = 23;
602 break;
603 case RTK_HWREV_8168C:
604 case RTK_HWREV_8168C_SPIN2:
605 case RTK_HWREV_8168CP:
606 case RTK_HWREV_8168D:
607 sc->sc_rev = 24;
608 sc->sc_quirk |= RTKQ_DESCV2 | RTKQ_NOEECMD;
609 /*
610 * From FreeBSD driver:
611 *
612 * These (8168/8111) controllers support jumbo frame
613 * but it seems that enabling it requires touching
614 * additional magic registers. Depending on MAC
615 * revisions some controllers need to disable
616 * checksum offload. So disable jumbo frame until
617 * I have better idea what it really requires to
618 * make it support.
619 * RTL8168C/CP : supports up to 6KB jumbo frame.
620 * RTL8111C/CP : supports up to 9KB jumbo frame.
621 */
622 sc->sc_quirk |= RTKQ_NOJUMBO;
623 break;
624 case RTK_HWREV_8102E:
625 case RTK_HWREV_8102EL:
626 sc->sc_rev = 25;
627 sc->sc_quirk |=
628 RTKQ_DESCV2 | RTKQ_NOEECMD | RTKQ_NOJUMBO;
629 break;
630 case RTK_HWREV_8100E:
631 case RTK_HWREV_8100E_SPIN2:
632 /* XXX not in the Realtek driver */
633 sc->sc_rev = 0;
634 sc->sc_quirk |= RTKQ_NOJUMBO;
635 break;
636 default:
637 aprint_normal_dev(sc->sc_dev,
638 "Unknown revision (0x%08x)\n", hwrev);
639 sc->sc_rev = 0;
640 }
641
642 /* Set RX length mask */
643 sc->re_rxlenmask = RE_RDESC_STAT_GFRAGLEN;
644 sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8169;
645 } else {
646 sc->sc_quirk |= RTKQ_NOJUMBO;
647
648 /* Set RX length mask */
649 sc->re_rxlenmask = RE_RDESC_STAT_FRAGLEN;
650 sc->re_ldata.re_tx_desc_cnt = RE_TX_DESC_CNT_8139;
651 }
652
653 /* Reset the adapter. */
654 re_reset(sc);
655
656 if ((sc->sc_quirk & RTKQ_NOEECMD) != 0) {
657 /*
658 * Get station address from ID registers.
659 */
660 for (i = 0; i < ETHER_ADDR_LEN; i++)
661 eaddr[i] = CSR_READ_1(sc, RTK_IDR0 + i);
662 } else {
663 /*
664 * Get station address from the EEPROM.
665 */
666 if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
667 addr_len = RTK_EEADDR_LEN1;
668 else
669 addr_len = RTK_EEADDR_LEN0;
670
671 /*
672 * Get station address from the EEPROM.
673 */
674 for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
675 val = rtk_read_eeprom(sc, RTK_EE_EADDR0 + i, addr_len);
676 eaddr[(i * 2) + 0] = val & 0xff;
677 eaddr[(i * 2) + 1] = val >> 8;
678 }
679 }
680
681 aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
682 ether_sprintf(eaddr));
683
684 if (sc->re_ldata.re_tx_desc_cnt >
685 PAGE_SIZE / sizeof(struct re_desc)) {
686 sc->re_ldata.re_tx_desc_cnt =
687 PAGE_SIZE / sizeof(struct re_desc);
688 }
689
690 aprint_verbose_dev(sc->sc_dev, "using %d tx descriptors\n",
691 sc->re_ldata.re_tx_desc_cnt);
692 KASSERT(RE_NEXT_TX_DESC(sc, RE_TX_DESC_CNT(sc) - 1) == 0);
693
694 /* Allocate DMA'able memory for the TX ring */
695 if ((error = bus_dmamem_alloc(sc->sc_dmat, RE_TX_LIST_SZ(sc),
696 RE_RING_ALIGN, 0, &sc->re_ldata.re_tx_listseg, 1,
697 &sc->re_ldata.re_tx_listnseg, BUS_DMA_NOWAIT)) != 0) {
698 aprint_error_dev(sc->sc_dev,
699 "can't allocate tx listseg, error = %d\n", error);
700 goto fail_0;
701 }
702
703 /* Load the map for the TX ring. */
704 if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_tx_listseg,
705 sc->re_ldata.re_tx_listnseg, RE_TX_LIST_SZ(sc),
706 (void **)&sc->re_ldata.re_tx_list,
707 BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
708 aprint_error_dev(sc->sc_dev,
709 "can't map tx list, error = %d\n", error);
710 goto fail_1;
711 }
712 memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
713
714 if ((error = bus_dmamap_create(sc->sc_dmat, RE_TX_LIST_SZ(sc), 1,
715 RE_TX_LIST_SZ(sc), 0, 0,
716 &sc->re_ldata.re_tx_list_map)) != 0) {
717 aprint_error_dev(sc->sc_dev,
718 "can't create tx list map, error = %d\n", error);
719 goto fail_2;
720 }
721
722
723 if ((error = bus_dmamap_load(sc->sc_dmat,
724 sc->re_ldata.re_tx_list_map, sc->re_ldata.re_tx_list,
725 RE_TX_LIST_SZ(sc), NULL, BUS_DMA_NOWAIT)) != 0) {
726 aprint_error_dev(sc->sc_dev,
727 "can't load tx list, error = %d\n", error);
728 goto fail_3;
729 }
730
731 /* Create DMA maps for TX buffers */
732 for (i = 0; i < RE_TX_QLEN; i++) {
733 error = bus_dmamap_create(sc->sc_dmat,
734 round_page(IP_MAXPACKET),
735 RE_TX_DESC_CNT(sc), RE_TDESC_CMD_FRAGLEN,
736 0, 0, &sc->re_ldata.re_txq[i].txq_dmamap);
737 if (error) {
738 aprint_error_dev(sc->sc_dev,
739 "can't create DMA map for TX\n");
740 goto fail_4;
741 }
742 }
743
744 /* Allocate DMA'able memory for the RX ring */
745 /* XXX see also a comment about RE_RX_DMAMEM_SZ in rtl81x9var.h */
746 if ((error = bus_dmamem_alloc(sc->sc_dmat,
747 RE_RX_DMAMEM_SZ, RE_RING_ALIGN, 0, &sc->re_ldata.re_rx_listseg, 1,
748 &sc->re_ldata.re_rx_listnseg, BUS_DMA_NOWAIT)) != 0) {
749 aprint_error_dev(sc->sc_dev,
750 "can't allocate rx listseg, error = %d\n", error);
751 goto fail_4;
752 }
753
754 /* Load the map for the RX ring. */
755 if ((error = bus_dmamem_map(sc->sc_dmat, &sc->re_ldata.re_rx_listseg,
756 sc->re_ldata.re_rx_listnseg, RE_RX_DMAMEM_SZ,
757 (void **)&sc->re_ldata.re_rx_list,
758 BUS_DMA_COHERENT | BUS_DMA_NOWAIT)) != 0) {
759 aprint_error_dev(sc->sc_dev,
760 "can't map rx list, error = %d\n", error);
761 goto fail_5;
762 }
763 memset(sc->re_ldata.re_rx_list, 0, RE_RX_DMAMEM_SZ);
764
765 if ((error = bus_dmamap_create(sc->sc_dmat,
766 RE_RX_DMAMEM_SZ, 1, RE_RX_DMAMEM_SZ, 0, 0,
767 &sc->re_ldata.re_rx_list_map)) != 0) {
768 aprint_error_dev(sc->sc_dev,
769 "can't create rx list map, error = %d\n", error);
770 goto fail_6;
771 }
772
773 if ((error = bus_dmamap_load(sc->sc_dmat,
774 sc->re_ldata.re_rx_list_map, sc->re_ldata.re_rx_list,
775 RE_RX_DMAMEM_SZ, NULL, BUS_DMA_NOWAIT)) != 0) {
776 aprint_error_dev(sc->sc_dev,
777 "can't load rx list, error = %d\n", error);
778 goto fail_7;
779 }
780
781 /* Create DMA maps for RX buffers */
782 for (i = 0; i < RE_RX_DESC_CNT; i++) {
783 error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
784 0, 0, &sc->re_ldata.re_rxsoft[i].rxs_dmamap);
785 if (error) {
786 aprint_error_dev(sc->sc_dev,
787 "can't create DMA map for RX\n");
788 goto fail_8;
789 }
790 }
791
792 /*
793 * Record interface as attached. From here, we should not fail.
794 */
795 sc->sc_flags |= RTK_ATTACHED;
796
797 ifp = &sc->ethercom.ec_if;
798 ifp->if_softc = sc;
799 strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
800 ifp->if_mtu = ETHERMTU;
801 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
802 ifp->if_ioctl = re_ioctl;
803 sc->ethercom.ec_capabilities |=
804 ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
805 ifp->if_start = re_start;
806 ifp->if_stop = re_stop;
807
808 /*
809 * IFCAP_CSUM_IPv4_Tx on re(4) is broken for small packets,
810 * so we have a workaround to handle the bug by padding
811 * such packets manually.
812 */
813 ifp->if_capabilities |=
814 IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
815 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
816 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
817 IFCAP_TSOv4;
818
819 /*
820 * XXX
821 * Still have no idea how to make TSO work on 8168C, 8168CP,
822 * 8102E, 8111C and 8111CP.
823 */
824 if ((sc->sc_quirk & RTKQ_DESCV2) != 0)
825 ifp->if_capabilities &= ~IFCAP_TSOv4;
826
827 ifp->if_watchdog = re_watchdog;
828 ifp->if_init = re_init;
829 ifp->if_snd.ifq_maxlen = RE_IFQ_MAXLEN;
830 ifp->if_capenable = ifp->if_capabilities;
831 IFQ_SET_READY(&ifp->if_snd);
832
833 callout_init(&sc->rtk_tick_ch, 0);
834
835 /* Do MII setup */
836 sc->mii.mii_ifp = ifp;
837 sc->mii.mii_readreg = re_miibus_readreg;
838 sc->mii.mii_writereg = re_miibus_writereg;
839 sc->mii.mii_statchg = re_miibus_statchg;
840 sc->ethercom.ec_mii = &sc->mii;
841 ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
842 ether_mediastatus);
843 mii_attach(sc->sc_dev, &sc->mii, 0xffffffff, MII_PHY_ANY,
844 MII_OFFSET_ANY, 0);
845 ifmedia_set(&sc->mii.mii_media, IFM_ETHER | IFM_AUTO);
846
847 /*
848 * Call MI attach routine.
849 */
850 if_attach(ifp);
851 ether_ifattach(ifp, eaddr);
852
853 return;
854
855 fail_8:
856 /* Destroy DMA maps for RX buffers. */
857 for (i = 0; i < RE_RX_DESC_CNT; i++)
858 if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
859 bus_dmamap_destroy(sc->sc_dmat,
860 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
861
862 /* Free DMA'able memory for the RX ring. */
863 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
864 fail_7:
865 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
866 fail_6:
867 bus_dmamem_unmap(sc->sc_dmat,
868 (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
869 fail_5:
870 bus_dmamem_free(sc->sc_dmat,
871 &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
872
873 fail_4:
874 /* Destroy DMA maps for TX buffers. */
875 for (i = 0; i < RE_TX_QLEN; i++)
876 if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
877 bus_dmamap_destroy(sc->sc_dmat,
878 sc->re_ldata.re_txq[i].txq_dmamap);
879
880 /* Free DMA'able memory for the TX ring. */
881 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
882 fail_3:
883 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
884 fail_2:
885 bus_dmamem_unmap(sc->sc_dmat,
886 (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
887 fail_1:
888 bus_dmamem_free(sc->sc_dmat,
889 &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
890 fail_0:
891 return;
892 }
893
894
895 /*
896 * re_activate:
897 * Handle device activation/deactivation requests.
898 */
899 int
900 re_activate(device_t self, enum devact act)
901 {
902 struct rtk_softc *sc = device_private(self);
903 int s, error = 0;
904
905 s = splnet();
906 switch (act) {
907 case DVACT_ACTIVATE:
908 error = EOPNOTSUPP;
909 break;
910 case DVACT_DEACTIVATE:
911 mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
912 if_deactivate(&sc->ethercom.ec_if);
913 break;
914 }
915 splx(s);
916
917 return error;
918 }
919
920 /*
921 * re_detach:
922 * Detach a rtk interface.
923 */
924 int
925 re_detach(struct rtk_softc *sc)
926 {
927 struct ifnet *ifp = &sc->ethercom.ec_if;
928 int i;
929
930 /*
931 * Succeed now if there isn't any work to do.
932 */
933 if ((sc->sc_flags & RTK_ATTACHED) == 0)
934 return 0;
935
936 /* Unhook our tick handler. */
937 callout_stop(&sc->rtk_tick_ch);
938
939 /* Detach all PHYs. */
940 mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
941
942 /* Delete all remaining media. */
943 ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
944
945 ether_ifdetach(ifp);
946 if_detach(ifp);
947
948 /* Destroy DMA maps for RX buffers. */
949 for (i = 0; i < RE_RX_DESC_CNT; i++)
950 if (sc->re_ldata.re_rxsoft[i].rxs_dmamap != NULL)
951 bus_dmamap_destroy(sc->sc_dmat,
952 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
953
954 /* Free DMA'able memory for the RX ring. */
955 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
956 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_rx_list_map);
957 bus_dmamem_unmap(sc->sc_dmat,
958 (void *)sc->re_ldata.re_rx_list, RE_RX_DMAMEM_SZ);
959 bus_dmamem_free(sc->sc_dmat,
960 &sc->re_ldata.re_rx_listseg, sc->re_ldata.re_rx_listnseg);
961
962 /* Destroy DMA maps for TX buffers. */
963 for (i = 0; i < RE_TX_QLEN; i++)
964 if (sc->re_ldata.re_txq[i].txq_dmamap != NULL)
965 bus_dmamap_destroy(sc->sc_dmat,
966 sc->re_ldata.re_txq[i].txq_dmamap);
967
968 /* Free DMA'able memory for the TX ring. */
969 bus_dmamap_unload(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
970 bus_dmamap_destroy(sc->sc_dmat, sc->re_ldata.re_tx_list_map);
971 bus_dmamem_unmap(sc->sc_dmat,
972 (void *)sc->re_ldata.re_tx_list, RE_TX_LIST_SZ(sc));
973 bus_dmamem_free(sc->sc_dmat,
974 &sc->re_ldata.re_tx_listseg, sc->re_ldata.re_tx_listnseg);
975
976 return 0;
977 }
978
979 /*
980 * re_enable:
981 * Enable the RTL81X9 chip.
982 */
983 static int
984 re_enable(struct rtk_softc *sc)
985 {
986
987 if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
988 if ((*sc->sc_enable)(sc) != 0) {
989 printf("%s: device enable failed\n",
990 device_xname(sc->sc_dev));
991 return EIO;
992 }
993 sc->sc_flags |= RTK_ENABLED;
994 }
995 return 0;
996 }
997
998 /*
999 * re_disable:
1000 * Disable the RTL81X9 chip.
1001 */
1002 static void
1003 re_disable(struct rtk_softc *sc)
1004 {
1005
1006 if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
1007 (*sc->sc_disable)(sc);
1008 sc->sc_flags &= ~RTK_ENABLED;
1009 }
1010 }
1011
1012 static int
1013 re_newbuf(struct rtk_softc *sc, int idx, struct mbuf *m)
1014 {
1015 struct mbuf *n = NULL;
1016 bus_dmamap_t map;
1017 struct re_desc *d;
1018 struct re_rxsoft *rxs;
1019 uint32_t cmdstat;
1020 int error;
1021
1022 if (m == NULL) {
1023 MGETHDR(n, M_DONTWAIT, MT_DATA);
1024 if (n == NULL)
1025 return ENOBUFS;
1026
1027 MCLGET(n, M_DONTWAIT);
1028 if ((n->m_flags & M_EXT) == 0) {
1029 m_freem(n);
1030 return ENOBUFS;
1031 }
1032 m = n;
1033 } else
1034 m->m_data = m->m_ext.ext_buf;
1035
1036 /*
1037 * Initialize mbuf length fields and fixup
1038 * alignment so that the frame payload is
1039 * longword aligned.
1040 */
1041 m->m_len = m->m_pkthdr.len = MCLBYTES - RE_ETHER_ALIGN;
1042 m->m_data += RE_ETHER_ALIGN;
1043
1044 rxs = &sc->re_ldata.re_rxsoft[idx];
1045 map = rxs->rxs_dmamap;
1046 error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1047 BUS_DMA_READ|BUS_DMA_NOWAIT);
1048
1049 if (error)
1050 goto out;
1051
1052 bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1053 BUS_DMASYNC_PREREAD);
1054
1055 d = &sc->re_ldata.re_rx_list[idx];
1056 #ifdef DIAGNOSTIC
1057 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1058 cmdstat = le32toh(d->re_cmdstat);
1059 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1060 if (cmdstat & RE_RDESC_STAT_OWN) {
1061 panic("%s: tried to map busy RX descriptor",
1062 device_xname(sc->sc_dev));
1063 }
1064 #endif
1065
1066 rxs->rxs_mbuf = m;
1067
1068 d->re_vlanctl = 0;
1069 cmdstat = map->dm_segs[0].ds_len;
1070 if (idx == (RE_RX_DESC_CNT - 1))
1071 cmdstat |= RE_RDESC_CMD_EOR;
1072 re_set_bufaddr(d, map->dm_segs[0].ds_addr);
1073 d->re_cmdstat = htole32(cmdstat);
1074 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1075 cmdstat |= RE_RDESC_CMD_OWN;
1076 d->re_cmdstat = htole32(cmdstat);
1077 RE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1078
1079 return 0;
1080 out:
1081 if (n != NULL)
1082 m_freem(n);
1083 return ENOMEM;
1084 }
1085
1086 static int
1087 re_tx_list_init(struct rtk_softc *sc)
1088 {
1089 int i;
1090
1091 memset(sc->re_ldata.re_tx_list, 0, RE_TX_LIST_SZ(sc));
1092 for (i = 0; i < RE_TX_QLEN; i++) {
1093 sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1094 }
1095
1096 bus_dmamap_sync(sc->sc_dmat,
1097 sc->re_ldata.re_tx_list_map, 0,
1098 sc->re_ldata.re_tx_list_map->dm_mapsize,
1099 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1100 sc->re_ldata.re_txq_prodidx = 0;
1101 sc->re_ldata.re_txq_considx = 0;
1102 sc->re_ldata.re_txq_free = RE_TX_QLEN;
1103 sc->re_ldata.re_tx_free = RE_TX_DESC_CNT(sc);
1104 sc->re_ldata.re_tx_nextfree = 0;
1105
1106 return 0;
1107 }
1108
1109 static int
1110 re_rx_list_init(struct rtk_softc *sc)
1111 {
1112 int i;
1113
1114 memset(sc->re_ldata.re_rx_list, 0, RE_RX_LIST_SZ);
1115
1116 for (i = 0; i < RE_RX_DESC_CNT; i++) {
1117 if (re_newbuf(sc, i, NULL) == ENOBUFS)
1118 return ENOBUFS;
1119 }
1120
1121 sc->re_ldata.re_rx_prodidx = 0;
1122 sc->re_head = sc->re_tail = NULL;
1123
1124 return 0;
1125 }
1126
1127 /*
1128 * RX handler for C+ and 8169. For the gigE chips, we support
1129 * the reception of jumbo frames that have been fragmented
1130 * across multiple 2K mbuf cluster buffers.
1131 */
1132 static void
1133 re_rxeof(struct rtk_softc *sc)
1134 {
1135 struct mbuf *m;
1136 struct ifnet *ifp;
1137 int i, total_len;
1138 struct re_desc *cur_rx;
1139 struct re_rxsoft *rxs;
1140 uint32_t rxstat, rxvlan;
1141
1142 ifp = &sc->ethercom.ec_if;
1143
1144 for (i = sc->re_ldata.re_rx_prodidx;; i = RE_NEXT_RX_DESC(sc, i)) {
1145 cur_rx = &sc->re_ldata.re_rx_list[i];
1146 RE_RXDESCSYNC(sc, i,
1147 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1148 rxstat = le32toh(cur_rx->re_cmdstat);
1149 rxvlan = le32toh(cur_rx->re_vlanctl);
1150 RE_RXDESCSYNC(sc, i, BUS_DMASYNC_PREREAD);
1151 if ((rxstat & RE_RDESC_STAT_OWN) != 0) {
1152 break;
1153 }
1154 total_len = rxstat & sc->re_rxlenmask;
1155 rxs = &sc->re_ldata.re_rxsoft[i];
1156 m = rxs->rxs_mbuf;
1157
1158 /* Invalidate the RX mbuf and unload its map */
1159
1160 bus_dmamap_sync(sc->sc_dmat,
1161 rxs->rxs_dmamap, 0, rxs->rxs_dmamap->dm_mapsize,
1162 BUS_DMASYNC_POSTREAD);
1163 bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1164
1165 if ((rxstat & RE_RDESC_STAT_EOF) == 0) {
1166 m->m_len = MCLBYTES - RE_ETHER_ALIGN;
1167 if (sc->re_head == NULL)
1168 sc->re_head = sc->re_tail = m;
1169 else {
1170 m->m_flags &= ~M_PKTHDR;
1171 sc->re_tail->m_next = m;
1172 sc->re_tail = m;
1173 }
1174 re_newbuf(sc, i, NULL);
1175 continue;
1176 }
1177
1178 /*
1179 * NOTE: for the 8139C+, the frame length field
1180 * is always 12 bits in size, but for the gigE chips,
1181 * it is 13 bits (since the max RX frame length is 16K).
1182 * Unfortunately, all 32 bits in the status word
1183 * were already used, so to make room for the extra
1184 * length bit, RealTek took out the 'frame alignment
1185 * error' bit and shifted the other status bits
1186 * over one slot. The OWN, EOR, FS and LS bits are
1187 * still in the same places. We have already extracted
1188 * the frame length and checked the OWN bit, so rather
1189 * than using an alternate bit mapping, we shift the
1190 * status bits one space to the right so we can evaluate
1191 * them using the 8169 status as though it was in the
1192 * same format as that of the 8139C+.
1193 */
1194 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
1195 rxstat >>= 1;
1196
1197 if (__predict_false((rxstat & RE_RDESC_STAT_RXERRSUM) != 0)) {
1198 #ifdef RE_DEBUG
1199 printf("%s: RX error (rxstat = 0x%08x)",
1200 device_xname(sc->sc_dev), rxstat);
1201 if (rxstat & RE_RDESC_STAT_FRALIGN)
1202 printf(", frame alignment error");
1203 if (rxstat & RE_RDESC_STAT_BUFOFLOW)
1204 printf(", out of buffer space");
1205 if (rxstat & RE_RDESC_STAT_FIFOOFLOW)
1206 printf(", FIFO overrun");
1207 if (rxstat & RE_RDESC_STAT_GIANT)
1208 printf(", giant packet");
1209 if (rxstat & RE_RDESC_STAT_RUNT)
1210 printf(", runt packet");
1211 if (rxstat & RE_RDESC_STAT_CRCERR)
1212 printf(", CRC error");
1213 printf("\n");
1214 #endif
1215 ifp->if_ierrors++;
1216 /*
1217 * If this is part of a multi-fragment packet,
1218 * discard all the pieces.
1219 */
1220 if (sc->re_head != NULL) {
1221 m_freem(sc->re_head);
1222 sc->re_head = sc->re_tail = NULL;
1223 }
1224 re_newbuf(sc, i, m);
1225 continue;
1226 }
1227
1228 /*
1229 * If allocating a replacement mbuf fails,
1230 * reload the current one.
1231 */
1232
1233 if (__predict_false(re_newbuf(sc, i, NULL) != 0)) {
1234 ifp->if_ierrors++;
1235 if (sc->re_head != NULL) {
1236 m_freem(sc->re_head);
1237 sc->re_head = sc->re_tail = NULL;
1238 }
1239 re_newbuf(sc, i, m);
1240 continue;
1241 }
1242
1243 if (sc->re_head != NULL) {
1244 m->m_len = total_len % (MCLBYTES - RE_ETHER_ALIGN);
1245 /*
1246 * Special case: if there's 4 bytes or less
1247 * in this buffer, the mbuf can be discarded:
1248 * the last 4 bytes is the CRC, which we don't
1249 * care about anyway.
1250 */
1251 if (m->m_len <= ETHER_CRC_LEN) {
1252 sc->re_tail->m_len -=
1253 (ETHER_CRC_LEN - m->m_len);
1254 m_freem(m);
1255 } else {
1256 m->m_len -= ETHER_CRC_LEN;
1257 m->m_flags &= ~M_PKTHDR;
1258 sc->re_tail->m_next = m;
1259 }
1260 m = sc->re_head;
1261 sc->re_head = sc->re_tail = NULL;
1262 m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1263 } else
1264 m->m_pkthdr.len = m->m_len =
1265 (total_len - ETHER_CRC_LEN);
1266
1267 ifp->if_ipackets++;
1268 m->m_pkthdr.rcvif = ifp;
1269
1270 /* Do RX checksumming */
1271
1272 /* Check IP header checksum */
1273 if ((rxstat & RE_RDESC_STAT_PROTOID) != 0 &&
1274 ((sc->sc_quirk & RTKQ_DESCV2) == 0 ||
1275 (rxvlan & RE_RDESC_VLANCTL_IPV4) != 0)) {
1276 m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1277 if (rxstat & RE_RDESC_STAT_IPSUMBAD)
1278 m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1279 }
1280
1281 /* Check TCP/UDP checksum */
1282 if (RE_TCPPKT(rxstat)) {
1283 m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1284 if (rxstat & RE_RDESC_STAT_TCPSUMBAD)
1285 m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1286 } else if (RE_UDPPKT(rxstat)) {
1287 m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1288 if (rxstat & RE_RDESC_STAT_UDPSUMBAD)
1289 m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1290 }
1291
1292 if (rxvlan & RE_RDESC_VLANCTL_TAG) {
1293 VLAN_INPUT_TAG(ifp, m,
1294 bswap16(rxvlan & RE_RDESC_VLANCTL_DATA),
1295 continue);
1296 }
1297 #if NBPFILTER > 0
1298 if (ifp->if_bpf)
1299 bpf_mtap(ifp->if_bpf, m);
1300 #endif
1301 (*ifp->if_input)(ifp, m);
1302 }
1303
1304 sc->re_ldata.re_rx_prodidx = i;
1305 }
1306
1307 static void
1308 re_txeof(struct rtk_softc *sc)
1309 {
1310 struct ifnet *ifp;
1311 struct re_txq *txq;
1312 uint32_t txstat;
1313 int idx, descidx;
1314
1315 ifp = &sc->ethercom.ec_if;
1316
1317 for (idx = sc->re_ldata.re_txq_considx;
1318 sc->re_ldata.re_txq_free < RE_TX_QLEN;
1319 idx = RE_NEXT_TXQ(sc, idx), sc->re_ldata.re_txq_free++) {
1320 txq = &sc->re_ldata.re_txq[idx];
1321 KASSERT(txq->txq_mbuf != NULL);
1322
1323 descidx = txq->txq_descidx;
1324 RE_TXDESCSYNC(sc, descidx,
1325 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1326 txstat =
1327 le32toh(sc->re_ldata.re_tx_list[descidx].re_cmdstat);
1328 RE_TXDESCSYNC(sc, descidx, BUS_DMASYNC_PREREAD);
1329 KASSERT((txstat & RE_TDESC_CMD_EOF) != 0);
1330 if (txstat & RE_TDESC_CMD_OWN) {
1331 break;
1332 }
1333
1334 sc->re_ldata.re_tx_free += txq->txq_nsegs;
1335 KASSERT(sc->re_ldata.re_tx_free <= RE_TX_DESC_CNT(sc));
1336 bus_dmamap_sync(sc->sc_dmat, txq->txq_dmamap,
1337 0, txq->txq_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1338 bus_dmamap_unload(sc->sc_dmat, txq->txq_dmamap);
1339 m_freem(txq->txq_mbuf);
1340 txq->txq_mbuf = NULL;
1341
1342 if (txstat & (RE_TDESC_STAT_EXCESSCOL | RE_TDESC_STAT_COLCNT))
1343 ifp->if_collisions++;
1344 if (txstat & RE_TDESC_STAT_TXERRSUM)
1345 ifp->if_oerrors++;
1346 else
1347 ifp->if_opackets++;
1348 }
1349
1350 sc->re_ldata.re_txq_considx = idx;
1351
1352 if (sc->re_ldata.re_txq_free > RE_NTXDESC_RSVD)
1353 ifp->if_flags &= ~IFF_OACTIVE;
1354
1355 /*
1356 * If not all descriptors have been released reaped yet,
1357 * reload the timer so that we will eventually get another
1358 * interrupt that will cause us to re-enter this routine.
1359 * This is done in case the transmitter has gone idle.
1360 */
1361 if (sc->re_ldata.re_txq_free < RE_TX_QLEN) {
1362 CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1363 if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
1364 /*
1365 * Some chips will ignore a second TX request
1366 * issued while an existing transmission is in
1367 * progress. If the transmitter goes idle but
1368 * there are still packets waiting to be sent,
1369 * we need to restart the channel here to flush
1370 * them out. This only seems to be required with
1371 * the PCIe devices.
1372 */
1373 CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1374 }
1375 } else
1376 ifp->if_timer = 0;
1377 }
1378
1379 static void
1380 re_tick(void *arg)
1381 {
1382 struct rtk_softc *sc = arg;
1383 int s;
1384
1385 /*XXX: just return for 8169S/8110S with rev 2 or newer phy */
1386 s = splnet();
1387
1388 mii_tick(&sc->mii);
1389 splx(s);
1390
1391 callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1392 }
1393
1394 int
1395 re_intr(void *arg)
1396 {
1397 struct rtk_softc *sc = arg;
1398 struct ifnet *ifp;
1399 uint16_t status;
1400 int handled = 0;
1401
1402 if (!device_has_power(sc->sc_dev))
1403 return 0;
1404
1405 ifp = &sc->ethercom.ec_if;
1406
1407 if ((ifp->if_flags & IFF_UP) == 0)
1408 return 0;
1409
1410 for (;;) {
1411
1412 status = CSR_READ_2(sc, RTK_ISR);
1413 /* If the card has gone away the read returns 0xffff. */
1414 if (status == 0xffff)
1415 break;
1416 if (status) {
1417 handled = 1;
1418 CSR_WRITE_2(sc, RTK_ISR, status);
1419 }
1420
1421 if ((status & RTK_INTRS_CPLUS) == 0)
1422 break;
1423
1424 if (status & (RTK_ISR_RX_OK | RTK_ISR_RX_ERR))
1425 re_rxeof(sc);
1426
1427 if (status & (RTK_ISR_TIMEOUT_EXPIRED | RTK_ISR_TX_ERR |
1428 RTK_ISR_TX_DESC_UNAVAIL))
1429 re_txeof(sc);
1430
1431 if (status & RTK_ISR_SYSTEM_ERR) {
1432 re_init(ifp);
1433 }
1434
1435 if (status & RTK_ISR_LINKCHG) {
1436 callout_stop(&sc->rtk_tick_ch);
1437 re_tick(sc);
1438 }
1439 }
1440
1441 if (handled && !IFQ_IS_EMPTY(&ifp->if_snd))
1442 re_start(ifp);
1443
1444 return handled;
1445 }
1446
1447
1448
1449 /*
1450 * Main transmit routine for C+ and gigE NICs.
1451 */
1452
1453 static void
1454 re_start(struct ifnet *ifp)
1455 {
1456 struct rtk_softc *sc;
1457 struct mbuf *m;
1458 bus_dmamap_t map;
1459 struct re_txq *txq;
1460 struct re_desc *d;
1461 struct m_tag *mtag;
1462 uint32_t cmdstat, re_flags, vlanctl;
1463 int ofree, idx, error, nsegs, seg;
1464 int startdesc, curdesc, lastdesc;
1465 bool pad;
1466
1467 sc = ifp->if_softc;
1468 ofree = sc->re_ldata.re_txq_free;
1469
1470 for (idx = sc->re_ldata.re_txq_prodidx;; idx = RE_NEXT_TXQ(sc, idx)) {
1471
1472 IFQ_POLL(&ifp->if_snd, m);
1473 if (m == NULL)
1474 break;
1475
1476 if (sc->re_ldata.re_txq_free == 0 ||
1477 sc->re_ldata.re_tx_free == 0) {
1478 /* no more free slots left */
1479 ifp->if_flags |= IFF_OACTIVE;
1480 break;
1481 }
1482
1483 /*
1484 * Set up checksum offload. Note: checksum offload bits must
1485 * appear in all descriptors of a multi-descriptor transmit
1486 * attempt. (This is according to testing done with an 8169
1487 * chip. I'm not sure if this is a requirement or a bug.)
1488 */
1489
1490 vlanctl = 0;
1491 if ((m->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0) {
1492 uint32_t segsz = m->m_pkthdr.segsz;
1493
1494 re_flags = RE_TDESC_CMD_LGSEND |
1495 (segsz << RE_TDESC_CMD_MSSVAL_SHIFT);
1496 } else {
1497 /*
1498 * set RE_TDESC_CMD_IPCSUM if any checksum offloading
1499 * is requested. otherwise, RE_TDESC_CMD_TCPCSUM/
1500 * RE_TDESC_CMD_UDPCSUM doesn't make effects.
1501 */
1502 re_flags = 0;
1503 if ((m->m_pkthdr.csum_flags &
1504 (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4))
1505 != 0) {
1506 if ((sc->sc_quirk & RTKQ_DESCV2) == 0) {
1507 re_flags |= RE_TDESC_CMD_IPCSUM;
1508 if (m->m_pkthdr.csum_flags &
1509 M_CSUM_TCPv4) {
1510 re_flags |=
1511 RE_TDESC_CMD_TCPCSUM;
1512 } else if (m->m_pkthdr.csum_flags &
1513 M_CSUM_UDPv4) {
1514 re_flags |=
1515 RE_TDESC_CMD_UDPCSUM;
1516 }
1517 } else {
1518 vlanctl |= RE_TDESC_VLANCTL_IPCSUM;
1519 if (m->m_pkthdr.csum_flags &
1520 M_CSUM_TCPv4) {
1521 vlanctl |=
1522 RE_TDESC_VLANCTL_TCPCSUM;
1523 } else if (m->m_pkthdr.csum_flags &
1524 M_CSUM_UDPv4) {
1525 vlanctl |=
1526 RE_TDESC_VLANCTL_UDPCSUM;
1527 }
1528 }
1529 }
1530 }
1531
1532 txq = &sc->re_ldata.re_txq[idx];
1533 map = txq->txq_dmamap;
1534 error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1535 BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1536
1537 if (__predict_false(error)) {
1538 /* XXX try to defrag if EFBIG? */
1539 printf("%s: can't map mbuf (error %d)\n",
1540 device_xname(sc->sc_dev), error);
1541
1542 IFQ_DEQUEUE(&ifp->if_snd, m);
1543 m_freem(m);
1544 ifp->if_oerrors++;
1545 continue;
1546 }
1547
1548 nsegs = map->dm_nsegs;
1549 pad = false;
1550 if (__predict_false(m->m_pkthdr.len <= RE_IP4CSUMTX_PADLEN &&
1551 (re_flags & RE_TDESC_CMD_IPCSUM) != 0 &&
1552 (sc->sc_quirk & RTKQ_DESCV2) == 0)) {
1553 pad = true;
1554 nsegs++;
1555 }
1556
1557 if (nsegs > sc->re_ldata.re_tx_free) {
1558 /*
1559 * Not enough free descriptors to transmit this packet.
1560 */
1561 ifp->if_flags |= IFF_OACTIVE;
1562 bus_dmamap_unload(sc->sc_dmat, map);
1563 break;
1564 }
1565
1566 IFQ_DEQUEUE(&ifp->if_snd, m);
1567
1568 /*
1569 * Make sure that the caches are synchronized before we
1570 * ask the chip to start DMA for the packet data.
1571 */
1572 bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1573 BUS_DMASYNC_PREWRITE);
1574
1575 /*
1576 * Set up hardware VLAN tagging. Note: vlan tag info must
1577 * appear in all descriptors of a multi-descriptor
1578 * transmission attempt.
1579 */
1580 if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m)) != NULL)
1581 vlanctl |= bswap16(VLAN_TAG_VALUE(mtag)) |
1582 RE_TDESC_VLANCTL_TAG;
1583
1584 /*
1585 * Map the segment array into descriptors.
1586 * Note that we set the start-of-frame and
1587 * end-of-frame markers for either TX or RX,
1588 * but they really only have meaning in the TX case.
1589 * (In the RX case, it's the chip that tells us
1590 * where packets begin and end.)
1591 * We also keep track of the end of the ring
1592 * and set the end-of-ring bits as needed,
1593 * and we set the ownership bits in all except
1594 * the very first descriptor. (The caller will
1595 * set this descriptor later when it start
1596 * transmission or reception.)
1597 */
1598 curdesc = startdesc = sc->re_ldata.re_tx_nextfree;
1599 lastdesc = -1;
1600 for (seg = 0; seg < map->dm_nsegs;
1601 seg++, curdesc = RE_NEXT_TX_DESC(sc, curdesc)) {
1602 d = &sc->re_ldata.re_tx_list[curdesc];
1603 #ifdef DIAGNOSTIC
1604 RE_TXDESCSYNC(sc, curdesc,
1605 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1606 cmdstat = le32toh(d->re_cmdstat);
1607 RE_TXDESCSYNC(sc, curdesc, BUS_DMASYNC_PREREAD);
1608 if (cmdstat & RE_TDESC_STAT_OWN) {
1609 panic("%s: tried to map busy TX descriptor",
1610 device_xname(sc->sc_dev));
1611 }
1612 #endif
1613
1614 d->re_vlanctl = htole32(vlanctl);
1615 re_set_bufaddr(d, map->dm_segs[seg].ds_addr);
1616 cmdstat = re_flags | map->dm_segs[seg].ds_len;
1617 if (seg == 0)
1618 cmdstat |= RE_TDESC_CMD_SOF;
1619 else
1620 cmdstat |= RE_TDESC_CMD_OWN;
1621 if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1622 cmdstat |= RE_TDESC_CMD_EOR;
1623 if (seg == nsegs - 1) {
1624 cmdstat |= RE_TDESC_CMD_EOF;
1625 lastdesc = curdesc;
1626 }
1627 d->re_cmdstat = htole32(cmdstat);
1628 RE_TXDESCSYNC(sc, curdesc,
1629 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1630 }
1631 if (__predict_false(pad)) {
1632 bus_addr_t paddaddr;
1633
1634 d = &sc->re_ldata.re_tx_list[curdesc];
1635 d->re_vlanctl = htole32(vlanctl);
1636 paddaddr = RE_TXPADDADDR(sc);
1637 re_set_bufaddr(d, paddaddr);
1638 cmdstat = re_flags |
1639 RE_TDESC_CMD_OWN | RE_TDESC_CMD_EOF |
1640 (RE_IP4CSUMTX_PADLEN + 1 - m->m_pkthdr.len);
1641 if (curdesc == (RE_TX_DESC_CNT(sc) - 1))
1642 cmdstat |= RE_TDESC_CMD_EOR;
1643 d->re_cmdstat = htole32(cmdstat);
1644 RE_TXDESCSYNC(sc, curdesc,
1645 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1646 lastdesc = curdesc;
1647 curdesc = RE_NEXT_TX_DESC(sc, curdesc);
1648 }
1649 KASSERT(lastdesc != -1);
1650
1651 /* Transfer ownership of packet to the chip. */
1652
1653 sc->re_ldata.re_tx_list[startdesc].re_cmdstat |=
1654 htole32(RE_TDESC_CMD_OWN);
1655 RE_TXDESCSYNC(sc, startdesc,
1656 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1657
1658 /* update info of TX queue and descriptors */
1659 txq->txq_mbuf = m;
1660 txq->txq_descidx = lastdesc;
1661 txq->txq_nsegs = nsegs;
1662
1663 sc->re_ldata.re_txq_free--;
1664 sc->re_ldata.re_tx_free -= nsegs;
1665 sc->re_ldata.re_tx_nextfree = curdesc;
1666
1667 #if NBPFILTER > 0
1668 /*
1669 * If there's a BPF listener, bounce a copy of this frame
1670 * to him.
1671 */
1672 if (ifp->if_bpf)
1673 bpf_mtap(ifp->if_bpf, m);
1674 #endif
1675 }
1676
1677 if (sc->re_ldata.re_txq_free < ofree) {
1678 /*
1679 * TX packets are enqueued.
1680 */
1681 sc->re_ldata.re_txq_prodidx = idx;
1682
1683 /*
1684 * Start the transmitter to poll.
1685 *
1686 * RealTek put the TX poll request register in a different
1687 * location on the 8169 gigE chip. I don't know why.
1688 */
1689 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1690 CSR_WRITE_1(sc, RTK_TXSTART, RTK_TXSTART_START);
1691 else
1692 CSR_WRITE_1(sc, RTK_GTXSTART, RTK_TXSTART_START);
1693
1694 /*
1695 * Use the countdown timer for interrupt moderation.
1696 * 'TX done' interrupts are disabled. Instead, we reset the
1697 * countdown timer, which will begin counting until it hits
1698 * the value in the TIMERINT register, and then trigger an
1699 * interrupt. Each time we write to the TIMERCNT register,
1700 * the timer count is reset to 0.
1701 */
1702 CSR_WRITE_4(sc, RTK_TIMERCNT, 1);
1703
1704 /*
1705 * Set a timeout in case the chip goes out to lunch.
1706 */
1707 ifp->if_timer = 5;
1708 }
1709 }
1710
1711 static int
1712 re_init(struct ifnet *ifp)
1713 {
1714 struct rtk_softc *sc = ifp->if_softc;
1715 const uint8_t *enaddr;
1716 uint32_t rxcfg = 0;
1717 uint32_t reg;
1718 int error;
1719
1720 if ((error = re_enable(sc)) != 0)
1721 goto out;
1722
1723 /*
1724 * Cancel pending I/O and free all RX/TX buffers.
1725 */
1726 re_stop(ifp, 0);
1727
1728 re_reset(sc);
1729
1730 /*
1731 * Enable C+ RX and TX mode, as well as VLAN stripping and
1732 * RX checksum offload. We must configure the C+ register
1733 * before all others.
1734 */
1735 reg = 0;
1736
1737 /*
1738 * XXX: Realtek docs say bits 0 and 1 are reserved, for 8169S/8110S.
1739 * FreeBSD drivers set these bits anyway (for 8139C+?).
1740 * So far, it works.
1741 */
1742
1743 /*
1744 * XXX: For old 8169 set bit 14.
1745 * For 8169S/8110S and above, do not set bit 14.
1746 */
1747 if ((sc->sc_quirk & RTKQ_8169NONS) != 0)
1748 reg |= (0x1 << 14) | RTK_CPLUSCMD_PCI_MRW;
1749
1750 if (1) {/* not for 8169S ? */
1751 reg |=
1752 RTK_CPLUSCMD_VLANSTRIP |
1753 (ifp->if_capenable &
1754 (IFCAP_CSUM_IPv4_Rx | IFCAP_CSUM_TCPv4_Rx |
1755 IFCAP_CSUM_UDPv4_Rx) ?
1756 RTK_CPLUSCMD_RXCSUM_ENB : 0);
1757 }
1758
1759 CSR_WRITE_2(sc, RTK_CPLUS_CMD,
1760 reg | RTK_CPLUSCMD_RXENB | RTK_CPLUSCMD_TXENB);
1761
1762 /* XXX: from Realtek-supplied Linux driver. Wholly undocumented. */
1763 if ((sc->sc_quirk & RTKQ_8139CPLUS) == 0)
1764 CSR_WRITE_2(sc, RTK_IM, 0x0000);
1765
1766 DELAY(10000);
1767
1768 /*
1769 * Init our MAC address. Even though the chipset
1770 * documentation doesn't mention it, we need to enter "Config
1771 * register write enable" mode to modify the ID registers.
1772 */
1773 CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_WRITECFG);
1774 enaddr = CLLADDR(ifp->if_sadl);
1775 reg = enaddr[0] | (enaddr[1] << 8) |
1776 (enaddr[2] << 16) | (enaddr[3] << 24);
1777 CSR_WRITE_4(sc, RTK_IDR0, reg);
1778 reg = enaddr[4] | (enaddr[5] << 8);
1779 CSR_WRITE_4(sc, RTK_IDR4, reg);
1780 CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
1781
1782 /*
1783 * For C+ mode, initialize the RX descriptors and mbufs.
1784 */
1785 re_rx_list_init(sc);
1786 re_tx_list_init(sc);
1787
1788 /*
1789 * Load the addresses of the RX and TX lists into the chip.
1790 */
1791 CSR_WRITE_4(sc, RTK_RXLIST_ADDR_HI,
1792 RE_ADDR_HI(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1793 CSR_WRITE_4(sc, RTK_RXLIST_ADDR_LO,
1794 RE_ADDR_LO(sc->re_ldata.re_rx_list_map->dm_segs[0].ds_addr));
1795
1796 CSR_WRITE_4(sc, RTK_TXLIST_ADDR_HI,
1797 RE_ADDR_HI(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1798 CSR_WRITE_4(sc, RTK_TXLIST_ADDR_LO,
1799 RE_ADDR_LO(sc->re_ldata.re_tx_list_map->dm_segs[0].ds_addr));
1800
1801 /*
1802 * Enable transmit and receive.
1803 */
1804 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1805
1806 /*
1807 * Set the initial TX and RX configuration.
1808 */
1809 if (sc->re_testmode && (sc->sc_quirk & RTKQ_8169NONS) != 0) {
1810 /* test mode is needed only for old 8169 */
1811 CSR_WRITE_4(sc, RTK_TXCFG,
1812 RE_TXCFG_CONFIG | RTK_LOOPTEST_ON);
1813 } else
1814 CSR_WRITE_4(sc, RTK_TXCFG, RE_TXCFG_CONFIG);
1815
1816 CSR_WRITE_1(sc, RTK_EARLY_TX_THRESH, 16);
1817
1818 CSR_WRITE_4(sc, RTK_RXCFG, RE_RXCFG_CONFIG);
1819
1820 /* Set the individual bit to receive frames for this host only. */
1821 rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1822 rxcfg |= RTK_RXCFG_RX_INDIV;
1823
1824 /* If we want promiscuous mode, set the allframes bit. */
1825 if (ifp->if_flags & IFF_PROMISC)
1826 rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1827 else
1828 rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1829 CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1830
1831 /*
1832 * Set capture broadcast bit to capture broadcast frames.
1833 */
1834 if (ifp->if_flags & IFF_BROADCAST)
1835 rxcfg |= RTK_RXCFG_RX_BROAD;
1836 else
1837 rxcfg &= ~RTK_RXCFG_RX_BROAD;
1838 CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1839
1840 /*
1841 * Program the multicast filter, if necessary.
1842 */
1843 rtk_setmulti(sc);
1844
1845 /*
1846 * Enable interrupts.
1847 */
1848 if (sc->re_testmode)
1849 CSR_WRITE_2(sc, RTK_IMR, 0);
1850 else
1851 CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS_CPLUS);
1852
1853 /* Start RX/TX process. */
1854 CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1855 #ifdef notdef
1856 /* Enable receiver and transmitter. */
1857 CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB | RTK_CMD_RX_ENB);
1858 #endif
1859
1860 /*
1861 * Initialize the timer interrupt register so that
1862 * a timer interrupt will be generated once the timer
1863 * reaches a certain number of ticks. The timer is
1864 * reloaded on each transmit. This gives us TX interrupt
1865 * moderation, which dramatically improves TX frame rate.
1866 */
1867
1868 if ((sc->sc_quirk & RTKQ_8139CPLUS) != 0)
1869 CSR_WRITE_4(sc, RTK_TIMERINT, 0x400);
1870 else {
1871 CSR_WRITE_4(sc, RTK_TIMERINT_8169, 0x800);
1872
1873 /*
1874 * For 8169 gigE NICs, set the max allowed RX packet
1875 * size so we can receive jumbo frames.
1876 */
1877 CSR_WRITE_2(sc, RTK_MAXRXPKTLEN, 16383);
1878 }
1879
1880 if (sc->re_testmode)
1881 return 0;
1882
1883 CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD);
1884
1885 ifp->if_flags |= IFF_RUNNING;
1886 ifp->if_flags &= ~IFF_OACTIVE;
1887
1888 callout_reset(&sc->rtk_tick_ch, hz, re_tick, sc);
1889
1890 out:
1891 if (error) {
1892 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1893 ifp->if_timer = 0;
1894 printf("%s: interface not running\n",
1895 device_xname(sc->sc_dev));
1896 }
1897
1898 return error;
1899 }
1900
1901 static int
1902 re_ioctl(struct ifnet *ifp, u_long command, void *data)
1903 {
1904 struct rtk_softc *sc = ifp->if_softc;
1905 struct ifreq *ifr = data;
1906 int s, error = 0;
1907
1908 s = splnet();
1909
1910 switch (command) {
1911 case SIOCSIFMTU:
1912 /*
1913 * Disable jumbo frames if it's not supported.
1914 */
1915 if ((sc->sc_quirk & RTKQ_NOJUMBO) != 0 &&
1916 ifr->ifr_mtu > ETHERMTU) {
1917 error = EINVAL;
1918 break;
1919 }
1920
1921 if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
1922 error = EINVAL;
1923 else if ((error = ifioctl_common(ifp, command, data)) ==
1924 ENETRESET)
1925 error = 0;
1926 break;
1927 default:
1928 if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
1929 break;
1930
1931 error = 0;
1932
1933 if (command == SIOCSIFCAP)
1934 error = (*ifp->if_init)(ifp);
1935 else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
1936 ;
1937 else if (ifp->if_flags & IFF_RUNNING)
1938 rtk_setmulti(sc);
1939 break;
1940 }
1941
1942 splx(s);
1943
1944 return error;
1945 }
1946
1947 static void
1948 re_watchdog(struct ifnet *ifp)
1949 {
1950 struct rtk_softc *sc;
1951 int s;
1952
1953 sc = ifp->if_softc;
1954 s = splnet();
1955 printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
1956 ifp->if_oerrors++;
1957
1958 re_txeof(sc);
1959 re_rxeof(sc);
1960
1961 re_init(ifp);
1962
1963 splx(s);
1964 }
1965
1966 /*
1967 * Stop the adapter and free any mbufs allocated to the
1968 * RX and TX lists.
1969 */
1970 static void
1971 re_stop(struct ifnet *ifp, int disable)
1972 {
1973 int i;
1974 struct rtk_softc *sc = ifp->if_softc;
1975
1976 callout_stop(&sc->rtk_tick_ch);
1977
1978 mii_down(&sc->mii);
1979
1980 CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1981 CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1982
1983 if (sc->re_head != NULL) {
1984 m_freem(sc->re_head);
1985 sc->re_head = sc->re_tail = NULL;
1986 }
1987
1988 /* Free the TX list buffers. */
1989 for (i = 0; i < RE_TX_QLEN; i++) {
1990 if (sc->re_ldata.re_txq[i].txq_mbuf != NULL) {
1991 bus_dmamap_unload(sc->sc_dmat,
1992 sc->re_ldata.re_txq[i].txq_dmamap);
1993 m_freem(sc->re_ldata.re_txq[i].txq_mbuf);
1994 sc->re_ldata.re_txq[i].txq_mbuf = NULL;
1995 }
1996 }
1997
1998 /* Free the RX list buffers. */
1999 for (i = 0; i < RE_RX_DESC_CNT; i++) {
2000 if (sc->re_ldata.re_rxsoft[i].rxs_mbuf != NULL) {
2001 bus_dmamap_unload(sc->sc_dmat,
2002 sc->re_ldata.re_rxsoft[i].rxs_dmamap);
2003 m_freem(sc->re_ldata.re_rxsoft[i].rxs_mbuf);
2004 sc->re_ldata.re_rxsoft[i].rxs_mbuf = NULL;
2005 }
2006 }
2007
2008 if (disable)
2009 re_disable(sc);
2010
2011 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2012 ifp->if_timer = 0;
2013 }
2014