Home | History | Annotate | Line # | Download | only in ic
rtl81x9.c revision 1.1
      1  1.1  haya /*	$NetBSD: rtl81x9.c,v 1.1 2000/04/10 07:42:56 haya Exp $	*/
      2  1.1  haya 
      3  1.1  haya /*
      4  1.1  haya  * Copyright (c) 1997, 1998
      5  1.1  haya  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6  1.1  haya  *
      7  1.1  haya  * Redistribution and use in source and binary forms, with or without
      8  1.1  haya  * modification, are permitted provided that the following conditions
      9  1.1  haya  * are met:
     10  1.1  haya  * 1. Redistributions of source code must retain the above copyright
     11  1.1  haya  *    notice, this list of conditions and the following disclaimer.
     12  1.1  haya  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  haya  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  haya  *    documentation and/or other materials provided with the distribution.
     15  1.1  haya  * 3. All advertising materials mentioning features or use of this software
     16  1.1  haya  *    must display the following acknowledgement:
     17  1.1  haya  *	This product includes software developed by Bill Paul.
     18  1.1  haya  * 4. Neither the name of the author nor the names of any co-contributors
     19  1.1  haya  *    may be used to endorse or promote products derived from this software
     20  1.1  haya  *    without specific prior written permission.
     21  1.1  haya  *
     22  1.1  haya  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  1.1  haya  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1  haya  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1  haya  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  1.1  haya  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.1  haya  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.1  haya  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.1  haya  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.1  haya  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1  haya  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  1.1  haya  * THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1  haya  *
     34  1.1  haya  *	FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
     35  1.1  haya  */
     36  1.1  haya 
     37  1.1  haya /*
     38  1.1  haya  * RealTek 8129/8139 PCI NIC driver
     39  1.1  haya  *
     40  1.1  haya  * Supports several extremely cheap PCI 10/100 adapters based on
     41  1.1  haya  * the RealTek chipset. Datasheets can be obtained from
     42  1.1  haya  * www.realtek.com.tw.
     43  1.1  haya  *
     44  1.1  haya  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     45  1.1  haya  * Electrical Engineering Department
     46  1.1  haya  * Columbia University, New York City
     47  1.1  haya  */
     48  1.1  haya 
     49  1.1  haya /*
     50  1.1  haya  * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
     51  1.1  haya  * probably the worst PCI ethernet controller ever made, with the possible
     52  1.1  haya  * exception of the FEAST chip made by SMC. The 8139 supports bus-master
     53  1.1  haya  * DMA, but it has a terrible interface that nullifies any performance
     54  1.1  haya  * gains that bus-master DMA usually offers.
     55  1.1  haya  *
     56  1.1  haya  * For transmission, the chip offers a series of four TX descriptor
     57  1.1  haya  * registers. Each transmit frame must be in a contiguous buffer, aligned
     58  1.1  haya  * on a longword (32-bit) boundary. This means we almost always have to
     59  1.1  haya  * do mbuf copies in order to transmit a frame, except in the unlikely
     60  1.1  haya  * case where a) the packet fits into a single mbuf, and b) the packet
     61  1.1  haya  * is 32-bit aligned within the mbuf's data area. The presence of only
     62  1.1  haya  * four descriptor registers means that we can never have more than four
     63  1.1  haya  * packets queued for transmission at any one time.
     64  1.1  haya  *
     65  1.1  haya  * Reception is not much better. The driver has to allocate a single large
     66  1.1  haya  * buffer area (up to 64K in size) into which the chip will DMA received
     67  1.1  haya  * frames. Because we don't know where within this region received packets
     68  1.1  haya  * will begin or end, we have no choice but to copy data from the buffer
     69  1.1  haya  * area into mbufs in order to pass the packets up to the higher protocol
     70  1.1  haya  * levels.
     71  1.1  haya  *
     72  1.1  haya  * It's impossible given this rotten design to really achieve decent
     73  1.1  haya  * performance at 100Mbps, unless you happen to have a 400Mhz PII or
     74  1.1  haya  * some equally overmuscled CPU to drive it.
     75  1.1  haya  *
     76  1.1  haya  * On the bright side, the 8139 does have a built-in PHY, although
     77  1.1  haya  * rather than using an MDIO serial interface like most other NICs, the
     78  1.1  haya  * PHY registers are directly accessible through the 8139's register
     79  1.1  haya  * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
     80  1.1  haya  * filter.
     81  1.1  haya  *
     82  1.1  haya  * The 8129 chip is an older version of the 8139 that uses an external PHY
     83  1.1  haya  * chip. The 8129 has a serial MDIO interface for accessing the MII where
     84  1.1  haya  * the 8139 lets you directly access the on-board PHY registers. We need
     85  1.1  haya  * to select which interface to use depending on the chip type.
     86  1.1  haya  */
     87  1.1  haya 
     88  1.1  haya #include "opt_inet.h"
     89  1.1  haya #include "opt_ns.h"
     90  1.1  haya #include "bpfilter.h"
     91  1.1  haya #include "rnd.h"
     92  1.1  haya 
     93  1.1  haya #include <sys/param.h>
     94  1.1  haya #include <sys/systm.h>
     95  1.1  haya #include <sys/callout.h>
     96  1.1  haya #include <sys/device.h>
     97  1.1  haya #include <sys/sockio.h>
     98  1.1  haya #include <sys/mbuf.h>
     99  1.1  haya #include <sys/malloc.h>
    100  1.1  haya #include <sys/kernel.h>
    101  1.1  haya #include <sys/socket.h>
    102  1.1  haya 
    103  1.1  haya #include <net/if.h>
    104  1.1  haya #include <net/if_arp.h>
    105  1.1  haya #include <net/if_ether.h>
    106  1.1  haya #include <net/if_dl.h>
    107  1.1  haya #include <net/if_media.h>
    108  1.1  haya #ifdef INET
    109  1.1  haya #include <netinet/in.h>
    110  1.1  haya #include <netinet/if_inarp.h>
    111  1.1  haya #endif
    112  1.1  haya #ifdef NS
    113  1.1  haya #include <netns/ns.h>
    114  1.1  haya #include <netns/ns_if.h>
    115  1.1  haya #endif
    116  1.1  haya 
    117  1.1  haya #if NBPFILTER > 0
    118  1.1  haya #include <net/bpf.h>
    119  1.1  haya #endif
    120  1.1  haya #if NRND > 0
    121  1.1  haya #include <sys/rnd.h>
    122  1.1  haya #endif
    123  1.1  haya 
    124  1.1  haya #include <machine/bus.h>
    125  1.1  haya 
    126  1.1  haya #include <dev/mii/mii.h>
    127  1.1  haya #include <dev/mii/miivar.h>
    128  1.1  haya 
    129  1.1  haya /*
    130  1.1  haya  * Default to using PIO access for this driver. On SMP systems,
    131  1.1  haya  * there appear to be problems with memory mapped mode: it looks like
    132  1.1  haya  * doing too many memory mapped access back to back in rapid succession
    133  1.1  haya  * can hang the bus. I'm inclined to blame this on crummy design/construction
    134  1.1  haya  * on the part of RealTek. Memory mapped mode does appear to work on
    135  1.1  haya  * uniprocessor systems though.
    136  1.1  haya  */
    137  1.1  haya 
    138  1.1  haya #include <dev/ic/rtl81x9reg.h>
    139  1.1  haya 
    140  1.1  haya #if defined DEBUG
    141  1.1  haya #define STATIC
    142  1.1  haya #else
    143  1.1  haya #define STATIC static
    144  1.1  haya #endif
    145  1.1  haya 
    146  1.1  haya STATIC int rl_encap		__P((struct rl_softc *, struct mbuf * ));
    147  1.1  haya 
    148  1.1  haya STATIC void rl_rxeof		__P((struct rl_softc *));
    149  1.1  haya STATIC void rl_txeof		__P((struct rl_softc *));
    150  1.1  haya STATIC void rl_start		__P((struct ifnet *));
    151  1.1  haya STATIC int rl_ioctl		__P((struct ifnet *, u_long, caddr_t));
    152  1.1  haya STATIC void rl_init		__P((void *));
    153  1.1  haya STATIC void rl_stop		__P((struct rl_softc *));
    154  1.1  haya STATIC void rl_watchdog		__P((struct ifnet *));
    155  1.1  haya STATIC void rl_shutdown		__P((void *));
    156  1.1  haya STATIC int rl_ifmedia_upd	__P((struct ifnet *));
    157  1.1  haya STATIC void rl_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    158  1.1  haya 
    159  1.1  haya STATIC void rl_eeprom_putbyte	__P((struct rl_softc *, int));
    160  1.1  haya STATIC void rl_eeprom_getword	__P((struct rl_softc *, int, u_int16_t *));
    161  1.1  haya STATIC void rl_mii_sync		__P((struct rl_softc *));
    162  1.1  haya STATIC void rl_mii_send		__P((struct rl_softc *, u_int32_t, int));
    163  1.1  haya STATIC int rl_mii_readreg	__P((struct rl_softc *, struct rl_mii_frame *));
    164  1.1  haya STATIC int rl_mii_writereg	__P((struct rl_softc *, struct rl_mii_frame *));
    165  1.1  haya 
    166  1.1  haya STATIC int rl_phy_readreg	__P((struct device *, int, int));
    167  1.1  haya STATIC void rl_phy_writereg	__P((struct device *, int, int, int));
    168  1.1  haya STATIC void rl_phy_statchg	__P((struct device *));
    169  1.1  haya STATIC void rl_tick __P((void *));
    170  1.1  haya 
    171  1.1  haya STATIC u_int8_t rl_calchash	__P((caddr_t));
    172  1.1  haya STATIC void rl_setmulti		__P((struct rl_softc *));
    173  1.1  haya STATIC int rl_list_tx_init	__P((struct rl_softc *));
    174  1.1  haya 
    175  1.1  haya STATIC int rl_ether_ioctl __P((struct ifnet *, u_long, caddr_t));
    176  1.1  haya STATIC int rl_allocsndbuf __P((struct rl_softc *, int));
    177  1.1  haya 
    178  1.1  haya 
    179  1.1  haya #define EE_SET(x)					\
    180  1.1  haya 	CSR_WRITE_1(sc, RL_EECMD,			\
    181  1.1  haya 		CSR_READ_1(sc, RL_EECMD) | x)
    182  1.1  haya 
    183  1.1  haya #define EE_CLR(x)					\
    184  1.1  haya 	CSR_WRITE_1(sc, RL_EECMD,			\
    185  1.1  haya 		CSR_READ_1(sc, RL_EECMD) & ~x)
    186  1.1  haya 
    187  1.1  haya /*
    188  1.1  haya  * Send a read command and address to the EEPROM, check for ACK.
    189  1.1  haya  */
    190  1.1  haya STATIC void rl_eeprom_putbyte(sc, addr)
    191  1.1  haya 	struct rl_softc		*sc;
    192  1.1  haya 	int			addr;
    193  1.1  haya {
    194  1.1  haya 	register int		d, i;
    195  1.1  haya 
    196  1.1  haya 	d = addr | RL_EECMD_READ;
    197  1.1  haya 
    198  1.1  haya 	/*
    199  1.1  haya 	 * Feed in each bit and stobe the clock.
    200  1.1  haya 	 */
    201  1.1  haya 	for (i = 0x400; i; i >>= 1) {
    202  1.1  haya 		if (d & i) {
    203  1.1  haya 			EE_SET(RL_EE_DATAIN);
    204  1.1  haya 		} else {
    205  1.1  haya 			EE_CLR(RL_EE_DATAIN);
    206  1.1  haya 		}
    207  1.1  haya 		DELAY(100);
    208  1.1  haya 		EE_SET(RL_EE_CLK);
    209  1.1  haya 		DELAY(150);
    210  1.1  haya 		EE_CLR(RL_EE_CLK);
    211  1.1  haya 		DELAY(100);
    212  1.1  haya 	}
    213  1.1  haya 
    214  1.1  haya 	return;
    215  1.1  haya }
    216  1.1  haya 
    217  1.1  haya /*
    218  1.1  haya  * Read a word of data stored in the EEPROM at address 'addr.'
    219  1.1  haya  */
    220  1.1  haya STATIC void rl_eeprom_getword(sc, addr, dest)
    221  1.1  haya 	struct rl_softc		*sc;
    222  1.1  haya 	int			addr;
    223  1.1  haya 	u_int16_t		*dest;
    224  1.1  haya {
    225  1.1  haya 	register int		i;
    226  1.1  haya 	u_int16_t		word = 0;
    227  1.1  haya 
    228  1.1  haya 	/* Enter EEPROM access mode. */
    229  1.1  haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
    230  1.1  haya 
    231  1.1  haya 	/*
    232  1.1  haya 	 * Send address of word we want to read.
    233  1.1  haya 	 */
    234  1.1  haya 	rl_eeprom_putbyte(sc, addr);
    235  1.1  haya 
    236  1.1  haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
    237  1.1  haya 
    238  1.1  haya 	/*
    239  1.1  haya 	 * Start reading bits from EEPROM.
    240  1.1  haya 	 */
    241  1.1  haya 	for (i = 0x8000; i; i >>= 1) {
    242  1.1  haya 		EE_SET(RL_EE_CLK);
    243  1.1  haya 		DELAY(100);
    244  1.1  haya 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
    245  1.1  haya 			word |= i;
    246  1.1  haya 		EE_CLR(RL_EE_CLK);
    247  1.1  haya 		DELAY(100);
    248  1.1  haya 	}
    249  1.1  haya 
    250  1.1  haya 	/* Turn off EEPROM access mode. */
    251  1.1  haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
    252  1.1  haya 
    253  1.1  haya 	*dest = word;
    254  1.1  haya 
    255  1.1  haya 	return;
    256  1.1  haya }
    257  1.1  haya 
    258  1.1  haya /*
    259  1.1  haya  * Read a sequence of words from the EEPROM.
    260  1.1  haya  */
    261  1.1  haya void rl_read_eeprom(sc, dest, off, cnt, swap)
    262  1.1  haya 	struct rl_softc		*sc;
    263  1.1  haya 	caddr_t			dest;
    264  1.1  haya 	int			off;
    265  1.1  haya 	int			cnt;
    266  1.1  haya 	int			swap;
    267  1.1  haya {
    268  1.1  haya 	int			i;
    269  1.1  haya 	u_int16_t		word = 0, *ptr;
    270  1.1  haya 
    271  1.1  haya 	for (i = 0; i < cnt; i++) {
    272  1.1  haya 		rl_eeprom_getword(sc, off + i, &word);
    273  1.1  haya 		ptr = (u_int16_t *)(dest + (i * 2));
    274  1.1  haya 		if (swap)
    275  1.1  haya 			*ptr = ntohs(word);
    276  1.1  haya 		else
    277  1.1  haya 			*ptr = word;
    278  1.1  haya 	}
    279  1.1  haya 
    280  1.1  haya 	return;
    281  1.1  haya }
    282  1.1  haya 
    283  1.1  haya 
    284  1.1  haya /*
    285  1.1  haya  * MII access routines are provided for the 8129, which
    286  1.1  haya  * doesn't have a built-in PHY. For the 8139, we fake things
    287  1.1  haya  * up by diverting rl_phy_readreg()/rl_phy_writereg() to the
    288  1.1  haya  * direct access PHY registers.
    289  1.1  haya  */
    290  1.1  haya #define MII_SET(x)					\
    291  1.1  haya 	CSR_WRITE_1(sc, RL_MII,				\
    292  1.1  haya 		CSR_READ_1(sc, RL_MII) | x)
    293  1.1  haya 
    294  1.1  haya #define MII_CLR(x)					\
    295  1.1  haya 	CSR_WRITE_1(sc, RL_MII,				\
    296  1.1  haya 		CSR_READ_1(sc, RL_MII) & ~x)
    297  1.1  haya 
    298  1.1  haya /*
    299  1.1  haya  * Sync the PHYs by setting data bit and strobing the clock 32 times.
    300  1.1  haya  */
    301  1.1  haya STATIC void rl_mii_sync(sc)
    302  1.1  haya 	struct rl_softc		*sc;
    303  1.1  haya {
    304  1.1  haya 	register int		i;
    305  1.1  haya 
    306  1.1  haya 	MII_SET(RL_MII_DIR|RL_MII_DATAOUT);
    307  1.1  haya 
    308  1.1  haya 	for (i = 0; i < 32; i++) {
    309  1.1  haya 		MII_SET(RL_MII_CLK);
    310  1.1  haya 		DELAY(1);
    311  1.1  haya 		MII_CLR(RL_MII_CLK);
    312  1.1  haya 		DELAY(1);
    313  1.1  haya 	}
    314  1.1  haya 
    315  1.1  haya 	return;
    316  1.1  haya }
    317  1.1  haya 
    318  1.1  haya /*
    319  1.1  haya  * Clock a series of bits through the MII.
    320  1.1  haya  */
    321  1.1  haya STATIC void rl_mii_send(sc, bits, cnt)
    322  1.1  haya 	struct rl_softc		*sc;
    323  1.1  haya 	u_int32_t		bits;
    324  1.1  haya 	int			cnt;
    325  1.1  haya {
    326  1.1  haya 	int			i;
    327  1.1  haya 
    328  1.1  haya 	MII_CLR(RL_MII_CLK);
    329  1.1  haya 
    330  1.1  haya 	for (i = (0x1 << (cnt - 1)); i; i >>= 1) {
    331  1.1  haya                 if (bits & i) {
    332  1.1  haya 			MII_SET(RL_MII_DATAOUT);
    333  1.1  haya                 } else {
    334  1.1  haya 			MII_CLR(RL_MII_DATAOUT);
    335  1.1  haya                 }
    336  1.1  haya 		DELAY(1);
    337  1.1  haya 		MII_CLR(RL_MII_CLK);
    338  1.1  haya 		DELAY(1);
    339  1.1  haya 		MII_SET(RL_MII_CLK);
    340  1.1  haya 	}
    341  1.1  haya }
    342  1.1  haya 
    343  1.1  haya /*
    344  1.1  haya  * Read an PHY register through the MII.
    345  1.1  haya  */
    346  1.1  haya STATIC int rl_mii_readreg(sc, frame)
    347  1.1  haya 	struct rl_softc		*sc;
    348  1.1  haya 	struct rl_mii_frame	*frame;
    349  1.1  haya 
    350  1.1  haya {
    351  1.1  haya 	int			i, ack, s;
    352  1.1  haya 
    353  1.1  haya 	s = splimp();
    354  1.1  haya 
    355  1.1  haya 	/*
    356  1.1  haya 	 * Set up frame for RX.
    357  1.1  haya 	 */
    358  1.1  haya 	frame->mii_stdelim = RL_MII_STARTDELIM;
    359  1.1  haya 	frame->mii_opcode = RL_MII_READOP;
    360  1.1  haya 	frame->mii_turnaround = 0;
    361  1.1  haya 	frame->mii_data = 0;
    362  1.1  haya 
    363  1.1  haya 	CSR_WRITE_2(sc, RL_MII, 0);
    364  1.1  haya 
    365  1.1  haya 	/*
    366  1.1  haya  	 * Turn on data xmit.
    367  1.1  haya 	 */
    368  1.1  haya 	MII_SET(RL_MII_DIR);
    369  1.1  haya 
    370  1.1  haya 	rl_mii_sync(sc);
    371  1.1  haya 
    372  1.1  haya 	/*
    373  1.1  haya 	 * Send command/address info.
    374  1.1  haya 	 */
    375  1.1  haya 	rl_mii_send(sc, frame->mii_stdelim, 2);
    376  1.1  haya 	rl_mii_send(sc, frame->mii_opcode, 2);
    377  1.1  haya 	rl_mii_send(sc, frame->mii_phyaddr, 5);
    378  1.1  haya 	rl_mii_send(sc, frame->mii_regaddr, 5);
    379  1.1  haya 
    380  1.1  haya 	/* Idle bit */
    381  1.1  haya 	MII_CLR((RL_MII_CLK|RL_MII_DATAOUT));
    382  1.1  haya 	DELAY(1);
    383  1.1  haya 	MII_SET(RL_MII_CLK);
    384  1.1  haya 	DELAY(1);
    385  1.1  haya 
    386  1.1  haya 	/* Turn off xmit. */
    387  1.1  haya 	MII_CLR(RL_MII_DIR);
    388  1.1  haya 
    389  1.1  haya 	/* Check for ack */
    390  1.1  haya 	MII_CLR(RL_MII_CLK);
    391  1.1  haya 	DELAY(1);
    392  1.1  haya 	MII_SET(RL_MII_CLK);
    393  1.1  haya 	DELAY(1);
    394  1.1  haya 	ack = CSR_READ_2(sc, RL_MII) & RL_MII_DATAIN;
    395  1.1  haya 
    396  1.1  haya 	/*
    397  1.1  haya 	 * Now try reading data bits. If the ack failed, we still
    398  1.1  haya 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
    399  1.1  haya 	 */
    400  1.1  haya 	if (ack) {
    401  1.1  haya 		for(i = 0; i < 16; i++) {
    402  1.1  haya 			MII_CLR(RL_MII_CLK);
    403  1.1  haya 			DELAY(1);
    404  1.1  haya 			MII_SET(RL_MII_CLK);
    405  1.1  haya 			DELAY(1);
    406  1.1  haya 		}
    407  1.1  haya 		goto fail;
    408  1.1  haya 	}
    409  1.1  haya 
    410  1.1  haya 	for (i = 0x8000; i; i >>= 1) {
    411  1.1  haya 		MII_CLR(RL_MII_CLK);
    412  1.1  haya 		DELAY(1);
    413  1.1  haya 		if (!ack) {
    414  1.1  haya 			if (CSR_READ_2(sc, RL_MII) & RL_MII_DATAIN)
    415  1.1  haya 				frame->mii_data |= i;
    416  1.1  haya 			DELAY(1);
    417  1.1  haya 		}
    418  1.1  haya 		MII_SET(RL_MII_CLK);
    419  1.1  haya 		DELAY(1);
    420  1.1  haya 	}
    421  1.1  haya 
    422  1.1  haya fail:
    423  1.1  haya 
    424  1.1  haya 	MII_CLR(RL_MII_CLK);
    425  1.1  haya 	DELAY(1);
    426  1.1  haya 	MII_SET(RL_MII_CLK);
    427  1.1  haya 	DELAY(1);
    428  1.1  haya 
    429  1.1  haya 	splx(s);
    430  1.1  haya 
    431  1.1  haya 	if (ack)
    432  1.1  haya 		return(1);
    433  1.1  haya 	return(0);
    434  1.1  haya }
    435  1.1  haya 
    436  1.1  haya /*
    437  1.1  haya  * Write to a PHY register through the MII.
    438  1.1  haya  */
    439  1.1  haya STATIC int rl_mii_writereg(sc, frame)
    440  1.1  haya 	struct rl_softc		*sc;
    441  1.1  haya 	struct rl_mii_frame	*frame;
    442  1.1  haya 
    443  1.1  haya {
    444  1.1  haya 	int			s;
    445  1.1  haya 
    446  1.1  haya 	s = splimp();
    447  1.1  haya 	/*
    448  1.1  haya 	 * Set up frame for TX.
    449  1.1  haya 	 */
    450  1.1  haya 
    451  1.1  haya 	frame->mii_stdelim = RL_MII_STARTDELIM;
    452  1.1  haya 	frame->mii_opcode = RL_MII_WRITEOP;
    453  1.1  haya 	frame->mii_turnaround = RL_MII_TURNAROUND;
    454  1.1  haya 
    455  1.1  haya 	/*
    456  1.1  haya  	 * Turn on data output.
    457  1.1  haya 	 */
    458  1.1  haya 	MII_SET(RL_MII_DIR);
    459  1.1  haya 
    460  1.1  haya 	rl_mii_sync(sc);
    461  1.1  haya 
    462  1.1  haya 	rl_mii_send(sc, frame->mii_stdelim, 2);
    463  1.1  haya 	rl_mii_send(sc, frame->mii_opcode, 2);
    464  1.1  haya 	rl_mii_send(sc, frame->mii_phyaddr, 5);
    465  1.1  haya 	rl_mii_send(sc, frame->mii_regaddr, 5);
    466  1.1  haya 	rl_mii_send(sc, frame->mii_turnaround, 2);
    467  1.1  haya 	rl_mii_send(sc, frame->mii_data, 16);
    468  1.1  haya 
    469  1.1  haya 	/* Idle bit. */
    470  1.1  haya 	MII_SET(RL_MII_CLK);
    471  1.1  haya 	DELAY(1);
    472  1.1  haya 	MII_CLR(RL_MII_CLK);
    473  1.1  haya 	DELAY(1);
    474  1.1  haya 
    475  1.1  haya 	/*
    476  1.1  haya 	 * Turn off xmit.
    477  1.1  haya 	 */
    478  1.1  haya 	MII_CLR(RL_MII_DIR);
    479  1.1  haya 
    480  1.1  haya 	splx(s);
    481  1.1  haya 
    482  1.1  haya 	return(0);
    483  1.1  haya }
    484  1.1  haya 
    485  1.1  haya STATIC int rl_phy_readreg(self, phy, reg)
    486  1.1  haya 	struct device		*self;
    487  1.1  haya 	int			phy, reg;
    488  1.1  haya {
    489  1.1  haya 	struct rl_softc		*sc = (void *)self;
    490  1.1  haya 	struct rl_mii_frame	frame;
    491  1.1  haya 	u_int16_t		rval = 0;
    492  1.1  haya 	u_int16_t		rl8139_reg = 0;
    493  1.1  haya 
    494  1.1  haya 	if (sc->rl_type == RL_8139) {
    495  1.1  haya 		if (phy != 7)
    496  1.1  haya 			return (0);
    497  1.1  haya 
    498  1.1  haya 		switch(reg) {
    499  1.1  haya 		case MII_BMCR:
    500  1.1  haya 			rl8139_reg = RL_BMCR;
    501  1.1  haya 			break;
    502  1.1  haya 		case MII_BMSR:
    503  1.1  haya 			rl8139_reg = RL_BMSR;
    504  1.1  haya 			break;
    505  1.1  haya 		case MII_ANAR:
    506  1.1  haya 			rl8139_reg = RL_ANAR;
    507  1.1  haya 			break;
    508  1.1  haya 		case MII_ANLPAR:
    509  1.1  haya 			rl8139_reg = RL_LPAR;
    510  1.1  haya 			break;
    511  1.1  haya 		default:
    512  1.1  haya #if 0
    513  1.1  haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    514  1.1  haya #endif
    515  1.1  haya 			return(0);
    516  1.1  haya 		}
    517  1.1  haya 		rval = CSR_READ_2(sc, rl8139_reg);
    518  1.1  haya 		return(rval);
    519  1.1  haya 	}
    520  1.1  haya 
    521  1.1  haya 	bzero((char *)&frame, sizeof(frame));
    522  1.1  haya 
    523  1.1  haya 	frame.mii_phyaddr = phy;
    524  1.1  haya 	frame.mii_regaddr = reg;
    525  1.1  haya 	rl_mii_readreg(sc, &frame);
    526  1.1  haya 
    527  1.1  haya 	return(frame.mii_data);
    528  1.1  haya }
    529  1.1  haya 
    530  1.1  haya STATIC void rl_phy_writereg(self, phy, reg, data)
    531  1.1  haya 	struct device		*self;
    532  1.1  haya 	int			phy, reg;
    533  1.1  haya 	int			data;
    534  1.1  haya {
    535  1.1  haya 	struct rl_softc		*sc = (void *)self;
    536  1.1  haya 	struct rl_mii_frame	frame;
    537  1.1  haya 	u_int16_t		rl8139_reg = 0;
    538  1.1  haya 
    539  1.1  haya 	if (sc->rl_type == RL_8139) {
    540  1.1  haya 		if (phy != 7)
    541  1.1  haya 			return;
    542  1.1  haya 
    543  1.1  haya 		switch(reg) {
    544  1.1  haya 		case MII_BMCR:
    545  1.1  haya 			rl8139_reg = RL_BMCR;
    546  1.1  haya 			break;
    547  1.1  haya 		case MII_BMSR:
    548  1.1  haya 			rl8139_reg = RL_BMSR;
    549  1.1  haya 			break;
    550  1.1  haya 		case MII_ANAR:
    551  1.1  haya 			rl8139_reg = RL_ANAR;
    552  1.1  haya 			break;
    553  1.1  haya 		case MII_ANLPAR:
    554  1.1  haya 			rl8139_reg = RL_LPAR;
    555  1.1  haya 			break;
    556  1.1  haya 		default:
    557  1.1  haya #if 0
    558  1.1  haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    559  1.1  haya #endif
    560  1.1  haya 			return;
    561  1.1  haya 		}
    562  1.1  haya 		CSR_WRITE_2(sc, rl8139_reg, data);
    563  1.1  haya 		return;
    564  1.1  haya 	}
    565  1.1  haya 
    566  1.1  haya 	bzero((char *)&frame, sizeof(frame));
    567  1.1  haya 
    568  1.1  haya 	frame.mii_phyaddr = phy;
    569  1.1  haya 	frame.mii_regaddr = reg;
    570  1.1  haya 	frame.mii_data = data;
    571  1.1  haya 
    572  1.1  haya 	rl_mii_writereg(sc, &frame);
    573  1.1  haya 
    574  1.1  haya 	return;
    575  1.1  haya }
    576  1.1  haya 
    577  1.1  haya STATIC void
    578  1.1  haya rl_phy_statchg(v)
    579  1.1  haya 	struct device *v;
    580  1.1  haya {
    581  1.1  haya 
    582  1.1  haya 	/* Nothing to do. */
    583  1.1  haya }
    584  1.1  haya 
    585  1.1  haya /*
    586  1.1  haya  * Calculate CRC of a multicast group address, return the upper 6 bits.
    587  1.1  haya  */
    588  1.1  haya STATIC u_int8_t rl_calchash(addr)
    589  1.1  haya 	caddr_t			addr;
    590  1.1  haya {
    591  1.1  haya 	u_int32_t		crc, carry;
    592  1.1  haya 	int			i, j;
    593  1.1  haya 	u_int8_t		c;
    594  1.1  haya 
    595  1.1  haya 	/* Compute CRC for the address value. */
    596  1.1  haya 	crc = 0xFFFFFFFF; /* initial value */
    597  1.1  haya 
    598  1.1  haya 	for (i = 0; i < 6; i++) {
    599  1.1  haya 		c = *(addr + i);
    600  1.1  haya 		for (j = 0; j < 8; j++) {
    601  1.1  haya 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
    602  1.1  haya 			crc <<= 1;
    603  1.1  haya 			c >>= 1;
    604  1.1  haya 			if (carry)
    605  1.1  haya 				crc = (crc ^ 0x04c11db6) | carry;
    606  1.1  haya 		}
    607  1.1  haya 	}
    608  1.1  haya 
    609  1.1  haya 	/* return the filter bit position */
    610  1.1  haya 	return(crc >> 26);
    611  1.1  haya }
    612  1.1  haya 
    613  1.1  haya /*
    614  1.1  haya  * Program the 64-bit multicast hash filter.
    615  1.1  haya  */
    616  1.1  haya STATIC void rl_setmulti(sc)
    617  1.1  haya 	struct rl_softc		*sc;
    618  1.1  haya {
    619  1.1  haya 	struct ifnet		*ifp;
    620  1.1  haya 	int			h = 0;
    621  1.1  haya 	u_int32_t		hashes[2] = { 0, 0 };
    622  1.1  haya 	u_int32_t		rxfilt;
    623  1.1  haya 	int			mcnt = 0;
    624  1.1  haya 	struct ether_multi *enm;
    625  1.1  haya 	struct ether_multistep step;
    626  1.1  haya 
    627  1.1  haya 	ifp = &sc->ethercom.ec_if;
    628  1.1  haya 
    629  1.1  haya 	rxfilt = CSR_READ_4(sc, RL_RXCFG);
    630  1.1  haya 
    631  1.1  haya 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    632  1.1  haya 		rxfilt |= RL_RXCFG_RX_MULTI;
    633  1.1  haya 		CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
    634  1.1  haya 		CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF);
    635  1.1  haya 		CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF);
    636  1.1  haya 		return;
    637  1.1  haya 	}
    638  1.1  haya 
    639  1.1  haya 	/* first, zot all the existing hash bits */
    640  1.1  haya 	CSR_WRITE_4(sc, RL_MAR0, 0);
    641  1.1  haya 	CSR_WRITE_4(sc, RL_MAR4, 0);
    642  1.1  haya 
    643  1.1  haya 	/* now program new ones */
    644  1.1  haya 	ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
    645  1.1  haya 	while (enm != NULL) {
    646  1.1  haya 		h = rl_calchash(enm->enm_addrlo);
    647  1.1  haya 		if (h < 32)
    648  1.1  haya 			hashes[0] |= (1 << h);
    649  1.1  haya 		else
    650  1.1  haya 			hashes[1] |= (1 << (h - 32));
    651  1.1  haya 		mcnt++;
    652  1.1  haya 		ETHER_NEXT_MULTI(step, enm);
    653  1.1  haya 	}
    654  1.1  haya 
    655  1.1  haya 	if (mcnt)
    656  1.1  haya 		rxfilt |= RL_RXCFG_RX_MULTI;
    657  1.1  haya 	else
    658  1.1  haya 		rxfilt &= ~RL_RXCFG_RX_MULTI;
    659  1.1  haya 
    660  1.1  haya 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
    661  1.1  haya 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
    662  1.1  haya 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
    663  1.1  haya 
    664  1.1  haya 	return;
    665  1.1  haya }
    666  1.1  haya 
    667  1.1  haya void rl_reset(sc)
    668  1.1  haya 	struct rl_softc		*sc;
    669  1.1  haya {
    670  1.1  haya 	register int		i;
    671  1.1  haya 
    672  1.1  haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
    673  1.1  haya 
    674  1.1  haya 	for (i = 0; i < RL_TIMEOUT; i++) {
    675  1.1  haya 		DELAY(10);
    676  1.1  haya 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
    677  1.1  haya 			break;
    678  1.1  haya 	}
    679  1.1  haya 	if (i == RL_TIMEOUT)
    680  1.1  haya 		printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
    681  1.1  haya 
    682  1.1  haya         return;
    683  1.1  haya }
    684  1.1  haya 
    685  1.1  haya /*
    686  1.1  haya  * Attach the interface. Allocate softc structures, do ifmedia
    687  1.1  haya  * setup and ethernet/BPF attach.
    688  1.1  haya  */
    689  1.1  haya void
    690  1.1  haya rl_attach(sc, eaddr)
    691  1.1  haya 	struct rl_softc *sc;
    692  1.1  haya 	const u_int8_t *eaddr;
    693  1.1  haya {
    694  1.1  haya 
    695  1.1  haya 	struct ifnet *ifp;
    696  1.1  haya 	bus_dma_segment_t dmaseg;
    697  1.1  haya 	int error,dmanseg;
    698  1.1  haya 	int i;
    699  1.1  haya 
    700  1.1  haya 	callout_init(&sc->rl_tick_ch);
    701  1.1  haya 
    702  1.1  haya 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    703  1.1  haya 	    RL_RXBUFLEN + 32, NBPG, 0, &dmaseg, 1, &dmanseg,
    704  1.1  haya 	    BUS_DMA_NOWAIT)) != 0) {
    705  1.1  haya 		printf("%s: can't allocate recv buffer, error = %d\n",
    706  1.1  haya 		       sc->sc_dev.dv_xname, error);
    707  1.1  haya 		goto fail;
    708  1.1  haya 	}
    709  1.1  haya 
    710  1.1  haya 	if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
    711  1.1  haya 	    RL_RXBUFLEN + 32, (caddr_t *)&sc->rl_cdata.rl_rx_buf,
    712  1.1  haya 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    713  1.1  haya 		printf("%s: can't map recv buffer, error = %d\n",
    714  1.1  haya 		       sc->sc_dev.dv_xname, error);
    715  1.1  haya 		goto fail;
    716  1.1  haya 	}
    717  1.1  haya 
    718  1.1  haya 	/* Leave a few bytes before the start of the RX ring buffer. */
    719  1.1  haya 	sc->rl_cdata.rl_rx_buf_ptr = sc->rl_cdata.rl_rx_buf;
    720  1.1  haya 	sc->rl_cdata.rl_rx_buf += sizeof(u_int64_t);
    721  1.1  haya 
    722  1.1  haya 	if ((error = bus_dmamap_create(sc->sc_dmat,
    723  1.1  haya 	    RL_RXBUFLEN + 32 - sizeof(u_int64_t), 1,
    724  1.1  haya 	    RL_RXBUFLEN + 32 - sizeof(u_int64_t), 0, BUS_DMA_NOWAIT,
    725  1.1  haya 	    &sc->recv_dmamap)) != 0) {
    726  1.1  haya 		printf("%s: can't create recv buffer DMA map, error = %d\n",
    727  1.1  haya 		       sc->sc_dev.dv_xname, error);
    728  1.1  haya 		goto fail;
    729  1.1  haya 	}
    730  1.1  haya 
    731  1.1  haya 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
    732  1.1  haya 	    sc->rl_cdata.rl_rx_buf, RL_RXBUFLEN + 32 - sizeof(u_int64_t), NULL,
    733  1.1  haya 	    BUS_DMA_NOWAIT)) != 0) {
    734  1.1  haya 		printf("%s: can't load recv buffer DMA map, error = %d\n",
    735  1.1  haya 		       sc->sc_dev.dv_xname, error);
    736  1.1  haya 		goto fail;
    737  1.1  haya 	}
    738  1.1  haya 
    739  1.1  haya 	for (i = 0; i < RL_TX_LIST_CNT; i++)
    740  1.1  haya 		     if (rl_allocsndbuf(sc, i))
    741  1.1  haya 			     goto fail;
    742  1.1  haya 
    743  1.1  haya 	ifp = &sc->ethercom.ec_if;
    744  1.1  haya 	ifp->if_softc = sc;
    745  1.1  haya 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    746  1.1  haya 	ifp->if_mtu = ETHERMTU;
    747  1.1  haya 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    748  1.1  haya 	ifp->if_ioctl = rl_ioctl;
    749  1.1  haya #if 0
    750  1.1  haya 	ifp->if_output = ether_output;
    751  1.1  haya #endif
    752  1.1  haya 	ifp->if_start = rl_start;
    753  1.1  haya 	ifp->if_watchdog = rl_watchdog;
    754  1.1  haya 	ifp->if_snd.ifq_maxlen = IFQ_MAXLEN;
    755  1.1  haya 
    756  1.1  haya 	/*
    757  1.1  haya 	 * Do ifmedia setup.
    758  1.1  haya 	 */
    759  1.1  haya 	sc->mii.mii_ifp = ifp;
    760  1.1  haya 	sc->mii.mii_readreg = rl_phy_readreg;
    761  1.1  haya 	sc->mii.mii_writereg = rl_phy_writereg;
    762  1.1  haya 	sc->mii.mii_statchg = rl_phy_statchg;
    763  1.1  haya 	ifmedia_init(&sc->mii.mii_media, 0, rl_ifmedia_upd, rl_ifmedia_sts);
    764  1.1  haya 	mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
    765  1.1  haya 				MII_PHY_ANY, MII_OFFSET_ANY, 0);
    766  1.1  haya 
    767  1.1  haya 	/* Choose a default media. */
    768  1.1  haya 	if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
    769  1.1  haya 		ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE,
    770  1.1  haya 			    0, NULL);
    771  1.1  haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
    772  1.1  haya 	} else {
    773  1.1  haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
    774  1.1  haya 	}
    775  1.1  haya 
    776  1.1  haya 	/*
    777  1.1  haya 	 * Call MI attach routines.
    778  1.1  haya 	 */
    779  1.1  haya 	if_attach(ifp);
    780  1.1  haya 	ether_ifattach(ifp, eaddr);
    781  1.1  haya 
    782  1.1  haya #if NBPFILTER > 0
    783  1.1  haya 	bpfattach(&sc->ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
    784  1.1  haya 		  sizeof(struct ether_header));
    785  1.1  haya #endif
    786  1.1  haya 	shutdownhook_establish(rl_shutdown, sc);
    787  1.1  haya 
    788  1.1  haya fail:
    789  1.1  haya 	return;
    790  1.1  haya }
    791  1.1  haya 
    792  1.1  haya /*
    793  1.1  haya  * Initialize the transmit descriptors.
    794  1.1  haya  */
    795  1.1  haya STATIC int rl_list_tx_init(sc)
    796  1.1  haya 	struct rl_softc		*sc;
    797  1.1  haya {
    798  1.1  haya 	struct rl_chain_data	*cd;
    799  1.1  haya 	int			i;
    800  1.1  haya 
    801  1.1  haya 	cd = &sc->rl_cdata;
    802  1.1  haya 	for (i = 0; i < RL_TX_LIST_CNT; i++) {
    803  1.1  haya 		cd->rl_tx_chain[i] = NULL;
    804  1.1  haya 		CSR_WRITE_4(sc,
    805  1.1  haya 		    RL_TXADDR0 + (i * sizeof(u_int32_t)), 0x0000000);
    806  1.1  haya 	}
    807  1.1  haya 
    808  1.1  haya 	sc->rl_cdata.cur_tx = 0;
    809  1.1  haya 	sc->rl_cdata.last_tx = 0;
    810  1.1  haya 
    811  1.1  haya 	return(0);
    812  1.1  haya }
    813  1.1  haya 
    814  1.1  haya /*
    815  1.1  haya  * A frame has been uploaded: pass the resulting mbuf chain up to
    816  1.1  haya  * the higher level protocols.
    817  1.1  haya  *
    818  1.1  haya  * You know there's something wrong with a PCI bus-master chip design
    819  1.1  haya  * when you have to use m_devget().
    820  1.1  haya  *
    821  1.1  haya  * The receive operation is badly documented in the datasheet, so I'll
    822  1.1  haya  * attempt to document it here. The driver provides a buffer area and
    823  1.1  haya  * places its base address in the RX buffer start address register.
    824  1.1  haya  * The chip then begins copying frames into the RX buffer. Each frame
    825  1.1  haya  * is preceeded by a 32-bit RX status word which specifies the length
    826  1.1  haya  * of the frame and certain other status bits. Each frame (starting with
    827  1.1  haya  * the status word) is also 32-bit aligned. The frame length is in the
    828  1.1  haya  * first 16 bits of the status word; the lower 15 bits correspond with
    829  1.1  haya  * the 'rx status register' mentioned in the datasheet.
    830  1.1  haya  *
    831  1.1  haya  * Note: to make the Alpha happy, the frame payload needs to be aligned
    832  1.1  haya  * on a 32-bit boundary. To achieve this, we cheat a bit by copying from
    833  1.1  haya  * the ring buffer starting at an address two bytes before the actual
    834  1.1  haya  * data location. We can then shave off the first two bytes using m_adj().
    835  1.1  haya  * The reason we do this is because m_devget() doesn't let us specify an
    836  1.1  haya  * offset into the mbuf storage space, so we have to artificially create
    837  1.1  haya  * one. The ring is allocated in such a way that there are a few unused
    838  1.1  haya  * bytes of space preceecing it so that it will be safe for us to do the
    839  1.1  haya  * 2-byte backstep even if reading from the ring at offset 0.
    840  1.1  haya  */
    841  1.1  haya STATIC void rl_rxeof(sc)
    842  1.1  haya 	struct rl_softc		*sc;
    843  1.1  haya {
    844  1.1  haya         struct ether_header	*eh;
    845  1.1  haya         struct mbuf		*m;
    846  1.1  haya         struct ifnet		*ifp;
    847  1.1  haya 	int			total_len = 0;
    848  1.1  haya 	u_int32_t		rxstat;
    849  1.1  haya 	caddr_t			rxbufpos;
    850  1.1  haya 	int			wrap = 0;
    851  1.1  haya 	u_int16_t		cur_rx;
    852  1.1  haya 	u_int16_t		limit;
    853  1.1  haya 	u_int16_t		rx_bytes = 0, max_bytes;
    854  1.1  haya 
    855  1.1  haya 	ifp = &sc->ethercom.ec_if;
    856  1.1  haya 
    857  1.1  haya 	cur_rx = (CSR_READ_2(sc, RL_CURRXADDR) + 16) % RL_RXBUFLEN;
    858  1.1  haya 
    859  1.1  haya 	/* Do not try to read past this point. */
    860  1.1  haya 	limit = CSR_READ_2(sc, RL_CURRXBUF) % RL_RXBUFLEN;
    861  1.1  haya 
    862  1.1  haya 	if (limit < cur_rx)
    863  1.1  haya 		max_bytes = (RL_RXBUFLEN - cur_rx) + limit;
    864  1.1  haya 	else
    865  1.1  haya 		max_bytes = limit - cur_rx;
    866  1.1  haya 
    867  1.1  haya 	while((CSR_READ_1(sc, RL_COMMAND) & RL_CMD_EMPTY_RXBUF) == 0) {
    868  1.1  haya 		rxbufpos = sc->rl_cdata.rl_rx_buf + cur_rx;
    869  1.1  haya 		rxstat = *(u_int32_t *)rxbufpos;
    870  1.1  haya 
    871  1.1  haya 		/*
    872  1.1  haya 		 * Here's a totally undocumented fact for you. When the
    873  1.1  haya 		 * RealTek chip is in the process of copying a packet into
    874  1.1  haya 		 * RAM for you, the length will be 0xfff0. If you spot a
    875  1.1  haya 		 * packet header with this value, you need to stop. The
    876  1.1  haya 		 * datasheet makes absolutely no mention of this and
    877  1.1  haya 		 * RealTek should be shot for this.
    878  1.1  haya 		 */
    879  1.1  haya 		if ((u_int16_t)(rxstat >> 16) == RL_RXSTAT_UNFINISHED)
    880  1.1  haya 			break;
    881  1.1  haya 
    882  1.1  haya 		if (!(rxstat & RL_RXSTAT_RXOK)) {
    883  1.1  haya 			ifp->if_ierrors++;
    884  1.1  haya 
    885  1.1  haya 			/*
    886  1.1  haya 			 * submitted by:[netbsd-pcmcia:00484]
    887  1.1  haya 			 *	Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
    888  1.1  haya 			 * obtain from:
    889  1.1  haya 			 *     FreeBSD if_rl.c rev 1.24->1.25
    890  1.1  haya 			 *
    891  1.1  haya 			 */
    892  1.1  haya #if 0
    893  1.1  haya 			if (rxstat & (RL_RXSTAT_BADSYM|RL_RXSTAT_RUNT|
    894  1.1  haya 					RL_RXSTAT_GIANT|RL_RXSTAT_CRCERR|
    895  1.1  haya 					RL_RXSTAT_ALIGNERR)) {
    896  1.1  haya 			if (rxstat & (RL_RXSTAT_BADSYM|RL_RXSTAT_RUNT|
    897  1.1  haya 					RL_RXSTAT_GIANT|RL_RXSTAT_CRCERR|
    898  1.1  haya 					RL_RXSTAT_ALIGNERR)) {
    899  1.1  haya 				CSR_WRITE_2(sc, RL_COMMAND, RL_CMD_TX_ENB);
    900  1.1  haya 				CSR_WRITE_2(sc, RL_COMMAND, RL_CMD_TX_ENB|
    901  1.1  haya 							RL_CMD_RX_ENB);
    902  1.1  haya 				CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
    903  1.1  haya 				CSR_WRITE_4(sc, RL_RXADDR,
    904  1.1  haya 					    sc->recv_dmamap->dm_segs[0].ds_addr);
    905  1.1  haya 				CSR_WRITE_2(sc, RL_CURRXADDR, cur_rx - 16);
    906  1.1  haya 				cur_rx = 0;
    907  1.1  haya 			}
    908  1.1  haya 			break;
    909  1.1  haya #else
    910  1.1  haya 			rl_init(sc);
    911  1.1  haya 			return;
    912  1.1  haya #endif
    913  1.1  haya 		}
    914  1.1  haya 
    915  1.1  haya 		/* No errors; receive the packet. */
    916  1.1  haya 		total_len = rxstat >> 16;
    917  1.1  haya 		rx_bytes += total_len + 4;
    918  1.1  haya 
    919  1.1  haya 		/*
    920  1.1  haya 		 * XXX The RealTek chip includes the CRC with every
    921  1.1  haya 		 * received frame, and there's no way to turn this
    922  1.1  haya 		 * behavior off (at least, I can't find anything in
    923  1.1  haya 	 	 * the manual that explains how to do it) so we have
    924  1.1  haya 		 * to trim off the CRC manually.
    925  1.1  haya 		 */
    926  1.1  haya 		total_len -= ETHER_CRC_LEN;
    927  1.1  haya 
    928  1.1  haya 		/*
    929  1.1  haya 		 * Avoid trying to read more bytes than we know
    930  1.1  haya 		 * the chip has prepared for us.
    931  1.1  haya 		 */
    932  1.1  haya 		if (rx_bytes > max_bytes)
    933  1.1  haya 			break;
    934  1.1  haya 
    935  1.1  haya 		rxbufpos = sc->rl_cdata.rl_rx_buf +
    936  1.1  haya 			((cur_rx + sizeof(u_int32_t)) % RL_RXBUFLEN);
    937  1.1  haya 
    938  1.1  haya 		if (rxbufpos == (sc->rl_cdata.rl_rx_buf + RL_RXBUFLEN))
    939  1.1  haya 			rxbufpos = sc->rl_cdata.rl_rx_buf;
    940  1.1  haya 
    941  1.1  haya 		wrap = (sc->rl_cdata.rl_rx_buf + RL_RXBUFLEN) - rxbufpos;
    942  1.1  haya 
    943  1.1  haya 		if (total_len > wrap) {
    944  1.1  haya 			m = m_devget(rxbufpos - RL_ETHER_ALIGN,
    945  1.1  haya 			   wrap + RL_ETHER_ALIGN, 0, ifp, NULL);
    946  1.1  haya 			if (m == NULL) {
    947  1.1  haya 				ifp->if_ierrors++;
    948  1.1  haya 				printf("%s: out of mbufs, tried to "
    949  1.1  haya 					"copy %d bytes\n", sc->sc_dev.dv_xname, wrap);
    950  1.1  haya 			}
    951  1.1  haya 			else {
    952  1.1  haya 				m_adj(m, RL_ETHER_ALIGN);
    953  1.1  haya 				m_copyback(m, wrap, total_len - wrap,
    954  1.1  haya 					sc->rl_cdata.rl_rx_buf);
    955  1.1  haya 			}
    956  1.1  haya 			cur_rx = (total_len - wrap + ETHER_CRC_LEN);
    957  1.1  haya 		} else {
    958  1.1  haya 			m = m_devget(rxbufpos - RL_ETHER_ALIGN,
    959  1.1  haya 			    total_len + RL_ETHER_ALIGN, 0, ifp, NULL);
    960  1.1  haya 			if (m == NULL) {
    961  1.1  haya 				ifp->if_ierrors++;
    962  1.1  haya 				printf("%s: out of mbufs, tried to "
    963  1.1  haya 				"copy %d bytes\n", sc->sc_dev.dv_xname, total_len);
    964  1.1  haya 			} else
    965  1.1  haya 				m_adj(m, RL_ETHER_ALIGN);
    966  1.1  haya 			cur_rx += total_len + 4 + ETHER_CRC_LEN;
    967  1.1  haya 		}
    968  1.1  haya 
    969  1.1  haya 		/*
    970  1.1  haya 		 * Round up to 32-bit boundary.
    971  1.1  haya 		 */
    972  1.1  haya 		cur_rx = (cur_rx + 3) & ~3;
    973  1.1  haya 		CSR_WRITE_2(sc, RL_CURRXADDR, cur_rx - 16);
    974  1.1  haya 
    975  1.1  haya 		if (m == NULL)
    976  1.1  haya 			continue;
    977  1.1  haya 
    978  1.1  haya 		eh = mtod(m, struct ether_header *);
    979  1.1  haya 		ifp->if_ipackets++;
    980  1.1  haya 
    981  1.1  haya #if NBPFILTER > 0
    982  1.1  haya 		/*
    983  1.1  haya 		 * Handle BPF listeners. Let the BPF user see the packet, but
    984  1.1  haya 		 * don't pass it up to the ether_input() layer unless it's
    985  1.1  haya 		 * a broadcast packet, multicast packet, matches our ethernet
    986  1.1  haya 		 * address or the interface is in promiscuous mode.
    987  1.1  haya 		 */
    988  1.1  haya 		if (ifp->if_bpf) {
    989  1.1  haya 			bpf_mtap(ifp->if_bpf, m);
    990  1.1  haya 			if (ifp->if_flags & IFF_PROMISC &&
    991  1.1  haya 				(bcmp(eh->ether_dhost, LLADDR(ifp->if_sadl),
    992  1.1  haya 						ETHER_ADDR_LEN) &&
    993  1.1  haya 					(eh->ether_dhost[0] & 1) == 0)) {
    994  1.1  haya 				m_freem(m);
    995  1.1  haya 				continue;
    996  1.1  haya 			}
    997  1.1  haya 		}
    998  1.1  haya #endif
    999  1.1  haya 		/* pass it on. */
   1000  1.1  haya 		(*ifp->if_input)(ifp, m);
   1001  1.1  haya 	}
   1002  1.1  haya 
   1003  1.1  haya 	return;
   1004  1.1  haya }
   1005  1.1  haya 
   1006  1.1  haya /*
   1007  1.1  haya  * A frame was downloaded to the chip. It's safe for us to clean up
   1008  1.1  haya  * the list buffers.
   1009  1.1  haya  */
   1010  1.1  haya STATIC void rl_txeof(sc)
   1011  1.1  haya 	struct rl_softc		*sc;
   1012  1.1  haya {
   1013  1.1  haya 	struct ifnet		*ifp;
   1014  1.1  haya 	u_int32_t		txstat;
   1015  1.1  haya 
   1016  1.1  haya 	ifp = &sc->ethercom.ec_if;
   1017  1.1  haya 
   1018  1.1  haya 	/* Clear the timeout timer. */
   1019  1.1  haya 	ifp->if_timer = 0;
   1020  1.1  haya 
   1021  1.1  haya 	/*
   1022  1.1  haya 	 * Go through our tx list and free mbufs for those
   1023  1.1  haya 	 * frames that have been uploaded.
   1024  1.1  haya 	 */
   1025  1.1  haya 	do {
   1026  1.1  haya 		txstat = CSR_READ_4(sc, RL_LAST_TXSTAT(sc));
   1027  1.1  haya 		if (!(txstat & (RL_TXSTAT_TX_OK|
   1028  1.1  haya 		    RL_TXSTAT_TX_UNDERRUN|RL_TXSTAT_TXABRT)))
   1029  1.1  haya 			break;
   1030  1.1  haya 
   1031  1.1  haya 		ifp->if_collisions += (txstat & RL_TXSTAT_COLLCNT) >> 24;
   1032  1.1  haya 
   1033  1.1  haya 		if (RL_LAST_TXMBUF(sc) != NULL) {
   1034  1.1  haya 			RL_LAST_TXMBUF(sc) = NULL;
   1035  1.1  haya 		}
   1036  1.1  haya 		if (txstat & RL_TXSTAT_TX_OK)
   1037  1.1  haya 			ifp->if_opackets++;
   1038  1.1  haya 		else {
   1039  1.1  haya 			ifp->if_oerrors++;
   1040  1.1  haya 			if ((txstat & RL_TXSTAT_TXABRT) ||
   1041  1.1  haya 			    (txstat & RL_TXSTAT_OUTOFWIN))
   1042  1.1  haya 				CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
   1043  1.1  haya 		}
   1044  1.1  haya 		RL_INC(sc->rl_cdata.last_tx);
   1045  1.1  haya 		ifp->if_flags &= ~IFF_OACTIVE;
   1046  1.1  haya 	} while (sc->rl_cdata.last_tx != sc->rl_cdata.cur_tx);
   1047  1.1  haya 
   1048  1.1  haya 	return;
   1049  1.1  haya }
   1050  1.1  haya 
   1051  1.1  haya int rl_intr(arg)
   1052  1.1  haya 	void			*arg;
   1053  1.1  haya {
   1054  1.1  haya 	struct rl_softc		*sc;
   1055  1.1  haya 	struct ifnet		*ifp;
   1056  1.1  haya 	u_int16_t		status;
   1057  1.1  haya 	int handled = 0;
   1058  1.1  haya 
   1059  1.1  haya 	sc = arg;
   1060  1.1  haya 	ifp = &sc->ethercom.ec_if;
   1061  1.1  haya 
   1062  1.1  haya 	/* Disable interrupts. */
   1063  1.1  haya 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
   1064  1.1  haya 
   1065  1.1  haya 	for (;;) {
   1066  1.1  haya 
   1067  1.1  haya 		status = CSR_READ_2(sc, RL_ISR);
   1068  1.1  haya 		if (status)
   1069  1.1  haya 			CSR_WRITE_2(sc, RL_ISR, status);
   1070  1.1  haya 
   1071  1.1  haya 		handled = 1;
   1072  1.1  haya 
   1073  1.1  haya 		if ((status & RL_INTRS) == 0)
   1074  1.1  haya 			break;
   1075  1.1  haya 
   1076  1.1  haya 		if (status & RL_ISR_RX_OK)
   1077  1.1  haya 			rl_rxeof(sc);
   1078  1.1  haya 
   1079  1.1  haya 		if (status & RL_ISR_RX_ERR)
   1080  1.1  haya 			rl_rxeof(sc);
   1081  1.1  haya 
   1082  1.1  haya 		if ((status & RL_ISR_TX_OK) || (status & RL_ISR_TX_ERR))
   1083  1.1  haya 			rl_txeof(sc);
   1084  1.1  haya 
   1085  1.1  haya 		if (status & RL_ISR_SYSTEM_ERR) {
   1086  1.1  haya 			rl_reset(sc);
   1087  1.1  haya 			rl_init(sc);
   1088  1.1  haya 		}
   1089  1.1  haya 
   1090  1.1  haya 	}
   1091  1.1  haya 
   1092  1.1  haya 	/* Re-enable interrupts. */
   1093  1.1  haya 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS);
   1094  1.1  haya 
   1095  1.1  haya 	if (ifp->if_snd.ifq_head != NULL) {
   1096  1.1  haya 		rl_start(ifp);
   1097  1.1  haya 	}
   1098  1.1  haya 
   1099  1.1  haya 	return (handled);
   1100  1.1  haya }
   1101  1.1  haya 
   1102  1.1  haya STATIC int
   1103  1.1  haya rl_allocsndbuf(sc, idx)
   1104  1.1  haya 	struct rl_softc *sc;
   1105  1.1  haya 	int idx;
   1106  1.1  haya {
   1107  1.1  haya 	struct mbuf *m_new = NULL;
   1108  1.1  haya 	int error;
   1109  1.1  haya 
   1110  1.1  haya 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   1111  1.1  haya 	if (m_new == NULL) {
   1112  1.1  haya 		printf("%s: no memory for tx list", sc->sc_dev.dv_xname);
   1113  1.1  haya 		return(1);
   1114  1.1  haya 	}
   1115  1.1  haya 
   1116  1.1  haya 	MCLGET(m_new, M_DONTWAIT);
   1117  1.1  haya 	if (!(m_new->m_flags & M_EXT)) {
   1118  1.1  haya 		m_freem(m_new);
   1119  1.1  haya 		printf("%s: no memory for tx list", sc->sc_dev.dv_xname);
   1120  1.1  haya 		return(1);
   1121  1.1  haya 	}
   1122  1.1  haya 
   1123  1.1  haya 	if ((error = bus_dmamap_create(sc->sc_dmat,
   1124  1.1  haya 	    MCLBYTES, 1,
   1125  1.1  haya 	    MCLBYTES, 0, BUS_DMA_NOWAIT,
   1126  1.1  haya 	    &sc->snd_dmamap[idx])) != 0) {
   1127  1.1  haya 		printf("%s: can't create snd buffer DMA map, error = %d\n",
   1128  1.1  haya 		       sc->sc_dev.dv_xname, error);
   1129  1.1  haya 		return (1);
   1130  1.1  haya 	}
   1131  1.1  haya 
   1132  1.1  haya 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->snd_dmamap[idx],
   1133  1.1  haya 	    mtod(m_new, caddr_t), MCLBYTES, NULL,
   1134  1.1  haya 	    BUS_DMA_NOWAIT)) != 0) {
   1135  1.1  haya 		printf("%s: can't load snd buffer DMA map, error = %d\n",
   1136  1.1  haya 		       sc->sc_dev.dv_xname, error);
   1137  1.1  haya 		return (1);
   1138  1.1  haya 	}
   1139  1.1  haya 
   1140  1.1  haya 	sc->sndbuf[idx] = m_new;
   1141  1.1  haya 	return (0);
   1142  1.1  haya }
   1143  1.1  haya 
   1144  1.1  haya /*
   1145  1.1  haya  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
   1146  1.1  haya  * pointers to the fragment pointers.
   1147  1.1  haya  */
   1148  1.1  haya STATIC int rl_encap(sc, m_head)
   1149  1.1  haya 	struct rl_softc		*sc;
   1150  1.1  haya 	struct mbuf		*m_head;
   1151  1.1  haya {
   1152  1.1  haya 	struct mbuf		*m_new;
   1153  1.1  haya 
   1154  1.1  haya 	/*
   1155  1.1  haya 	 * The RealTek is brain damaged and wants longword-aligned
   1156  1.1  haya 	 * TX buffers, plus we can only have one fragment buffer
   1157  1.1  haya 	 * per packet. We have to copy pretty much all the time.
   1158  1.1  haya 	 */
   1159  1.1  haya 
   1160  1.1  haya 	m_new = sc->sndbuf[sc->rl_cdata.cur_tx];
   1161  1.1  haya 
   1162  1.1  haya 	m_copydata(m_head, 0, m_head->m_pkthdr.len,
   1163  1.1  haya 				mtod(m_new, caddr_t));
   1164  1.1  haya 	m_new->m_pkthdr.len = m_new->m_len = m_head->m_pkthdr.len;
   1165  1.1  haya 	m_freem(m_head);
   1166  1.1  haya 	m_head = m_new;
   1167  1.1  haya 
   1168  1.1  haya 	/* Pad frames to at least 60 bytes. */
   1169  1.1  haya 	if (m_head->m_pkthdr.len < RL_MIN_FRAMELEN) {
   1170  1.1  haya 		m_head->m_pkthdr.len +=
   1171  1.1  haya 			(RL_MIN_FRAMELEN - m_head->m_pkthdr.len);
   1172  1.1  haya 		m_head->m_len = m_head->m_pkthdr.len;
   1173  1.1  haya 	}
   1174  1.1  haya 
   1175  1.1  haya 	RL_CUR_TXMBUF(sc) = m_head;
   1176  1.1  haya 
   1177  1.1  haya 	return(0);
   1178  1.1  haya }
   1179  1.1  haya 
   1180  1.1  haya /*
   1181  1.1  haya  * Main transmit routine.
   1182  1.1  haya  */
   1183  1.1  haya 
   1184  1.1  haya STATIC void rl_start(ifp)
   1185  1.1  haya 	struct ifnet		*ifp;
   1186  1.1  haya {
   1187  1.1  haya 	struct rl_softc		*sc;
   1188  1.1  haya 	struct mbuf		*m_head = NULL;
   1189  1.1  haya 
   1190  1.1  haya 	sc = ifp->if_softc;
   1191  1.1  haya 
   1192  1.1  haya 	while(RL_CUR_TXMBUF(sc) == NULL) {
   1193  1.1  haya 		IF_DEQUEUE(&ifp->if_snd, m_head);
   1194  1.1  haya 		if (m_head == NULL)
   1195  1.1  haya 			break;
   1196  1.1  haya 
   1197  1.1  haya 		rl_encap(sc, m_head);
   1198  1.1  haya 
   1199  1.1  haya #if NBPFILTER > 0
   1200  1.1  haya 		/*
   1201  1.1  haya 		 * If there's a BPF listener, bounce a copy of this frame
   1202  1.1  haya 		 * to him.
   1203  1.1  haya 		 */
   1204  1.1  haya 		if (ifp->if_bpf)
   1205  1.1  haya 			bpf_mtap(ifp->if_bpf, RL_CUR_TXMBUF(sc));
   1206  1.1  haya #endif
   1207  1.1  haya 		/*
   1208  1.1  haya 		 * Transmit the frame.
   1209  1.1  haya 	 	 */
   1210  1.1  haya 		CSR_WRITE_4(sc, RL_CUR_TXADDR(sc),
   1211  1.1  haya 			    sc->snd_dmamap[sc->rl_cdata.cur_tx]->dm_segs[0].ds_addr);
   1212  1.1  haya 		CSR_WRITE_4(sc, RL_CUR_TXSTAT(sc),
   1213  1.1  haya 		    RL_TX_EARLYTHRESH | RL_CUR_TXMBUF(sc)->m_pkthdr.len);
   1214  1.1  haya 
   1215  1.1  haya 		RL_INC(sc->rl_cdata.cur_tx);
   1216  1.1  haya 	}
   1217  1.1  haya 
   1218  1.1  haya 	/*
   1219  1.1  haya 	 * We broke out of the loop because all our TX slots are
   1220  1.1  haya 	 * full. Mark the NIC as busy until it drains some of the
   1221  1.1  haya 	 * packets from the queue.
   1222  1.1  haya 	 */
   1223  1.1  haya 	if (RL_CUR_TXMBUF(sc) != NULL)
   1224  1.1  haya 		ifp->if_flags |= IFF_OACTIVE;
   1225  1.1  haya 
   1226  1.1  haya 	/*
   1227  1.1  haya 	 * Set a timeout in case the chip goes out to lunch.
   1228  1.1  haya 	 */
   1229  1.1  haya 	ifp->if_timer = 5;
   1230  1.1  haya 
   1231  1.1  haya 	return;
   1232  1.1  haya }
   1233  1.1  haya 
   1234  1.1  haya STATIC void rl_init(xsc)
   1235  1.1  haya 	void			*xsc;
   1236  1.1  haya {
   1237  1.1  haya 	struct rl_softc		*sc = xsc;
   1238  1.1  haya 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   1239  1.1  haya 	int			s, i;
   1240  1.1  haya 	u_int32_t		rxcfg = 0;
   1241  1.1  haya 	u_int16_t		phy_bmcr = 0;
   1242  1.1  haya 
   1243  1.1  haya 	s = splimp();
   1244  1.1  haya 
   1245  1.1  haya 	/*
   1246  1.1  haya 	 * XXX Hack for the 8139: the built-in autoneg logic's state
   1247  1.1  haya 	 * gets reset by rl_init() when we don't want it to. Try
   1248  1.1  haya 	 * to preserve it.
   1249  1.1  haya 	 */
   1250  1.1  haya 	if (sc->rl_type == RL_8139)
   1251  1.1  haya 		phy_bmcr = rl_phy_readreg((struct device *)sc, 7, MII_BMCR);
   1252  1.1  haya 
   1253  1.1  haya 	/*
   1254  1.1  haya 	 * Cancel pending I/O and free all RX/TX buffers.
   1255  1.1  haya 	 */
   1256  1.1  haya 	rl_stop(sc);
   1257  1.1  haya 
   1258  1.1  haya 	/* Init our MAC address */
   1259  1.1  haya 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1260  1.1  haya 		CSR_WRITE_1(sc, RL_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
   1261  1.1  haya 	}
   1262  1.1  haya 
   1263  1.1  haya 	/* Init the RX buffer pointer register. */
   1264  1.1  haya 	CSR_WRITE_4(sc, RL_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
   1265  1.1  haya 
   1266  1.1  haya 	/* Init TX descriptors. */
   1267  1.1  haya 	rl_list_tx_init(sc);
   1268  1.1  haya 
   1269  1.1  haya 	/*
   1270  1.1  haya 	 * Enable transmit and receive.
   1271  1.1  haya 	 */
   1272  1.1  haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
   1273  1.1  haya 
   1274  1.1  haya 	/*
   1275  1.1  haya 	 * Set the initial TX and RX configuration.
   1276  1.1  haya 	 */
   1277  1.1  haya 	CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
   1278  1.1  haya 	CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
   1279  1.1  haya 
   1280  1.1  haya 	/* Set the individual bit to receive frames for this host only. */
   1281  1.1  haya 	rxcfg = CSR_READ_4(sc, RL_RXCFG);
   1282  1.1  haya 	rxcfg |= RL_RXCFG_RX_INDIV;
   1283  1.1  haya 
   1284  1.1  haya 	/* If we want promiscuous mode, set the allframes bit. */
   1285  1.1  haya 	if (ifp->if_flags & IFF_PROMISC) {
   1286  1.1  haya 		rxcfg |= RL_RXCFG_RX_ALLPHYS;
   1287  1.1  haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1288  1.1  haya 	} else {
   1289  1.1  haya 		rxcfg &= ~RL_RXCFG_RX_ALLPHYS;
   1290  1.1  haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1291  1.1  haya 	}
   1292  1.1  haya 
   1293  1.1  haya 	/*
   1294  1.1  haya 	 * Set capture broadcast bit to capture broadcast frames.
   1295  1.1  haya 	 */
   1296  1.1  haya 	if (ifp->if_flags & IFF_BROADCAST) {
   1297  1.1  haya 		rxcfg |= RL_RXCFG_RX_BROAD;
   1298  1.1  haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1299  1.1  haya 	} else {
   1300  1.1  haya 		rxcfg &= ~RL_RXCFG_RX_BROAD;
   1301  1.1  haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1302  1.1  haya 	}
   1303  1.1  haya 
   1304  1.1  haya 	/*
   1305  1.1  haya 	 * Program the multicast filter, if necessary.
   1306  1.1  haya 	 */
   1307  1.1  haya 	rl_setmulti(sc);
   1308  1.1  haya 
   1309  1.1  haya 	/*
   1310  1.1  haya 	 * Enable interrupts.
   1311  1.1  haya 	 */
   1312  1.1  haya 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS);
   1313  1.1  haya 
   1314  1.1  haya 	/* Start RX/TX process. */
   1315  1.1  haya 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
   1316  1.1  haya 
   1317  1.1  haya 	/* Enable receiver and transmitter. */
   1318  1.1  haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
   1319  1.1  haya 
   1320  1.1  haya 	/* Restore state of BMCR */
   1321  1.1  haya 	if (sc->rl_type == RL_8139)
   1322  1.1  haya 		rl_phy_writereg((struct device *)sc, 7, MII_BMCR, phy_bmcr);
   1323  1.1  haya 
   1324  1.1  haya 	CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX);
   1325  1.1  haya 
   1326  1.1  haya 	/*
   1327  1.1  haya 	 * Set current media.
   1328  1.1  haya 	 */
   1329  1.1  haya 	mii_mediachg(&sc->mii);
   1330  1.1  haya 
   1331  1.1  haya 	ifp->if_flags |= IFF_RUNNING;
   1332  1.1  haya 	ifp->if_flags &= ~IFF_OACTIVE;
   1333  1.1  haya 
   1334  1.1  haya 	(void)splx(s);
   1335  1.1  haya 
   1336  1.1  haya 	callout_reset(&sc->rl_tick_ch, hz, rl_tick, sc);
   1337  1.1  haya }
   1338  1.1  haya 
   1339  1.1  haya /*
   1340  1.1  haya  * Set media options.
   1341  1.1  haya  */
   1342  1.1  haya STATIC int rl_ifmedia_upd(ifp)
   1343  1.1  haya 	struct ifnet		*ifp;
   1344  1.1  haya {
   1345  1.1  haya 	struct rl_softc		*sc;
   1346  1.1  haya 	struct ifmedia		*ifm;
   1347  1.1  haya 
   1348  1.1  haya 	sc = ifp->if_softc;
   1349  1.1  haya 	ifm = &sc->mii.mii_media;
   1350  1.1  haya 
   1351  1.1  haya 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
   1352  1.1  haya 		return(EINVAL);
   1353  1.1  haya 
   1354  1.1  haya 	return (mii_mediachg(&sc->mii));
   1355  1.1  haya }
   1356  1.1  haya 
   1357  1.1  haya /*
   1358  1.1  haya  * Report current media status.
   1359  1.1  haya  */
   1360  1.1  haya STATIC void rl_ifmedia_sts(ifp, ifmr)
   1361  1.1  haya 	struct ifnet		*ifp;
   1362  1.1  haya 	struct ifmediareq	*ifmr;
   1363  1.1  haya {
   1364  1.1  haya 	struct rl_softc		*sc;
   1365  1.1  haya 
   1366  1.1  haya 	sc = ifp->if_softc;
   1367  1.1  haya 
   1368  1.1  haya 	mii_pollstat(&sc->mii);
   1369  1.1  haya 	ifmr->ifm_status = sc->mii.mii_media_status;
   1370  1.1  haya 	ifmr->ifm_active = sc->mii.mii_media_active;
   1371  1.1  haya }
   1372  1.1  haya 
   1373  1.1  haya STATIC int
   1374  1.1  haya rl_ether_ioctl(ifp, cmd, data)
   1375  1.1  haya 	struct ifnet *ifp;
   1376  1.1  haya 	u_long cmd;
   1377  1.1  haya 	caddr_t data;
   1378  1.1  haya {
   1379  1.1  haya 	struct ifaddr *ifa = (struct ifaddr *) data;
   1380  1.1  haya 	struct rl_softc *sc = ifp->if_softc;
   1381  1.1  haya 
   1382  1.1  haya 	switch (cmd) {
   1383  1.1  haya 	case SIOCSIFADDR:
   1384  1.1  haya 		ifp->if_flags |= IFF_UP;
   1385  1.1  haya 
   1386  1.1  haya 		switch (ifa->ifa_addr->sa_family) {
   1387  1.1  haya #ifdef INET
   1388  1.1  haya 		case AF_INET:
   1389  1.1  haya 			rl_init(sc);
   1390  1.1  haya 			arp_ifinit(ifp, ifa);
   1391  1.1  haya 			break;
   1392  1.1  haya #endif
   1393  1.1  haya #ifdef NS
   1394  1.1  haya 		case AF_NS:
   1395  1.1  haya 		    {
   1396  1.1  haya 			 register struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   1397  1.1  haya 
   1398  1.1  haya 			 if (ns_nullhost(*ina))
   1399  1.1  haya 				ina->x_host = *(union ns_host *)
   1400  1.1  haya 				    LLADDR(ifp->if_sadl);
   1401  1.1  haya 			 else
   1402  1.1  haya 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
   1403  1.1  haya 				    ifp->if_addrlen);
   1404  1.1  haya 			 /* Set new address. */
   1405  1.1  haya 			 rl_init(sc);
   1406  1.1  haya 			 break;
   1407  1.1  haya 		    }
   1408  1.1  haya #endif
   1409  1.1  haya 		default:
   1410  1.1  haya 			rl_init(sc);
   1411  1.1  haya 			break;
   1412  1.1  haya 		}
   1413  1.1  haya 		break;
   1414  1.1  haya 
   1415  1.1  haya 	default:
   1416  1.1  haya 		return (EINVAL);
   1417  1.1  haya 	}
   1418  1.1  haya 
   1419  1.1  haya 	return (0);
   1420  1.1  haya }
   1421  1.1  haya 
   1422  1.1  haya STATIC int rl_ioctl(ifp, command, data)
   1423  1.1  haya 	struct ifnet		*ifp;
   1424  1.1  haya 	u_long			command;
   1425  1.1  haya 	caddr_t			data;
   1426  1.1  haya {
   1427  1.1  haya 	struct rl_softc		*sc = ifp->if_softc;
   1428  1.1  haya 	struct ifreq		*ifr = (struct ifreq *) data;
   1429  1.1  haya 	int			s, error = 0;
   1430  1.1  haya 
   1431  1.1  haya 	s = splimp();
   1432  1.1  haya 
   1433  1.1  haya 	switch(command) {
   1434  1.1  haya 	case SIOCSIFADDR:
   1435  1.1  haya 	case SIOCGIFADDR:
   1436  1.1  haya 	case SIOCSIFMTU:
   1437  1.1  haya 		error = rl_ether_ioctl(ifp, command, data);
   1438  1.1  haya 		break;
   1439  1.1  haya 	case SIOCSIFFLAGS:
   1440  1.1  haya 		if (ifp->if_flags & IFF_UP) {
   1441  1.1  haya 			rl_init(sc);
   1442  1.1  haya 		} else {
   1443  1.1  haya 			if (ifp->if_flags & IFF_RUNNING)
   1444  1.1  haya 				rl_stop(sc);
   1445  1.1  haya 		}
   1446  1.1  haya 		error = 0;
   1447  1.1  haya 		break;
   1448  1.1  haya 	case SIOCADDMULTI:
   1449  1.1  haya 	case SIOCDELMULTI:
   1450  1.1  haya 		rl_setmulti(sc);
   1451  1.1  haya 		error = 0;
   1452  1.1  haya 		break;
   1453  1.1  haya 	case SIOCGIFMEDIA:
   1454  1.1  haya 	case SIOCSIFMEDIA:
   1455  1.1  haya 		error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
   1456  1.1  haya 		break;
   1457  1.1  haya 	default:
   1458  1.1  haya 		error = EINVAL;
   1459  1.1  haya 		break;
   1460  1.1  haya 	}
   1461  1.1  haya 
   1462  1.1  haya 	(void)splx(s);
   1463  1.1  haya 
   1464  1.1  haya 	return(error);
   1465  1.1  haya }
   1466  1.1  haya 
   1467  1.1  haya STATIC void rl_watchdog(ifp)
   1468  1.1  haya 	struct ifnet		*ifp;
   1469  1.1  haya {
   1470  1.1  haya 	struct rl_softc		*sc;
   1471  1.1  haya 
   1472  1.1  haya 	sc = ifp->if_softc;
   1473  1.1  haya 
   1474  1.1  haya 	printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
   1475  1.1  haya 	ifp->if_oerrors++;
   1476  1.1  haya 	rl_txeof(sc);
   1477  1.1  haya 	rl_rxeof(sc);
   1478  1.1  haya 	rl_init(sc);
   1479  1.1  haya 
   1480  1.1  haya 	return;
   1481  1.1  haya }
   1482  1.1  haya 
   1483  1.1  haya /*
   1484  1.1  haya  * Stop the adapter and free any mbufs allocated to the
   1485  1.1  haya  * RX and TX lists.
   1486  1.1  haya  */
   1487  1.1  haya STATIC void rl_stop(sc)
   1488  1.1  haya 	struct rl_softc		*sc;
   1489  1.1  haya {
   1490  1.1  haya 	register int		i;
   1491  1.1  haya 	struct ifnet		*ifp;
   1492  1.1  haya 
   1493  1.1  haya 	ifp = &sc->ethercom.ec_if;
   1494  1.1  haya 	ifp->if_timer = 0;
   1495  1.1  haya 
   1496  1.1  haya 	callout_stop(&sc->rl_tick_ch);
   1497  1.1  haya 
   1498  1.1  haya 	mii_down(&sc->mii);
   1499  1.1  haya 
   1500  1.1  haya 	CSR_WRITE_1(sc, RL_COMMAND, 0x00);
   1501  1.1  haya 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
   1502  1.1  haya 
   1503  1.1  haya 	/*
   1504  1.1  haya 	 * Free the TX list buffers.
   1505  1.1  haya 	 */
   1506  1.1  haya 	for (i = 0; i < RL_TX_LIST_CNT; i++) {
   1507  1.1  haya 		if (sc->rl_cdata.rl_tx_chain[i] != NULL) {
   1508  1.1  haya 			m_freem(sc->rl_cdata.rl_tx_chain[i]);
   1509  1.1  haya 			sc->rl_cdata.rl_tx_chain[i] = NULL;
   1510  1.1  haya 			CSR_WRITE_4(sc, RL_TXADDR0 + i, 0x0000000);
   1511  1.1  haya 		}
   1512  1.1  haya 	}
   1513  1.1  haya 
   1514  1.1  haya 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1515  1.1  haya 
   1516  1.1  haya 	return;
   1517  1.1  haya }
   1518  1.1  haya 
   1519  1.1  haya /*
   1520  1.1  haya  * Stop all chip I/O so that the kernel's probe routines don't
   1521  1.1  haya  * get confused by errant DMAs when rebooting.
   1522  1.1  haya  */
   1523  1.1  haya STATIC void rl_shutdown(vsc)
   1524  1.1  haya 	void			*vsc;
   1525  1.1  haya {
   1526  1.1  haya 	struct rl_softc		*sc = (struct rl_softc *)vsc;
   1527  1.1  haya 
   1528  1.1  haya 	rl_stop(sc);
   1529  1.1  haya 
   1530  1.1  haya 	return;
   1531  1.1  haya }
   1532  1.1  haya 
   1533  1.1  haya STATIC void
   1534  1.1  haya rl_tick(arg)
   1535  1.1  haya 	void *arg;
   1536  1.1  haya {
   1537  1.1  haya 	struct rl_softc *sc = arg;
   1538  1.1  haya 	int s = splnet();
   1539  1.1  haya 
   1540  1.1  haya 	mii_tick(&sc->mii);
   1541  1.1  haya 	splx(s);
   1542  1.1  haya 
   1543  1.1  haya 	callout_reset(&sc->rl_tick_ch, hz, rl_tick, sc);
   1544  1.1  haya }
   1545