rtl81x9.c revision 1.14 1 1.14 thorpej /* $NetBSD: rtl81x9.c,v 1.14 2000/10/01 23:32:42 thorpej Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 PCI NIC driver
39 1.1 haya *
40 1.1 haya * Supports several extremely cheap PCI 10/100 adapters based on
41 1.1 haya * the RealTek chipset. Datasheets can be obtained from
42 1.1 haya * www.realtek.com.tw.
43 1.1 haya *
44 1.1 haya * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
45 1.1 haya * Electrical Engineering Department
46 1.1 haya * Columbia University, New York City
47 1.1 haya */
48 1.1 haya
49 1.1 haya /*
50 1.1 haya * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
51 1.1 haya * probably the worst PCI ethernet controller ever made, with the possible
52 1.1 haya * exception of the FEAST chip made by SMC. The 8139 supports bus-master
53 1.1 haya * DMA, but it has a terrible interface that nullifies any performance
54 1.1 haya * gains that bus-master DMA usually offers.
55 1.1 haya *
56 1.1 haya * For transmission, the chip offers a series of four TX descriptor
57 1.1 haya * registers. Each transmit frame must be in a contiguous buffer, aligned
58 1.1 haya * on a longword (32-bit) boundary. This means we almost always have to
59 1.1 haya * do mbuf copies in order to transmit a frame, except in the unlikely
60 1.1 haya * case where a) the packet fits into a single mbuf, and b) the packet
61 1.1 haya * is 32-bit aligned within the mbuf's data area. The presence of only
62 1.1 haya * four descriptor registers means that we can never have more than four
63 1.1 haya * packets queued for transmission at any one time.
64 1.1 haya *
65 1.1 haya * Reception is not much better. The driver has to allocate a single large
66 1.1 haya * buffer area (up to 64K in size) into which the chip will DMA received
67 1.1 haya * frames. Because we don't know where within this region received packets
68 1.1 haya * will begin or end, we have no choice but to copy data from the buffer
69 1.1 haya * area into mbufs in order to pass the packets up to the higher protocol
70 1.1 haya * levels.
71 1.1 haya *
72 1.1 haya * It's impossible given this rotten design to really achieve decent
73 1.1 haya * performance at 100Mbps, unless you happen to have a 400Mhz PII or
74 1.1 haya * some equally overmuscled CPU to drive it.
75 1.1 haya *
76 1.1 haya * On the bright side, the 8139 does have a built-in PHY, although
77 1.1 haya * rather than using an MDIO serial interface like most other NICs, the
78 1.1 haya * PHY registers are directly accessible through the 8139's register
79 1.1 haya * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
80 1.1 haya * filter.
81 1.1 haya *
82 1.1 haya * The 8129 chip is an older version of the 8139 that uses an external PHY
83 1.1 haya * chip. The 8129 has a serial MDIO interface for accessing the MII where
84 1.1 haya * the 8139 lets you directly access the on-board PHY registers. We need
85 1.1 haya * to select which interface to use depending on the chip type.
86 1.1 haya */
87 1.1 haya
88 1.1 haya #include "opt_inet.h"
89 1.1 haya #include "opt_ns.h"
90 1.1 haya #include "bpfilter.h"
91 1.1 haya #include "rnd.h"
92 1.1 haya
93 1.1 haya #include <sys/param.h>
94 1.1 haya #include <sys/systm.h>
95 1.1 haya #include <sys/callout.h>
96 1.1 haya #include <sys/device.h>
97 1.1 haya #include <sys/sockio.h>
98 1.1 haya #include <sys/mbuf.h>
99 1.1 haya #include <sys/malloc.h>
100 1.1 haya #include <sys/kernel.h>
101 1.1 haya #include <sys/socket.h>
102 1.1 haya
103 1.1 haya #include <net/if.h>
104 1.1 haya #include <net/if_arp.h>
105 1.1 haya #include <net/if_ether.h>
106 1.1 haya #include <net/if_dl.h>
107 1.1 haya #include <net/if_media.h>
108 1.1 haya #ifdef INET
109 1.1 haya #include <netinet/in.h>
110 1.1 haya #include <netinet/if_inarp.h>
111 1.1 haya #endif
112 1.1 haya #ifdef NS
113 1.1 haya #include <netns/ns.h>
114 1.1 haya #include <netns/ns_if.h>
115 1.1 haya #endif
116 1.1 haya
117 1.1 haya #if NBPFILTER > 0
118 1.1 haya #include <net/bpf.h>
119 1.1 haya #endif
120 1.1 haya #if NRND > 0
121 1.1 haya #include <sys/rnd.h>
122 1.1 haya #endif
123 1.1 haya
124 1.1 haya #include <machine/bus.h>
125 1.3 tsutsui #include <machine/endian.h>
126 1.1 haya
127 1.1 haya #include <dev/mii/mii.h>
128 1.1 haya #include <dev/mii/miivar.h>
129 1.1 haya
130 1.1 haya #include <dev/ic/rtl81x9reg.h>
131 1.4 tsutsui #include <dev/ic/rtl81x9var.h>
132 1.1 haya
133 1.1 haya #if defined DEBUG
134 1.1 haya #define STATIC
135 1.1 haya #else
136 1.1 haya #define STATIC static
137 1.1 haya #endif
138 1.1 haya
139 1.8 thorpej STATIC void rtk_reset __P((struct rtk_softc *));
140 1.8 thorpej STATIC void rtk_rxeof __P((struct rtk_softc *));
141 1.8 thorpej STATIC void rtk_txeof __P((struct rtk_softc *));
142 1.8 thorpej STATIC void rtk_start __P((struct ifnet *));
143 1.8 thorpej STATIC int rtk_ioctl __P((struct ifnet *, u_long, caddr_t));
144 1.8 thorpej STATIC void rtk_init __P((void *));
145 1.8 thorpej STATIC void rtk_stop __P((struct rtk_softc *));
146 1.10 tsutsui STATIC void rtk_watchdog __P((struct ifnet *));
147 1.10 tsutsui STATIC void rtk_shutdown __P((void *));
148 1.8 thorpej STATIC int rtk_ifmedia_upd __P((struct ifnet *));
149 1.8 thorpej STATIC void rtk_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
150 1.8 thorpej
151 1.8 thorpej STATIC u_int16_t rtk_read_eeprom __P((struct rtk_softc *, int, int));
152 1.8 thorpej STATIC void rtk_eeprom_putbyte __P((struct rtk_softc *, int, int));
153 1.10 tsutsui STATIC void rtk_mii_sync __P((struct rtk_softc *));
154 1.10 tsutsui STATIC void rtk_mii_send __P((struct rtk_softc *, u_int32_t, int));
155 1.8 thorpej STATIC int rtk_mii_readreg __P((struct rtk_softc *, struct rtk_mii_frame *));
156 1.8 thorpej STATIC int rtk_mii_writereg __P((struct rtk_softc *, struct rtk_mii_frame *));
157 1.8 thorpej
158 1.8 thorpej STATIC int rtk_phy_readreg __P((struct device *, int, int));
159 1.8 thorpej STATIC void rtk_phy_writereg __P((struct device *, int, int, int));
160 1.8 thorpej STATIC void rtk_phy_statchg __P((struct device *));
161 1.10 tsutsui STATIC void rtk_tick __P((void *));
162 1.1 haya
163 1.10 tsutsui STATIC int rtk_enable __P((struct rtk_softc *));
164 1.10 tsutsui STATIC void rtk_disable __P((struct rtk_softc *));
165 1.10 tsutsui STATIC void rtk_power __P((int, void *));
166 1.10 tsutsui
167 1.10 tsutsui STATIC void rtk_setmulti __P((struct rtk_softc *));
168 1.8 thorpej STATIC int rtk_list_tx_init __P((struct rtk_softc *));
169 1.1 haya
170 1.8 thorpej STATIC int rtk_ether_ioctl __P((struct ifnet *, u_long, caddr_t));
171 1.1 haya
172 1.1 haya
173 1.1 haya #define EE_SET(x) \
174 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
175 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) | (x))
176 1.1 haya
177 1.1 haya #define EE_CLR(x) \
178 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
179 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) & ~(x))
180 1.1 haya
181 1.1 haya /*
182 1.1 haya * Send a read command and address to the EEPROM, check for ACK.
183 1.1 haya */
184 1.8 thorpej STATIC void rtk_eeprom_putbyte(sc, addr, addr_len)
185 1.10 tsutsui struct rtk_softc *sc;
186 1.5 tsutsui int addr, addr_len;
187 1.1 haya {
188 1.2 tsutsui int d, i;
189 1.1 haya
190 1.10 tsutsui d = (RTK_EECMD_READ << addr_len) | addr;
191 1.1 haya
192 1.1 haya /*
193 1.1 haya * Feed in each bit and stobe the clock.
194 1.1 haya */
195 1.10 tsutsui for (i = RTK_EECMD_LEN + addr_len - 1; i >= 0; i--) {
196 1.5 tsutsui if (d & (1 << i)) {
197 1.10 tsutsui EE_SET(RTK_EE_DATAIN);
198 1.1 haya } else {
199 1.10 tsutsui EE_CLR(RTK_EE_DATAIN);
200 1.1 haya }
201 1.1 haya DELAY(100);
202 1.10 tsutsui EE_SET(RTK_EE_CLK);
203 1.1 haya DELAY(150);
204 1.10 tsutsui EE_CLR(RTK_EE_CLK);
205 1.1 haya DELAY(100);
206 1.1 haya }
207 1.1 haya }
208 1.1 haya
209 1.1 haya /*
210 1.1 haya * Read a word of data stored in the EEPROM at address 'addr.'
211 1.1 haya */
212 1.8 thorpej u_int16_t rtk_read_eeprom(sc, addr, addr_len)
213 1.10 tsutsui struct rtk_softc *sc;
214 1.5 tsutsui int addr, addr_len;
215 1.1 haya {
216 1.5 tsutsui u_int16_t word = 0;
217 1.2 tsutsui int i;
218 1.1 haya
219 1.1 haya /* Enter EEPROM access mode. */
220 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
221 1.1 haya
222 1.1 haya /*
223 1.1 haya * Send address of word we want to read.
224 1.1 haya */
225 1.8 thorpej rtk_eeprom_putbyte(sc, addr, addr_len);
226 1.1 haya
227 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
228 1.1 haya
229 1.1 haya /*
230 1.1 haya * Start reading bits from EEPROM.
231 1.1 haya */
232 1.5 tsutsui for (i = 15; i >= 0; i--) {
233 1.10 tsutsui EE_SET(RTK_EE_CLK);
234 1.1 haya DELAY(100);
235 1.10 tsutsui if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
236 1.5 tsutsui word |= (1 << i);
237 1.10 tsutsui EE_CLR(RTK_EE_CLK);
238 1.1 haya DELAY(100);
239 1.1 haya }
240 1.1 haya
241 1.1 haya /* Turn off EEPROM access mode. */
242 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
243 1.1 haya
244 1.5 tsutsui return (word);
245 1.1 haya }
246 1.1 haya
247 1.1 haya /*
248 1.1 haya * MII access routines are provided for the 8129, which
249 1.1 haya * doesn't have a built-in PHY. For the 8139, we fake things
250 1.8 thorpej * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
251 1.1 haya * direct access PHY registers.
252 1.1 haya */
253 1.1 haya #define MII_SET(x) \
254 1.10 tsutsui CSR_WRITE_1(sc, RTK_MII, \
255 1.10 tsutsui CSR_READ_1(sc, RTK_MII) | (x))
256 1.1 haya
257 1.1 haya #define MII_CLR(x) \
258 1.10 tsutsui CSR_WRITE_1(sc, RTK_MII, \
259 1.10 tsutsui CSR_READ_1(sc, RTK_MII) & ~(x))
260 1.1 haya
261 1.1 haya /*
262 1.1 haya * Sync the PHYs by setting data bit and strobing the clock 32 times.
263 1.1 haya */
264 1.8 thorpej STATIC void rtk_mii_sync(sc)
265 1.10 tsutsui struct rtk_softc *sc;
266 1.1 haya {
267 1.2 tsutsui int i;
268 1.1 haya
269 1.10 tsutsui MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
270 1.1 haya
271 1.1 haya for (i = 0; i < 32; i++) {
272 1.10 tsutsui MII_SET(RTK_MII_CLK);
273 1.1 haya DELAY(1);
274 1.10 tsutsui MII_CLR(RTK_MII_CLK);
275 1.1 haya DELAY(1);
276 1.1 haya }
277 1.1 haya
278 1.1 haya return;
279 1.1 haya }
280 1.1 haya
281 1.1 haya /*
282 1.1 haya * Clock a series of bits through the MII.
283 1.1 haya */
284 1.8 thorpej STATIC void rtk_mii_send(sc, bits, cnt)
285 1.10 tsutsui struct rtk_softc *sc;
286 1.1 haya u_int32_t bits;
287 1.1 haya int cnt;
288 1.1 haya {
289 1.1 haya int i;
290 1.1 haya
291 1.10 tsutsui MII_CLR(RTK_MII_CLK);
292 1.1 haya
293 1.1 haya for (i = (0x1 << (cnt - 1)); i; i >>= 1) {
294 1.1 haya if (bits & i) {
295 1.10 tsutsui MII_SET(RTK_MII_DATAOUT);
296 1.1 haya } else {
297 1.10 tsutsui MII_CLR(RTK_MII_DATAOUT);
298 1.1 haya }
299 1.1 haya DELAY(1);
300 1.10 tsutsui MII_CLR(RTK_MII_CLK);
301 1.1 haya DELAY(1);
302 1.10 tsutsui MII_SET(RTK_MII_CLK);
303 1.1 haya }
304 1.1 haya }
305 1.1 haya
306 1.1 haya /*
307 1.1 haya * Read an PHY register through the MII.
308 1.1 haya */
309 1.8 thorpej STATIC int rtk_mii_readreg(sc, frame)
310 1.10 tsutsui struct rtk_softc *sc;
311 1.8 thorpej struct rtk_mii_frame *frame;
312 1.1 haya
313 1.1 haya {
314 1.1 haya int i, ack, s;
315 1.1 haya
316 1.9 thorpej s = splnet();
317 1.1 haya
318 1.1 haya /*
319 1.1 haya * Set up frame for RX.
320 1.1 haya */
321 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
322 1.10 tsutsui frame->mii_opcode = RTK_MII_READOP;
323 1.1 haya frame->mii_turnaround = 0;
324 1.1 haya frame->mii_data = 0;
325 1.1 haya
326 1.10 tsutsui CSR_WRITE_2(sc, RTK_MII, 0);
327 1.1 haya
328 1.1 haya /*
329 1.1 haya * Turn on data xmit.
330 1.1 haya */
331 1.10 tsutsui MII_SET(RTK_MII_DIR);
332 1.1 haya
333 1.8 thorpej rtk_mii_sync(sc);
334 1.1 haya
335 1.1 haya /*
336 1.1 haya * Send command/address info.
337 1.1 haya */
338 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
339 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
340 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
341 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
342 1.1 haya
343 1.1 haya /* Idle bit */
344 1.10 tsutsui MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
345 1.1 haya DELAY(1);
346 1.10 tsutsui MII_SET(RTK_MII_CLK);
347 1.1 haya DELAY(1);
348 1.1 haya
349 1.1 haya /* Turn off xmit. */
350 1.10 tsutsui MII_CLR(RTK_MII_DIR);
351 1.1 haya
352 1.1 haya /* Check for ack */
353 1.10 tsutsui MII_CLR(RTK_MII_CLK);
354 1.1 haya DELAY(1);
355 1.10 tsutsui MII_SET(RTK_MII_CLK);
356 1.1 haya DELAY(1);
357 1.10 tsutsui ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
358 1.1 haya
359 1.1 haya /*
360 1.1 haya * Now try reading data bits. If the ack failed, we still
361 1.1 haya * need to clock through 16 cycles to keep the PHY(s) in sync.
362 1.1 haya */
363 1.1 haya if (ack) {
364 1.1 haya for(i = 0; i < 16; i++) {
365 1.10 tsutsui MII_CLR(RTK_MII_CLK);
366 1.1 haya DELAY(1);
367 1.10 tsutsui MII_SET(RTK_MII_CLK);
368 1.1 haya DELAY(1);
369 1.1 haya }
370 1.1 haya goto fail;
371 1.1 haya }
372 1.1 haya
373 1.1 haya for (i = 0x8000; i; i >>= 1) {
374 1.10 tsutsui MII_CLR(RTK_MII_CLK);
375 1.1 haya DELAY(1);
376 1.1 haya if (!ack) {
377 1.10 tsutsui if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
378 1.1 haya frame->mii_data |= i;
379 1.1 haya DELAY(1);
380 1.1 haya }
381 1.10 tsutsui MII_SET(RTK_MII_CLK);
382 1.1 haya DELAY(1);
383 1.1 haya }
384 1.1 haya
385 1.1 haya fail:
386 1.1 haya
387 1.10 tsutsui MII_CLR(RTK_MII_CLK);
388 1.1 haya DELAY(1);
389 1.10 tsutsui MII_SET(RTK_MII_CLK);
390 1.1 haya DELAY(1);
391 1.1 haya
392 1.1 haya splx(s);
393 1.1 haya
394 1.1 haya if (ack)
395 1.1 haya return(1);
396 1.1 haya return(0);
397 1.1 haya }
398 1.1 haya
399 1.1 haya /*
400 1.1 haya * Write to a PHY register through the MII.
401 1.1 haya */
402 1.8 thorpej STATIC int rtk_mii_writereg(sc, frame)
403 1.10 tsutsui struct rtk_softc *sc;
404 1.8 thorpej struct rtk_mii_frame *frame;
405 1.1 haya
406 1.1 haya {
407 1.1 haya int s;
408 1.1 haya
409 1.9 thorpej s = splnet();
410 1.1 haya /*
411 1.1 haya * Set up frame for TX.
412 1.1 haya */
413 1.1 haya
414 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
415 1.10 tsutsui frame->mii_opcode = RTK_MII_WRITEOP;
416 1.10 tsutsui frame->mii_turnaround = RTK_MII_TURNAROUND;
417 1.1 haya
418 1.1 haya /*
419 1.1 haya * Turn on data output.
420 1.1 haya */
421 1.10 tsutsui MII_SET(RTK_MII_DIR);
422 1.1 haya
423 1.8 thorpej rtk_mii_sync(sc);
424 1.1 haya
425 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
426 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
427 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
428 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
429 1.8 thorpej rtk_mii_send(sc, frame->mii_turnaround, 2);
430 1.8 thorpej rtk_mii_send(sc, frame->mii_data, 16);
431 1.1 haya
432 1.1 haya /* Idle bit. */
433 1.10 tsutsui MII_SET(RTK_MII_CLK);
434 1.1 haya DELAY(1);
435 1.10 tsutsui MII_CLR(RTK_MII_CLK);
436 1.1 haya DELAY(1);
437 1.1 haya
438 1.1 haya /*
439 1.1 haya * Turn off xmit.
440 1.1 haya */
441 1.10 tsutsui MII_CLR(RTK_MII_DIR);
442 1.1 haya
443 1.1 haya splx(s);
444 1.1 haya
445 1.1 haya return(0);
446 1.1 haya }
447 1.1 haya
448 1.8 thorpej STATIC int rtk_phy_readreg(self, phy, reg)
449 1.1 haya struct device *self;
450 1.1 haya int phy, reg;
451 1.1 haya {
452 1.10 tsutsui struct rtk_softc *sc = (void *)self;
453 1.8 thorpej struct rtk_mii_frame frame;
454 1.1 haya u_int16_t rval = 0;
455 1.10 tsutsui u_int16_t rtk8139_reg = 0;
456 1.1 haya
457 1.10 tsutsui if (sc->rtk_type == RTK_8139) {
458 1.1 haya if (phy != 7)
459 1.1 haya return (0);
460 1.1 haya
461 1.1 haya switch(reg) {
462 1.1 haya case MII_BMCR:
463 1.10 tsutsui rtk8139_reg = RTK_BMCR;
464 1.1 haya break;
465 1.1 haya case MII_BMSR:
466 1.10 tsutsui rtk8139_reg = RTK_BMSR;
467 1.1 haya break;
468 1.1 haya case MII_ANAR:
469 1.10 tsutsui rtk8139_reg = RTK_ANAR;
470 1.1 haya break;
471 1.12 drochner case MII_ANER:
472 1.12 drochner rtk8139_reg = RTK_ANER;
473 1.12 drochner break;
474 1.1 haya case MII_ANLPAR:
475 1.10 tsutsui rtk8139_reg = RTK_LPAR;
476 1.1 haya break;
477 1.1 haya default:
478 1.1 haya #if 0
479 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
480 1.1 haya #endif
481 1.1 haya return(0);
482 1.1 haya }
483 1.10 tsutsui rval = CSR_READ_2(sc, rtk8139_reg);
484 1.1 haya return(rval);
485 1.1 haya }
486 1.1 haya
487 1.1 haya bzero((char *)&frame, sizeof(frame));
488 1.1 haya
489 1.1 haya frame.mii_phyaddr = phy;
490 1.1 haya frame.mii_regaddr = reg;
491 1.8 thorpej rtk_mii_readreg(sc, &frame);
492 1.1 haya
493 1.1 haya return(frame.mii_data);
494 1.1 haya }
495 1.1 haya
496 1.8 thorpej STATIC void rtk_phy_writereg(self, phy, reg, data)
497 1.1 haya struct device *self;
498 1.1 haya int phy, reg;
499 1.1 haya int data;
500 1.1 haya {
501 1.10 tsutsui struct rtk_softc *sc = (void *)self;
502 1.8 thorpej struct rtk_mii_frame frame;
503 1.10 tsutsui u_int16_t rtk8139_reg = 0;
504 1.1 haya
505 1.10 tsutsui if (sc->rtk_type == RTK_8139) {
506 1.1 haya if (phy != 7)
507 1.1 haya return;
508 1.1 haya
509 1.1 haya switch(reg) {
510 1.1 haya case MII_BMCR:
511 1.10 tsutsui rtk8139_reg = RTK_BMCR;
512 1.1 haya break;
513 1.1 haya case MII_BMSR:
514 1.10 tsutsui rtk8139_reg = RTK_BMSR;
515 1.1 haya break;
516 1.1 haya case MII_ANAR:
517 1.10 tsutsui rtk8139_reg = RTK_ANAR;
518 1.1 haya break;
519 1.12 drochner case MII_ANER:
520 1.12 drochner rtk8139_reg = RTK_ANER;
521 1.12 drochner break;
522 1.1 haya case MII_ANLPAR:
523 1.10 tsutsui rtk8139_reg = RTK_LPAR;
524 1.1 haya break;
525 1.1 haya default:
526 1.1 haya #if 0
527 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
528 1.1 haya #endif
529 1.1 haya return;
530 1.1 haya }
531 1.10 tsutsui CSR_WRITE_2(sc, rtk8139_reg, data);
532 1.1 haya return;
533 1.1 haya }
534 1.1 haya
535 1.1 haya bzero((char *)&frame, sizeof(frame));
536 1.1 haya
537 1.1 haya frame.mii_phyaddr = phy;
538 1.1 haya frame.mii_regaddr = reg;
539 1.1 haya frame.mii_data = data;
540 1.1 haya
541 1.8 thorpej rtk_mii_writereg(sc, &frame);
542 1.1 haya
543 1.1 haya return;
544 1.1 haya }
545 1.1 haya
546 1.1 haya STATIC void
547 1.8 thorpej rtk_phy_statchg(v)
548 1.1 haya struct device *v;
549 1.1 haya {
550 1.1 haya
551 1.1 haya /* Nothing to do. */
552 1.1 haya }
553 1.1 haya
554 1.8 thorpej #define rtk_calchash(addr) \
555 1.7 thorpej (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
556 1.1 haya
557 1.1 haya /*
558 1.1 haya * Program the 64-bit multicast hash filter.
559 1.1 haya */
560 1.8 thorpej STATIC void rtk_setmulti(sc)
561 1.10 tsutsui struct rtk_softc *sc;
562 1.1 haya {
563 1.1 haya struct ifnet *ifp;
564 1.1 haya int h = 0;
565 1.1 haya u_int32_t hashes[2] = { 0, 0 };
566 1.1 haya u_int32_t rxfilt;
567 1.1 haya int mcnt = 0;
568 1.1 haya struct ether_multi *enm;
569 1.1 haya struct ether_multistep step;
570 1.1 haya
571 1.1 haya ifp = &sc->ethercom.ec_if;
572 1.1 haya
573 1.10 tsutsui rxfilt = CSR_READ_4(sc, RTK_RXCFG);
574 1.1 haya
575 1.1 haya if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
576 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
577 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
578 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
579 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
580 1.1 haya return;
581 1.1 haya }
582 1.1 haya
583 1.1 haya /* first, zot all the existing hash bits */
584 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0);
585 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0);
586 1.1 haya
587 1.1 haya /* now program new ones */
588 1.1 haya ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
589 1.1 haya while (enm != NULL) {
590 1.4 tsutsui if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
591 1.4 tsutsui ETHER_ADDR_LEN) != 0)
592 1.4 tsutsui continue;
593 1.4 tsutsui
594 1.8 thorpej h = rtk_calchash(enm->enm_addrlo);
595 1.1 haya if (h < 32)
596 1.1 haya hashes[0] |= (1 << h);
597 1.1 haya else
598 1.1 haya hashes[1] |= (1 << (h - 32));
599 1.1 haya mcnt++;
600 1.1 haya ETHER_NEXT_MULTI(step, enm);
601 1.1 haya }
602 1.1 haya
603 1.1 haya if (mcnt)
604 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
605 1.1 haya else
606 1.10 tsutsui rxfilt &= ~RTK_RXCFG_RX_MULTI;
607 1.1 haya
608 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
609 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
610 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
611 1.1 haya
612 1.1 haya return;
613 1.1 haya }
614 1.1 haya
615 1.8 thorpej void rtk_reset(sc)
616 1.10 tsutsui struct rtk_softc *sc;
617 1.1 haya {
618 1.2 tsutsui int i;
619 1.1 haya
620 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
621 1.1 haya
622 1.10 tsutsui for (i = 0; i < RTK_TIMEOUT; i++) {
623 1.1 haya DELAY(10);
624 1.10 tsutsui if (!(CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET))
625 1.1 haya break;
626 1.1 haya }
627 1.10 tsutsui if (i == RTK_TIMEOUT)
628 1.1 haya printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
629 1.1 haya
630 1.1 haya return;
631 1.1 haya }
632 1.1 haya
633 1.1 haya /*
634 1.1 haya * Attach the interface. Allocate softc structures, do ifmedia
635 1.1 haya * setup and ethernet/BPF attach.
636 1.1 haya */
637 1.1 haya void
638 1.8 thorpej rtk_attach(sc)
639 1.8 thorpej struct rtk_softc *sc;
640 1.1 haya {
641 1.1 haya
642 1.1 haya struct ifnet *ifp;
643 1.6 tsutsui u_int16_t val;
644 1.6 tsutsui u_int8_t eaddr[ETHER_ADDR_LEN];
645 1.10 tsutsui int error;
646 1.6 tsutsui int i,addr_len;
647 1.1 haya
648 1.8 thorpej callout_init(&sc->rtk_tick_ch);
649 1.1 haya
650 1.6 tsutsui /*
651 1.6 tsutsui * Check EEPROM type 9346 or 9356.
652 1.6 tsutsui */
653 1.10 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
654 1.10 tsutsui addr_len = RTK_EEADDR_LEN1;
655 1.6 tsutsui else
656 1.10 tsutsui addr_len = RTK_EEADDR_LEN0;
657 1.6 tsutsui
658 1.6 tsutsui /*
659 1.6 tsutsui * Get station address.
660 1.6 tsutsui */
661 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
662 1.6 tsutsui eaddr[0] = val & 0xff;
663 1.6 tsutsui eaddr[1] = val >> 8;
664 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
665 1.6 tsutsui eaddr[2] = val & 0xff;
666 1.6 tsutsui eaddr[3] = val >> 8;
667 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
668 1.6 tsutsui eaddr[4] = val & 0xff;
669 1.6 tsutsui eaddr[5] = val >> 8;
670 1.6 tsutsui
671 1.1 haya if ((error = bus_dmamem_alloc(sc->sc_dmat,
672 1.10 tsutsui RTK_RXBUFLEN + 32, NBPG, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
673 1.1 haya BUS_DMA_NOWAIT)) != 0) {
674 1.1 haya printf("%s: can't allocate recv buffer, error = %d\n",
675 1.1 haya sc->sc_dev.dv_xname, error);
676 1.10 tsutsui goto fail_0;
677 1.1 haya }
678 1.1 haya
679 1.10 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
680 1.10 tsutsui RTK_RXBUFLEN + 32, (caddr_t *)&sc->rtk_cdata.rtk_rx_buf,
681 1.1 haya BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
682 1.1 haya printf("%s: can't map recv buffer, error = %d\n",
683 1.1 haya sc->sc_dev.dv_xname, error);
684 1.10 tsutsui goto fail_1;
685 1.1 haya }
686 1.1 haya
687 1.1 haya /* Leave a few bytes before the start of the RX ring buffer. */
688 1.8 thorpej sc->rtk_cdata.rtk_rx_buf_ptr = sc->rtk_cdata.rtk_rx_buf;
689 1.8 thorpej sc->rtk_cdata.rtk_rx_buf += sizeof(u_int64_t);
690 1.1 haya
691 1.1 haya if ((error = bus_dmamap_create(sc->sc_dmat,
692 1.10 tsutsui RTK_RXBUFLEN + 32 - sizeof(u_int64_t), 1,
693 1.10 tsutsui RTK_RXBUFLEN + 32 - sizeof(u_int64_t), 0, BUS_DMA_NOWAIT,
694 1.1 haya &sc->recv_dmamap)) != 0) {
695 1.1 haya printf("%s: can't create recv buffer DMA map, error = %d\n",
696 1.1 haya sc->sc_dev.dv_xname, error);
697 1.10 tsutsui goto fail_2;
698 1.1 haya }
699 1.1 haya
700 1.1 haya if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
701 1.10 tsutsui sc->rtk_cdata.rtk_rx_buf, RTK_RXBUFLEN + 32 - sizeof(u_int64_t),
702 1.10 tsutsui NULL, BUS_DMA_NOWAIT)) != 0) {
703 1.1 haya printf("%s: can't load recv buffer DMA map, error = %d\n",
704 1.1 haya sc->sc_dev.dv_xname, error);
705 1.10 tsutsui goto fail_3;
706 1.1 haya }
707 1.1 haya
708 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++)
709 1.4 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
710 1.6 tsutsui MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
711 1.4 tsutsui &sc->snd_dmamap[i])) != 0) {
712 1.4 tsutsui printf("%s: can't create snd buffer DMA map,"
713 1.4 tsutsui " error = %d\n", sc->sc_dev.dv_xname, error);
714 1.10 tsutsui goto fail_4;
715 1.5 tsutsui }
716 1.10 tsutsui /*
717 1.10 tsutsui * From this point forward, the attachment cannot fail. A failure
718 1.10 tsutsui * before this releases all resources thar may have been
719 1.10 tsutsui * allocated.
720 1.10 tsutsui */
721 1.10 tsutsui sc->sc_flags |= RTK_ATTACHED;
722 1.1 haya
723 1.6 tsutsui /* Reset the adapter. */
724 1.8 thorpej rtk_reset(sc);
725 1.6 tsutsui
726 1.6 tsutsui printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
727 1.6 tsutsui ether_sprintf(eaddr));
728 1.6 tsutsui
729 1.1 haya ifp = &sc->ethercom.ec_if;
730 1.1 haya ifp->if_softc = sc;
731 1.1 haya bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
732 1.1 haya ifp->if_mtu = ETHERMTU;
733 1.1 haya ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
734 1.8 thorpej ifp->if_ioctl = rtk_ioctl;
735 1.1 haya #if 0
736 1.1 haya ifp->if_output = ether_output;
737 1.1 haya #endif
738 1.8 thorpej ifp->if_start = rtk_start;
739 1.8 thorpej ifp->if_watchdog = rtk_watchdog;
740 1.1 haya ifp->if_snd.ifq_maxlen = IFQ_MAXLEN;
741 1.1 haya
742 1.1 haya /*
743 1.1 haya * Do ifmedia setup.
744 1.1 haya */
745 1.1 haya sc->mii.mii_ifp = ifp;
746 1.8 thorpej sc->mii.mii_readreg = rtk_phy_readreg;
747 1.8 thorpej sc->mii.mii_writereg = rtk_phy_writereg;
748 1.8 thorpej sc->mii.mii_statchg = rtk_phy_statchg;
749 1.8 thorpej ifmedia_init(&sc->mii.mii_media, 0, rtk_ifmedia_upd, rtk_ifmedia_sts);
750 1.1 haya mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
751 1.1 haya MII_PHY_ANY, MII_OFFSET_ANY, 0);
752 1.1 haya
753 1.1 haya /* Choose a default media. */
754 1.1 haya if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
755 1.10 tsutsui ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
756 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
757 1.1 haya } else {
758 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
759 1.1 haya }
760 1.1 haya
761 1.1 haya /*
762 1.1 haya * Call MI attach routines.
763 1.1 haya */
764 1.1 haya if_attach(ifp);
765 1.1 haya ether_ifattach(ifp, eaddr);
766 1.1 haya
767 1.1 haya #if NBPFILTER > 0
768 1.1 haya bpfattach(&sc->ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
769 1.1 haya sizeof(struct ether_header));
770 1.1 haya #endif
771 1.10 tsutsui /*
772 1.10 tsutsui * Make sure the interface is shutdown during reboot.
773 1.10 tsutsui */
774 1.10 tsutsui sc->sc_sdhook = shutdownhook_establish(rtk_shutdown, sc);
775 1.10 tsutsui if (sc->sc_sdhook == NULL)
776 1.10 tsutsui printf("%s: WARNING: unbale to establish shutdown hook\n",
777 1.10 tsutsui sc->sc_dev.dv_xname);
778 1.10 tsutsui /*
779 1.10 tsutsui * Add a suspend hook to make sure we come back up after a
780 1.10 tsutsui * resume.
781 1.10 tsutsui */
782 1.10 tsutsui sc->sc_powerhook = powerhook_establish(rtk_power, sc);
783 1.10 tsutsui if (sc->sc_powerhook == NULL)
784 1.10 tsutsui printf("%s: WARNING: unable to establish power hook\n",
785 1.10 tsutsui sc->sc_dev.dv_xname);
786 1.1 haya
787 1.10 tsutsui return;
788 1.10 tsutsui fail_4:
789 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++)
790 1.10 tsutsui if (sc->snd_dmamap[i] != NULL)
791 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->snd_dmamap[i]);
792 1.10 tsutsui fail_3:
793 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
794 1.10 tsutsui fail_2:
795 1.10 tsutsui bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_cdata.rtk_rx_buf_ptr,
796 1.10 tsutsui RTK_RXBUFLEN + 32 - sizeof(u_int64_t));
797 1.10 tsutsui fail_1:
798 1.10 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
799 1.10 tsutsui fail_0:
800 1.1 haya return;
801 1.1 haya }
802 1.1 haya
803 1.1 haya /*
804 1.1 haya * Initialize the transmit descriptors.
805 1.1 haya */
806 1.8 thorpej STATIC int rtk_list_tx_init(sc)
807 1.10 tsutsui struct rtk_softc *sc;
808 1.1 haya {
809 1.8 thorpej struct rtk_chain_data *cd;
810 1.1 haya int i;
811 1.1 haya
812 1.8 thorpej cd = &sc->rtk_cdata;
813 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
814 1.8 thorpej cd->rtk_tx_chain[i] = NULL;
815 1.1 haya CSR_WRITE_4(sc,
816 1.10 tsutsui RTK_TXADDR0 + (i * sizeof(u_int32_t)), 0x0000000);
817 1.1 haya }
818 1.1 haya
819 1.8 thorpej sc->rtk_cdata.cur_tx = 0;
820 1.8 thorpej sc->rtk_cdata.last_tx = 0;
821 1.1 haya
822 1.1 haya return(0);
823 1.1 haya }
824 1.1 haya
825 1.1 haya /*
826 1.10 tsutsui * rtk_activate:
827 1.10 tsutsui * Handle device activation/deactivation requests.
828 1.10 tsutsui */
829 1.10 tsutsui int
830 1.10 tsutsui rtk_activate(self, act)
831 1.10 tsutsui struct device *self;
832 1.10 tsutsui enum devact act;
833 1.10 tsutsui {
834 1.10 tsutsui struct rtk_softc *sc = (void *) self;
835 1.10 tsutsui int s, error = 0;
836 1.10 tsutsui
837 1.10 tsutsui s = splnet();
838 1.10 tsutsui switch (act) {
839 1.10 tsutsui case DVACT_ACTIVATE:
840 1.10 tsutsui error = EOPNOTSUPP;
841 1.10 tsutsui break;
842 1.10 tsutsui case DVACT_DEACTIVATE:
843 1.10 tsutsui mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
844 1.10 tsutsui if_deactivate(&sc->ethercom.ec_if);
845 1.10 tsutsui break;
846 1.10 tsutsui }
847 1.10 tsutsui splx(s);
848 1.10 tsutsui
849 1.10 tsutsui return (error);
850 1.10 tsutsui }
851 1.10 tsutsui
852 1.10 tsutsui /*
853 1.10 tsutsui * rtk_detach:
854 1.10 tsutsui * Detach a rtk interface.
855 1.10 tsutsui */
856 1.10 tsutsui int
857 1.10 tsutsui rtk_detach(sc)
858 1.10 tsutsui struct rtk_softc *sc;
859 1.10 tsutsui {
860 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
861 1.10 tsutsui int i;
862 1.10 tsutsui
863 1.10 tsutsui /*
864 1.10 tsutsui * Succeed now if thereisn't any work to do.
865 1.10 tsutsui */
866 1.10 tsutsui if ((sc->sc_flags & RTK_ATTACHED) == 0)
867 1.10 tsutsui return (0);
868 1.10 tsutsui
869 1.10 tsutsui /* Unhook our tick handler. */
870 1.10 tsutsui callout_stop(&sc->rtk_tick_ch);
871 1.10 tsutsui
872 1.10 tsutsui /* Detach all PHYs. */
873 1.10 tsutsui mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
874 1.10 tsutsui
875 1.10 tsutsui /* Delete all remaining media. */
876 1.10 tsutsui ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
877 1.10 tsutsui
878 1.10 tsutsui #if NBPFILTER > 0
879 1.10 tsutsui bpfdetach(ifp);
880 1.10 tsutsui #endif
881 1.10 tsutsui ether_ifdetach(ifp);
882 1.10 tsutsui if_detach(ifp);
883 1.10 tsutsui
884 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++)
885 1.10 tsutsui if (sc->snd_dmamap[i] != NULL)
886 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->snd_dmamap[i]);
887 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
888 1.10 tsutsui bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_cdata.rtk_rx_buf_ptr,
889 1.10 tsutsui RTK_RXBUFLEN + 32 - sizeof(u_int64_t));
890 1.10 tsutsui
891 1.10 tsutsui shutdownhook_disestablish(sc->sc_sdhook);
892 1.10 tsutsui powerhook_disestablish(sc->sc_powerhook);
893 1.10 tsutsui
894 1.10 tsutsui return (0);
895 1.10 tsutsui }
896 1.10 tsutsui
897 1.10 tsutsui /*
898 1.10 tsutsui * rtk_enable:
899 1.10 tsutsui * Enable the RTL81X9 chip.
900 1.10 tsutsui */
901 1.10 tsutsui int
902 1.10 tsutsui rtk_enable(sc)
903 1.10 tsutsui struct rtk_softc *sc;
904 1.10 tsutsui {
905 1.10 tsutsui if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
906 1.10 tsutsui if ((*sc->sc_enable)(sc) != 0) {
907 1.10 tsutsui printf("%s: device enable failed\n",
908 1.10 tsutsui sc->sc_dev.dv_xname);
909 1.10 tsutsui return(EIO);
910 1.10 tsutsui }
911 1.10 tsutsui sc->sc_flags |= RTK_ENABLED;
912 1.10 tsutsui }
913 1.10 tsutsui return (0);
914 1.10 tsutsui }
915 1.10 tsutsui
916 1.10 tsutsui /*
917 1.10 tsutsui * rtk_disable:
918 1.10 tsutsui * Disable the RTL81X9 chip.
919 1.10 tsutsui */
920 1.10 tsutsui void
921 1.10 tsutsui rtk_disable(sc)
922 1.10 tsutsui struct rtk_softc *sc;
923 1.10 tsutsui {
924 1.10 tsutsui if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
925 1.10 tsutsui (*sc->sc_disable)(sc);
926 1.10 tsutsui sc->sc_flags &= ~RTK_ENABLED;
927 1.10 tsutsui }
928 1.10 tsutsui }
929 1.10 tsutsui
930 1.10 tsutsui /*
931 1.10 tsutsui * rtk_power:
932 1.10 tsutsui * Power management (suspend/resume) hook.
933 1.10 tsutsui */
934 1.10 tsutsui void
935 1.10 tsutsui rtk_power(why, arg)
936 1.10 tsutsui int why;
937 1.10 tsutsui void *arg;
938 1.10 tsutsui {
939 1.10 tsutsui struct rtk_softc *sc = (void *) arg;
940 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
941 1.10 tsutsui int s;
942 1.10 tsutsui
943 1.10 tsutsui s = splnet();
944 1.10 tsutsui if (why != PWR_RESUME) {
945 1.10 tsutsui rtk_stop(sc);
946 1.10 tsutsui if (sc->sc_power != NULL)
947 1.10 tsutsui (*sc->sc_power)(sc, why);
948 1.10 tsutsui } else if (ifp->if_flags & IFF_UP) {
949 1.10 tsutsui if (sc->sc_power != NULL)
950 1.10 tsutsui (*sc->sc_power)(sc, why);
951 1.10 tsutsui rtk_init(sc);
952 1.10 tsutsui }
953 1.10 tsutsui splx(s);
954 1.10 tsutsui
955 1.10 tsutsui }
956 1.10 tsutsui
957 1.10 tsutsui /*
958 1.1 haya * A frame has been uploaded: pass the resulting mbuf chain up to
959 1.1 haya * the higher level protocols.
960 1.1 haya *
961 1.1 haya * You know there's something wrong with a PCI bus-master chip design
962 1.1 haya * when you have to use m_devget().
963 1.1 haya *
964 1.1 haya * The receive operation is badly documented in the datasheet, so I'll
965 1.1 haya * attempt to document it here. The driver provides a buffer area and
966 1.1 haya * places its base address in the RX buffer start address register.
967 1.1 haya * The chip then begins copying frames into the RX buffer. Each frame
968 1.1 haya * is preceeded by a 32-bit RX status word which specifies the length
969 1.1 haya * of the frame and certain other status bits. Each frame (starting with
970 1.1 haya * the status word) is also 32-bit aligned. The frame length is in the
971 1.1 haya * first 16 bits of the status word; the lower 15 bits correspond with
972 1.1 haya * the 'rx status register' mentioned in the datasheet.
973 1.1 haya *
974 1.1 haya * Note: to make the Alpha happy, the frame payload needs to be aligned
975 1.1 haya * on a 32-bit boundary. To achieve this, we cheat a bit by copying from
976 1.1 haya * the ring buffer starting at an address two bytes before the actual
977 1.1 haya * data location. We can then shave off the first two bytes using m_adj().
978 1.1 haya * The reason we do this is because m_devget() doesn't let us specify an
979 1.1 haya * offset into the mbuf storage space, so we have to artificially create
980 1.1 haya * one. The ring is allocated in such a way that there are a few unused
981 1.1 haya * bytes of space preceecing it so that it will be safe for us to do the
982 1.1 haya * 2-byte backstep even if reading from the ring at offset 0.
983 1.1 haya */
984 1.8 thorpej STATIC void rtk_rxeof(sc)
985 1.10 tsutsui struct rtk_softc *sc;
986 1.1 haya {
987 1.1 haya struct mbuf *m;
988 1.1 haya struct ifnet *ifp;
989 1.1 haya int total_len = 0;
990 1.1 haya u_int32_t rxstat;
991 1.1 haya caddr_t rxbufpos;
992 1.1 haya int wrap = 0;
993 1.1 haya u_int16_t cur_rx;
994 1.1 haya u_int16_t limit;
995 1.1 haya u_int16_t rx_bytes = 0, max_bytes;
996 1.1 haya
997 1.1 haya ifp = &sc->ethercom.ec_if;
998 1.1 haya
999 1.10 tsutsui cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
1000 1.1 haya
1001 1.1 haya /* Do not try to read past this point. */
1002 1.10 tsutsui limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
1003 1.1 haya
1004 1.1 haya if (limit < cur_rx)
1005 1.10 tsutsui max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
1006 1.1 haya else
1007 1.1 haya max_bytes = limit - cur_rx;
1008 1.1 haya
1009 1.10 tsutsui while((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
1010 1.8 thorpej rxbufpos = sc->rtk_cdata.rtk_rx_buf + cur_rx;
1011 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1012 1.4 tsutsui sizeof(u_int32_t *), BUS_DMASYNC_POSTREAD);
1013 1.3 tsutsui rxstat = le32toh(*(u_int32_t *)rxbufpos);
1014 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1015 1.4 tsutsui sizeof(u_int32_t *), BUS_DMASYNC_PREREAD);
1016 1.1 haya
1017 1.1 haya /*
1018 1.1 haya * Here's a totally undocumented fact for you. When the
1019 1.1 haya * RealTek chip is in the process of copying a packet into
1020 1.1 haya * RAM for you, the length will be 0xfff0. If you spot a
1021 1.1 haya * packet header with this value, you need to stop. The
1022 1.1 haya * datasheet makes absolutely no mention of this and
1023 1.1 haya * RealTek should be shot for this.
1024 1.1 haya */
1025 1.10 tsutsui if ((u_int16_t)(rxstat >> 16) == RTK_RXSTAT_UNFINISHED)
1026 1.1 haya break;
1027 1.1 haya
1028 1.10 tsutsui if (!(rxstat & RTK_RXSTAT_RXOK)) {
1029 1.1 haya ifp->if_ierrors++;
1030 1.1 haya
1031 1.1 haya /*
1032 1.1 haya * submitted by:[netbsd-pcmcia:00484]
1033 1.1 haya * Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
1034 1.1 haya * obtain from:
1035 1.1 haya * FreeBSD if_rl.c rev 1.24->1.25
1036 1.1 haya *
1037 1.1 haya */
1038 1.1 haya #if 0
1039 1.10 tsutsui if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
1040 1.10 tsutsui RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
1041 1.10 tsutsui RTK_RXSTAT_ALIGNERR)) {
1042 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
1043 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB|
1044 1.10 tsutsui RTK_CMD_RX_ENB);
1045 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1046 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR,
1047 1.1 haya sc->recv_dmamap->dm_segs[0].ds_addr);
1048 1.10 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, cur_rx - 16);
1049 1.1 haya cur_rx = 0;
1050 1.1 haya }
1051 1.1 haya break;
1052 1.1 haya #else
1053 1.8 thorpej rtk_init(sc);
1054 1.1 haya return;
1055 1.1 haya #endif
1056 1.1 haya }
1057 1.1 haya
1058 1.1 haya /* No errors; receive the packet. */
1059 1.1 haya total_len = rxstat >> 16;
1060 1.1 haya rx_bytes += total_len + 4;
1061 1.1 haya
1062 1.1 haya /*
1063 1.1 haya * XXX The RealTek chip includes the CRC with every
1064 1.1 haya * received frame, and there's no way to turn this
1065 1.1 haya * behavior off (at least, I can't find anything in
1066 1.1 haya * the manual that explains how to do it) so we have
1067 1.1 haya * to trim off the CRC manually.
1068 1.1 haya */
1069 1.1 haya total_len -= ETHER_CRC_LEN;
1070 1.1 haya
1071 1.1 haya /*
1072 1.1 haya * Avoid trying to read more bytes than we know
1073 1.1 haya * the chip has prepared for us.
1074 1.1 haya */
1075 1.1 haya if (rx_bytes > max_bytes)
1076 1.1 haya break;
1077 1.1 haya
1078 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1079 1.6 tsutsui cur_rx + sizeof(u_int32_t), total_len,
1080 1.6 tsutsui BUS_DMASYNC_POSTREAD);
1081 1.4 tsutsui
1082 1.8 thorpej rxbufpos = sc->rtk_cdata.rtk_rx_buf +
1083 1.10 tsutsui ((cur_rx + sizeof(u_int32_t)) % RTK_RXBUFLEN);
1084 1.1 haya
1085 1.10 tsutsui if (rxbufpos == (sc->rtk_cdata.rtk_rx_buf + RTK_RXBUFLEN))
1086 1.8 thorpej rxbufpos = sc->rtk_cdata.rtk_rx_buf;
1087 1.1 haya
1088 1.10 tsutsui wrap = (sc->rtk_cdata.rtk_rx_buf + RTK_RXBUFLEN) - rxbufpos;
1089 1.1 haya
1090 1.1 haya if (total_len > wrap) {
1091 1.10 tsutsui m = m_devget(rxbufpos - RTK_ETHER_ALIGN,
1092 1.10 tsutsui wrap + RTK_ETHER_ALIGN, 0, ifp, NULL);
1093 1.1 haya if (m == NULL) {
1094 1.1 haya ifp->if_ierrors++;
1095 1.1 haya printf("%s: out of mbufs, tried to "
1096 1.6 tsutsui "copy %d bytes\n", sc->sc_dev.dv_xname,
1097 1.6 tsutsui wrap);
1098 1.10 tsutsui } else {
1099 1.10 tsutsui m_adj(m, RTK_ETHER_ALIGN);
1100 1.1 haya m_copyback(m, wrap, total_len - wrap,
1101 1.8 thorpej sc->rtk_cdata.rtk_rx_buf);
1102 1.1 haya }
1103 1.1 haya cur_rx = (total_len - wrap + ETHER_CRC_LEN);
1104 1.1 haya } else {
1105 1.10 tsutsui m = m_devget(rxbufpos - RTK_ETHER_ALIGN,
1106 1.10 tsutsui total_len + RTK_ETHER_ALIGN, 0, ifp, NULL);
1107 1.1 haya if (m == NULL) {
1108 1.1 haya ifp->if_ierrors++;
1109 1.1 haya printf("%s: out of mbufs, tried to "
1110 1.6 tsutsui "copy %d bytes\n", sc->sc_dev.dv_xname,
1111 1.6 tsutsui total_len);
1112 1.1 haya } else
1113 1.10 tsutsui m_adj(m, RTK_ETHER_ALIGN);
1114 1.1 haya cur_rx += total_len + 4 + ETHER_CRC_LEN;
1115 1.1 haya }
1116 1.1 haya
1117 1.1 haya /*
1118 1.1 haya * Round up to 32-bit boundary.
1119 1.1 haya */
1120 1.1 haya cur_rx = (cur_rx + 3) & ~3;
1121 1.10 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, cur_rx - 16);
1122 1.1 haya
1123 1.1 haya if (m == NULL)
1124 1.1 haya continue;
1125 1.1 haya
1126 1.1 haya ifp->if_ipackets++;
1127 1.1 haya
1128 1.1 haya #if NBPFILTER > 0
1129 1.1 haya /*
1130 1.1 haya * Handle BPF listeners. Let the BPF user see the packet, but
1131 1.1 haya * don't pass it up to the ether_input() layer unless it's
1132 1.1 haya * a broadcast packet, multicast packet, matches our ethernet
1133 1.1 haya * address or the interface is in promiscuous mode.
1134 1.1 haya */
1135 1.14 thorpej if (ifp->if_bpf)
1136 1.1 haya bpf_mtap(ifp->if_bpf, m);
1137 1.1 haya #endif
1138 1.1 haya /* pass it on. */
1139 1.1 haya (*ifp->if_input)(ifp, m);
1140 1.4 tsutsui
1141 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1142 1.4 tsutsui cur_rx + sizeof(u_int32_t),
1143 1.4 tsutsui total_len, BUS_DMASYNC_PREREAD);
1144 1.1 haya }
1145 1.1 haya
1146 1.1 haya return;
1147 1.1 haya }
1148 1.1 haya
1149 1.1 haya /*
1150 1.1 haya * A frame was downloaded to the chip. It's safe for us to clean up
1151 1.1 haya * the list buffers.
1152 1.1 haya */
1153 1.8 thorpej STATIC void rtk_txeof(sc)
1154 1.10 tsutsui struct rtk_softc *sc;
1155 1.1 haya {
1156 1.1 haya struct ifnet *ifp;
1157 1.1 haya u_int32_t txstat;
1158 1.1 haya
1159 1.1 haya ifp = &sc->ethercom.ec_if;
1160 1.1 haya
1161 1.1 haya /* Clear the timeout timer. */
1162 1.1 haya ifp->if_timer = 0;
1163 1.1 haya
1164 1.1 haya /*
1165 1.1 haya * Go through our tx list and free mbufs for those
1166 1.1 haya * frames that have been uploaded.
1167 1.1 haya */
1168 1.1 haya do {
1169 1.10 tsutsui txstat = CSR_READ_4(sc, RTK_LAST_TXSTAT(sc));
1170 1.10 tsutsui if (!(txstat & (RTK_TXSTAT_TX_OK|
1171 1.10 tsutsui RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)))
1172 1.1 haya break;
1173 1.1 haya
1174 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1175 1.8 thorpej sc->snd_dmamap[sc->rtk_cdata.last_tx], 0,
1176 1.8 thorpej sc->snd_dmamap[sc->rtk_cdata.last_tx]->dm_mapsize,
1177 1.4 tsutsui BUS_DMASYNC_POSTWRITE);
1178 1.4 tsutsui bus_dmamap_unload(sc->sc_dmat,
1179 1.8 thorpej sc->snd_dmamap[sc->rtk_cdata.last_tx]);
1180 1.10 tsutsui m_freem(RTK_LAST_TXMBUF(sc));
1181 1.10 tsutsui RTK_LAST_TXMBUF(sc) = NULL;
1182 1.4 tsutsui
1183 1.10 tsutsui ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
1184 1.1 haya
1185 1.10 tsutsui if (txstat & RTK_TXSTAT_TX_OK)
1186 1.1 haya ifp->if_opackets++;
1187 1.1 haya else {
1188 1.1 haya ifp->if_oerrors++;
1189 1.10 tsutsui if ((txstat & RTK_TXSTAT_TXABRT) ||
1190 1.10 tsutsui (txstat & RTK_TXSTAT_OUTOFWIN))
1191 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1192 1.1 haya }
1193 1.10 tsutsui RTK_INC(sc->rtk_cdata.last_tx);
1194 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1195 1.8 thorpej } while (sc->rtk_cdata.last_tx != sc->rtk_cdata.cur_tx);
1196 1.1 haya
1197 1.1 haya return;
1198 1.1 haya }
1199 1.1 haya
1200 1.8 thorpej int rtk_intr(arg)
1201 1.1 haya void *arg;
1202 1.1 haya {
1203 1.10 tsutsui struct rtk_softc *sc;
1204 1.1 haya struct ifnet *ifp;
1205 1.1 haya u_int16_t status;
1206 1.1 haya int handled = 0;
1207 1.1 haya
1208 1.1 haya sc = arg;
1209 1.1 haya ifp = &sc->ethercom.ec_if;
1210 1.1 haya
1211 1.1 haya /* Disable interrupts. */
1212 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1213 1.1 haya
1214 1.1 haya for (;;) {
1215 1.1 haya
1216 1.10 tsutsui status = CSR_READ_2(sc, RTK_ISR);
1217 1.1 haya if (status)
1218 1.10 tsutsui CSR_WRITE_2(sc, RTK_ISR, status);
1219 1.1 haya
1220 1.1 haya handled = 1;
1221 1.1 haya
1222 1.10 tsutsui if ((status & RTK_INTRS) == 0)
1223 1.1 haya break;
1224 1.1 haya
1225 1.10 tsutsui if (status & RTK_ISR_RX_OK)
1226 1.8 thorpej rtk_rxeof(sc);
1227 1.1 haya
1228 1.10 tsutsui if (status & RTK_ISR_RX_ERR)
1229 1.8 thorpej rtk_rxeof(sc);
1230 1.1 haya
1231 1.10 tsutsui if ((status & RTK_ISR_TX_OK) || (status & RTK_ISR_TX_ERR))
1232 1.8 thorpej rtk_txeof(sc);
1233 1.1 haya
1234 1.10 tsutsui if (status & RTK_ISR_SYSTEM_ERR) {
1235 1.8 thorpej rtk_reset(sc);
1236 1.8 thorpej rtk_init(sc);
1237 1.1 haya }
1238 1.1 haya
1239 1.1 haya }
1240 1.1 haya
1241 1.1 haya /* Re-enable interrupts. */
1242 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1243 1.1 haya
1244 1.1 haya if (ifp->if_snd.ifq_head != NULL) {
1245 1.8 thorpej rtk_start(ifp);
1246 1.1 haya }
1247 1.1 haya
1248 1.1 haya return (handled);
1249 1.1 haya }
1250 1.1 haya
1251 1.1 haya /*
1252 1.1 haya * Main transmit routine.
1253 1.1 haya */
1254 1.1 haya
1255 1.8 thorpej STATIC void rtk_start(ifp)
1256 1.1 haya struct ifnet *ifp;
1257 1.1 haya {
1258 1.10 tsutsui struct rtk_softc *sc;
1259 1.4 tsutsui struct mbuf *m_head = NULL, *m_new;
1260 1.4 tsutsui int error, idx, len;
1261 1.1 haya
1262 1.1 haya sc = ifp->if_softc;
1263 1.1 haya
1264 1.10 tsutsui while(RTK_CUR_TXMBUF(sc) == NULL) {
1265 1.1 haya IF_DEQUEUE(&ifp->if_snd, m_head);
1266 1.1 haya if (m_head == NULL)
1267 1.1 haya break;
1268 1.1 haya
1269 1.8 thorpej idx = sc->rtk_cdata.cur_tx;
1270 1.4 tsutsui
1271 1.4 tsutsui /*
1272 1.4 tsutsui * Load the DMA map. If this fails, the packet didn't
1273 1.4 tsutsui * fit in one DMA segment, and we need to copy. Note,
1274 1.4 tsutsui * the packet must also be aligned.
1275 1.4 tsutsui */
1276 1.4 tsutsui if ((mtod(m_head, bus_addr_t) & 3) != 0 ||
1277 1.4 tsutsui bus_dmamap_load_mbuf(sc->sc_dmat, sc->snd_dmamap[idx],
1278 1.4 tsutsui m_head, BUS_DMA_NOWAIT) != 0) {
1279 1.4 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1280 1.4 tsutsui if (m_new == NULL) {
1281 1.4 tsutsui printf("%s: unable to allocate Tx mbuf\n",
1282 1.4 tsutsui sc->sc_dev.dv_xname);
1283 1.4 tsutsui IF_PREPEND(&ifp->if_snd, m_new);
1284 1.4 tsutsui break;
1285 1.4 tsutsui }
1286 1.4 tsutsui if (m_head->m_pkthdr.len > MHLEN) {
1287 1.4 tsutsui MCLGET(m_new, M_DONTWAIT);
1288 1.4 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1289 1.4 tsutsui printf("%s: unable to allocate Tx "
1290 1.4 tsutsui "cluster\n", sc->sc_dev.dv_xname);
1291 1.4 tsutsui m_freem(m_new);
1292 1.4 tsutsui IF_PREPEND(&ifp->if_snd, m_head);
1293 1.4 tsutsui break;
1294 1.4 tsutsui }
1295 1.4 tsutsui }
1296 1.4 tsutsui m_copydata(m_head, 0, m_head->m_pkthdr.len,
1297 1.4 tsutsui mtod(m_new, caddr_t));
1298 1.4 tsutsui m_new->m_pkthdr.len = m_new->m_len =
1299 1.4 tsutsui m_head->m_pkthdr.len;
1300 1.4 tsutsui m_freem(m_head);
1301 1.4 tsutsui m_head = m_new;
1302 1.4 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat,
1303 1.4 tsutsui sc->snd_dmamap[idx], m_head, BUS_DMA_NOWAIT);
1304 1.4 tsutsui if (error) {
1305 1.4 tsutsui printf("%s: unable to load Tx buffer, "
1306 1.4 tsutsui "error = %d\n", sc->sc_dev.dv_xname, error);
1307 1.4 tsutsui IF_PREPEND(&ifp->if_snd, m_head);
1308 1.4 tsutsui break;
1309 1.4 tsutsui }
1310 1.4 tsutsui }
1311 1.4 tsutsui
1312 1.10 tsutsui RTK_CUR_TXMBUF(sc) = m_head;
1313 1.1 haya
1314 1.1 haya #if NBPFILTER > 0
1315 1.1 haya /*
1316 1.1 haya * If there's a BPF listener, bounce a copy of this frame
1317 1.1 haya * to him.
1318 1.1 haya */
1319 1.1 haya if (ifp->if_bpf)
1320 1.10 tsutsui bpf_mtap(ifp->if_bpf, RTK_CUR_TXMBUF(sc));
1321 1.1 haya #endif
1322 1.1 haya /*
1323 1.1 haya * Transmit the frame.
1324 1.1 haya */
1325 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1326 1.4 tsutsui sc->snd_dmamap[idx], 0, sc->snd_dmamap[idx]->dm_mapsize,
1327 1.4 tsutsui BUS_DMASYNC_PREWRITE);
1328 1.4 tsutsui
1329 1.4 tsutsui len = sc->snd_dmamap[idx]->dm_segs[0].ds_len;
1330 1.4 tsutsui if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
1331 1.4 tsutsui len = (ETHER_MIN_LEN - ETHER_CRC_LEN);
1332 1.4 tsutsui
1333 1.10 tsutsui CSR_WRITE_4(sc, RTK_CUR_TXADDR(sc),
1334 1.4 tsutsui sc->snd_dmamap[idx]->dm_segs[0].ds_addr);
1335 1.10 tsutsui CSR_WRITE_4(sc, RTK_CUR_TXSTAT(sc), RTK_TX_EARLYTHRESH | len);
1336 1.1 haya
1337 1.10 tsutsui RTK_INC(sc->rtk_cdata.cur_tx);
1338 1.1 haya }
1339 1.1 haya
1340 1.1 haya /*
1341 1.1 haya * We broke out of the loop because all our TX slots are
1342 1.1 haya * full. Mark the NIC as busy until it drains some of the
1343 1.1 haya * packets from the queue.
1344 1.1 haya */
1345 1.10 tsutsui if (RTK_CUR_TXMBUF(sc) != NULL)
1346 1.1 haya ifp->if_flags |= IFF_OACTIVE;
1347 1.1 haya
1348 1.1 haya /*
1349 1.1 haya * Set a timeout in case the chip goes out to lunch.
1350 1.1 haya */
1351 1.1 haya ifp->if_timer = 5;
1352 1.1 haya
1353 1.1 haya return;
1354 1.1 haya }
1355 1.1 haya
1356 1.8 thorpej STATIC void rtk_init(xsc)
1357 1.1 haya void *xsc;
1358 1.1 haya {
1359 1.10 tsutsui struct rtk_softc *sc = xsc;
1360 1.1 haya struct ifnet *ifp = &sc->ethercom.ec_if;
1361 1.1 haya int s, i;
1362 1.4 tsutsui u_int32_t rxcfg;
1363 1.1 haya
1364 1.9 thorpej s = splnet();
1365 1.1 haya
1366 1.1 haya /*
1367 1.1 haya * Cancel pending I/O and free all RX/TX buffers.
1368 1.1 haya */
1369 1.8 thorpej rtk_stop(sc);
1370 1.1 haya
1371 1.1 haya /* Init our MAC address */
1372 1.1 haya for (i = 0; i < ETHER_ADDR_LEN; i++) {
1373 1.10 tsutsui CSR_WRITE_1(sc, RTK_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
1374 1.1 haya }
1375 1.1 haya
1376 1.1 haya /* Init the RX buffer pointer register. */
1377 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
1378 1.4 tsutsui sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1379 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
1380 1.1 haya
1381 1.1 haya /* Init TX descriptors. */
1382 1.8 thorpej rtk_list_tx_init(sc);
1383 1.1 haya
1384 1.1 haya /*
1385 1.1 haya * Enable transmit and receive.
1386 1.1 haya */
1387 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1388 1.1 haya
1389 1.1 haya /*
1390 1.1 haya * Set the initial TX and RX configuration.
1391 1.1 haya */
1392 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1393 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1394 1.1 haya
1395 1.1 haya /* Set the individual bit to receive frames for this host only. */
1396 1.10 tsutsui rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1397 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_INDIV;
1398 1.1 haya
1399 1.1 haya /* If we want promiscuous mode, set the allframes bit. */
1400 1.1 haya if (ifp->if_flags & IFF_PROMISC) {
1401 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1402 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1403 1.1 haya } else {
1404 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1405 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1406 1.1 haya }
1407 1.1 haya
1408 1.1 haya /*
1409 1.1 haya * Set capture broadcast bit to capture broadcast frames.
1410 1.1 haya */
1411 1.1 haya if (ifp->if_flags & IFF_BROADCAST) {
1412 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_BROAD;
1413 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1414 1.1 haya } else {
1415 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_BROAD;
1416 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1417 1.1 haya }
1418 1.1 haya
1419 1.1 haya /*
1420 1.1 haya * Program the multicast filter, if necessary.
1421 1.1 haya */
1422 1.8 thorpej rtk_setmulti(sc);
1423 1.1 haya
1424 1.1 haya /*
1425 1.1 haya * Enable interrupts.
1426 1.1 haya */
1427 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1428 1.1 haya
1429 1.1 haya /* Start RX/TX process. */
1430 1.10 tsutsui CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1431 1.1 haya
1432 1.1 haya /* Enable receiver and transmitter. */
1433 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1434 1.1 haya
1435 1.10 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
1436 1.1 haya
1437 1.1 haya /*
1438 1.1 haya * Set current media.
1439 1.1 haya */
1440 1.1 haya mii_mediachg(&sc->mii);
1441 1.1 haya
1442 1.1 haya ifp->if_flags |= IFF_RUNNING;
1443 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1444 1.1 haya
1445 1.1 haya (void)splx(s);
1446 1.1 haya
1447 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1448 1.1 haya }
1449 1.1 haya
1450 1.1 haya /*
1451 1.1 haya * Set media options.
1452 1.1 haya */
1453 1.8 thorpej STATIC int rtk_ifmedia_upd(ifp)
1454 1.1 haya struct ifnet *ifp;
1455 1.1 haya {
1456 1.10 tsutsui struct rtk_softc *sc;
1457 1.1 haya
1458 1.1 haya sc = ifp->if_softc;
1459 1.1 haya
1460 1.1 haya return (mii_mediachg(&sc->mii));
1461 1.1 haya }
1462 1.1 haya
1463 1.1 haya /*
1464 1.1 haya * Report current media status.
1465 1.1 haya */
1466 1.8 thorpej STATIC void rtk_ifmedia_sts(ifp, ifmr)
1467 1.1 haya struct ifnet *ifp;
1468 1.1 haya struct ifmediareq *ifmr;
1469 1.1 haya {
1470 1.10 tsutsui struct rtk_softc *sc;
1471 1.1 haya
1472 1.1 haya sc = ifp->if_softc;
1473 1.1 haya
1474 1.1 haya mii_pollstat(&sc->mii);
1475 1.1 haya ifmr->ifm_status = sc->mii.mii_media_status;
1476 1.1 haya ifmr->ifm_active = sc->mii.mii_media_active;
1477 1.1 haya }
1478 1.1 haya
1479 1.1 haya STATIC int
1480 1.8 thorpej rtk_ether_ioctl(ifp, cmd, data)
1481 1.1 haya struct ifnet *ifp;
1482 1.1 haya u_long cmd;
1483 1.1 haya caddr_t data;
1484 1.1 haya {
1485 1.1 haya struct ifaddr *ifa = (struct ifaddr *) data;
1486 1.8 thorpej struct rtk_softc *sc = ifp->if_softc;
1487 1.10 tsutsui int error = 0;
1488 1.1 haya
1489 1.1 haya switch (cmd) {
1490 1.1 haya case SIOCSIFADDR:
1491 1.10 tsutsui if ((error = rtk_enable(sc)) != 0)
1492 1.10 tsutsui break;
1493 1.1 haya ifp->if_flags |= IFF_UP;
1494 1.1 haya
1495 1.1 haya switch (ifa->ifa_addr->sa_family) {
1496 1.1 haya #ifdef INET
1497 1.1 haya case AF_INET:
1498 1.8 thorpej rtk_init(sc);
1499 1.1 haya arp_ifinit(ifp, ifa);
1500 1.1 haya break;
1501 1.1 haya #endif
1502 1.1 haya #ifdef NS
1503 1.1 haya case AF_NS:
1504 1.1 haya {
1505 1.2 tsutsui struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1506 1.1 haya
1507 1.1 haya if (ns_nullhost(*ina))
1508 1.1 haya ina->x_host = *(union ns_host *)
1509 1.1 haya LLADDR(ifp->if_sadl);
1510 1.1 haya else
1511 1.1 haya bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1512 1.1 haya ifp->if_addrlen);
1513 1.1 haya /* Set new address. */
1514 1.8 thorpej rtk_init(sc);
1515 1.1 haya break;
1516 1.1 haya }
1517 1.1 haya #endif
1518 1.1 haya default:
1519 1.8 thorpej rtk_init(sc);
1520 1.1 haya break;
1521 1.1 haya }
1522 1.1 haya break;
1523 1.1 haya
1524 1.1 haya default:
1525 1.1 haya return (EINVAL);
1526 1.1 haya }
1527 1.1 haya
1528 1.10 tsutsui return (error);
1529 1.1 haya }
1530 1.1 haya
1531 1.8 thorpej STATIC int rtk_ioctl(ifp, command, data)
1532 1.1 haya struct ifnet *ifp;
1533 1.1 haya u_long command;
1534 1.1 haya caddr_t data;
1535 1.1 haya {
1536 1.10 tsutsui struct rtk_softc *sc = ifp->if_softc;
1537 1.1 haya struct ifreq *ifr = (struct ifreq *) data;
1538 1.1 haya int s, error = 0;
1539 1.1 haya
1540 1.9 thorpej s = splnet();
1541 1.1 haya
1542 1.12 drochner switch (command) {
1543 1.1 haya case SIOCSIFADDR:
1544 1.1 haya case SIOCGIFADDR:
1545 1.1 haya case SIOCSIFMTU:
1546 1.8 thorpej error = rtk_ether_ioctl(ifp, command, data);
1547 1.1 haya break;
1548 1.1 haya case SIOCSIFFLAGS:
1549 1.1 haya if (ifp->if_flags & IFF_UP) {
1550 1.10 tsutsui if ((error = rtk_enable(sc)) != 0)
1551 1.10 tsutsui break;
1552 1.8 thorpej rtk_init(sc);
1553 1.1 haya } else {
1554 1.10 tsutsui if (ifp->if_flags & IFF_RUNNING) {
1555 1.8 thorpej rtk_stop(sc);
1556 1.10 tsutsui rtk_disable(sc);
1557 1.10 tsutsui }
1558 1.1 haya }
1559 1.1 haya error = 0;
1560 1.1 haya break;
1561 1.1 haya case SIOCADDMULTI:
1562 1.1 haya case SIOCDELMULTI:
1563 1.12 drochner error = (command == SIOCADDMULTI) ?
1564 1.12 drochner ether_addmulti(ifr, &sc->ethercom) :
1565 1.12 drochner ether_delmulti(ifr, &sc->ethercom);
1566 1.12 drochner
1567 1.12 drochner if (error == ENETRESET) {
1568 1.12 drochner /*
1569 1.12 drochner * Multicast list has changed; set the hardware filter
1570 1.12 drochner * accordingly.
1571 1.12 drochner */
1572 1.12 drochner rtk_setmulti(sc);
1573 1.12 drochner error = 0;
1574 1.12 drochner }
1575 1.1 haya break;
1576 1.1 haya case SIOCGIFMEDIA:
1577 1.1 haya case SIOCSIFMEDIA:
1578 1.1 haya error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
1579 1.1 haya break;
1580 1.1 haya default:
1581 1.1 haya error = EINVAL;
1582 1.1 haya break;
1583 1.1 haya }
1584 1.1 haya
1585 1.12 drochner splx(s);
1586 1.1 haya
1587 1.1 haya return(error);
1588 1.1 haya }
1589 1.1 haya
1590 1.8 thorpej STATIC void rtk_watchdog(ifp)
1591 1.1 haya struct ifnet *ifp;
1592 1.1 haya {
1593 1.10 tsutsui struct rtk_softc *sc;
1594 1.1 haya
1595 1.1 haya sc = ifp->if_softc;
1596 1.1 haya
1597 1.1 haya printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
1598 1.1 haya ifp->if_oerrors++;
1599 1.8 thorpej rtk_txeof(sc);
1600 1.8 thorpej rtk_rxeof(sc);
1601 1.8 thorpej rtk_init(sc);
1602 1.1 haya
1603 1.1 haya return;
1604 1.1 haya }
1605 1.1 haya
1606 1.1 haya /*
1607 1.1 haya * Stop the adapter and free any mbufs allocated to the
1608 1.1 haya * RX and TX lists.
1609 1.1 haya */
1610 1.8 thorpej STATIC void rtk_stop(sc)
1611 1.10 tsutsui struct rtk_softc *sc;
1612 1.1 haya {
1613 1.2 tsutsui int i;
1614 1.1 haya struct ifnet *ifp;
1615 1.1 haya
1616 1.1 haya ifp = &sc->ethercom.ec_if;
1617 1.1 haya ifp->if_timer = 0;
1618 1.1 haya
1619 1.8 thorpej callout_stop(&sc->rtk_tick_ch);
1620 1.1 haya
1621 1.1 haya mii_down(&sc->mii);
1622 1.1 haya
1623 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1624 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1625 1.1 haya
1626 1.1 haya /*
1627 1.1 haya * Free the TX list buffers.
1628 1.1 haya */
1629 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
1630 1.8 thorpej if (sc->rtk_cdata.rtk_tx_chain[i] != NULL) {
1631 1.11 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->snd_dmamap[i]);
1632 1.8 thorpej m_freem(sc->rtk_cdata.rtk_tx_chain[i]);
1633 1.8 thorpej sc->rtk_cdata.rtk_tx_chain[i] = NULL;
1634 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXADDR0 + i, 0x0000000);
1635 1.1 haya }
1636 1.1 haya }
1637 1.1 haya
1638 1.1 haya ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1639 1.1 haya
1640 1.1 haya return;
1641 1.1 haya }
1642 1.1 haya
1643 1.1 haya /*
1644 1.1 haya * Stop all chip I/O so that the kernel's probe routines don't
1645 1.1 haya * get confused by errant DMAs when rebooting.
1646 1.1 haya */
1647 1.8 thorpej STATIC void rtk_shutdown(vsc)
1648 1.1 haya void *vsc;
1649 1.1 haya {
1650 1.10 tsutsui struct rtk_softc *sc = (struct rtk_softc *)vsc;
1651 1.1 haya
1652 1.8 thorpej rtk_stop(sc);
1653 1.1 haya
1654 1.1 haya return;
1655 1.1 haya }
1656 1.1 haya
1657 1.1 haya STATIC void
1658 1.8 thorpej rtk_tick(arg)
1659 1.1 haya void *arg;
1660 1.1 haya {
1661 1.8 thorpej struct rtk_softc *sc = arg;
1662 1.1 haya int s = splnet();
1663 1.1 haya
1664 1.1 haya mii_tick(&sc->mii);
1665 1.1 haya splx(s);
1666 1.1 haya
1667 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1668 1.1 haya }
1669