Home | History | Annotate | Line # | Download | only in ic
rtl81x9.c revision 1.29
      1  1.29   thorpej /*	$NetBSD: rtl81x9.c,v 1.29 2001/02/01 04:45:17 thorpej Exp $	*/
      2   1.1      haya 
      3   1.1      haya /*
      4   1.1      haya  * Copyright (c) 1997, 1998
      5   1.1      haya  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6   1.1      haya  *
      7   1.1      haya  * Redistribution and use in source and binary forms, with or without
      8   1.1      haya  * modification, are permitted provided that the following conditions
      9   1.1      haya  * are met:
     10   1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11   1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12   1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      haya  *    documentation and/or other materials provided with the distribution.
     15   1.1      haya  * 3. All advertising materials mentioning features or use of this software
     16   1.1      haya  *    must display the following acknowledgement:
     17   1.1      haya  *	This product includes software developed by Bill Paul.
     18   1.1      haya  * 4. Neither the name of the author nor the names of any co-contributors
     19   1.1      haya  *    may be used to endorse or promote products derived from this software
     20   1.1      haya  *    without specific prior written permission.
     21   1.1      haya  *
     22   1.1      haya  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23   1.1      haya  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24   1.1      haya  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25   1.1      haya  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26   1.1      haya  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27   1.1      haya  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28   1.1      haya  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29   1.1      haya  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30   1.1      haya  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31   1.1      haya  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32   1.1      haya  * THE POSSIBILITY OF SUCH DAMAGE.
     33   1.1      haya  *
     34   1.1      haya  *	FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
     35   1.1      haya  */
     36   1.1      haya 
     37   1.1      haya /*
     38   1.1      haya  * RealTek 8129/8139 PCI NIC driver
     39   1.1      haya  *
     40   1.1      haya  * Supports several extremely cheap PCI 10/100 adapters based on
     41   1.1      haya  * the RealTek chipset. Datasheets can be obtained from
     42   1.1      haya  * www.realtek.com.tw.
     43   1.1      haya  *
     44   1.1      haya  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     45   1.1      haya  * Electrical Engineering Department
     46   1.1      haya  * Columbia University, New York City
     47   1.1      haya  */
     48   1.1      haya 
     49   1.1      haya /*
     50   1.1      haya  * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
     51   1.1      haya  * probably the worst PCI ethernet controller ever made, with the possible
     52   1.1      haya  * exception of the FEAST chip made by SMC. The 8139 supports bus-master
     53   1.1      haya  * DMA, but it has a terrible interface that nullifies any performance
     54   1.1      haya  * gains that bus-master DMA usually offers.
     55   1.1      haya  *
     56   1.1      haya  * For transmission, the chip offers a series of four TX descriptor
     57   1.1      haya  * registers. Each transmit frame must be in a contiguous buffer, aligned
     58   1.1      haya  * on a longword (32-bit) boundary. This means we almost always have to
     59   1.1      haya  * do mbuf copies in order to transmit a frame, except in the unlikely
     60   1.1      haya  * case where a) the packet fits into a single mbuf, and b) the packet
     61   1.1      haya  * is 32-bit aligned within the mbuf's data area. The presence of only
     62   1.1      haya  * four descriptor registers means that we can never have more than four
     63   1.1      haya  * packets queued for transmission at any one time.
     64   1.1      haya  *
     65   1.1      haya  * Reception is not much better. The driver has to allocate a single large
     66   1.1      haya  * buffer area (up to 64K in size) into which the chip will DMA received
     67   1.1      haya  * frames. Because we don't know where within this region received packets
     68   1.1      haya  * will begin or end, we have no choice but to copy data from the buffer
     69   1.1      haya  * area into mbufs in order to pass the packets up to the higher protocol
     70   1.1      haya  * levels.
     71   1.1      haya  *
     72   1.1      haya  * It's impossible given this rotten design to really achieve decent
     73   1.1      haya  * performance at 100Mbps, unless you happen to have a 400Mhz PII or
     74   1.1      haya  * some equally overmuscled CPU to drive it.
     75   1.1      haya  *
     76   1.1      haya  * On the bright side, the 8139 does have a built-in PHY, although
     77   1.1      haya  * rather than using an MDIO serial interface like most other NICs, the
     78   1.1      haya  * PHY registers are directly accessible through the 8139's register
     79   1.1      haya  * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
     80   1.1      haya  * filter.
     81   1.1      haya  *
     82   1.1      haya  * The 8129 chip is an older version of the 8139 that uses an external PHY
     83   1.1      haya  * chip. The 8129 has a serial MDIO interface for accessing the MII where
     84   1.1      haya  * the 8139 lets you directly access the on-board PHY registers. We need
     85   1.1      haya  * to select which interface to use depending on the chip type.
     86   1.1      haya  */
     87   1.1      haya 
     88   1.1      haya #include "opt_inet.h"
     89   1.1      haya #include "opt_ns.h"
     90   1.1      haya #include "bpfilter.h"
     91   1.1      haya #include "rnd.h"
     92   1.1      haya 
     93   1.1      haya #include <sys/param.h>
     94   1.1      haya #include <sys/systm.h>
     95   1.1      haya #include <sys/callout.h>
     96   1.1      haya #include <sys/device.h>
     97   1.1      haya #include <sys/sockio.h>
     98   1.1      haya #include <sys/mbuf.h>
     99   1.1      haya #include <sys/malloc.h>
    100   1.1      haya #include <sys/kernel.h>
    101   1.1      haya #include <sys/socket.h>
    102   1.1      haya 
    103  1.17   thorpej #include <uvm/uvm_extern.h>
    104  1.17   thorpej 
    105   1.1      haya #include <net/if.h>
    106   1.1      haya #include <net/if_arp.h>
    107   1.1      haya #include <net/if_ether.h>
    108   1.1      haya #include <net/if_dl.h>
    109   1.1      haya #include <net/if_media.h>
    110   1.1      haya #ifdef INET
    111   1.1      haya #include <netinet/in.h>
    112   1.1      haya #include <netinet/if_inarp.h>
    113   1.1      haya #endif
    114   1.1      haya #ifdef NS
    115   1.1      haya #include <netns/ns.h>
    116   1.1      haya #include <netns/ns_if.h>
    117   1.1      haya #endif
    118   1.1      haya 
    119   1.1      haya #if NBPFILTER > 0
    120   1.1      haya #include <net/bpf.h>
    121   1.1      haya #endif
    122   1.1      haya #if NRND > 0
    123   1.1      haya #include <sys/rnd.h>
    124   1.1      haya #endif
    125   1.1      haya 
    126   1.1      haya #include <machine/bus.h>
    127   1.3   tsutsui #include <machine/endian.h>
    128   1.1      haya 
    129   1.1      haya #include <dev/mii/mii.h>
    130   1.1      haya #include <dev/mii/miivar.h>
    131   1.1      haya 
    132   1.1      haya #include <dev/ic/rtl81x9reg.h>
    133   1.4   tsutsui #include <dev/ic/rtl81x9var.h>
    134   1.1      haya 
    135  1.23   tsutsui #if defined(DEBUG)
    136   1.1      haya #define STATIC
    137   1.1      haya #else
    138   1.1      haya #define STATIC static
    139   1.1      haya #endif
    140   1.1      haya 
    141   1.8   thorpej STATIC void rtk_reset		__P((struct rtk_softc *));
    142   1.8   thorpej STATIC void rtk_rxeof		__P((struct rtk_softc *));
    143   1.8   thorpej STATIC void rtk_txeof		__P((struct rtk_softc *));
    144   1.8   thorpej STATIC void rtk_start		__P((struct ifnet *));
    145   1.8   thorpej STATIC int rtk_ioctl		__P((struct ifnet *, u_long, caddr_t));
    146  1.15   thorpej STATIC int rtk_init		__P((struct ifnet *));
    147  1.15   thorpej STATIC void rtk_stop		__P((struct ifnet *, int));
    148  1.15   thorpej 
    149  1.10   tsutsui STATIC void rtk_watchdog	__P((struct ifnet *));
    150  1.10   tsutsui STATIC void rtk_shutdown	__P((void *));
    151   1.8   thorpej STATIC int rtk_ifmedia_upd	__P((struct ifnet *));
    152   1.8   thorpej STATIC void rtk_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    153   1.8   thorpej 
    154   1.8   thorpej STATIC u_int16_t rtk_read_eeprom __P((struct rtk_softc *, int, int));
    155   1.8   thorpej STATIC void rtk_eeprom_putbyte	__P((struct rtk_softc *, int, int));
    156  1.10   tsutsui STATIC void rtk_mii_sync	__P((struct rtk_softc *));
    157  1.10   tsutsui STATIC void rtk_mii_send	__P((struct rtk_softc *, u_int32_t, int));
    158   1.8   thorpej STATIC int rtk_mii_readreg	__P((struct rtk_softc *, struct rtk_mii_frame *));
    159   1.8   thorpej STATIC int rtk_mii_writereg	__P((struct rtk_softc *, struct rtk_mii_frame *));
    160   1.8   thorpej 
    161   1.8   thorpej STATIC int rtk_phy_readreg	__P((struct device *, int, int));
    162   1.8   thorpej STATIC void rtk_phy_writereg	__P((struct device *, int, int, int));
    163   1.8   thorpej STATIC void rtk_phy_statchg	__P((struct device *));
    164  1.10   tsutsui STATIC void rtk_tick		__P((void *));
    165   1.1      haya 
    166  1.10   tsutsui STATIC int rtk_enable		__P((struct rtk_softc *));
    167  1.10   tsutsui STATIC void rtk_disable		__P((struct rtk_softc *));
    168  1.10   tsutsui STATIC void rtk_power		__P((int, void *));
    169  1.10   tsutsui 
    170  1.10   tsutsui STATIC void rtk_setmulti	__P((struct rtk_softc *));
    171   1.8   thorpej STATIC int rtk_list_tx_init	__P((struct rtk_softc *));
    172   1.1      haya 
    173   1.1      haya #define EE_SET(x)					\
    174  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_EECMD,			\
    175  1.10   tsutsui 		CSR_READ_1(sc, RTK_EECMD) | (x))
    176   1.1      haya 
    177   1.1      haya #define EE_CLR(x)					\
    178  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_EECMD,			\
    179  1.10   tsutsui 		CSR_READ_1(sc, RTK_EECMD) & ~(x))
    180   1.1      haya 
    181   1.1      haya /*
    182   1.1      haya  * Send a read command and address to the EEPROM, check for ACK.
    183   1.1      haya  */
    184   1.8   thorpej STATIC void rtk_eeprom_putbyte(sc, addr, addr_len)
    185  1.10   tsutsui 	struct rtk_softc	*sc;
    186   1.5   tsutsui 	int			addr, addr_len;
    187   1.1      haya {
    188   1.2   tsutsui 	int			d, i;
    189   1.1      haya 
    190  1.10   tsutsui 	d = (RTK_EECMD_READ << addr_len) | addr;
    191   1.1      haya 
    192   1.1      haya 	/*
    193   1.1      haya 	 * Feed in each bit and stobe the clock.
    194   1.1      haya 	 */
    195  1.23   tsutsui 	for (i = RTK_EECMD_LEN + addr_len; i > 0; i--) {
    196  1.23   tsutsui 		if (d & (1 << (i - 1))) {
    197  1.10   tsutsui 			EE_SET(RTK_EE_DATAIN);
    198   1.1      haya 		} else {
    199  1.10   tsutsui 			EE_CLR(RTK_EE_DATAIN);
    200   1.1      haya 		}
    201  1.23   tsutsui 		DELAY(4);
    202  1.10   tsutsui 		EE_SET(RTK_EE_CLK);
    203  1.23   tsutsui 		DELAY(4);
    204  1.10   tsutsui 		EE_CLR(RTK_EE_CLK);
    205  1.23   tsutsui 		DELAY(4);
    206   1.1      haya 	}
    207   1.1      haya }
    208   1.1      haya 
    209   1.1      haya /*
    210   1.1      haya  * Read a word of data stored in the EEPROM at address 'addr.'
    211   1.1      haya  */
    212   1.8   thorpej u_int16_t rtk_read_eeprom(sc, addr, addr_len)
    213  1.10   tsutsui 	struct rtk_softc	*sc;
    214   1.5   tsutsui 	int			addr, addr_len;
    215   1.1      haya {
    216   1.5   tsutsui 	u_int16_t		word = 0;
    217   1.2   tsutsui 	int			i;
    218   1.1      haya 
    219   1.1      haya 	/* Enter EEPROM access mode. */
    220  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
    221   1.1      haya 
    222   1.1      haya 	/*
    223   1.1      haya 	 * Send address of word we want to read.
    224   1.1      haya 	 */
    225   1.8   thorpej 	rtk_eeprom_putbyte(sc, addr, addr_len);
    226   1.1      haya 
    227  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
    228   1.1      haya 
    229   1.1      haya 	/*
    230   1.1      haya 	 * Start reading bits from EEPROM.
    231   1.1      haya 	 */
    232  1.23   tsutsui 	for (i = 16; i > 0; i--) {
    233  1.10   tsutsui 		EE_SET(RTK_EE_CLK);
    234  1.23   tsutsui 		DELAY(4);
    235  1.10   tsutsui 		if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
    236  1.23   tsutsui 			word |= 1 << (i - 1);
    237  1.10   tsutsui 		EE_CLR(RTK_EE_CLK);
    238  1.23   tsutsui 		DELAY(4);
    239   1.1      haya 	}
    240   1.1      haya 
    241   1.1      haya 	/* Turn off EEPROM access mode. */
    242  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
    243   1.1      haya 
    244   1.5   tsutsui 	return (word);
    245   1.1      haya }
    246   1.1      haya 
    247   1.1      haya /*
    248   1.1      haya  * MII access routines are provided for the 8129, which
    249   1.1      haya  * doesn't have a built-in PHY. For the 8139, we fake things
    250   1.8   thorpej  * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
    251   1.1      haya  * direct access PHY registers.
    252   1.1      haya  */
    253   1.1      haya #define MII_SET(x)					\
    254  1.23   tsutsui 	CSR_WRITE_1(sc, RTK_MII,			\
    255  1.10   tsutsui 		CSR_READ_1(sc, RTK_MII) | (x))
    256   1.1      haya 
    257   1.1      haya #define MII_CLR(x)					\
    258  1.23   tsutsui 	CSR_WRITE_1(sc, RTK_MII,			\
    259  1.10   tsutsui 		CSR_READ_1(sc, RTK_MII) & ~(x))
    260   1.1      haya 
    261   1.1      haya /*
    262   1.1      haya  * Sync the PHYs by setting data bit and strobing the clock 32 times.
    263   1.1      haya  */
    264   1.8   thorpej STATIC void rtk_mii_sync(sc)
    265  1.10   tsutsui 	struct rtk_softc	*sc;
    266   1.1      haya {
    267   1.2   tsutsui 	int			i;
    268   1.1      haya 
    269  1.10   tsutsui 	MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
    270   1.1      haya 
    271   1.1      haya 	for (i = 0; i < 32; i++) {
    272  1.10   tsutsui 		MII_SET(RTK_MII_CLK);
    273   1.1      haya 		DELAY(1);
    274  1.10   tsutsui 		MII_CLR(RTK_MII_CLK);
    275   1.1      haya 		DELAY(1);
    276   1.1      haya 	}
    277   1.1      haya }
    278   1.1      haya 
    279   1.1      haya /*
    280   1.1      haya  * Clock a series of bits through the MII.
    281   1.1      haya  */
    282   1.8   thorpej STATIC void rtk_mii_send(sc, bits, cnt)
    283  1.10   tsutsui 	struct rtk_softc	*sc;
    284   1.1      haya 	u_int32_t		bits;
    285   1.1      haya 	int			cnt;
    286   1.1      haya {
    287   1.1      haya 	int			i;
    288   1.1      haya 
    289  1.10   tsutsui 	MII_CLR(RTK_MII_CLK);
    290   1.1      haya 
    291  1.23   tsutsui 	for (i = cnt; i > 0; i--) {
    292  1.23   tsutsui                 if (bits & (1 << (i - 1))) {
    293  1.10   tsutsui 			MII_SET(RTK_MII_DATAOUT);
    294   1.1      haya                 } else {
    295  1.10   tsutsui 			MII_CLR(RTK_MII_DATAOUT);
    296   1.1      haya                 }
    297   1.1      haya 		DELAY(1);
    298  1.10   tsutsui 		MII_CLR(RTK_MII_CLK);
    299   1.1      haya 		DELAY(1);
    300  1.10   tsutsui 		MII_SET(RTK_MII_CLK);
    301   1.1      haya 	}
    302   1.1      haya }
    303   1.1      haya 
    304   1.1      haya /*
    305   1.1      haya  * Read an PHY register through the MII.
    306   1.1      haya  */
    307   1.8   thorpej STATIC int rtk_mii_readreg(sc, frame)
    308  1.10   tsutsui 	struct rtk_softc	*sc;
    309   1.8   thorpej 	struct rtk_mii_frame	*frame;
    310   1.1      haya {
    311   1.1      haya 	int			i, ack, s;
    312   1.1      haya 
    313   1.9   thorpej 	s = splnet();
    314   1.1      haya 
    315   1.1      haya 	/*
    316   1.1      haya 	 * Set up frame for RX.
    317   1.1      haya 	 */
    318  1.10   tsutsui 	frame->mii_stdelim = RTK_MII_STARTDELIM;
    319  1.10   tsutsui 	frame->mii_opcode = RTK_MII_READOP;
    320   1.1      haya 	frame->mii_turnaround = 0;
    321   1.1      haya 	frame->mii_data = 0;
    322  1.23   tsutsui 
    323  1.10   tsutsui 	CSR_WRITE_2(sc, RTK_MII, 0);
    324   1.1      haya 
    325   1.1      haya 	/*
    326   1.1      haya  	 * Turn on data xmit.
    327   1.1      haya 	 */
    328  1.10   tsutsui 	MII_SET(RTK_MII_DIR);
    329   1.1      haya 
    330   1.8   thorpej 	rtk_mii_sync(sc);
    331   1.1      haya 
    332   1.1      haya 	/*
    333   1.1      haya 	 * Send command/address info.
    334   1.1      haya 	 */
    335   1.8   thorpej 	rtk_mii_send(sc, frame->mii_stdelim, 2);
    336   1.8   thorpej 	rtk_mii_send(sc, frame->mii_opcode, 2);
    337   1.8   thorpej 	rtk_mii_send(sc, frame->mii_phyaddr, 5);
    338   1.8   thorpej 	rtk_mii_send(sc, frame->mii_regaddr, 5);
    339   1.1      haya 
    340   1.1      haya 	/* Idle bit */
    341  1.10   tsutsui 	MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
    342   1.1      haya 	DELAY(1);
    343  1.10   tsutsui 	MII_SET(RTK_MII_CLK);
    344   1.1      haya 	DELAY(1);
    345   1.1      haya 
    346   1.1      haya 	/* Turn off xmit. */
    347  1.10   tsutsui 	MII_CLR(RTK_MII_DIR);
    348   1.1      haya 
    349   1.1      haya 	/* Check for ack */
    350  1.10   tsutsui 	MII_CLR(RTK_MII_CLK);
    351   1.1      haya 	DELAY(1);
    352  1.10   tsutsui 	MII_SET(RTK_MII_CLK);
    353   1.1      haya 	DELAY(1);
    354  1.10   tsutsui 	ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
    355   1.1      haya 
    356   1.1      haya 	/*
    357   1.1      haya 	 * Now try reading data bits. If the ack failed, we still
    358   1.1      haya 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
    359   1.1      haya 	 */
    360   1.1      haya 	if (ack) {
    361  1.23   tsutsui 		for (i = 0; i < 16; i++) {
    362  1.10   tsutsui 			MII_CLR(RTK_MII_CLK);
    363   1.1      haya 			DELAY(1);
    364  1.10   tsutsui 			MII_SET(RTK_MII_CLK);
    365   1.1      haya 			DELAY(1);
    366   1.1      haya 		}
    367   1.1      haya 		goto fail;
    368   1.1      haya 	}
    369   1.1      haya 
    370  1.23   tsutsui 	for (i = 16; i > 0; i--) {
    371  1.10   tsutsui 		MII_CLR(RTK_MII_CLK);
    372   1.1      haya 		DELAY(1);
    373   1.1      haya 		if (!ack) {
    374  1.10   tsutsui 			if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
    375  1.23   tsutsui 				frame->mii_data |= 1 << (i - 1);
    376   1.1      haya 			DELAY(1);
    377   1.1      haya 		}
    378  1.10   tsutsui 		MII_SET(RTK_MII_CLK);
    379   1.1      haya 		DELAY(1);
    380   1.1      haya 	}
    381   1.1      haya 
    382  1.23   tsutsui  fail:
    383  1.10   tsutsui 	MII_CLR(RTK_MII_CLK);
    384   1.1      haya 	DELAY(1);
    385  1.10   tsutsui 	MII_SET(RTK_MII_CLK);
    386   1.1      haya 	DELAY(1);
    387   1.1      haya 
    388   1.1      haya 	splx(s);
    389   1.1      haya 
    390   1.1      haya 	if (ack)
    391  1.23   tsutsui 		return (1);
    392  1.23   tsutsui 	return (0);
    393   1.1      haya }
    394   1.1      haya 
    395   1.1      haya /*
    396   1.1      haya  * Write to a PHY register through the MII.
    397   1.1      haya  */
    398   1.8   thorpej STATIC int rtk_mii_writereg(sc, frame)
    399  1.10   tsutsui 	struct rtk_softc	*sc;
    400   1.8   thorpej 	struct rtk_mii_frame	*frame;
    401   1.1      haya {
    402   1.1      haya 	int			s;
    403   1.1      haya 
    404   1.9   thorpej 	s = splnet();
    405   1.1      haya 	/*
    406   1.1      haya 	 * Set up frame for TX.
    407   1.1      haya 	 */
    408  1.10   tsutsui 	frame->mii_stdelim = RTK_MII_STARTDELIM;
    409  1.10   tsutsui 	frame->mii_opcode = RTK_MII_WRITEOP;
    410  1.10   tsutsui 	frame->mii_turnaround = RTK_MII_TURNAROUND;
    411   1.1      haya 
    412   1.1      haya 	/*
    413   1.1      haya  	 * Turn on data output.
    414   1.1      haya 	 */
    415  1.10   tsutsui 	MII_SET(RTK_MII_DIR);
    416   1.1      haya 
    417   1.8   thorpej 	rtk_mii_sync(sc);
    418   1.1      haya 
    419   1.8   thorpej 	rtk_mii_send(sc, frame->mii_stdelim, 2);
    420   1.8   thorpej 	rtk_mii_send(sc, frame->mii_opcode, 2);
    421   1.8   thorpej 	rtk_mii_send(sc, frame->mii_phyaddr, 5);
    422   1.8   thorpej 	rtk_mii_send(sc, frame->mii_regaddr, 5);
    423   1.8   thorpej 	rtk_mii_send(sc, frame->mii_turnaround, 2);
    424   1.8   thorpej 	rtk_mii_send(sc, frame->mii_data, 16);
    425   1.1      haya 
    426   1.1      haya 	/* Idle bit. */
    427  1.10   tsutsui 	MII_SET(RTK_MII_CLK);
    428   1.1      haya 	DELAY(1);
    429  1.10   tsutsui 	MII_CLR(RTK_MII_CLK);
    430   1.1      haya 	DELAY(1);
    431   1.1      haya 
    432   1.1      haya 	/*
    433   1.1      haya 	 * Turn off xmit.
    434   1.1      haya 	 */
    435  1.10   tsutsui 	MII_CLR(RTK_MII_DIR);
    436   1.1      haya 
    437   1.1      haya 	splx(s);
    438   1.1      haya 
    439  1.23   tsutsui 	return (0);
    440   1.1      haya }
    441   1.1      haya 
    442   1.8   thorpej STATIC int rtk_phy_readreg(self, phy, reg)
    443   1.1      haya 	struct device		*self;
    444   1.1      haya 	int			phy, reg;
    445   1.1      haya {
    446  1.10   tsutsui 	struct rtk_softc	*sc = (void *)self;
    447   1.8   thorpej 	struct rtk_mii_frame	frame;
    448  1.23   tsutsui 	int			rval = 0;
    449  1.23   tsutsui 	int			rtk8139_reg = 0;
    450   1.1      haya 
    451  1.10   tsutsui 	if (sc->rtk_type == RTK_8139) {
    452   1.1      haya 		if (phy != 7)
    453   1.1      haya 			return (0);
    454   1.1      haya 
    455   1.1      haya 		switch(reg) {
    456   1.1      haya 		case MII_BMCR:
    457  1.10   tsutsui 			rtk8139_reg = RTK_BMCR;
    458   1.1      haya 			break;
    459   1.1      haya 		case MII_BMSR:
    460  1.10   tsutsui 			rtk8139_reg = RTK_BMSR;
    461   1.1      haya 			break;
    462   1.1      haya 		case MII_ANAR:
    463  1.10   tsutsui 			rtk8139_reg = RTK_ANAR;
    464   1.1      haya 			break;
    465  1.12  drochner 		case MII_ANER:
    466  1.12  drochner 			rtk8139_reg = RTK_ANER;
    467  1.12  drochner 			break;
    468   1.1      haya 		case MII_ANLPAR:
    469  1.10   tsutsui 			rtk8139_reg = RTK_LPAR;
    470   1.1      haya 			break;
    471   1.1      haya 		default:
    472   1.1      haya #if 0
    473   1.1      haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    474   1.1      haya #endif
    475  1.23   tsutsui 			return (0);
    476   1.1      haya 		}
    477  1.10   tsutsui 		rval = CSR_READ_2(sc, rtk8139_reg);
    478  1.23   tsutsui 		return (rval);
    479   1.1      haya 	}
    480   1.1      haya 
    481   1.1      haya 	bzero((char *)&frame, sizeof(frame));
    482   1.1      haya 
    483   1.1      haya 	frame.mii_phyaddr = phy;
    484   1.1      haya 	frame.mii_regaddr = reg;
    485   1.8   thorpej 	rtk_mii_readreg(sc, &frame);
    486   1.1      haya 
    487  1.23   tsutsui 	return (frame.mii_data);
    488   1.1      haya }
    489   1.1      haya 
    490   1.8   thorpej STATIC void rtk_phy_writereg(self, phy, reg, data)
    491   1.1      haya 	struct device		*self;
    492   1.1      haya 	int			phy, reg;
    493   1.1      haya 	int			data;
    494   1.1      haya {
    495  1.10   tsutsui 	struct rtk_softc	*sc = (void *)self;
    496   1.8   thorpej 	struct rtk_mii_frame	frame;
    497  1.23   tsutsui 	int			rtk8139_reg = 0;
    498   1.1      haya 
    499  1.10   tsutsui 	if (sc->rtk_type == RTK_8139) {
    500   1.1      haya 		if (phy != 7)
    501   1.1      haya 			return;
    502   1.1      haya 
    503   1.1      haya 		switch(reg) {
    504   1.1      haya 		case MII_BMCR:
    505  1.10   tsutsui 			rtk8139_reg = RTK_BMCR;
    506   1.1      haya 			break;
    507   1.1      haya 		case MII_BMSR:
    508  1.10   tsutsui 			rtk8139_reg = RTK_BMSR;
    509   1.1      haya 			break;
    510   1.1      haya 		case MII_ANAR:
    511  1.10   tsutsui 			rtk8139_reg = RTK_ANAR;
    512   1.1      haya 			break;
    513  1.12  drochner 		case MII_ANER:
    514  1.12  drochner 			rtk8139_reg = RTK_ANER;
    515  1.12  drochner 			break;
    516   1.1      haya 		case MII_ANLPAR:
    517  1.10   tsutsui 			rtk8139_reg = RTK_LPAR;
    518   1.1      haya 			break;
    519   1.1      haya 		default:
    520   1.1      haya #if 0
    521   1.1      haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    522   1.1      haya #endif
    523   1.1      haya 			return;
    524   1.1      haya 		}
    525  1.10   tsutsui 		CSR_WRITE_2(sc, rtk8139_reg, data);
    526   1.1      haya 		return;
    527   1.1      haya 	}
    528   1.1      haya 
    529   1.1      haya 	bzero((char *)&frame, sizeof(frame));
    530   1.1      haya 
    531   1.1      haya 	frame.mii_phyaddr = phy;
    532   1.1      haya 	frame.mii_regaddr = reg;
    533   1.1      haya 	frame.mii_data = data;
    534   1.1      haya 
    535   1.8   thorpej 	rtk_mii_writereg(sc, &frame);
    536   1.1      haya }
    537   1.1      haya 
    538   1.1      haya STATIC void
    539   1.8   thorpej rtk_phy_statchg(v)
    540   1.1      haya 	struct device *v;
    541   1.1      haya {
    542   1.1      haya 
    543   1.1      haya 	/* Nothing to do. */
    544   1.1      haya }
    545   1.1      haya 
    546   1.8   thorpej #define	rtk_calchash(addr) \
    547   1.7   thorpej 	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
    548   1.1      haya 
    549   1.1      haya /*
    550   1.1      haya  * Program the 64-bit multicast hash filter.
    551   1.1      haya  */
    552   1.8   thorpej STATIC void rtk_setmulti(sc)
    553  1.10   tsutsui 	struct rtk_softc	*sc;
    554   1.1      haya {
    555   1.1      haya 	struct ifnet		*ifp;
    556   1.1      haya 	int			h = 0;
    557   1.1      haya 	u_int32_t		hashes[2] = { 0, 0 };
    558   1.1      haya 	u_int32_t		rxfilt;
    559   1.1      haya 	int			mcnt = 0;
    560   1.1      haya 	struct ether_multi *enm;
    561   1.1      haya 	struct ether_multistep step;
    562   1.1      haya 
    563   1.1      haya 	ifp = &sc->ethercom.ec_if;
    564   1.1      haya 
    565  1.10   tsutsui 	rxfilt = CSR_READ_4(sc, RTK_RXCFG);
    566   1.1      haya 
    567  1.28     enami 	if (ifp->if_flags & IFF_PROMISC) {
    568  1.28     enami allmulti:
    569  1.28     enami 		ifp->if_flags |= IFF_ALLMULTI;
    570  1.10   tsutsui 		rxfilt |= RTK_RXCFG_RX_MULTI;
    571  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
    572  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
    573  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
    574   1.1      haya 		return;
    575   1.1      haya 	}
    576   1.1      haya 
    577   1.1      haya 	/* first, zot all the existing hash bits */
    578  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_MAR0, 0);
    579  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_MAR4, 0);
    580   1.1      haya 
    581   1.1      haya 	/* now program new ones */
    582   1.1      haya 	ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
    583   1.1      haya 	while (enm != NULL) {
    584   1.4   tsutsui 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    585   1.4   tsutsui 		    ETHER_ADDR_LEN) != 0)
    586  1.28     enami 			goto allmulti;
    587   1.4   tsutsui 
    588   1.8   thorpej 		h = rtk_calchash(enm->enm_addrlo);
    589   1.1      haya 		if (h < 32)
    590   1.1      haya 			hashes[0] |= (1 << h);
    591   1.1      haya 		else
    592   1.1      haya 			hashes[1] |= (1 << (h - 32));
    593   1.1      haya 		mcnt++;
    594   1.1      haya 		ETHER_NEXT_MULTI(step, enm);
    595   1.1      haya 	}
    596  1.28     enami 
    597  1.28     enami 	ifp->if_flags &= ~IFF_ALLMULTI;
    598   1.1      haya 
    599   1.1      haya 	if (mcnt)
    600  1.10   tsutsui 		rxfilt |= RTK_RXCFG_RX_MULTI;
    601   1.1      haya 	else
    602  1.10   tsutsui 		rxfilt &= ~RTK_RXCFG_RX_MULTI;
    603   1.1      haya 
    604  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
    605  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
    606  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
    607   1.1      haya }
    608   1.1      haya 
    609   1.8   thorpej void rtk_reset(sc)
    610  1.10   tsutsui 	struct rtk_softc	*sc;
    611   1.1      haya {
    612   1.2   tsutsui 	int			i;
    613   1.1      haya 
    614  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
    615   1.1      haya 
    616  1.10   tsutsui 	for (i = 0; i < RTK_TIMEOUT; i++) {
    617   1.1      haya 		DELAY(10);
    618  1.23   tsutsui 		if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
    619   1.1      haya 			break;
    620   1.1      haya 	}
    621  1.10   tsutsui 	if (i == RTK_TIMEOUT)
    622   1.1      haya 		printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
    623   1.1      haya }
    624   1.1      haya 
    625   1.1      haya /*
    626   1.1      haya  * Attach the interface. Allocate softc structures, do ifmedia
    627   1.1      haya  * setup and ethernet/BPF attach.
    628   1.1      haya  */
    629   1.1      haya void
    630   1.8   thorpej rtk_attach(sc)
    631   1.8   thorpej 	struct rtk_softc *sc;
    632   1.1      haya {
    633   1.1      haya 	struct ifnet *ifp;
    634   1.6   tsutsui 	u_int16_t val;
    635   1.6   tsutsui 	u_int8_t eaddr[ETHER_ADDR_LEN];
    636  1.10   tsutsui 	int error;
    637  1.23   tsutsui 	int i, addr_len;
    638   1.1      haya 
    639   1.8   thorpej 	callout_init(&sc->rtk_tick_ch);
    640   1.1      haya 
    641   1.6   tsutsui 	/*
    642   1.6   tsutsui 	 * Check EEPROM type 9346 or 9356.
    643   1.6   tsutsui 	 */
    644  1.10   tsutsui 	if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
    645  1.10   tsutsui 		addr_len = RTK_EEADDR_LEN1;
    646   1.6   tsutsui 	else
    647  1.10   tsutsui 		addr_len = RTK_EEADDR_LEN0;
    648   1.6   tsutsui 
    649   1.6   tsutsui 	/*
    650   1.6   tsutsui 	 * Get station address.
    651   1.6   tsutsui 	 */
    652  1.10   tsutsui 	val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
    653   1.6   tsutsui 	eaddr[0] = val & 0xff;
    654   1.6   tsutsui 	eaddr[1] = val >> 8;
    655  1.10   tsutsui 	val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
    656   1.6   tsutsui 	eaddr[2] = val & 0xff;
    657   1.6   tsutsui 	eaddr[3] = val >> 8;
    658  1.10   tsutsui 	val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
    659   1.6   tsutsui 	eaddr[4] = val & 0xff;
    660   1.6   tsutsui 	eaddr[5] = val >> 8;
    661   1.6   tsutsui 
    662   1.1      haya 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    663  1.23   tsutsui 	    RTK_RXBUFLEN + 16, PAGE_SIZE, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
    664   1.1      haya 	    BUS_DMA_NOWAIT)) != 0) {
    665   1.1      haya 		printf("%s: can't allocate recv buffer, error = %d\n",
    666   1.1      haya 		       sc->sc_dev.dv_xname, error);
    667  1.10   tsutsui 		goto fail_0;
    668   1.1      haya 	}
    669   1.1      haya 
    670  1.10   tsutsui 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
    671  1.23   tsutsui 	    RTK_RXBUFLEN + 16, (caddr_t *)&sc->rtk_cdata.rtk_rx_buf,
    672   1.1      haya 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    673   1.1      haya 		printf("%s: can't map recv buffer, error = %d\n",
    674   1.1      haya 		       sc->sc_dev.dv_xname, error);
    675  1.10   tsutsui 		goto fail_1;
    676   1.1      haya 	}
    677   1.1      haya 
    678   1.1      haya 	if ((error = bus_dmamap_create(sc->sc_dmat,
    679  1.23   tsutsui 	    RTK_RXBUFLEN + 16, 1, RTK_RXBUFLEN + 16, 0, BUS_DMA_NOWAIT,
    680   1.1      haya 	    &sc->recv_dmamap)) != 0) {
    681   1.1      haya 		printf("%s: can't create recv buffer DMA map, error = %d\n",
    682   1.1      haya 		       sc->sc_dev.dv_xname, error);
    683  1.10   tsutsui 		goto fail_2;
    684   1.1      haya 	}
    685   1.1      haya 
    686   1.1      haya 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
    687  1.23   tsutsui 	    sc->rtk_cdata.rtk_rx_buf, RTK_RXBUFLEN + 16,
    688  1.10   tsutsui 	    NULL, BUS_DMA_NOWAIT)) != 0) {
    689   1.1      haya 		printf("%s: can't load recv buffer DMA map, error = %d\n",
    690   1.1      haya 		       sc->sc_dev.dv_xname, error);
    691  1.10   tsutsui 		goto fail_3;
    692   1.1      haya 	}
    693   1.1      haya 
    694  1.10   tsutsui 	for (i = 0; i < RTK_TX_LIST_CNT; i++)
    695   1.4   tsutsui 		if ((error = bus_dmamap_create(sc->sc_dmat,
    696   1.6   tsutsui 		    MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
    697   1.4   tsutsui 		    &sc->snd_dmamap[i])) != 0) {
    698   1.4   tsutsui 			printf("%s: can't create snd buffer DMA map,"
    699   1.4   tsutsui 			    " error = %d\n", sc->sc_dev.dv_xname, error);
    700  1.10   tsutsui 			goto fail_4;
    701   1.5   tsutsui 		}
    702  1.10   tsutsui 	/*
    703  1.10   tsutsui 	 * From this point forward, the attachment cannot fail. A failure
    704  1.10   tsutsui 	 * before this releases all resources thar may have been
    705  1.10   tsutsui 	 * allocated.
    706  1.10   tsutsui 	 */
    707  1.10   tsutsui 	sc->sc_flags |= RTK_ATTACHED;
    708   1.1      haya 
    709   1.6   tsutsui 	/* Reset the adapter. */
    710   1.8   thorpej 	rtk_reset(sc);
    711   1.6   tsutsui 
    712  1.23   tsutsui 	printf("%s: Ethernet address %s\n",
    713  1.23   tsutsui 	    sc->sc_dev.dv_xname, ether_sprintf(eaddr));
    714   1.6   tsutsui 
    715   1.1      haya 	ifp = &sc->ethercom.ec_if;
    716   1.1      haya 	ifp->if_softc = sc;
    717   1.1      haya 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    718   1.1      haya 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    719   1.8   thorpej 	ifp->if_ioctl = rtk_ioctl;
    720   1.8   thorpej 	ifp->if_start = rtk_start;
    721   1.8   thorpej 	ifp->if_watchdog = rtk_watchdog;
    722  1.15   thorpej 	ifp->if_init = rtk_init;
    723  1.15   thorpej 	ifp->if_stop = rtk_stop;
    724  1.25   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    725   1.1      haya 
    726   1.1      haya 	/*
    727   1.1      haya 	 * Do ifmedia setup.
    728   1.1      haya 	 */
    729   1.1      haya 	sc->mii.mii_ifp = ifp;
    730   1.8   thorpej 	sc->mii.mii_readreg = rtk_phy_readreg;
    731   1.8   thorpej 	sc->mii.mii_writereg = rtk_phy_writereg;
    732   1.8   thorpej 	sc->mii.mii_statchg = rtk_phy_statchg;
    733   1.8   thorpej 	ifmedia_init(&sc->mii.mii_media, 0, rtk_ifmedia_upd, rtk_ifmedia_sts);
    734   1.1      haya 	mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
    735  1.23   tsutsui 	    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    736   1.1      haya 
    737   1.1      haya 	/* Choose a default media. */
    738   1.1      haya 	if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
    739  1.10   tsutsui 		ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    740   1.1      haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
    741   1.1      haya 	} else {
    742   1.1      haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
    743   1.1      haya 	}
    744   1.1      haya 
    745   1.1      haya 	/*
    746   1.1      haya 	 * Call MI attach routines.
    747   1.1      haya 	 */
    748   1.1      haya 	if_attach(ifp);
    749   1.1      haya 	ether_ifattach(ifp, eaddr);
    750   1.1      haya 
    751  1.10   tsutsui 	/*
    752  1.10   tsutsui 	 * Make sure the interface is shutdown during reboot.
    753  1.10   tsutsui 	 */
    754  1.10   tsutsui 	sc->sc_sdhook = shutdownhook_establish(rtk_shutdown, sc);
    755  1.10   tsutsui 	if (sc->sc_sdhook == NULL)
    756  1.10   tsutsui 		printf("%s: WARNING: unbale to establish shutdown hook\n",
    757  1.23   tsutsui 		    sc->sc_dev.dv_xname);
    758  1.10   tsutsui 	/*
    759  1.10   tsutsui 	 * Add a suspend hook to make sure we come back up after a
    760  1.10   tsutsui 	 * resume.
    761  1.10   tsutsui 	 */
    762  1.10   tsutsui 	sc->sc_powerhook = powerhook_establish(rtk_power, sc);
    763  1.10   tsutsui 	if (sc->sc_powerhook == NULL)
    764  1.10   tsutsui 		printf("%s: WARNING: unable to establish power hook\n",
    765  1.23   tsutsui 		    sc->sc_dev.dv_xname);
    766   1.1      haya 
    767  1.10   tsutsui 	return;
    768  1.23   tsutsui  fail_4:
    769  1.10   tsutsui 	for (i = 0; i < RTK_TX_LIST_CNT; i++)
    770  1.10   tsutsui 		if (sc->snd_dmamap[i] != NULL)
    771  1.10   tsutsui 			bus_dmamap_destroy(sc->sc_dmat, sc->snd_dmamap[i]);
    772  1.23   tsutsui  fail_3:
    773  1.10   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
    774  1.23   tsutsui  fail_2:
    775  1.23   tsutsui 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_cdata.rtk_rx_buf,
    776  1.23   tsutsui 	    RTK_RXBUFLEN + 16);
    777  1.23   tsutsui  fail_1:
    778  1.10   tsutsui 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
    779  1.23   tsutsui  fail_0:
    780   1.1      haya 	return;
    781   1.1      haya }
    782   1.1      haya 
    783   1.1      haya /*
    784   1.1      haya  * Initialize the transmit descriptors.
    785   1.1      haya  */
    786   1.8   thorpej STATIC int rtk_list_tx_init(sc)
    787  1.10   tsutsui 	struct rtk_softc	*sc;
    788   1.1      haya {
    789   1.8   thorpej 	struct rtk_chain_data	*cd;
    790   1.1      haya 	int			i;
    791   1.1      haya 
    792   1.8   thorpej 	cd = &sc->rtk_cdata;
    793  1.10   tsutsui 	for (i = 0; i < RTK_TX_LIST_CNT; i++) {
    794   1.8   thorpej 		cd->rtk_tx_chain[i] = NULL;
    795   1.1      haya 		CSR_WRITE_4(sc,
    796  1.10   tsutsui 		    RTK_TXADDR0 + (i * sizeof(u_int32_t)), 0x0000000);
    797   1.1      haya 	}
    798   1.1      haya 
    799   1.8   thorpej 	sc->rtk_cdata.cur_tx = 0;
    800   1.8   thorpej 	sc->rtk_cdata.last_tx = 0;
    801   1.1      haya 
    802  1.23   tsutsui 	return (0);
    803   1.1      haya }
    804   1.1      haya 
    805   1.1      haya /*
    806  1.10   tsutsui  * rtk_activate:
    807  1.10   tsutsui  *     Handle device activation/deactivation requests.
    808  1.10   tsutsui  */
    809  1.10   tsutsui int
    810  1.10   tsutsui rtk_activate(self, act)
    811  1.10   tsutsui 	struct device *self;
    812  1.10   tsutsui 	enum devact act;
    813  1.10   tsutsui {
    814  1.10   tsutsui 	struct rtk_softc *sc = (void *) self;
    815  1.10   tsutsui 	int s, error = 0;
    816  1.23   tsutsui 
    817  1.10   tsutsui 	s = splnet();
    818  1.10   tsutsui 	switch (act) {
    819  1.10   tsutsui 	case DVACT_ACTIVATE:
    820  1.10   tsutsui 		error = EOPNOTSUPP;
    821  1.10   tsutsui 		break;
    822  1.10   tsutsui 	case DVACT_DEACTIVATE:
    823  1.10   tsutsui 		mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
    824  1.10   tsutsui 		if_deactivate(&sc->ethercom.ec_if);
    825  1.10   tsutsui 		break;
    826  1.10   tsutsui 	}
    827  1.10   tsutsui 	splx(s);
    828  1.10   tsutsui 
    829  1.10   tsutsui 	return (error);
    830  1.10   tsutsui }
    831  1.10   tsutsui 
    832  1.10   tsutsui /*
    833  1.10   tsutsui  * rtk_detach:
    834  1.10   tsutsui  *     Detach a rtk interface.
    835  1.10   tsutsui  */
    836  1.10   tsutsui int
    837  1.10   tsutsui rtk_detach(sc)
    838  1.10   tsutsui 	struct rtk_softc *sc;
    839  1.10   tsutsui {
    840  1.10   tsutsui 	struct ifnet *ifp = &sc->ethercom.ec_if;
    841  1.10   tsutsui 	int i;
    842  1.10   tsutsui 
    843  1.10   tsutsui 	/*
    844  1.10   tsutsui 	 * Succeed now if thereisn't any work to do.
    845  1.10   tsutsui 	 */
    846  1.10   tsutsui 	if ((sc->sc_flags & RTK_ATTACHED) == 0)
    847  1.10   tsutsui 		return (0);
    848  1.23   tsutsui 
    849  1.10   tsutsui 	/* Unhook our tick handler. */
    850  1.10   tsutsui 	callout_stop(&sc->rtk_tick_ch);
    851  1.10   tsutsui 
    852  1.10   tsutsui 	/* Detach all PHYs. */
    853  1.10   tsutsui 	mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
    854  1.10   tsutsui 
    855  1.10   tsutsui 	/* Delete all remaining media. */
    856  1.10   tsutsui 	ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
    857  1.10   tsutsui 
    858  1.10   tsutsui 	ether_ifdetach(ifp);
    859  1.10   tsutsui 	if_detach(ifp);
    860  1.10   tsutsui 
    861  1.10   tsutsui 	for (i = 0; i < RTK_TX_LIST_CNT; i++)
    862  1.10   tsutsui 		if (sc->snd_dmamap[i] != NULL)
    863  1.10   tsutsui 			bus_dmamap_destroy(sc->sc_dmat, sc->snd_dmamap[i]);
    864  1.10   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
    865  1.23   tsutsui 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_cdata.rtk_rx_buf,
    866  1.23   tsutsui 	    RTK_RXBUFLEN + 16);
    867  1.24   tsutsui 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
    868  1.10   tsutsui 
    869  1.10   tsutsui 	shutdownhook_disestablish(sc->sc_sdhook);
    870  1.10   tsutsui 	powerhook_disestablish(sc->sc_powerhook);
    871  1.23   tsutsui 
    872  1.10   tsutsui 	return (0);
    873  1.10   tsutsui }
    874  1.10   tsutsui 
    875  1.10   tsutsui /*
    876  1.10   tsutsui  * rtk_enable:
    877  1.10   tsutsui  *     Enable the RTL81X9 chip.
    878  1.10   tsutsui  */
    879  1.10   tsutsui int
    880  1.10   tsutsui rtk_enable(sc)
    881  1.10   tsutsui 	struct rtk_softc *sc;
    882  1.10   tsutsui {
    883  1.23   tsutsui 
    884  1.10   tsutsui 	if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
    885  1.10   tsutsui 		if ((*sc->sc_enable)(sc) != 0) {
    886  1.10   tsutsui 			printf("%s: device enable failed\n",
    887  1.23   tsutsui 			    sc->sc_dev.dv_xname);
    888  1.23   tsutsui 			return (EIO);
    889  1.10   tsutsui 		}
    890  1.10   tsutsui 		sc->sc_flags |= RTK_ENABLED;
    891  1.10   tsutsui 	}
    892  1.10   tsutsui 	return (0);
    893  1.10   tsutsui }
    894  1.10   tsutsui 
    895  1.10   tsutsui /*
    896  1.10   tsutsui  * rtk_disable:
    897  1.10   tsutsui  *     Disable the RTL81X9 chip.
    898  1.10   tsutsui  */
    899  1.10   tsutsui void
    900  1.10   tsutsui rtk_disable(sc)
    901  1.10   tsutsui 	struct rtk_softc *sc;
    902  1.10   tsutsui {
    903  1.23   tsutsui 
    904  1.10   tsutsui 	if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
    905  1.10   tsutsui 		(*sc->sc_disable)(sc);
    906  1.10   tsutsui 		sc->sc_flags &= ~RTK_ENABLED;
    907  1.10   tsutsui 	}
    908  1.10   tsutsui }
    909  1.10   tsutsui 
    910  1.10   tsutsui /*
    911  1.10   tsutsui  * rtk_power:
    912  1.10   tsutsui  *     Power management (suspend/resume) hook.
    913  1.10   tsutsui  */
    914  1.10   tsutsui void
    915  1.10   tsutsui rtk_power(why, arg)
    916  1.10   tsutsui 	int why;
    917  1.10   tsutsui 	void *arg;
    918  1.10   tsutsui {
    919  1.10   tsutsui 	struct rtk_softc *sc = (void *) arg;
    920  1.10   tsutsui 	struct ifnet *ifp = &sc->ethercom.ec_if;
    921  1.10   tsutsui 	int s;
    922  1.10   tsutsui 
    923  1.10   tsutsui 	s = splnet();
    924  1.19  takemura 	switch (why) {
    925  1.19  takemura 	case PWR_SUSPEND:
    926  1.19  takemura 	case PWR_STANDBY:
    927  1.15   thorpej 		rtk_stop(ifp, 0);
    928  1.10   tsutsui 		if (sc->sc_power != NULL)
    929  1.10   tsutsui 			(*sc->sc_power)(sc, why);
    930  1.19  takemura 		break;
    931  1.19  takemura 	case PWR_RESUME:
    932  1.19  takemura 		if (ifp->if_flags & IFF_UP) {
    933  1.19  takemura 			if (sc->sc_power != NULL)
    934  1.19  takemura 				(*sc->sc_power)(sc, why);
    935  1.19  takemura 			rtk_init(ifp);
    936  1.19  takemura 		}
    937  1.19  takemura 		break;
    938  1.19  takemura 	case PWR_SOFTSUSPEND:
    939  1.19  takemura 	case PWR_SOFTSTANDBY:
    940  1.19  takemura 	case PWR_SOFTRESUME:
    941  1.19  takemura 		break;
    942  1.10   tsutsui 	}
    943  1.10   tsutsui 	splx(s);
    944  1.10   tsutsui }
    945  1.10   tsutsui 
    946  1.10   tsutsui /*
    947   1.1      haya  * A frame has been uploaded: pass the resulting mbuf chain up to
    948   1.1      haya  * the higher level protocols.
    949   1.1      haya  *
    950  1.22   tsutsui  * You know there's something wrong with a PCI bus-master chip design.
    951   1.1      haya  *
    952   1.1      haya  * The receive operation is badly documented in the datasheet, so I'll
    953   1.1      haya  * attempt to document it here. The driver provides a buffer area and
    954   1.1      haya  * places its base address in the RX buffer start address register.
    955   1.1      haya  * The chip then begins copying frames into the RX buffer. Each frame
    956   1.1      haya  * is preceeded by a 32-bit RX status word which specifies the length
    957   1.1      haya  * of the frame and certain other status bits. Each frame (starting with
    958   1.1      haya  * the status word) is also 32-bit aligned. The frame length is in the
    959   1.1      haya  * first 16 bits of the status word; the lower 15 bits correspond with
    960   1.1      haya  * the 'rx status register' mentioned in the datasheet.
    961   1.1      haya  *
    962   1.1      haya  * Note: to make the Alpha happy, the frame payload needs to be aligned
    963  1.22   tsutsui  * on a 32-bit boundary. To achieve this, we copy the data to mbuf
    964  1.22   tsutsui  * shifted forward 2 bytes.
    965   1.1      haya  */
    966   1.8   thorpej STATIC void rtk_rxeof(sc)
    967  1.10   tsutsui 	struct rtk_softc	*sc;
    968   1.1      haya {
    969   1.1      haya         struct mbuf		*m;
    970   1.1      haya         struct ifnet		*ifp;
    971  1.22   tsutsui 	caddr_t			rxbufpos, dst;
    972  1.22   tsutsui 	int			total_len, wrap = 0;
    973   1.1      haya 	u_int32_t		rxstat;
    974  1.22   tsutsui 	u_int16_t		cur_rx, new_rx;
    975   1.1      haya 	u_int16_t		limit;
    976   1.1      haya 	u_int16_t		rx_bytes = 0, max_bytes;
    977   1.1      haya 
    978   1.1      haya 	ifp = &sc->ethercom.ec_if;
    979   1.1      haya 
    980  1.10   tsutsui 	cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
    981   1.1      haya 
    982   1.1      haya 	/* Do not try to read past this point. */
    983  1.10   tsutsui 	limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
    984   1.1      haya 
    985   1.1      haya 	if (limit < cur_rx)
    986  1.10   tsutsui 		max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
    987   1.1      haya 	else
    988   1.1      haya 		max_bytes = limit - cur_rx;
    989   1.1      haya 
    990  1.10   tsutsui 	while((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
    991   1.8   thorpej 		rxbufpos = sc->rtk_cdata.rtk_rx_buf + cur_rx;
    992   1.4   tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
    993  1.21   tsutsui 		    RTK_RXSTAT_LEN, BUS_DMASYNC_POSTREAD);
    994   1.3   tsutsui 		rxstat = le32toh(*(u_int32_t *)rxbufpos);
    995   1.4   tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
    996  1.21   tsutsui 		    RTK_RXSTAT_LEN, BUS_DMASYNC_PREREAD);
    997   1.1      haya 
    998   1.1      haya 		/*
    999   1.1      haya 		 * Here's a totally undocumented fact for you. When the
   1000   1.1      haya 		 * RealTek chip is in the process of copying a packet into
   1001   1.1      haya 		 * RAM for you, the length will be 0xfff0. If you spot a
   1002   1.1      haya 		 * packet header with this value, you need to stop. The
   1003   1.1      haya 		 * datasheet makes absolutely no mention of this and
   1004   1.1      haya 		 * RealTek should be shot for this.
   1005   1.1      haya 		 */
   1006  1.22   tsutsui 		total_len = rxstat >> 16;
   1007  1.22   tsutsui 		if (total_len == RTK_RXSTAT_UNFINISHED)
   1008   1.1      haya 			break;
   1009  1.22   tsutsui 
   1010  1.27   tsutsui 		if ((rxstat & RTK_RXSTAT_RXOK) == 0 ||
   1011  1.27   tsutsui 		    total_len > ETHER_MAX_LEN) {
   1012   1.1      haya 			ifp->if_ierrors++;
   1013   1.1      haya 
   1014   1.1      haya 			/*
   1015   1.1      haya 			 * submitted by:[netbsd-pcmcia:00484]
   1016   1.1      haya 			 *	Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
   1017   1.1      haya 			 * obtain from:
   1018   1.1      haya 			 *     FreeBSD if_rl.c rev 1.24->1.25
   1019   1.1      haya 			 *
   1020   1.1      haya 			 */
   1021   1.1      haya #if 0
   1022  1.10   tsutsui 			if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
   1023  1.21   tsutsui 			    RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
   1024  1.21   tsutsui 			    RTK_RXSTAT_ALIGNERR)) {
   1025  1.10   tsutsui 				CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
   1026  1.21   tsutsui 				CSR_WRITE_2(sc, RTK_COMMAND,
   1027  1.21   tsutsui 				    RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
   1028  1.10   tsutsui 				CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
   1029  1.10   tsutsui 				CSR_WRITE_4(sc, RTK_RXADDR,
   1030  1.21   tsutsui 				    sc->recv_dmamap->dm_segs[0].ds_addr);
   1031   1.1      haya 				cur_rx = 0;
   1032   1.1      haya 			}
   1033   1.1      haya 			break;
   1034   1.1      haya #else
   1035  1.15   thorpej 			rtk_init(ifp);
   1036   1.1      haya 			return;
   1037   1.1      haya #endif
   1038   1.1      haya 		}
   1039   1.1      haya 
   1040   1.1      haya 		/* No errors; receive the packet. */
   1041  1.21   tsutsui 		rx_bytes += total_len + RTK_RXSTAT_LEN;
   1042   1.1      haya 
   1043   1.1      haya 		/*
   1044   1.1      haya 		 * Avoid trying to read more bytes than we know
   1045   1.1      haya 		 * the chip has prepared for us.
   1046   1.1      haya 		 */
   1047   1.1      haya 		if (rx_bytes > max_bytes)
   1048   1.1      haya 			break;
   1049   1.1      haya 
   1050  1.22   tsutsui 		/*
   1051  1.22   tsutsui 		 * Skip the status word, wrapping around to the beginning
   1052  1.22   tsutsui 		 * of the Rx area, if necessary.
   1053  1.22   tsutsui 		 */
   1054  1.29   thorpej 		cur_rx = (cur_rx + RTK_RXSTAT_LEN) % RTK_RXBUFLEN;
   1055  1.29   thorpej 		rxbufpos = sc->rtk_cdata.rtk_rx_buf + cur_rx;
   1056   1.4   tsutsui 
   1057  1.22   tsutsui 		/*
   1058  1.22   tsutsui 		 * Compute the number of bytes at which the packet
   1059  1.22   tsutsui 		 * will wrap to the beginning of the ring buffer.
   1060  1.22   tsutsui 		 */
   1061  1.29   thorpej 		wrap = RTK_RXBUFLEN - cur_rx;
   1062   1.1      haya 
   1063  1.22   tsutsui 		/*
   1064  1.22   tsutsui 		 * Compute where the next pending packet is.
   1065  1.22   tsutsui 		 */
   1066  1.22   tsutsui 		if (total_len > wrap)
   1067  1.22   tsutsui 			new_rx = total_len - wrap;
   1068  1.22   tsutsui 		else
   1069  1.22   tsutsui 			new_rx = cur_rx + total_len;
   1070  1.22   tsutsui 		/* Round up to 32-bit boundary. */
   1071  1.22   tsutsui 		new_rx = (new_rx + 3) & ~3;
   1072   1.1      haya 
   1073  1.22   tsutsui 		/*
   1074  1.22   tsutsui 		 * Now allocate an mbuf (and possibly a cluster) to hold
   1075  1.22   tsutsui 		 * the packet. Note we offset the packet 2 bytes so that
   1076  1.22   tsutsui 		 * data after the Ethernet header will be 4-byte aligned.
   1077  1.22   tsutsui 		 */
   1078  1.22   tsutsui 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1079  1.22   tsutsui 		if (m == NULL) {
   1080  1.22   tsutsui 			printf("%s: unable to allocate Rx mbuf\n",
   1081  1.22   tsutsui 			    sc->sc_dev.dv_xname);
   1082  1.22   tsutsui 			ifp->if_ierrors++;
   1083  1.22   tsutsui 			goto next_packet;
   1084  1.22   tsutsui 		}
   1085  1.22   tsutsui 		if (total_len > (MHLEN - RTK_ETHER_ALIGN)) {
   1086  1.22   tsutsui 			MCLGET(m, M_DONTWAIT);
   1087  1.22   tsutsui 			if ((m->m_flags & M_EXT) == 0) {
   1088  1.22   tsutsui 				printf("%s: unable to allocate Rx cluster\n",
   1089  1.22   tsutsui 				    sc->sc_dev.dv_xname);
   1090  1.22   tsutsui 				ifp->if_ierrors++;
   1091  1.22   tsutsui 				m_freem(m);
   1092  1.22   tsutsui 				m = NULL;
   1093  1.22   tsutsui 				goto next_packet;
   1094  1.22   tsutsui 			}
   1095  1.22   tsutsui 		}
   1096  1.22   tsutsui 		m->m_data += RTK_ETHER_ALIGN;	/* for alignment */
   1097  1.22   tsutsui 		m->m_pkthdr.rcvif = ifp;
   1098  1.22   tsutsui 		m->m_pkthdr.len = m->m_len = total_len;
   1099  1.22   tsutsui 		dst = mtod(m, caddr_t);
   1100   1.1      haya 
   1101  1.22   tsutsui 		/*
   1102  1.22   tsutsui 		 * If the packet wraps, copy up to the wrapping point.
   1103  1.22   tsutsui 		 */
   1104   1.1      haya 		if (total_len > wrap) {
   1105  1.22   tsutsui 			bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
   1106  1.22   tsutsui 			    cur_rx, wrap, BUS_DMASYNC_POSTREAD);
   1107  1.22   tsutsui 			memcpy(dst, rxbufpos, wrap);
   1108  1.22   tsutsui 			bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
   1109  1.22   tsutsui 			    cur_rx, wrap, BUS_DMASYNC_PREREAD);
   1110  1.22   tsutsui 			cur_rx = 0;
   1111  1.22   tsutsui 			rxbufpos = sc->rtk_cdata.rtk_rx_buf;
   1112  1.22   tsutsui 			total_len -= wrap;
   1113  1.22   tsutsui 			dst += wrap;
   1114   1.1      haya 		}
   1115   1.1      haya 
   1116   1.1      haya 		/*
   1117  1.22   tsutsui 		 * ...and now the rest.
   1118   1.1      haya 		 */
   1119  1.22   tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
   1120  1.22   tsutsui 		    cur_rx, total_len, BUS_DMASYNC_POSTREAD);
   1121  1.22   tsutsui 		memcpy(dst, rxbufpos, total_len);
   1122  1.22   tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
   1123  1.22   tsutsui 		    cur_rx, total_len, BUS_DMASYNC_PREREAD);
   1124  1.22   tsutsui 
   1125  1.23   tsutsui  next_packet:
   1126  1.22   tsutsui 		CSR_WRITE_2(sc, RTK_CURRXADDR, new_rx - 16);
   1127  1.22   tsutsui 		cur_rx = new_rx;
   1128   1.1      haya 
   1129   1.1      haya 		if (m == NULL)
   1130   1.1      haya 			continue;
   1131  1.16   thorpej 
   1132  1.16   thorpej 		/*
   1133  1.16   thorpej 		 * The RealTek chip includes the CRC with every
   1134  1.16   thorpej 		 * incoming packet.
   1135  1.16   thorpej 		 */
   1136  1.16   thorpej 		m->m_flags |= M_HASFCS;
   1137   1.1      haya 
   1138   1.1      haya 		ifp->if_ipackets++;
   1139   1.1      haya 
   1140   1.1      haya #if NBPFILTER > 0
   1141  1.14   thorpej 		if (ifp->if_bpf)
   1142   1.1      haya 			bpf_mtap(ifp->if_bpf, m);
   1143   1.1      haya #endif
   1144   1.1      haya 		/* pass it on. */
   1145   1.1      haya 		(*ifp->if_input)(ifp, m);
   1146   1.1      haya 	}
   1147   1.1      haya }
   1148   1.1      haya 
   1149   1.1      haya /*
   1150   1.1      haya  * A frame was downloaded to the chip. It's safe for us to clean up
   1151   1.1      haya  * the list buffers.
   1152   1.1      haya  */
   1153   1.8   thorpej STATIC void rtk_txeof(sc)
   1154  1.10   tsutsui 	struct rtk_softc	*sc;
   1155   1.1      haya {
   1156   1.1      haya 	struct ifnet		*ifp;
   1157   1.1      haya 	u_int32_t		txstat;
   1158   1.1      haya 
   1159   1.1      haya 	ifp = &sc->ethercom.ec_if;
   1160   1.1      haya 
   1161   1.1      haya 	/* Clear the timeout timer. */
   1162   1.1      haya 	ifp->if_timer = 0;
   1163   1.1      haya 
   1164   1.1      haya 	/*
   1165   1.1      haya 	 * Go through our tx list and free mbufs for those
   1166   1.1      haya 	 * frames that have been uploaded.
   1167   1.1      haya 	 */
   1168   1.1      haya 	do {
   1169  1.10   tsutsui 		txstat = CSR_READ_4(sc, RTK_LAST_TXSTAT(sc));
   1170  1.23   tsutsui 		if ((txstat & (RTK_TXSTAT_TX_OK|
   1171  1.23   tsutsui 		    RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)) == 0)
   1172   1.1      haya 			break;
   1173   1.1      haya 
   1174   1.4   tsutsui 		bus_dmamap_sync(sc->sc_dmat,
   1175   1.8   thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx], 0,
   1176   1.8   thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx]->dm_mapsize,
   1177   1.4   tsutsui 		    BUS_DMASYNC_POSTWRITE);
   1178   1.4   tsutsui 		bus_dmamap_unload(sc->sc_dmat,
   1179   1.8   thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx]);
   1180  1.10   tsutsui 		m_freem(RTK_LAST_TXMBUF(sc));
   1181  1.10   tsutsui 		RTK_LAST_TXMBUF(sc) = NULL;
   1182   1.4   tsutsui 
   1183  1.10   tsutsui 		ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
   1184   1.1      haya 
   1185  1.10   tsutsui 		if (txstat & RTK_TXSTAT_TX_OK)
   1186   1.1      haya 			ifp->if_opackets++;
   1187   1.1      haya 		else {
   1188   1.1      haya 			ifp->if_oerrors++;
   1189  1.23   tsutsui 			if (txstat & (RTK_TXSTAT_TXABRT|RTK_TXSTAT_OUTOFWIN))
   1190  1.10   tsutsui 				CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
   1191   1.1      haya 		}
   1192  1.10   tsutsui 		RTK_INC(sc->rtk_cdata.last_tx);
   1193   1.1      haya 		ifp->if_flags &= ~IFF_OACTIVE;
   1194   1.8   thorpej 	} while (sc->rtk_cdata.last_tx != sc->rtk_cdata.cur_tx);
   1195   1.1      haya }
   1196   1.1      haya 
   1197   1.8   thorpej int rtk_intr(arg)
   1198   1.1      haya 	void			*arg;
   1199   1.1      haya {
   1200  1.10   tsutsui 	struct rtk_softc	*sc;
   1201   1.1      haya 	struct ifnet		*ifp;
   1202   1.1      haya 	u_int16_t		status;
   1203   1.1      haya 	int handled = 0;
   1204   1.1      haya 
   1205   1.1      haya 	sc = arg;
   1206   1.1      haya 	ifp = &sc->ethercom.ec_if;
   1207   1.1      haya 
   1208   1.1      haya 	/* Disable interrupts. */
   1209  1.10   tsutsui 	CSR_WRITE_2(sc, RTK_IMR, 0x0000);
   1210   1.1      haya 
   1211   1.1      haya 	for (;;) {
   1212   1.1      haya 
   1213  1.10   tsutsui 		status = CSR_READ_2(sc, RTK_ISR);
   1214   1.1      haya 		if (status)
   1215  1.10   tsutsui 			CSR_WRITE_2(sc, RTK_ISR, status);
   1216   1.1      haya 
   1217   1.1      haya 		handled = 1;
   1218   1.1      haya 
   1219  1.10   tsutsui 		if ((status & RTK_INTRS) == 0)
   1220   1.1      haya 			break;
   1221   1.1      haya 
   1222  1.10   tsutsui 		if (status & RTK_ISR_RX_OK)
   1223   1.8   thorpej 			rtk_rxeof(sc);
   1224   1.1      haya 
   1225  1.10   tsutsui 		if (status & RTK_ISR_RX_ERR)
   1226   1.8   thorpej 			rtk_rxeof(sc);
   1227   1.1      haya 
   1228  1.23   tsutsui 		if (status & (RTK_ISR_TX_OK|RTK_ISR_TX_ERR))
   1229   1.8   thorpej 			rtk_txeof(sc);
   1230   1.1      haya 
   1231  1.10   tsutsui 		if (status & RTK_ISR_SYSTEM_ERR) {
   1232   1.8   thorpej 			rtk_reset(sc);
   1233  1.15   thorpej 			rtk_init(ifp);
   1234   1.1      haya 		}
   1235   1.1      haya 	}
   1236   1.1      haya 
   1237   1.1      haya 	/* Re-enable interrupts. */
   1238  1.10   tsutsui 	CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
   1239   1.1      haya 
   1240  1.25   thorpej 	if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
   1241   1.8   thorpej 		rtk_start(ifp);
   1242   1.1      haya 
   1243   1.1      haya 	return (handled);
   1244   1.1      haya }
   1245   1.1      haya 
   1246   1.1      haya /*
   1247   1.1      haya  * Main transmit routine.
   1248   1.1      haya  */
   1249   1.1      haya 
   1250   1.8   thorpej STATIC void rtk_start(ifp)
   1251   1.1      haya 	struct ifnet		*ifp;
   1252   1.1      haya {
   1253  1.10   tsutsui 	struct rtk_softc	*sc;
   1254   1.4   tsutsui 	struct mbuf		*m_head = NULL, *m_new;
   1255   1.4   tsutsui 	int			error, idx, len;
   1256   1.1      haya 
   1257   1.1      haya 	sc = ifp->if_softc;
   1258   1.1      haya 
   1259  1.10   tsutsui 	while(RTK_CUR_TXMBUF(sc) == NULL) {
   1260  1.25   thorpej 		IFQ_POLL(&ifp->if_snd, m_head);
   1261   1.1      haya 		if (m_head == NULL)
   1262   1.1      haya 			break;
   1263  1.26   thorpej 		m_new = NULL;
   1264   1.1      haya 
   1265   1.8   thorpej 		idx = sc->rtk_cdata.cur_tx;
   1266   1.4   tsutsui 
   1267   1.4   tsutsui 		/*
   1268   1.4   tsutsui 		 * Load the DMA map.  If this fails, the packet didn't
   1269   1.4   tsutsui 		 * fit in one DMA segment, and we need to copy.  Note,
   1270   1.4   tsutsui 		 * the packet must also be aligned.
   1271   1.4   tsutsui 		 */
   1272   1.4   tsutsui 		if ((mtod(m_head, bus_addr_t) & 3) != 0 ||
   1273   1.4   tsutsui 		    bus_dmamap_load_mbuf(sc->sc_dmat, sc->snd_dmamap[idx],
   1274   1.4   tsutsui 			m_head, BUS_DMA_NOWAIT) != 0) {
   1275   1.4   tsutsui 			MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   1276   1.4   tsutsui 			if (m_new == NULL) {
   1277   1.4   tsutsui 				printf("%s: unable to allocate Tx mbuf\n",
   1278   1.4   tsutsui 				    sc->sc_dev.dv_xname);
   1279   1.4   tsutsui 				break;
   1280   1.4   tsutsui 			}
   1281   1.4   tsutsui 			if (m_head->m_pkthdr.len > MHLEN) {
   1282   1.4   tsutsui 				MCLGET(m_new, M_DONTWAIT);
   1283   1.4   tsutsui 				if ((m_new->m_flags & M_EXT) == 0) {
   1284   1.4   tsutsui 					printf("%s: unable to allocate Tx "
   1285   1.4   tsutsui 					    "cluster\n", sc->sc_dev.dv_xname);
   1286   1.4   tsutsui 					m_freem(m_new);
   1287   1.4   tsutsui 					break;
   1288   1.4   tsutsui 				}
   1289   1.4   tsutsui 			}
   1290   1.4   tsutsui 			m_copydata(m_head, 0, m_head->m_pkthdr.len,
   1291   1.4   tsutsui 			    mtod(m_new, caddr_t));
   1292   1.4   tsutsui 			m_new->m_pkthdr.len = m_new->m_len =
   1293   1.4   tsutsui 			    m_head->m_pkthdr.len;
   1294   1.4   tsutsui 			error = bus_dmamap_load_mbuf(sc->sc_dmat,
   1295  1.26   thorpej 			    sc->snd_dmamap[idx], m_new, BUS_DMA_NOWAIT);
   1296   1.4   tsutsui 			if (error) {
   1297   1.4   tsutsui 				printf("%s: unable to load Tx buffer, "
   1298   1.4   tsutsui 				    "error = %d\n", sc->sc_dev.dv_xname, error);
   1299   1.4   tsutsui 				break;
   1300   1.4   tsutsui 			}
   1301   1.4   tsutsui 		}
   1302  1.25   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   1303  1.26   thorpej 		if (m_new != NULL) {
   1304  1.26   thorpej 			m_freem(m_head);
   1305  1.26   thorpej 			m_head = m_new;
   1306  1.26   thorpej 		}
   1307   1.4   tsutsui 
   1308  1.10   tsutsui 		RTK_CUR_TXMBUF(sc) = m_head;
   1309   1.1      haya 
   1310   1.1      haya #if NBPFILTER > 0
   1311   1.1      haya 		/*
   1312   1.1      haya 		 * If there's a BPF listener, bounce a copy of this frame
   1313   1.1      haya 		 * to him.
   1314   1.1      haya 		 */
   1315   1.1      haya 		if (ifp->if_bpf)
   1316  1.10   tsutsui 			bpf_mtap(ifp->if_bpf, RTK_CUR_TXMBUF(sc));
   1317   1.1      haya #endif
   1318   1.1      haya 		/*
   1319   1.1      haya 		 * Transmit the frame.
   1320   1.1      haya 	 	 */
   1321   1.4   tsutsui 		bus_dmamap_sync(sc->sc_dmat,
   1322   1.4   tsutsui 		    sc->snd_dmamap[idx], 0, sc->snd_dmamap[idx]->dm_mapsize,
   1323   1.4   tsutsui 		    BUS_DMASYNC_PREWRITE);
   1324   1.4   tsutsui 
   1325   1.4   tsutsui 		len = sc->snd_dmamap[idx]->dm_segs[0].ds_len;
   1326   1.4   tsutsui 		if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
   1327   1.4   tsutsui 			len = (ETHER_MIN_LEN - ETHER_CRC_LEN);
   1328   1.4   tsutsui 
   1329  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_CUR_TXADDR(sc),
   1330  1.23   tsutsui 		    sc->snd_dmamap[idx]->dm_segs[0].ds_addr);
   1331  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_CUR_TXSTAT(sc), RTK_TX_EARLYTHRESH | len);
   1332   1.1      haya 
   1333  1.10   tsutsui 		RTK_INC(sc->rtk_cdata.cur_tx);
   1334   1.1      haya 	}
   1335   1.1      haya 
   1336   1.1      haya 	/*
   1337   1.1      haya 	 * We broke out of the loop because all our TX slots are
   1338   1.1      haya 	 * full. Mark the NIC as busy until it drains some of the
   1339   1.1      haya 	 * packets from the queue.
   1340   1.1      haya 	 */
   1341  1.10   tsutsui 	if (RTK_CUR_TXMBUF(sc) != NULL)
   1342   1.1      haya 		ifp->if_flags |= IFF_OACTIVE;
   1343   1.1      haya 
   1344   1.1      haya 	/*
   1345   1.1      haya 	 * Set a timeout in case the chip goes out to lunch.
   1346   1.1      haya 	 */
   1347   1.1      haya 	ifp->if_timer = 5;
   1348   1.1      haya }
   1349   1.1      haya 
   1350  1.15   thorpej STATIC int rtk_init(ifp)
   1351  1.15   thorpej 	struct ifnet *ifp;
   1352   1.1      haya {
   1353  1.15   thorpej 	struct rtk_softc	*sc = ifp->if_softc;
   1354  1.15   thorpej 	int			error = 0, i;
   1355   1.4   tsutsui 	u_int32_t		rxcfg;
   1356   1.1      haya 
   1357  1.15   thorpej 	if ((error = rtk_enable(sc)) != 0)
   1358  1.15   thorpej 		goto out;
   1359   1.1      haya 
   1360   1.1      haya 	/*
   1361  1.15   thorpej 	 * Cancel pending I/O.
   1362   1.1      haya 	 */
   1363  1.15   thorpej 	rtk_stop(ifp, 0);
   1364   1.1      haya 
   1365   1.1      haya 	/* Init our MAC address */
   1366   1.1      haya 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1367  1.10   tsutsui 		CSR_WRITE_1(sc, RTK_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
   1368   1.1      haya 	}
   1369   1.1      haya 
   1370   1.1      haya 	/* Init the RX buffer pointer register. */
   1371   1.4   tsutsui 	bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
   1372   1.4   tsutsui 	    sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1373  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
   1374   1.1      haya 
   1375   1.1      haya 	/* Init TX descriptors. */
   1376   1.8   thorpej 	rtk_list_tx_init(sc);
   1377   1.1      haya 
   1378   1.1      haya 	/*
   1379   1.1      haya 	 * Enable transmit and receive.
   1380   1.1      haya 	 */
   1381  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
   1382   1.1      haya 
   1383   1.1      haya 	/*
   1384   1.1      haya 	 * Set the initial TX and RX configuration.
   1385   1.1      haya 	 */
   1386  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
   1387  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
   1388   1.1      haya 
   1389   1.1      haya 	/* Set the individual bit to receive frames for this host only. */
   1390  1.10   tsutsui 	rxcfg = CSR_READ_4(sc, RTK_RXCFG);
   1391  1.10   tsutsui 	rxcfg |= RTK_RXCFG_RX_INDIV;
   1392   1.1      haya 
   1393   1.1      haya 	/* If we want promiscuous mode, set the allframes bit. */
   1394   1.1      haya 	if (ifp->if_flags & IFF_PROMISC) {
   1395  1.10   tsutsui 		rxcfg |= RTK_RXCFG_RX_ALLPHYS;
   1396  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1397   1.1      haya 	} else {
   1398  1.10   tsutsui 		rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
   1399  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1400   1.1      haya 	}
   1401   1.1      haya 
   1402   1.1      haya 	/*
   1403   1.1      haya 	 * Set capture broadcast bit to capture broadcast frames.
   1404   1.1      haya 	 */
   1405   1.1      haya 	if (ifp->if_flags & IFF_BROADCAST) {
   1406  1.10   tsutsui 		rxcfg |= RTK_RXCFG_RX_BROAD;
   1407  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1408   1.1      haya 	} else {
   1409  1.10   tsutsui 		rxcfg &= ~RTK_RXCFG_RX_BROAD;
   1410  1.10   tsutsui 		CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
   1411   1.1      haya 	}
   1412   1.1      haya 
   1413   1.1      haya 	/*
   1414   1.1      haya 	 * Program the multicast filter, if necessary.
   1415   1.1      haya 	 */
   1416   1.8   thorpej 	rtk_setmulti(sc);
   1417   1.1      haya 
   1418   1.1      haya 	/*
   1419   1.1      haya 	 * Enable interrupts.
   1420   1.1      haya 	 */
   1421  1.10   tsutsui 	CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
   1422   1.1      haya 
   1423   1.1      haya 	/* Start RX/TX process. */
   1424  1.10   tsutsui 	CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
   1425   1.1      haya 
   1426   1.1      haya 	/* Enable receiver and transmitter. */
   1427  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
   1428   1.1      haya 
   1429  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
   1430   1.1      haya 
   1431   1.1      haya 	/*
   1432   1.1      haya 	 * Set current media.
   1433   1.1      haya 	 */
   1434   1.1      haya 	mii_mediachg(&sc->mii);
   1435   1.1      haya 
   1436   1.1      haya 	ifp->if_flags |= IFF_RUNNING;
   1437   1.1      haya 	ifp->if_flags &= ~IFF_OACTIVE;
   1438   1.1      haya 
   1439  1.15   thorpej 	callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
   1440   1.1      haya 
   1441  1.15   thorpej  out:
   1442  1.15   thorpej 	if (error) {
   1443  1.15   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1444  1.15   thorpej 		ifp->if_timer = 0;
   1445  1.15   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1446  1.15   thorpej 	}
   1447  1.15   thorpej 	return (error);
   1448   1.1      haya }
   1449   1.1      haya 
   1450   1.1      haya /*
   1451   1.1      haya  * Set media options.
   1452   1.1      haya  */
   1453   1.8   thorpej STATIC int rtk_ifmedia_upd(ifp)
   1454   1.1      haya 	struct ifnet		*ifp;
   1455   1.1      haya {
   1456  1.10   tsutsui 	struct rtk_softc	*sc;
   1457   1.1      haya 
   1458   1.1      haya 	sc = ifp->if_softc;
   1459   1.1      haya 
   1460   1.1      haya 	return (mii_mediachg(&sc->mii));
   1461   1.1      haya }
   1462   1.1      haya 
   1463   1.1      haya /*
   1464   1.1      haya  * Report current media status.
   1465   1.1      haya  */
   1466   1.8   thorpej STATIC void rtk_ifmedia_sts(ifp, ifmr)
   1467   1.1      haya 	struct ifnet		*ifp;
   1468   1.1      haya 	struct ifmediareq	*ifmr;
   1469   1.1      haya {
   1470  1.10   tsutsui 	struct rtk_softc	*sc;
   1471   1.1      haya 
   1472   1.1      haya 	sc = ifp->if_softc;
   1473   1.1      haya 
   1474   1.1      haya 	mii_pollstat(&sc->mii);
   1475   1.1      haya 	ifmr->ifm_status = sc->mii.mii_media_status;
   1476   1.1      haya 	ifmr->ifm_active = sc->mii.mii_media_active;
   1477   1.1      haya }
   1478   1.1      haya 
   1479   1.8   thorpej STATIC int rtk_ioctl(ifp, command, data)
   1480   1.1      haya 	struct ifnet		*ifp;
   1481   1.1      haya 	u_long			command;
   1482   1.1      haya 	caddr_t			data;
   1483   1.1      haya {
   1484  1.10   tsutsui 	struct rtk_softc	*sc = ifp->if_softc;
   1485   1.1      haya 	struct ifreq		*ifr = (struct ifreq *) data;
   1486   1.1      haya 	int			s, error = 0;
   1487   1.1      haya 
   1488   1.9   thorpej 	s = splnet();
   1489   1.1      haya 
   1490  1.12  drochner 	switch (command) {
   1491   1.1      haya 	case SIOCGIFMEDIA:
   1492   1.1      haya 	case SIOCSIFMEDIA:
   1493   1.1      haya 		error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
   1494   1.1      haya 		break;
   1495  1.15   thorpej 
   1496   1.1      haya 	default:
   1497  1.15   thorpej 		error = ether_ioctl(ifp, command, data);
   1498  1.15   thorpej 		if (error == ENETRESET) {
   1499  1.15   thorpej 			if (RTK_IS_ENABLED(sc)) {
   1500  1.15   thorpej 				/*
   1501  1.15   thorpej 				 * Multicast list has changed.  Set the
   1502  1.15   thorpej 				 * hardware filter accordingly.
   1503  1.15   thorpej 				 */
   1504  1.15   thorpej 				rtk_setmulti(sc);
   1505  1.15   thorpej 			}
   1506  1.15   thorpej 			error = 0;
   1507  1.15   thorpej 		}
   1508   1.1      haya 		break;
   1509   1.1      haya 	}
   1510   1.1      haya 
   1511  1.12  drochner 	splx(s);
   1512   1.1      haya 
   1513  1.23   tsutsui 	return (error);
   1514   1.1      haya }
   1515   1.1      haya 
   1516   1.8   thorpej STATIC void rtk_watchdog(ifp)
   1517   1.1      haya 	struct ifnet		*ifp;
   1518   1.1      haya {
   1519  1.10   tsutsui 	struct rtk_softc	*sc;
   1520   1.1      haya 
   1521   1.1      haya 	sc = ifp->if_softc;
   1522   1.1      haya 
   1523   1.1      haya 	printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
   1524   1.1      haya 	ifp->if_oerrors++;
   1525   1.8   thorpej 	rtk_txeof(sc);
   1526   1.8   thorpej 	rtk_rxeof(sc);
   1527  1.15   thorpej 	rtk_init(ifp);
   1528   1.1      haya }
   1529   1.1      haya 
   1530   1.1      haya /*
   1531   1.1      haya  * Stop the adapter and free any mbufs allocated to the
   1532   1.1      haya  * RX and TX lists.
   1533   1.1      haya  */
   1534  1.15   thorpej STATIC void rtk_stop(ifp, disable)
   1535  1.15   thorpej 	struct ifnet *ifp;
   1536  1.15   thorpej 	int disable;
   1537   1.1      haya {
   1538  1.15   thorpej 	struct rtk_softc *sc = ifp->if_softc;
   1539  1.15   thorpej 	int i;
   1540   1.1      haya 
   1541   1.8   thorpej 	callout_stop(&sc->rtk_tick_ch);
   1542   1.1      haya 
   1543   1.1      haya 	mii_down(&sc->mii);
   1544   1.1      haya 
   1545  1.10   tsutsui 	CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
   1546  1.10   tsutsui 	CSR_WRITE_2(sc, RTK_IMR, 0x0000);
   1547   1.1      haya 
   1548   1.1      haya 	/*
   1549   1.1      haya 	 * Free the TX list buffers.
   1550   1.1      haya 	 */
   1551  1.10   tsutsui 	for (i = 0; i < RTK_TX_LIST_CNT; i++) {
   1552   1.8   thorpej 		if (sc->rtk_cdata.rtk_tx_chain[i] != NULL) {
   1553  1.11   tsutsui 			bus_dmamap_unload(sc->sc_dmat, sc->snd_dmamap[i]);
   1554   1.8   thorpej 			m_freem(sc->rtk_cdata.rtk_tx_chain[i]);
   1555   1.8   thorpej 			sc->rtk_cdata.rtk_tx_chain[i] = NULL;
   1556  1.10   tsutsui 			CSR_WRITE_4(sc, RTK_TXADDR0 + i, 0x0000000);
   1557   1.1      haya 		}
   1558   1.1      haya 	}
   1559   1.1      haya 
   1560  1.15   thorpej 	if (disable)
   1561  1.15   thorpej 		rtk_disable(sc);
   1562  1.15   thorpej 
   1563   1.1      haya 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1564  1.15   thorpej 	ifp->if_timer = 0;
   1565   1.1      haya }
   1566   1.1      haya 
   1567   1.1      haya /*
   1568   1.1      haya  * Stop all chip I/O so that the kernel's probe routines don't
   1569   1.1      haya  * get confused by errant DMAs when rebooting.
   1570   1.1      haya  */
   1571   1.8   thorpej STATIC void rtk_shutdown(vsc)
   1572   1.1      haya 	void			*vsc;
   1573   1.1      haya {
   1574  1.10   tsutsui 	struct rtk_softc	*sc = (struct rtk_softc *)vsc;
   1575   1.1      haya 
   1576  1.15   thorpej 	rtk_stop(&sc->ethercom.ec_if, 0);
   1577   1.1      haya }
   1578   1.1      haya 
   1579   1.1      haya STATIC void
   1580   1.8   thorpej rtk_tick(arg)
   1581   1.1      haya 	void *arg;
   1582   1.1      haya {
   1583   1.8   thorpej 	struct rtk_softc *sc = arg;
   1584   1.1      haya 	int s = splnet();
   1585   1.1      haya 
   1586   1.1      haya 	mii_tick(&sc->mii);
   1587   1.1      haya 	splx(s);
   1588   1.1      haya 
   1589   1.8   thorpej 	callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
   1590   1.1      haya }
   1591