rtl81x9.c revision 1.49 1 1.49 perry /* $NetBSD: rtl81x9.c,v 1.49 2005/02/04 02:10:37 perry Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 PCI NIC driver
39 1.1 haya *
40 1.1 haya * Supports several extremely cheap PCI 10/100 adapters based on
41 1.1 haya * the RealTek chipset. Datasheets can be obtained from
42 1.1 haya * www.realtek.com.tw.
43 1.1 haya *
44 1.1 haya * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
45 1.1 haya * Electrical Engineering Department
46 1.1 haya * Columbia University, New York City
47 1.1 haya */
48 1.1 haya
49 1.1 haya /*
50 1.1 haya * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
51 1.1 haya * probably the worst PCI ethernet controller ever made, with the possible
52 1.1 haya * exception of the FEAST chip made by SMC. The 8139 supports bus-master
53 1.1 haya * DMA, but it has a terrible interface that nullifies any performance
54 1.1 haya * gains that bus-master DMA usually offers.
55 1.1 haya *
56 1.1 haya * For transmission, the chip offers a series of four TX descriptor
57 1.1 haya * registers. Each transmit frame must be in a contiguous buffer, aligned
58 1.1 haya * on a longword (32-bit) boundary. This means we almost always have to
59 1.1 haya * do mbuf copies in order to transmit a frame, except in the unlikely
60 1.1 haya * case where a) the packet fits into a single mbuf, and b) the packet
61 1.1 haya * is 32-bit aligned within the mbuf's data area. The presence of only
62 1.1 haya * four descriptor registers means that we can never have more than four
63 1.1 haya * packets queued for transmission at any one time.
64 1.1 haya *
65 1.1 haya * Reception is not much better. The driver has to allocate a single large
66 1.1 haya * buffer area (up to 64K in size) into which the chip will DMA received
67 1.1 haya * frames. Because we don't know where within this region received packets
68 1.1 haya * will begin or end, we have no choice but to copy data from the buffer
69 1.1 haya * area into mbufs in order to pass the packets up to the higher protocol
70 1.1 haya * levels.
71 1.1 haya *
72 1.1 haya * It's impossible given this rotten design to really achieve decent
73 1.45 tsutsui * performance at 100Mbps, unless you happen to have a 400MHz PII or
74 1.1 haya * some equally overmuscled CPU to drive it.
75 1.1 haya *
76 1.1 haya * On the bright side, the 8139 does have a built-in PHY, although
77 1.1 haya * rather than using an MDIO serial interface like most other NICs, the
78 1.1 haya * PHY registers are directly accessible through the 8139's register
79 1.1 haya * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
80 1.1 haya * filter.
81 1.1 haya *
82 1.1 haya * The 8129 chip is an older version of the 8139 that uses an external PHY
83 1.1 haya * chip. The 8129 has a serial MDIO interface for accessing the MII where
84 1.1 haya * the 8139 lets you directly access the on-board PHY registers. We need
85 1.1 haya * to select which interface to use depending on the chip type.
86 1.1 haya */
87 1.40 lukem
88 1.40 lukem #include <sys/cdefs.h>
89 1.49 perry __KERNEL_RCSID(0, "$NetBSD: rtl81x9.c,v 1.49 2005/02/04 02:10:37 perry Exp $");
90 1.1 haya
91 1.1 haya #include "bpfilter.h"
92 1.1 haya #include "rnd.h"
93 1.1 haya
94 1.1 haya #include <sys/param.h>
95 1.1 haya #include <sys/systm.h>
96 1.1 haya #include <sys/callout.h>
97 1.1 haya #include <sys/device.h>
98 1.1 haya #include <sys/sockio.h>
99 1.1 haya #include <sys/mbuf.h>
100 1.1 haya #include <sys/malloc.h>
101 1.1 haya #include <sys/kernel.h>
102 1.1 haya #include <sys/socket.h>
103 1.1 haya
104 1.17 thorpej #include <uvm/uvm_extern.h>
105 1.17 thorpej
106 1.1 haya #include <net/if.h>
107 1.1 haya #include <net/if_arp.h>
108 1.1 haya #include <net/if_ether.h>
109 1.1 haya #include <net/if_dl.h>
110 1.1 haya #include <net/if_media.h>
111 1.1 haya
112 1.1 haya #if NBPFILTER > 0
113 1.1 haya #include <net/bpf.h>
114 1.1 haya #endif
115 1.1 haya #if NRND > 0
116 1.1 haya #include <sys/rnd.h>
117 1.1 haya #endif
118 1.1 haya
119 1.1 haya #include <machine/bus.h>
120 1.3 tsutsui #include <machine/endian.h>
121 1.1 haya
122 1.1 haya #include <dev/mii/mii.h>
123 1.1 haya #include <dev/mii/miivar.h>
124 1.1 haya
125 1.1 haya #include <dev/ic/rtl81x9reg.h>
126 1.4 tsutsui #include <dev/ic/rtl81x9var.h>
127 1.1 haya
128 1.23 tsutsui #if defined(DEBUG)
129 1.1 haya #define STATIC
130 1.1 haya #else
131 1.1 haya #define STATIC static
132 1.1 haya #endif
133 1.1 haya
134 1.49 perry STATIC void rtk_reset (struct rtk_softc *);
135 1.49 perry STATIC void rtk_rxeof (struct rtk_softc *);
136 1.49 perry STATIC void rtk_txeof (struct rtk_softc *);
137 1.49 perry STATIC void rtk_start (struct ifnet *);
138 1.49 perry STATIC int rtk_ioctl (struct ifnet *, u_long, caddr_t);
139 1.49 perry STATIC int rtk_init (struct ifnet *);
140 1.49 perry STATIC void rtk_stop (struct ifnet *, int);
141 1.49 perry
142 1.49 perry STATIC void rtk_watchdog(struct ifnet *);
143 1.49 perry STATIC void rtk_shutdown(void *);
144 1.49 perry STATIC int rtk_ifmedia_upd(struct ifnet *);
145 1.49 perry STATIC void rtk_ifmedia_sts(struct ifnet *, struct ifmediareq *);
146 1.49 perry
147 1.49 perry STATIC void rtk_eeprom_putbyte(struct rtk_softc *, int, int);
148 1.49 perry STATIC void rtk_mii_sync(struct rtk_softc *);
149 1.49 perry STATIC void rtk_mii_send(struct rtk_softc *, u_int32_t, int);
150 1.49 perry STATIC int rtk_mii_readreg(struct rtk_softc *, struct rtk_mii_frame *);
151 1.49 perry STATIC int rtk_mii_writereg(struct rtk_softc *, struct rtk_mii_frame *);
152 1.49 perry
153 1.49 perry STATIC int rtk_phy_readreg(struct device *, int, int);
154 1.49 perry STATIC void rtk_phy_writereg(struct device *, int, int, int);
155 1.49 perry STATIC void rtk_phy_statchg(struct device *);
156 1.49 perry STATIC void rtk_tick (void *);
157 1.49 perry
158 1.49 perry STATIC int rtk_enable (struct rtk_softc *);
159 1.49 perry STATIC void rtk_disable (struct rtk_softc *);
160 1.49 perry STATIC void rtk_power (int, void *);
161 1.10 tsutsui
162 1.49 perry STATIC int rtk_list_tx_init(struct rtk_softc *);
163 1.1 haya
164 1.1 haya #define EE_SET(x) \
165 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
166 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) | (x))
167 1.1 haya
168 1.1 haya #define EE_CLR(x) \
169 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
170 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) & ~(x))
171 1.1 haya
172 1.44 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
173 1.44 bouyer
174 1.1 haya /*
175 1.1 haya * Send a read command and address to the EEPROM, check for ACK.
176 1.1 haya */
177 1.8 thorpej STATIC void rtk_eeprom_putbyte(sc, addr, addr_len)
178 1.10 tsutsui struct rtk_softc *sc;
179 1.5 tsutsui int addr, addr_len;
180 1.1 haya {
181 1.2 tsutsui int d, i;
182 1.1 haya
183 1.10 tsutsui d = (RTK_EECMD_READ << addr_len) | addr;
184 1.1 haya
185 1.1 haya /*
186 1.1 haya * Feed in each bit and stobe the clock.
187 1.1 haya */
188 1.23 tsutsui for (i = RTK_EECMD_LEN + addr_len; i > 0; i--) {
189 1.23 tsutsui if (d & (1 << (i - 1))) {
190 1.10 tsutsui EE_SET(RTK_EE_DATAIN);
191 1.1 haya } else {
192 1.10 tsutsui EE_CLR(RTK_EE_DATAIN);
193 1.1 haya }
194 1.23 tsutsui DELAY(4);
195 1.10 tsutsui EE_SET(RTK_EE_CLK);
196 1.23 tsutsui DELAY(4);
197 1.10 tsutsui EE_CLR(RTK_EE_CLK);
198 1.23 tsutsui DELAY(4);
199 1.1 haya }
200 1.1 haya }
201 1.1 haya
202 1.1 haya /*
203 1.1 haya * Read a word of data stored in the EEPROM at address 'addr.'
204 1.1 haya */
205 1.8 thorpej u_int16_t rtk_read_eeprom(sc, addr, addr_len)
206 1.10 tsutsui struct rtk_softc *sc;
207 1.5 tsutsui int addr, addr_len;
208 1.1 haya {
209 1.5 tsutsui u_int16_t word = 0;
210 1.2 tsutsui int i;
211 1.1 haya
212 1.1 haya /* Enter EEPROM access mode. */
213 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
214 1.1 haya
215 1.1 haya /*
216 1.1 haya * Send address of word we want to read.
217 1.1 haya */
218 1.8 thorpej rtk_eeprom_putbyte(sc, addr, addr_len);
219 1.1 haya
220 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM|RTK_EE_SEL);
221 1.1 haya
222 1.1 haya /*
223 1.1 haya * Start reading bits from EEPROM.
224 1.1 haya */
225 1.23 tsutsui for (i = 16; i > 0; i--) {
226 1.10 tsutsui EE_SET(RTK_EE_CLK);
227 1.23 tsutsui DELAY(4);
228 1.10 tsutsui if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
229 1.23 tsutsui word |= 1 << (i - 1);
230 1.10 tsutsui EE_CLR(RTK_EE_CLK);
231 1.23 tsutsui DELAY(4);
232 1.1 haya }
233 1.1 haya
234 1.1 haya /* Turn off EEPROM access mode. */
235 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
236 1.1 haya
237 1.5 tsutsui return (word);
238 1.1 haya }
239 1.1 haya
240 1.1 haya /*
241 1.1 haya * MII access routines are provided for the 8129, which
242 1.1 haya * doesn't have a built-in PHY. For the 8139, we fake things
243 1.8 thorpej * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
244 1.1 haya * direct access PHY registers.
245 1.1 haya */
246 1.1 haya #define MII_SET(x) \
247 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
248 1.10 tsutsui CSR_READ_1(sc, RTK_MII) | (x))
249 1.1 haya
250 1.1 haya #define MII_CLR(x) \
251 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
252 1.10 tsutsui CSR_READ_1(sc, RTK_MII) & ~(x))
253 1.1 haya
254 1.1 haya /*
255 1.1 haya * Sync the PHYs by setting data bit and strobing the clock 32 times.
256 1.1 haya */
257 1.8 thorpej STATIC void rtk_mii_sync(sc)
258 1.10 tsutsui struct rtk_softc *sc;
259 1.1 haya {
260 1.2 tsutsui int i;
261 1.1 haya
262 1.10 tsutsui MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
263 1.1 haya
264 1.1 haya for (i = 0; i < 32; i++) {
265 1.10 tsutsui MII_SET(RTK_MII_CLK);
266 1.1 haya DELAY(1);
267 1.10 tsutsui MII_CLR(RTK_MII_CLK);
268 1.1 haya DELAY(1);
269 1.1 haya }
270 1.1 haya }
271 1.1 haya
272 1.1 haya /*
273 1.1 haya * Clock a series of bits through the MII.
274 1.1 haya */
275 1.8 thorpej STATIC void rtk_mii_send(sc, bits, cnt)
276 1.10 tsutsui struct rtk_softc *sc;
277 1.1 haya u_int32_t bits;
278 1.1 haya int cnt;
279 1.1 haya {
280 1.1 haya int i;
281 1.1 haya
282 1.10 tsutsui MII_CLR(RTK_MII_CLK);
283 1.1 haya
284 1.23 tsutsui for (i = cnt; i > 0; i--) {
285 1.23 tsutsui if (bits & (1 << (i - 1))) {
286 1.10 tsutsui MII_SET(RTK_MII_DATAOUT);
287 1.1 haya } else {
288 1.10 tsutsui MII_CLR(RTK_MII_DATAOUT);
289 1.1 haya }
290 1.1 haya DELAY(1);
291 1.10 tsutsui MII_CLR(RTK_MII_CLK);
292 1.1 haya DELAY(1);
293 1.10 tsutsui MII_SET(RTK_MII_CLK);
294 1.1 haya }
295 1.1 haya }
296 1.1 haya
297 1.1 haya /*
298 1.1 haya * Read an PHY register through the MII.
299 1.1 haya */
300 1.8 thorpej STATIC int rtk_mii_readreg(sc, frame)
301 1.10 tsutsui struct rtk_softc *sc;
302 1.8 thorpej struct rtk_mii_frame *frame;
303 1.1 haya {
304 1.1 haya int i, ack, s;
305 1.1 haya
306 1.9 thorpej s = splnet();
307 1.1 haya
308 1.1 haya /*
309 1.1 haya * Set up frame for RX.
310 1.1 haya */
311 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
312 1.10 tsutsui frame->mii_opcode = RTK_MII_READOP;
313 1.1 haya frame->mii_turnaround = 0;
314 1.1 haya frame->mii_data = 0;
315 1.23 tsutsui
316 1.10 tsutsui CSR_WRITE_2(sc, RTK_MII, 0);
317 1.1 haya
318 1.1 haya /*
319 1.1 haya * Turn on data xmit.
320 1.1 haya */
321 1.10 tsutsui MII_SET(RTK_MII_DIR);
322 1.1 haya
323 1.8 thorpej rtk_mii_sync(sc);
324 1.1 haya
325 1.1 haya /*
326 1.1 haya * Send command/address info.
327 1.1 haya */
328 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
329 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
330 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
331 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
332 1.1 haya
333 1.1 haya /* Idle bit */
334 1.10 tsutsui MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
335 1.1 haya DELAY(1);
336 1.10 tsutsui MII_SET(RTK_MII_CLK);
337 1.1 haya DELAY(1);
338 1.1 haya
339 1.1 haya /* Turn off xmit. */
340 1.10 tsutsui MII_CLR(RTK_MII_DIR);
341 1.1 haya
342 1.1 haya /* Check for ack */
343 1.10 tsutsui MII_CLR(RTK_MII_CLK);
344 1.1 haya DELAY(1);
345 1.10 tsutsui MII_SET(RTK_MII_CLK);
346 1.1 haya DELAY(1);
347 1.10 tsutsui ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
348 1.1 haya
349 1.1 haya /*
350 1.1 haya * Now try reading data bits. If the ack failed, we still
351 1.1 haya * need to clock through 16 cycles to keep the PHY(s) in sync.
352 1.1 haya */
353 1.1 haya if (ack) {
354 1.23 tsutsui for (i = 0; i < 16; i++) {
355 1.10 tsutsui MII_CLR(RTK_MII_CLK);
356 1.1 haya DELAY(1);
357 1.10 tsutsui MII_SET(RTK_MII_CLK);
358 1.1 haya DELAY(1);
359 1.1 haya }
360 1.1 haya goto fail;
361 1.1 haya }
362 1.1 haya
363 1.23 tsutsui for (i = 16; i > 0; i--) {
364 1.10 tsutsui MII_CLR(RTK_MII_CLK);
365 1.1 haya DELAY(1);
366 1.1 haya if (!ack) {
367 1.10 tsutsui if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
368 1.23 tsutsui frame->mii_data |= 1 << (i - 1);
369 1.1 haya DELAY(1);
370 1.1 haya }
371 1.10 tsutsui MII_SET(RTK_MII_CLK);
372 1.1 haya DELAY(1);
373 1.1 haya }
374 1.1 haya
375 1.23 tsutsui fail:
376 1.10 tsutsui MII_CLR(RTK_MII_CLK);
377 1.1 haya DELAY(1);
378 1.10 tsutsui MII_SET(RTK_MII_CLK);
379 1.1 haya DELAY(1);
380 1.1 haya
381 1.1 haya splx(s);
382 1.1 haya
383 1.1 haya if (ack)
384 1.23 tsutsui return (1);
385 1.23 tsutsui return (0);
386 1.1 haya }
387 1.1 haya
388 1.1 haya /*
389 1.1 haya * Write to a PHY register through the MII.
390 1.1 haya */
391 1.8 thorpej STATIC int rtk_mii_writereg(sc, frame)
392 1.10 tsutsui struct rtk_softc *sc;
393 1.8 thorpej struct rtk_mii_frame *frame;
394 1.1 haya {
395 1.1 haya int s;
396 1.1 haya
397 1.9 thorpej s = splnet();
398 1.1 haya /*
399 1.1 haya * Set up frame for TX.
400 1.1 haya */
401 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
402 1.10 tsutsui frame->mii_opcode = RTK_MII_WRITEOP;
403 1.10 tsutsui frame->mii_turnaround = RTK_MII_TURNAROUND;
404 1.1 haya
405 1.1 haya /*
406 1.1 haya * Turn on data output.
407 1.1 haya */
408 1.10 tsutsui MII_SET(RTK_MII_DIR);
409 1.1 haya
410 1.8 thorpej rtk_mii_sync(sc);
411 1.1 haya
412 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
413 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
414 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
415 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
416 1.8 thorpej rtk_mii_send(sc, frame->mii_turnaround, 2);
417 1.8 thorpej rtk_mii_send(sc, frame->mii_data, 16);
418 1.1 haya
419 1.1 haya /* Idle bit. */
420 1.10 tsutsui MII_SET(RTK_MII_CLK);
421 1.1 haya DELAY(1);
422 1.10 tsutsui MII_CLR(RTK_MII_CLK);
423 1.1 haya DELAY(1);
424 1.1 haya
425 1.1 haya /*
426 1.1 haya * Turn off xmit.
427 1.1 haya */
428 1.10 tsutsui MII_CLR(RTK_MII_DIR);
429 1.1 haya
430 1.1 haya splx(s);
431 1.1 haya
432 1.23 tsutsui return (0);
433 1.1 haya }
434 1.1 haya
435 1.8 thorpej STATIC int rtk_phy_readreg(self, phy, reg)
436 1.1 haya struct device *self;
437 1.1 haya int phy, reg;
438 1.1 haya {
439 1.10 tsutsui struct rtk_softc *sc = (void *)self;
440 1.8 thorpej struct rtk_mii_frame frame;
441 1.23 tsutsui int rval = 0;
442 1.23 tsutsui int rtk8139_reg = 0;
443 1.1 haya
444 1.10 tsutsui if (sc->rtk_type == RTK_8139) {
445 1.1 haya if (phy != 7)
446 1.1 haya return (0);
447 1.1 haya
448 1.1 haya switch(reg) {
449 1.1 haya case MII_BMCR:
450 1.10 tsutsui rtk8139_reg = RTK_BMCR;
451 1.1 haya break;
452 1.1 haya case MII_BMSR:
453 1.10 tsutsui rtk8139_reg = RTK_BMSR;
454 1.1 haya break;
455 1.1 haya case MII_ANAR:
456 1.10 tsutsui rtk8139_reg = RTK_ANAR;
457 1.1 haya break;
458 1.12 drochner case MII_ANER:
459 1.12 drochner rtk8139_reg = RTK_ANER;
460 1.12 drochner break;
461 1.1 haya case MII_ANLPAR:
462 1.10 tsutsui rtk8139_reg = RTK_LPAR;
463 1.1 haya break;
464 1.1 haya default:
465 1.1 haya #if 0
466 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
467 1.1 haya #endif
468 1.23 tsutsui return (0);
469 1.1 haya }
470 1.10 tsutsui rval = CSR_READ_2(sc, rtk8139_reg);
471 1.23 tsutsui return (rval);
472 1.1 haya }
473 1.1 haya
474 1.34 thorpej memset((char *)&frame, 0, sizeof(frame));
475 1.1 haya
476 1.1 haya frame.mii_phyaddr = phy;
477 1.1 haya frame.mii_regaddr = reg;
478 1.8 thorpej rtk_mii_readreg(sc, &frame);
479 1.1 haya
480 1.23 tsutsui return (frame.mii_data);
481 1.1 haya }
482 1.1 haya
483 1.8 thorpej STATIC void rtk_phy_writereg(self, phy, reg, data)
484 1.1 haya struct device *self;
485 1.1 haya int phy, reg;
486 1.1 haya int data;
487 1.1 haya {
488 1.10 tsutsui struct rtk_softc *sc = (void *)self;
489 1.8 thorpej struct rtk_mii_frame frame;
490 1.23 tsutsui int rtk8139_reg = 0;
491 1.1 haya
492 1.10 tsutsui if (sc->rtk_type == RTK_8139) {
493 1.1 haya if (phy != 7)
494 1.1 haya return;
495 1.1 haya
496 1.1 haya switch(reg) {
497 1.1 haya case MII_BMCR:
498 1.10 tsutsui rtk8139_reg = RTK_BMCR;
499 1.1 haya break;
500 1.1 haya case MII_BMSR:
501 1.10 tsutsui rtk8139_reg = RTK_BMSR;
502 1.1 haya break;
503 1.1 haya case MII_ANAR:
504 1.10 tsutsui rtk8139_reg = RTK_ANAR;
505 1.1 haya break;
506 1.12 drochner case MII_ANER:
507 1.12 drochner rtk8139_reg = RTK_ANER;
508 1.12 drochner break;
509 1.1 haya case MII_ANLPAR:
510 1.10 tsutsui rtk8139_reg = RTK_LPAR;
511 1.1 haya break;
512 1.1 haya default:
513 1.1 haya #if 0
514 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
515 1.1 haya #endif
516 1.1 haya return;
517 1.1 haya }
518 1.10 tsutsui CSR_WRITE_2(sc, rtk8139_reg, data);
519 1.1 haya return;
520 1.1 haya }
521 1.1 haya
522 1.34 thorpej memset((char *)&frame, 0, sizeof(frame));
523 1.1 haya
524 1.1 haya frame.mii_phyaddr = phy;
525 1.1 haya frame.mii_regaddr = reg;
526 1.1 haya frame.mii_data = data;
527 1.1 haya
528 1.8 thorpej rtk_mii_writereg(sc, &frame);
529 1.1 haya }
530 1.1 haya
531 1.1 haya STATIC void
532 1.8 thorpej rtk_phy_statchg(v)
533 1.1 haya struct device *v;
534 1.1 haya {
535 1.1 haya
536 1.1 haya /* Nothing to do. */
537 1.1 haya }
538 1.1 haya
539 1.8 thorpej #define rtk_calchash(addr) \
540 1.7 thorpej (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
541 1.1 haya
542 1.1 haya /*
543 1.1 haya * Program the 64-bit multicast hash filter.
544 1.1 haya */
545 1.46 toshii void rtk_setmulti(sc)
546 1.10 tsutsui struct rtk_softc *sc;
547 1.1 haya {
548 1.1 haya struct ifnet *ifp;
549 1.1 haya int h = 0;
550 1.1 haya u_int32_t hashes[2] = { 0, 0 };
551 1.1 haya u_int32_t rxfilt;
552 1.1 haya int mcnt = 0;
553 1.1 haya struct ether_multi *enm;
554 1.1 haya struct ether_multistep step;
555 1.1 haya
556 1.1 haya ifp = &sc->ethercom.ec_if;
557 1.1 haya
558 1.10 tsutsui rxfilt = CSR_READ_4(sc, RTK_RXCFG);
559 1.1 haya
560 1.28 enami if (ifp->if_flags & IFF_PROMISC) {
561 1.28 enami allmulti:
562 1.28 enami ifp->if_flags |= IFF_ALLMULTI;
563 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
564 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
565 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
566 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
567 1.1 haya return;
568 1.1 haya }
569 1.1 haya
570 1.1 haya /* first, zot all the existing hash bits */
571 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0);
572 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0);
573 1.1 haya
574 1.1 haya /* now program new ones */
575 1.1 haya ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
576 1.1 haya while (enm != NULL) {
577 1.4 tsutsui if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
578 1.4 tsutsui ETHER_ADDR_LEN) != 0)
579 1.28 enami goto allmulti;
580 1.4 tsutsui
581 1.8 thorpej h = rtk_calchash(enm->enm_addrlo);
582 1.1 haya if (h < 32)
583 1.1 haya hashes[0] |= (1 << h);
584 1.1 haya else
585 1.1 haya hashes[1] |= (1 << (h - 32));
586 1.1 haya mcnt++;
587 1.1 haya ETHER_NEXT_MULTI(step, enm);
588 1.1 haya }
589 1.28 enami
590 1.28 enami ifp->if_flags &= ~IFF_ALLMULTI;
591 1.1 haya
592 1.1 haya if (mcnt)
593 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
594 1.1 haya else
595 1.10 tsutsui rxfilt &= ~RTK_RXCFG_RX_MULTI;
596 1.1 haya
597 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
598 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
599 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
600 1.1 haya }
601 1.1 haya
602 1.8 thorpej void rtk_reset(sc)
603 1.10 tsutsui struct rtk_softc *sc;
604 1.1 haya {
605 1.2 tsutsui int i;
606 1.1 haya
607 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
608 1.1 haya
609 1.10 tsutsui for (i = 0; i < RTK_TIMEOUT; i++) {
610 1.1 haya DELAY(10);
611 1.23 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
612 1.1 haya break;
613 1.1 haya }
614 1.10 tsutsui if (i == RTK_TIMEOUT)
615 1.1 haya printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
616 1.1 haya }
617 1.1 haya
618 1.1 haya /*
619 1.1 haya * Attach the interface. Allocate softc structures, do ifmedia
620 1.1 haya * setup and ethernet/BPF attach.
621 1.1 haya */
622 1.1 haya void
623 1.8 thorpej rtk_attach(sc)
624 1.8 thorpej struct rtk_softc *sc;
625 1.1 haya {
626 1.1 haya struct ifnet *ifp;
627 1.31 thorpej struct rtk_tx_desc *txd;
628 1.6 tsutsui u_int16_t val;
629 1.6 tsutsui u_int8_t eaddr[ETHER_ADDR_LEN];
630 1.10 tsutsui int error;
631 1.23 tsutsui int i, addr_len;
632 1.1 haya
633 1.8 thorpej callout_init(&sc->rtk_tick_ch);
634 1.1 haya
635 1.6 tsutsui /*
636 1.6 tsutsui * Check EEPROM type 9346 or 9356.
637 1.6 tsutsui */
638 1.10 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
639 1.10 tsutsui addr_len = RTK_EEADDR_LEN1;
640 1.6 tsutsui else
641 1.10 tsutsui addr_len = RTK_EEADDR_LEN0;
642 1.6 tsutsui
643 1.6 tsutsui /*
644 1.6 tsutsui * Get station address.
645 1.6 tsutsui */
646 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
647 1.6 tsutsui eaddr[0] = val & 0xff;
648 1.6 tsutsui eaddr[1] = val >> 8;
649 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
650 1.6 tsutsui eaddr[2] = val & 0xff;
651 1.6 tsutsui eaddr[3] = val >> 8;
652 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
653 1.6 tsutsui eaddr[4] = val & 0xff;
654 1.6 tsutsui eaddr[5] = val >> 8;
655 1.6 tsutsui
656 1.1 haya if ((error = bus_dmamem_alloc(sc->sc_dmat,
657 1.23 tsutsui RTK_RXBUFLEN + 16, PAGE_SIZE, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
658 1.1 haya BUS_DMA_NOWAIT)) != 0) {
659 1.1 haya printf("%s: can't allocate recv buffer, error = %d\n",
660 1.1 haya sc->sc_dev.dv_xname, error);
661 1.10 tsutsui goto fail_0;
662 1.1 haya }
663 1.1 haya
664 1.10 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
665 1.30 thorpej RTK_RXBUFLEN + 16, (caddr_t *)&sc->rtk_rx_buf,
666 1.1 haya BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
667 1.1 haya printf("%s: can't map recv buffer, error = %d\n",
668 1.1 haya sc->sc_dev.dv_xname, error);
669 1.10 tsutsui goto fail_1;
670 1.1 haya }
671 1.1 haya
672 1.1 haya if ((error = bus_dmamap_create(sc->sc_dmat,
673 1.23 tsutsui RTK_RXBUFLEN + 16, 1, RTK_RXBUFLEN + 16, 0, BUS_DMA_NOWAIT,
674 1.1 haya &sc->recv_dmamap)) != 0) {
675 1.1 haya printf("%s: can't create recv buffer DMA map, error = %d\n",
676 1.1 haya sc->sc_dev.dv_xname, error);
677 1.10 tsutsui goto fail_2;
678 1.1 haya }
679 1.1 haya
680 1.1 haya if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
681 1.30 thorpej sc->rtk_rx_buf, RTK_RXBUFLEN + 16,
682 1.35 thorpej NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
683 1.1 haya printf("%s: can't load recv buffer DMA map, error = %d\n",
684 1.1 haya sc->sc_dev.dv_xname, error);
685 1.10 tsutsui goto fail_3;
686 1.1 haya }
687 1.1 haya
688 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
689 1.31 thorpej txd = &sc->rtk_tx_descs[i];
690 1.4 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
691 1.6 tsutsui MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
692 1.31 thorpej &txd->txd_dmamap)) != 0) {
693 1.4 tsutsui printf("%s: can't create snd buffer DMA map,"
694 1.4 tsutsui " error = %d\n", sc->sc_dev.dv_xname, error);
695 1.10 tsutsui goto fail_4;
696 1.5 tsutsui }
697 1.31 thorpej txd->txd_txaddr = RTK_TXADDR0 + (i * 4);
698 1.31 thorpej txd->txd_txstat = RTK_TXSTAT0 + (i * 4);
699 1.31 thorpej }
700 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_free);
701 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_dirty);
702 1.31 thorpej
703 1.10 tsutsui /*
704 1.10 tsutsui * From this point forward, the attachment cannot fail. A failure
705 1.10 tsutsui * before this releases all resources thar may have been
706 1.10 tsutsui * allocated.
707 1.10 tsutsui */
708 1.10 tsutsui sc->sc_flags |= RTK_ATTACHED;
709 1.1 haya
710 1.36 kanaoka /* Init Early TX threshold. */
711 1.36 kanaoka sc->sc_txthresh = TXTH_256;
712 1.36 kanaoka
713 1.6 tsutsui /* Reset the adapter. */
714 1.8 thorpej rtk_reset(sc);
715 1.6 tsutsui
716 1.23 tsutsui printf("%s: Ethernet address %s\n",
717 1.23 tsutsui sc->sc_dev.dv_xname, ether_sprintf(eaddr));
718 1.6 tsutsui
719 1.1 haya ifp = &sc->ethercom.ec_if;
720 1.1 haya ifp->if_softc = sc;
721 1.33 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
722 1.1 haya ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
723 1.8 thorpej ifp->if_ioctl = rtk_ioctl;
724 1.8 thorpej ifp->if_start = rtk_start;
725 1.8 thorpej ifp->if_watchdog = rtk_watchdog;
726 1.15 thorpej ifp->if_init = rtk_init;
727 1.15 thorpej ifp->if_stop = rtk_stop;
728 1.25 thorpej IFQ_SET_READY(&ifp->if_snd);
729 1.1 haya
730 1.1 haya /*
731 1.1 haya * Do ifmedia setup.
732 1.1 haya */
733 1.1 haya sc->mii.mii_ifp = ifp;
734 1.8 thorpej sc->mii.mii_readreg = rtk_phy_readreg;
735 1.8 thorpej sc->mii.mii_writereg = rtk_phy_writereg;
736 1.8 thorpej sc->mii.mii_statchg = rtk_phy_statchg;
737 1.42 fair ifmedia_init(&sc->mii.mii_media, IFM_IMASK, rtk_ifmedia_upd, rtk_ifmedia_sts);
738 1.1 haya mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
739 1.23 tsutsui MII_PHY_ANY, MII_OFFSET_ANY, 0);
740 1.1 haya
741 1.1 haya /* Choose a default media. */
742 1.1 haya if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
743 1.10 tsutsui ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
744 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
745 1.1 haya } else {
746 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
747 1.1 haya }
748 1.1 haya
749 1.1 haya /*
750 1.1 haya * Call MI attach routines.
751 1.1 haya */
752 1.1 haya if_attach(ifp);
753 1.1 haya ether_ifattach(ifp, eaddr);
754 1.1 haya
755 1.10 tsutsui /*
756 1.10 tsutsui * Make sure the interface is shutdown during reboot.
757 1.10 tsutsui */
758 1.10 tsutsui sc->sc_sdhook = shutdownhook_establish(rtk_shutdown, sc);
759 1.10 tsutsui if (sc->sc_sdhook == NULL)
760 1.37 kanaoka printf("%s: WARNING: unable to establish shutdown hook\n",
761 1.23 tsutsui sc->sc_dev.dv_xname);
762 1.10 tsutsui /*
763 1.10 tsutsui * Add a suspend hook to make sure we come back up after a
764 1.10 tsutsui * resume.
765 1.10 tsutsui */
766 1.10 tsutsui sc->sc_powerhook = powerhook_establish(rtk_power, sc);
767 1.10 tsutsui if (sc->sc_powerhook == NULL)
768 1.10 tsutsui printf("%s: WARNING: unable to establish power hook\n",
769 1.23 tsutsui sc->sc_dev.dv_xname);
770 1.1 haya
771 1.48 dan
772 1.48 dan #if NRND > 0
773 1.48 dan rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
774 1.48 dan RND_TYPE_NET, 0);
775 1.48 dan #endif
776 1.48 dan
777 1.10 tsutsui return;
778 1.23 tsutsui fail_4:
779 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
780 1.31 thorpej txd = &sc->rtk_tx_descs[i];
781 1.31 thorpej if (txd->txd_dmamap != NULL)
782 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
783 1.31 thorpej }
784 1.23 tsutsui fail_3:
785 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
786 1.23 tsutsui fail_2:
787 1.30 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_rx_buf,
788 1.23 tsutsui RTK_RXBUFLEN + 16);
789 1.23 tsutsui fail_1:
790 1.10 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
791 1.23 tsutsui fail_0:
792 1.1 haya return;
793 1.1 haya }
794 1.1 haya
795 1.1 haya /*
796 1.1 haya * Initialize the transmit descriptors.
797 1.1 haya */
798 1.8 thorpej STATIC int rtk_list_tx_init(sc)
799 1.10 tsutsui struct rtk_softc *sc;
800 1.1 haya {
801 1.31 thorpej struct rtk_tx_desc *txd;
802 1.31 thorpej int i;
803 1.31 thorpej
804 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL)
805 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
806 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL)
807 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
808 1.1 haya
809 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
810 1.31 thorpej txd = &sc->rtk_tx_descs[i];
811 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
812 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
813 1.1 haya }
814 1.1 haya
815 1.23 tsutsui return (0);
816 1.1 haya }
817 1.1 haya
818 1.1 haya /*
819 1.10 tsutsui * rtk_activate:
820 1.10 tsutsui * Handle device activation/deactivation requests.
821 1.10 tsutsui */
822 1.10 tsutsui int
823 1.10 tsutsui rtk_activate(self, act)
824 1.10 tsutsui struct device *self;
825 1.10 tsutsui enum devact act;
826 1.10 tsutsui {
827 1.10 tsutsui struct rtk_softc *sc = (void *) self;
828 1.10 tsutsui int s, error = 0;
829 1.23 tsutsui
830 1.10 tsutsui s = splnet();
831 1.10 tsutsui switch (act) {
832 1.10 tsutsui case DVACT_ACTIVATE:
833 1.10 tsutsui error = EOPNOTSUPP;
834 1.10 tsutsui break;
835 1.10 tsutsui case DVACT_DEACTIVATE:
836 1.10 tsutsui mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
837 1.10 tsutsui if_deactivate(&sc->ethercom.ec_if);
838 1.10 tsutsui break;
839 1.10 tsutsui }
840 1.10 tsutsui splx(s);
841 1.10 tsutsui
842 1.10 tsutsui return (error);
843 1.10 tsutsui }
844 1.10 tsutsui
845 1.10 tsutsui /*
846 1.10 tsutsui * rtk_detach:
847 1.10 tsutsui * Detach a rtk interface.
848 1.10 tsutsui */
849 1.10 tsutsui int
850 1.10 tsutsui rtk_detach(sc)
851 1.10 tsutsui struct rtk_softc *sc;
852 1.10 tsutsui {
853 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
854 1.31 thorpej struct rtk_tx_desc *txd;
855 1.10 tsutsui int i;
856 1.10 tsutsui
857 1.10 tsutsui /*
858 1.39 wiz * Succeed now if there isn't any work to do.
859 1.10 tsutsui */
860 1.10 tsutsui if ((sc->sc_flags & RTK_ATTACHED) == 0)
861 1.10 tsutsui return (0);
862 1.23 tsutsui
863 1.10 tsutsui /* Unhook our tick handler. */
864 1.10 tsutsui callout_stop(&sc->rtk_tick_ch);
865 1.10 tsutsui
866 1.10 tsutsui /* Detach all PHYs. */
867 1.10 tsutsui mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
868 1.10 tsutsui
869 1.10 tsutsui /* Delete all remaining media. */
870 1.10 tsutsui ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
871 1.10 tsutsui
872 1.48 dan #if NRND > 0
873 1.48 dan rnd_detach_source(&sc->rnd_source);
874 1.48 dan #endif
875 1.48 dan
876 1.10 tsutsui ether_ifdetach(ifp);
877 1.10 tsutsui if_detach(ifp);
878 1.10 tsutsui
879 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
880 1.31 thorpej txd = &sc->rtk_tx_descs[i];
881 1.31 thorpej if (txd->txd_dmamap != NULL)
882 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
883 1.31 thorpej }
884 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
885 1.30 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->rtk_rx_buf,
886 1.23 tsutsui RTK_RXBUFLEN + 16);
887 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
888 1.10 tsutsui
889 1.10 tsutsui shutdownhook_disestablish(sc->sc_sdhook);
890 1.10 tsutsui powerhook_disestablish(sc->sc_powerhook);
891 1.23 tsutsui
892 1.10 tsutsui return (0);
893 1.10 tsutsui }
894 1.10 tsutsui
895 1.10 tsutsui /*
896 1.10 tsutsui * rtk_enable:
897 1.10 tsutsui * Enable the RTL81X9 chip.
898 1.10 tsutsui */
899 1.10 tsutsui int
900 1.10 tsutsui rtk_enable(sc)
901 1.10 tsutsui struct rtk_softc *sc;
902 1.10 tsutsui {
903 1.23 tsutsui
904 1.10 tsutsui if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
905 1.10 tsutsui if ((*sc->sc_enable)(sc) != 0) {
906 1.10 tsutsui printf("%s: device enable failed\n",
907 1.23 tsutsui sc->sc_dev.dv_xname);
908 1.23 tsutsui return (EIO);
909 1.10 tsutsui }
910 1.10 tsutsui sc->sc_flags |= RTK_ENABLED;
911 1.10 tsutsui }
912 1.10 tsutsui return (0);
913 1.10 tsutsui }
914 1.10 tsutsui
915 1.10 tsutsui /*
916 1.10 tsutsui * rtk_disable:
917 1.10 tsutsui * Disable the RTL81X9 chip.
918 1.10 tsutsui */
919 1.10 tsutsui void
920 1.10 tsutsui rtk_disable(sc)
921 1.10 tsutsui struct rtk_softc *sc;
922 1.10 tsutsui {
923 1.23 tsutsui
924 1.10 tsutsui if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
925 1.10 tsutsui (*sc->sc_disable)(sc);
926 1.10 tsutsui sc->sc_flags &= ~RTK_ENABLED;
927 1.10 tsutsui }
928 1.10 tsutsui }
929 1.10 tsutsui
930 1.10 tsutsui /*
931 1.10 tsutsui * rtk_power:
932 1.10 tsutsui * Power management (suspend/resume) hook.
933 1.10 tsutsui */
934 1.10 tsutsui void
935 1.10 tsutsui rtk_power(why, arg)
936 1.10 tsutsui int why;
937 1.10 tsutsui void *arg;
938 1.10 tsutsui {
939 1.10 tsutsui struct rtk_softc *sc = (void *) arg;
940 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
941 1.10 tsutsui int s;
942 1.10 tsutsui
943 1.10 tsutsui s = splnet();
944 1.19 takemura switch (why) {
945 1.19 takemura case PWR_SUSPEND:
946 1.19 takemura case PWR_STANDBY:
947 1.15 thorpej rtk_stop(ifp, 0);
948 1.10 tsutsui if (sc->sc_power != NULL)
949 1.10 tsutsui (*sc->sc_power)(sc, why);
950 1.19 takemura break;
951 1.19 takemura case PWR_RESUME:
952 1.19 takemura if (ifp->if_flags & IFF_UP) {
953 1.19 takemura if (sc->sc_power != NULL)
954 1.19 takemura (*sc->sc_power)(sc, why);
955 1.19 takemura rtk_init(ifp);
956 1.19 takemura }
957 1.19 takemura break;
958 1.19 takemura case PWR_SOFTSUSPEND:
959 1.19 takemura case PWR_SOFTSTANDBY:
960 1.19 takemura case PWR_SOFTRESUME:
961 1.19 takemura break;
962 1.10 tsutsui }
963 1.10 tsutsui splx(s);
964 1.10 tsutsui }
965 1.10 tsutsui
966 1.10 tsutsui /*
967 1.1 haya * A frame has been uploaded: pass the resulting mbuf chain up to
968 1.1 haya * the higher level protocols.
969 1.1 haya *
970 1.22 tsutsui * You know there's something wrong with a PCI bus-master chip design.
971 1.1 haya *
972 1.1 haya * The receive operation is badly documented in the datasheet, so I'll
973 1.1 haya * attempt to document it here. The driver provides a buffer area and
974 1.1 haya * places its base address in the RX buffer start address register.
975 1.1 haya * The chip then begins copying frames into the RX buffer. Each frame
976 1.39 wiz * is preceded by a 32-bit RX status word which specifies the length
977 1.1 haya * of the frame and certain other status bits. Each frame (starting with
978 1.1 haya * the status word) is also 32-bit aligned. The frame length is in the
979 1.1 haya * first 16 bits of the status word; the lower 15 bits correspond with
980 1.1 haya * the 'rx status register' mentioned in the datasheet.
981 1.1 haya *
982 1.1 haya * Note: to make the Alpha happy, the frame payload needs to be aligned
983 1.22 tsutsui * on a 32-bit boundary. To achieve this, we copy the data to mbuf
984 1.22 tsutsui * shifted forward 2 bytes.
985 1.1 haya */
986 1.8 thorpej STATIC void rtk_rxeof(sc)
987 1.10 tsutsui struct rtk_softc *sc;
988 1.1 haya {
989 1.1 haya struct mbuf *m;
990 1.1 haya struct ifnet *ifp;
991 1.22 tsutsui caddr_t rxbufpos, dst;
992 1.43 thorpej u_int total_len, wrap = 0;
993 1.1 haya u_int32_t rxstat;
994 1.22 tsutsui u_int16_t cur_rx, new_rx;
995 1.1 haya u_int16_t limit;
996 1.1 haya u_int16_t rx_bytes = 0, max_bytes;
997 1.1 haya
998 1.1 haya ifp = &sc->ethercom.ec_if;
999 1.1 haya
1000 1.10 tsutsui cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
1001 1.1 haya
1002 1.1 haya /* Do not try to read past this point. */
1003 1.10 tsutsui limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
1004 1.1 haya
1005 1.1 haya if (limit < cur_rx)
1006 1.10 tsutsui max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
1007 1.1 haya else
1008 1.1 haya max_bytes = limit - cur_rx;
1009 1.1 haya
1010 1.10 tsutsui while((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
1011 1.30 thorpej rxbufpos = sc->rtk_rx_buf + cur_rx;
1012 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1013 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_POSTREAD);
1014 1.3 tsutsui rxstat = le32toh(*(u_int32_t *)rxbufpos);
1015 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1016 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_PREREAD);
1017 1.1 haya
1018 1.1 haya /*
1019 1.1 haya * Here's a totally undocumented fact for you. When the
1020 1.1 haya * RealTek chip is in the process of copying a packet into
1021 1.1 haya * RAM for you, the length will be 0xfff0. If you spot a
1022 1.1 haya * packet header with this value, you need to stop. The
1023 1.1 haya * datasheet makes absolutely no mention of this and
1024 1.1 haya * RealTek should be shot for this.
1025 1.1 haya */
1026 1.22 tsutsui total_len = rxstat >> 16;
1027 1.22 tsutsui if (total_len == RTK_RXSTAT_UNFINISHED)
1028 1.1 haya break;
1029 1.22 tsutsui
1030 1.27 tsutsui if ((rxstat & RTK_RXSTAT_RXOK) == 0 ||
1031 1.27 tsutsui total_len > ETHER_MAX_LEN) {
1032 1.1 haya ifp->if_ierrors++;
1033 1.1 haya
1034 1.1 haya /*
1035 1.1 haya * submitted by:[netbsd-pcmcia:00484]
1036 1.1 haya * Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
1037 1.1 haya * obtain from:
1038 1.1 haya * FreeBSD if_rl.c rev 1.24->1.25
1039 1.1 haya *
1040 1.1 haya */
1041 1.1 haya #if 0
1042 1.10 tsutsui if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
1043 1.21 tsutsui RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
1044 1.21 tsutsui RTK_RXSTAT_ALIGNERR)) {
1045 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
1046 1.21 tsutsui CSR_WRITE_2(sc, RTK_COMMAND,
1047 1.21 tsutsui RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1048 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1049 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR,
1050 1.21 tsutsui sc->recv_dmamap->dm_segs[0].ds_addr);
1051 1.1 haya cur_rx = 0;
1052 1.1 haya }
1053 1.1 haya break;
1054 1.1 haya #else
1055 1.15 thorpej rtk_init(ifp);
1056 1.1 haya return;
1057 1.1 haya #endif
1058 1.1 haya }
1059 1.1 haya
1060 1.1 haya /* No errors; receive the packet. */
1061 1.21 tsutsui rx_bytes += total_len + RTK_RXSTAT_LEN;
1062 1.1 haya
1063 1.1 haya /*
1064 1.1 haya * Avoid trying to read more bytes than we know
1065 1.1 haya * the chip has prepared for us.
1066 1.1 haya */
1067 1.1 haya if (rx_bytes > max_bytes)
1068 1.1 haya break;
1069 1.1 haya
1070 1.22 tsutsui /*
1071 1.22 tsutsui * Skip the status word, wrapping around to the beginning
1072 1.22 tsutsui * of the Rx area, if necessary.
1073 1.22 tsutsui */
1074 1.29 thorpej cur_rx = (cur_rx + RTK_RXSTAT_LEN) % RTK_RXBUFLEN;
1075 1.30 thorpej rxbufpos = sc->rtk_rx_buf + cur_rx;
1076 1.4 tsutsui
1077 1.22 tsutsui /*
1078 1.22 tsutsui * Compute the number of bytes at which the packet
1079 1.22 tsutsui * will wrap to the beginning of the ring buffer.
1080 1.22 tsutsui */
1081 1.29 thorpej wrap = RTK_RXBUFLEN - cur_rx;
1082 1.1 haya
1083 1.22 tsutsui /*
1084 1.22 tsutsui * Compute where the next pending packet is.
1085 1.22 tsutsui */
1086 1.22 tsutsui if (total_len > wrap)
1087 1.22 tsutsui new_rx = total_len - wrap;
1088 1.22 tsutsui else
1089 1.22 tsutsui new_rx = cur_rx + total_len;
1090 1.22 tsutsui /* Round up to 32-bit boundary. */
1091 1.22 tsutsui new_rx = (new_rx + 3) & ~3;
1092 1.1 haya
1093 1.22 tsutsui /*
1094 1.22 tsutsui * Now allocate an mbuf (and possibly a cluster) to hold
1095 1.22 tsutsui * the packet. Note we offset the packet 2 bytes so that
1096 1.22 tsutsui * data after the Ethernet header will be 4-byte aligned.
1097 1.22 tsutsui */
1098 1.22 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
1099 1.22 tsutsui if (m == NULL) {
1100 1.22 tsutsui printf("%s: unable to allocate Rx mbuf\n",
1101 1.22 tsutsui sc->sc_dev.dv_xname);
1102 1.22 tsutsui ifp->if_ierrors++;
1103 1.22 tsutsui goto next_packet;
1104 1.22 tsutsui }
1105 1.22 tsutsui if (total_len > (MHLEN - RTK_ETHER_ALIGN)) {
1106 1.22 tsutsui MCLGET(m, M_DONTWAIT);
1107 1.22 tsutsui if ((m->m_flags & M_EXT) == 0) {
1108 1.22 tsutsui printf("%s: unable to allocate Rx cluster\n",
1109 1.22 tsutsui sc->sc_dev.dv_xname);
1110 1.22 tsutsui ifp->if_ierrors++;
1111 1.22 tsutsui m_freem(m);
1112 1.22 tsutsui m = NULL;
1113 1.22 tsutsui goto next_packet;
1114 1.22 tsutsui }
1115 1.22 tsutsui }
1116 1.22 tsutsui m->m_data += RTK_ETHER_ALIGN; /* for alignment */
1117 1.22 tsutsui m->m_pkthdr.rcvif = ifp;
1118 1.22 tsutsui m->m_pkthdr.len = m->m_len = total_len;
1119 1.22 tsutsui dst = mtod(m, caddr_t);
1120 1.1 haya
1121 1.22 tsutsui /*
1122 1.22 tsutsui * If the packet wraps, copy up to the wrapping point.
1123 1.22 tsutsui */
1124 1.1 haya if (total_len > wrap) {
1125 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1126 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_POSTREAD);
1127 1.22 tsutsui memcpy(dst, rxbufpos, wrap);
1128 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1129 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_PREREAD);
1130 1.22 tsutsui cur_rx = 0;
1131 1.30 thorpej rxbufpos = sc->rtk_rx_buf;
1132 1.22 tsutsui total_len -= wrap;
1133 1.22 tsutsui dst += wrap;
1134 1.1 haya }
1135 1.1 haya
1136 1.1 haya /*
1137 1.22 tsutsui * ...and now the rest.
1138 1.1 haya */
1139 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1140 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_POSTREAD);
1141 1.22 tsutsui memcpy(dst, rxbufpos, total_len);
1142 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1143 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_PREREAD);
1144 1.22 tsutsui
1145 1.23 tsutsui next_packet:
1146 1.22 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, new_rx - 16);
1147 1.22 tsutsui cur_rx = new_rx;
1148 1.1 haya
1149 1.1 haya if (m == NULL)
1150 1.1 haya continue;
1151 1.16 thorpej
1152 1.16 thorpej /*
1153 1.16 thorpej * The RealTek chip includes the CRC with every
1154 1.16 thorpej * incoming packet.
1155 1.16 thorpej */
1156 1.16 thorpej m->m_flags |= M_HASFCS;
1157 1.1 haya
1158 1.1 haya ifp->if_ipackets++;
1159 1.1 haya
1160 1.1 haya #if NBPFILTER > 0
1161 1.14 thorpej if (ifp->if_bpf)
1162 1.1 haya bpf_mtap(ifp->if_bpf, m);
1163 1.1 haya #endif
1164 1.1 haya /* pass it on. */
1165 1.1 haya (*ifp->if_input)(ifp, m);
1166 1.1 haya }
1167 1.1 haya }
1168 1.1 haya
1169 1.1 haya /*
1170 1.1 haya * A frame was downloaded to the chip. It's safe for us to clean up
1171 1.1 haya * the list buffers.
1172 1.1 haya */
1173 1.8 thorpej STATIC void rtk_txeof(sc)
1174 1.10 tsutsui struct rtk_softc *sc;
1175 1.1 haya {
1176 1.31 thorpej struct ifnet *ifp;
1177 1.31 thorpej struct rtk_tx_desc *txd;
1178 1.31 thorpej u_int32_t txstat;
1179 1.1 haya
1180 1.1 haya ifp = &sc->ethercom.ec_if;
1181 1.1 haya
1182 1.1 haya /* Clear the timeout timer. */
1183 1.1 haya ifp->if_timer = 0;
1184 1.1 haya
1185 1.1 haya /*
1186 1.1 haya * Go through our tx list and free mbufs for those
1187 1.1 haya * frames that have been uploaded.
1188 1.1 haya */
1189 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1190 1.31 thorpej txstat = CSR_READ_4(sc, txd->txd_txstat);
1191 1.23 tsutsui if ((txstat & (RTK_TXSTAT_TX_OK|
1192 1.23 tsutsui RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)) == 0)
1193 1.1 haya break;
1194 1.1 haya
1195 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1196 1.31 thorpej
1197 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, txd->txd_dmamap, 0,
1198 1.31 thorpej txd->txd_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1199 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1200 1.31 thorpej m_freem(txd->txd_mbuf);
1201 1.31 thorpej txd->txd_mbuf = NULL;
1202 1.4 tsutsui
1203 1.10 tsutsui ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
1204 1.1 haya
1205 1.10 tsutsui if (txstat & RTK_TXSTAT_TX_OK)
1206 1.1 haya ifp->if_opackets++;
1207 1.1 haya else {
1208 1.1 haya ifp->if_oerrors++;
1209 1.36 kanaoka
1210 1.36 kanaoka /*
1211 1.36 kanaoka * Increase Early TX threshold if underrun occurred.
1212 1.36 kanaoka * Increase step 64 bytes.
1213 1.36 kanaoka */
1214 1.36 kanaoka if (txstat & RTK_TXSTAT_TX_UNDERRUN) {
1215 1.36 kanaoka printf("%s: transmit underrun;",
1216 1.36 kanaoka sc->sc_dev.dv_xname);
1217 1.36 kanaoka if (sc->sc_txthresh < TXTH_MAX) {
1218 1.36 kanaoka sc->sc_txthresh += 2;
1219 1.36 kanaoka printf(" new threshold: %d bytes",
1220 1.36 kanaoka sc->sc_txthresh * 32);
1221 1.36 kanaoka }
1222 1.36 kanaoka printf("\n");
1223 1.36 kanaoka }
1224 1.23 tsutsui if (txstat & (RTK_TXSTAT_TXABRT|RTK_TXSTAT_OUTOFWIN))
1225 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1226 1.1 haya }
1227 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
1228 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1229 1.31 thorpej }
1230 1.1 haya }
1231 1.1 haya
1232 1.8 thorpej int rtk_intr(arg)
1233 1.1 haya void *arg;
1234 1.1 haya {
1235 1.10 tsutsui struct rtk_softc *sc;
1236 1.1 haya struct ifnet *ifp;
1237 1.1 haya u_int16_t status;
1238 1.1 haya int handled = 0;
1239 1.1 haya
1240 1.1 haya sc = arg;
1241 1.1 haya ifp = &sc->ethercom.ec_if;
1242 1.1 haya
1243 1.1 haya /* Disable interrupts. */
1244 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1245 1.1 haya
1246 1.1 haya for (;;) {
1247 1.1 haya
1248 1.10 tsutsui status = CSR_READ_2(sc, RTK_ISR);
1249 1.1 haya if (status)
1250 1.10 tsutsui CSR_WRITE_2(sc, RTK_ISR, status);
1251 1.1 haya
1252 1.1 haya handled = 1;
1253 1.1 haya
1254 1.10 tsutsui if ((status & RTK_INTRS) == 0)
1255 1.1 haya break;
1256 1.1 haya
1257 1.10 tsutsui if (status & RTK_ISR_RX_OK)
1258 1.8 thorpej rtk_rxeof(sc);
1259 1.1 haya
1260 1.10 tsutsui if (status & RTK_ISR_RX_ERR)
1261 1.8 thorpej rtk_rxeof(sc);
1262 1.1 haya
1263 1.23 tsutsui if (status & (RTK_ISR_TX_OK|RTK_ISR_TX_ERR))
1264 1.8 thorpej rtk_txeof(sc);
1265 1.1 haya
1266 1.10 tsutsui if (status & RTK_ISR_SYSTEM_ERR) {
1267 1.8 thorpej rtk_reset(sc);
1268 1.15 thorpej rtk_init(ifp);
1269 1.1 haya }
1270 1.1 haya }
1271 1.1 haya
1272 1.1 haya /* Re-enable interrupts. */
1273 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1274 1.1 haya
1275 1.25 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1276 1.8 thorpej rtk_start(ifp);
1277 1.1 haya
1278 1.48 dan #if NRND > 0
1279 1.48 dan if (RND_ENABLED(&sc->rnd_source))
1280 1.48 dan rnd_add_uint32(&sc->rnd_source, status);
1281 1.48 dan #endif
1282 1.48 dan
1283 1.1 haya return (handled);
1284 1.1 haya }
1285 1.1 haya
1286 1.1 haya /*
1287 1.1 haya * Main transmit routine.
1288 1.1 haya */
1289 1.1 haya
1290 1.8 thorpej STATIC void rtk_start(ifp)
1291 1.1 haya struct ifnet *ifp;
1292 1.1 haya {
1293 1.31 thorpej struct rtk_softc *sc;
1294 1.31 thorpej struct rtk_tx_desc *txd;
1295 1.31 thorpej struct mbuf *m_head = NULL, *m_new;
1296 1.31 thorpej int error, len;
1297 1.1 haya
1298 1.1 haya sc = ifp->if_softc;
1299 1.1 haya
1300 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL) {
1301 1.25 thorpej IFQ_POLL(&ifp->if_snd, m_head);
1302 1.1 haya if (m_head == NULL)
1303 1.1 haya break;
1304 1.26 thorpej m_new = NULL;
1305 1.1 haya
1306 1.4 tsutsui /*
1307 1.4 tsutsui * Load the DMA map. If this fails, the packet didn't
1308 1.4 tsutsui * fit in one DMA segment, and we need to copy. Note,
1309 1.4 tsutsui * the packet must also be aligned.
1310 1.44 bouyer * if the packet is too small, copy it too, so we're sure
1311 1.44 bouyer * so have enouth room for the pad buffer.
1312 1.4 tsutsui */
1313 1.38 mrg if ((mtod(m_head, uintptr_t) & 3) != 0 ||
1314 1.44 bouyer m_head->m_pkthdr.len < ETHER_PAD_LEN ||
1315 1.31 thorpej bus_dmamap_load_mbuf(sc->sc_dmat, txd->txd_dmamap,
1316 1.35 thorpej m_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1317 1.4 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1318 1.4 tsutsui if (m_new == NULL) {
1319 1.4 tsutsui printf("%s: unable to allocate Tx mbuf\n",
1320 1.4 tsutsui sc->sc_dev.dv_xname);
1321 1.4 tsutsui break;
1322 1.4 tsutsui }
1323 1.4 tsutsui if (m_head->m_pkthdr.len > MHLEN) {
1324 1.4 tsutsui MCLGET(m_new, M_DONTWAIT);
1325 1.4 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1326 1.4 tsutsui printf("%s: unable to allocate Tx "
1327 1.4 tsutsui "cluster\n", sc->sc_dev.dv_xname);
1328 1.4 tsutsui m_freem(m_new);
1329 1.4 tsutsui break;
1330 1.4 tsutsui }
1331 1.4 tsutsui }
1332 1.4 tsutsui m_copydata(m_head, 0, m_head->m_pkthdr.len,
1333 1.4 tsutsui mtod(m_new, caddr_t));
1334 1.4 tsutsui m_new->m_pkthdr.len = m_new->m_len =
1335 1.4 tsutsui m_head->m_pkthdr.len;
1336 1.44 bouyer if (m_head->m_pkthdr.len < ETHER_PAD_LEN) {
1337 1.44 bouyer memset(
1338 1.44 bouyer mtod(m_new, caddr_t) + m_head->m_pkthdr.len,
1339 1.44 bouyer 0, ETHER_PAD_LEN - m_head->m_pkthdr.len);
1340 1.44 bouyer m_new->m_pkthdr.len = m_new->m_len =
1341 1.44 bouyer ETHER_PAD_LEN;
1342 1.44 bouyer }
1343 1.4 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat,
1344 1.35 thorpej txd->txd_dmamap, m_new,
1345 1.35 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1346 1.4 tsutsui if (error) {
1347 1.4 tsutsui printf("%s: unable to load Tx buffer, "
1348 1.4 tsutsui "error = %d\n", sc->sc_dev.dv_xname, error);
1349 1.4 tsutsui break;
1350 1.4 tsutsui }
1351 1.4 tsutsui }
1352 1.25 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
1353 1.44 bouyer #if NBPFILTER > 0
1354 1.44 bouyer /*
1355 1.44 bouyer * If there's a BPF listener, bounce a copy of this frame
1356 1.44 bouyer * to him.
1357 1.44 bouyer */
1358 1.44 bouyer if (ifp->if_bpf)
1359 1.44 bouyer bpf_mtap(ifp->if_bpf, m_head);
1360 1.44 bouyer #endif
1361 1.26 thorpej if (m_new != NULL) {
1362 1.26 thorpej m_freem(m_head);
1363 1.26 thorpej m_head = m_new;
1364 1.26 thorpej }
1365 1.31 thorpej txd->txd_mbuf = m_head;
1366 1.4 tsutsui
1367 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
1368 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_dirty, txd, txd_q);
1369 1.1 haya
1370 1.1 haya /*
1371 1.1 haya * Transmit the frame.
1372 1.1 haya */
1373 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1374 1.31 thorpej txd->txd_dmamap, 0, txd->txd_dmamap->dm_mapsize,
1375 1.4 tsutsui BUS_DMASYNC_PREWRITE);
1376 1.4 tsutsui
1377 1.31 thorpej len = txd->txd_dmamap->dm_segs[0].ds_len;
1378 1.4 tsutsui
1379 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr,
1380 1.31 thorpej txd->txd_dmamap->dm_segs[0].ds_addr);
1381 1.36 kanaoka CSR_WRITE_4(sc, txd->txd_txstat, RTK_TX_THRESH(sc) | len);
1382 1.1 haya }
1383 1.1 haya
1384 1.1 haya /*
1385 1.1 haya * We broke out of the loop because all our TX slots are
1386 1.1 haya * full. Mark the NIC as busy until it drains some of the
1387 1.1 haya * packets from the queue.
1388 1.1 haya */
1389 1.41 lukem if (SIMPLEQ_EMPTY(&sc->rtk_tx_free))
1390 1.1 haya ifp->if_flags |= IFF_OACTIVE;
1391 1.1 haya
1392 1.1 haya /*
1393 1.1 haya * Set a timeout in case the chip goes out to lunch.
1394 1.1 haya */
1395 1.1 haya ifp->if_timer = 5;
1396 1.1 haya }
1397 1.1 haya
1398 1.15 thorpej STATIC int rtk_init(ifp)
1399 1.15 thorpej struct ifnet *ifp;
1400 1.1 haya {
1401 1.15 thorpej struct rtk_softc *sc = ifp->if_softc;
1402 1.15 thorpej int error = 0, i;
1403 1.4 tsutsui u_int32_t rxcfg;
1404 1.1 haya
1405 1.15 thorpej if ((error = rtk_enable(sc)) != 0)
1406 1.15 thorpej goto out;
1407 1.1 haya
1408 1.1 haya /*
1409 1.15 thorpej * Cancel pending I/O.
1410 1.1 haya */
1411 1.15 thorpej rtk_stop(ifp, 0);
1412 1.1 haya
1413 1.1 haya /* Init our MAC address */
1414 1.1 haya for (i = 0; i < ETHER_ADDR_LEN; i++) {
1415 1.10 tsutsui CSR_WRITE_1(sc, RTK_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
1416 1.1 haya }
1417 1.1 haya
1418 1.1 haya /* Init the RX buffer pointer register. */
1419 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
1420 1.4 tsutsui sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1421 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
1422 1.1 haya
1423 1.1 haya /* Init TX descriptors. */
1424 1.8 thorpej rtk_list_tx_init(sc);
1425 1.1 haya
1426 1.36 kanaoka /* Init Early TX threshold. */
1427 1.36 kanaoka sc->sc_txthresh = TXTH_256;
1428 1.1 haya /*
1429 1.1 haya * Enable transmit and receive.
1430 1.1 haya */
1431 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1432 1.1 haya
1433 1.1 haya /*
1434 1.1 haya * Set the initial TX and RX configuration.
1435 1.1 haya */
1436 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1437 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1438 1.1 haya
1439 1.1 haya /* Set the individual bit to receive frames for this host only. */
1440 1.10 tsutsui rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1441 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_INDIV;
1442 1.1 haya
1443 1.1 haya /* If we want promiscuous mode, set the allframes bit. */
1444 1.1 haya if (ifp->if_flags & IFF_PROMISC) {
1445 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1446 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1447 1.1 haya } else {
1448 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1449 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1450 1.1 haya }
1451 1.1 haya
1452 1.1 haya /*
1453 1.1 haya * Set capture broadcast bit to capture broadcast frames.
1454 1.1 haya */
1455 1.1 haya if (ifp->if_flags & IFF_BROADCAST) {
1456 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_BROAD;
1457 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1458 1.1 haya } else {
1459 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_BROAD;
1460 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1461 1.1 haya }
1462 1.1 haya
1463 1.1 haya /*
1464 1.1 haya * Program the multicast filter, if necessary.
1465 1.1 haya */
1466 1.8 thorpej rtk_setmulti(sc);
1467 1.1 haya
1468 1.1 haya /*
1469 1.1 haya * Enable interrupts.
1470 1.1 haya */
1471 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1472 1.1 haya
1473 1.1 haya /* Start RX/TX process. */
1474 1.10 tsutsui CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1475 1.1 haya
1476 1.1 haya /* Enable receiver and transmitter. */
1477 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1478 1.1 haya
1479 1.10 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
1480 1.1 haya
1481 1.1 haya /*
1482 1.1 haya * Set current media.
1483 1.1 haya */
1484 1.1 haya mii_mediachg(&sc->mii);
1485 1.1 haya
1486 1.1 haya ifp->if_flags |= IFF_RUNNING;
1487 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1488 1.1 haya
1489 1.15 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1490 1.1 haya
1491 1.15 thorpej out:
1492 1.15 thorpej if (error) {
1493 1.15 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1494 1.15 thorpej ifp->if_timer = 0;
1495 1.15 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1496 1.15 thorpej }
1497 1.15 thorpej return (error);
1498 1.1 haya }
1499 1.1 haya
1500 1.1 haya /*
1501 1.1 haya * Set media options.
1502 1.1 haya */
1503 1.8 thorpej STATIC int rtk_ifmedia_upd(ifp)
1504 1.1 haya struct ifnet *ifp;
1505 1.1 haya {
1506 1.10 tsutsui struct rtk_softc *sc;
1507 1.1 haya
1508 1.1 haya sc = ifp->if_softc;
1509 1.1 haya
1510 1.1 haya return (mii_mediachg(&sc->mii));
1511 1.1 haya }
1512 1.1 haya
1513 1.1 haya /*
1514 1.1 haya * Report current media status.
1515 1.1 haya */
1516 1.8 thorpej STATIC void rtk_ifmedia_sts(ifp, ifmr)
1517 1.1 haya struct ifnet *ifp;
1518 1.1 haya struct ifmediareq *ifmr;
1519 1.1 haya {
1520 1.10 tsutsui struct rtk_softc *sc;
1521 1.1 haya
1522 1.1 haya sc = ifp->if_softc;
1523 1.1 haya
1524 1.1 haya mii_pollstat(&sc->mii);
1525 1.1 haya ifmr->ifm_status = sc->mii.mii_media_status;
1526 1.1 haya ifmr->ifm_active = sc->mii.mii_media_active;
1527 1.1 haya }
1528 1.1 haya
1529 1.8 thorpej STATIC int rtk_ioctl(ifp, command, data)
1530 1.1 haya struct ifnet *ifp;
1531 1.1 haya u_long command;
1532 1.1 haya caddr_t data;
1533 1.1 haya {
1534 1.10 tsutsui struct rtk_softc *sc = ifp->if_softc;
1535 1.1 haya struct ifreq *ifr = (struct ifreq *) data;
1536 1.1 haya int s, error = 0;
1537 1.1 haya
1538 1.9 thorpej s = splnet();
1539 1.1 haya
1540 1.12 drochner switch (command) {
1541 1.1 haya case SIOCGIFMEDIA:
1542 1.1 haya case SIOCSIFMEDIA:
1543 1.1 haya error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
1544 1.1 haya break;
1545 1.15 thorpej
1546 1.1 haya default:
1547 1.15 thorpej error = ether_ioctl(ifp, command, data);
1548 1.15 thorpej if (error == ENETRESET) {
1549 1.47 thorpej if (ifp->if_flags & IFF_RUNNING) {
1550 1.15 thorpej /*
1551 1.15 thorpej * Multicast list has changed. Set the
1552 1.15 thorpej * hardware filter accordingly.
1553 1.15 thorpej */
1554 1.15 thorpej rtk_setmulti(sc);
1555 1.15 thorpej }
1556 1.15 thorpej error = 0;
1557 1.15 thorpej }
1558 1.1 haya break;
1559 1.1 haya }
1560 1.1 haya
1561 1.12 drochner splx(s);
1562 1.1 haya
1563 1.23 tsutsui return (error);
1564 1.1 haya }
1565 1.1 haya
1566 1.8 thorpej STATIC void rtk_watchdog(ifp)
1567 1.1 haya struct ifnet *ifp;
1568 1.1 haya {
1569 1.10 tsutsui struct rtk_softc *sc;
1570 1.1 haya
1571 1.1 haya sc = ifp->if_softc;
1572 1.1 haya
1573 1.1 haya printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
1574 1.1 haya ifp->if_oerrors++;
1575 1.8 thorpej rtk_txeof(sc);
1576 1.8 thorpej rtk_rxeof(sc);
1577 1.15 thorpej rtk_init(ifp);
1578 1.1 haya }
1579 1.1 haya
1580 1.1 haya /*
1581 1.1 haya * Stop the adapter and free any mbufs allocated to the
1582 1.1 haya * RX and TX lists.
1583 1.1 haya */
1584 1.15 thorpej STATIC void rtk_stop(ifp, disable)
1585 1.15 thorpej struct ifnet *ifp;
1586 1.15 thorpej int disable;
1587 1.1 haya {
1588 1.15 thorpej struct rtk_softc *sc = ifp->if_softc;
1589 1.31 thorpej struct rtk_tx_desc *txd;
1590 1.1 haya
1591 1.8 thorpej callout_stop(&sc->rtk_tick_ch);
1592 1.1 haya
1593 1.1 haya mii_down(&sc->mii);
1594 1.1 haya
1595 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1596 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1597 1.1 haya
1598 1.1 haya /*
1599 1.1 haya * Free the TX list buffers.
1600 1.1 haya */
1601 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1602 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1603 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1604 1.31 thorpej m_freem(txd->txd_mbuf);
1605 1.31 thorpej txd->txd_mbuf = NULL;
1606 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
1607 1.1 haya }
1608 1.1 haya
1609 1.15 thorpej if (disable)
1610 1.15 thorpej rtk_disable(sc);
1611 1.15 thorpej
1612 1.1 haya ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1613 1.15 thorpej ifp->if_timer = 0;
1614 1.1 haya }
1615 1.1 haya
1616 1.1 haya /*
1617 1.1 haya * Stop all chip I/O so that the kernel's probe routines don't
1618 1.1 haya * get confused by errant DMAs when rebooting.
1619 1.1 haya */
1620 1.8 thorpej STATIC void rtk_shutdown(vsc)
1621 1.1 haya void *vsc;
1622 1.1 haya {
1623 1.10 tsutsui struct rtk_softc *sc = (struct rtk_softc *)vsc;
1624 1.1 haya
1625 1.15 thorpej rtk_stop(&sc->ethercom.ec_if, 0);
1626 1.1 haya }
1627 1.1 haya
1628 1.1 haya STATIC void
1629 1.8 thorpej rtk_tick(arg)
1630 1.1 haya void *arg;
1631 1.1 haya {
1632 1.8 thorpej struct rtk_softc *sc = arg;
1633 1.1 haya int s = splnet();
1634 1.1 haya
1635 1.1 haya mii_tick(&sc->mii);
1636 1.1 haya splx(s);
1637 1.1 haya
1638 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1639 1.1 haya }
1640